1a17ae4c3SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0 2212188a5SHendrik Brueckner /* 3212188a5SHendrik Brueckner * Performance event support for s390x - CPU-measurement Counter Facility 4212188a5SHendrik Brueckner * 5db17160dSHendrik Brueckner * Copyright IBM Corp. 2012, 2017 6212188a5SHendrik Brueckner * Author(s): Hendrik Brueckner <brueckner@linux.vnet.ibm.com> 7212188a5SHendrik Brueckner */ 8212188a5SHendrik Brueckner #define KMSG_COMPONENT "cpum_cf" 9212188a5SHendrik Brueckner #define pr_fmt(fmt) KMSG_COMPONENT ": " fmt 10212188a5SHendrik Brueckner 11212188a5SHendrik Brueckner #include <linux/kernel.h> 12212188a5SHendrik Brueckner #include <linux/kernel_stat.h> 13212188a5SHendrik Brueckner #include <linux/percpu.h> 14212188a5SHendrik Brueckner #include <linux/notifier.h> 15212188a5SHendrik Brueckner #include <linux/init.h> 16212188a5SHendrik Brueckner #include <linux/export.h> 171e3cab2fSHeiko Carstens #include <asm/ctl_reg.h> 18212188a5SHendrik Brueckner #include <asm/irq.h> 1930e145f8SHendrik Brueckner #include <asm/cpu_mcf.h> 20212188a5SHendrik Brueckner 21212188a5SHendrik Brueckner /* Local CPUMF event structure */ 22*f1c0b831SHendrik Brueckner struct cpu_cf_events { 23212188a5SHendrik Brueckner struct cpumf_ctr_info info; 24212188a5SHendrik Brueckner atomic_t ctr_set[CPUMF_CTR_SET_MAX]; 25212188a5SHendrik Brueckner u64 state, tx_state; 26212188a5SHendrik Brueckner unsigned int flags; 27fbbe0701SSukadev Bhattiprolu unsigned int txn_flags; 28212188a5SHendrik Brueckner }; 29*f1c0b831SHendrik Brueckner static DEFINE_PER_CPU(struct cpu_cf_events, cpu_cf_events) = { 30212188a5SHendrik Brueckner .ctr_set = { 31212188a5SHendrik Brueckner [CPUMF_CTR_SET_BASIC] = ATOMIC_INIT(0), 32212188a5SHendrik Brueckner [CPUMF_CTR_SET_USER] = ATOMIC_INIT(0), 33212188a5SHendrik Brueckner [CPUMF_CTR_SET_CRYPTO] = ATOMIC_INIT(0), 34212188a5SHendrik Brueckner [CPUMF_CTR_SET_EXT] = ATOMIC_INIT(0), 35ee699f32SHendrik Brueckner [CPUMF_CTR_SET_MT_DIAG] = ATOMIC_INIT(0), 36212188a5SHendrik Brueckner }, 37212188a5SHendrik Brueckner .state = 0, 38212188a5SHendrik Brueckner .flags = 0, 39fbbe0701SSukadev Bhattiprolu .txn_flags = 0, 40212188a5SHendrik Brueckner }; 41212188a5SHendrik Brueckner 42ee699f32SHendrik Brueckner static enum cpumf_ctr_set get_counter_set(u64 event) 43212188a5SHendrik Brueckner { 44ee699f32SHendrik Brueckner int set = CPUMF_CTR_SET_MAX; 45212188a5SHendrik Brueckner 46212188a5SHendrik Brueckner if (event < 32) 47212188a5SHendrik Brueckner set = CPUMF_CTR_SET_BASIC; 48212188a5SHendrik Brueckner else if (event < 64) 49212188a5SHendrik Brueckner set = CPUMF_CTR_SET_USER; 50212188a5SHendrik Brueckner else if (event < 128) 51212188a5SHendrik Brueckner set = CPUMF_CTR_SET_CRYPTO; 52f47586b2SHendrik Brueckner else if (event < 256) 53212188a5SHendrik Brueckner set = CPUMF_CTR_SET_EXT; 54ee699f32SHendrik Brueckner else if (event >= 448 && event < 496) 55ee699f32SHendrik Brueckner set = CPUMF_CTR_SET_MT_DIAG; 56212188a5SHendrik Brueckner 57212188a5SHendrik Brueckner return set; 58212188a5SHendrik Brueckner } 59212188a5SHendrik Brueckner 60212188a5SHendrik Brueckner static int validate_ctr_version(const struct hw_perf_event *hwc) 61212188a5SHendrik Brueckner { 62*f1c0b831SHendrik Brueckner struct cpu_cf_events *cpuhw; 63212188a5SHendrik Brueckner int err = 0; 64ee699f32SHendrik Brueckner u16 mtdiag_ctl; 65212188a5SHendrik Brueckner 66*f1c0b831SHendrik Brueckner cpuhw = &get_cpu_var(cpu_cf_events); 67212188a5SHendrik Brueckner 68212188a5SHendrik Brueckner /* check required version for counter sets */ 69212188a5SHendrik Brueckner switch (hwc->config_base) { 70212188a5SHendrik Brueckner case CPUMF_CTR_SET_BASIC: 71212188a5SHendrik Brueckner case CPUMF_CTR_SET_USER: 72212188a5SHendrik Brueckner if (cpuhw->info.cfvn < 1) 73212188a5SHendrik Brueckner err = -EOPNOTSUPP; 74212188a5SHendrik Brueckner break; 75212188a5SHendrik Brueckner case CPUMF_CTR_SET_CRYPTO: 76212188a5SHendrik Brueckner case CPUMF_CTR_SET_EXT: 77212188a5SHendrik Brueckner if (cpuhw->info.csvn < 1) 78212188a5SHendrik Brueckner err = -EOPNOTSUPP; 79f47586b2SHendrik Brueckner if ((cpuhw->info.csvn == 1 && hwc->config > 159) || 80f47586b2SHendrik Brueckner (cpuhw->info.csvn == 2 && hwc->config > 175) || 81f47586b2SHendrik Brueckner (cpuhw->info.csvn > 2 && hwc->config > 255)) 82f47586b2SHendrik Brueckner err = -EOPNOTSUPP; 83212188a5SHendrik Brueckner break; 84ee699f32SHendrik Brueckner case CPUMF_CTR_SET_MT_DIAG: 85ee699f32SHendrik Brueckner if (cpuhw->info.csvn <= 3) 86ee699f32SHendrik Brueckner err = -EOPNOTSUPP; 87ee699f32SHendrik Brueckner /* 88ee699f32SHendrik Brueckner * MT-diagnostic counters are read-only. The counter set 89ee699f32SHendrik Brueckner * is automatically enabled and activated on all CPUs with 90ee699f32SHendrik Brueckner * multithreading (SMT). Deactivation of multithreading 91ee699f32SHendrik Brueckner * also disables the counter set. State changes are ignored 92ee699f32SHendrik Brueckner * by lcctl(). Because Linux controls SMT enablement through 93ee699f32SHendrik Brueckner * a kernel parameter only, the counter set is either disabled 94ee699f32SHendrik Brueckner * or enabled and active. 95ee699f32SHendrik Brueckner * 96ee699f32SHendrik Brueckner * Thus, the counters can only be used if SMT is on and the 97ee699f32SHendrik Brueckner * counter set is enabled and active. 98ee699f32SHendrik Brueckner */ 9930e145f8SHendrik Brueckner mtdiag_ctl = cpumf_ctr_ctl[CPUMF_CTR_SET_MT_DIAG]; 100ee699f32SHendrik Brueckner if (!((cpuhw->info.auth_ctl & mtdiag_ctl) && 101ee699f32SHendrik Brueckner (cpuhw->info.enable_ctl & mtdiag_ctl) && 102ee699f32SHendrik Brueckner (cpuhw->info.act_ctl & mtdiag_ctl))) 103ee699f32SHendrik Brueckner err = -EOPNOTSUPP; 104ee699f32SHendrik Brueckner break; 105212188a5SHendrik Brueckner } 106212188a5SHendrik Brueckner 107*f1c0b831SHendrik Brueckner put_cpu_var(cpu_cf_events); 108212188a5SHendrik Brueckner return err; 109212188a5SHendrik Brueckner } 110212188a5SHendrik Brueckner 111212188a5SHendrik Brueckner static int validate_ctr_auth(const struct hw_perf_event *hwc) 112212188a5SHendrik Brueckner { 113*f1c0b831SHendrik Brueckner struct cpu_cf_events *cpuhw; 114212188a5SHendrik Brueckner u64 ctrs_state; 115212188a5SHendrik Brueckner int err = 0; 116212188a5SHendrik Brueckner 117*f1c0b831SHendrik Brueckner cpuhw = &get_cpu_var(cpu_cf_events); 118212188a5SHendrik Brueckner 11958f8e9daSHendrik Brueckner /* Check authorization for cpu counter sets. 12058f8e9daSHendrik Brueckner * If the particular CPU counter set is not authorized, 12158f8e9daSHendrik Brueckner * return with -ENOENT in order to fall back to other 12258f8e9daSHendrik Brueckner * PMUs that might suffice the event request. 12358f8e9daSHendrik Brueckner */ 12430e145f8SHendrik Brueckner ctrs_state = cpumf_ctr_ctl[hwc->config_base]; 125212188a5SHendrik Brueckner if (!(ctrs_state & cpuhw->info.auth_ctl)) 12658f8e9daSHendrik Brueckner err = -ENOENT; 127212188a5SHendrik Brueckner 128*f1c0b831SHendrik Brueckner put_cpu_var(cpu_cf_events); 129212188a5SHendrik Brueckner return err; 130212188a5SHendrik Brueckner } 131212188a5SHendrik Brueckner 132212188a5SHendrik Brueckner /* 133212188a5SHendrik Brueckner * Change the CPUMF state to active. 134212188a5SHendrik Brueckner * Enable and activate the CPU-counter sets according 135212188a5SHendrik Brueckner * to the per-cpu control state. 136212188a5SHendrik Brueckner */ 137212188a5SHendrik Brueckner static void cpumf_pmu_enable(struct pmu *pmu) 138212188a5SHendrik Brueckner { 139*f1c0b831SHendrik Brueckner struct cpu_cf_events *cpuhw = this_cpu_ptr(&cpu_cf_events); 140212188a5SHendrik Brueckner int err; 141212188a5SHendrik Brueckner 142212188a5SHendrik Brueckner if (cpuhw->flags & PMU_F_ENABLED) 143212188a5SHendrik Brueckner return; 144212188a5SHendrik Brueckner 145212188a5SHendrik Brueckner err = lcctl(cpuhw->state); 146212188a5SHendrik Brueckner if (err) { 147212188a5SHendrik Brueckner pr_err("Enabling the performance measuring unit " 148af0ee94eSHeiko Carstens "failed with rc=%x\n", err); 149212188a5SHendrik Brueckner return; 150212188a5SHendrik Brueckner } 151212188a5SHendrik Brueckner 152212188a5SHendrik Brueckner cpuhw->flags |= PMU_F_ENABLED; 153212188a5SHendrik Brueckner } 154212188a5SHendrik Brueckner 155212188a5SHendrik Brueckner /* 156212188a5SHendrik Brueckner * Change the CPUMF state to inactive. 157212188a5SHendrik Brueckner * Disable and enable (inactive) the CPU-counter sets according 158212188a5SHendrik Brueckner * to the per-cpu control state. 159212188a5SHendrik Brueckner */ 160212188a5SHendrik Brueckner static void cpumf_pmu_disable(struct pmu *pmu) 161212188a5SHendrik Brueckner { 162*f1c0b831SHendrik Brueckner struct cpu_cf_events *cpuhw = this_cpu_ptr(&cpu_cf_events); 163212188a5SHendrik Brueckner int err; 164212188a5SHendrik Brueckner u64 inactive; 165212188a5SHendrik Brueckner 166212188a5SHendrik Brueckner if (!(cpuhw->flags & PMU_F_ENABLED)) 167212188a5SHendrik Brueckner return; 168212188a5SHendrik Brueckner 169212188a5SHendrik Brueckner inactive = cpuhw->state & ~((1 << CPUMF_LCCTL_ENABLE_SHIFT) - 1); 170212188a5SHendrik Brueckner err = lcctl(inactive); 171212188a5SHendrik Brueckner if (err) { 172212188a5SHendrik Brueckner pr_err("Disabling the performance measuring unit " 173af0ee94eSHeiko Carstens "failed with rc=%x\n", err); 174212188a5SHendrik Brueckner return; 175212188a5SHendrik Brueckner } 176212188a5SHendrik Brueckner 177212188a5SHendrik Brueckner cpuhw->flags &= ~PMU_F_ENABLED; 178212188a5SHendrik Brueckner } 179212188a5SHendrik Brueckner 180212188a5SHendrik Brueckner 181212188a5SHendrik Brueckner /* Number of perf events counting hardware events */ 182212188a5SHendrik Brueckner static atomic_t num_events = ATOMIC_INIT(0); 183212188a5SHendrik Brueckner /* Used to avoid races in calling reserve/release_cpumf_hardware */ 184212188a5SHendrik Brueckner static DEFINE_MUTEX(pmc_reserve_mutex); 185212188a5SHendrik Brueckner 186212188a5SHendrik Brueckner /* CPU-measurement alerts for the counter facility */ 187212188a5SHendrik Brueckner static void cpumf_measurement_alert(struct ext_code ext_code, 188212188a5SHendrik Brueckner unsigned int alert, unsigned long unused) 189212188a5SHendrik Brueckner { 190*f1c0b831SHendrik Brueckner struct cpu_cf_events *cpuhw; 191212188a5SHendrik Brueckner 192212188a5SHendrik Brueckner if (!(alert & CPU_MF_INT_CF_MASK)) 193212188a5SHendrik Brueckner return; 194212188a5SHendrik Brueckner 195420f42ecSHeiko Carstens inc_irq_stat(IRQEXT_CMC); 196*f1c0b831SHendrik Brueckner cpuhw = this_cpu_ptr(&cpu_cf_events); 197212188a5SHendrik Brueckner 198212188a5SHendrik Brueckner /* Measurement alerts are shared and might happen when the PMU 199212188a5SHendrik Brueckner * is not reserved. Ignore these alerts in this case. */ 200212188a5SHendrik Brueckner if (!(cpuhw->flags & PMU_F_RESERVED)) 201212188a5SHendrik Brueckner return; 202212188a5SHendrik Brueckner 203212188a5SHendrik Brueckner /* counter authorization change alert */ 204212188a5SHendrik Brueckner if (alert & CPU_MF_INT_CF_CACA) 205212188a5SHendrik Brueckner qctri(&cpuhw->info); 206212188a5SHendrik Brueckner 207212188a5SHendrik Brueckner /* loss of counter data alert */ 208212188a5SHendrik Brueckner if (alert & CPU_MF_INT_CF_LCDA) 209212188a5SHendrik Brueckner pr_err("CPU[%i] Counter data was lost\n", smp_processor_id()); 210ee699f32SHendrik Brueckner 211ee699f32SHendrik Brueckner /* loss of MT counter data alert */ 212ee699f32SHendrik Brueckner if (alert & CPU_MF_INT_CF_MTDA) 213ee699f32SHendrik Brueckner pr_warn("CPU[%i] MT counter data was lost\n", 214ee699f32SHendrik Brueckner smp_processor_id()); 215212188a5SHendrik Brueckner } 216212188a5SHendrik Brueckner 217212188a5SHendrik Brueckner #define PMC_INIT 0 218212188a5SHendrik Brueckner #define PMC_RELEASE 1 219212188a5SHendrik Brueckner static void setup_pmc_cpu(void *flags) 220212188a5SHendrik Brueckner { 221*f1c0b831SHendrik Brueckner struct cpu_cf_events *cpuhw = this_cpu_ptr(&cpu_cf_events); 222212188a5SHendrik Brueckner 223212188a5SHendrik Brueckner switch (*((int *) flags)) { 224212188a5SHendrik Brueckner case PMC_INIT: 225212188a5SHendrik Brueckner memset(&cpuhw->info, 0, sizeof(cpuhw->info)); 226212188a5SHendrik Brueckner qctri(&cpuhw->info); 227212188a5SHendrik Brueckner cpuhw->flags |= PMU_F_RESERVED; 228212188a5SHendrik Brueckner break; 229212188a5SHendrik Brueckner 230212188a5SHendrik Brueckner case PMC_RELEASE: 231212188a5SHendrik Brueckner cpuhw->flags &= ~PMU_F_RESERVED; 232212188a5SHendrik Brueckner break; 233212188a5SHendrik Brueckner } 234212188a5SHendrik Brueckner 235212188a5SHendrik Brueckner /* Disable CPU counter sets */ 236212188a5SHendrik Brueckner lcctl(0); 237212188a5SHendrik Brueckner } 238212188a5SHendrik Brueckner 2393d33345aSHendrik Brueckner /* Reserve/release functions for sharing perf hardware */ 2403d33345aSHendrik Brueckner static DEFINE_SPINLOCK(cpumcf_owner_lock); 2413d33345aSHendrik Brueckner static void *cpumcf_owner; 2423d33345aSHendrik Brueckner 2433d33345aSHendrik Brueckner /* Initialize the CPU-measurement counter facility */ 2443d33345aSHendrik Brueckner int __kernel_cpumcf_begin(void) 245212188a5SHendrik Brueckner { 246212188a5SHendrik Brueckner int flags = PMC_INIT; 2473d33345aSHendrik Brueckner int err = 0; 2483d33345aSHendrik Brueckner 2493d33345aSHendrik Brueckner spin_lock(&cpumcf_owner_lock); 2503d33345aSHendrik Brueckner if (cpumcf_owner) 2513d33345aSHendrik Brueckner err = -EBUSY; 2523d33345aSHendrik Brueckner else 2533d33345aSHendrik Brueckner cpumcf_owner = __builtin_return_address(0); 2543d33345aSHendrik Brueckner spin_unlock(&cpumcf_owner_lock); 2553d33345aSHendrik Brueckner if (err) 2563d33345aSHendrik Brueckner return err; 257212188a5SHendrik Brueckner 258212188a5SHendrik Brueckner on_each_cpu(setup_pmc_cpu, &flags, 1); 25982003c3eSHeiko Carstens irq_subclass_register(IRQ_SUBCLASS_MEASUREMENT_ALERT); 260212188a5SHendrik Brueckner 261212188a5SHendrik Brueckner return 0; 262212188a5SHendrik Brueckner } 2633d33345aSHendrik Brueckner EXPORT_SYMBOL(__kernel_cpumcf_begin); 264212188a5SHendrik Brueckner 2653d33345aSHendrik Brueckner /* Release the CPU-measurement counter facility */ 2663d33345aSHendrik Brueckner void __kernel_cpumcf_end(void) 267212188a5SHendrik Brueckner { 268212188a5SHendrik Brueckner int flags = PMC_RELEASE; 269212188a5SHendrik Brueckner 270212188a5SHendrik Brueckner on_each_cpu(setup_pmc_cpu, &flags, 1); 27182003c3eSHeiko Carstens irq_subclass_unregister(IRQ_SUBCLASS_MEASUREMENT_ALERT); 2723d33345aSHendrik Brueckner 2733d33345aSHendrik Brueckner spin_lock(&cpumcf_owner_lock); 2743d33345aSHendrik Brueckner cpumcf_owner = NULL; 2753d33345aSHendrik Brueckner spin_unlock(&cpumcf_owner_lock); 276212188a5SHendrik Brueckner } 2773d33345aSHendrik Brueckner EXPORT_SYMBOL(__kernel_cpumcf_end); 278212188a5SHendrik Brueckner 279212188a5SHendrik Brueckner /* Release the PMU if event is the last perf event */ 280212188a5SHendrik Brueckner static void hw_perf_event_destroy(struct perf_event *event) 281212188a5SHendrik Brueckner { 282212188a5SHendrik Brueckner if (!atomic_add_unless(&num_events, -1, 1)) { 283212188a5SHendrik Brueckner mutex_lock(&pmc_reserve_mutex); 284212188a5SHendrik Brueckner if (atomic_dec_return(&num_events) == 0) 2853d33345aSHendrik Brueckner __kernel_cpumcf_end(); 286212188a5SHendrik Brueckner mutex_unlock(&pmc_reserve_mutex); 287212188a5SHendrik Brueckner } 288212188a5SHendrik Brueckner } 289212188a5SHendrik Brueckner 290212188a5SHendrik Brueckner /* CPUMF <-> perf event mappings for kernel+userspace (basic set) */ 291212188a5SHendrik Brueckner static const int cpumf_generic_events_basic[] = { 292212188a5SHendrik Brueckner [PERF_COUNT_HW_CPU_CYCLES] = 0, 293212188a5SHendrik Brueckner [PERF_COUNT_HW_INSTRUCTIONS] = 1, 294212188a5SHendrik Brueckner [PERF_COUNT_HW_CACHE_REFERENCES] = -1, 295212188a5SHendrik Brueckner [PERF_COUNT_HW_CACHE_MISSES] = -1, 296212188a5SHendrik Brueckner [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = -1, 297212188a5SHendrik Brueckner [PERF_COUNT_HW_BRANCH_MISSES] = -1, 298212188a5SHendrik Brueckner [PERF_COUNT_HW_BUS_CYCLES] = -1, 299212188a5SHendrik Brueckner }; 300212188a5SHendrik Brueckner /* CPUMF <-> perf event mappings for userspace (problem-state set) */ 301212188a5SHendrik Brueckner static const int cpumf_generic_events_user[] = { 302212188a5SHendrik Brueckner [PERF_COUNT_HW_CPU_CYCLES] = 32, 303212188a5SHendrik Brueckner [PERF_COUNT_HW_INSTRUCTIONS] = 33, 304212188a5SHendrik Brueckner [PERF_COUNT_HW_CACHE_REFERENCES] = -1, 305212188a5SHendrik Brueckner [PERF_COUNT_HW_CACHE_MISSES] = -1, 306212188a5SHendrik Brueckner [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = -1, 307212188a5SHendrik Brueckner [PERF_COUNT_HW_BRANCH_MISSES] = -1, 308212188a5SHendrik Brueckner [PERF_COUNT_HW_BUS_CYCLES] = -1, 309212188a5SHendrik Brueckner }; 310212188a5SHendrik Brueckner 311212188a5SHendrik Brueckner static int __hw_perf_event_init(struct perf_event *event) 312212188a5SHendrik Brueckner { 313212188a5SHendrik Brueckner struct perf_event_attr *attr = &event->attr; 314212188a5SHendrik Brueckner struct hw_perf_event *hwc = &event->hw; 315ee699f32SHendrik Brueckner enum cpumf_ctr_set set; 316212188a5SHendrik Brueckner int err; 317212188a5SHendrik Brueckner u64 ev; 318212188a5SHendrik Brueckner 319212188a5SHendrik Brueckner switch (attr->type) { 320212188a5SHendrik Brueckner case PERF_TYPE_RAW: 321212188a5SHendrik Brueckner /* Raw events are used to access counters directly, 322212188a5SHendrik Brueckner * hence do not permit excludes */ 323212188a5SHendrik Brueckner if (attr->exclude_kernel || attr->exclude_user || 324212188a5SHendrik Brueckner attr->exclude_hv) 325212188a5SHendrik Brueckner return -EOPNOTSUPP; 326212188a5SHendrik Brueckner ev = attr->config; 327212188a5SHendrik Brueckner break; 328212188a5SHendrik Brueckner 329212188a5SHendrik Brueckner case PERF_TYPE_HARDWARE: 330613a41b0SThomas Richter if (is_sampling_event(event)) /* No sampling support */ 331613a41b0SThomas Richter return -ENOENT; 332212188a5SHendrik Brueckner ev = attr->config; 333212188a5SHendrik Brueckner /* Count user space (problem-state) only */ 334212188a5SHendrik Brueckner if (!attr->exclude_user && attr->exclude_kernel) { 335212188a5SHendrik Brueckner if (ev >= ARRAY_SIZE(cpumf_generic_events_user)) 336212188a5SHendrik Brueckner return -EOPNOTSUPP; 337212188a5SHendrik Brueckner ev = cpumf_generic_events_user[ev]; 338212188a5SHendrik Brueckner 339212188a5SHendrik Brueckner /* No support for kernel space counters only */ 340212188a5SHendrik Brueckner } else if (!attr->exclude_kernel && attr->exclude_user) { 341212188a5SHendrik Brueckner return -EOPNOTSUPP; 342212188a5SHendrik Brueckner 343212188a5SHendrik Brueckner /* Count user and kernel space */ 344212188a5SHendrik Brueckner } else { 345212188a5SHendrik Brueckner if (ev >= ARRAY_SIZE(cpumf_generic_events_basic)) 346212188a5SHendrik Brueckner return -EOPNOTSUPP; 347212188a5SHendrik Brueckner ev = cpumf_generic_events_basic[ev]; 348212188a5SHendrik Brueckner } 349212188a5SHendrik Brueckner break; 350212188a5SHendrik Brueckner 351212188a5SHendrik Brueckner default: 352212188a5SHendrik Brueckner return -ENOENT; 353212188a5SHendrik Brueckner } 354212188a5SHendrik Brueckner 355212188a5SHendrik Brueckner if (ev == -1) 356212188a5SHendrik Brueckner return -ENOENT; 357212188a5SHendrik Brueckner 35820ba46daSHendrik Brueckner if (ev > PERF_CPUM_CF_MAX_CTR) 3590bb2ae1bSThomas Richter return -ENOENT; 360212188a5SHendrik Brueckner 361ee699f32SHendrik Brueckner /* Obtain the counter set to which the specified counter belongs */ 362ee699f32SHendrik Brueckner set = get_counter_set(ev); 363ee699f32SHendrik Brueckner switch (set) { 364ee699f32SHendrik Brueckner case CPUMF_CTR_SET_BASIC: 365ee699f32SHendrik Brueckner case CPUMF_CTR_SET_USER: 366ee699f32SHendrik Brueckner case CPUMF_CTR_SET_CRYPTO: 367ee699f32SHendrik Brueckner case CPUMF_CTR_SET_EXT: 368ee699f32SHendrik Brueckner case CPUMF_CTR_SET_MT_DIAG: 369ee699f32SHendrik Brueckner /* 370ee699f32SHendrik Brueckner * Use the hardware perf event structure to store the 371ee699f32SHendrik Brueckner * counter number in the 'config' member and the counter 372ee699f32SHendrik Brueckner * set number in the 'config_base'. The counter set number 373ee699f32SHendrik Brueckner * is then later used to enable/disable the counter(s). 374212188a5SHendrik Brueckner */ 375212188a5SHendrik Brueckner hwc->config = ev; 376ee699f32SHendrik Brueckner hwc->config_base = set; 377ee699f32SHendrik Brueckner break; 378ee699f32SHendrik Brueckner case CPUMF_CTR_SET_MAX: 379ee699f32SHendrik Brueckner /* The counter could not be associated to a counter set */ 380ee699f32SHendrik Brueckner return -EINVAL; 381ee699f32SHendrik Brueckner }; 382212188a5SHendrik Brueckner 383212188a5SHendrik Brueckner /* Initialize for using the CPU-measurement counter facility */ 384212188a5SHendrik Brueckner if (!atomic_inc_not_zero(&num_events)) { 385212188a5SHendrik Brueckner mutex_lock(&pmc_reserve_mutex); 3863d33345aSHendrik Brueckner if (atomic_read(&num_events) == 0 && __kernel_cpumcf_begin()) 387212188a5SHendrik Brueckner err = -EBUSY; 388212188a5SHendrik Brueckner else 389212188a5SHendrik Brueckner atomic_inc(&num_events); 390212188a5SHendrik Brueckner mutex_unlock(&pmc_reserve_mutex); 391212188a5SHendrik Brueckner } 392212188a5SHendrik Brueckner event->destroy = hw_perf_event_destroy; 393212188a5SHendrik Brueckner 394212188a5SHendrik Brueckner /* Finally, validate version and authorization of the counter set */ 395212188a5SHendrik Brueckner err = validate_ctr_auth(hwc); 396212188a5SHendrik Brueckner if (!err) 397212188a5SHendrik Brueckner err = validate_ctr_version(hwc); 398212188a5SHendrik Brueckner 399212188a5SHendrik Brueckner return err; 400212188a5SHendrik Brueckner } 401212188a5SHendrik Brueckner 402212188a5SHendrik Brueckner static int cpumf_pmu_event_init(struct perf_event *event) 403212188a5SHendrik Brueckner { 404212188a5SHendrik Brueckner int err; 405212188a5SHendrik Brueckner 406212188a5SHendrik Brueckner switch (event->attr.type) { 407212188a5SHendrik Brueckner case PERF_TYPE_HARDWARE: 408212188a5SHendrik Brueckner case PERF_TYPE_HW_CACHE: 409212188a5SHendrik Brueckner case PERF_TYPE_RAW: 410212188a5SHendrik Brueckner err = __hw_perf_event_init(event); 411212188a5SHendrik Brueckner break; 412212188a5SHendrik Brueckner default: 413212188a5SHendrik Brueckner return -ENOENT; 414212188a5SHendrik Brueckner } 415212188a5SHendrik Brueckner 416212188a5SHendrik Brueckner if (unlikely(err) && event->destroy) 417212188a5SHendrik Brueckner event->destroy(event); 418212188a5SHendrik Brueckner 419212188a5SHendrik Brueckner return err; 420212188a5SHendrik Brueckner } 421212188a5SHendrik Brueckner 422212188a5SHendrik Brueckner static int hw_perf_event_reset(struct perf_event *event) 423212188a5SHendrik Brueckner { 424212188a5SHendrik Brueckner u64 prev, new; 425212188a5SHendrik Brueckner int err; 426212188a5SHendrik Brueckner 427212188a5SHendrik Brueckner do { 428212188a5SHendrik Brueckner prev = local64_read(&event->hw.prev_count); 429212188a5SHendrik Brueckner err = ecctr(event->hw.config, &new); 430212188a5SHendrik Brueckner if (err) { 431212188a5SHendrik Brueckner if (err != 3) 432212188a5SHendrik Brueckner break; 433212188a5SHendrik Brueckner /* The counter is not (yet) available. This 434212188a5SHendrik Brueckner * might happen if the counter set to which 435212188a5SHendrik Brueckner * this counter belongs is in the disabled 436212188a5SHendrik Brueckner * state. 437212188a5SHendrik Brueckner */ 438212188a5SHendrik Brueckner new = 0; 439212188a5SHendrik Brueckner } 440212188a5SHendrik Brueckner } while (local64_cmpxchg(&event->hw.prev_count, prev, new) != prev); 441212188a5SHendrik Brueckner 442212188a5SHendrik Brueckner return err; 443212188a5SHendrik Brueckner } 444212188a5SHendrik Brueckner 445485527baSHendrik Brueckner static void hw_perf_event_update(struct perf_event *event) 446212188a5SHendrik Brueckner { 447212188a5SHendrik Brueckner u64 prev, new, delta; 448212188a5SHendrik Brueckner int err; 449212188a5SHendrik Brueckner 450212188a5SHendrik Brueckner do { 451212188a5SHendrik Brueckner prev = local64_read(&event->hw.prev_count); 452212188a5SHendrik Brueckner err = ecctr(event->hw.config, &new); 453212188a5SHendrik Brueckner if (err) 454485527baSHendrik Brueckner return; 455212188a5SHendrik Brueckner } while (local64_cmpxchg(&event->hw.prev_count, prev, new) != prev); 456212188a5SHendrik Brueckner 457212188a5SHendrik Brueckner delta = (prev <= new) ? new - prev 458212188a5SHendrik Brueckner : (-1ULL - prev) + new + 1; /* overflow */ 459212188a5SHendrik Brueckner local64_add(delta, &event->count); 460212188a5SHendrik Brueckner } 461212188a5SHendrik Brueckner 462212188a5SHendrik Brueckner static void cpumf_pmu_read(struct perf_event *event) 463212188a5SHendrik Brueckner { 464212188a5SHendrik Brueckner if (event->hw.state & PERF_HES_STOPPED) 465212188a5SHendrik Brueckner return; 466212188a5SHendrik Brueckner 467212188a5SHendrik Brueckner hw_perf_event_update(event); 468212188a5SHendrik Brueckner } 469212188a5SHendrik Brueckner 470212188a5SHendrik Brueckner static void cpumf_pmu_start(struct perf_event *event, int flags) 471212188a5SHendrik Brueckner { 472*f1c0b831SHendrik Brueckner struct cpu_cf_events *cpuhw = this_cpu_ptr(&cpu_cf_events); 473212188a5SHendrik Brueckner struct hw_perf_event *hwc = &event->hw; 474212188a5SHendrik Brueckner 475212188a5SHendrik Brueckner if (WARN_ON_ONCE(!(hwc->state & PERF_HES_STOPPED))) 476212188a5SHendrik Brueckner return; 477212188a5SHendrik Brueckner 478212188a5SHendrik Brueckner if (WARN_ON_ONCE(hwc->config == -1)) 479212188a5SHendrik Brueckner return; 480212188a5SHendrik Brueckner 481212188a5SHendrik Brueckner if (flags & PERF_EF_RELOAD) 482212188a5SHendrik Brueckner WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE)); 483212188a5SHendrik Brueckner 484212188a5SHendrik Brueckner hwc->state = 0; 485212188a5SHendrik Brueckner 486212188a5SHendrik Brueckner /* (Re-)enable and activate the counter set */ 487212188a5SHendrik Brueckner ctr_set_enable(&cpuhw->state, hwc->config_base); 488212188a5SHendrik Brueckner ctr_set_start(&cpuhw->state, hwc->config_base); 489212188a5SHendrik Brueckner 490212188a5SHendrik Brueckner /* The counter set to which this counter belongs can be already active. 491212188a5SHendrik Brueckner * Because all counters in a set are active, the event->hw.prev_count 492212188a5SHendrik Brueckner * needs to be synchronized. At this point, the counter set can be in 493212188a5SHendrik Brueckner * the inactive or disabled state. 494212188a5SHendrik Brueckner */ 495212188a5SHendrik Brueckner hw_perf_event_reset(event); 496212188a5SHendrik Brueckner 497212188a5SHendrik Brueckner /* increment refcount for this counter set */ 498212188a5SHendrik Brueckner atomic_inc(&cpuhw->ctr_set[hwc->config_base]); 499212188a5SHendrik Brueckner } 500212188a5SHendrik Brueckner 501212188a5SHendrik Brueckner static void cpumf_pmu_stop(struct perf_event *event, int flags) 502212188a5SHendrik Brueckner { 503*f1c0b831SHendrik Brueckner struct cpu_cf_events *cpuhw = this_cpu_ptr(&cpu_cf_events); 504212188a5SHendrik Brueckner struct hw_perf_event *hwc = &event->hw; 505212188a5SHendrik Brueckner 506212188a5SHendrik Brueckner if (!(hwc->state & PERF_HES_STOPPED)) { 507212188a5SHendrik Brueckner /* Decrement reference count for this counter set and if this 508212188a5SHendrik Brueckner * is the last used counter in the set, clear activation 509212188a5SHendrik Brueckner * control and set the counter set state to inactive. 510212188a5SHendrik Brueckner */ 511212188a5SHendrik Brueckner if (!atomic_dec_return(&cpuhw->ctr_set[hwc->config_base])) 512212188a5SHendrik Brueckner ctr_set_stop(&cpuhw->state, hwc->config_base); 513212188a5SHendrik Brueckner event->hw.state |= PERF_HES_STOPPED; 514212188a5SHendrik Brueckner } 515212188a5SHendrik Brueckner 516212188a5SHendrik Brueckner if ((flags & PERF_EF_UPDATE) && !(hwc->state & PERF_HES_UPTODATE)) { 517212188a5SHendrik Brueckner hw_perf_event_update(event); 518212188a5SHendrik Brueckner event->hw.state |= PERF_HES_UPTODATE; 519212188a5SHendrik Brueckner } 520212188a5SHendrik Brueckner } 521212188a5SHendrik Brueckner 522212188a5SHendrik Brueckner static int cpumf_pmu_add(struct perf_event *event, int flags) 523212188a5SHendrik Brueckner { 524*f1c0b831SHendrik Brueckner struct cpu_cf_events *cpuhw = this_cpu_ptr(&cpu_cf_events); 525212188a5SHendrik Brueckner 526212188a5SHendrik Brueckner /* Check authorization for the counter set to which this 527212188a5SHendrik Brueckner * counter belongs. 528212188a5SHendrik Brueckner * For group events transaction, the authorization check is 529212188a5SHendrik Brueckner * done in cpumf_pmu_commit_txn(). 530212188a5SHendrik Brueckner */ 5318f3e5684SSukadev Bhattiprolu if (!(cpuhw->txn_flags & PERF_PMU_TXN_ADD)) 532212188a5SHendrik Brueckner if (validate_ctr_auth(&event->hw)) 53358f8e9daSHendrik Brueckner return -ENOENT; 534212188a5SHendrik Brueckner 535212188a5SHendrik Brueckner ctr_set_enable(&cpuhw->state, event->hw.config_base); 536212188a5SHendrik Brueckner event->hw.state = PERF_HES_UPTODATE | PERF_HES_STOPPED; 537212188a5SHendrik Brueckner 538212188a5SHendrik Brueckner if (flags & PERF_EF_START) 539212188a5SHendrik Brueckner cpumf_pmu_start(event, PERF_EF_RELOAD); 540212188a5SHendrik Brueckner 541212188a5SHendrik Brueckner perf_event_update_userpage(event); 542212188a5SHendrik Brueckner 543212188a5SHendrik Brueckner return 0; 544212188a5SHendrik Brueckner } 545212188a5SHendrik Brueckner 546212188a5SHendrik Brueckner static void cpumf_pmu_del(struct perf_event *event, int flags) 547212188a5SHendrik Brueckner { 548*f1c0b831SHendrik Brueckner struct cpu_cf_events *cpuhw = this_cpu_ptr(&cpu_cf_events); 549212188a5SHendrik Brueckner 550212188a5SHendrik Brueckner cpumf_pmu_stop(event, PERF_EF_UPDATE); 551212188a5SHendrik Brueckner 552212188a5SHendrik Brueckner /* Check if any counter in the counter set is still used. If not used, 553212188a5SHendrik Brueckner * change the counter set to the disabled state. This also clears the 554212188a5SHendrik Brueckner * content of all counters in the set. 555212188a5SHendrik Brueckner * 556212188a5SHendrik Brueckner * When a new perf event has been added but not yet started, this can 557212188a5SHendrik Brueckner * clear enable control and resets all counters in a set. Therefore, 558212188a5SHendrik Brueckner * cpumf_pmu_start() always has to reenable a counter set. 559212188a5SHendrik Brueckner */ 560212188a5SHendrik Brueckner if (!atomic_read(&cpuhw->ctr_set[event->hw.config_base])) 561212188a5SHendrik Brueckner ctr_set_disable(&cpuhw->state, event->hw.config_base); 562212188a5SHendrik Brueckner 563212188a5SHendrik Brueckner perf_event_update_userpage(event); 564212188a5SHendrik Brueckner } 565212188a5SHendrik Brueckner 566212188a5SHendrik Brueckner /* 567212188a5SHendrik Brueckner * Start group events scheduling transaction. 568212188a5SHendrik Brueckner * Set flags to perform a single test at commit time. 569fbbe0701SSukadev Bhattiprolu * 570fbbe0701SSukadev Bhattiprolu * We only support PERF_PMU_TXN_ADD transactions. Save the 571fbbe0701SSukadev Bhattiprolu * transaction flags but otherwise ignore non-PERF_PMU_TXN_ADD 572fbbe0701SSukadev Bhattiprolu * transactions. 573212188a5SHendrik Brueckner */ 574fbbe0701SSukadev Bhattiprolu static void cpumf_pmu_start_txn(struct pmu *pmu, unsigned int txn_flags) 575212188a5SHendrik Brueckner { 576*f1c0b831SHendrik Brueckner struct cpu_cf_events *cpuhw = this_cpu_ptr(&cpu_cf_events); 577212188a5SHendrik Brueckner 578fbbe0701SSukadev Bhattiprolu WARN_ON_ONCE(cpuhw->txn_flags); /* txn already in flight */ 579fbbe0701SSukadev Bhattiprolu 580fbbe0701SSukadev Bhattiprolu cpuhw->txn_flags = txn_flags; 581fbbe0701SSukadev Bhattiprolu if (txn_flags & ~PERF_PMU_TXN_ADD) 582fbbe0701SSukadev Bhattiprolu return; 583fbbe0701SSukadev Bhattiprolu 584212188a5SHendrik Brueckner perf_pmu_disable(pmu); 585212188a5SHendrik Brueckner cpuhw->tx_state = cpuhw->state; 586212188a5SHendrik Brueckner } 587212188a5SHendrik Brueckner 588212188a5SHendrik Brueckner /* 589212188a5SHendrik Brueckner * Stop and cancel a group events scheduling tranctions. 590212188a5SHendrik Brueckner * Assumes cpumf_pmu_del() is called for each successful added 591212188a5SHendrik Brueckner * cpumf_pmu_add() during the transaction. 592212188a5SHendrik Brueckner */ 593212188a5SHendrik Brueckner static void cpumf_pmu_cancel_txn(struct pmu *pmu) 594212188a5SHendrik Brueckner { 595fbbe0701SSukadev Bhattiprolu unsigned int txn_flags; 596*f1c0b831SHendrik Brueckner struct cpu_cf_events *cpuhw = this_cpu_ptr(&cpu_cf_events); 597212188a5SHendrik Brueckner 598fbbe0701SSukadev Bhattiprolu WARN_ON_ONCE(!cpuhw->txn_flags); /* no txn in flight */ 599fbbe0701SSukadev Bhattiprolu 600fbbe0701SSukadev Bhattiprolu txn_flags = cpuhw->txn_flags; 601fbbe0701SSukadev Bhattiprolu cpuhw->txn_flags = 0; 602fbbe0701SSukadev Bhattiprolu if (txn_flags & ~PERF_PMU_TXN_ADD) 603fbbe0701SSukadev Bhattiprolu return; 604fbbe0701SSukadev Bhattiprolu 605212188a5SHendrik Brueckner WARN_ON(cpuhw->tx_state != cpuhw->state); 606212188a5SHendrik Brueckner 607212188a5SHendrik Brueckner perf_pmu_enable(pmu); 608212188a5SHendrik Brueckner } 609212188a5SHendrik Brueckner 610212188a5SHendrik Brueckner /* 611212188a5SHendrik Brueckner * Commit the group events scheduling transaction. On success, the 612212188a5SHendrik Brueckner * transaction is closed. On error, the transaction is kept open 613212188a5SHendrik Brueckner * until cpumf_pmu_cancel_txn() is called. 614212188a5SHendrik Brueckner */ 615212188a5SHendrik Brueckner static int cpumf_pmu_commit_txn(struct pmu *pmu) 616212188a5SHendrik Brueckner { 617*f1c0b831SHendrik Brueckner struct cpu_cf_events *cpuhw = this_cpu_ptr(&cpu_cf_events); 618212188a5SHendrik Brueckner u64 state; 619212188a5SHendrik Brueckner 620fbbe0701SSukadev Bhattiprolu WARN_ON_ONCE(!cpuhw->txn_flags); /* no txn in flight */ 621fbbe0701SSukadev Bhattiprolu 622fbbe0701SSukadev Bhattiprolu if (cpuhw->txn_flags & ~PERF_PMU_TXN_ADD) { 623fbbe0701SSukadev Bhattiprolu cpuhw->txn_flags = 0; 624fbbe0701SSukadev Bhattiprolu return 0; 625fbbe0701SSukadev Bhattiprolu } 626fbbe0701SSukadev Bhattiprolu 627212188a5SHendrik Brueckner /* check if the updated state can be scheduled */ 628212188a5SHendrik Brueckner state = cpuhw->state & ~((1 << CPUMF_LCCTL_ENABLE_SHIFT) - 1); 629212188a5SHendrik Brueckner state >>= CPUMF_LCCTL_ENABLE_SHIFT; 630212188a5SHendrik Brueckner if ((state & cpuhw->info.auth_ctl) != state) 63158f8e9daSHendrik Brueckner return -ENOENT; 632212188a5SHendrik Brueckner 633fbbe0701SSukadev Bhattiprolu cpuhw->txn_flags = 0; 634212188a5SHendrik Brueckner perf_pmu_enable(pmu); 635212188a5SHendrik Brueckner return 0; 636212188a5SHendrik Brueckner } 637212188a5SHendrik Brueckner 638212188a5SHendrik Brueckner /* Performance monitoring unit for s390x */ 639212188a5SHendrik Brueckner static struct pmu cpumf_pmu = { 6409254e70cSHendrik Brueckner .task_ctx_nr = perf_sw_context, 6419254e70cSHendrik Brueckner .capabilities = PERF_PMU_CAP_NO_INTERRUPT, 642212188a5SHendrik Brueckner .pmu_enable = cpumf_pmu_enable, 643212188a5SHendrik Brueckner .pmu_disable = cpumf_pmu_disable, 644212188a5SHendrik Brueckner .event_init = cpumf_pmu_event_init, 645212188a5SHendrik Brueckner .add = cpumf_pmu_add, 646212188a5SHendrik Brueckner .del = cpumf_pmu_del, 647212188a5SHendrik Brueckner .start = cpumf_pmu_start, 648212188a5SHendrik Brueckner .stop = cpumf_pmu_stop, 649212188a5SHendrik Brueckner .read = cpumf_pmu_read, 650212188a5SHendrik Brueckner .start_txn = cpumf_pmu_start_txn, 651212188a5SHendrik Brueckner .commit_txn = cpumf_pmu_commit_txn, 652212188a5SHendrik Brueckner .cancel_txn = cpumf_pmu_cancel_txn, 653212188a5SHendrik Brueckner }; 654212188a5SHendrik Brueckner 6554f0f8217SThomas Gleixner static int cpumf_pmf_setup(unsigned int cpu, int flags) 656212188a5SHendrik Brueckner { 6575bc73539SAnna-Maria Gleixner local_irq_disable(); 6585bc73539SAnna-Maria Gleixner setup_pmc_cpu(&flags); 6595bc73539SAnna-Maria Gleixner local_irq_enable(); 6604f0f8217SThomas Gleixner return 0; 661212188a5SHendrik Brueckner } 662212188a5SHendrik Brueckner 6634f0f8217SThomas Gleixner static int s390_pmu_online_cpu(unsigned int cpu) 6644f0f8217SThomas Gleixner { 6654f0f8217SThomas Gleixner return cpumf_pmf_setup(cpu, PMC_INIT); 6664f0f8217SThomas Gleixner } 6674f0f8217SThomas Gleixner 6684f0f8217SThomas Gleixner static int s390_pmu_offline_cpu(unsigned int cpu) 6694f0f8217SThomas Gleixner { 6704f0f8217SThomas Gleixner return cpumf_pmf_setup(cpu, PMC_RELEASE); 671212188a5SHendrik Brueckner } 672212188a5SHendrik Brueckner 673212188a5SHendrik Brueckner static int __init cpumf_pmu_init(void) 674212188a5SHendrik Brueckner { 675212188a5SHendrik Brueckner int rc; 676212188a5SHendrik Brueckner 677212188a5SHendrik Brueckner if (!cpum_cf_avail()) 678212188a5SHendrik Brueckner return -ENODEV; 679212188a5SHendrik Brueckner 680212188a5SHendrik Brueckner /* clear bit 15 of cr0 to unauthorize problem-state to 681212188a5SHendrik Brueckner * extract measurement counters */ 682212188a5SHendrik Brueckner ctl_clear_bit(0, 48); 683212188a5SHendrik Brueckner 684212188a5SHendrik Brueckner /* register handler for measurement-alert interruptions */ 6851dad093bSThomas Huth rc = register_external_irq(EXT_IRQ_MEASURE_ALERT, 6861dad093bSThomas Huth cpumf_measurement_alert); 687212188a5SHendrik Brueckner if (rc) { 688212188a5SHendrik Brueckner pr_err("Registering for CPU-measurement alerts " 689212188a5SHendrik Brueckner "failed with rc=%i\n", rc); 6904f0f8217SThomas Gleixner return rc; 691212188a5SHendrik Brueckner } 692212188a5SHendrik Brueckner 693c7168325SHendrik Brueckner cpumf_pmu.attr_groups = cpumf_cf_event_group(); 694212188a5SHendrik Brueckner rc = perf_pmu_register(&cpumf_pmu, "cpum_cf", PERF_TYPE_RAW); 695212188a5SHendrik Brueckner if (rc) { 696212188a5SHendrik Brueckner pr_err("Registering the cpum_cf PMU failed with rc=%i\n", rc); 6971dad093bSThomas Huth unregister_external_irq(EXT_IRQ_MEASURE_ALERT, 6981dad093bSThomas Huth cpumf_measurement_alert); 699212188a5SHendrik Brueckner return rc; 700212188a5SHendrik Brueckner } 7014f0f8217SThomas Gleixner return cpuhp_setup_state(CPUHP_AP_PERF_S390_CF_ONLINE, 70273c1b41eSThomas Gleixner "perf/s390/cf:online", 7034f0f8217SThomas Gleixner s390_pmu_online_cpu, s390_pmu_offline_cpu); 7044f0f8217SThomas Gleixner } 705212188a5SHendrik Brueckner early_initcall(cpumf_pmu_init); 706