1a17ae4c3SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0 2212188a5SHendrik Brueckner /* 3212188a5SHendrik Brueckner * Performance event support for s390x - CPU-measurement Counter Facility 4212188a5SHendrik Brueckner * 5db17160dSHendrik Brueckner * Copyright IBM Corp. 2012, 2017 6212188a5SHendrik Brueckner * Author(s): Hendrik Brueckner <brueckner@linux.vnet.ibm.com> 7212188a5SHendrik Brueckner */ 8212188a5SHendrik Brueckner #define KMSG_COMPONENT "cpum_cf" 9212188a5SHendrik Brueckner #define pr_fmt(fmt) KMSG_COMPONENT ": " fmt 10212188a5SHendrik Brueckner 11212188a5SHendrik Brueckner #include <linux/kernel.h> 12212188a5SHendrik Brueckner #include <linux/kernel_stat.h> 13212188a5SHendrik Brueckner #include <linux/perf_event.h> 14212188a5SHendrik Brueckner #include <linux/percpu.h> 15212188a5SHendrik Brueckner #include <linux/notifier.h> 16212188a5SHendrik Brueckner #include <linux/init.h> 17212188a5SHendrik Brueckner #include <linux/export.h> 181e3cab2fSHeiko Carstens #include <asm/ctl_reg.h> 19212188a5SHendrik Brueckner #include <asm/irq.h> 20212188a5SHendrik Brueckner #include <asm/cpu_mf.h> 21212188a5SHendrik Brueckner 22212188a5SHendrik Brueckner enum cpumf_ctr_set { 23ee699f32SHendrik Brueckner CPUMF_CTR_SET_BASIC = 0, /* Basic Counter Set */ 24ee699f32SHendrik Brueckner CPUMF_CTR_SET_USER = 1, /* Problem-State Counter Set */ 25ee699f32SHendrik Brueckner CPUMF_CTR_SET_CRYPTO = 2, /* Crypto-Activity Counter Set */ 26ee699f32SHendrik Brueckner CPUMF_CTR_SET_EXT = 3, /* Extended Counter Set */ 27ee699f32SHendrik Brueckner CPUMF_CTR_SET_MT_DIAG = 4, /* MT-diagnostic Counter Set */ 28212188a5SHendrik Brueckner 29212188a5SHendrik Brueckner /* Maximum number of counter sets */ 30212188a5SHendrik Brueckner CPUMF_CTR_SET_MAX, 31212188a5SHendrik Brueckner }; 32212188a5SHendrik Brueckner 33212188a5SHendrik Brueckner #define CPUMF_LCCTL_ENABLE_SHIFT 16 34212188a5SHendrik Brueckner #define CPUMF_LCCTL_ACTCTL_SHIFT 0 35212188a5SHendrik Brueckner static const u64 cpumf_state_ctl[CPUMF_CTR_SET_MAX] = { 36212188a5SHendrik Brueckner [CPUMF_CTR_SET_BASIC] = 0x02, 37212188a5SHendrik Brueckner [CPUMF_CTR_SET_USER] = 0x04, 38212188a5SHendrik Brueckner [CPUMF_CTR_SET_CRYPTO] = 0x08, 39212188a5SHendrik Brueckner [CPUMF_CTR_SET_EXT] = 0x01, 40ee699f32SHendrik Brueckner [CPUMF_CTR_SET_MT_DIAG] = 0x20, 41212188a5SHendrik Brueckner }; 42212188a5SHendrik Brueckner 43212188a5SHendrik Brueckner static void ctr_set_enable(u64 *state, int ctr_set) 44212188a5SHendrik Brueckner { 45212188a5SHendrik Brueckner *state |= cpumf_state_ctl[ctr_set] << CPUMF_LCCTL_ENABLE_SHIFT; 46212188a5SHendrik Brueckner } 47212188a5SHendrik Brueckner static void ctr_set_disable(u64 *state, int ctr_set) 48212188a5SHendrik Brueckner { 49212188a5SHendrik Brueckner *state &= ~(cpumf_state_ctl[ctr_set] << CPUMF_LCCTL_ENABLE_SHIFT); 50212188a5SHendrik Brueckner } 51212188a5SHendrik Brueckner static void ctr_set_start(u64 *state, int ctr_set) 52212188a5SHendrik Brueckner { 53212188a5SHendrik Brueckner *state |= cpumf_state_ctl[ctr_set] << CPUMF_LCCTL_ACTCTL_SHIFT; 54212188a5SHendrik Brueckner } 55212188a5SHendrik Brueckner static void ctr_set_stop(u64 *state, int ctr_set) 56212188a5SHendrik Brueckner { 57212188a5SHendrik Brueckner *state &= ~(cpumf_state_ctl[ctr_set] << CPUMF_LCCTL_ACTCTL_SHIFT); 58212188a5SHendrik Brueckner } 59212188a5SHendrik Brueckner 60212188a5SHendrik Brueckner /* Local CPUMF event structure */ 61212188a5SHendrik Brueckner struct cpu_hw_events { 62212188a5SHendrik Brueckner struct cpumf_ctr_info info; 63212188a5SHendrik Brueckner atomic_t ctr_set[CPUMF_CTR_SET_MAX]; 64212188a5SHendrik Brueckner u64 state, tx_state; 65212188a5SHendrik Brueckner unsigned int flags; 66fbbe0701SSukadev Bhattiprolu unsigned int txn_flags; 67212188a5SHendrik Brueckner }; 68212188a5SHendrik Brueckner static DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = { 69212188a5SHendrik Brueckner .ctr_set = { 70212188a5SHendrik Brueckner [CPUMF_CTR_SET_BASIC] = ATOMIC_INIT(0), 71212188a5SHendrik Brueckner [CPUMF_CTR_SET_USER] = ATOMIC_INIT(0), 72212188a5SHendrik Brueckner [CPUMF_CTR_SET_CRYPTO] = ATOMIC_INIT(0), 73212188a5SHendrik Brueckner [CPUMF_CTR_SET_EXT] = ATOMIC_INIT(0), 74ee699f32SHendrik Brueckner [CPUMF_CTR_SET_MT_DIAG] = ATOMIC_INIT(0), 75212188a5SHendrik Brueckner }, 76212188a5SHendrik Brueckner .state = 0, 77212188a5SHendrik Brueckner .flags = 0, 78fbbe0701SSukadev Bhattiprolu .txn_flags = 0, 79212188a5SHendrik Brueckner }; 80212188a5SHendrik Brueckner 81ee699f32SHendrik Brueckner static enum cpumf_ctr_set get_counter_set(u64 event) 82212188a5SHendrik Brueckner { 83ee699f32SHendrik Brueckner int set = CPUMF_CTR_SET_MAX; 84212188a5SHendrik Brueckner 85212188a5SHendrik Brueckner if (event < 32) 86212188a5SHendrik Brueckner set = CPUMF_CTR_SET_BASIC; 87212188a5SHendrik Brueckner else if (event < 64) 88212188a5SHendrik Brueckner set = CPUMF_CTR_SET_USER; 89212188a5SHendrik Brueckner else if (event < 128) 90212188a5SHendrik Brueckner set = CPUMF_CTR_SET_CRYPTO; 91f47586b2SHendrik Brueckner else if (event < 256) 92212188a5SHendrik Brueckner set = CPUMF_CTR_SET_EXT; 93ee699f32SHendrik Brueckner else if (event >= 448 && event < 496) 94ee699f32SHendrik Brueckner set = CPUMF_CTR_SET_MT_DIAG; 95212188a5SHendrik Brueckner 96212188a5SHendrik Brueckner return set; 97212188a5SHendrik Brueckner } 98212188a5SHendrik Brueckner 99212188a5SHendrik Brueckner static int validate_ctr_version(const struct hw_perf_event *hwc) 100212188a5SHendrik Brueckner { 101212188a5SHendrik Brueckner struct cpu_hw_events *cpuhw; 102212188a5SHendrik Brueckner int err = 0; 103ee699f32SHendrik Brueckner u16 mtdiag_ctl; 104212188a5SHendrik Brueckner 105212188a5SHendrik Brueckner cpuhw = &get_cpu_var(cpu_hw_events); 106212188a5SHendrik Brueckner 107212188a5SHendrik Brueckner /* check required version for counter sets */ 108212188a5SHendrik Brueckner switch (hwc->config_base) { 109212188a5SHendrik Brueckner case CPUMF_CTR_SET_BASIC: 110212188a5SHendrik Brueckner case CPUMF_CTR_SET_USER: 111212188a5SHendrik Brueckner if (cpuhw->info.cfvn < 1) 112212188a5SHendrik Brueckner err = -EOPNOTSUPP; 113212188a5SHendrik Brueckner break; 114212188a5SHendrik Brueckner case CPUMF_CTR_SET_CRYPTO: 115212188a5SHendrik Brueckner case CPUMF_CTR_SET_EXT: 116212188a5SHendrik Brueckner if (cpuhw->info.csvn < 1) 117212188a5SHendrik Brueckner err = -EOPNOTSUPP; 118f47586b2SHendrik Brueckner if ((cpuhw->info.csvn == 1 && hwc->config > 159) || 119f47586b2SHendrik Brueckner (cpuhw->info.csvn == 2 && hwc->config > 175) || 120f47586b2SHendrik Brueckner (cpuhw->info.csvn > 2 && hwc->config > 255)) 121f47586b2SHendrik Brueckner err = -EOPNOTSUPP; 122212188a5SHendrik Brueckner break; 123ee699f32SHendrik Brueckner case CPUMF_CTR_SET_MT_DIAG: 124ee699f32SHendrik Brueckner if (cpuhw->info.csvn <= 3) 125ee699f32SHendrik Brueckner err = -EOPNOTSUPP; 126ee699f32SHendrik Brueckner /* 127ee699f32SHendrik Brueckner * MT-diagnostic counters are read-only. The counter set 128ee699f32SHendrik Brueckner * is automatically enabled and activated on all CPUs with 129ee699f32SHendrik Brueckner * multithreading (SMT). Deactivation of multithreading 130ee699f32SHendrik Brueckner * also disables the counter set. State changes are ignored 131ee699f32SHendrik Brueckner * by lcctl(). Because Linux controls SMT enablement through 132ee699f32SHendrik Brueckner * a kernel parameter only, the counter set is either disabled 133ee699f32SHendrik Brueckner * or enabled and active. 134ee699f32SHendrik Brueckner * 135ee699f32SHendrik Brueckner * Thus, the counters can only be used if SMT is on and the 136ee699f32SHendrik Brueckner * counter set is enabled and active. 137ee699f32SHendrik Brueckner */ 138ee699f32SHendrik Brueckner mtdiag_ctl = cpumf_state_ctl[CPUMF_CTR_SET_MT_DIAG]; 139ee699f32SHendrik Brueckner if (!((cpuhw->info.auth_ctl & mtdiag_ctl) && 140ee699f32SHendrik Brueckner (cpuhw->info.enable_ctl & mtdiag_ctl) && 141ee699f32SHendrik Brueckner (cpuhw->info.act_ctl & mtdiag_ctl))) 142ee699f32SHendrik Brueckner err = -EOPNOTSUPP; 143ee699f32SHendrik Brueckner break; 144212188a5SHendrik Brueckner } 145212188a5SHendrik Brueckner 146212188a5SHendrik Brueckner put_cpu_var(cpu_hw_events); 147212188a5SHendrik Brueckner return err; 148212188a5SHendrik Brueckner } 149212188a5SHendrik Brueckner 150212188a5SHendrik Brueckner static int validate_ctr_auth(const struct hw_perf_event *hwc) 151212188a5SHendrik Brueckner { 152212188a5SHendrik Brueckner struct cpu_hw_events *cpuhw; 153212188a5SHendrik Brueckner u64 ctrs_state; 154212188a5SHendrik Brueckner int err = 0; 155212188a5SHendrik Brueckner 156212188a5SHendrik Brueckner cpuhw = &get_cpu_var(cpu_hw_events); 157212188a5SHendrik Brueckner 15858f8e9daSHendrik Brueckner /* Check authorization for cpu counter sets. 15958f8e9daSHendrik Brueckner * If the particular CPU counter set is not authorized, 16058f8e9daSHendrik Brueckner * return with -ENOENT in order to fall back to other 16158f8e9daSHendrik Brueckner * PMUs that might suffice the event request. 16258f8e9daSHendrik Brueckner */ 163212188a5SHendrik Brueckner ctrs_state = cpumf_state_ctl[hwc->config_base]; 164212188a5SHendrik Brueckner if (!(ctrs_state & cpuhw->info.auth_ctl)) 16558f8e9daSHendrik Brueckner err = -ENOENT; 166212188a5SHendrik Brueckner 167212188a5SHendrik Brueckner put_cpu_var(cpu_hw_events); 168212188a5SHendrik Brueckner return err; 169212188a5SHendrik Brueckner } 170212188a5SHendrik Brueckner 171212188a5SHendrik Brueckner /* 172212188a5SHendrik Brueckner * Change the CPUMF state to active. 173212188a5SHendrik Brueckner * Enable and activate the CPU-counter sets according 174212188a5SHendrik Brueckner * to the per-cpu control state. 175212188a5SHendrik Brueckner */ 176212188a5SHendrik Brueckner static void cpumf_pmu_enable(struct pmu *pmu) 177212188a5SHendrik Brueckner { 178eb7e7d76SChristoph Lameter struct cpu_hw_events *cpuhw = this_cpu_ptr(&cpu_hw_events); 179212188a5SHendrik Brueckner int err; 180212188a5SHendrik Brueckner 181212188a5SHendrik Brueckner if (cpuhw->flags & PMU_F_ENABLED) 182212188a5SHendrik Brueckner return; 183212188a5SHendrik Brueckner 184212188a5SHendrik Brueckner err = lcctl(cpuhw->state); 185212188a5SHendrik Brueckner if (err) { 186212188a5SHendrik Brueckner pr_err("Enabling the performance measuring unit " 187af0ee94eSHeiko Carstens "failed with rc=%x\n", err); 188212188a5SHendrik Brueckner return; 189212188a5SHendrik Brueckner } 190212188a5SHendrik Brueckner 191212188a5SHendrik Brueckner cpuhw->flags |= PMU_F_ENABLED; 192212188a5SHendrik Brueckner } 193212188a5SHendrik Brueckner 194212188a5SHendrik Brueckner /* 195212188a5SHendrik Brueckner * Change the CPUMF state to inactive. 196212188a5SHendrik Brueckner * Disable and enable (inactive) the CPU-counter sets according 197212188a5SHendrik Brueckner * to the per-cpu control state. 198212188a5SHendrik Brueckner */ 199212188a5SHendrik Brueckner static void cpumf_pmu_disable(struct pmu *pmu) 200212188a5SHendrik Brueckner { 201eb7e7d76SChristoph Lameter struct cpu_hw_events *cpuhw = this_cpu_ptr(&cpu_hw_events); 202212188a5SHendrik Brueckner int err; 203212188a5SHendrik Brueckner u64 inactive; 204212188a5SHendrik Brueckner 205212188a5SHendrik Brueckner if (!(cpuhw->flags & PMU_F_ENABLED)) 206212188a5SHendrik Brueckner return; 207212188a5SHendrik Brueckner 208212188a5SHendrik Brueckner inactive = cpuhw->state & ~((1 << CPUMF_LCCTL_ENABLE_SHIFT) - 1); 209212188a5SHendrik Brueckner err = lcctl(inactive); 210212188a5SHendrik Brueckner if (err) { 211212188a5SHendrik Brueckner pr_err("Disabling the performance measuring unit " 212af0ee94eSHeiko Carstens "failed with rc=%x\n", err); 213212188a5SHendrik Brueckner return; 214212188a5SHendrik Brueckner } 215212188a5SHendrik Brueckner 216212188a5SHendrik Brueckner cpuhw->flags &= ~PMU_F_ENABLED; 217212188a5SHendrik Brueckner } 218212188a5SHendrik Brueckner 219212188a5SHendrik Brueckner 220212188a5SHendrik Brueckner /* Number of perf events counting hardware events */ 221212188a5SHendrik Brueckner static atomic_t num_events = ATOMIC_INIT(0); 222212188a5SHendrik Brueckner /* Used to avoid races in calling reserve/release_cpumf_hardware */ 223212188a5SHendrik Brueckner static DEFINE_MUTEX(pmc_reserve_mutex); 224212188a5SHendrik Brueckner 225212188a5SHendrik Brueckner /* CPU-measurement alerts for the counter facility */ 226212188a5SHendrik Brueckner static void cpumf_measurement_alert(struct ext_code ext_code, 227212188a5SHendrik Brueckner unsigned int alert, unsigned long unused) 228212188a5SHendrik Brueckner { 229212188a5SHendrik Brueckner struct cpu_hw_events *cpuhw; 230212188a5SHendrik Brueckner 231212188a5SHendrik Brueckner if (!(alert & CPU_MF_INT_CF_MASK)) 232212188a5SHendrik Brueckner return; 233212188a5SHendrik Brueckner 234420f42ecSHeiko Carstens inc_irq_stat(IRQEXT_CMC); 235eb7e7d76SChristoph Lameter cpuhw = this_cpu_ptr(&cpu_hw_events); 236212188a5SHendrik Brueckner 237212188a5SHendrik Brueckner /* Measurement alerts are shared and might happen when the PMU 238212188a5SHendrik Brueckner * is not reserved. Ignore these alerts in this case. */ 239212188a5SHendrik Brueckner if (!(cpuhw->flags & PMU_F_RESERVED)) 240212188a5SHendrik Brueckner return; 241212188a5SHendrik Brueckner 242212188a5SHendrik Brueckner /* counter authorization change alert */ 243212188a5SHendrik Brueckner if (alert & CPU_MF_INT_CF_CACA) 244212188a5SHendrik Brueckner qctri(&cpuhw->info); 245212188a5SHendrik Brueckner 246212188a5SHendrik Brueckner /* loss of counter data alert */ 247212188a5SHendrik Brueckner if (alert & CPU_MF_INT_CF_LCDA) 248212188a5SHendrik Brueckner pr_err("CPU[%i] Counter data was lost\n", smp_processor_id()); 249ee699f32SHendrik Brueckner 250ee699f32SHendrik Brueckner /* loss of MT counter data alert */ 251ee699f32SHendrik Brueckner if (alert & CPU_MF_INT_CF_MTDA) 252ee699f32SHendrik Brueckner pr_warn("CPU[%i] MT counter data was lost\n", 253ee699f32SHendrik Brueckner smp_processor_id()); 254212188a5SHendrik Brueckner } 255212188a5SHendrik Brueckner 256212188a5SHendrik Brueckner #define PMC_INIT 0 257212188a5SHendrik Brueckner #define PMC_RELEASE 1 258212188a5SHendrik Brueckner static void setup_pmc_cpu(void *flags) 259212188a5SHendrik Brueckner { 260eb7e7d76SChristoph Lameter struct cpu_hw_events *cpuhw = this_cpu_ptr(&cpu_hw_events); 261212188a5SHendrik Brueckner 262212188a5SHendrik Brueckner switch (*((int *) flags)) { 263212188a5SHendrik Brueckner case PMC_INIT: 264212188a5SHendrik Brueckner memset(&cpuhw->info, 0, sizeof(cpuhw->info)); 265212188a5SHendrik Brueckner qctri(&cpuhw->info); 266212188a5SHendrik Brueckner cpuhw->flags |= PMU_F_RESERVED; 267212188a5SHendrik Brueckner break; 268212188a5SHendrik Brueckner 269212188a5SHendrik Brueckner case PMC_RELEASE: 270212188a5SHendrik Brueckner cpuhw->flags &= ~PMU_F_RESERVED; 271212188a5SHendrik Brueckner break; 272212188a5SHendrik Brueckner } 273212188a5SHendrik Brueckner 274212188a5SHendrik Brueckner /* Disable CPU counter sets */ 275212188a5SHendrik Brueckner lcctl(0); 276212188a5SHendrik Brueckner } 277212188a5SHendrik Brueckner 278212188a5SHendrik Brueckner /* Initialize the CPU-measurement facility */ 279212188a5SHendrik Brueckner static int reserve_pmc_hardware(void) 280212188a5SHendrik Brueckner { 281212188a5SHendrik Brueckner int flags = PMC_INIT; 282212188a5SHendrik Brueckner 283212188a5SHendrik Brueckner on_each_cpu(setup_pmc_cpu, &flags, 1); 28482003c3eSHeiko Carstens irq_subclass_register(IRQ_SUBCLASS_MEASUREMENT_ALERT); 285212188a5SHendrik Brueckner 286212188a5SHendrik Brueckner return 0; 287212188a5SHendrik Brueckner } 288212188a5SHendrik Brueckner 289212188a5SHendrik Brueckner /* Release the CPU-measurement facility */ 290212188a5SHendrik Brueckner static void release_pmc_hardware(void) 291212188a5SHendrik Brueckner { 292212188a5SHendrik Brueckner int flags = PMC_RELEASE; 293212188a5SHendrik Brueckner 294212188a5SHendrik Brueckner on_each_cpu(setup_pmc_cpu, &flags, 1); 29582003c3eSHeiko Carstens irq_subclass_unregister(IRQ_SUBCLASS_MEASUREMENT_ALERT); 296212188a5SHendrik Brueckner } 297212188a5SHendrik Brueckner 298212188a5SHendrik Brueckner /* Release the PMU if event is the last perf event */ 299212188a5SHendrik Brueckner static void hw_perf_event_destroy(struct perf_event *event) 300212188a5SHendrik Brueckner { 301212188a5SHendrik Brueckner if (!atomic_add_unless(&num_events, -1, 1)) { 302212188a5SHendrik Brueckner mutex_lock(&pmc_reserve_mutex); 303212188a5SHendrik Brueckner if (atomic_dec_return(&num_events) == 0) 304212188a5SHendrik Brueckner release_pmc_hardware(); 305212188a5SHendrik Brueckner mutex_unlock(&pmc_reserve_mutex); 306212188a5SHendrik Brueckner } 307212188a5SHendrik Brueckner } 308212188a5SHendrik Brueckner 309212188a5SHendrik Brueckner /* CPUMF <-> perf event mappings for kernel+userspace (basic set) */ 310212188a5SHendrik Brueckner static const int cpumf_generic_events_basic[] = { 311212188a5SHendrik Brueckner [PERF_COUNT_HW_CPU_CYCLES] = 0, 312212188a5SHendrik Brueckner [PERF_COUNT_HW_INSTRUCTIONS] = 1, 313212188a5SHendrik Brueckner [PERF_COUNT_HW_CACHE_REFERENCES] = -1, 314212188a5SHendrik Brueckner [PERF_COUNT_HW_CACHE_MISSES] = -1, 315212188a5SHendrik Brueckner [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = -1, 316212188a5SHendrik Brueckner [PERF_COUNT_HW_BRANCH_MISSES] = -1, 317212188a5SHendrik Brueckner [PERF_COUNT_HW_BUS_CYCLES] = -1, 318212188a5SHendrik Brueckner }; 319212188a5SHendrik Brueckner /* CPUMF <-> perf event mappings for userspace (problem-state set) */ 320212188a5SHendrik Brueckner static const int cpumf_generic_events_user[] = { 321212188a5SHendrik Brueckner [PERF_COUNT_HW_CPU_CYCLES] = 32, 322212188a5SHendrik Brueckner [PERF_COUNT_HW_INSTRUCTIONS] = 33, 323212188a5SHendrik Brueckner [PERF_COUNT_HW_CACHE_REFERENCES] = -1, 324212188a5SHendrik Brueckner [PERF_COUNT_HW_CACHE_MISSES] = -1, 325212188a5SHendrik Brueckner [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = -1, 326212188a5SHendrik Brueckner [PERF_COUNT_HW_BRANCH_MISSES] = -1, 327212188a5SHendrik Brueckner [PERF_COUNT_HW_BUS_CYCLES] = -1, 328212188a5SHendrik Brueckner }; 329212188a5SHendrik Brueckner 330212188a5SHendrik Brueckner static int __hw_perf_event_init(struct perf_event *event) 331212188a5SHendrik Brueckner { 332212188a5SHendrik Brueckner struct perf_event_attr *attr = &event->attr; 333212188a5SHendrik Brueckner struct hw_perf_event *hwc = &event->hw; 334ee699f32SHendrik Brueckner enum cpumf_ctr_set set; 335212188a5SHendrik Brueckner int err; 336212188a5SHendrik Brueckner u64 ev; 337212188a5SHendrik Brueckner 338212188a5SHendrik Brueckner switch (attr->type) { 339212188a5SHendrik Brueckner case PERF_TYPE_RAW: 340212188a5SHendrik Brueckner /* Raw events are used to access counters directly, 341212188a5SHendrik Brueckner * hence do not permit excludes */ 342212188a5SHendrik Brueckner if (attr->exclude_kernel || attr->exclude_user || 343212188a5SHendrik Brueckner attr->exclude_hv) 344212188a5SHendrik Brueckner return -EOPNOTSUPP; 345212188a5SHendrik Brueckner ev = attr->config; 346212188a5SHendrik Brueckner break; 347212188a5SHendrik Brueckner 348212188a5SHendrik Brueckner case PERF_TYPE_HARDWARE: 349*613a41b0SThomas Richter if (is_sampling_event(event)) /* No sampling support */ 350*613a41b0SThomas Richter return -ENOENT; 351212188a5SHendrik Brueckner ev = attr->config; 352212188a5SHendrik Brueckner /* Count user space (problem-state) only */ 353212188a5SHendrik Brueckner if (!attr->exclude_user && attr->exclude_kernel) { 354212188a5SHendrik Brueckner if (ev >= ARRAY_SIZE(cpumf_generic_events_user)) 355212188a5SHendrik Brueckner return -EOPNOTSUPP; 356212188a5SHendrik Brueckner ev = cpumf_generic_events_user[ev]; 357212188a5SHendrik Brueckner 358212188a5SHendrik Brueckner /* No support for kernel space counters only */ 359212188a5SHendrik Brueckner } else if (!attr->exclude_kernel && attr->exclude_user) { 360212188a5SHendrik Brueckner return -EOPNOTSUPP; 361212188a5SHendrik Brueckner 362212188a5SHendrik Brueckner /* Count user and kernel space */ 363212188a5SHendrik Brueckner } else { 364212188a5SHendrik Brueckner if (ev >= ARRAY_SIZE(cpumf_generic_events_basic)) 365212188a5SHendrik Brueckner return -EOPNOTSUPP; 366212188a5SHendrik Brueckner ev = cpumf_generic_events_basic[ev]; 367212188a5SHendrik Brueckner } 368212188a5SHendrik Brueckner break; 369212188a5SHendrik Brueckner 370212188a5SHendrik Brueckner default: 371212188a5SHendrik Brueckner return -ENOENT; 372212188a5SHendrik Brueckner } 373212188a5SHendrik Brueckner 374212188a5SHendrik Brueckner if (ev == -1) 375212188a5SHendrik Brueckner return -ENOENT; 376212188a5SHendrik Brueckner 37720ba46daSHendrik Brueckner if (ev > PERF_CPUM_CF_MAX_CTR) 3780bb2ae1bSThomas Richter return -ENOENT; 379212188a5SHendrik Brueckner 380ee699f32SHendrik Brueckner /* Obtain the counter set to which the specified counter belongs */ 381ee699f32SHendrik Brueckner set = get_counter_set(ev); 382ee699f32SHendrik Brueckner switch (set) { 383ee699f32SHendrik Brueckner case CPUMF_CTR_SET_BASIC: 384ee699f32SHendrik Brueckner case CPUMF_CTR_SET_USER: 385ee699f32SHendrik Brueckner case CPUMF_CTR_SET_CRYPTO: 386ee699f32SHendrik Brueckner case CPUMF_CTR_SET_EXT: 387ee699f32SHendrik Brueckner case CPUMF_CTR_SET_MT_DIAG: 388ee699f32SHendrik Brueckner /* 389ee699f32SHendrik Brueckner * Use the hardware perf event structure to store the 390ee699f32SHendrik Brueckner * counter number in the 'config' member and the counter 391ee699f32SHendrik Brueckner * set number in the 'config_base'. The counter set number 392ee699f32SHendrik Brueckner * is then later used to enable/disable the counter(s). 393212188a5SHendrik Brueckner */ 394212188a5SHendrik Brueckner hwc->config = ev; 395ee699f32SHendrik Brueckner hwc->config_base = set; 396ee699f32SHendrik Brueckner break; 397ee699f32SHendrik Brueckner case CPUMF_CTR_SET_MAX: 398ee699f32SHendrik Brueckner /* The counter could not be associated to a counter set */ 399ee699f32SHendrik Brueckner return -EINVAL; 400ee699f32SHendrik Brueckner }; 401212188a5SHendrik Brueckner 402212188a5SHendrik Brueckner /* Initialize for using the CPU-measurement counter facility */ 403212188a5SHendrik Brueckner if (!atomic_inc_not_zero(&num_events)) { 404212188a5SHendrik Brueckner mutex_lock(&pmc_reserve_mutex); 405212188a5SHendrik Brueckner if (atomic_read(&num_events) == 0 && reserve_pmc_hardware()) 406212188a5SHendrik Brueckner err = -EBUSY; 407212188a5SHendrik Brueckner else 408212188a5SHendrik Brueckner atomic_inc(&num_events); 409212188a5SHendrik Brueckner mutex_unlock(&pmc_reserve_mutex); 410212188a5SHendrik Brueckner } 411212188a5SHendrik Brueckner event->destroy = hw_perf_event_destroy; 412212188a5SHendrik Brueckner 413212188a5SHendrik Brueckner /* Finally, validate version and authorization of the counter set */ 414212188a5SHendrik Brueckner err = validate_ctr_auth(hwc); 415212188a5SHendrik Brueckner if (!err) 416212188a5SHendrik Brueckner err = validate_ctr_version(hwc); 417212188a5SHendrik Brueckner 418212188a5SHendrik Brueckner return err; 419212188a5SHendrik Brueckner } 420212188a5SHendrik Brueckner 421212188a5SHendrik Brueckner static int cpumf_pmu_event_init(struct perf_event *event) 422212188a5SHendrik Brueckner { 423212188a5SHendrik Brueckner int err; 424212188a5SHendrik Brueckner 425212188a5SHendrik Brueckner switch (event->attr.type) { 426212188a5SHendrik Brueckner case PERF_TYPE_HARDWARE: 427212188a5SHendrik Brueckner case PERF_TYPE_HW_CACHE: 428212188a5SHendrik Brueckner case PERF_TYPE_RAW: 429212188a5SHendrik Brueckner err = __hw_perf_event_init(event); 430212188a5SHendrik Brueckner break; 431212188a5SHendrik Brueckner default: 432212188a5SHendrik Brueckner return -ENOENT; 433212188a5SHendrik Brueckner } 434212188a5SHendrik Brueckner 435212188a5SHendrik Brueckner if (unlikely(err) && event->destroy) 436212188a5SHendrik Brueckner event->destroy(event); 437212188a5SHendrik Brueckner 438212188a5SHendrik Brueckner return err; 439212188a5SHendrik Brueckner } 440212188a5SHendrik Brueckner 441212188a5SHendrik Brueckner static int hw_perf_event_reset(struct perf_event *event) 442212188a5SHendrik Brueckner { 443212188a5SHendrik Brueckner u64 prev, new; 444212188a5SHendrik Brueckner int err; 445212188a5SHendrik Brueckner 446212188a5SHendrik Brueckner do { 447212188a5SHendrik Brueckner prev = local64_read(&event->hw.prev_count); 448212188a5SHendrik Brueckner err = ecctr(event->hw.config, &new); 449212188a5SHendrik Brueckner if (err) { 450212188a5SHendrik Brueckner if (err != 3) 451212188a5SHendrik Brueckner break; 452212188a5SHendrik Brueckner /* The counter is not (yet) available. This 453212188a5SHendrik Brueckner * might happen if the counter set to which 454212188a5SHendrik Brueckner * this counter belongs is in the disabled 455212188a5SHendrik Brueckner * state. 456212188a5SHendrik Brueckner */ 457212188a5SHendrik Brueckner new = 0; 458212188a5SHendrik Brueckner } 459212188a5SHendrik Brueckner } while (local64_cmpxchg(&event->hw.prev_count, prev, new) != prev); 460212188a5SHendrik Brueckner 461212188a5SHendrik Brueckner return err; 462212188a5SHendrik Brueckner } 463212188a5SHendrik Brueckner 464485527baSHendrik Brueckner static void hw_perf_event_update(struct perf_event *event) 465212188a5SHendrik Brueckner { 466212188a5SHendrik Brueckner u64 prev, new, delta; 467212188a5SHendrik Brueckner int err; 468212188a5SHendrik Brueckner 469212188a5SHendrik Brueckner do { 470212188a5SHendrik Brueckner prev = local64_read(&event->hw.prev_count); 471212188a5SHendrik Brueckner err = ecctr(event->hw.config, &new); 472212188a5SHendrik Brueckner if (err) 473485527baSHendrik Brueckner return; 474212188a5SHendrik Brueckner } while (local64_cmpxchg(&event->hw.prev_count, prev, new) != prev); 475212188a5SHendrik Brueckner 476212188a5SHendrik Brueckner delta = (prev <= new) ? new - prev 477212188a5SHendrik Brueckner : (-1ULL - prev) + new + 1; /* overflow */ 478212188a5SHendrik Brueckner local64_add(delta, &event->count); 479212188a5SHendrik Brueckner } 480212188a5SHendrik Brueckner 481212188a5SHendrik Brueckner static void cpumf_pmu_read(struct perf_event *event) 482212188a5SHendrik Brueckner { 483212188a5SHendrik Brueckner if (event->hw.state & PERF_HES_STOPPED) 484212188a5SHendrik Brueckner return; 485212188a5SHendrik Brueckner 486212188a5SHendrik Brueckner hw_perf_event_update(event); 487212188a5SHendrik Brueckner } 488212188a5SHendrik Brueckner 489212188a5SHendrik Brueckner static void cpumf_pmu_start(struct perf_event *event, int flags) 490212188a5SHendrik Brueckner { 491eb7e7d76SChristoph Lameter struct cpu_hw_events *cpuhw = this_cpu_ptr(&cpu_hw_events); 492212188a5SHendrik Brueckner struct hw_perf_event *hwc = &event->hw; 493212188a5SHendrik Brueckner 494212188a5SHendrik Brueckner if (WARN_ON_ONCE(!(hwc->state & PERF_HES_STOPPED))) 495212188a5SHendrik Brueckner return; 496212188a5SHendrik Brueckner 497212188a5SHendrik Brueckner if (WARN_ON_ONCE(hwc->config == -1)) 498212188a5SHendrik Brueckner return; 499212188a5SHendrik Brueckner 500212188a5SHendrik Brueckner if (flags & PERF_EF_RELOAD) 501212188a5SHendrik Brueckner WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE)); 502212188a5SHendrik Brueckner 503212188a5SHendrik Brueckner hwc->state = 0; 504212188a5SHendrik Brueckner 505212188a5SHendrik Brueckner /* (Re-)enable and activate the counter set */ 506212188a5SHendrik Brueckner ctr_set_enable(&cpuhw->state, hwc->config_base); 507212188a5SHendrik Brueckner ctr_set_start(&cpuhw->state, hwc->config_base); 508212188a5SHendrik Brueckner 509212188a5SHendrik Brueckner /* The counter set to which this counter belongs can be already active. 510212188a5SHendrik Brueckner * Because all counters in a set are active, the event->hw.prev_count 511212188a5SHendrik Brueckner * needs to be synchronized. At this point, the counter set can be in 512212188a5SHendrik Brueckner * the inactive or disabled state. 513212188a5SHendrik Brueckner */ 514212188a5SHendrik Brueckner hw_perf_event_reset(event); 515212188a5SHendrik Brueckner 516212188a5SHendrik Brueckner /* increment refcount for this counter set */ 517212188a5SHendrik Brueckner atomic_inc(&cpuhw->ctr_set[hwc->config_base]); 518212188a5SHendrik Brueckner } 519212188a5SHendrik Brueckner 520212188a5SHendrik Brueckner static void cpumf_pmu_stop(struct perf_event *event, int flags) 521212188a5SHendrik Brueckner { 522eb7e7d76SChristoph Lameter struct cpu_hw_events *cpuhw = this_cpu_ptr(&cpu_hw_events); 523212188a5SHendrik Brueckner struct hw_perf_event *hwc = &event->hw; 524212188a5SHendrik Brueckner 525212188a5SHendrik Brueckner if (!(hwc->state & PERF_HES_STOPPED)) { 526212188a5SHendrik Brueckner /* Decrement reference count for this counter set and if this 527212188a5SHendrik Brueckner * is the last used counter in the set, clear activation 528212188a5SHendrik Brueckner * control and set the counter set state to inactive. 529212188a5SHendrik Brueckner */ 530212188a5SHendrik Brueckner if (!atomic_dec_return(&cpuhw->ctr_set[hwc->config_base])) 531212188a5SHendrik Brueckner ctr_set_stop(&cpuhw->state, hwc->config_base); 532212188a5SHendrik Brueckner event->hw.state |= PERF_HES_STOPPED; 533212188a5SHendrik Brueckner } 534212188a5SHendrik Brueckner 535212188a5SHendrik Brueckner if ((flags & PERF_EF_UPDATE) && !(hwc->state & PERF_HES_UPTODATE)) { 536212188a5SHendrik Brueckner hw_perf_event_update(event); 537212188a5SHendrik Brueckner event->hw.state |= PERF_HES_UPTODATE; 538212188a5SHendrik Brueckner } 539212188a5SHendrik Brueckner } 540212188a5SHendrik Brueckner 541212188a5SHendrik Brueckner static int cpumf_pmu_add(struct perf_event *event, int flags) 542212188a5SHendrik Brueckner { 543eb7e7d76SChristoph Lameter struct cpu_hw_events *cpuhw = this_cpu_ptr(&cpu_hw_events); 544212188a5SHendrik Brueckner 545212188a5SHendrik Brueckner /* Check authorization for the counter set to which this 546212188a5SHendrik Brueckner * counter belongs. 547212188a5SHendrik Brueckner * For group events transaction, the authorization check is 548212188a5SHendrik Brueckner * done in cpumf_pmu_commit_txn(). 549212188a5SHendrik Brueckner */ 5508f3e5684SSukadev Bhattiprolu if (!(cpuhw->txn_flags & PERF_PMU_TXN_ADD)) 551212188a5SHendrik Brueckner if (validate_ctr_auth(&event->hw)) 55258f8e9daSHendrik Brueckner return -ENOENT; 553212188a5SHendrik Brueckner 554212188a5SHendrik Brueckner ctr_set_enable(&cpuhw->state, event->hw.config_base); 555212188a5SHendrik Brueckner event->hw.state = PERF_HES_UPTODATE | PERF_HES_STOPPED; 556212188a5SHendrik Brueckner 557212188a5SHendrik Brueckner if (flags & PERF_EF_START) 558212188a5SHendrik Brueckner cpumf_pmu_start(event, PERF_EF_RELOAD); 559212188a5SHendrik Brueckner 560212188a5SHendrik Brueckner perf_event_update_userpage(event); 561212188a5SHendrik Brueckner 562212188a5SHendrik Brueckner return 0; 563212188a5SHendrik Brueckner } 564212188a5SHendrik Brueckner 565212188a5SHendrik Brueckner static void cpumf_pmu_del(struct perf_event *event, int flags) 566212188a5SHendrik Brueckner { 567eb7e7d76SChristoph Lameter struct cpu_hw_events *cpuhw = this_cpu_ptr(&cpu_hw_events); 568212188a5SHendrik Brueckner 569212188a5SHendrik Brueckner cpumf_pmu_stop(event, PERF_EF_UPDATE); 570212188a5SHendrik Brueckner 571212188a5SHendrik Brueckner /* Check if any counter in the counter set is still used. If not used, 572212188a5SHendrik Brueckner * change the counter set to the disabled state. This also clears the 573212188a5SHendrik Brueckner * content of all counters in the set. 574212188a5SHendrik Brueckner * 575212188a5SHendrik Brueckner * When a new perf event has been added but not yet started, this can 576212188a5SHendrik Brueckner * clear enable control and resets all counters in a set. Therefore, 577212188a5SHendrik Brueckner * cpumf_pmu_start() always has to reenable a counter set. 578212188a5SHendrik Brueckner */ 579212188a5SHendrik Brueckner if (!atomic_read(&cpuhw->ctr_set[event->hw.config_base])) 580212188a5SHendrik Brueckner ctr_set_disable(&cpuhw->state, event->hw.config_base); 581212188a5SHendrik Brueckner 582212188a5SHendrik Brueckner perf_event_update_userpage(event); 583212188a5SHendrik Brueckner } 584212188a5SHendrik Brueckner 585212188a5SHendrik Brueckner /* 586212188a5SHendrik Brueckner * Start group events scheduling transaction. 587212188a5SHendrik Brueckner * Set flags to perform a single test at commit time. 588fbbe0701SSukadev Bhattiprolu * 589fbbe0701SSukadev Bhattiprolu * We only support PERF_PMU_TXN_ADD transactions. Save the 590fbbe0701SSukadev Bhattiprolu * transaction flags but otherwise ignore non-PERF_PMU_TXN_ADD 591fbbe0701SSukadev Bhattiprolu * transactions. 592212188a5SHendrik Brueckner */ 593fbbe0701SSukadev Bhattiprolu static void cpumf_pmu_start_txn(struct pmu *pmu, unsigned int txn_flags) 594212188a5SHendrik Brueckner { 595eb7e7d76SChristoph Lameter struct cpu_hw_events *cpuhw = this_cpu_ptr(&cpu_hw_events); 596212188a5SHendrik Brueckner 597fbbe0701SSukadev Bhattiprolu WARN_ON_ONCE(cpuhw->txn_flags); /* txn already in flight */ 598fbbe0701SSukadev Bhattiprolu 599fbbe0701SSukadev Bhattiprolu cpuhw->txn_flags = txn_flags; 600fbbe0701SSukadev Bhattiprolu if (txn_flags & ~PERF_PMU_TXN_ADD) 601fbbe0701SSukadev Bhattiprolu return; 602fbbe0701SSukadev Bhattiprolu 603212188a5SHendrik Brueckner perf_pmu_disable(pmu); 604212188a5SHendrik Brueckner cpuhw->tx_state = cpuhw->state; 605212188a5SHendrik Brueckner } 606212188a5SHendrik Brueckner 607212188a5SHendrik Brueckner /* 608212188a5SHendrik Brueckner * Stop and cancel a group events scheduling tranctions. 609212188a5SHendrik Brueckner * Assumes cpumf_pmu_del() is called for each successful added 610212188a5SHendrik Brueckner * cpumf_pmu_add() during the transaction. 611212188a5SHendrik Brueckner */ 612212188a5SHendrik Brueckner static void cpumf_pmu_cancel_txn(struct pmu *pmu) 613212188a5SHendrik Brueckner { 614fbbe0701SSukadev Bhattiprolu unsigned int txn_flags; 615eb7e7d76SChristoph Lameter struct cpu_hw_events *cpuhw = this_cpu_ptr(&cpu_hw_events); 616212188a5SHendrik Brueckner 617fbbe0701SSukadev Bhattiprolu WARN_ON_ONCE(!cpuhw->txn_flags); /* no txn in flight */ 618fbbe0701SSukadev Bhattiprolu 619fbbe0701SSukadev Bhattiprolu txn_flags = cpuhw->txn_flags; 620fbbe0701SSukadev Bhattiprolu cpuhw->txn_flags = 0; 621fbbe0701SSukadev Bhattiprolu if (txn_flags & ~PERF_PMU_TXN_ADD) 622fbbe0701SSukadev Bhattiprolu return; 623fbbe0701SSukadev Bhattiprolu 624212188a5SHendrik Brueckner WARN_ON(cpuhw->tx_state != cpuhw->state); 625212188a5SHendrik Brueckner 626212188a5SHendrik Brueckner perf_pmu_enable(pmu); 627212188a5SHendrik Brueckner } 628212188a5SHendrik Brueckner 629212188a5SHendrik Brueckner /* 630212188a5SHendrik Brueckner * Commit the group events scheduling transaction. On success, the 631212188a5SHendrik Brueckner * transaction is closed. On error, the transaction is kept open 632212188a5SHendrik Brueckner * until cpumf_pmu_cancel_txn() is called. 633212188a5SHendrik Brueckner */ 634212188a5SHendrik Brueckner static int cpumf_pmu_commit_txn(struct pmu *pmu) 635212188a5SHendrik Brueckner { 636eb7e7d76SChristoph Lameter struct cpu_hw_events *cpuhw = this_cpu_ptr(&cpu_hw_events); 637212188a5SHendrik Brueckner u64 state; 638212188a5SHendrik Brueckner 639fbbe0701SSukadev Bhattiprolu WARN_ON_ONCE(!cpuhw->txn_flags); /* no txn in flight */ 640fbbe0701SSukadev Bhattiprolu 641fbbe0701SSukadev Bhattiprolu if (cpuhw->txn_flags & ~PERF_PMU_TXN_ADD) { 642fbbe0701SSukadev Bhattiprolu cpuhw->txn_flags = 0; 643fbbe0701SSukadev Bhattiprolu return 0; 644fbbe0701SSukadev Bhattiprolu } 645fbbe0701SSukadev Bhattiprolu 646212188a5SHendrik Brueckner /* check if the updated state can be scheduled */ 647212188a5SHendrik Brueckner state = cpuhw->state & ~((1 << CPUMF_LCCTL_ENABLE_SHIFT) - 1); 648212188a5SHendrik Brueckner state >>= CPUMF_LCCTL_ENABLE_SHIFT; 649212188a5SHendrik Brueckner if ((state & cpuhw->info.auth_ctl) != state) 65058f8e9daSHendrik Brueckner return -ENOENT; 651212188a5SHendrik Brueckner 652fbbe0701SSukadev Bhattiprolu cpuhw->txn_flags = 0; 653212188a5SHendrik Brueckner perf_pmu_enable(pmu); 654212188a5SHendrik Brueckner return 0; 655212188a5SHendrik Brueckner } 656212188a5SHendrik Brueckner 657212188a5SHendrik Brueckner /* Performance monitoring unit for s390x */ 658212188a5SHendrik Brueckner static struct pmu cpumf_pmu = { 6599254e70cSHendrik Brueckner .task_ctx_nr = perf_sw_context, 6609254e70cSHendrik Brueckner .capabilities = PERF_PMU_CAP_NO_INTERRUPT, 661212188a5SHendrik Brueckner .pmu_enable = cpumf_pmu_enable, 662212188a5SHendrik Brueckner .pmu_disable = cpumf_pmu_disable, 663212188a5SHendrik Brueckner .event_init = cpumf_pmu_event_init, 664212188a5SHendrik Brueckner .add = cpumf_pmu_add, 665212188a5SHendrik Brueckner .del = cpumf_pmu_del, 666212188a5SHendrik Brueckner .start = cpumf_pmu_start, 667212188a5SHendrik Brueckner .stop = cpumf_pmu_stop, 668212188a5SHendrik Brueckner .read = cpumf_pmu_read, 669212188a5SHendrik Brueckner .start_txn = cpumf_pmu_start_txn, 670212188a5SHendrik Brueckner .commit_txn = cpumf_pmu_commit_txn, 671212188a5SHendrik Brueckner .cancel_txn = cpumf_pmu_cancel_txn, 672212188a5SHendrik Brueckner }; 673212188a5SHendrik Brueckner 6744f0f8217SThomas Gleixner static int cpumf_pmf_setup(unsigned int cpu, int flags) 675212188a5SHendrik Brueckner { 6765bc73539SAnna-Maria Gleixner local_irq_disable(); 6775bc73539SAnna-Maria Gleixner setup_pmc_cpu(&flags); 6785bc73539SAnna-Maria Gleixner local_irq_enable(); 6794f0f8217SThomas Gleixner return 0; 680212188a5SHendrik Brueckner } 681212188a5SHendrik Brueckner 6824f0f8217SThomas Gleixner static int s390_pmu_online_cpu(unsigned int cpu) 6834f0f8217SThomas Gleixner { 6844f0f8217SThomas Gleixner return cpumf_pmf_setup(cpu, PMC_INIT); 6854f0f8217SThomas Gleixner } 6864f0f8217SThomas Gleixner 6874f0f8217SThomas Gleixner static int s390_pmu_offline_cpu(unsigned int cpu) 6884f0f8217SThomas Gleixner { 6894f0f8217SThomas Gleixner return cpumf_pmf_setup(cpu, PMC_RELEASE); 690212188a5SHendrik Brueckner } 691212188a5SHendrik Brueckner 692212188a5SHendrik Brueckner static int __init cpumf_pmu_init(void) 693212188a5SHendrik Brueckner { 694212188a5SHendrik Brueckner int rc; 695212188a5SHendrik Brueckner 696212188a5SHendrik Brueckner if (!cpum_cf_avail()) 697212188a5SHendrik Brueckner return -ENODEV; 698212188a5SHendrik Brueckner 699212188a5SHendrik Brueckner /* clear bit 15 of cr0 to unauthorize problem-state to 700212188a5SHendrik Brueckner * extract measurement counters */ 701212188a5SHendrik Brueckner ctl_clear_bit(0, 48); 702212188a5SHendrik Brueckner 703212188a5SHendrik Brueckner /* register handler for measurement-alert interruptions */ 7041dad093bSThomas Huth rc = register_external_irq(EXT_IRQ_MEASURE_ALERT, 7051dad093bSThomas Huth cpumf_measurement_alert); 706212188a5SHendrik Brueckner if (rc) { 707212188a5SHendrik Brueckner pr_err("Registering for CPU-measurement alerts " 708212188a5SHendrik Brueckner "failed with rc=%i\n", rc); 7094f0f8217SThomas Gleixner return rc; 710212188a5SHendrik Brueckner } 711212188a5SHendrik Brueckner 712c7168325SHendrik Brueckner cpumf_pmu.attr_groups = cpumf_cf_event_group(); 713212188a5SHendrik Brueckner rc = perf_pmu_register(&cpumf_pmu, "cpum_cf", PERF_TYPE_RAW); 714212188a5SHendrik Brueckner if (rc) { 715212188a5SHendrik Brueckner pr_err("Registering the cpum_cf PMU failed with rc=%i\n", rc); 7161dad093bSThomas Huth unregister_external_irq(EXT_IRQ_MEASURE_ALERT, 7171dad093bSThomas Huth cpumf_measurement_alert); 718212188a5SHendrik Brueckner return rc; 719212188a5SHendrik Brueckner } 7204f0f8217SThomas Gleixner return cpuhp_setup_state(CPUHP_AP_PERF_S390_CF_ONLINE, 72173c1b41eSThomas Gleixner "perf/s390/cf:online", 7224f0f8217SThomas Gleixner s390_pmu_online_cpu, s390_pmu_offline_cpu); 7234f0f8217SThomas Gleixner } 724212188a5SHendrik Brueckner early_initcall(cpumf_pmu_init); 725