150acfb2bSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
207037db5SPalmer Dabbelt /*
307037db5SPalmer Dabbelt * Copyright (C) 2012 Regents of the University of California
407037db5SPalmer Dabbelt */
507037db5SPalmer Dabbelt
607037db5SPalmer Dabbelt #ifndef _ASM_RISCV_PGTABLE_H
707037db5SPalmer Dabbelt #define _ASM_RISCV_PGTABLE_H
807037db5SPalmer Dabbelt
907037db5SPalmer Dabbelt #include <linux/mmzone.h>
1000a5bf3aSYash Shah #include <linux/sizes.h>
1107037db5SPalmer Dabbelt
1207037db5SPalmer Dabbelt #include <asm/pgtable-bits.h>
1307037db5SPalmer Dabbelt
142bfc6cd8SAlexandre Ghiti #ifndef CONFIG_MMU
152bfc6cd8SAlexandre Ghiti #define KERNEL_LINK_ADDR PAGE_OFFSET
168b274f22SAlexandre Ghiti #define KERN_VIRT_SIZE (UL(-1))
172bfc6cd8SAlexandre Ghiti #else
1807037db5SPalmer Dabbelt
192bfc6cd8SAlexandre Ghiti #define ADDRESS_SPACE_END (UL(-1))
2007037db5SPalmer Dabbelt
212bfc6cd8SAlexandre Ghiti #ifdef CONFIG_64BIT
222bfc6cd8SAlexandre Ghiti /* Leave 2GB for kernel and BPF at the end of the address space */
232bfc6cd8SAlexandre Ghiti #define KERNEL_LINK_ADDR (ADDRESS_SPACE_END - SZ_2G + 1)
242bfc6cd8SAlexandre Ghiti #else
252bfc6cd8SAlexandre Ghiti #define KERNEL_LINK_ADDR PAGE_OFFSET
262bfc6cd8SAlexandre Ghiti #endif
279f40b6e7SAtish Patra
28f7ae0233SAlexandre Ghiti /* Number of entries in the page global directory */
29f7ae0233SAlexandre Ghiti #define PTRS_PER_PGD (PAGE_SIZE / sizeof(pgd_t))
30f7ae0233SAlexandre Ghiti /* Number of entries in the page table */
31f7ae0233SAlexandre Ghiti #define PTRS_PER_PTE (PAGE_SIZE / sizeof(pte_t))
32f7ae0233SAlexandre Ghiti
33f7ae0233SAlexandre Ghiti /*
346be1ff43SGuo Ren * Half of the kernel address space (1/4 of the entries of the page global
35f7ae0233SAlexandre Ghiti * directory) is for the direct mapping.
36f7ae0233SAlexandre Ghiti */
37f7ae0233SAlexandre Ghiti #define KERN_VIRT_SIZE ((PTRS_PER_PGD / 2 * PGDIR_SIZE) / 2)
38f7ae0233SAlexandre Ghiti
399f40b6e7SAtish Patra #define VMALLOC_SIZE (KERN_VIRT_SIZE >> 1)
407cc8c75bSAlexandre Ghiti #define VMALLOC_END PAGE_OFFSET
419f40b6e7SAtish Patra #define VMALLOC_START (PAGE_OFFSET - VMALLOC_SIZE)
429f40b6e7SAtish Patra
439f40b6e7SAtish Patra #define BPF_JIT_REGION_SIZE (SZ_128M)
442bfc6cd8SAlexandre Ghiti #ifdef CONFIG_64BIT
453a02764cSJisheng Zhang #define BPF_JIT_REGION_START (BPF_JIT_REGION_END - BPF_JIT_REGION_SIZE)
463a02764cSJisheng Zhang #define BPF_JIT_REGION_END (MODULES_END)
472bfc6cd8SAlexandre Ghiti #else
489f40b6e7SAtish Patra #define BPF_JIT_REGION_START (PAGE_OFFSET - BPF_JIT_REGION_SIZE)
499f40b6e7SAtish Patra #define BPF_JIT_REGION_END (VMALLOC_END)
502bfc6cd8SAlexandre Ghiti #endif
512bfc6cd8SAlexandre Ghiti
522bfc6cd8SAlexandre Ghiti /* Modules always live before the kernel */
532bfc6cd8SAlexandre Ghiti #ifdef CONFIG_64BIT
54f7ae0233SAlexandre Ghiti /* This is used to define the end of the KASAN shadow region */
55f7ae0233SAlexandre Ghiti #define MODULES_LOWEST_VADDR (KERNEL_LINK_ADDR - SZ_2G)
562bfc6cd8SAlexandre Ghiti #define MODULES_VADDR (PFN_ALIGN((unsigned long)&_end) - SZ_2G)
572bfc6cd8SAlexandre Ghiti #define MODULES_END (PFN_ALIGN((unsigned long)&_start))
582bfc6cd8SAlexandre Ghiti #endif
599f40b6e7SAtish Patra
609f40b6e7SAtish Patra /*
619f40b6e7SAtish Patra * Roughly size the vmemmap space to be large enough to fit enough
629f40b6e7SAtish Patra * struct pages to map half the virtual address space. Then
639f40b6e7SAtish Patra * position vmemmap directly below the VMALLOC region.
649f40b6e7SAtish Patra */
65add2cc6bSCharlie Jenkins #define VA_BITS_SV32 32
663270bfdbSAlexandre Ghiti #ifdef CONFIG_64BIT
67add2cc6bSCharlie Jenkins #define VA_BITS_SV39 39
68add2cc6bSCharlie Jenkins #define VA_BITS_SV48 48
69add2cc6bSCharlie Jenkins #define VA_BITS_SV57 57
70add2cc6bSCharlie Jenkins
71d10efa21SQinglin Pan #define VA_BITS (pgtable_l5_enabled ? \
72add2cc6bSCharlie Jenkins VA_BITS_SV57 : (pgtable_l4_enabled ? VA_BITS_SV48 : VA_BITS_SV39))
733270bfdbSAlexandre Ghiti #else
74add2cc6bSCharlie Jenkins #define VA_BITS VA_BITS_SV32
753270bfdbSAlexandre Ghiti #endif
763270bfdbSAlexandre Ghiti
779f40b6e7SAtish Patra #define VMEMMAP_SHIFT \
783270bfdbSAlexandre Ghiti (VA_BITS - PAGE_SHIFT - 1 + STRUCT_PAGE_MAX_SHIFT)
799f40b6e7SAtish Patra #define VMEMMAP_SIZE BIT(VMEMMAP_SHIFT)
807cc8c75bSAlexandre Ghiti #define VMEMMAP_END VMALLOC_START
819f40b6e7SAtish Patra #define VMEMMAP_START (VMALLOC_START - VMEMMAP_SIZE)
829f40b6e7SAtish Patra
839f40b6e7SAtish Patra /*
849f40b6e7SAtish Patra * Define vmemmap for pfn_to_page & page_to_pfn calls. Needed if kernel
859f40b6e7SAtish Patra * is configured with CONFIG_SPARSEMEM_VMEMMAP enabled.
869f40b6e7SAtish Patra */
87*a4a7ac3dSXu Lu #define vmemmap ((struct page *)VMEMMAP_START - vmemmap_start_pfn)
889f40b6e7SAtish Patra
899f40b6e7SAtish Patra #define PCI_IO_SIZE SZ_16M
909f40b6e7SAtish Patra #define PCI_IO_END VMEMMAP_START
919f40b6e7SAtish Patra #define PCI_IO_START (PCI_IO_END - PCI_IO_SIZE)
929f40b6e7SAtish Patra
939f40b6e7SAtish Patra #define FIXADDR_TOP PCI_IO_START
949f40b6e7SAtish Patra #ifdef CONFIG_64BIT
95ef69d255SAlexandre Ghiti #define MAX_FDT_SIZE PMD_SIZE
96ef69d255SAlexandre Ghiti #define FIX_FDT_SIZE (MAX_FDT_SIZE + SZ_2M)
97ef69d255SAlexandre Ghiti #define FIXADDR_SIZE (PMD_SIZE + FIX_FDT_SIZE)
989f40b6e7SAtish Patra #else
99ef69d255SAlexandre Ghiti #define MAX_FDT_SIZE PGDIR_SIZE
100ef69d255SAlexandre Ghiti #define FIX_FDT_SIZE MAX_FDT_SIZE
101ef69d255SAlexandre Ghiti #define FIXADDR_SIZE (PGDIR_SIZE + FIX_FDT_SIZE)
1029f40b6e7SAtish Patra #endif
1039f40b6e7SAtish Patra #define FIXADDR_START (FIXADDR_TOP - FIXADDR_SIZE)
10444c92257SVitaly Wool
105f54c7b58SPalmer Dabbelt #endif
106f54c7b58SPalmer Dabbelt
10744c92257SVitaly Wool #ifdef CONFIG_XIP_KERNEL
108f9ace4edSVitaly Wool #define XIP_OFFSET SZ_32M
109f9ace4edSVitaly Wool #define XIP_OFFSET_MASK (SZ_32M - 1)
1107094e6acSAlexandre Ghiti #else
1117094e6acSAlexandre Ghiti #define XIP_OFFSET 0
1129f40b6e7SAtish Patra #endif
1139f40b6e7SAtish Patra
1142bfc6cd8SAlexandre Ghiti #ifndef __ASSEMBLY__
1152bfc6cd8SAlexandre Ghiti
1162bfc6cd8SAlexandre Ghiti #include <asm/page.h>
1172bfc6cd8SAlexandre Ghiti #include <asm/tlbflush.h>
1182bfc6cd8SAlexandre Ghiti #include <linux/mm_types.h>
119add2cc6bSCharlie Jenkins #include <asm/compat.h>
1202bfc6cd8SAlexandre Ghiti
121100631b4SHeiko Stuebner #define __page_val_to_pfn(_val) (((_val) & _PAGE_PFN_MASK) >> _PAGE_PFN_SHIFT)
122100631b4SHeiko Stuebner
12307037db5SPalmer Dabbelt #ifdef CONFIG_64BIT
12407037db5SPalmer Dabbelt #include <asm/pgtable-64.h>
125add2cc6bSCharlie Jenkins
126add2cc6bSCharlie Jenkins #define VA_USER_SV39 (UL(1) << (VA_BITS_SV39 - 1))
127add2cc6bSCharlie Jenkins #define VA_USER_SV48 (UL(1) << (VA_BITS_SV48 - 1))
128add2cc6bSCharlie Jenkins #define VA_USER_SV57 (UL(1) << (VA_BITS_SV57 - 1))
129add2cc6bSCharlie Jenkins
130add2cc6bSCharlie Jenkins #ifdef CONFIG_COMPAT
131add2cc6bSCharlie Jenkins #define MMAP_VA_BITS_64 ((VA_BITS >= VA_BITS_SV48) ? VA_BITS_SV48 : VA_BITS)
132add2cc6bSCharlie Jenkins #define MMAP_MIN_VA_BITS_64 (VA_BITS_SV39)
133add2cc6bSCharlie Jenkins #define MMAP_VA_BITS (is_compat_task() ? VA_BITS_SV32 : MMAP_VA_BITS_64)
134add2cc6bSCharlie Jenkins #define MMAP_MIN_VA_BITS (is_compat_task() ? VA_BITS_SV32 : MMAP_MIN_VA_BITS_64)
135add2cc6bSCharlie Jenkins #else
136add2cc6bSCharlie Jenkins #define MMAP_VA_BITS ((VA_BITS >= VA_BITS_SV48) ? VA_BITS_SV48 : VA_BITS)
137add2cc6bSCharlie Jenkins #define MMAP_MIN_VA_BITS (VA_BITS_SV39)
138add2cc6bSCharlie Jenkins #endif /* CONFIG_COMPAT */
139add2cc6bSCharlie Jenkins
14007037db5SPalmer Dabbelt #else
14107037db5SPalmer Dabbelt #include <asm/pgtable-32.h>
14207037db5SPalmer Dabbelt #endif /* CONFIG_64BIT */
14307037db5SPalmer Dabbelt
1443fee229aSTong Tiangen #include <linux/page_table_check.h>
1453fee229aSTong Tiangen
146f54c7b58SPalmer Dabbelt #ifdef CONFIG_XIP_KERNEL
147f54c7b58SPalmer Dabbelt #define XIP_FIXUP(addr) ({ \
148f54c7b58SPalmer Dabbelt uintptr_t __a = (uintptr_t)(addr); \
149f9ace4edSVitaly Wool (__a >= CONFIG_XIP_PHYS_ADDR && \
150f9ace4edSVitaly Wool __a < CONFIG_XIP_PHYS_ADDR + XIP_OFFSET * 2) ? \
151f54c7b58SPalmer Dabbelt __a - CONFIG_XIP_PHYS_ADDR + CONFIG_PHYS_RAM_BASE - XIP_OFFSET :\
152f54c7b58SPalmer Dabbelt __a; \
153f54c7b58SPalmer Dabbelt })
154f54c7b58SPalmer Dabbelt #else
155f54c7b58SPalmer Dabbelt #define XIP_FIXUP(addr) (addr)
156f54c7b58SPalmer Dabbelt #endif /* CONFIG_XIP_KERNEL */
157f54c7b58SPalmer Dabbelt
158e8a62cc2SAlexandre Ghiti struct pt_alloc_ops {
159e8a62cc2SAlexandre Ghiti pte_t *(*get_pte_virt)(phys_addr_t pa);
160e8a62cc2SAlexandre Ghiti phys_addr_t (*alloc_pte)(uintptr_t va);
161e8a62cc2SAlexandre Ghiti #ifndef __PAGETABLE_PMD_FOLDED
162e8a62cc2SAlexandre Ghiti pmd_t *(*get_pmd_virt)(phys_addr_t pa);
163e8a62cc2SAlexandre Ghiti phys_addr_t (*alloc_pmd)(uintptr_t va);
164e8a62cc2SAlexandre Ghiti pud_t *(*get_pud_virt)(phys_addr_t pa);
165e8a62cc2SAlexandre Ghiti phys_addr_t (*alloc_pud)(uintptr_t va);
166677b9eb8SQinglin Pan p4d_t *(*get_p4d_virt)(phys_addr_t pa);
167677b9eb8SQinglin Pan phys_addr_t (*alloc_p4d)(uintptr_t va);
168e8a62cc2SAlexandre Ghiti #endif
169e8a62cc2SAlexandre Ghiti };
17007037db5SPalmer Dabbelt
1710c34e79eSPalmer Dabbelt extern struct pt_alloc_ops pt_ops __initdata;
1720c34e79eSPalmer Dabbelt
17307037db5SPalmer Dabbelt #ifdef CONFIG_MMU
17407037db5SPalmer Dabbelt /* Number of PGD entries that a user-mode program can use */
17507037db5SPalmer Dabbelt #define USER_PTRS_PER_PGD (TASK_SIZE / PGDIR_SIZE)
17607037db5SPalmer Dabbelt
17707037db5SPalmer Dabbelt /* Page protection bits */
17807037db5SPalmer Dabbelt #define _PAGE_BASE (_PAGE_PRESENT | _PAGE_ACCESSED | _PAGE_USER)
17907037db5SPalmer Dabbelt
180fba88edeSNanyong Sun #define PAGE_NONE __pgprot(_PAGE_PROT_NONE | _PAGE_READ)
18107037db5SPalmer Dabbelt #define PAGE_READ __pgprot(_PAGE_BASE | _PAGE_READ)
18207037db5SPalmer Dabbelt #define PAGE_WRITE __pgprot(_PAGE_BASE | _PAGE_READ | _PAGE_WRITE)
18307037db5SPalmer Dabbelt #define PAGE_EXEC __pgprot(_PAGE_BASE | _PAGE_EXEC)
18407037db5SPalmer Dabbelt #define PAGE_READ_EXEC __pgprot(_PAGE_BASE | _PAGE_READ | _PAGE_EXEC)
18507037db5SPalmer Dabbelt #define PAGE_WRITE_EXEC __pgprot(_PAGE_BASE | _PAGE_READ | \
18607037db5SPalmer Dabbelt _PAGE_EXEC | _PAGE_WRITE)
18707037db5SPalmer Dabbelt
18807037db5SPalmer Dabbelt #define PAGE_COPY PAGE_READ
1896569fc12SHsieh-Tseng Shen #define PAGE_COPY_EXEC PAGE_READ_EXEC
19007037db5SPalmer Dabbelt #define PAGE_SHARED PAGE_WRITE
19107037db5SPalmer Dabbelt #define PAGE_SHARED_EXEC PAGE_WRITE_EXEC
19207037db5SPalmer Dabbelt
19307037db5SPalmer Dabbelt #define _PAGE_KERNEL (_PAGE_READ \
19407037db5SPalmer Dabbelt | _PAGE_WRITE \
19507037db5SPalmer Dabbelt | _PAGE_PRESENT \
19607037db5SPalmer Dabbelt | _PAGE_ACCESSED \
197cba43c31SGuo Ren | _PAGE_DIRTY \
198cba43c31SGuo Ren | _PAGE_GLOBAL)
19907037db5SPalmer Dabbelt
20007037db5SPalmer Dabbelt #define PAGE_KERNEL __pgprot(_PAGE_KERNEL)
201b91540d5SAtish Patra #define PAGE_KERNEL_READ __pgprot(_PAGE_KERNEL & ~_PAGE_WRITE)
202b91540d5SAtish Patra #define PAGE_KERNEL_EXEC __pgprot(_PAGE_KERNEL | _PAGE_EXEC)
203b91540d5SAtish Patra #define PAGE_KERNEL_READ_EXEC __pgprot((_PAGE_KERNEL & ~_PAGE_WRITE) \
204b91540d5SAtish Patra | _PAGE_EXEC)
20507037db5SPalmer Dabbelt
206671f9a3eSAnup Patel #define PAGE_TABLE __pgprot(_PAGE_TABLE)
207671f9a3eSAnup Patel
208ff689fd2SHeiko Stuebner #define _PAGE_IOREMAP ((_PAGE_KERNEL & ~_PAGE_MTMASK) | _PAGE_IO)
209ff689fd2SHeiko Stuebner #define PAGE_KERNEL_IO __pgprot(_PAGE_IOREMAP)
21038af5782SChristoph Hellwig
21107037db5SPalmer Dabbelt extern pgd_t swapper_pg_dir[];
212d2402048SNick Desaulniers extern pgd_t trampoline_pg_dir[];
213d2402048SNick Desaulniers extern pgd_t early_pg_dir[];
21407037db5SPalmer Dabbelt
215e88b3331SNanyong Sun #ifdef CONFIG_TRANSPARENT_HUGEPAGE
pmd_present(pmd_t pmd)216e88b3331SNanyong Sun static inline int pmd_present(pmd_t pmd)
217e88b3331SNanyong Sun {
218e88b3331SNanyong Sun /*
219e88b3331SNanyong Sun * Checking for _PAGE_LEAF is needed too because:
220e88b3331SNanyong Sun * When splitting a THP, split_huge_page() will temporarily clear
221e88b3331SNanyong Sun * the present bit, in this situation, pmd_present() and
222e88b3331SNanyong Sun * pmd_trans_huge() still needs to return true.
223e88b3331SNanyong Sun */
224e88b3331SNanyong Sun return (pmd_val(pmd) & (_PAGE_PRESENT | _PAGE_PROT_NONE | _PAGE_LEAF));
225e88b3331SNanyong Sun }
226e88b3331SNanyong Sun #else
pmd_present(pmd_t pmd)22707037db5SPalmer Dabbelt static inline int pmd_present(pmd_t pmd)
22807037db5SPalmer Dabbelt {
229e3613bb8SStefan O'Rear return (pmd_val(pmd) & (_PAGE_PRESENT | _PAGE_PROT_NONE));
23007037db5SPalmer Dabbelt }
231e88b3331SNanyong Sun #endif
23207037db5SPalmer Dabbelt
pmd_none(pmd_t pmd)23307037db5SPalmer Dabbelt static inline int pmd_none(pmd_t pmd)
23407037db5SPalmer Dabbelt {
23507037db5SPalmer Dabbelt return (pmd_val(pmd) == 0);
23607037db5SPalmer Dabbelt }
23707037db5SPalmer Dabbelt
pmd_bad(pmd_t pmd)23807037db5SPalmer Dabbelt static inline int pmd_bad(pmd_t pmd)
23907037db5SPalmer Dabbelt {
240141682f5SNanyong Sun return !pmd_present(pmd) || (pmd_val(pmd) & _PAGE_LEAF);
24107037db5SPalmer Dabbelt }
24207037db5SPalmer Dabbelt
243af6513eaSSteven Price #define pmd_leaf pmd_leaf
pmd_leaf(pmd_t pmd)244af6513eaSSteven Price static inline int pmd_leaf(pmd_t pmd)
245af6513eaSSteven Price {
246f5397c3eSNanyong Sun return pmd_present(pmd) && (pmd_val(pmd) & _PAGE_LEAF);
247af6513eaSSteven Price }
248af6513eaSSteven Price
set_pmd(pmd_t * pmdp,pmd_t pmd)24907037db5SPalmer Dabbelt static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
25007037db5SPalmer Dabbelt {
251193b1fc1SAlexandre Ghiti WRITE_ONCE(*pmdp, pmd);
25207037db5SPalmer Dabbelt }
25307037db5SPalmer Dabbelt
pmd_clear(pmd_t * pmdp)25407037db5SPalmer Dabbelt static inline void pmd_clear(pmd_t *pmdp)
25507037db5SPalmer Dabbelt {
25607037db5SPalmer Dabbelt set_pmd(pmdp, __pmd(0));
25707037db5SPalmer Dabbelt }
25807037db5SPalmer Dabbelt
pfn_pgd(unsigned long pfn,pgprot_t prot)25907037db5SPalmer Dabbelt static inline pgd_t pfn_pgd(unsigned long pfn, pgprot_t prot)
26007037db5SPalmer Dabbelt {
261a35707c3SHeiko Stuebner unsigned long prot_val = pgprot_val(prot);
262a35707c3SHeiko Stuebner
263a35707c3SHeiko Stuebner ALT_THEAD_PMA(prot_val);
264a35707c3SHeiko Stuebner
265a35707c3SHeiko Stuebner return __pgd((pfn << _PAGE_PFN_SHIFT) | prot_val);
26607037db5SPalmer Dabbelt }
26707037db5SPalmer Dabbelt
_pgd_pfn(pgd_t pgd)268671f9a3eSAnup Patel static inline unsigned long _pgd_pfn(pgd_t pgd)
269671f9a3eSAnup Patel {
27088573389SAlexandre Ghiti return __page_val_to_pfn(pgd_val(pgd));
271671f9a3eSAnup Patel }
272671f9a3eSAnup Patel
pmd_page(pmd_t pmd)27307037db5SPalmer Dabbelt static inline struct page *pmd_page(pmd_t pmd)
27407037db5SPalmer Dabbelt {
275100631b4SHeiko Stuebner return pfn_to_page(__page_val_to_pfn(pmd_val(pmd)));
27607037db5SPalmer Dabbelt }
27707037db5SPalmer Dabbelt
pmd_page_vaddr(pmd_t pmd)27807037db5SPalmer Dabbelt static inline unsigned long pmd_page_vaddr(pmd_t pmd)
27907037db5SPalmer Dabbelt {
280100631b4SHeiko Stuebner return (unsigned long)pfn_to_virt(__page_val_to_pfn(pmd_val(pmd)));
28107037db5SPalmer Dabbelt }
28207037db5SPalmer Dabbelt
pmd_pte(pmd_t pmd)2833e5b0bdbSGreentime Hu static inline pte_t pmd_pte(pmd_t pmd)
2843e5b0bdbSGreentime Hu {
2853e5b0bdbSGreentime Hu return __pte(pmd_val(pmd));
2863e5b0bdbSGreentime Hu }
2873e5b0bdbSGreentime Hu
pud_pte(pud_t pud)2883332f419SJisheng Zhang static inline pte_t pud_pte(pud_t pud)
2893332f419SJisheng Zhang {
2903332f419SJisheng Zhang return __pte(pud_val(pud));
2913332f419SJisheng Zhang }
2923332f419SJisheng Zhang
29323ad288aSQinglin Pan #ifdef CONFIG_RISCV_ISA_SVNAPOT
29423ad288aSQinglin Pan
has_svnapot(void)29523ad288aSQinglin Pan static __always_inline bool has_svnapot(void)
29623ad288aSQinglin Pan {
29723ad288aSQinglin Pan return riscv_has_extension_likely(RISCV_ISA_EXT_SVNAPOT);
29823ad288aSQinglin Pan }
29923ad288aSQinglin Pan
pte_napot(pte_t pte)30023ad288aSQinglin Pan static inline unsigned long pte_napot(pte_t pte)
30123ad288aSQinglin Pan {
30223ad288aSQinglin Pan return pte_val(pte) & _PAGE_NAPOT;
30323ad288aSQinglin Pan }
30423ad288aSQinglin Pan
pte_mknapot(pte_t pte,unsigned int order)30523ad288aSQinglin Pan static inline pte_t pte_mknapot(pte_t pte, unsigned int order)
30623ad288aSQinglin Pan {
30723ad288aSQinglin Pan int pos = order - 1 + _PAGE_PFN_SHIFT;
30823ad288aSQinglin Pan unsigned long napot_bit = BIT(pos);
30923ad288aSQinglin Pan unsigned long napot_mask = ~GENMASK(pos, _PAGE_PFN_SHIFT);
31023ad288aSQinglin Pan
31123ad288aSQinglin Pan return __pte((pte_val(pte) & napot_mask) | napot_bit | _PAGE_NAPOT);
31223ad288aSQinglin Pan }
31323ad288aSQinglin Pan
31423ad288aSQinglin Pan #else
31523ad288aSQinglin Pan
has_svnapot(void)31623ad288aSQinglin Pan static __always_inline bool has_svnapot(void) { return false; }
31723ad288aSQinglin Pan
pte_napot(pte_t pte)31823ad288aSQinglin Pan static inline unsigned long pte_napot(pte_t pte)
31923ad288aSQinglin Pan {
32023ad288aSQinglin Pan return 0;
32123ad288aSQinglin Pan }
32223ad288aSQinglin Pan
32323ad288aSQinglin Pan #endif /* CONFIG_RISCV_ISA_SVNAPOT */
32423ad288aSQinglin Pan
32507037db5SPalmer Dabbelt /* Yields the page frame number (PFN) of a page table entry */
pte_pfn(pte_t pte)32607037db5SPalmer Dabbelt static inline unsigned long pte_pfn(pte_t pte)
32707037db5SPalmer Dabbelt {
32823ad288aSQinglin Pan unsigned long res = __page_val_to_pfn(pte_val(pte));
32923ad288aSQinglin Pan
33023ad288aSQinglin Pan if (has_svnapot() && pte_napot(pte))
33123ad288aSQinglin Pan res = res & (res - 1UL);
33223ad288aSQinglin Pan
33323ad288aSQinglin Pan return res;
33407037db5SPalmer Dabbelt }
33507037db5SPalmer Dabbelt
33607037db5SPalmer Dabbelt #define pte_page(x) pfn_to_page(pte_pfn(x))
33707037db5SPalmer Dabbelt
33807037db5SPalmer Dabbelt /* Constructs a page table entry */
pfn_pte(unsigned long pfn,pgprot_t prot)33907037db5SPalmer Dabbelt static inline pte_t pfn_pte(unsigned long pfn, pgprot_t prot)
34007037db5SPalmer Dabbelt {
341a35707c3SHeiko Stuebner unsigned long prot_val = pgprot_val(prot);
342a35707c3SHeiko Stuebner
343a35707c3SHeiko Stuebner ALT_THEAD_PMA(prot_val);
344a35707c3SHeiko Stuebner
345a35707c3SHeiko Stuebner return __pte((pfn << _PAGE_PFN_SHIFT) | prot_val);
34607037db5SPalmer Dabbelt }
34707037db5SPalmer Dabbelt
34862103eceSKefeng Wang #define mk_pte(page, prot) pfn_pte(page_to_pfn(page), prot)
34907037db5SPalmer Dabbelt
pte_present(pte_t pte)35007037db5SPalmer Dabbelt static inline int pte_present(pte_t pte)
35107037db5SPalmer Dabbelt {
352e3613bb8SStefan O'Rear return (pte_val(pte) & (_PAGE_PRESENT | _PAGE_PROT_NONE));
35307037db5SPalmer Dabbelt }
35407037db5SPalmer Dabbelt
pte_none(pte_t pte)35507037db5SPalmer Dabbelt static inline int pte_none(pte_t pte)
35607037db5SPalmer Dabbelt {
35707037db5SPalmer Dabbelt return (pte_val(pte) == 0);
35807037db5SPalmer Dabbelt }
35907037db5SPalmer Dabbelt
pte_write(pte_t pte)36007037db5SPalmer Dabbelt static inline int pte_write(pte_t pte)
36107037db5SPalmer Dabbelt {
36207037db5SPalmer Dabbelt return pte_val(pte) & _PAGE_WRITE;
36307037db5SPalmer Dabbelt }
36407037db5SPalmer Dabbelt
pte_exec(pte_t pte)36508f051edSAndrew Waterman static inline int pte_exec(pte_t pte)
36608f051edSAndrew Waterman {
36708f051edSAndrew Waterman return pte_val(pte) & _PAGE_EXEC;
36808f051edSAndrew Waterman }
36908f051edSAndrew Waterman
pte_user(pte_t pte)3703fee229aSTong Tiangen static inline int pte_user(pte_t pte)
3713fee229aSTong Tiangen {
3723fee229aSTong Tiangen return pte_val(pte) & _PAGE_USER;
3733fee229aSTong Tiangen }
3743fee229aSTong Tiangen
pte_huge(pte_t pte)37507037db5SPalmer Dabbelt static inline int pte_huge(pte_t pte)
37607037db5SPalmer Dabbelt {
377f5397c3eSNanyong Sun return pte_present(pte) && (pte_val(pte) & _PAGE_LEAF);
37807037db5SPalmer Dabbelt }
37907037db5SPalmer Dabbelt
pte_dirty(pte_t pte)38007037db5SPalmer Dabbelt static inline int pte_dirty(pte_t pte)
38107037db5SPalmer Dabbelt {
38207037db5SPalmer Dabbelt return pte_val(pte) & _PAGE_DIRTY;
38307037db5SPalmer Dabbelt }
38407037db5SPalmer Dabbelt
pte_young(pte_t pte)38507037db5SPalmer Dabbelt static inline int pte_young(pte_t pte)
38607037db5SPalmer Dabbelt {
38707037db5SPalmer Dabbelt return pte_val(pte) & _PAGE_ACCESSED;
38807037db5SPalmer Dabbelt }
38907037db5SPalmer Dabbelt
pte_special(pte_t pte)39007037db5SPalmer Dabbelt static inline int pte_special(pte_t pte)
39107037db5SPalmer Dabbelt {
39207037db5SPalmer Dabbelt return pte_val(pte) & _PAGE_SPECIAL;
39307037db5SPalmer Dabbelt }
39407037db5SPalmer Dabbelt
39507037db5SPalmer Dabbelt /* static inline pte_t pte_rdprotect(pte_t pte) */
39607037db5SPalmer Dabbelt
pte_wrprotect(pte_t pte)39707037db5SPalmer Dabbelt static inline pte_t pte_wrprotect(pte_t pte)
39807037db5SPalmer Dabbelt {
39907037db5SPalmer Dabbelt return __pte(pte_val(pte) & ~(_PAGE_WRITE));
40007037db5SPalmer Dabbelt }
40107037db5SPalmer Dabbelt
40207037db5SPalmer Dabbelt /* static inline pte_t pte_mkread(pte_t pte) */
40307037db5SPalmer Dabbelt
pte_mkwrite_novma(pte_t pte)4042f0584f3SRick Edgecombe static inline pte_t pte_mkwrite_novma(pte_t pte)
40507037db5SPalmer Dabbelt {
40607037db5SPalmer Dabbelt return __pte(pte_val(pte) | _PAGE_WRITE);
40707037db5SPalmer Dabbelt }
40807037db5SPalmer Dabbelt
40907037db5SPalmer Dabbelt /* static inline pte_t pte_mkexec(pte_t pte) */
41007037db5SPalmer Dabbelt
pte_mkdirty(pte_t pte)41107037db5SPalmer Dabbelt static inline pte_t pte_mkdirty(pte_t pte)
41207037db5SPalmer Dabbelt {
41307037db5SPalmer Dabbelt return __pte(pte_val(pte) | _PAGE_DIRTY);
41407037db5SPalmer Dabbelt }
41507037db5SPalmer Dabbelt
pte_mkclean(pte_t pte)41607037db5SPalmer Dabbelt static inline pte_t pte_mkclean(pte_t pte)
41707037db5SPalmer Dabbelt {
41807037db5SPalmer Dabbelt return __pte(pte_val(pte) & ~(_PAGE_DIRTY));
41907037db5SPalmer Dabbelt }
42007037db5SPalmer Dabbelt
pte_mkyoung(pte_t pte)42107037db5SPalmer Dabbelt static inline pte_t pte_mkyoung(pte_t pte)
42207037db5SPalmer Dabbelt {
42307037db5SPalmer Dabbelt return __pte(pte_val(pte) | _PAGE_ACCESSED);
42407037db5SPalmer Dabbelt }
42507037db5SPalmer Dabbelt
pte_mkold(pte_t pte)42607037db5SPalmer Dabbelt static inline pte_t pte_mkold(pte_t pte)
42707037db5SPalmer Dabbelt {
42807037db5SPalmer Dabbelt return __pte(pte_val(pte) & ~(_PAGE_ACCESSED));
42907037db5SPalmer Dabbelt }
43007037db5SPalmer Dabbelt
pte_mkspecial(pte_t pte)43107037db5SPalmer Dabbelt static inline pte_t pte_mkspecial(pte_t pte)
43207037db5SPalmer Dabbelt {
43307037db5SPalmer Dabbelt return __pte(pte_val(pte) | _PAGE_SPECIAL);
43407037db5SPalmer Dabbelt }
43507037db5SPalmer Dabbelt
pte_mkhuge(pte_t pte)4369e953cdaSAlexandre Ghiti static inline pte_t pte_mkhuge(pte_t pte)
4379e953cdaSAlexandre Ghiti {
4389e953cdaSAlexandre Ghiti return pte;
4399e953cdaSAlexandre Ghiti }
4409e953cdaSAlexandre Ghiti
441f0f52af4SAlexandre Ghiti #ifdef CONFIG_RISCV_ISA_SVNAPOT
442eb257167SAlexandre Ghiti #define pte_leaf_size(pte) (pte_napot(pte) ? \
443eb257167SAlexandre Ghiti napot_cont_size(napot_cont_order(pte)) :\
444eb257167SAlexandre Ghiti PAGE_SIZE)
445f0f52af4SAlexandre Ghiti #endif
446eb257167SAlexandre Ghiti
4473e5b0bdbSGreentime Hu #ifdef CONFIG_NUMA_BALANCING
4483e5b0bdbSGreentime Hu /*
4493e5b0bdbSGreentime Hu * See the comment in include/asm-generic/pgtable.h
4503e5b0bdbSGreentime Hu */
pte_protnone(pte_t pte)4513e5b0bdbSGreentime Hu static inline int pte_protnone(pte_t pte)
4523e5b0bdbSGreentime Hu {
4533e5b0bdbSGreentime Hu return (pte_val(pte) & (_PAGE_PRESENT | _PAGE_PROT_NONE)) == _PAGE_PROT_NONE;
4543e5b0bdbSGreentime Hu }
4553e5b0bdbSGreentime Hu
pmd_protnone(pmd_t pmd)4563e5b0bdbSGreentime Hu static inline int pmd_protnone(pmd_t pmd)
4573e5b0bdbSGreentime Hu {
4583e5b0bdbSGreentime Hu return pte_protnone(pmd_pte(pmd));
4593e5b0bdbSGreentime Hu }
4603e5b0bdbSGreentime Hu #endif
4613e5b0bdbSGreentime Hu
46207037db5SPalmer Dabbelt /* Modify page protection bits */
pte_modify(pte_t pte,pgprot_t newprot)46307037db5SPalmer Dabbelt static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
46407037db5SPalmer Dabbelt {
465a35707c3SHeiko Stuebner unsigned long newprot_val = pgprot_val(newprot);
466a35707c3SHeiko Stuebner
467a35707c3SHeiko Stuebner ALT_THEAD_PMA(newprot_val);
468a35707c3SHeiko Stuebner
469a35707c3SHeiko Stuebner return __pte((pte_val(pte) & _PAGE_CHG_MASK) | newprot_val);
47007037db5SPalmer Dabbelt }
47107037db5SPalmer Dabbelt
47207037db5SPalmer Dabbelt #define pgd_ERROR(e) \
47307037db5SPalmer Dabbelt pr_err("%s:%d: bad pgd " PTE_FMT ".\n", __FILE__, __LINE__, pgd_val(e))
47407037db5SPalmer Dabbelt
47507037db5SPalmer Dabbelt
47607037db5SPalmer Dabbelt /* Commit new configuration to MMU hardware */
update_mmu_cache_range(struct vm_fault * vmf,struct vm_area_struct * vma,unsigned long address,pte_t * ptep,unsigned int nr)477864609c6SMatthew Wilcox (Oracle) static inline void update_mmu_cache_range(struct vm_fault *vmf,
478864609c6SMatthew Wilcox (Oracle) struct vm_area_struct *vma, unsigned long address,
479864609c6SMatthew Wilcox (Oracle) pte_t *ptep, unsigned int nr)
48007037db5SPalmer Dabbelt {
48107037db5SPalmer Dabbelt /*
48207037db5SPalmer Dabbelt * The kernel assumes that TLBs don't cache invalid entries, but
48307037db5SPalmer Dabbelt * in RISC-V, SFENCE.VMA specifies an ordering constraint, not a
48407037db5SPalmer Dabbelt * cache flush; it is necessary even after writing invalid entries.
48507037db5SPalmer Dabbelt * Relying on flush_tlb_fix_spurious_fault would suffice, but
48607037db5SPalmer Dabbelt * the extra traps reduce performance. So, eagerly SFENCE.VMA.
48707037db5SPalmer Dabbelt */
488864609c6SMatthew Wilcox (Oracle) while (nr--)
489864609c6SMatthew Wilcox (Oracle) local_flush_tlb_page(address + nr * PAGE_SIZE);
49007037db5SPalmer Dabbelt }
491864609c6SMatthew Wilcox (Oracle) #define update_mmu_cache(vma, addr, ptep) \
492864609c6SMatthew Wilcox (Oracle) update_mmu_cache_range(NULL, vma, addr, ptep, 1)
49307037db5SPalmer Dabbelt
4941b52861fSJinyu Tang #define __HAVE_ARCH_UPDATE_MMU_TLB
4951b52861fSJinyu Tang #define update_mmu_tlb update_mmu_cache
4961b52861fSJinyu Tang
update_mmu_cache_pmd(struct vm_area_struct * vma,unsigned long address,pmd_t * pmdp)497e88b3331SNanyong Sun static inline void update_mmu_cache_pmd(struct vm_area_struct *vma,
498e88b3331SNanyong Sun unsigned long address, pmd_t *pmdp)
499e88b3331SNanyong Sun {
500e88b3331SNanyong Sun pte_t *ptep = (pte_t *)pmdp;
501e88b3331SNanyong Sun
502e88b3331SNanyong Sun update_mmu_cache(vma, address, ptep);
503e88b3331SNanyong Sun }
504e88b3331SNanyong Sun
50507037db5SPalmer Dabbelt #define __HAVE_ARCH_PTE_SAME
pte_same(pte_t pte_a,pte_t pte_b)50607037db5SPalmer Dabbelt static inline int pte_same(pte_t pte_a, pte_t pte_b)
50707037db5SPalmer Dabbelt {
50807037db5SPalmer Dabbelt return pte_val(pte_a) == pte_val(pte_b);
50907037db5SPalmer Dabbelt }
51007037db5SPalmer Dabbelt
51108f051edSAndrew Waterman /*
51208f051edSAndrew Waterman * Certain architectures need to do special things when PTEs within
51308f051edSAndrew Waterman * a page table are directly modified. Thus, the following hook is
51408f051edSAndrew Waterman * made available.
51508f051edSAndrew Waterman */
set_pte(pte_t * ptep,pte_t pteval)51608f051edSAndrew Waterman static inline void set_pte(pte_t *ptep, pte_t pteval)
51708f051edSAndrew Waterman {
518193b1fc1SAlexandre Ghiti WRITE_ONCE(*ptep, pteval);
51908f051edSAndrew Waterman }
52008f051edSAndrew Waterman
52108f051edSAndrew Waterman void flush_icache_pte(pte_t pte);
52208f051edSAndrew Waterman
__set_pte_at(pte_t * ptep,pte_t pteval)523864609c6SMatthew Wilcox (Oracle) static inline void __set_pte_at(pte_t *ptep, pte_t pteval)
52408f051edSAndrew Waterman {
52508f051edSAndrew Waterman if (pte_present(pteval) && pte_exec(pteval))
52608f051edSAndrew Waterman flush_icache_pte(pteval);
52708f051edSAndrew Waterman
52808f051edSAndrew Waterman set_pte(ptep, pteval);
52908f051edSAndrew Waterman }
53008f051edSAndrew Waterman
set_ptes(struct mm_struct * mm,unsigned long addr,pte_t * ptep,pte_t pteval,unsigned int nr)531864609c6SMatthew Wilcox (Oracle) static inline void set_ptes(struct mm_struct *mm, unsigned long addr,
532864609c6SMatthew Wilcox (Oracle) pte_t *ptep, pte_t pteval, unsigned int nr)
5333fee229aSTong Tiangen {
534864609c6SMatthew Wilcox (Oracle) page_table_check_ptes_set(mm, ptep, pteval, nr);
535864609c6SMatthew Wilcox (Oracle)
536864609c6SMatthew Wilcox (Oracle) for (;;) {
537864609c6SMatthew Wilcox (Oracle) __set_pte_at(ptep, pteval);
538864609c6SMatthew Wilcox (Oracle) if (--nr == 0)
539864609c6SMatthew Wilcox (Oracle) break;
540864609c6SMatthew Wilcox (Oracle) ptep++;
541864609c6SMatthew Wilcox (Oracle) pte_val(pteval) += 1 << _PAGE_PFN_SHIFT;
5423fee229aSTong Tiangen }
543864609c6SMatthew Wilcox (Oracle) }
544864609c6SMatthew Wilcox (Oracle) #define set_ptes set_ptes
5453fee229aSTong Tiangen
pte_clear(struct mm_struct * mm,unsigned long addr,pte_t * ptep)54608f051edSAndrew Waterman static inline void pte_clear(struct mm_struct *mm,
54708f051edSAndrew Waterman unsigned long addr, pte_t *ptep)
54808f051edSAndrew Waterman {
549864609c6SMatthew Wilcox (Oracle) __set_pte_at(ptep, __pte(0));
55008f051edSAndrew Waterman }
55108f051edSAndrew Waterman
552e0316069SAlexandre Ghiti #define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS /* defined in mm/pgtable.c */
553e0316069SAlexandre Ghiti extern int ptep_set_access_flags(struct vm_area_struct *vma, unsigned long address,
554e0316069SAlexandre Ghiti pte_t *ptep, pte_t entry, int dirty);
555e0316069SAlexandre Ghiti #define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG /* defined in mm/pgtable.c */
556e0316069SAlexandre Ghiti extern int ptep_test_and_clear_young(struct vm_area_struct *vma, unsigned long address,
557e0316069SAlexandre Ghiti pte_t *ptep);
55807037db5SPalmer Dabbelt
55907037db5SPalmer Dabbelt #define __HAVE_ARCH_PTEP_GET_AND_CLEAR
ptep_get_and_clear(struct mm_struct * mm,unsigned long address,pte_t * ptep)56007037db5SPalmer Dabbelt static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
56107037db5SPalmer Dabbelt unsigned long address, pte_t *ptep)
56207037db5SPalmer Dabbelt {
5633fee229aSTong Tiangen pte_t pte = __pte(atomic_long_xchg((atomic_long_t *)ptep, 0));
5643fee229aSTong Tiangen
565aa232204SKemeng Shi page_table_check_pte_clear(mm, pte);
5663fee229aSTong Tiangen
5673fee229aSTong Tiangen return pte;
56807037db5SPalmer Dabbelt }
56907037db5SPalmer Dabbelt
57007037db5SPalmer Dabbelt #define __HAVE_ARCH_PTEP_SET_WRPROTECT
ptep_set_wrprotect(struct mm_struct * mm,unsigned long address,pte_t * ptep)57107037db5SPalmer Dabbelt static inline void ptep_set_wrprotect(struct mm_struct *mm,
57207037db5SPalmer Dabbelt unsigned long address, pte_t *ptep)
57307037db5SPalmer Dabbelt {
57407037db5SPalmer Dabbelt atomic_long_and(~(unsigned long)_PAGE_WRITE, (atomic_long_t *)ptep);
57507037db5SPalmer Dabbelt }
57607037db5SPalmer Dabbelt
57707037db5SPalmer Dabbelt #define __HAVE_ARCH_PTEP_CLEAR_YOUNG_FLUSH
ptep_clear_flush_young(struct vm_area_struct * vma,unsigned long address,pte_t * ptep)57807037db5SPalmer Dabbelt static inline int ptep_clear_flush_young(struct vm_area_struct *vma,
57907037db5SPalmer Dabbelt unsigned long address, pte_t *ptep)
58007037db5SPalmer Dabbelt {
58107037db5SPalmer Dabbelt /*
58207037db5SPalmer Dabbelt * This comment is borrowed from x86, but applies equally to RISC-V:
58307037db5SPalmer Dabbelt *
58407037db5SPalmer Dabbelt * Clearing the accessed bit without a TLB flush
58507037db5SPalmer Dabbelt * doesn't cause data corruption. [ It could cause incorrect
58607037db5SPalmer Dabbelt * page aging and the (mistaken) reclaim of hot pages, but the
58707037db5SPalmer Dabbelt * chance of that should be relatively low. ]
58807037db5SPalmer Dabbelt *
58907037db5SPalmer Dabbelt * So as a performance optimization don't flush the TLB when
59007037db5SPalmer Dabbelt * clearing the accessed bit, it will eventually be flushed by
59107037db5SPalmer Dabbelt * a context switch or a VM operation anyway. [ In the rare
59207037db5SPalmer Dabbelt * event of it not getting flushed for a long time the delay
59307037db5SPalmer Dabbelt * shouldn't really matter because there's no real memory
59407037db5SPalmer Dabbelt * pressure for swapout to react to. ]
59507037db5SPalmer Dabbelt */
59607037db5SPalmer Dabbelt return ptep_test_and_clear_young(vma, address, ptep);
59707037db5SPalmer Dabbelt }
59807037db5SPalmer Dabbelt
599ff689fd2SHeiko Stuebner #define pgprot_noncached pgprot_noncached
pgprot_noncached(pgprot_t _prot)600ff689fd2SHeiko Stuebner static inline pgprot_t pgprot_noncached(pgprot_t _prot)
601ff689fd2SHeiko Stuebner {
602ff689fd2SHeiko Stuebner unsigned long prot = pgprot_val(_prot);
603ff689fd2SHeiko Stuebner
604ff689fd2SHeiko Stuebner prot &= ~_PAGE_MTMASK;
605ff689fd2SHeiko Stuebner prot |= _PAGE_IO;
606ff689fd2SHeiko Stuebner
607ff689fd2SHeiko Stuebner return __pgprot(prot);
608ff689fd2SHeiko Stuebner }
609ff689fd2SHeiko Stuebner
610ff689fd2SHeiko Stuebner #define pgprot_writecombine pgprot_writecombine
pgprot_writecombine(pgprot_t _prot)611ff689fd2SHeiko Stuebner static inline pgprot_t pgprot_writecombine(pgprot_t _prot)
612ff689fd2SHeiko Stuebner {
613ff689fd2SHeiko Stuebner unsigned long prot = pgprot_val(_prot);
614ff689fd2SHeiko Stuebner
615ff689fd2SHeiko Stuebner prot &= ~_PAGE_MTMASK;
616ff689fd2SHeiko Stuebner prot |= _PAGE_NOCACHE;
617ff689fd2SHeiko Stuebner
618ff689fd2SHeiko Stuebner return __pgprot(prot);
619ff689fd2SHeiko Stuebner }
620ff689fd2SHeiko Stuebner
62107037db5SPalmer Dabbelt /*
622e88b3331SNanyong Sun * THP functions
623e88b3331SNanyong Sun */
pte_pmd(pte_t pte)624e88b3331SNanyong Sun static inline pmd_t pte_pmd(pte_t pte)
625e88b3331SNanyong Sun {
626e88b3331SNanyong Sun return __pmd(pte_val(pte));
627e88b3331SNanyong Sun }
628e88b3331SNanyong Sun
pmd_mkhuge(pmd_t pmd)629e88b3331SNanyong Sun static inline pmd_t pmd_mkhuge(pmd_t pmd)
630e88b3331SNanyong Sun {
631e88b3331SNanyong Sun return pmd;
632e88b3331SNanyong Sun }
633e88b3331SNanyong Sun
pmd_mkinvalid(pmd_t pmd)634e88b3331SNanyong Sun static inline pmd_t pmd_mkinvalid(pmd_t pmd)
635e88b3331SNanyong Sun {
636e88b3331SNanyong Sun return __pmd(pmd_val(pmd) & ~(_PAGE_PRESENT|_PAGE_PROT_NONE));
637e88b3331SNanyong Sun }
638e88b3331SNanyong Sun
63988573389SAlexandre Ghiti #define __pmd_to_phys(pmd) (__page_val_to_pfn(pmd_val(pmd)) << PAGE_SHIFT)
640e88b3331SNanyong Sun
pmd_pfn(pmd_t pmd)641e88b3331SNanyong Sun static inline unsigned long pmd_pfn(pmd_t pmd)
642e88b3331SNanyong Sun {
643e88b3331SNanyong Sun return ((__pmd_to_phys(pmd) & PMD_MASK) >> PAGE_SHIFT);
644e88b3331SNanyong Sun }
645e88b3331SNanyong Sun
64688573389SAlexandre Ghiti #define __pud_to_phys(pud) (__page_val_to_pfn(pud_val(pud)) << PAGE_SHIFT)
6473fee229aSTong Tiangen
pud_pfn(pud_t pud)6483fee229aSTong Tiangen static inline unsigned long pud_pfn(pud_t pud)
6493fee229aSTong Tiangen {
6503fee229aSTong Tiangen return ((__pud_to_phys(pud) & PUD_MASK) >> PAGE_SHIFT);
6513fee229aSTong Tiangen }
6523fee229aSTong Tiangen
pmd_modify(pmd_t pmd,pgprot_t newprot)653e88b3331SNanyong Sun static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
654e88b3331SNanyong Sun {
655e88b3331SNanyong Sun return pte_pmd(pte_modify(pmd_pte(pmd), newprot));
656e88b3331SNanyong Sun }
657e88b3331SNanyong Sun
658e88b3331SNanyong Sun #define pmd_write pmd_write
pmd_write(pmd_t pmd)659e88b3331SNanyong Sun static inline int pmd_write(pmd_t pmd)
660e88b3331SNanyong Sun {
661e88b3331SNanyong Sun return pte_write(pmd_pte(pmd));
662e88b3331SNanyong Sun }
663e88b3331SNanyong Sun
pmd_dirty(pmd_t pmd)664e88b3331SNanyong Sun static inline int pmd_dirty(pmd_t pmd)
665e88b3331SNanyong Sun {
666e88b3331SNanyong Sun return pte_dirty(pmd_pte(pmd));
667e88b3331SNanyong Sun }
668e88b3331SNanyong Sun
6696617da8fSJuergen Gross #define pmd_young pmd_young
pmd_young(pmd_t pmd)670e88b3331SNanyong Sun static inline int pmd_young(pmd_t pmd)
671e88b3331SNanyong Sun {
672e88b3331SNanyong Sun return pte_young(pmd_pte(pmd));
673e88b3331SNanyong Sun }
674e88b3331SNanyong Sun
pmd_user(pmd_t pmd)6753fee229aSTong Tiangen static inline int pmd_user(pmd_t pmd)
6763fee229aSTong Tiangen {
6773fee229aSTong Tiangen return pte_user(pmd_pte(pmd));
6783fee229aSTong Tiangen }
6793fee229aSTong Tiangen
pmd_mkold(pmd_t pmd)680e88b3331SNanyong Sun static inline pmd_t pmd_mkold(pmd_t pmd)
681e88b3331SNanyong Sun {
682e88b3331SNanyong Sun return pte_pmd(pte_mkold(pmd_pte(pmd)));
683e88b3331SNanyong Sun }
684e88b3331SNanyong Sun
pmd_mkyoung(pmd_t pmd)685e88b3331SNanyong Sun static inline pmd_t pmd_mkyoung(pmd_t pmd)
686e88b3331SNanyong Sun {
687e88b3331SNanyong Sun return pte_pmd(pte_mkyoung(pmd_pte(pmd)));
688e88b3331SNanyong Sun }
689e88b3331SNanyong Sun
pmd_mkwrite_novma(pmd_t pmd)6902f0584f3SRick Edgecombe static inline pmd_t pmd_mkwrite_novma(pmd_t pmd)
691e88b3331SNanyong Sun {
6922f0584f3SRick Edgecombe return pte_pmd(pte_mkwrite_novma(pmd_pte(pmd)));
693e88b3331SNanyong Sun }
694e88b3331SNanyong Sun
pmd_wrprotect(pmd_t pmd)695e88b3331SNanyong Sun static inline pmd_t pmd_wrprotect(pmd_t pmd)
696e88b3331SNanyong Sun {
697e88b3331SNanyong Sun return pte_pmd(pte_wrprotect(pmd_pte(pmd)));
698e88b3331SNanyong Sun }
699e88b3331SNanyong Sun
pmd_mkclean(pmd_t pmd)700e88b3331SNanyong Sun static inline pmd_t pmd_mkclean(pmd_t pmd)
701e88b3331SNanyong Sun {
702e88b3331SNanyong Sun return pte_pmd(pte_mkclean(pmd_pte(pmd)));
703e88b3331SNanyong Sun }
704e88b3331SNanyong Sun
pmd_mkdirty(pmd_t pmd)705e88b3331SNanyong Sun static inline pmd_t pmd_mkdirty(pmd_t pmd)
706e88b3331SNanyong Sun {
707e88b3331SNanyong Sun return pte_pmd(pte_mkdirty(pmd_pte(pmd)));
708e88b3331SNanyong Sun }
709e88b3331SNanyong Sun
set_pmd_at(struct mm_struct * mm,unsigned long addr,pmd_t * pmdp,pmd_t pmd)710e88b3331SNanyong Sun static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr,
711e88b3331SNanyong Sun pmd_t *pmdp, pmd_t pmd)
712e88b3331SNanyong Sun {
713a3b83713SKemeng Shi page_table_check_pmd_set(mm, pmdp, pmd);
714864609c6SMatthew Wilcox (Oracle) return __set_pte_at((pte_t *)pmdp, pmd_pte(pmd));
7153fee229aSTong Tiangen }
7163fee229aSTong Tiangen
set_pud_at(struct mm_struct * mm,unsigned long addr,pud_t * pudp,pud_t pud)7173332f419SJisheng Zhang static inline void set_pud_at(struct mm_struct *mm, unsigned long addr,
7183332f419SJisheng Zhang pud_t *pudp, pud_t pud)
7193332f419SJisheng Zhang {
7206d144436SKemeng Shi page_table_check_pud_set(mm, pudp, pud);
721864609c6SMatthew Wilcox (Oracle) return __set_pte_at((pte_t *)pudp, pud_pte(pud));
7223332f419SJisheng Zhang }
7233332f419SJisheng Zhang
7243fee229aSTong Tiangen #ifdef CONFIG_PAGE_TABLE_CHECK
pte_user_accessible_page(pte_t pte)7253fee229aSTong Tiangen static inline bool pte_user_accessible_page(pte_t pte)
7263fee229aSTong Tiangen {
7273fee229aSTong Tiangen return pte_present(pte) && pte_user(pte);
7283fee229aSTong Tiangen }
7293fee229aSTong Tiangen
pmd_user_accessible_page(pmd_t pmd)7303fee229aSTong Tiangen static inline bool pmd_user_accessible_page(pmd_t pmd)
7313fee229aSTong Tiangen {
7323fee229aSTong Tiangen return pmd_leaf(pmd) && pmd_user(pmd);
7333fee229aSTong Tiangen }
7343fee229aSTong Tiangen
pud_user_accessible_page(pud_t pud)7353fee229aSTong Tiangen static inline bool pud_user_accessible_page(pud_t pud)
7363fee229aSTong Tiangen {
7373fee229aSTong Tiangen return pud_leaf(pud) && pud_user(pud);
7383fee229aSTong Tiangen }
7393fee229aSTong Tiangen #endif
7403fee229aSTong Tiangen
741e88b3331SNanyong Sun #ifdef CONFIG_TRANSPARENT_HUGEPAGE
pmd_trans_huge(pmd_t pmd)742e88b3331SNanyong Sun static inline int pmd_trans_huge(pmd_t pmd)
743e88b3331SNanyong Sun {
744e88b3331SNanyong Sun return pmd_leaf(pmd);
745e88b3331SNanyong Sun }
746e88b3331SNanyong Sun
747e88b3331SNanyong Sun #define __HAVE_ARCH_PMDP_SET_ACCESS_FLAGS
pmdp_set_access_flags(struct vm_area_struct * vma,unsigned long address,pmd_t * pmdp,pmd_t entry,int dirty)748e88b3331SNanyong Sun static inline int pmdp_set_access_flags(struct vm_area_struct *vma,
749e88b3331SNanyong Sun unsigned long address, pmd_t *pmdp,
750e88b3331SNanyong Sun pmd_t entry, int dirty)
751e88b3331SNanyong Sun {
752e88b3331SNanyong Sun return ptep_set_access_flags(vma, address, (pte_t *)pmdp, pmd_pte(entry), dirty);
753e88b3331SNanyong Sun }
754e88b3331SNanyong Sun
755e88b3331SNanyong Sun #define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
pmdp_test_and_clear_young(struct vm_area_struct * vma,unsigned long address,pmd_t * pmdp)756e88b3331SNanyong Sun static inline int pmdp_test_and_clear_young(struct vm_area_struct *vma,
757e88b3331SNanyong Sun unsigned long address, pmd_t *pmdp)
758e88b3331SNanyong Sun {
759e88b3331SNanyong Sun return ptep_test_and_clear_young(vma, address, (pte_t *)pmdp);
760e88b3331SNanyong Sun }
761e88b3331SNanyong Sun
762e88b3331SNanyong Sun #define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR
pmdp_huge_get_and_clear(struct mm_struct * mm,unsigned long address,pmd_t * pmdp)763e88b3331SNanyong Sun static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm,
764e88b3331SNanyong Sun unsigned long address, pmd_t *pmdp)
765e88b3331SNanyong Sun {
7663fee229aSTong Tiangen pmd_t pmd = __pmd(atomic_long_xchg((atomic_long_t *)pmdp, 0));
7673fee229aSTong Tiangen
7681831414cSKemeng Shi page_table_check_pmd_clear(mm, pmd);
7693fee229aSTong Tiangen
7703fee229aSTong Tiangen return pmd;
771e88b3331SNanyong Sun }
772e88b3331SNanyong Sun
773e88b3331SNanyong Sun #define __HAVE_ARCH_PMDP_SET_WRPROTECT
pmdp_set_wrprotect(struct mm_struct * mm,unsigned long address,pmd_t * pmdp)774e88b3331SNanyong Sun static inline void pmdp_set_wrprotect(struct mm_struct *mm,
775e88b3331SNanyong Sun unsigned long address, pmd_t *pmdp)
776e88b3331SNanyong Sun {
777e88b3331SNanyong Sun ptep_set_wrprotect(mm, address, (pte_t *)pmdp);
778e88b3331SNanyong Sun }
779e88b3331SNanyong Sun
780e88b3331SNanyong Sun #define pmdp_establish pmdp_establish
pmdp_establish(struct vm_area_struct * vma,unsigned long address,pmd_t * pmdp,pmd_t pmd)781e88b3331SNanyong Sun static inline pmd_t pmdp_establish(struct vm_area_struct *vma,
782e88b3331SNanyong Sun unsigned long address, pmd_t *pmdp, pmd_t pmd)
783e88b3331SNanyong Sun {
784a3b83713SKemeng Shi page_table_check_pmd_set(vma->vm_mm, pmdp, pmd);
785e88b3331SNanyong Sun return __pmd(atomic_long_xchg((atomic_long_t *)pmdp, pmd_val(pmd)));
786e88b3331SNanyong Sun }
787f0293cd1SMayuresh Chitale
788f0293cd1SMayuresh Chitale #define pmdp_collapse_flush pmdp_collapse_flush
789f0293cd1SMayuresh Chitale extern pmd_t pmdp_collapse_flush(struct vm_area_struct *vma,
790f0293cd1SMayuresh Chitale unsigned long address, pmd_t *pmdp);
791e88b3331SNanyong Sun #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
792e88b3331SNanyong Sun
793e88b3331SNanyong Sun /*
79451a1007dSDavid Hildenbrand * Encode/decode swap entries and swap PTEs. Swap PTEs are all PTEs that
79551a1007dSDavid Hildenbrand * are !pte_none() && !pte_present().
79607037db5SPalmer Dabbelt *
79707037db5SPalmer Dabbelt * Format of swap PTE:
79807037db5SPalmer Dabbelt * bit 0: _PAGE_PRESENT (zero)
799fba88edeSNanyong Sun * bit 1 to 3: _PAGE_LEAF (zero)
800fba88edeSNanyong Sun * bit 5: _PAGE_PROT_NONE (zero)
80151a1007dSDavid Hildenbrand * bit 6: exclusive marker
80251a1007dSDavid Hildenbrand * bits 7 to 11: swap type
80351a1007dSDavid Hildenbrand * bits 11 to XLEN-1: swap offset
80407037db5SPalmer Dabbelt */
80551a1007dSDavid Hildenbrand #define __SWP_TYPE_SHIFT 7
80607037db5SPalmer Dabbelt #define __SWP_TYPE_BITS 5
80707037db5SPalmer Dabbelt #define __SWP_TYPE_MASK ((1UL << __SWP_TYPE_BITS) - 1)
80807037db5SPalmer Dabbelt #define __SWP_OFFSET_SHIFT (__SWP_TYPE_BITS + __SWP_TYPE_SHIFT)
80907037db5SPalmer Dabbelt
81007037db5SPalmer Dabbelt #define MAX_SWAPFILES_CHECK() \
81107037db5SPalmer Dabbelt BUILD_BUG_ON(MAX_SWAPFILES_SHIFT > __SWP_TYPE_BITS)
81207037db5SPalmer Dabbelt
81307037db5SPalmer Dabbelt #define __swp_type(x) (((x).val >> __SWP_TYPE_SHIFT) & __SWP_TYPE_MASK)
81407037db5SPalmer Dabbelt #define __swp_offset(x) ((x).val >> __SWP_OFFSET_SHIFT)
81507037db5SPalmer Dabbelt #define __swp_entry(type, offset) ((swp_entry_t) \
81651a1007dSDavid Hildenbrand { (((type) & __SWP_TYPE_MASK) << __SWP_TYPE_SHIFT) | \
81751a1007dSDavid Hildenbrand ((offset) << __SWP_OFFSET_SHIFT) })
81807037db5SPalmer Dabbelt
81907037db5SPalmer Dabbelt #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
82007037db5SPalmer Dabbelt #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
82107037db5SPalmer Dabbelt
pte_swp_exclusive(pte_t pte)82251a1007dSDavid Hildenbrand static inline int pte_swp_exclusive(pte_t pte)
82351a1007dSDavid Hildenbrand {
82451a1007dSDavid Hildenbrand return pte_val(pte) & _PAGE_SWP_EXCLUSIVE;
82551a1007dSDavid Hildenbrand }
82651a1007dSDavid Hildenbrand
pte_swp_mkexclusive(pte_t pte)82751a1007dSDavid Hildenbrand static inline pte_t pte_swp_mkexclusive(pte_t pte)
82851a1007dSDavid Hildenbrand {
82951a1007dSDavid Hildenbrand return __pte(pte_val(pte) | _PAGE_SWP_EXCLUSIVE);
83051a1007dSDavid Hildenbrand }
83151a1007dSDavid Hildenbrand
pte_swp_clear_exclusive(pte_t pte)83251a1007dSDavid Hildenbrand static inline pte_t pte_swp_clear_exclusive(pte_t pte)
83351a1007dSDavid Hildenbrand {
83451a1007dSDavid Hildenbrand return __pte(pte_val(pte) & ~_PAGE_SWP_EXCLUSIVE);
83551a1007dSDavid Hildenbrand }
83651a1007dSDavid Hildenbrand
837d062a79bSNanyong Sun #ifdef CONFIG_ARCH_ENABLE_THP_MIGRATION
838d062a79bSNanyong Sun #define __pmd_to_swp_entry(pmd) ((swp_entry_t) { pmd_val(pmd) })
839d062a79bSNanyong Sun #define __swp_entry_to_pmd(swp) __pmd((swp).val)
840d062a79bSNanyong Sun #endif /* CONFIG_ARCH_ENABLE_THP_MIGRATION */
841d062a79bSNanyong Sun
84207037db5SPalmer Dabbelt /*
84359c4da86SZong Li * In the RV64 Linux scheme, we give the user half of the virtual-address space
84459c4da86SZong Li * and give the kernel the other (upper) half.
84559c4da86SZong Li */
84659c4da86SZong Li #ifdef CONFIG_64BIT
8473270bfdbSAlexandre Ghiti #define KERN_VIRT_START (-(BIT(VA_BITS)) + TASK_SIZE)
84859c4da86SZong Li #else
84959c4da86SZong Li #define KERN_VIRT_START FIXADDR_START
85059c4da86SZong Li #endif
85159c4da86SZong Li
85259c4da86SZong Li /*
853a256f2e3SAnup Patel * Task size is 0x4000000000 for RV64 or 0x9fc00000 for RV32.
85407037db5SPalmer Dabbelt * Note that PGDIR_SIZE must evenly divide TASK_SIZE.
855c774de22SAlexandre Ghiti * Task size is:
856c774de22SAlexandre Ghiti * - 0x9fc00000 (~2.5GB) for RV32.
857c774de22SAlexandre Ghiti * - 0x4000000000 ( 256GB) for RV64 using SV39 mmu
858c774de22SAlexandre Ghiti * - 0x800000000000 ( 128TB) for RV64 using SV48 mmu
85926eee2bfSCharlie Jenkins * - 0x100000000000000 ( 64PB) for RV64 using SV57 mmu
860c774de22SAlexandre Ghiti *
861c774de22SAlexandre Ghiti * Note that PGDIR_SIZE must evenly divide TASK_SIZE since "RISC-V
862c774de22SAlexandre Ghiti * Instruction Set Manual Volume II: Privileged Architecture" states that
863c774de22SAlexandre Ghiti * "load and store effective addresses, which are 64bits, must have bits
864c774de22SAlexandre Ghiti * 63–48 all equal to bit 47, or else a page-fault exception will occur."
86526eee2bfSCharlie Jenkins * Similarly for SV57, bits 63–57 must be equal to bit 56.
86607037db5SPalmer Dabbelt */
86707037db5SPalmer Dabbelt #ifdef CONFIG_64BIT
86801abdfeaSGuo Ren #define TASK_SIZE_64 (PGDIR_SIZE * PTRS_PER_PGD / 2)
869e8a62cc2SAlexandre Ghiti #define TASK_SIZE_MIN (PGDIR_SIZE_L3 * PTRS_PER_PGD / 2)
87001abdfeaSGuo Ren
87101abdfeaSGuo Ren #ifdef CONFIG_COMPAT
872eab6917eSGuo Ren #define TASK_SIZE_32 (_AC(0x80000000, UL))
87301abdfeaSGuo Ren #define TASK_SIZE (test_thread_flag(TIF_32BIT) ? \
87401abdfeaSGuo Ren TASK_SIZE_32 : TASK_SIZE_64)
87501abdfeaSGuo Ren #else
87601abdfeaSGuo Ren #define TASK_SIZE TASK_SIZE_64
87701abdfeaSGuo Ren #endif
87801abdfeaSGuo Ren
87907037db5SPalmer Dabbelt #else
880a256f2e3SAnup Patel #define TASK_SIZE FIXADDR_START
881e8a62cc2SAlexandre Ghiti #define TASK_SIZE_MIN TASK_SIZE
88207037db5SPalmer Dabbelt #endif
88307037db5SPalmer Dabbelt
8846bd33e1eSChristoph Hellwig #else /* CONFIG_MMU */
8856bd33e1eSChristoph Hellwig
886fa8174aaSKefeng Wang #define PAGE_SHARED __pgprot(0)
8876bd33e1eSChristoph Hellwig #define PAGE_KERNEL __pgprot(0)
8886bd33e1eSChristoph Hellwig #define swapper_pg_dir NULL
889a0f0dbbbSSamuel Holland #define TASK_SIZE _AC(-1, UL)
890e4c881d2SBaoquan He #define VMALLOC_START _AC(0, UL)
891c3f896dcSChristoph Hellwig #define VMALLOC_END TASK_SIZE
8926bd33e1eSChristoph Hellwig
8936bd33e1eSChristoph Hellwig #endif /* !CONFIG_MMU */
8946bd33e1eSChristoph Hellwig
8952bfc6cd8SAlexandre Ghiti extern char _start[];
89644c92257SVitaly Wool extern void *_dtb_early_va;
89744c92257SVitaly Wool extern uintptr_t _dtb_early_pa;
89844c92257SVitaly Wool #if defined(CONFIG_XIP_KERNEL) && defined(CONFIG_MMU)
89944c92257SVitaly Wool #define dtb_early_va (*(void **)XIP_FIXUP(&_dtb_early_va))
90044c92257SVitaly Wool #define dtb_early_pa (*(uintptr_t *)XIP_FIXUP(&_dtb_early_pa))
90144c92257SVitaly Wool #else
90244c92257SVitaly Wool #define dtb_early_va _dtb_early_va
90344c92257SVitaly Wool #define dtb_early_pa _dtb_early_pa
90444c92257SVitaly Wool #endif /* CONFIG_XIP_KERNEL */
905e8a62cc2SAlexandre Ghiti extern u64 satp_mode;
906e8a62cc2SAlexandre Ghiti extern bool pgtable_l4_enabled;
90744c92257SVitaly Wool
9086bd33e1eSChristoph Hellwig void paging_init(void);
909cbd34f4bSAtish Patra void misc_mem_init(void);
9106bd33e1eSChristoph Hellwig
9116bd33e1eSChristoph Hellwig /*
9126bd33e1eSChristoph Hellwig * ZERO_PAGE is a global shared page that is always zero,
9136bd33e1eSChristoph Hellwig * used for zero-mapped memory areas, etc.
9146bd33e1eSChristoph Hellwig */
9156bd33e1eSChristoph Hellwig extern unsigned long empty_zero_page[PAGE_SIZE / sizeof(unsigned long)];
9166bd33e1eSChristoph Hellwig #define ZERO_PAGE(vaddr) (virt_to_page(empty_zero_page))
9176bd33e1eSChristoph Hellwig
91807037db5SPalmer Dabbelt #endif /* !__ASSEMBLY__ */
91907037db5SPalmer Dabbelt
92007037db5SPalmer Dabbelt #endif /* _ASM_RISCV_PGTABLE_H */
921