xref: /openbmc/linux/arch/riscv/include/asm/io.h (revision 7ae9fb1b7ecbb5d85d07857943f677fd1a559b18)
150acfb2bSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
2fab957c1SPalmer Dabbelt /*
3fab957c1SPalmer Dabbelt  * {read,write}{b,w,l,q} based on arch/arm64/include/asm/io.h
4fab957c1SPalmer Dabbelt  *   which was based on arch/arm/include/io.h
5fab957c1SPalmer Dabbelt  *
6fab957c1SPalmer Dabbelt  * Copyright (C) 1996-2000 Russell King
7fab957c1SPalmer Dabbelt  * Copyright (C) 2012 ARM Ltd.
8fab957c1SPalmer Dabbelt  * Copyright (C) 2014 Regents of the University of California
9fab957c1SPalmer Dabbelt  */
10fab957c1SPalmer Dabbelt 
11fab957c1SPalmer Dabbelt #ifndef _ASM_RISCV_IO_H
12fab957c1SPalmer Dabbelt #define _ASM_RISCV_IO_H
13fab957c1SPalmer Dabbelt 
14fe2726afSOlof Johansson #include <linux/types.h>
15ca5999fdSMike Rapoport #include <linux/pgtable.h>
1665fddcfcSMike Rapoport #include <asm/mmiowb.h>
176262f661SAtish Patra #include <asm/early_ioremap.h>
18fe2726afSOlof Johansson 
19fab957c1SPalmer Dabbelt /*
200c3ac289SPaul Walmsley  * MMIO access functions are separated out to break dependency cycles
210c3ac289SPaul Walmsley  * when using {read,write}* fns in low-level headers
22fab957c1SPalmer Dabbelt  */
230c3ac289SPaul Walmsley #include <asm/mmio.h>
24fab957c1SPalmer Dabbelt 
25fab957c1SPalmer Dabbelt /*
2600a5bf3aSYash Shah  *  I/O port access constants.
2700a5bf3aSYash Shah  */
286bd33e1eSChristoph Hellwig #ifdef CONFIG_MMU
2900a5bf3aSYash Shah #define IO_SPACE_LIMIT		(PCI_IO_SIZE - 1)
3000a5bf3aSYash Shah #define PCI_IOBASE		((void __iomem *)PCI_IO_START)
316bd33e1eSChristoph Hellwig #endif /* CONFIG_MMU */
3200a5bf3aSYash Shah 
3300a5bf3aSYash Shah /*
34fab957c1SPalmer Dabbelt  * Emulation routines for the port-mapped IO space used by some PCI drivers.
35fab957c1SPalmer Dabbelt  * These are defined as being "fully synchronous", but also "not guaranteed to
36fab957c1SPalmer Dabbelt  * be fully ordered with respect to other memory and I/O operations".  We're
37fab957c1SPalmer Dabbelt  * going to be on the safe side here and just make them:
38fab957c1SPalmer Dabbelt  *  - Fully ordered WRT each other, by bracketing them with two fences.  The
39fab957c1SPalmer Dabbelt  *    outer set contains both I/O so inX is ordered with outX, while the inner just
40fab957c1SPalmer Dabbelt  *    needs the type of the access (I for inX and O for outX).
41fab957c1SPalmer Dabbelt  *  - Ordered in the same manner as readX/writeX WRT memory by subsuming their
42fab957c1SPalmer Dabbelt  *    fences.
43fab957c1SPalmer Dabbelt  *  - Ordered WRT timer reads, so udelay and friends don't get elided by the
44fab957c1SPalmer Dabbelt  *    implementation.
45fab957c1SPalmer Dabbelt  * Note that there is no way to actually enforce that outX is a non-posted
46fab957c1SPalmer Dabbelt  * operation on RISC-V, but hopefully the timer ordering constraint is
47fab957c1SPalmer Dabbelt  * sufficient to ensure this works sanely on controllers that support I/O
48fab957c1SPalmer Dabbelt  * writes.
49fab957c1SPalmer Dabbelt  */
50fab957c1SPalmer Dabbelt #define __io_pbr()	__asm__ __volatile__ ("fence io,i"  : : : "memory");
51ce246c44SWill Deacon #define __io_par(v)	__asm__ __volatile__ ("fence i,ior" : : : "memory");
52fab957c1SPalmer Dabbelt #define __io_pbw()	__asm__ __volatile__ ("fence iow,o" : : : "memory");
53fab957c1SPalmer Dabbelt #define __io_paw()	__asm__ __volatile__ ("fence o,io"  : : : "memory");
54fab957c1SPalmer Dabbelt 
55fab957c1SPalmer Dabbelt /*
56fab957c1SPalmer Dabbelt  * Accesses from a single hart to a single I/O address must be ordered.  This
57fab957c1SPalmer Dabbelt  * allows us to use the raw read macros, but we still need to fence before and
58fab957c1SPalmer Dabbelt  * after the block to ensure ordering WRT other macros.  These are defined to
59fab957c1SPalmer Dabbelt  * perform host-endian accesses so we use __raw instead of __cpu.
60fab957c1SPalmer Dabbelt  */
61fab957c1SPalmer Dabbelt #define __io_reads_ins(port, ctype, len, bfence, afence)			\
62fab957c1SPalmer Dabbelt 	static inline void __ ## port ## len(const volatile void __iomem *addr,	\
63fab957c1SPalmer Dabbelt 					     void *buffer,			\
64fab957c1SPalmer Dabbelt 					     unsigned int count)		\
65fab957c1SPalmer Dabbelt 	{									\
66fab957c1SPalmer Dabbelt 		bfence;								\
67fab957c1SPalmer Dabbelt 		if (count) {							\
68fab957c1SPalmer Dabbelt 			ctype *buf = buffer;					\
69fab957c1SPalmer Dabbelt 										\
70fab957c1SPalmer Dabbelt 			do {							\
71fab957c1SPalmer Dabbelt 				ctype x = __raw_read ## len(addr);		\
72fab957c1SPalmer Dabbelt 				*buf++ = x;					\
73fab957c1SPalmer Dabbelt 			} while (--count);					\
74fab957c1SPalmer Dabbelt 		}								\
75fab957c1SPalmer Dabbelt 		afence;								\
76fab957c1SPalmer Dabbelt 	}
77fab957c1SPalmer Dabbelt 
78fab957c1SPalmer Dabbelt #define __io_writes_outs(port, ctype, len, bfence, afence)			\
79fab957c1SPalmer Dabbelt 	static inline void __ ## port ## len(volatile void __iomem *addr,	\
80fab957c1SPalmer Dabbelt 					     const void *buffer,		\
81fab957c1SPalmer Dabbelt 					     unsigned int count)		\
82fab957c1SPalmer Dabbelt 	{									\
83fab957c1SPalmer Dabbelt 		bfence;								\
84fab957c1SPalmer Dabbelt 		if (count) {							\
85fab957c1SPalmer Dabbelt 			const ctype *buf = buffer;				\
86fab957c1SPalmer Dabbelt 										\
87fab957c1SPalmer Dabbelt 			do {							\
88da894ff1SPalmer Dabbelt 				__raw_write ## len(*buf++, addr);		\
89fab957c1SPalmer Dabbelt 			} while (--count);					\
90fab957c1SPalmer Dabbelt 		}								\
91fab957c1SPalmer Dabbelt 		afence;								\
92fab957c1SPalmer Dabbelt 	}
93fab957c1SPalmer Dabbelt 
94ce246c44SWill Deacon __io_reads_ins(reads,  u8, b, __io_br(), __io_ar(addr))
95ce246c44SWill Deacon __io_reads_ins(reads, u16, w, __io_br(), __io_ar(addr))
96ce246c44SWill Deacon __io_reads_ins(reads, u32, l, __io_br(), __io_ar(addr))
97fab957c1SPalmer Dabbelt #define readsb(addr, buffer, count) __readsb(addr, buffer, count)
98fab957c1SPalmer Dabbelt #define readsw(addr, buffer, count) __readsw(addr, buffer, count)
99fab957c1SPalmer Dabbelt #define readsl(addr, buffer, count) __readsl(addr, buffer, count)
100fab957c1SPalmer Dabbelt 
101ce246c44SWill Deacon __io_reads_ins(ins,  u8, b, __io_pbr(), __io_par(addr))
102ce246c44SWill Deacon __io_reads_ins(ins, u16, w, __io_pbr(), __io_par(addr))
103ce246c44SWill Deacon __io_reads_ins(ins, u32, l, __io_pbr(), __io_par(addr))
1049cc205e3SMaciej W. Rozycki #define insb(addr, buffer, count) __insb(PCI_IOBASE + (addr), buffer, count)
1059cc205e3SMaciej W. Rozycki #define insw(addr, buffer, count) __insw(PCI_IOBASE + (addr), buffer, count)
1069cc205e3SMaciej W. Rozycki #define insl(addr, buffer, count) __insl(PCI_IOBASE + (addr), buffer, count)
107fab957c1SPalmer Dabbelt 
108fab957c1SPalmer Dabbelt __io_writes_outs(writes,  u8, b, __io_bw(), __io_aw())
109fab957c1SPalmer Dabbelt __io_writes_outs(writes, u16, w, __io_bw(), __io_aw())
110fab957c1SPalmer Dabbelt __io_writes_outs(writes, u32, l, __io_bw(), __io_aw())
111fab957c1SPalmer Dabbelt #define writesb(addr, buffer, count) __writesb(addr, buffer, count)
112fab957c1SPalmer Dabbelt #define writesw(addr, buffer, count) __writesw(addr, buffer, count)
113fab957c1SPalmer Dabbelt #define writesl(addr, buffer, count) __writesl(addr, buffer, count)
114fab957c1SPalmer Dabbelt 
115fab957c1SPalmer Dabbelt __io_writes_outs(outs,  u8, b, __io_pbw(), __io_paw())
116fab957c1SPalmer Dabbelt __io_writes_outs(outs, u16, w, __io_pbw(), __io_paw())
117fab957c1SPalmer Dabbelt __io_writes_outs(outs, u32, l, __io_pbw(), __io_paw())
1189cc205e3SMaciej W. Rozycki #define outsb(addr, buffer, count) __outsb(PCI_IOBASE + (addr), buffer, count)
1199cc205e3SMaciej W. Rozycki #define outsw(addr, buffer, count) __outsw(PCI_IOBASE + (addr), buffer, count)
1209cc205e3SMaciej W. Rozycki #define outsl(addr, buffer, count) __outsl(PCI_IOBASE + (addr), buffer, count)
121fab957c1SPalmer Dabbelt 
122fab957c1SPalmer Dabbelt #ifdef CONFIG_64BIT
123ce246c44SWill Deacon __io_reads_ins(reads, u64, q, __io_br(), __io_ar(addr))
124fab957c1SPalmer Dabbelt #define readsq(addr, buffer, count) __readsq(addr, buffer, count)
125fab957c1SPalmer Dabbelt 
126ce246c44SWill Deacon __io_reads_ins(ins, u64, q, __io_pbr(), __io_par(addr))
1279cc205e3SMaciej W. Rozycki #define insq(addr, buffer, count) __insq(PCI_IOBASE + (addr), buffer, count)
128fab957c1SPalmer Dabbelt 
129fab957c1SPalmer Dabbelt __io_writes_outs(writes, u64, q, __io_bw(), __io_aw())
130fab957c1SPalmer Dabbelt #define writesq(addr, buffer, count) __writesq(addr, buffer, count)
131fab957c1SPalmer Dabbelt 
132fab957c1SPalmer Dabbelt __io_writes_outs(outs, u64, q, __io_pbr(), __io_paw())
1339cc205e3SMaciej W. Rozycki #define outsq(addr, buffer, count) __outsq(PCI_IOBASE + (addr), buffer, count)
134fab957c1SPalmer Dabbelt #endif
135fab957c1SPalmer Dabbelt 
136fab957c1SPalmer Dabbelt #include <asm-generic/io.h>
137fab957c1SPalmer Dabbelt 
138*b91676fcSAnup Patel #ifdef CONFIG_MMU
139*b91676fcSAnup Patel #define arch_memremap_wb(addr, size)	\
140*b91676fcSAnup Patel 	((__force void *)ioremap_prot((addr), (size), _PAGE_KERNEL))
141*b91676fcSAnup Patel #endif
142*b91676fcSAnup Patel 
143fab957c1SPalmer Dabbelt #endif /* _ASM_RISCV_IO_H */
144