155c44991SRoy Zang /* 255c44991SRoy Zang * MPC85xx/86xx PCI Express structure define 355c44991SRoy Zang * 4f4154e16SPrabhakar Kushwaha * Copyright 2007,2011 Freescale Semiconductor, Inc 555c44991SRoy Zang * 655c44991SRoy Zang * This program is free software; you can redistribute it and/or modify it 755c44991SRoy Zang * under the terms of the GNU General Public License as published by the 855c44991SRoy Zang * Free Software Foundation; either version 2 of the License, or (at your 955c44991SRoy Zang * option) any later version. 1055c44991SRoy Zang * 1155c44991SRoy Zang */ 1255c44991SRoy Zang 1355c44991SRoy Zang #ifdef __KERNEL__ 149ac4dd30SZang Roy-r61911 #ifndef __POWERPC_FSL_PCI_H 159ac4dd30SZang Roy-r61911 #define __POWERPC_FSL_PCI_H 1655c44991SRoy Zang 179ac4dd30SZang Roy-r61911 #define PCIE_LTSSM 0x0404 /* PCIE Link Training and Status */ 189ac4dd30SZang Roy-r61911 #define PCIE_LTSSM_L0 0x16 /* L0 state */ 196cc1b4e9SRoy Zang #define PCIE_IP_REV_2_2 0x02080202 /* PCIE IP block version Rev2.2 */ 20*cc6ea0ddSRoy ZANG #define PCIE_IP_REV_3_0 0x02080300 /* PCIE IP block version Rev3.0 */ 2154c18193SKumar Gala #define PIWAR_EN 0x80000000 /* Enable */ 2254c18193SKumar Gala #define PIWAR_PF 0x20000000 /* prefetch */ 2354c18193SKumar Gala #define PIWAR_TGI_LOCAL 0x00f00000 /* target - local memory */ 2454c18193SKumar Gala #define PIWAR_READ_SNOOP 0x00050000 2554c18193SKumar Gala #define PIWAR_WRITE_SNOOP 0x00005000 26f4154e16SPrabhakar Kushwaha #define PIWAR_SZ_MASK 0x0000003f 2755c44991SRoy Zang 289ac4dd30SZang Roy-r61911 /* PCI/PCI Express outbound window reg */ 299ac4dd30SZang Roy-r61911 struct pci_outbound_window_regs { 309ac4dd30SZang Roy-r61911 __be32 potar; /* 0x.0 - Outbound translation address register */ 319ac4dd30SZang Roy-r61911 __be32 potear; /* 0x.4 - Outbound translation extended address register */ 329ac4dd30SZang Roy-r61911 __be32 powbar; /* 0x.8 - Outbound window base address register */ 339ac4dd30SZang Roy-r61911 u8 res1[4]; 349ac4dd30SZang Roy-r61911 __be32 powar; /* 0x.10 - Outbound window attributes register */ 359ac4dd30SZang Roy-r61911 u8 res2[12]; 3655c44991SRoy Zang }; 3755c44991SRoy Zang 389ac4dd30SZang Roy-r61911 /* PCI/PCI Express inbound window reg */ 399ac4dd30SZang Roy-r61911 struct pci_inbound_window_regs { 409ac4dd30SZang Roy-r61911 __be32 pitar; /* 0x.0 - Inbound translation address register */ 419ac4dd30SZang Roy-r61911 u8 res1[4]; 429ac4dd30SZang Roy-r61911 __be32 piwbar; /* 0x.8 - Inbound window base address register */ 439ac4dd30SZang Roy-r61911 __be32 piwbear; /* 0x.c - Inbound window base extended address register */ 449ac4dd30SZang Roy-r61911 __be32 piwar; /* 0x.10 - Inbound window attributes register */ 459ac4dd30SZang Roy-r61911 u8 res2[12]; 469ac4dd30SZang Roy-r61911 }; 479ac4dd30SZang Roy-r61911 489ac4dd30SZang Roy-r61911 /* PCI/PCI Express IO block registers for 85xx/86xx */ 499ac4dd30SZang Roy-r61911 struct ccsr_pci { 509ac4dd30SZang Roy-r61911 __be32 config_addr; /* 0x.000 - PCI/PCIE Configuration Address Register */ 519ac4dd30SZang Roy-r61911 __be32 config_data; /* 0x.004 - PCI/PCIE Configuration Data Register */ 529ac4dd30SZang Roy-r61911 __be32 int_ack; /* 0x.008 - PCI Interrupt Acknowledge Register */ 539ac4dd30SZang Roy-r61911 __be32 pex_otb_cpl_tor; /* 0x.00c - PCIE Outbound completion timeout register */ 549ac4dd30SZang Roy-r61911 __be32 pex_conf_tor; /* 0x.010 - PCIE configuration timeout register */ 55f4154e16SPrabhakar Kushwaha __be32 pex_config; /* 0x.014 - PCIE CONFIG Register */ 56f4154e16SPrabhakar Kushwaha __be32 pex_int_status; /* 0x.018 - PCIE interrupt status */ 57f4154e16SPrabhakar Kushwaha u8 res2[4]; 589ac4dd30SZang Roy-r61911 __be32 pex_pme_mes_dr; /* 0x.020 - PCIE PME and message detect register */ 599ac4dd30SZang Roy-r61911 __be32 pex_pme_mes_disr; /* 0x.024 - PCIE PME and message disable register */ 609ac4dd30SZang Roy-r61911 __be32 pex_pme_mes_ier; /* 0x.028 - PCIE PME and message interrupt enable register */ 619ac4dd30SZang Roy-r61911 __be32 pex_pmcr; /* 0x.02c - PCIE power management command register */ 626cc1b4e9SRoy Zang u8 res3[3016]; 636cc1b4e9SRoy Zang __be32 block_rev1; /* 0x.bf8 - PCIE Block Revision register 1 */ 646cc1b4e9SRoy Zang __be32 block_rev2; /* 0x.bfc - PCIE Block Revision register 2 */ 659ac4dd30SZang Roy-r61911 669ac4dd30SZang Roy-r61911 /* PCI/PCI Express outbound window 0-4 679ac4dd30SZang Roy-r61911 * Window 0 is the default window and is the only window enabled upon reset. 689ac4dd30SZang Roy-r61911 * The default outbound register set is used when a transaction misses 699ac4dd30SZang Roy-r61911 * in all of the other outbound windows. 709ac4dd30SZang Roy-r61911 */ 719ac4dd30SZang Roy-r61911 struct pci_outbound_window_regs pow[5]; 72f4154e16SPrabhakar Kushwaha u8 res14[96]; 73f4154e16SPrabhakar Kushwaha struct pci_inbound_window_regs pmit; /* 0xd00 - 0xd9c Inbound MSI */ 74f4154e16SPrabhakar Kushwaha u8 res6[96]; 75f4154e16SPrabhakar Kushwaha /* PCI/PCI Express inbound window 3-0 769ac4dd30SZang Roy-r61911 * inbound window 1 supports only a 32-bit base address and does not 779ac4dd30SZang Roy-r61911 * define an inbound window base extended address register. 789ac4dd30SZang Roy-r61911 */ 79f4154e16SPrabhakar Kushwaha struct pci_inbound_window_regs piw[4]; 809ac4dd30SZang Roy-r61911 819ac4dd30SZang Roy-r61911 __be32 pex_err_dr; /* 0x.e00 - PCI/PCIE error detect register */ 829ac4dd30SZang Roy-r61911 u8 res21[4]; 839ac4dd30SZang Roy-r61911 __be32 pex_err_en; /* 0x.e08 - PCI/PCIE error interrupt enable register */ 849ac4dd30SZang Roy-r61911 u8 res22[4]; 859ac4dd30SZang Roy-r61911 __be32 pex_err_disr; /* 0x.e10 - PCI/PCIE error disable register */ 869ac4dd30SZang Roy-r61911 u8 res23[12]; 879ac4dd30SZang Roy-r61911 __be32 pex_err_cap_stat; /* 0x.e20 - PCI/PCIE error capture status register */ 889ac4dd30SZang Roy-r61911 u8 res24[4]; 899ac4dd30SZang Roy-r61911 __be32 pex_err_cap_r0; /* 0x.e28 - PCIE error capture register 0 */ 909ac4dd30SZang Roy-r61911 __be32 pex_err_cap_r1; /* 0x.e2c - PCIE error capture register 0 */ 919ac4dd30SZang Roy-r61911 __be32 pex_err_cap_r2; /* 0x.e30 - PCIE error capture register 0 */ 929ac4dd30SZang Roy-r61911 __be32 pex_err_cap_r3; /* 0x.e34 - PCIE error capture register 0 */ 93*cc6ea0ddSRoy ZANG u8 res_e38[200]; 94*cc6ea0ddSRoy ZANG __be32 pdb_stat; /* 0x.f00 - PCIE Debug Status */ 95*cc6ea0ddSRoy ZANG u8 res_f04[16]; 96*cc6ea0ddSRoy ZANG __be32 pex_csr0; /* 0x.f14 - PEX Control/Status register 0*/ 97*cc6ea0ddSRoy ZANG #define PEX_CSR0_LTSSM_MASK 0xFC 98*cc6ea0ddSRoy ZANG #define PEX_CSR0_LTSSM_SHIFT 2 99*cc6ea0ddSRoy ZANG #define PEX_CSR0_LTSSM_L0 0x11 100*cc6ea0ddSRoy ZANG __be32 pex_csr1; /* 0x.f18 - PEX Control/Status register 1*/ 101*cc6ea0ddSRoy ZANG u8 res_f1c[228]; 102*cc6ea0ddSRoy ZANG 1039ac4dd30SZang Roy-r61911 }; 1049ac4dd30SZang Roy-r61911 10552c5affcSVarun Sethi extern int fsl_add_bridge(struct platform_device *pdev, int is_primary); 1066c0a11c1SKumar Gala extern void fsl_pcibios_fixup_bus(struct pci_bus *bus); 10776fe1ffcSJohn Rigby extern int mpc83xx_add_bridge(struct device_node *dev); 108b8f44ec2SKumar Gala u64 fsl_pci_immrbar_base(struct pci_controller *hose); 1099ac4dd30SZang Roy-r61911 11007e4f801SScott Wood extern struct device_node *fsl_pci_primary; 11107e4f801SScott Wood 112905e75c4SJia Hongtao #ifdef CONFIG_PCI 113905e75c4SJia Hongtao void fsl_pci_assign_primary(void); 11407e4f801SScott Wood #else 115905e75c4SJia Hongtao static inline void fsl_pci_assign_primary(void) {} 116905e75c4SJia Hongtao #endif 117905e75c4SJia Hongtao 118905e75c4SJia Hongtao #ifdef CONFIG_EDAC_MPC85XX 119905e75c4SJia Hongtao int mpc85xx_pci_err_probe(struct platform_device *op); 120905e75c4SJia Hongtao #else 121905e75c4SJia Hongtao static inline int mpc85xx_pci_err_probe(struct platform_device *op) 122905e75c4SJia Hongtao { 123905e75c4SJia Hongtao return -ENOTSUPP; 124905e75c4SJia Hongtao } 12507e4f801SScott Wood #endif 12607e4f801SScott Wood 1279ac4dd30SZang Roy-r61911 #endif /* __POWERPC_FSL_PCI_H */ 12855c44991SRoy Zang #endif /* __KERNEL__ */ 129