xref: /openbmc/linux/arch/powerpc/sysdev/fsl_pci.h (revision b8f44ec2c05f9cfe1647173ac60c0cccb1118c91)
155c44991SRoy Zang /*
255c44991SRoy Zang  * MPC85xx/86xx PCI Express structure define
355c44991SRoy Zang  *
455c44991SRoy Zang  * Copyright 2007 Freescale Semiconductor, Inc
555c44991SRoy Zang  *
655c44991SRoy Zang  * This program is free software; you can redistribute  it and/or modify it
755c44991SRoy Zang  * under  the terms of  the GNU General  Public License as published by the
855c44991SRoy Zang  * Free Software Foundation;  either version 2 of the  License, or (at your
955c44991SRoy Zang  * option) any later version.
1055c44991SRoy Zang  *
1155c44991SRoy Zang  */
1255c44991SRoy Zang 
1355c44991SRoy Zang #ifdef __KERNEL__
149ac4dd30SZang Roy-r61911 #ifndef __POWERPC_FSL_PCI_H
159ac4dd30SZang Roy-r61911 #define __POWERPC_FSL_PCI_H
1655c44991SRoy Zang 
179ac4dd30SZang Roy-r61911 #define PCIE_LTSSM	0x0404		/* PCIE Link Training and Status */
189ac4dd30SZang Roy-r61911 #define PCIE_LTSSM_L0	0x16		/* L0 state */
1954c18193SKumar Gala #define PIWAR_EN		0x80000000	/* Enable */
2054c18193SKumar Gala #define PIWAR_PF		0x20000000	/* prefetch */
2154c18193SKumar Gala #define PIWAR_TGI_LOCAL		0x00f00000	/* target - local memory */
2254c18193SKumar Gala #define PIWAR_READ_SNOOP	0x00050000
2354c18193SKumar Gala #define PIWAR_WRITE_SNOOP	0x00005000
2455c44991SRoy Zang 
259ac4dd30SZang Roy-r61911 /* PCI/PCI Express outbound window reg */
269ac4dd30SZang Roy-r61911 struct pci_outbound_window_regs {
279ac4dd30SZang Roy-r61911 	__be32	potar;	/* 0x.0 - Outbound translation address register */
289ac4dd30SZang Roy-r61911 	__be32	potear;	/* 0x.4 - Outbound translation extended address register */
299ac4dd30SZang Roy-r61911 	__be32	powbar;	/* 0x.8 - Outbound window base address register */
309ac4dd30SZang Roy-r61911 	u8	res1[4];
319ac4dd30SZang Roy-r61911 	__be32	powar;	/* 0x.10 - Outbound window attributes register */
329ac4dd30SZang Roy-r61911 	u8	res2[12];
3355c44991SRoy Zang };
3455c44991SRoy Zang 
359ac4dd30SZang Roy-r61911 /* PCI/PCI Express inbound window reg */
369ac4dd30SZang Roy-r61911 struct pci_inbound_window_regs {
379ac4dd30SZang Roy-r61911 	__be32	pitar;	/* 0x.0 - Inbound translation address register */
389ac4dd30SZang Roy-r61911 	u8	res1[4];
399ac4dd30SZang Roy-r61911 	__be32	piwbar;	/* 0x.8 - Inbound window base address register */
409ac4dd30SZang Roy-r61911 	__be32	piwbear;	/* 0x.c - Inbound window base extended address register */
419ac4dd30SZang Roy-r61911 	__be32	piwar;	/* 0x.10 - Inbound window attributes register */
429ac4dd30SZang Roy-r61911 	u8	res2[12];
439ac4dd30SZang Roy-r61911 };
449ac4dd30SZang Roy-r61911 
459ac4dd30SZang Roy-r61911 /* PCI/PCI Express IO block registers for 85xx/86xx */
469ac4dd30SZang Roy-r61911 struct ccsr_pci {
479ac4dd30SZang Roy-r61911 	__be32	config_addr;		/* 0x.000 - PCI/PCIE Configuration Address Register */
489ac4dd30SZang Roy-r61911 	__be32	config_data;		/* 0x.004 - PCI/PCIE Configuration Data Register */
499ac4dd30SZang Roy-r61911 	__be32	int_ack;		/* 0x.008 - PCI Interrupt Acknowledge Register */
509ac4dd30SZang Roy-r61911 	__be32	pex_otb_cpl_tor;	/* 0x.00c - PCIE Outbound completion timeout register */
519ac4dd30SZang Roy-r61911 	__be32	pex_conf_tor;		/* 0x.010 - PCIE configuration timeout register */
529ac4dd30SZang Roy-r61911 	u8	res2[12];
539ac4dd30SZang Roy-r61911 	__be32	pex_pme_mes_dr;		/* 0x.020 - PCIE PME and message detect register */
549ac4dd30SZang Roy-r61911 	__be32	pex_pme_mes_disr;	/* 0x.024 - PCIE PME and message disable register */
559ac4dd30SZang Roy-r61911 	__be32	pex_pme_mes_ier;	/* 0x.028 - PCIE PME and message interrupt enable register */
569ac4dd30SZang Roy-r61911 	__be32	pex_pmcr;		/* 0x.02c - PCIE power management command register */
579ac4dd30SZang Roy-r61911 	u8	res3[3024];
589ac4dd30SZang Roy-r61911 
599ac4dd30SZang Roy-r61911 /* PCI/PCI Express outbound window 0-4
609ac4dd30SZang Roy-r61911  * Window 0 is the default window and is the only window enabled upon reset.
619ac4dd30SZang Roy-r61911  * The default outbound register set is used when a transaction misses
629ac4dd30SZang Roy-r61911  * in all of the other outbound windows.
639ac4dd30SZang Roy-r61911  */
649ac4dd30SZang Roy-r61911 	struct pci_outbound_window_regs pow[5];
659ac4dd30SZang Roy-r61911 
669ac4dd30SZang Roy-r61911 	u8	res14[256];
679ac4dd30SZang Roy-r61911 
689ac4dd30SZang Roy-r61911 /* PCI/PCI Express inbound window 3-1
699ac4dd30SZang Roy-r61911  * inbound window 1 supports only a 32-bit base address and does not
709ac4dd30SZang Roy-r61911  * define an inbound window base extended address register.
719ac4dd30SZang Roy-r61911  */
729ac4dd30SZang Roy-r61911 	struct pci_inbound_window_regs piw[3];
739ac4dd30SZang Roy-r61911 
749ac4dd30SZang Roy-r61911 	__be32	pex_err_dr;		/* 0x.e00 - PCI/PCIE error detect register */
759ac4dd30SZang Roy-r61911 	u8	res21[4];
769ac4dd30SZang Roy-r61911 	__be32	pex_err_en;		/* 0x.e08 - PCI/PCIE error interrupt enable register */
779ac4dd30SZang Roy-r61911 	u8	res22[4];
789ac4dd30SZang Roy-r61911 	__be32	pex_err_disr;		/* 0x.e10 - PCI/PCIE error disable register */
799ac4dd30SZang Roy-r61911 	u8	res23[12];
809ac4dd30SZang Roy-r61911 	__be32	pex_err_cap_stat;	/* 0x.e20 - PCI/PCIE error capture status register */
819ac4dd30SZang Roy-r61911 	u8	res24[4];
829ac4dd30SZang Roy-r61911 	__be32	pex_err_cap_r0;		/* 0x.e28 - PCIE error capture register 0 */
839ac4dd30SZang Roy-r61911 	__be32	pex_err_cap_r1;		/* 0x.e2c - PCIE error capture register 0 */
849ac4dd30SZang Roy-r61911 	__be32	pex_err_cap_r2;		/* 0x.e30 - PCIE error capture register 0 */
859ac4dd30SZang Roy-r61911 	__be32	pex_err_cap_r3;		/* 0x.e34 - PCIE error capture register 0 */
869ac4dd30SZang Roy-r61911 };
879ac4dd30SZang Roy-r61911 
889ac4dd30SZang Roy-r61911 extern int fsl_add_bridge(struct device_node *dev, int is_primary);
896c0a11c1SKumar Gala extern void fsl_pcibios_fixup_bus(struct pci_bus *bus);
9076fe1ffcSJohn Rigby extern int mpc83xx_add_bridge(struct device_node *dev);
91*b8f44ec2SKumar Gala u64 fsl_pci_immrbar_base(struct pci_controller *hose);
929ac4dd30SZang Roy-r61911 
939ac4dd30SZang Roy-r61911 #endif /* __POWERPC_FSL_PCI_H */
9455c44991SRoy Zang #endif /* __KERNEL__ */
95