xref: /openbmc/linux/arch/powerpc/sysdev/fsl_pci.h (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
12874c5fdSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */
255c44991SRoy Zang /*
355c44991SRoy Zang  * MPC85xx/86xx PCI Express structure define
455c44991SRoy Zang  *
5f4154e16SPrabhakar Kushwaha  * Copyright 2007,2011 Freescale Semiconductor, Inc
655c44991SRoy Zang  */
755c44991SRoy Zang 
855c44991SRoy Zang #ifdef __KERNEL__
99ac4dd30SZang Roy-r61911 #ifndef __POWERPC_FSL_PCI_H
109ac4dd30SZang Roy-r61911 #define __POWERPC_FSL_PCI_H
1155c44991SRoy Zang 
12c7417202SJia Hongtao struct platform_device;
13c7417202SJia Hongtao 
14695093e3SVarun Sethi 
15695093e3SVarun Sethi /* FSL PCI controller BRR1 register */
16695093e3SVarun Sethi #define PCI_FSL_BRR1      0xbf8
17695093e3SVarun Sethi #define PCI_FSL_BRR1_VER 0xffff
18695093e3SVarun Sethi 
199ac4dd30SZang Roy-r61911 #define PCIE_LTSSM	0x0404		/* PCIE Link Training and Status */
209ac4dd30SZang Roy-r61911 #define PCIE_LTSSM_L0	0x16		/* L0 state */
21*0c551abfSPali Rohár #define PCIE_FSL_CSR_CLASSCODE	0x474	/* FSL GPEX CSR */
226cc1b4e9SRoy Zang #define PCIE_IP_REV_2_2		0x02080202 /* PCIE IP block version Rev2.2 */
23cc6ea0ddSRoy ZANG #define PCIE_IP_REV_3_0		0x02080300 /* PCIE IP block version Rev3.0 */
2454c18193SKumar Gala #define PIWAR_EN		0x80000000	/* Enable */
2554c18193SKumar Gala #define PIWAR_PF		0x20000000	/* prefetch */
2654c18193SKumar Gala #define PIWAR_TGI_LOCAL		0x00f00000	/* target - local memory */
2754c18193SKumar Gala #define PIWAR_READ_SNOOP	0x00050000
2854c18193SKumar Gala #define PIWAR_WRITE_SNOOP	0x00005000
29f4154e16SPrabhakar Kushwaha #define PIWAR_SZ_MASK          0x0000003f
3055c44991SRoy Zang 
3148b16180SWang Dongsheng #define PEX_PMCR_PTOMR		0x1
3248b16180SWang Dongsheng #define PEX_PMCR_EXL2S		0x2
3348b16180SWang Dongsheng 
3448b16180SWang Dongsheng #define PME_DISR_EN_PTOD	0x00008000
3548b16180SWang Dongsheng #define PME_DISR_EN_ENL23D	0x00002000
3648b16180SWang Dongsheng #define PME_DISR_EN_EXL23D	0x00001000
3748b16180SWang Dongsheng 
389ac4dd30SZang Roy-r61911 /* PCI/PCI Express outbound window reg */
399ac4dd30SZang Roy-r61911 struct pci_outbound_window_regs {
409ac4dd30SZang Roy-r61911 	__be32	potar;	/* 0x.0 - Outbound translation address register */
419ac4dd30SZang Roy-r61911 	__be32	potear;	/* 0x.4 - Outbound translation extended address register */
429ac4dd30SZang Roy-r61911 	__be32	powbar;	/* 0x.8 - Outbound window base address register */
439ac4dd30SZang Roy-r61911 	u8	res1[4];
449ac4dd30SZang Roy-r61911 	__be32	powar;	/* 0x.10 - Outbound window attributes register */
459ac4dd30SZang Roy-r61911 	u8	res2[12];
4655c44991SRoy Zang };
4755c44991SRoy Zang 
489ac4dd30SZang Roy-r61911 /* PCI/PCI Express inbound window reg */
499ac4dd30SZang Roy-r61911 struct pci_inbound_window_regs {
509ac4dd30SZang Roy-r61911 	__be32	pitar;	/* 0x.0 - Inbound translation address register */
519ac4dd30SZang Roy-r61911 	u8	res1[4];
529ac4dd30SZang Roy-r61911 	__be32	piwbar;	/* 0x.8 - Inbound window base address register */
539ac4dd30SZang Roy-r61911 	__be32	piwbear;	/* 0x.c - Inbound window base extended address register */
549ac4dd30SZang Roy-r61911 	__be32	piwar;	/* 0x.10 - Inbound window attributes register */
559ac4dd30SZang Roy-r61911 	u8	res2[12];
569ac4dd30SZang Roy-r61911 };
579ac4dd30SZang Roy-r61911 
589ac4dd30SZang Roy-r61911 /* PCI/PCI Express IO block registers for 85xx/86xx */
599ac4dd30SZang Roy-r61911 struct ccsr_pci {
609ac4dd30SZang Roy-r61911 	__be32	config_addr;		/* 0x.000 - PCI/PCIE Configuration Address Register */
619ac4dd30SZang Roy-r61911 	__be32	config_data;		/* 0x.004 - PCI/PCIE Configuration Data Register */
629ac4dd30SZang Roy-r61911 	__be32	int_ack;		/* 0x.008 - PCI Interrupt Acknowledge Register */
639ac4dd30SZang Roy-r61911 	__be32	pex_otb_cpl_tor;	/* 0x.00c - PCIE Outbound completion timeout register */
649ac4dd30SZang Roy-r61911 	__be32	pex_conf_tor;		/* 0x.010 - PCIE configuration timeout register */
65f4154e16SPrabhakar Kushwaha 	__be32	pex_config;		/* 0x.014 - PCIE CONFIG Register */
66f4154e16SPrabhakar Kushwaha 	__be32	pex_int_status;		/* 0x.018 - PCIE interrupt status */
67f4154e16SPrabhakar Kushwaha 	u8	res2[4];
689ac4dd30SZang Roy-r61911 	__be32	pex_pme_mes_dr;		/* 0x.020 - PCIE PME and message detect register */
699ac4dd30SZang Roy-r61911 	__be32	pex_pme_mes_disr;	/* 0x.024 - PCIE PME and message disable register */
709ac4dd30SZang Roy-r61911 	__be32	pex_pme_mes_ier;	/* 0x.028 - PCIE PME and message interrupt enable register */
719ac4dd30SZang Roy-r61911 	__be32	pex_pmcr;		/* 0x.02c - PCIE power management command register */
726cc1b4e9SRoy Zang 	u8	res3[3016];
736cc1b4e9SRoy Zang 	__be32	block_rev1;	/* 0x.bf8 - PCIE Block Revision register 1 */
746cc1b4e9SRoy Zang 	__be32	block_rev2;	/* 0x.bfc - PCIE Block Revision register 2 */
759ac4dd30SZang Roy-r61911 
769ac4dd30SZang Roy-r61911 /* PCI/PCI Express outbound window 0-4
779ac4dd30SZang Roy-r61911  * Window 0 is the default window and is the only window enabled upon reset.
789ac4dd30SZang Roy-r61911  * The default outbound register set is used when a transaction misses
799ac4dd30SZang Roy-r61911  * in all of the other outbound windows.
809ac4dd30SZang Roy-r61911  */
819ac4dd30SZang Roy-r61911 	struct pci_outbound_window_regs pow[5];
82f4154e16SPrabhakar Kushwaha 	u8	res14[96];
83f4154e16SPrabhakar Kushwaha 	struct pci_inbound_window_regs	pmit;	/* 0xd00 - 0xd9c Inbound MSI */
84f4154e16SPrabhakar Kushwaha 	u8	res6[96];
85f4154e16SPrabhakar Kushwaha /* PCI/PCI Express inbound window 3-0
869ac4dd30SZang Roy-r61911  * inbound window 1 supports only a 32-bit base address and does not
879ac4dd30SZang Roy-r61911  * define an inbound window base extended address register.
889ac4dd30SZang Roy-r61911  */
89f4154e16SPrabhakar Kushwaha 	struct pci_inbound_window_regs piw[4];
909ac4dd30SZang Roy-r61911 
919ac4dd30SZang Roy-r61911 	__be32	pex_err_dr;		/* 0x.e00 - PCI/PCIE error detect register */
929ac4dd30SZang Roy-r61911 	u8	res21[4];
939ac4dd30SZang Roy-r61911 	__be32	pex_err_en;		/* 0x.e08 - PCI/PCIE error interrupt enable register */
949ac4dd30SZang Roy-r61911 	u8	res22[4];
959ac4dd30SZang Roy-r61911 	__be32	pex_err_disr;		/* 0x.e10 - PCI/PCIE error disable register */
969ac4dd30SZang Roy-r61911 	u8	res23[12];
979ac4dd30SZang Roy-r61911 	__be32	pex_err_cap_stat;	/* 0x.e20 - PCI/PCIE error capture status register */
989ac4dd30SZang Roy-r61911 	u8	res24[4];
999ac4dd30SZang Roy-r61911 	__be32	pex_err_cap_r0;		/* 0x.e28 - PCIE error capture register 0 */
1009ac4dd30SZang Roy-r61911 	__be32	pex_err_cap_r1;		/* 0x.e2c - PCIE error capture register 0 */
1019ac4dd30SZang Roy-r61911 	__be32	pex_err_cap_r2;		/* 0x.e30 - PCIE error capture register 0 */
1029ac4dd30SZang Roy-r61911 	__be32	pex_err_cap_r3;		/* 0x.e34 - PCIE error capture register 0 */
103cc6ea0ddSRoy ZANG 	u8	res_e38[200];
104cc6ea0ddSRoy ZANG 	__be32	pdb_stat;		/* 0x.f00 - PCIE Debug Status */
105cc6ea0ddSRoy ZANG 	u8	res_f04[16];
106cc6ea0ddSRoy ZANG 	__be32	pex_csr0;		/* 0x.f14 - PEX Control/Status register 0*/
107cc6ea0ddSRoy ZANG #define PEX_CSR0_LTSSM_MASK	0xFC
108cc6ea0ddSRoy ZANG #define PEX_CSR0_LTSSM_SHIFT	2
109cc6ea0ddSRoy ZANG #define PEX_CSR0_LTSSM_L0	0x11
110cc6ea0ddSRoy ZANG 	__be32	pex_csr1;		/* 0x.f18 - PEX Control/Status register 1*/
111cc6ea0ddSRoy ZANG 	u8	res_f1c[228];
112cc6ea0ddSRoy ZANG 
1139ac4dd30SZang Roy-r61911 };
1149ac4dd30SZang Roy-r61911 
1156c0a11c1SKumar Gala extern void fsl_pcibios_fixup_bus(struct pci_bus *bus);
11648b16180SWang Dongsheng extern void fsl_pcibios_fixup_phb(struct pci_controller *phb);
11776fe1ffcSJohn Rigby extern int mpc83xx_add_bridge(struct device_node *dev);
118b8f44ec2SKumar Gala u64 fsl_pci_immrbar_base(struct pci_controller *hose);
1199ac4dd30SZang Roy-r61911 
12007e4f801SScott Wood extern struct device_node *fsl_pci_primary;
12107e4f801SScott Wood 
122905e75c4SJia Hongtao #ifdef CONFIG_PCI
1236c552983SNick Child void __init fsl_pci_assign_primary(void);
12407e4f801SScott Wood #else
fsl_pci_assign_primary(void)125905e75c4SJia Hongtao static inline void fsl_pci_assign_primary(void) {}
126905e75c4SJia Hongtao #endif
127905e75c4SJia Hongtao 
1284e0e3435SHongtao Jia #ifdef CONFIG_FSL_PCI
1294e0e3435SHongtao Jia extern int fsl_pci_mcheck_exception(struct pt_regs *);
1304e0e3435SHongtao Jia #else
fsl_pci_mcheck_exception(struct pt_regs * regs)1314e0e3435SHongtao Jia static inline int fsl_pci_mcheck_exception(struct pt_regs *regs) {return 0; }
1324e0e3435SHongtao Jia #endif
1334e0e3435SHongtao Jia 
1349ac4dd30SZang Roy-r61911 #endif /* __POWERPC_FSL_PCI_H */
13555c44991SRoy Zang #endif /* __KERNEL__ */
136