1b886d83cSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
234e36c15SJason Jin /*
36820feadSScott Wood * Copyright (C) 2007-2011 Freescale Semiconductor, Inc.
434e36c15SJason Jin *
534e36c15SJason Jin * Author: Tony Li <tony.li@freescale.com>
634e36c15SJason Jin * Jason Jin <Jason.jin@freescale.com>
734e36c15SJason Jin *
834e36c15SJason Jin * The hwirq alloc and free code reuse from sysdev/mpic_msi.c
934e36c15SJason Jin */
1034e36c15SJason Jin #include <linux/irq.h>
1134e36c15SJason Jin #include <linux/msi.h>
1234e36c15SJason Jin #include <linux/pci.h>
135a0e3ad6STejun Heo #include <linux/slab.h>
14e6f6390aSChristophe Leroy #include <linux/of_address.h>
15e6f6390aSChristophe Leroy #include <linux/of_irq.h>
1634e36c15SJason Jin #include <linux/of_platform.h>
17543c043cSTudor Laurentiu #include <linux/interrupt.h>
18e6f6390aSChristophe Leroy #include <linux/irqdomain.h>
19de99f53dSTudor Laurentiu #include <linux/seq_file.h>
2034e36c15SJason Jin #include <sysdev/fsl_soc.h>
2134e36c15SJason Jin #include <asm/hw_irq.h>
2234e36c15SJason Jin #include <asm/ppc-pci.h>
2302adac60SLi Yang #include <asm/mpic.h>
24446bc1ffSTimur Tabi #include <asm/fsl_hcalls.h>
25446bc1ffSTimur Tabi
2634e36c15SJason Jin #include "fsl_msi.h"
27b8f44ec2SKumar Gala #include "fsl_pci.h"
2834e36c15SJason Jin
29f31dd944SMinghuan Lian #define MSIIR_OFFSET_MASK 0xfffff
30f31dd944SMinghuan Lian #define MSIIR_IBS_SHIFT 0
31f31dd944SMinghuan Lian #define MSIIR_SRS_SHIFT 5
32f31dd944SMinghuan Lian #define MSIIR1_IBS_SHIFT 4
33f31dd944SMinghuan Lian #define MSIIR1_SRS_SHIFT 0
34f31dd944SMinghuan Lian #define MSI_SRS_MASK 0xf
35f31dd944SMinghuan Lian #define MSI_IBS_MASK 0x1f
36f31dd944SMinghuan Lian
37f31dd944SMinghuan Lian #define msi_hwirq(msi, msir_index, intr_index) \
38f31dd944SMinghuan Lian ((msir_index) << (msi)->srs_shift | \
39f31dd944SMinghuan Lian ((intr_index) << (msi)->ibs_shift))
40f31dd944SMinghuan Lian
416cce76dcSKim Phillips static LIST_HEAD(msi_head);
42694a7a36SLi Yang
4334e36c15SJason Jin struct fsl_msi_feature {
4434e36c15SJason Jin u32 fsl_pic_ip;
452bcd1c0cSTimur Tabi u32 msiir_offset; /* Offset of MSIIR, relative to start of MSIR bank */
4634e36c15SJason Jin };
4734e36c15SJason Jin
4802adac60SLi Yang struct fsl_msi_cascade_data {
4902adac60SLi Yang struct fsl_msi *msi_data;
5002adac60SLi Yang int index;
5183495231STudor Laurentiu int virq;
5202adac60SLi Yang };
5334e36c15SJason Jin
fsl_msi_read(u32 __iomem * base,unsigned int reg)5434e36c15SJason Jin static inline u32 fsl_msi_read(u32 __iomem *base, unsigned int reg)
5534e36c15SJason Jin {
5634e36c15SJason Jin return in_be32(base + (reg >> 2));
5734e36c15SJason Jin }
5834e36c15SJason Jin
5934e36c15SJason Jin /*
6034e36c15SJason Jin * We do not need this actually. The MSIR register has been read once
6134e36c15SJason Jin * in the cascade interrupt. So, this MSI interrupt has been acked
6234e36c15SJason Jin */
fsl_msi_end_irq(struct irq_data * d)6337e16615SLennert Buytenhek static void fsl_msi_end_irq(struct irq_data *d)
6434e36c15SJason Jin {
6534e36c15SJason Jin }
6634e36c15SJason Jin
fsl_msi_print_chip(struct irq_data * irqd,struct seq_file * p)67de99f53dSTudor Laurentiu static void fsl_msi_print_chip(struct irq_data *irqd, struct seq_file *p)
68de99f53dSTudor Laurentiu {
69de99f53dSTudor Laurentiu struct fsl_msi *msi_data = irqd->domain->host_data;
70de99f53dSTudor Laurentiu irq_hw_number_t hwirq = irqd_to_hwirq(irqd);
71de99f53dSTudor Laurentiu int cascade_virq, srs;
72de99f53dSTudor Laurentiu
73de99f53dSTudor Laurentiu srs = (hwirq >> msi_data->srs_shift) & MSI_SRS_MASK;
74de99f53dSTudor Laurentiu cascade_virq = msi_data->cascade_array[srs]->virq;
75de99f53dSTudor Laurentiu
76de99f53dSTudor Laurentiu seq_printf(p, " fsl-msi-%d", cascade_virq);
77de99f53dSTudor Laurentiu }
78de99f53dSTudor Laurentiu
79de99f53dSTudor Laurentiu
8034e36c15SJason Jin static struct irq_chip fsl_msi_chip = {
81280510f1SThomas Gleixner .irq_mask = pci_msi_mask_irq,
82280510f1SThomas Gleixner .irq_unmask = pci_msi_unmask_irq,
8337e16615SLennert Buytenhek .irq_ack = fsl_msi_end_irq,
84de99f53dSTudor Laurentiu .irq_print_chip = fsl_msi_print_chip,
8534e36c15SJason Jin };
8634e36c15SJason Jin
fsl_msi_host_map(struct irq_domain * h,unsigned int virq,irq_hw_number_t hw)87bae1d8f1SGrant Likely static int fsl_msi_host_map(struct irq_domain *h, unsigned int virq,
8834e36c15SJason Jin irq_hw_number_t hw)
8934e36c15SJason Jin {
9080818813SLan Chunhe-B25806 struct fsl_msi *msi_data = h->host_data;
9134e36c15SJason Jin struct irq_chip *chip = &fsl_msi_chip;
9234e36c15SJason Jin
9398488db9SThomas Gleixner irq_set_status_flags(virq, IRQ_TYPE_EDGE_FALLING);
9434e36c15SJason Jin
95ec775d0eSThomas Gleixner irq_set_chip_data(virq, msi_data);
96ec775d0eSThomas Gleixner irq_set_chip_and_handler(virq, chip, handle_edge_irq);
9734e36c15SJason Jin
9834e36c15SJason Jin return 0;
9934e36c15SJason Jin }
10034e36c15SJason Jin
1019f70b8ebSGrant Likely static const struct irq_domain_ops fsl_msi_host_ops = {
10234e36c15SJason Jin .map = fsl_msi_host_map,
10334e36c15SJason Jin };
10434e36c15SJason Jin
fsl_msi_init_allocator(struct fsl_msi * msi_data)10534e36c15SJason Jin static int fsl_msi_init_allocator(struct fsl_msi *msi_data)
10634e36c15SJason Jin {
107f31dd944SMinghuan Lian int rc, hwirq;
10834e36c15SJason Jin
109f31dd944SMinghuan Lian rc = msi_bitmap_alloc(&msi_data->bitmap, NR_MSI_IRQS_MAX,
1105d4c9bc7SMarc Zyngier irq_domain_get_of_node(msi_data->irqhost));
11134e36c15SJason Jin if (rc)
11234e36c15SJason Jin return rc;
11334e36c15SJason Jin
114f31dd944SMinghuan Lian /*
115f31dd944SMinghuan Lian * Reserve all the hwirqs
116f31dd944SMinghuan Lian * The available hwirqs will be released in fsl_msi_setup_hwirq()
117f31dd944SMinghuan Lian */
118f31dd944SMinghuan Lian for (hwirq = 0; hwirq < NR_MSI_IRQS_MAX; hwirq++)
119f31dd944SMinghuan Lian msi_bitmap_reserve_hwirq(&msi_data->bitmap, hwirq);
1207e7ab367SMichael Ellerman
1217e7ab367SMichael Ellerman return 0;
12234e36c15SJason Jin }
12334e36c15SJason Jin
fsl_teardown_msi_irqs(struct pci_dev * pdev)12434e36c15SJason Jin static void fsl_teardown_msi_irqs(struct pci_dev *pdev)
12534e36c15SJason Jin {
12634e36c15SJason Jin struct msi_desc *entry;
12780818813SLan Chunhe-B25806 struct fsl_msi *msi_data;
128e297c939SPaul Mackerras irq_hw_number_t hwirq;
12934e36c15SJason Jin
130ab430e74SThomas Gleixner msi_for_each_desc(entry, &pdev->dev, MSI_DESC_ASSOCIATED) {
131e297c939SPaul Mackerras hwirq = virq_to_hw(entry->irq);
132d1921bcdSMilton Miller msi_data = irq_get_chip_data(entry->irq);
133ec775d0eSThomas Gleixner irq_set_msi_desc(entry->irq, NULL);
13434e36c15SJason Jin irq_dispose_mapping(entry->irq);
1354545c6a3SMarc Zyngier entry->irq = 0;
136e297c939SPaul Mackerras msi_bitmap_free_hwirqs(&msi_data->bitmap, hwirq, 1);
13734e36c15SJason Jin }
13834e36c15SJason Jin }
13934e36c15SJason Jin
fsl_compose_msi_msg(struct pci_dev * pdev,int hwirq,struct msi_msg * msg,struct fsl_msi * fsl_msi_data)14034e36c15SJason Jin static void fsl_compose_msi_msg(struct pci_dev *pdev, int hwirq,
14180818813SLan Chunhe-B25806 struct msi_msg *msg,
14280818813SLan Chunhe-B25806 struct fsl_msi *fsl_msi_data)
14334e36c15SJason Jin {
14480818813SLan Chunhe-B25806 struct fsl_msi *msi_data = fsl_msi_data;
1453da34aaeSKumar Gala struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1462bcd1c0cSTimur Tabi u64 address; /* Physical address of the MSIIR */
1472bcd1c0cSTimur Tabi int len;
1486cce76dcSKim Phillips const __be64 *reg;
14934e36c15SJason Jin
1502bcd1c0cSTimur Tabi /* If the msi-address-64 property exists, then use it */
1512bcd1c0cSTimur Tabi reg = of_get_property(hose->dn, "msi-address-64", &len);
1522bcd1c0cSTimur Tabi if (reg && (len == sizeof(u64)))
1532bcd1c0cSTimur Tabi address = be64_to_cpup(reg);
1542bcd1c0cSTimur Tabi else
1552bcd1c0cSTimur Tabi address = fsl_pci_immrbar_base(hose) + msi_data->msiir_offset;
1562bcd1c0cSTimur Tabi
1572bcd1c0cSTimur Tabi msg->address_lo = lower_32_bits(address);
1582bcd1c0cSTimur Tabi msg->address_hi = upper_32_bits(address);
1593da34aaeSKumar Gala
160ff015659SHongtao Jia /*
161ff015659SHongtao Jia * MPIC version 2.0 has erratum PIC1. It causes
162ff015659SHongtao Jia * that neither MSI nor MSI-X can work fine.
163ff015659SHongtao Jia * This is a workaround to allow MSI-X to function
164ff015659SHongtao Jia * properly. It only works for MSI-X, we prevent
165ff015659SHongtao Jia * MSI on buggy chips in fsl_setup_msi_irqs().
166ff015659SHongtao Jia */
167ff015659SHongtao Jia if (msi_data->feature & MSI_HW_ERRATA_ENDIAN)
168ff015659SHongtao Jia msg->data = __swab32(hwirq);
169ff015659SHongtao Jia else
17034e36c15SJason Jin msg->data = hwirq;
17134e36c15SJason Jin
172f31dd944SMinghuan Lian pr_debug("%s: allocated srs: %d, ibs: %d\n", __func__,
173f31dd944SMinghuan Lian (hwirq >> msi_data->srs_shift) & MSI_SRS_MASK,
174f31dd944SMinghuan Lian (hwirq >> msi_data->ibs_shift) & MSI_IBS_MASK);
17534e36c15SJason Jin }
17634e36c15SJason Jin
fsl_setup_msi_irqs(struct pci_dev * pdev,int nvec,int type)17734e36c15SJason Jin static int fsl_setup_msi_irqs(struct pci_dev *pdev, int nvec, int type)
17834e36c15SJason Jin {
179895d603fSTimur Tabi struct pci_controller *hose = pci_bus_to_host(pdev->bus);
180895d603fSTimur Tabi struct device_node *np;
181895d603fSTimur Tabi phandle phandle = 0;
182694a7a36SLi Yang int rc, hwirq = -ENOMEM;
18334e36c15SJason Jin unsigned int virq;
18434e36c15SJason Jin struct msi_desc *entry;
18534e36c15SJason Jin struct msi_msg msg;
18680818813SLan Chunhe-B25806 struct fsl_msi *msi_data;
18734e36c15SJason Jin
188ff015659SHongtao Jia if (type == PCI_CAP_ID_MSI) {
189ff015659SHongtao Jia /*
190ff015659SHongtao Jia * MPIC version 2.0 has erratum PIC1. For now MSI
191ff015659SHongtao Jia * could not work. So check to prevent MSI from
192ff015659SHongtao Jia * being used on the board with this erratum.
193ff015659SHongtao Jia */
194ff015659SHongtao Jia list_for_each_entry(msi_data, &msi_head, list)
195ff015659SHongtao Jia if (msi_data->feature & MSI_HW_ERRATA_ENDIAN)
196ff015659SHongtao Jia return -EINVAL;
197ff015659SHongtao Jia }
1986b2fd7efSAlexander Gordeev
199895d603fSTimur Tabi /*
200895d603fSTimur Tabi * If the PCI node has an fsl,msi property, then we need to use it
201895d603fSTimur Tabi * to find the specific MSI.
202895d603fSTimur Tabi */
203895d603fSTimur Tabi np = of_parse_phandle(hose->dn, "fsl,msi", 0);
204895d603fSTimur Tabi if (np) {
205446bc1ffSTimur Tabi if (of_device_is_compatible(np, "fsl,mpic-msi") ||
20667e35c3aSTudor Laurentiu of_device_is_compatible(np, "fsl,vmpic-msi") ||
20767e35c3aSTudor Laurentiu of_device_is_compatible(np, "fsl,vmpic-msi-v4.3"))
208895d603fSTimur Tabi phandle = np->phandle;
209895d603fSTimur Tabi else {
210446bc1ffSTimur Tabi dev_err(&pdev->dev,
211b7c670d6SRob Herring "node %pOF has an invalid fsl,msi phandle %u\n",
212b7c670d6SRob Herring hose->dn, np->phandle);
213def435c0SLiang He of_node_put(np);
214895d603fSTimur Tabi return -EINVAL;
215895d603fSTimur Tabi }
216def435c0SLiang He of_node_put(np);
217895d603fSTimur Tabi }
218895d603fSTimur Tabi
219ab430e74SThomas Gleixner msi_for_each_desc(entry, &pdev->dev, MSI_DESC_NOTASSOCIATED) {
220895d603fSTimur Tabi /*
221895d603fSTimur Tabi * Loop over all the MSI devices until we find one that has an
222895d603fSTimur Tabi * available interrupt.
223895d603fSTimur Tabi */
224694a7a36SLi Yang list_for_each_entry(msi_data, &msi_head, list) {
225895d603fSTimur Tabi /*
226895d603fSTimur Tabi * If the PCI node has an fsl,msi property, then we
227895d603fSTimur Tabi * restrict our search to the corresponding MSI node.
228895d603fSTimur Tabi * The simplest way is to skip over MSI nodes with the
229895d603fSTimur Tabi * wrong phandle. Under the Freescale hypervisor, this
230895d603fSTimur Tabi * has the additional benefit of skipping over MSI
231895d603fSTimur Tabi * nodes that are not mapped in the PAMU.
232895d603fSTimur Tabi */
233895d603fSTimur Tabi if (phandle && (phandle != msi_data->phandle))
234895d603fSTimur Tabi continue;
235895d603fSTimur Tabi
2367e7ab367SMichael Ellerman hwirq = msi_bitmap_alloc_hwirqs(&msi_data->bitmap, 1);
237694a7a36SLi Yang if (hwirq >= 0)
238694a7a36SLi Yang break;
239694a7a36SLi Yang }
240694a7a36SLi Yang
24134e36c15SJason Jin if (hwirq < 0) {
24234e36c15SJason Jin rc = hwirq;
243446bc1ffSTimur Tabi dev_err(&pdev->dev, "could not allocate MSI interrupt\n");
24434e36c15SJason Jin goto out_free;
24534e36c15SJason Jin }
24634e36c15SJason Jin
24734e36c15SJason Jin virq = irq_create_mapping(msi_data->irqhost, hwirq);
24834e36c15SJason Jin
249ef24ba70SMichael Ellerman if (!virq) {
250446bc1ffSTimur Tabi dev_err(&pdev->dev, "fail mapping hwirq %i\n", hwirq);
2517e7ab367SMichael Ellerman msi_bitmap_free_hwirqs(&msi_data->bitmap, hwirq, 1);
25234e36c15SJason Jin rc = -ENOSPC;
25334e36c15SJason Jin goto out_free;
25434e36c15SJason Jin }
255d1921bcdSMilton Miller /* chip_data is msi_data via host->hostdata in host->map() */
256ec775d0eSThomas Gleixner irq_set_msi_desc(virq, entry);
25734e36c15SJason Jin
25880818813SLan Chunhe-B25806 fsl_compose_msi_msg(pdev, hwirq, &msg, msi_data);
25983a18912SJiang Liu pci_write_msi_msg(virq, &msg);
26034e36c15SJason Jin }
26134e36c15SJason Jin return 0;
26234e36c15SJason Jin
26334e36c15SJason Jin out_free:
264694a7a36SLi Yang /* free by the caller of this function */
26534e36c15SJason Jin return rc;
26634e36c15SJason Jin }
26734e36c15SJason Jin
fsl_msi_cascade(int irq,void * data)268543c043cSTudor Laurentiu static irqreturn_t fsl_msi_cascade(int irq, void *data)
26934e36c15SJason Jin {
27002adac60SLi Yang struct fsl_msi *msi_data;
27134e36c15SJason Jin int msir_index = -1;
27234e36c15SJason Jin u32 msir_value = 0;
27334e36c15SJason Jin u32 intr_index;
27434e36c15SJason Jin u32 have_shift = 0;
275543c043cSTudor Laurentiu struct fsl_msi_cascade_data *cascade_data = data;
276543c043cSTudor Laurentiu irqreturn_t ret = IRQ_NONE;
27702adac60SLi Yang
27802adac60SLi Yang msi_data = cascade_data->msi_data;
27934e36c15SJason Jin
28002adac60SLi Yang msir_index = cascade_data->index;
28134e36c15SJason Jin
28280818813SLan Chunhe-B25806 switch (msi_data->feature & FSL_PIC_IP_MASK) {
28334e36c15SJason Jin case FSL_PIC_IP_MPIC:
28434e36c15SJason Jin msir_value = fsl_msi_read(msi_data->msi_regs,
28534e36c15SJason Jin msir_index * 0x10);
28634e36c15SJason Jin break;
28734e36c15SJason Jin case FSL_PIC_IP_IPIC:
28834e36c15SJason Jin msir_value = fsl_msi_read(msi_data->msi_regs, msir_index * 0x4);
28934e36c15SJason Jin break;
290305bcf26SScott Wood #ifdef CONFIG_EPAPR_PARAVIRT
291305bcf26SScott Wood case FSL_PIC_IP_VMPIC: {
292305bcf26SScott Wood unsigned int ret;
293446bc1ffSTimur Tabi ret = fh_vmpic_get_msir(virq_to_hw(irq), &msir_value);
294446bc1ffSTimur Tabi if (ret) {
295446bc1ffSTimur Tabi pr_err("fsl-msi: fh_vmpic_get_msir() failed for "
296446bc1ffSTimur Tabi "irq %u (ret=%u)\n", irq, ret);
297446bc1ffSTimur Tabi msir_value = 0;
298446bc1ffSTimur Tabi }
299446bc1ffSTimur Tabi break;
30034e36c15SJason Jin }
301305bcf26SScott Wood #endif
302305bcf26SScott Wood }
30334e36c15SJason Jin
30434e36c15SJason Jin while (msir_value) {
3052c899658SMarc Zyngier int err;
30634e36c15SJason Jin intr_index = ffs(msir_value) - 1;
30734e36c15SJason Jin
3082c899658SMarc Zyngier err = generic_handle_domain_irq(msi_data->irqhost,
309f31dd944SMinghuan Lian msi_hwirq(msi_data, msir_index,
310f31dd944SMinghuan Lian intr_index + have_shift));
3112c899658SMarc Zyngier if (!err)
312543c043cSTudor Laurentiu ret = IRQ_HANDLED;
3132c899658SMarc Zyngier
314692d1037SAnton Vorontsov have_shift += intr_index + 1;
315692d1037SAnton Vorontsov msir_value = msir_value >> (intr_index + 1);
31634e36c15SJason Jin }
31734e36c15SJason Jin
318543c043cSTudor Laurentiu return ret;
31934e36c15SJason Jin }
32034e36c15SJason Jin
fsl_of_msi_remove(struct platform_device * ofdev)321a454dc50SGrant Likely static int fsl_of_msi_remove(struct platform_device *ofdev)
32248059993SLi Yang {
3236c4c82e2SMilton Miller struct fsl_msi *msi = platform_get_drvdata(ofdev);
32448059993SLi Yang int virq, i;
32548059993SLi Yang
32648059993SLi Yang if (msi->list.prev != NULL)
32748059993SLi Yang list_del(&msi->list);
328f31dd944SMinghuan Lian for (i = 0; i < NR_MSI_REG_MAX; i++) {
32983495231STudor Laurentiu if (msi->cascade_array[i]) {
33083495231STudor Laurentiu virq = msi->cascade_array[i]->virq;
33183495231STudor Laurentiu
332ef24ba70SMichael Ellerman BUG_ON(!virq);
33383495231STudor Laurentiu
334543c043cSTudor Laurentiu free_irq(virq, msi->cascade_array[i]);
33583495231STudor Laurentiu kfree(msi->cascade_array[i]);
33648059993SLi Yang irq_dispose_mapping(virq);
33748059993SLi Yang }
33848059993SLi Yang }
33948059993SLi Yang if (msi->bitmap.bitmap)
34048059993SLi Yang msi_bitmap_free(&msi->bitmap);
341446bc1ffSTimur Tabi if ((msi->feature & FSL_PIC_IP_MASK) != FSL_PIC_IP_VMPIC)
34248059993SLi Yang iounmap(msi->msi_regs);
34348059993SLi Yang kfree(msi);
34448059993SLi Yang
34548059993SLi Yang return 0;
34648059993SLi Yang }
34748059993SLi Yang
34858631ad1SSebastian Andrzej Siewior static struct lock_class_key fsl_msi_irq_class;
34939c3fd58SAndrew Lunn static struct lock_class_key fsl_msi_irq_request_class;
35058631ad1SSebastian Andrzej Siewior
fsl_msi_setup_hwirq(struct fsl_msi * msi,struct platform_device * dev,int offset,int irq_index)351cad5cef6SGreg Kroah-Hartman static int fsl_msi_setup_hwirq(struct fsl_msi *msi, struct platform_device *dev,
3526820feadSScott Wood int offset, int irq_index)
3536820feadSScott Wood {
3546820feadSScott Wood struct fsl_msi_cascade_data *cascade_data = NULL;
355543c043cSTudor Laurentiu int virt_msir, i, ret;
3566820feadSScott Wood
3576820feadSScott Wood virt_msir = irq_of_parse_and_map(dev->dev.of_node, irq_index);
358ef24ba70SMichael Ellerman if (!virt_msir) {
3596820feadSScott Wood dev_err(&dev->dev, "%s: Cannot translate IRQ index %d\n",
3606820feadSScott Wood __func__, irq_index);
3616820feadSScott Wood return 0;
3626820feadSScott Wood }
3636820feadSScott Wood
3646820feadSScott Wood cascade_data = kzalloc(sizeof(struct fsl_msi_cascade_data), GFP_KERNEL);
3656820feadSScott Wood if (!cascade_data) {
3666820feadSScott Wood dev_err(&dev->dev, "No memory for MSI cascade data\n");
3676820feadSScott Wood return -ENOMEM;
3686820feadSScott Wood }
36939c3fd58SAndrew Lunn irq_set_lockdep_class(virt_msir, &fsl_msi_irq_class,
37039c3fd58SAndrew Lunn &fsl_msi_irq_request_class);
37122285118STimur Tabi cascade_data->index = offset;
3726820feadSScott Wood cascade_data->msi_data = msi;
37383495231STudor Laurentiu cascade_data->virq = virt_msir;
37483495231STudor Laurentiu msi->cascade_array[irq_index] = cascade_data;
375543c043cSTudor Laurentiu
376d7ce4377SKevin Hao ret = request_irq(virt_msir, fsl_msi_cascade, IRQF_NO_THREAD,
377543c043cSTudor Laurentiu "fsl-msi-cascade", cascade_data);
378543c043cSTudor Laurentiu if (ret) {
379543c043cSTudor Laurentiu dev_err(&dev->dev, "failed to request_irq(%d), ret = %d\n",
380543c043cSTudor Laurentiu virt_msir, ret);
381543c043cSTudor Laurentiu return ret;
382543c043cSTudor Laurentiu }
3836820feadSScott Wood
384f31dd944SMinghuan Lian /* Release the hwirqs corresponding to this MSI register */
385f31dd944SMinghuan Lian for (i = 0; i < IRQS_PER_MSI_REG; i++)
386f31dd944SMinghuan Lian msi_bitmap_free_hwirqs(&msi->bitmap,
387f31dd944SMinghuan Lian msi_hwirq(msi, offset, i), 1);
388f31dd944SMinghuan Lian
3896820feadSScott Wood return 0;
3906820feadSScott Wood }
3916820feadSScott Wood
392b1608d69SGrant Likely static const struct of_device_id fsl_of_msi_ids[];
fsl_of_msi_probe(struct platform_device * dev)393cad5cef6SGreg Kroah-Hartman static int fsl_of_msi_probe(struct platform_device *dev)
39434e36c15SJason Jin {
395b1608d69SGrant Likely const struct of_device_id *match;
39634e36c15SJason Jin struct fsl_msi *msi;
397f31dd944SMinghuan Lian struct resource res, msiir;
3986820feadSScott Wood int err, i, j, irq_index, count;
39934e36c15SJason Jin const u32 *p;
400f318f1d7SUwe Kleine-König const struct fsl_msi_feature *features;
401061ca4adSLi Yang int len;
402061ca4adSLi Yang u32 offset;
40300e25397SDaniel Axtens struct pci_controller *phb;
40434e36c15SJason Jin
405b1608d69SGrant Likely match = of_match_device(fsl_of_msi_ids, &dev->dev);
406b1608d69SGrant Likely if (!match)
40700006124SGrant Likely return -EINVAL;
408b1608d69SGrant Likely features = match->data;
40900006124SGrant Likely
41034e36c15SJason Jin printk(KERN_DEBUG "Setting up Freescale MSI support\n");
41134e36c15SJason Jin
41234e36c15SJason Jin msi = kzalloc(sizeof(struct fsl_msi), GFP_KERNEL);
41334e36c15SJason Jin if (!msi) {
41434e36c15SJason Jin dev_err(&dev->dev, "No memory for MSI structure\n");
41548059993SLi Yang return -ENOMEM;
41634e36c15SJason Jin }
4176c4c82e2SMilton Miller platform_set_drvdata(dev, msi);
41834e36c15SJason Jin
419a8db8cf0SGrant Likely msi->irqhost = irq_domain_add_linear(dev->dev.of_node,
420f31dd944SMinghuan Lian NR_MSI_IRQS_MAX, &fsl_msi_host_ops, msi);
421611cd90cSMichael Ellerman
42234e36c15SJason Jin if (msi->irqhost == NULL) {
42334e36c15SJason Jin dev_err(&dev->dev, "No memory for MSI irqhost\n");
42434e36c15SJason Jin err = -ENOMEM;
42534e36c15SJason Jin goto error_out;
42634e36c15SJason Jin }
42734e36c15SJason Jin
428446bc1ffSTimur Tabi /*
429446bc1ffSTimur Tabi * Under the Freescale hypervisor, the msi nodes don't have a 'reg'
430446bc1ffSTimur Tabi * property. Instead, we use hypercalls to access the MSI.
431446bc1ffSTimur Tabi */
432446bc1ffSTimur Tabi if ((features->fsl_pic_ip & FSL_PIC_IP_MASK) != FSL_PIC_IP_VMPIC) {
43361c7a080SGrant Likely err = of_address_to_resource(dev->dev.of_node, 0, &res);
43434e36c15SJason Jin if (err) {
435b7c670d6SRob Herring dev_err(&dev->dev, "invalid resource for node %pOF\n",
436b7c670d6SRob Herring dev->dev.of_node);
43734e36c15SJason Jin goto error_out;
43834e36c15SJason Jin }
43934e36c15SJason Jin
44028f65c11SJoe Perches msi->msi_regs = ioremap(res.start, resource_size(&res));
44134e36c15SJason Jin if (!msi->msi_regs) {
442b53804c7SLiu Shuo err = -ENOMEM;
443b7c670d6SRob Herring dev_err(&dev->dev, "could not map node %pOF\n",
444b7c670d6SRob Herring dev->dev.of_node);
44534e36c15SJason Jin goto error_out;
44634e36c15SJason Jin }
447446bc1ffSTimur Tabi msi->msiir_offset =
448446bc1ffSTimur Tabi features->msiir_offset + (res.start & 0xfffff);
449f31dd944SMinghuan Lian
450f31dd944SMinghuan Lian /*
451f31dd944SMinghuan Lian * First read the MSIIR/MSIIR1 offset from dts
452f31dd944SMinghuan Lian * On failure use the hardcode MSIIR offset
453f31dd944SMinghuan Lian */
454f31dd944SMinghuan Lian if (of_address_to_resource(dev->dev.of_node, 1, &msiir))
455f31dd944SMinghuan Lian msi->msiir_offset = features->msiir_offset +
456f31dd944SMinghuan Lian (res.start & MSIIR_OFFSET_MASK);
457f31dd944SMinghuan Lian else
458f31dd944SMinghuan Lian msi->msiir_offset = msiir.start & MSIIR_OFFSET_MASK;
459446bc1ffSTimur Tabi }
46034e36c15SJason Jin
461692d1037SAnton Vorontsov msi->feature = features->fsl_pic_ip;
46234e36c15SJason Jin
463ff015659SHongtao Jia /* For erratum PIC1 on MPIC version 2.0*/
464ff015659SHongtao Jia if ((features->fsl_pic_ip & FSL_PIC_IP_MASK) == FSL_PIC_IP_MPIC
465ff015659SHongtao Jia && (fsl_mpic_primary_get_version() == 0x0200))
466ff015659SHongtao Jia msi->feature |= MSI_HW_ERRATA_ENDIAN;
467ff015659SHongtao Jia
468895d603fSTimur Tabi /*
469895d603fSTimur Tabi * Remember the phandle, so that we can match with any PCI nodes
470895d603fSTimur Tabi * that have an "fsl,msi" property.
471895d603fSTimur Tabi */
472895d603fSTimur Tabi msi->phandle = dev->dev.of_node->phandle;
473895d603fSTimur Tabi
474f8dc6eb7SWei Yongjun err = fsl_msi_init_allocator(msi);
475f8dc6eb7SWei Yongjun if (err) {
47634e36c15SJason Jin dev_err(&dev->dev, "Error allocating MSI bitmap\n");
47734e36c15SJason Jin goto error_out;
47834e36c15SJason Jin }
47934e36c15SJason Jin
4806820feadSScott Wood p = of_get_property(dev->dev.of_node, "msi-available-ranges", &len);
481f31dd944SMinghuan Lian
48267e35c3aSTudor Laurentiu if (of_device_is_compatible(dev->dev.of_node, "fsl,mpic-msi-v4.3") ||
48367e35c3aSTudor Laurentiu of_device_is_compatible(dev->dev.of_node, "fsl,vmpic-msi-v4.3")) {
484f31dd944SMinghuan Lian msi->srs_shift = MSIIR1_SRS_SHIFT;
485f31dd944SMinghuan Lian msi->ibs_shift = MSIIR1_IBS_SHIFT;
486f31dd944SMinghuan Lian if (p)
487f31dd944SMinghuan Lian dev_warn(&dev->dev, "%s: dose not support msi-available-ranges property\n",
488f31dd944SMinghuan Lian __func__);
489f31dd944SMinghuan Lian
490f31dd944SMinghuan Lian for (irq_index = 0; irq_index < NR_MSI_REG_MSIIR1;
491f31dd944SMinghuan Lian irq_index++) {
492f31dd944SMinghuan Lian err = fsl_msi_setup_hwirq(msi, dev,
493f31dd944SMinghuan Lian irq_index, irq_index);
494f31dd944SMinghuan Lian if (err)
495f31dd944SMinghuan Lian goto error_out;
496f31dd944SMinghuan Lian }
497f31dd944SMinghuan Lian } else {
498f31dd944SMinghuan Lian static const u32 all_avail[] =
499f31dd944SMinghuan Lian { 0, NR_MSI_REG_MSIIR * IRQS_PER_MSI_REG };
500f31dd944SMinghuan Lian
501f31dd944SMinghuan Lian msi->srs_shift = MSIIR_SRS_SHIFT;
502f31dd944SMinghuan Lian msi->ibs_shift = MSIIR_IBS_SHIFT;
503f31dd944SMinghuan Lian
5046820feadSScott Wood if (p && len % (2 * sizeof(u32)) != 0) {
5056820feadSScott Wood dev_err(&dev->dev, "%s: Malformed msi-available-ranges property\n",
5066820feadSScott Wood __func__);
50734e36c15SJason Jin err = -EINVAL;
50834e36c15SJason Jin goto error_out;
50934e36c15SJason Jin }
51034e36c15SJason Jin
51122285118STimur Tabi if (!p) {
5126820feadSScott Wood p = all_avail;
51322285118STimur Tabi len = sizeof(all_avail);
51422285118STimur Tabi }
5156820feadSScott Wood
5166820feadSScott Wood for (irq_index = 0, i = 0; i < len / (2 * sizeof(u32)); i++) {
5176820feadSScott Wood if (p[i * 2] % IRQS_PER_MSI_REG ||
5186820feadSScott Wood p[i * 2 + 1] % IRQS_PER_MSI_REG) {
519b7c670d6SRob Herring pr_warn("%s: %pOF: msi available range of %u at %u is not IRQ-aligned\n",
520b7c670d6SRob Herring __func__, dev->dev.of_node,
5216820feadSScott Wood p[i * 2 + 1], p[i * 2]);
5226820feadSScott Wood err = -EINVAL;
52302adac60SLi Yang goto error_out;
52402adac60SLi Yang }
5256820feadSScott Wood
5266820feadSScott Wood offset = p[i * 2] / IRQS_PER_MSI_REG;
5276820feadSScott Wood count = p[i * 2 + 1] / IRQS_PER_MSI_REG;
5286820feadSScott Wood
5296820feadSScott Wood for (j = 0; j < count; j++, irq_index++) {
530f31dd944SMinghuan Lian err = fsl_msi_setup_hwirq(msi, dev, offset + j,
531f31dd944SMinghuan Lian irq_index);
5326820feadSScott Wood if (err)
5336820feadSScott Wood goto error_out;
53434e36c15SJason Jin }
53534e36c15SJason Jin }
536f31dd944SMinghuan Lian }
53734e36c15SJason Jin
538694a7a36SLi Yang list_add_tail(&msi->list, &msi_head);
53934e36c15SJason Jin
54000e25397SDaniel Axtens /*
54100e25397SDaniel Axtens * Apply the MSI ops to all the controllers.
54200e25397SDaniel Axtens * It doesn't hurt to reassign the same ops,
54300e25397SDaniel Axtens * but bail out if we find another MSI driver.
54400e25397SDaniel Axtens */
54500e25397SDaniel Axtens list_for_each_entry(phb, &hose_list, list_node) {
54600e25397SDaniel Axtens if (!phb->controller_ops.setup_msi_irqs) {
54700e25397SDaniel Axtens phb->controller_ops.setup_msi_irqs = fsl_setup_msi_irqs;
54800e25397SDaniel Axtens phb->controller_ops.teardown_msi_irqs = fsl_teardown_msi_irqs;
54900e25397SDaniel Axtens } else if (phb->controller_ops.setup_msi_irqs != fsl_setup_msi_irqs) {
55080818813SLan Chunhe-B25806 dev_err(&dev->dev, "Different MSI driver already installed!\n");
55180818813SLan Chunhe-B25806 err = -ENODEV;
55280818813SLan Chunhe-B25806 goto error_out;
55380818813SLan Chunhe-B25806 }
55400e25397SDaniel Axtens }
55534e36c15SJason Jin return 0;
55634e36c15SJason Jin error_out:
55748059993SLi Yang fsl_of_msi_remove(dev);
55834e36c15SJason Jin return err;
55934e36c15SJason Jin }
56034e36c15SJason Jin
56134e36c15SJason Jin static const struct fsl_msi_feature mpic_msi_feature = {
56234e36c15SJason Jin .fsl_pic_ip = FSL_PIC_IP_MPIC,
56334e36c15SJason Jin .msiir_offset = 0x140,
56434e36c15SJason Jin };
56534e36c15SJason Jin
56634e36c15SJason Jin static const struct fsl_msi_feature ipic_msi_feature = {
56734e36c15SJason Jin .fsl_pic_ip = FSL_PIC_IP_IPIC,
56834e36c15SJason Jin .msiir_offset = 0x38,
56934e36c15SJason Jin };
57034e36c15SJason Jin
571*f0b4617dSArnd Bergmann #ifdef CONFIG_EPAPR_PARAVIRT
572446bc1ffSTimur Tabi static const struct fsl_msi_feature vmpic_msi_feature = {
573446bc1ffSTimur Tabi .fsl_pic_ip = FSL_PIC_IP_VMPIC,
574446bc1ffSTimur Tabi .msiir_offset = 0,
575446bc1ffSTimur Tabi };
576*f0b4617dSArnd Bergmann #endif
577446bc1ffSTimur Tabi
57834e36c15SJason Jin static const struct of_device_id fsl_of_msi_ids[] = {
57934e36c15SJason Jin {
58034e36c15SJason Jin .compatible = "fsl,mpic-msi",
581a99cc82bSArnd Bergmann .data = &mpic_msi_feature,
58234e36c15SJason Jin },
58334e36c15SJason Jin {
584f31dd944SMinghuan Lian .compatible = "fsl,mpic-msi-v4.3",
585f31dd944SMinghuan Lian .data = &mpic_msi_feature,
586f31dd944SMinghuan Lian },
587f31dd944SMinghuan Lian {
58834e36c15SJason Jin .compatible = "fsl,ipic-msi",
589a99cc82bSArnd Bergmann .data = &ipic_msi_feature,
59034e36c15SJason Jin },
591305bcf26SScott Wood #ifdef CONFIG_EPAPR_PARAVIRT
592446bc1ffSTimur Tabi {
593446bc1ffSTimur Tabi .compatible = "fsl,vmpic-msi",
594a99cc82bSArnd Bergmann .data = &vmpic_msi_feature,
595446bc1ffSTimur Tabi },
59667e35c3aSTudor Laurentiu {
59767e35c3aSTudor Laurentiu .compatible = "fsl,vmpic-msi-v4.3",
59867e35c3aSTudor Laurentiu .data = &vmpic_msi_feature,
59967e35c3aSTudor Laurentiu },
600305bcf26SScott Wood #endif
60134e36c15SJason Jin {}
60234e36c15SJason Jin };
60334e36c15SJason Jin
60400006124SGrant Likely static struct platform_driver fsl_of_msi_driver = {
6054018294bSGrant Likely .driver = {
60634e36c15SJason Jin .name = "fsl-msi",
6074018294bSGrant Likely .of_match_table = fsl_of_msi_ids,
6084018294bSGrant Likely },
60934e36c15SJason Jin .probe = fsl_of_msi_probe,
61048059993SLi Yang .remove = fsl_of_msi_remove,
61134e36c15SJason Jin };
61234e36c15SJason Jin
fsl_of_msi_init(void)61334e36c15SJason Jin static __init int fsl_of_msi_init(void)
61434e36c15SJason Jin {
61500006124SGrant Likely return platform_driver_register(&fsl_of_msi_driver);
61634e36c15SJason Jin }
61734e36c15SJason Jin
61834e36c15SJason Jin subsys_initcall(fsl_of_msi_init);
619