12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
230f59336SKumar Gala /*
330f59336SKumar Gala * misc setup functions for MPC83xx
430f59336SKumar Gala *
530f59336SKumar Gala * Maintainer: Kumar Gala <galak@kernel.crashing.org>
630f59336SKumar Gala */
730f59336SKumar Gala
830f59336SKumar Gala #include <linux/stddef.h>
930f59336SKumar Gala #include <linux/kernel.h>
10d4fb5ebdSDmitry Eremin-Solenikov #include <linux/of_platform.h>
11bede480dSDmitry Eremin-Solenikov #include <linux/pci.h>
1230f59336SKumar Gala
130deae39cSChristophe Leroy #include <asm/debug.h>
1430f59336SKumar Gala #include <asm/io.h>
1530f59336SKumar Gala #include <asm/hw_irq.h>
16d4fb5ebdSDmitry Eremin-Solenikov #include <asm/ipic.h>
1730f59336SKumar Gala #include <sysdev/fsl_soc.h>
18bede480dSDmitry Eremin-Solenikov #include <sysdev/fsl_pci.h>
1930f59336SKumar Gala
206b7c095aSChristophe Leroy #include <mm/mmu_decl.h>
216b7c095aSChristophe Leroy
2230f59336SKumar Gala #include "mpc83xx.h"
2330f59336SKumar Gala
24c75f902bSKumar Gala static __be32 __iomem *restart_reg_base;
25c75f902bSKumar Gala
mpc83xx_restart_init(void)26c75f902bSKumar Gala static int __init mpc83xx_restart_init(void)
27c75f902bSKumar Gala {
28c75f902bSKumar Gala /* map reset restart_reg_baseister space */
29c75f902bSKumar Gala restart_reg_base = ioremap(get_immrbase() + 0x900, 0xff);
30c75f902bSKumar Gala
31c75f902bSKumar Gala return 0;
32c75f902bSKumar Gala }
33c75f902bSKumar Gala
34c75f902bSKumar Gala arch_initcall(mpc83xx_restart_init);
35c75f902bSKumar Gala
mpc83xx_restart(char * cmd)3695ec77c0SDaniel Axtens void __noreturn mpc83xx_restart(char *cmd)
3730f59336SKumar Gala {
3830f59336SKumar Gala #define RST_OFFSET 0x00000900
3930f59336SKumar Gala #define RST_PROT_REG 0x00000018
4030f59336SKumar Gala #define RST_CTRL_REG 0x0000001c
4130f59336SKumar Gala
4230f59336SKumar Gala local_irq_disable();
4330f59336SKumar Gala
44c75f902bSKumar Gala if (restart_reg_base) {
4530f59336SKumar Gala /* enable software reset "RSTE" */
46c75f902bSKumar Gala out_be32(restart_reg_base + (RST_PROT_REG >> 2), 0x52535445);
4730f59336SKumar Gala
4830f59336SKumar Gala /* set software hard reset */
49c75f902bSKumar Gala out_be32(restart_reg_base + (RST_CTRL_REG >> 2), 0x2);
50c75f902bSKumar Gala } else {
51c75f902bSKumar Gala printk (KERN_EMERG "Error: Restart registers not mapped, spinning!\n");
52c75f902bSKumar Gala }
53c75f902bSKumar Gala
5430f59336SKumar Gala for (;;) ;
5530f59336SKumar Gala }
5630f59336SKumar Gala
mpc83xx_time_init(void)5730f59336SKumar Gala long __init mpc83xx_time_init(void)
5830f59336SKumar Gala {
5930f59336SKumar Gala #define SPCR_OFFSET 0x00000110
6030f59336SKumar Gala #define SPCR_TBEN 0x00400000
6130f59336SKumar Gala __be32 __iomem *spcr = ioremap(get_immrbase() + SPCR_OFFSET, 4);
6230f59336SKumar Gala __be32 tmp;
6330f59336SKumar Gala
6430f59336SKumar Gala tmp = in_be32(spcr);
6530f59336SKumar Gala out_be32(spcr, tmp | SPCR_TBEN);
6630f59336SKumar Gala
6730f59336SKumar Gala iounmap(spcr);
6830f59336SKumar Gala
6930f59336SKumar Gala return 0;
7030f59336SKumar Gala }
71d4fb5ebdSDmitry Eremin-Solenikov
mpc83xx_ipic_init_IRQ(void)72d4fb5ebdSDmitry Eremin-Solenikov void __init mpc83xx_ipic_init_IRQ(void)
73d4fb5ebdSDmitry Eremin-Solenikov {
74d4fb5ebdSDmitry Eremin-Solenikov struct device_node *np;
75d4fb5ebdSDmitry Eremin-Solenikov
76d4fb5ebdSDmitry Eremin-Solenikov /* looking for fsl,pq2pro-pic which is asl compatible with fsl,ipic */
77d4fb5ebdSDmitry Eremin-Solenikov np = of_find_compatible_node(NULL, NULL, "fsl,ipic");
78d4fb5ebdSDmitry Eremin-Solenikov if (!np)
79d4fb5ebdSDmitry Eremin-Solenikov np = of_find_node_by_type(NULL, "ipic");
80d4fb5ebdSDmitry Eremin-Solenikov if (!np)
81d4fb5ebdSDmitry Eremin-Solenikov return;
82d4fb5ebdSDmitry Eremin-Solenikov
83d4fb5ebdSDmitry Eremin-Solenikov ipic_init(np, 0);
84d4fb5ebdSDmitry Eremin-Solenikov
85d4fb5ebdSDmitry Eremin-Solenikov of_node_put(np);
86d4fb5ebdSDmitry Eremin-Solenikov
87d4fb5ebdSDmitry Eremin-Solenikov /* Initialize the default interrupt mapping priorities,
88d4fb5ebdSDmitry Eremin-Solenikov * in case the boot rom changed something on us.
89d4fb5ebdSDmitry Eremin-Solenikov */
90d4fb5ebdSDmitry Eremin-Solenikov ipic_set_default_priority();
91d4fb5ebdSDmitry Eremin-Solenikov }
92d4fb5ebdSDmitry Eremin-Solenikov
93ce6d73c9SUwe Kleine-König static const struct of_device_id of_bus_ids[] __initconst = {
947669d58cSDmitry Eremin-Solenikov { .type = "soc", },
957669d58cSDmitry Eremin-Solenikov { .compatible = "soc", },
967669d58cSDmitry Eremin-Solenikov { .compatible = "simple-bus" },
977669d58cSDmitry Eremin-Solenikov { .compatible = "gianfar" },
987669d58cSDmitry Eremin-Solenikov { .compatible = "gpio-leds", },
997669d58cSDmitry Eremin-Solenikov { .type = "qe", },
1007669d58cSDmitry Eremin-Solenikov { .compatible = "fsl,qe", },
1017669d58cSDmitry Eremin-Solenikov {},
1027669d58cSDmitry Eremin-Solenikov };
1037669d58cSDmitry Eremin-Solenikov
mpc83xx_declare_of_platform_devices(void)1047669d58cSDmitry Eremin-Solenikov int __init mpc83xx_declare_of_platform_devices(void)
1057669d58cSDmitry Eremin-Solenikov {
1067669d58cSDmitry Eremin-Solenikov of_platform_bus_probe(NULL, of_bus_ids, NULL);
1077669d58cSDmitry Eremin-Solenikov return 0;
1087669d58cSDmitry Eremin-Solenikov }
109bede480dSDmitry Eremin-Solenikov
110bede480dSDmitry Eremin-Solenikov #ifdef CONFIG_PCI
mpc83xx_setup_pci(void)111bede480dSDmitry Eremin-Solenikov void __init mpc83xx_setup_pci(void)
112bede480dSDmitry Eremin-Solenikov {
113bede480dSDmitry Eremin-Solenikov struct device_node *np;
114bede480dSDmitry Eremin-Solenikov
115bede480dSDmitry Eremin-Solenikov for_each_compatible_node(np, "pci", "fsl,mpc8349-pci")
116bede480dSDmitry Eremin-Solenikov mpc83xx_add_bridge(np);
117bede480dSDmitry Eremin-Solenikov for_each_compatible_node(np, "pci", "fsl,mpc8314-pcie")
118bede480dSDmitry Eremin-Solenikov mpc83xx_add_bridge(np);
119bede480dSDmitry Eremin-Solenikov }
120bede480dSDmitry Eremin-Solenikov #endif
121fff69fd0SKevin Hao
mpc83xx_setup_arch(void)122fff69fd0SKevin Hao void __init mpc83xx_setup_arch(void)
123fff69fd0SKevin Hao {
1246b7c095aSChristophe Leroy phys_addr_t immrbase = get_immrbase();
1256b7c095aSChristophe Leroy int immrsize = IS_ALIGNED(immrbase, SZ_2M) ? SZ_2M : SZ_1M;
1266b7c095aSChristophe Leroy unsigned long va = fix_to_virt(FIX_IMMR_BASE);
1276b7c095aSChristophe Leroy
128*1ce84497SChristophe Leroy if (ppc_md.progress)
129*1ce84497SChristophe Leroy ppc_md.progress("mpc83xx_setup_arch()", 0);
130*1ce84497SChristophe Leroy
1316b7c095aSChristophe Leroy setbat(-1, va, immrbase, immrsize, PAGE_KERNEL_NCG);
1326b7c095aSChristophe Leroy update_bats();
1336b7c095aSChristophe Leroy }
1340deae39cSChristophe Leroy
machine_check_83xx(struct pt_regs * regs)1350deae39cSChristophe Leroy int machine_check_83xx(struct pt_regs *regs)
1360deae39cSChristophe Leroy {
1370deae39cSChristophe Leroy u32 mask = 1 << (31 - IPIC_MCP_WDT);
1380deae39cSChristophe Leroy
1390deae39cSChristophe Leroy if (!(regs->msr & SRR1_MCE_MCP) || !(ipic_get_mcp_status() & mask))
1400deae39cSChristophe Leroy return machine_check_generic(regs);
1410deae39cSChristophe Leroy ipic_clear_mcp_status(mask);
1420deae39cSChristophe Leroy
1430deae39cSChristophe Leroy if (debugger_fault_handler(regs))
1440deae39cSChristophe Leroy return 1;
1450deae39cSChristophe Leroy
1460deae39cSChristophe Leroy die("Watchdog NMI Reset", regs, 0);
1470deae39cSChristophe Leroy
1480deae39cSChristophe Leroy return 1;
1490deae39cSChristophe Leroy }
150