xref: /openbmc/linux/arch/powerpc/platforms/44x/fsp2.h (revision 552c69b36ebd966186573b9c7a286b390935cce1)
1*494d82ceSIvan Mikhaylov #ifndef _ASM_POWERPC_FSP_DCR_H_
2*494d82ceSIvan Mikhaylov #define _ASM_POWERPC_FSP_DCR_H_
3*494d82ceSIvan Mikhaylov #ifdef __KERNEL__
4*494d82ceSIvan Mikhaylov #include <asm/dcr.h>
5*494d82ceSIvan Mikhaylov 
6*494d82ceSIvan Mikhaylov #define DCRN_CMU_ADDR		0x00C	/* Chip management unic addr */
7*494d82ceSIvan Mikhaylov #define DCRN_CMU_DATA		0x00D	/* Chip management unic data */
8*494d82ceSIvan Mikhaylov 
9*494d82ceSIvan Mikhaylov /* PLB4 Arbiter */
10*494d82ceSIvan Mikhaylov #define DCRN_PLB4_PCBI		0x010	/* PLB Crossbar ID/Rev Register */
11*494d82ceSIvan Mikhaylov #define DCRN_PLB4_P0ACR		0x011	/* PLB0 Arbiter Control Register */
12*494d82ceSIvan Mikhaylov #define DCRN_PLB4_P0ESRL	0x012	/* PLB0 Error Status Register Low */
13*494d82ceSIvan Mikhaylov #define DCRN_PLB4_P0ESRH	0x013	/* PLB0 Error Status Register High */
14*494d82ceSIvan Mikhaylov #define DCRN_PLB4_P0EARL	0x014	/* PLB0 Error Address Register Low */
15*494d82ceSIvan Mikhaylov #define DCRN_PLB4_P0EARH	0x015	/* PLB0 Error Address Register High */
16*494d82ceSIvan Mikhaylov #define DCRN_PLB4_P0ESRLS	0x016	/* PLB0 Error Status Register Low Set*/
17*494d82ceSIvan Mikhaylov #define DCRN_PLB4_P0ESRHS	0x017	/* PLB0 Error Status Register High */
18*494d82ceSIvan Mikhaylov #define DCRN_PLB4_PCBC		0x018	/* PLB Crossbar Control Register */
19*494d82ceSIvan Mikhaylov #define DCRN_PLB4_P1ACR		0x019	/* PLB1 Arbiter Control Register */
20*494d82ceSIvan Mikhaylov #define DCRN_PLB4_P1ESRL	0x01A	/* PLB1 Error Status Register Low */
21*494d82ceSIvan Mikhaylov #define DCRN_PLB4_P1ESRH	0x01B	/* PLB1 Error Status Register High */
22*494d82ceSIvan Mikhaylov #define DCRN_PLB4_P1EARL	0x01C	/* PLB1 Error Address Register Low */
23*494d82ceSIvan Mikhaylov #define DCRN_PLB4_P1EARH	0x01D	/* PLB1 Error Address Register High */
24*494d82ceSIvan Mikhaylov #define DCRN_PLB4_P1ESRLS	0x01E	/* PLB1 Error Status Register Low Set*/
25*494d82ceSIvan Mikhaylov #define DCRN_PLB4_P1ESRHS	0x01F	/*PLB1 Error Status Register High Set*/
26*494d82ceSIvan Mikhaylov 
27*494d82ceSIvan Mikhaylov /* PLB4/OPB bridge 0, 1, 2, 3 */
28*494d82ceSIvan Mikhaylov #define DCRN_PLB4OPB0_BASE	0x020
29*494d82ceSIvan Mikhaylov #define DCRN_PLB4OPB1_BASE	0x030
30*494d82ceSIvan Mikhaylov #define DCRN_PLB4OPB2_BASE	0x040
31*494d82ceSIvan Mikhaylov #define DCRN_PLB4OPB3_BASE	0x050
32*494d82ceSIvan Mikhaylov 
33*494d82ceSIvan Mikhaylov #define PLB4OPB_GESR0		0x0	/* Error status 0: Master Dev 0-3 */
34*494d82ceSIvan Mikhaylov #define PLB4OPB_GEAR		0x2	/* Error Address Register */
35*494d82ceSIvan Mikhaylov #define PLB4OPB_GEARU		0x3	/* Error Upper Address Register */
36*494d82ceSIvan Mikhaylov #define PLB4OPB_GESR1		0x4	/* Error Status 1: Master Dev 4-7 */
37*494d82ceSIvan Mikhaylov #define PLB4OPB_GESR2		0xC	/* Error Status 2: Master Dev 8-11 */
38*494d82ceSIvan Mikhaylov 
39*494d82ceSIvan Mikhaylov /* PLB4-to-AHB Bridge */
40*494d82ceSIvan Mikhaylov #define DCRN_PLB4AHB_BASE	0x400
41*494d82ceSIvan Mikhaylov #define DCRN_PLB4AHB_SEUAR	(DCRN_PLB4AHB_BASE + 1)
42*494d82ceSIvan Mikhaylov #define DCRN_PLB4AHB_SELAR	(DCRN_PLB4AHB_BASE + 2)
43*494d82ceSIvan Mikhaylov #define DCRN_PLB4AHB_ESR	(DCRN_PLB4AHB_BASE + 3)
44*494d82ceSIvan Mikhaylov #define DCRN_AHBPLB4_ESR	(DCRN_PLB4AHB_BASE + 8)
45*494d82ceSIvan Mikhaylov #define DCRN_AHBPLB4_EAR	(DCRN_PLB4AHB_BASE + 9)
46*494d82ceSIvan Mikhaylov 
47*494d82ceSIvan Mikhaylov /* PLB6 Controller */
48*494d82ceSIvan Mikhaylov #define DCRN_PLB6_BASE		0x11111300
49*494d82ceSIvan Mikhaylov #define DCRN_PLB6_CR0		(DCRN_PLB6_BASE)
50*494d82ceSIvan Mikhaylov #define DCRN_PLB6_ERR		(DCRN_PLB6_BASE + 0x0B)
51*494d82ceSIvan Mikhaylov #define DCRN_PLB6_HD		(DCRN_PLB6_BASE + 0x0E)
52*494d82ceSIvan Mikhaylov #define DCRN_PLB6_SHD		(DCRN_PLB6_BASE + 0x10)
53*494d82ceSIvan Mikhaylov 
54*494d82ceSIvan Mikhaylov /* PLB4-to-PLB6 Bridge */
55*494d82ceSIvan Mikhaylov #define DCRN_PLB4PLB6_BASE	0x11111320
56*494d82ceSIvan Mikhaylov #define DCRN_PLB4PLB6_ESR	(DCRN_PLB4PLB6_BASE + 1)
57*494d82ceSIvan Mikhaylov #define DCRN_PLB4PLB6_EARH	(DCRN_PLB4PLB6_BASE + 3)
58*494d82ceSIvan Mikhaylov #define DCRN_PLB4PLB6_EARL	(DCRN_PLB4PLB6_BASE + 4)
59*494d82ceSIvan Mikhaylov 
60*494d82ceSIvan Mikhaylov /* PLB6-to-PLB4 Bridge */
61*494d82ceSIvan Mikhaylov #define DCRN_PLB6PLB4_BASE	0x11111350
62*494d82ceSIvan Mikhaylov #define DCRN_PLB6PLB4_ESR	(DCRN_PLB6PLB4_BASE + 1)
63*494d82ceSIvan Mikhaylov #define DCRN_PLB6PLB4_EARH	(DCRN_PLB6PLB4_BASE + 3)
64*494d82ceSIvan Mikhaylov #define DCRN_PLB6PLB4_EARL	(DCRN_PLB6PLB4_BASE + 4)
65*494d82ceSIvan Mikhaylov 
66*494d82ceSIvan Mikhaylov /* PLB6-to-MCIF Bridge */
67*494d82ceSIvan Mikhaylov #define DCRN_PLB6MCIF_BASE	0x11111380
68*494d82ceSIvan Mikhaylov #define DCRN_PLB6MCIF_BESR0	(DCRN_PLB6MCIF_BASE + 0)
69*494d82ceSIvan Mikhaylov #define DCRN_PLB6MCIF_BESR1	(DCRN_PLB6MCIF_BASE + 1)
70*494d82ceSIvan Mikhaylov #define DCRN_PLB6MCIF_BEARL	(DCRN_PLB6MCIF_BASE + 2)
71*494d82ceSIvan Mikhaylov #define DCRN_PLB6MCIF_BEARH	(DCRN_PLB6MCIF_BASE + 3)
72*494d82ceSIvan Mikhaylov 
73*494d82ceSIvan Mikhaylov /* Configuration Logic Registers */
74*494d82ceSIvan Mikhaylov #define DCRN_CONF_BASE		0x11111400
75*494d82ceSIvan Mikhaylov #define DCRN_CONF_FIR_RWC	(DCRN_CONF_BASE + 0x3A)
76*494d82ceSIvan Mikhaylov #define DCRN_CONF_EIR_RS	(DCRN_CONF_BASE + 0x3E)
77*494d82ceSIvan Mikhaylov #define DCRN_CONF_RPERR0	(DCRN_CONF_BASE + 0x4D)
78*494d82ceSIvan Mikhaylov #define DCRN_CONF_RPERR1	(DCRN_CONF_BASE + 0x4E)
79*494d82ceSIvan Mikhaylov 
80*494d82ceSIvan Mikhaylov #define DCRN_L2CDCRAI		0x11111100
81*494d82ceSIvan Mikhaylov #define DCRN_L2CDCRDI		0x11111104
82*494d82ceSIvan Mikhaylov /* L2 indirect addresses */
83*494d82ceSIvan Mikhaylov #define L2MCK		0x120
84*494d82ceSIvan Mikhaylov #define L2MCKEN		0x130
85*494d82ceSIvan Mikhaylov #define L2INT		0x150
86*494d82ceSIvan Mikhaylov #define L2INTEN		0x160
87*494d82ceSIvan Mikhaylov #define L2LOG0		0x180
88*494d82ceSIvan Mikhaylov #define L2LOG1		0x184
89*494d82ceSIvan Mikhaylov #define L2LOG2		0x188
90*494d82ceSIvan Mikhaylov #define L2LOG3		0x18C
91*494d82ceSIvan Mikhaylov #define L2LOG4		0x190
92*494d82ceSIvan Mikhaylov #define L2LOG5		0x194
93*494d82ceSIvan Mikhaylov #define L2PLBSTAT0	0x300
94*494d82ceSIvan Mikhaylov #define L2PLBSTAT1	0x304
95*494d82ceSIvan Mikhaylov #define L2PLBMCKEN0	0x330
96*494d82ceSIvan Mikhaylov #define L2PLBMCKEN1	0x334
97*494d82ceSIvan Mikhaylov #define L2PLBINTEN0	0x360
98*494d82ceSIvan Mikhaylov #define L2PLBINTEN1	0x364
99*494d82ceSIvan Mikhaylov #define L2ARRSTAT0	0x500
100*494d82ceSIvan Mikhaylov #define L2ARRSTAT1	0x504
101*494d82ceSIvan Mikhaylov #define L2ARRSTAT2	0x508
102*494d82ceSIvan Mikhaylov #define L2ARRMCKEN0	0x530
103*494d82ceSIvan Mikhaylov #define L2ARRMCKEN1	0x534
104*494d82ceSIvan Mikhaylov #define L2ARRMCKEN2	0x538
105*494d82ceSIvan Mikhaylov #define L2ARRINTEN0	0x560
106*494d82ceSIvan Mikhaylov #define L2ARRINTEN1	0x564
107*494d82ceSIvan Mikhaylov #define L2ARRINTEN2	0x568
108*494d82ceSIvan Mikhaylov #define L2CPUSTAT	0x700
109*494d82ceSIvan Mikhaylov #define L2CPUMCKEN	0x730
110*494d82ceSIvan Mikhaylov #define L2CPUINTEN	0x760
111*494d82ceSIvan Mikhaylov #define L2RACSTAT0	0x900
112*494d82ceSIvan Mikhaylov #define L2RACMCKEN0	0x930
113*494d82ceSIvan Mikhaylov #define L2RACINTEN0	0x960
114*494d82ceSIvan Mikhaylov #define L2WACSTAT0	0xD00
115*494d82ceSIvan Mikhaylov #define L2WACSTAT1	0xD04
116*494d82ceSIvan Mikhaylov #define L2WACSTAT2	0xD08
117*494d82ceSIvan Mikhaylov #define L2WACMCKEN0	0xD30
118*494d82ceSIvan Mikhaylov #define L2WACMCKEN1	0xD34
119*494d82ceSIvan Mikhaylov #define L2WACMCKEN2	0xD38
120*494d82ceSIvan Mikhaylov #define L2WACINTEN0	0xD60
121*494d82ceSIvan Mikhaylov #define L2WACINTEN1	0xD64
122*494d82ceSIvan Mikhaylov #define L2WACINTEN2	0xD68
123*494d82ceSIvan Mikhaylov #define L2WDFSTAT	0xF00
124*494d82ceSIvan Mikhaylov #define L2WDFMCKEN	0xF30
125*494d82ceSIvan Mikhaylov #define L2WDFINTEN	0xF60
126*494d82ceSIvan Mikhaylov 
127*494d82ceSIvan Mikhaylov /* DDR3/4 Memory Controller */
128*494d82ceSIvan Mikhaylov #define DCRN_DDR34_BASE			0x11120000
129*494d82ceSIvan Mikhaylov #define DCRN_DDR34_MCSTAT		0x10
130*494d82ceSIvan Mikhaylov #define DCRN_DDR34_MCOPT1		0x20
131*494d82ceSIvan Mikhaylov #define DCRN_DDR34_MCOPT2		0x21
132*494d82ceSIvan Mikhaylov #define DCRN_DDR34_PHYSTAT		0x32
133*494d82ceSIvan Mikhaylov #define DCRN_DDR34_CFGR0		0x40
134*494d82ceSIvan Mikhaylov #define DCRN_DDR34_CFGR1		0x41
135*494d82ceSIvan Mikhaylov #define DCRN_DDR34_CFGR2		0x42
136*494d82ceSIvan Mikhaylov #define DCRN_DDR34_CFGR3		0x43
137*494d82ceSIvan Mikhaylov #define DCRN_DDR34_SCRUB_CNTL		0xAA
138*494d82ceSIvan Mikhaylov #define DCRN_DDR34_SCRUB_INT		0xAB
139*494d82ceSIvan Mikhaylov #define DCRN_DDR34_SCRUB_START_ADDR	0xB0
140*494d82ceSIvan Mikhaylov #define DCRN_DDR34_SCRUB_END_ADDR	0xD0
141*494d82ceSIvan Mikhaylov #define DCRN_DDR34_ECCERR_ADDR_PORT0	0xE0
142*494d82ceSIvan Mikhaylov #define DCRN_DDR34_ECCERR_ADDR_PORT1	0xE1
143*494d82ceSIvan Mikhaylov #define DCRN_DDR34_ECCERR_ADDR_PORT2	0xE2
144*494d82ceSIvan Mikhaylov #define DCRN_DDR34_ECCERR_ADDR_PORT3	0xE3
145*494d82ceSIvan Mikhaylov #define DCRN_DDR34_ECCERR_COUNT_PORT0	0xE4
146*494d82ceSIvan Mikhaylov #define DCRN_DDR34_ECCERR_COUNT_PORT1	0xE5
147*494d82ceSIvan Mikhaylov #define DCRN_DDR34_ECCERR_COUNT_PORT2	0xE6
148*494d82ceSIvan Mikhaylov #define DCRN_DDR34_ECCERR_COUNT_PORT3	0xE7
149*494d82ceSIvan Mikhaylov #define DCRN_DDR34_ECCERR_PORT0		0xF0
150*494d82ceSIvan Mikhaylov #define DCRN_DDR34_ECCERR_PORT1		0xF2
151*494d82ceSIvan Mikhaylov #define DCRN_DDR34_ECCERR_PORT2		0xF4
152*494d82ceSIvan Mikhaylov #define DCRN_DDR34_ECCERR_PORT3		0xF6
153*494d82ceSIvan Mikhaylov #define DCRN_DDR34_ECC_CHECK_PORT0	0xF8
154*494d82ceSIvan Mikhaylov #define DCRN_DDR34_ECC_CHECK_PORT1	0xF9
155*494d82ceSIvan Mikhaylov #define DCRN_DDR34_ECC_CHECK_PORT2	0xF9
156*494d82ceSIvan Mikhaylov #define DCRN_DDR34_ECC_CHECK_PORT3	0xFB
157*494d82ceSIvan Mikhaylov 
158*494d82ceSIvan Mikhaylov #define DDR34_SCRUB_CNTL_STOP		0x00000000
159*494d82ceSIvan Mikhaylov #define DDR34_SCRUB_CNTL_SCRUB		0x80000000
160*494d82ceSIvan Mikhaylov #define DDR34_SCRUB_CNTL_UE_STOP	0x20000000
161*494d82ceSIvan Mikhaylov #define DDR34_SCRUB_CNTL_CE_STOP	0x10000000
162*494d82ceSIvan Mikhaylov #define DDR34_SCRUB_CNTL_RANK_EN	0x00008000
163*494d82ceSIvan Mikhaylov 
164*494d82ceSIvan Mikhaylov /* PLB-Attached DDR3/4 Core Wrapper */
165*494d82ceSIvan Mikhaylov #define DCRN_CW_BASE			0x11111800
166*494d82ceSIvan Mikhaylov #define DCRN_CW_MCER0			0x00
167*494d82ceSIvan Mikhaylov #define DCRN_CW_MCER1			0x01
168*494d82ceSIvan Mikhaylov #define DCRN_CW_MCER_AND0		0x02
169*494d82ceSIvan Mikhaylov #define DCRN_CW_MCER_AND1		0x03
170*494d82ceSIvan Mikhaylov #define DCRN_CW_MCER_OR0		0x04
171*494d82ceSIvan Mikhaylov #define DCRN_CW_MCER_OR1		0x05
172*494d82ceSIvan Mikhaylov #define DCRN_CW_MCER_MASK0		0x06
173*494d82ceSIvan Mikhaylov #define DCRN_CW_MCER_MASK1		0x07
174*494d82ceSIvan Mikhaylov #define DCRN_CW_MCER_MASK_AND0		0x08
175*494d82ceSIvan Mikhaylov #define DCRN_CW_MCER_MASK_AND1		0x09
176*494d82ceSIvan Mikhaylov #define DCRN_CW_MCER_MASK_OR0		0x0A
177*494d82ceSIvan Mikhaylov #define DCRN_CW_MCER_MASK_OR1		0x0B
178*494d82ceSIvan Mikhaylov #define DCRN_CW_MCER_ACTION0		0x0C
179*494d82ceSIvan Mikhaylov #define DCRN_CW_MCER_ACTION1		0x0D
180*494d82ceSIvan Mikhaylov #define DCRN_CW_MCER_WOF0		0x0E
181*494d82ceSIvan Mikhaylov #define DCRN_CW_MCER_WOF1		0x0F
182*494d82ceSIvan Mikhaylov #define DCRN_CW_LFIR			0x10
183*494d82ceSIvan Mikhaylov #define DCRN_CW_LFIR_AND		0x11
184*494d82ceSIvan Mikhaylov #define DCRN_CW_LFIR_OR			0x12
185*494d82ceSIvan Mikhaylov #define DCRN_CW_LFIR_MASK		0x13
186*494d82ceSIvan Mikhaylov #define DCRN_CW_LFIR_MASK_AND		0x14
187*494d82ceSIvan Mikhaylov #define DCRN_CW_LFIR_MASK_OR		0x15
188*494d82ceSIvan Mikhaylov 
189*494d82ceSIvan Mikhaylov #define CW_MCER0_MEM_CE			0x00020000
190*494d82ceSIvan Mikhaylov /* CMU addresses */
191*494d82ceSIvan Mikhaylov #define CMUN_CRCS		0x00 /* Chip Reset Control/Status */
192*494d82ceSIvan Mikhaylov #define CMUN_CONFFIR0		0x20 /* Config Reg Parity FIR 0 */
193*494d82ceSIvan Mikhaylov #define CMUN_CONFFIR1		0x21 /* Config Reg Parity FIR 1 */
194*494d82ceSIvan Mikhaylov #define CMUN_CONFFIR2		0x22 /* Config Reg Parity FIR 2 */
195*494d82ceSIvan Mikhaylov #define CMUN_CONFFIR3		0x23 /* Config Reg Parity FIR 3 */
196*494d82ceSIvan Mikhaylov #define CMUN_URCR3_RS		0x24 /* Unit Reset Control Reg 3 Set */
197*494d82ceSIvan Mikhaylov #define CMUN_URCR3_C		0x25 /* Unit Reset Control Reg 3 Clear */
198*494d82ceSIvan Mikhaylov #define CMUN_URCR3_P		0x26 /* Unit Reset Control Reg 3 Pulse */
199*494d82ceSIvan Mikhaylov #define CMUN_PW0		0x2C /* Pulse Width Register */
200*494d82ceSIvan Mikhaylov #define CMUN_URCR0_P		0x2D /* Unit Reset Control Reg 0 Pulse */
201*494d82ceSIvan Mikhaylov #define CMUN_URCR1_P		0x2E /* Unit Reset Control Reg 1 Pulse */
202*494d82ceSIvan Mikhaylov #define CMUN_URCR2_P		0x2F /* Unit Reset Control Reg 2 Pulse */
203*494d82ceSIvan Mikhaylov #define CMUN_CLS_RW		0x30 /* Code Load Status (Read/Write) */
204*494d82ceSIvan Mikhaylov #define CMUN_CLS_S		0x31 /* Code Load Status (Set) */
205*494d82ceSIvan Mikhaylov #define CMUN_CLS_C		0x32 /* Code Load Status (Clear */
206*494d82ceSIvan Mikhaylov #define CMUN_URCR2_RS		0x33 /* Unit Reset Control Reg 2 Set */
207*494d82ceSIvan Mikhaylov #define CMUN_URCR2_C		0x34 /* Unit Reset Control Reg 2 Clear */
208*494d82ceSIvan Mikhaylov #define CMUN_CLKEN0		0x35 /* Clock Enable 0 */
209*494d82ceSIvan Mikhaylov #define CMUN_CLKEN1		0x36 /* Clock Enable 1 */
210*494d82ceSIvan Mikhaylov #define CMUN_PCD0		0x37 /* PSI clock divider 0 */
211*494d82ceSIvan Mikhaylov #define CMUN_PCD1		0x38 /* PSI clock divider 1 */
212*494d82ceSIvan Mikhaylov #define CMUN_TMR0		0x39 /* Reset Timer */
213*494d82ceSIvan Mikhaylov #define CMUN_TVS0		0x3A /* TV Sense Reg 0 */
214*494d82ceSIvan Mikhaylov #define CMUN_TVS1		0x3B /* TV Sense Reg 1 */
215*494d82ceSIvan Mikhaylov #define CMUN_MCCR		0x3C /* DRAM Configuration Reg */
216*494d82ceSIvan Mikhaylov #define CMUN_FIR0		0x3D /* Fault Isolation Reg 0 */
217*494d82ceSIvan Mikhaylov #define CMUN_FMR0		0x3E /* FIR Mask Reg 0 */
218*494d82ceSIvan Mikhaylov #define CMUN_ETDRB		0x3F /* ETDR Backdoor */
219*494d82ceSIvan Mikhaylov 
220*494d82ceSIvan Mikhaylov /* CRCS bit fields */
221*494d82ceSIvan Mikhaylov #define CRCS_STAT_MASK		0xF0000000
222*494d82ceSIvan Mikhaylov #define CRCS_STAT_POR		0x10000000
223*494d82ceSIvan Mikhaylov #define CRCS_STAT_PHR		0x20000000
224*494d82ceSIvan Mikhaylov #define CRCS_STAT_PCIE		0x30000000
225*494d82ceSIvan Mikhaylov #define CRCS_STAT_CRCS_SYS	0x40000000
226*494d82ceSIvan Mikhaylov #define CRCS_STAT_DBCR_SYS	0x50000000
227*494d82ceSIvan Mikhaylov #define CRCS_STAT_HOST_SYS	0x60000000
228*494d82ceSIvan Mikhaylov #define CRCS_STAT_CHIP_RST_B	0x70000000
229*494d82ceSIvan Mikhaylov #define CRCS_STAT_CRCS_CHIP	0x80000000
230*494d82ceSIvan Mikhaylov #define CRCS_STAT_DBCR_CHIP	0x90000000
231*494d82ceSIvan Mikhaylov #define CRCS_STAT_HOST_CHIP	0xA0000000
232*494d82ceSIvan Mikhaylov #define CRCS_STAT_PSI_CHIP	0xB0000000
233*494d82ceSIvan Mikhaylov #define CRCS_STAT_CRCS_CORE	0xC0000000
234*494d82ceSIvan Mikhaylov #define CRCS_STAT_DBCR_CORE	0xD0000000
235*494d82ceSIvan Mikhaylov #define CRCS_STAT_HOST_CORE	0xE0000000
236*494d82ceSIvan Mikhaylov #define CRCS_STAT_PCIE_HOT	0xF0000000
237*494d82ceSIvan Mikhaylov #define CRCS_STAT_SELF_CORE	0x40000000
238*494d82ceSIvan Mikhaylov #define CRCS_STAT_SELF_CHIP	0x50000000
239*494d82ceSIvan Mikhaylov #define CRCS_WATCHE		0x08000000
240*494d82ceSIvan Mikhaylov #define CRCS_CORE		0x04000000 /* Reset PPC440 core */
241*494d82ceSIvan Mikhaylov #define CRCS_CHIP		0x02000000 /* Chip Reset */
242*494d82ceSIvan Mikhaylov #define CRCS_SYS		0x01000000 /* System Reset */
243*494d82ceSIvan Mikhaylov #define CRCS_WRCR		0x00800000 /* Watchdog reset on core reset */
244*494d82ceSIvan Mikhaylov #define CRCS_EXTCR		0x00080000 /* CHIP_RST_B triggers chip reset */
245*494d82ceSIvan Mikhaylov #define CRCS_PLOCK		0x00000002 /* PLL Locked */
246*494d82ceSIvan Mikhaylov 
247*494d82ceSIvan Mikhaylov #define mtcmu(reg, data)		\
248*494d82ceSIvan Mikhaylov do {					\
249*494d82ceSIvan Mikhaylov 	mtdcr(DCRN_CMU_ADDR, reg);	\
250*494d82ceSIvan Mikhaylov 	mtdcr(DCRN_CMU_DATA, data);	\
251*494d82ceSIvan Mikhaylov } while (0)
252*494d82ceSIvan Mikhaylov 
253*494d82ceSIvan Mikhaylov #define mfcmu(reg)\
254*494d82ceSIvan Mikhaylov 	({u32 data;			\
255*494d82ceSIvan Mikhaylov 	mtdcr(DCRN_CMU_ADDR, reg);	\
256*494d82ceSIvan Mikhaylov 	data = mfdcr(DCRN_CMU_DATA);	\
257*494d82ceSIvan Mikhaylov 	data; })
258*494d82ceSIvan Mikhaylov 
259*494d82ceSIvan Mikhaylov #define mtl2(reg, data)			\
260*494d82ceSIvan Mikhaylov do {					\
261*494d82ceSIvan Mikhaylov 	mtdcr(DCRN_L2CDCRAI, reg);	\
262*494d82ceSIvan Mikhaylov 	mtdcr(DCRN_L2CDCRDI, data);	\
263*494d82ceSIvan Mikhaylov } while (0)
264*494d82ceSIvan Mikhaylov 
265*494d82ceSIvan Mikhaylov #define mfl2(reg)			\
266*494d82ceSIvan Mikhaylov 	({u32 data;			\
267*494d82ceSIvan Mikhaylov 	mtdcr(DCRN_L2CDCRAI, reg);	\
268*494d82ceSIvan Mikhaylov 	data = mfdcr(DCRN_L2CDCRDI);	\
269*494d82ceSIvan Mikhaylov 	data; })
270*494d82ceSIvan Mikhaylov 
271*494d82ceSIvan Mikhaylov #endif /* __KERNEL__ */
272*494d82ceSIvan Mikhaylov #endif /* _ASM_POWERPC_FSP2_DCR_H_ */
273