12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2f2699491SMichael Ellerman /*
3f2699491SMichael Ellerman * Performance counter support for POWER6 processors.
4f2699491SMichael Ellerman *
5f2699491SMichael Ellerman * Copyright 2008-2009 Paul Mackerras, IBM Corporation.
6f2699491SMichael Ellerman */
7f2699491SMichael Ellerman #include <linux/kernel.h>
8f2699491SMichael Ellerman #include <linux/perf_event.h>
9f2699491SMichael Ellerman #include <linux/string.h>
10f2699491SMichael Ellerman #include <asm/reg.h>
11f2699491SMichael Ellerman #include <asm/cputable.h>
12f2699491SMichael Ellerman
13d10ebe79SMichael Ellerman #include "internal.h"
14d10ebe79SMichael Ellerman
15f2699491SMichael Ellerman /*
16f2699491SMichael Ellerman * Bits in event code for POWER6
17f2699491SMichael Ellerman */
18f2699491SMichael Ellerman #define PM_PMC_SH 20 /* PMC number (1-based) for direct events */
19f2699491SMichael Ellerman #define PM_PMC_MSK 0x7
20f2699491SMichael Ellerman #define PM_PMC_MSKS (PM_PMC_MSK << PM_PMC_SH)
21f2699491SMichael Ellerman #define PM_UNIT_SH 16 /* Unit event comes (TTMxSEL encoding) */
22f2699491SMichael Ellerman #define PM_UNIT_MSK 0xf
23f2699491SMichael Ellerman #define PM_UNIT_MSKS (PM_UNIT_MSK << PM_UNIT_SH)
24f2699491SMichael Ellerman #define PM_LLAV 0x8000 /* Load lookahead match value */
25f2699491SMichael Ellerman #define PM_LLA 0x4000 /* Load lookahead match enable */
26f2699491SMichael Ellerman #define PM_BYTE_SH 12 /* Byte of event bus to use */
27f2699491SMichael Ellerman #define PM_BYTE_MSK 3
28f2699491SMichael Ellerman #define PM_SUBUNIT_SH 8 /* Subunit event comes from (NEST_SEL enc.) */
29f2699491SMichael Ellerman #define PM_SUBUNIT_MSK 7
30f2699491SMichael Ellerman #define PM_SUBUNIT_MSKS (PM_SUBUNIT_MSK << PM_SUBUNIT_SH)
31f2699491SMichael Ellerman #define PM_PMCSEL_MSK 0xff /* PMCxSEL value */
32f2699491SMichael Ellerman #define PM_BUSEVENT_MSK 0xf3700
33f2699491SMichael Ellerman
34f2699491SMichael Ellerman /*
35f2699491SMichael Ellerman * Bits in MMCR1 for POWER6
36f2699491SMichael Ellerman */
37f2699491SMichael Ellerman #define MMCR1_TTM0SEL_SH 60
38f2699491SMichael Ellerman #define MMCR1_TTMSEL_SH(n) (MMCR1_TTM0SEL_SH - (n) * 4)
39f2699491SMichael Ellerman #define MMCR1_TTMSEL_MSK 0xf
40f2699491SMichael Ellerman #define MMCR1_TTMSEL(m, n) (((m) >> MMCR1_TTMSEL_SH(n)) & MMCR1_TTMSEL_MSK)
41f2699491SMichael Ellerman #define MMCR1_NESTSEL_SH 45
42f2699491SMichael Ellerman #define MMCR1_NESTSEL_MSK 0x7
43f2699491SMichael Ellerman #define MMCR1_NESTSEL(m) (((m) >> MMCR1_NESTSEL_SH) & MMCR1_NESTSEL_MSK)
44f2699491SMichael Ellerman #define MMCR1_PMC1_LLA (1ul << 44)
45f2699491SMichael Ellerman #define MMCR1_PMC1_LLA_VALUE (1ul << 39)
46f2699491SMichael Ellerman #define MMCR1_PMC1_ADDR_SEL (1ul << 35)
47f2699491SMichael Ellerman #define MMCR1_PMC1SEL_SH 24
48f2699491SMichael Ellerman #define MMCR1_PMCSEL_SH(n) (MMCR1_PMC1SEL_SH - (n) * 8)
49f2699491SMichael Ellerman #define MMCR1_PMCSEL_MSK 0xff
50f2699491SMichael Ellerman
51f2699491SMichael Ellerman /*
52f2699491SMichael Ellerman * Map of which direct events on which PMCs are marked instruction events.
53f2699491SMichael Ellerman * Indexed by PMCSEL value >> 1.
54f2699491SMichael Ellerman * Bottom 4 bits are a map of which PMCs are interesting,
55f2699491SMichael Ellerman * top 4 bits say what sort of event:
56f2699491SMichael Ellerman * 0 = direct marked event,
57f2699491SMichael Ellerman * 1 = byte decode event,
58f2699491SMichael Ellerman * 4 = add/and event (PMC1 -> bits 0 & 4),
59f2699491SMichael Ellerman * 5 = add/and event (PMC1 -> bits 1 & 5),
60f2699491SMichael Ellerman * 6 = add/and event (PMC1 -> bits 2 & 6),
61f2699491SMichael Ellerman * 7 = add/and event (PMC1 -> bits 3 & 7).
62f2699491SMichael Ellerman */
63f2699491SMichael Ellerman static unsigned char direct_event_is_marked[0x60 >> 1] = {
64f2699491SMichael Ellerman 0, /* 00 */
65f2699491SMichael Ellerman 0, /* 02 */
66f2699491SMichael Ellerman 0, /* 04 */
67f2699491SMichael Ellerman 0x07, /* 06 PM_MRK_ST_CMPL, PM_MRK_ST_GPS, PM_MRK_ST_CMPL_INT */
68f2699491SMichael Ellerman 0x04, /* 08 PM_MRK_DFU_FIN */
69f2699491SMichael Ellerman 0x06, /* 0a PM_MRK_IFU_FIN, PM_MRK_INST_FIN */
70f2699491SMichael Ellerman 0, /* 0c */
71f2699491SMichael Ellerman 0, /* 0e */
72f2699491SMichael Ellerman 0x02, /* 10 PM_MRK_INST_DISP */
73f2699491SMichael Ellerman 0x08, /* 12 PM_MRK_LSU_DERAT_MISS */
74f2699491SMichael Ellerman 0, /* 14 */
75f2699491SMichael Ellerman 0, /* 16 */
76f2699491SMichael Ellerman 0x0c, /* 18 PM_THRESH_TIMEO, PM_MRK_INST_FIN */
77f2699491SMichael Ellerman 0x0f, /* 1a PM_MRK_INST_DISP, PM_MRK_{FXU,FPU,LSU}_FIN */
78f2699491SMichael Ellerman 0x01, /* 1c PM_MRK_INST_ISSUED */
79f2699491SMichael Ellerman 0, /* 1e */
80f2699491SMichael Ellerman 0, /* 20 */
81f2699491SMichael Ellerman 0, /* 22 */
82f2699491SMichael Ellerman 0, /* 24 */
83f2699491SMichael Ellerman 0, /* 26 */
84f2699491SMichael Ellerman 0x15, /* 28 PM_MRK_DATA_FROM_L2MISS, PM_MRK_DATA_FROM_L3MISS */
85f2699491SMichael Ellerman 0, /* 2a */
86f2699491SMichael Ellerman 0, /* 2c */
87f2699491SMichael Ellerman 0, /* 2e */
88f2699491SMichael Ellerman 0x4f, /* 30 */
89f2699491SMichael Ellerman 0x7f, /* 32 */
90f2699491SMichael Ellerman 0x4f, /* 34 */
91f2699491SMichael Ellerman 0x5f, /* 36 */
92f2699491SMichael Ellerman 0x6f, /* 38 */
93f2699491SMichael Ellerman 0x4f, /* 3a */
94f2699491SMichael Ellerman 0, /* 3c */
95f2699491SMichael Ellerman 0x08, /* 3e PM_MRK_INST_TIMEO */
96f2699491SMichael Ellerman 0x1f, /* 40 */
97f2699491SMichael Ellerman 0x1f, /* 42 */
98f2699491SMichael Ellerman 0x1f, /* 44 */
99f2699491SMichael Ellerman 0x1f, /* 46 */
100f2699491SMichael Ellerman 0x1f, /* 48 */
101f2699491SMichael Ellerman 0x1f, /* 4a */
102f2699491SMichael Ellerman 0x1f, /* 4c */
103f2699491SMichael Ellerman 0x1f, /* 4e */
104f2699491SMichael Ellerman 0, /* 50 */
105f2699491SMichael Ellerman 0x05, /* 52 PM_MRK_BR_TAKEN, PM_MRK_BR_MPRED */
106f2699491SMichael Ellerman 0x1c, /* 54 PM_MRK_PTEG_FROM_L3MISS, PM_MRK_PTEG_FROM_L2MISS */
107f2699491SMichael Ellerman 0x02, /* 56 PM_MRK_LD_MISS_L1 */
108f2699491SMichael Ellerman 0, /* 58 */
109f2699491SMichael Ellerman 0, /* 5a */
110f2699491SMichael Ellerman 0, /* 5c */
111f2699491SMichael Ellerman 0, /* 5e */
112f2699491SMichael Ellerman };
113f2699491SMichael Ellerman
114f2699491SMichael Ellerman /*
115f2699491SMichael Ellerman * Masks showing for each unit which bits are marked events.
116f2699491SMichael Ellerman * These masks are in LE order, i.e. 0x00000001 is byte 0, bit 0.
117f2699491SMichael Ellerman */
118f2699491SMichael Ellerman static u32 marked_bus_events[16] = {
119f2699491SMichael Ellerman 0x01000000, /* direct events set 1: byte 3 bit 0 */
120f2699491SMichael Ellerman 0x00010000, /* direct events set 2: byte 2 bit 0 */
121f2699491SMichael Ellerman 0, 0, 0, 0, /* IDU, IFU, nest: nothing */
122f2699491SMichael Ellerman 0x00000088, /* VMX set 1: byte 0 bits 3, 7 */
123f2699491SMichael Ellerman 0x000000c0, /* VMX set 2: byte 0 bits 4-7 */
124f2699491SMichael Ellerman 0x04010000, /* LSU set 1: byte 2 bit 0, byte 3 bit 2 */
125f2699491SMichael Ellerman 0xff010000u, /* LSU set 2: byte 2 bit 0, all of byte 3 */
126f2699491SMichael Ellerman 0, /* LSU set 3 */
127f2699491SMichael Ellerman 0x00000010, /* VMX set 3: byte 0 bit 4 */
128f2699491SMichael Ellerman 0, /* BFP set 1 */
129f2699491SMichael Ellerman 0x00000022, /* BFP set 2: byte 0 bits 1, 5 */
130f2699491SMichael Ellerman 0, 0
131f2699491SMichael Ellerman };
132f2699491SMichael Ellerman
133f2699491SMichael Ellerman /*
134f2699491SMichael Ellerman * Returns 1 if event counts things relating to marked instructions
135f2699491SMichael Ellerman * and thus needs the MMCRA_SAMPLE_ENABLE bit set, or 0 if not.
136f2699491SMichael Ellerman */
power6_marked_instr_event(u64 event)137f2699491SMichael Ellerman static int power6_marked_instr_event(u64 event)
138f2699491SMichael Ellerman {
139f2699491SMichael Ellerman int pmc, psel, ptype;
140f2699491SMichael Ellerman int bit, byte, unit;
141f2699491SMichael Ellerman u32 mask;
142f2699491SMichael Ellerman
143f2699491SMichael Ellerman pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
144f2699491SMichael Ellerman psel = (event & PM_PMCSEL_MSK) >> 1; /* drop edge/level bit */
145f2699491SMichael Ellerman if (pmc >= 5)
146f2699491SMichael Ellerman return 0;
147f2699491SMichael Ellerman
148f2699491SMichael Ellerman bit = -1;
149f2699491SMichael Ellerman if (psel < sizeof(direct_event_is_marked)) {
150f2699491SMichael Ellerman ptype = direct_event_is_marked[psel];
151f2699491SMichael Ellerman if (pmc == 0 || !(ptype & (1 << (pmc - 1))))
152f2699491SMichael Ellerman return 0;
153f2699491SMichael Ellerman ptype >>= 4;
154f2699491SMichael Ellerman if (ptype == 0)
155f2699491SMichael Ellerman return 1;
156f2699491SMichael Ellerman if (ptype == 1)
157f2699491SMichael Ellerman bit = 0;
158f2699491SMichael Ellerman else
159f2699491SMichael Ellerman bit = ptype ^ (pmc - 1);
160f2699491SMichael Ellerman } else if ((psel & 0x48) == 0x40)
161f2699491SMichael Ellerman bit = psel & 7;
162f2699491SMichael Ellerman
163f2699491SMichael Ellerman if (!(event & PM_BUSEVENT_MSK) || bit == -1)
164f2699491SMichael Ellerman return 0;
165f2699491SMichael Ellerman
166f2699491SMichael Ellerman byte = (event >> PM_BYTE_SH) & PM_BYTE_MSK;
167f2699491SMichael Ellerman unit = (event >> PM_UNIT_SH) & PM_UNIT_MSK;
168f2699491SMichael Ellerman mask = marked_bus_events[unit];
169f2699491SMichael Ellerman return (mask >> (byte * 8 + bit)) & 1;
170f2699491SMichael Ellerman }
171f2699491SMichael Ellerman
172f2699491SMichael Ellerman /*
173f2699491SMichael Ellerman * Assign PMC numbers and compute MMCR1 value for a set of events
174f2699491SMichael Ellerman */
p6_compute_mmcr(u64 event[],int n_ev,unsigned int hwc[],struct mmcr_regs * mmcr,struct perf_event * pevents[],u32 flags __maybe_unused)175f2699491SMichael Ellerman static int p6_compute_mmcr(u64 event[], int n_ev,
17682d2c16bSKajol Jain unsigned int hwc[], struct mmcr_regs *mmcr, struct perf_event *pevents[],
17782d2c16bSKajol Jain u32 flags __maybe_unused)
178f2699491SMichael Ellerman {
179f2699491SMichael Ellerman unsigned long mmcr1 = 0;
180f2699491SMichael Ellerman unsigned long mmcra = MMCRA_SDAR_DCACHE_MISS | MMCRA_SDAR_ERAT_MISS;
181f2699491SMichael Ellerman int i;
182f2699491SMichael Ellerman unsigned int pmc, ev, b, u, s, psel;
183f2699491SMichael Ellerman unsigned int ttmset = 0;
184f2699491SMichael Ellerman unsigned int pmc_inuse = 0;
185f2699491SMichael Ellerman
186f2699491SMichael Ellerman if (n_ev > 6)
187f2699491SMichael Ellerman return -1;
188f2699491SMichael Ellerman for (i = 0; i < n_ev; ++i) {
189f2699491SMichael Ellerman pmc = (event[i] >> PM_PMC_SH) & PM_PMC_MSK;
190f2699491SMichael Ellerman if (pmc) {
191f2699491SMichael Ellerman if (pmc_inuse & (1 << (pmc - 1)))
192f2699491SMichael Ellerman return -1; /* collision! */
193f2699491SMichael Ellerman pmc_inuse |= 1 << (pmc - 1);
194f2699491SMichael Ellerman }
195f2699491SMichael Ellerman }
196f2699491SMichael Ellerman for (i = 0; i < n_ev; ++i) {
197f2699491SMichael Ellerman ev = event[i];
198f2699491SMichael Ellerman pmc = (ev >> PM_PMC_SH) & PM_PMC_MSK;
199f2699491SMichael Ellerman if (pmc) {
200f2699491SMichael Ellerman --pmc;
201f2699491SMichael Ellerman } else {
202f2699491SMichael Ellerman /* can go on any PMC; find a free one */
203f2699491SMichael Ellerman for (pmc = 0; pmc < 4; ++pmc)
204f2699491SMichael Ellerman if (!(pmc_inuse & (1 << pmc)))
205f2699491SMichael Ellerman break;
206f2699491SMichael Ellerman if (pmc >= 4)
207f2699491SMichael Ellerman return -1;
208f2699491SMichael Ellerman pmc_inuse |= 1 << pmc;
209f2699491SMichael Ellerman }
210f2699491SMichael Ellerman hwc[i] = pmc;
211f2699491SMichael Ellerman psel = ev & PM_PMCSEL_MSK;
212f2699491SMichael Ellerman if (ev & PM_BUSEVENT_MSK) {
213f2699491SMichael Ellerman /* this event uses the event bus */
214f2699491SMichael Ellerman b = (ev >> PM_BYTE_SH) & PM_BYTE_MSK;
215f2699491SMichael Ellerman u = (ev >> PM_UNIT_SH) & PM_UNIT_MSK;
216f2699491SMichael Ellerman /* check for conflict on this byte of event bus */
217f2699491SMichael Ellerman if ((ttmset & (1 << b)) && MMCR1_TTMSEL(mmcr1, b) != u)
218f2699491SMichael Ellerman return -1;
219f2699491SMichael Ellerman mmcr1 |= (unsigned long)u << MMCR1_TTMSEL_SH(b);
220f2699491SMichael Ellerman ttmset |= 1 << b;
221f2699491SMichael Ellerman if (u == 5) {
222f2699491SMichael Ellerman /* Nest events have a further mux */
223f2699491SMichael Ellerman s = (ev >> PM_SUBUNIT_SH) & PM_SUBUNIT_MSK;
224f2699491SMichael Ellerman if ((ttmset & 0x10) &&
225f2699491SMichael Ellerman MMCR1_NESTSEL(mmcr1) != s)
226f2699491SMichael Ellerman return -1;
227f2699491SMichael Ellerman ttmset |= 0x10;
228f2699491SMichael Ellerman mmcr1 |= (unsigned long)s << MMCR1_NESTSEL_SH;
229f2699491SMichael Ellerman }
230f2699491SMichael Ellerman if (0x30 <= psel && psel <= 0x3d) {
231f2699491SMichael Ellerman /* these need the PMCx_ADDR_SEL bits */
232f2699491SMichael Ellerman if (b >= 2)
233f2699491SMichael Ellerman mmcr1 |= MMCR1_PMC1_ADDR_SEL >> pmc;
234f2699491SMichael Ellerman }
235f2699491SMichael Ellerman /* bus select values are different for PMC3/4 */
236f2699491SMichael Ellerman if (pmc >= 2 && (psel & 0x90) == 0x80)
237f2699491SMichael Ellerman psel ^= 0x20;
238f2699491SMichael Ellerman }
239f2699491SMichael Ellerman if (ev & PM_LLA) {
240f2699491SMichael Ellerman mmcr1 |= MMCR1_PMC1_LLA >> pmc;
241f2699491SMichael Ellerman if (ev & PM_LLAV)
242f2699491SMichael Ellerman mmcr1 |= MMCR1_PMC1_LLA_VALUE >> pmc;
243f2699491SMichael Ellerman }
244f2699491SMichael Ellerman if (power6_marked_instr_event(event[i]))
245f2699491SMichael Ellerman mmcra |= MMCRA_SAMPLE_ENABLE;
246f2699491SMichael Ellerman if (pmc < 4)
247f2699491SMichael Ellerman mmcr1 |= (unsigned long)psel << MMCR1_PMCSEL_SH(pmc);
248f2699491SMichael Ellerman }
24978d76819SAthira Rajeev mmcr->mmcr0 = 0;
250f2699491SMichael Ellerman if (pmc_inuse & 1)
25178d76819SAthira Rajeev mmcr->mmcr0 = MMCR0_PMC1CE;
252f2699491SMichael Ellerman if (pmc_inuse & 0xe)
25378d76819SAthira Rajeev mmcr->mmcr0 |= MMCR0_PMCjCE;
25478d76819SAthira Rajeev mmcr->mmcr1 = mmcr1;
25578d76819SAthira Rajeev mmcr->mmcra = mmcra;
256f2699491SMichael Ellerman return 0;
257f2699491SMichael Ellerman }
258f2699491SMichael Ellerman
259f2699491SMichael Ellerman /*
260f2699491SMichael Ellerman * Layout of constraint bits:
261f2699491SMichael Ellerman *
262f2699491SMichael Ellerman * 0-1 add field: number of uses of PMC1 (max 1)
263f2699491SMichael Ellerman * 2-3, 4-5, 6-7, 8-9, 10-11: ditto for PMC2, 3, 4, 5, 6
264f2699491SMichael Ellerman * 12-15 add field: number of uses of PMC1-4 (max 4)
265f2699491SMichael Ellerman * 16-19 select field: unit on byte 0 of event bus
266f2699491SMichael Ellerman * 20-23, 24-27, 28-31 ditto for bytes 1, 2, 3
267f2699491SMichael Ellerman * 32-34 select field: nest (subunit) event selector
268f2699491SMichael Ellerman */
p6_get_constraint(u64 event,unsigned long * maskp,unsigned long * valp,u64 event_config1 __maybe_unused)269f2699491SMichael Ellerman static int p6_get_constraint(u64 event, unsigned long *maskp,
27082d2c16bSKajol Jain unsigned long *valp, u64 event_config1 __maybe_unused)
271f2699491SMichael Ellerman {
272f2699491SMichael Ellerman int pmc, byte, sh, subunit;
273f2699491SMichael Ellerman unsigned long mask = 0, value = 0;
274f2699491SMichael Ellerman
275f2699491SMichael Ellerman pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
276f2699491SMichael Ellerman if (pmc) {
277f2699491SMichael Ellerman if (pmc > 4 && !(event == 0x500009 || event == 0x600005))
278f2699491SMichael Ellerman return -1;
279f2699491SMichael Ellerman sh = (pmc - 1) * 2;
280f2699491SMichael Ellerman mask |= 2 << sh;
281f2699491SMichael Ellerman value |= 1 << sh;
282f2699491SMichael Ellerman }
283f2699491SMichael Ellerman if (event & PM_BUSEVENT_MSK) {
284f2699491SMichael Ellerman byte = (event >> PM_BYTE_SH) & PM_BYTE_MSK;
285f2699491SMichael Ellerman sh = byte * 4 + (16 - PM_UNIT_SH);
286f2699491SMichael Ellerman mask |= PM_UNIT_MSKS << sh;
287f2699491SMichael Ellerman value |= (unsigned long)(event & PM_UNIT_MSKS) << sh;
288f2699491SMichael Ellerman if ((event & PM_UNIT_MSKS) == (5 << PM_UNIT_SH)) {
289f2699491SMichael Ellerman subunit = (event >> PM_SUBUNIT_SH) & PM_SUBUNIT_MSK;
290f2699491SMichael Ellerman mask |= (unsigned long)PM_SUBUNIT_MSK << 32;
291f2699491SMichael Ellerman value |= (unsigned long)subunit << 32;
292f2699491SMichael Ellerman }
293f2699491SMichael Ellerman }
294f2699491SMichael Ellerman if (pmc <= 4) {
295f2699491SMichael Ellerman mask |= 0x8000; /* add field for count of PMC1-4 uses */
296f2699491SMichael Ellerman value |= 0x1000;
297f2699491SMichael Ellerman }
298f2699491SMichael Ellerman *maskp = mask;
299f2699491SMichael Ellerman *valp = value;
300f2699491SMichael Ellerman return 0;
301f2699491SMichael Ellerman }
302f2699491SMichael Ellerman
p6_limited_pmc_event(u64 event)303f2699491SMichael Ellerman static int p6_limited_pmc_event(u64 event)
304f2699491SMichael Ellerman {
305f2699491SMichael Ellerman int pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
306f2699491SMichael Ellerman
307f2699491SMichael Ellerman return pmc == 5 || pmc == 6;
308f2699491SMichael Ellerman }
309f2699491SMichael Ellerman
310f2699491SMichael Ellerman #define MAX_ALT 4 /* at most 4 alternatives for any event */
311f2699491SMichael Ellerman
312f2699491SMichael Ellerman static const unsigned int event_alternatives[][MAX_ALT] = {
313f2699491SMichael Ellerman { 0x0130e8, 0x2000f6, 0x3000fc }, /* PM_PTEG_RELOAD_VALID */
314f2699491SMichael Ellerman { 0x080080, 0x10000d, 0x30000c, 0x4000f0 }, /* PM_LD_MISS_L1 */
315f2699491SMichael Ellerman { 0x080088, 0x200054, 0x3000f0 }, /* PM_ST_MISS_L1 */
316f2699491SMichael Ellerman { 0x10000a, 0x2000f4, 0x600005 }, /* PM_RUN_CYC */
317f2699491SMichael Ellerman { 0x10000b, 0x2000f5 }, /* PM_RUN_COUNT */
318f2699491SMichael Ellerman { 0x10000e, 0x400010 }, /* PM_PURR */
319f2699491SMichael Ellerman { 0x100010, 0x4000f8 }, /* PM_FLUSH */
320f2699491SMichael Ellerman { 0x10001a, 0x200010 }, /* PM_MRK_INST_DISP */
321f2699491SMichael Ellerman { 0x100026, 0x3000f8 }, /* PM_TB_BIT_TRANS */
322f2699491SMichael Ellerman { 0x100054, 0x2000f0 }, /* PM_ST_FIN */
323f2699491SMichael Ellerman { 0x100056, 0x2000fc }, /* PM_L1_ICACHE_MISS */
324f2699491SMichael Ellerman { 0x1000f0, 0x40000a }, /* PM_INST_IMC_MATCH_CMPL */
325f2699491SMichael Ellerman { 0x1000f8, 0x200008 }, /* PM_GCT_EMPTY_CYC */
326f2699491SMichael Ellerman { 0x1000fc, 0x400006 }, /* PM_LSU_DERAT_MISS_CYC */
327f2699491SMichael Ellerman { 0x20000e, 0x400007 }, /* PM_LSU_DERAT_MISS */
328f2699491SMichael Ellerman { 0x200012, 0x300012 }, /* PM_INST_DISP */
329f2699491SMichael Ellerman { 0x2000f2, 0x3000f2 }, /* PM_INST_DISP */
330f2699491SMichael Ellerman { 0x2000f8, 0x300010 }, /* PM_EXT_INT */
331f2699491SMichael Ellerman { 0x2000fe, 0x300056 }, /* PM_DATA_FROM_L2MISS */
332f2699491SMichael Ellerman { 0x2d0030, 0x30001a }, /* PM_MRK_FPU_FIN */
333f2699491SMichael Ellerman { 0x30000a, 0x400018 }, /* PM_MRK_INST_FIN */
334f2699491SMichael Ellerman { 0x3000f6, 0x40000e }, /* PM_L1_DCACHE_RELOAD_VALID */
335f2699491SMichael Ellerman { 0x3000fe, 0x400056 }, /* PM_DATA_FROM_L3MISS */
336f2699491SMichael Ellerman };
337f2699491SMichael Ellerman
338f2699491SMichael Ellerman /*
339f2699491SMichael Ellerman * This could be made more efficient with a binary search on
340f2699491SMichael Ellerman * a presorted list, if necessary
341f2699491SMichael Ellerman */
find_alternatives_list(u64 event)342f2699491SMichael Ellerman static int find_alternatives_list(u64 event)
343f2699491SMichael Ellerman {
344f2699491SMichael Ellerman int i, j;
345f2699491SMichael Ellerman unsigned int alt;
346f2699491SMichael Ellerman
347f2699491SMichael Ellerman for (i = 0; i < ARRAY_SIZE(event_alternatives); ++i) {
348f2699491SMichael Ellerman if (event < event_alternatives[i][0])
349f2699491SMichael Ellerman return -1;
350f2699491SMichael Ellerman for (j = 0; j < MAX_ALT; ++j) {
351f2699491SMichael Ellerman alt = event_alternatives[i][j];
352f2699491SMichael Ellerman if (!alt || event < alt)
353f2699491SMichael Ellerman break;
354f2699491SMichael Ellerman if (event == alt)
355f2699491SMichael Ellerman return i;
356f2699491SMichael Ellerman }
357f2699491SMichael Ellerman }
358f2699491SMichael Ellerman return -1;
359f2699491SMichael Ellerman }
360f2699491SMichael Ellerman
p6_get_alternatives(u64 event,unsigned int flags,u64 alt[])361f2699491SMichael Ellerman static int p6_get_alternatives(u64 event, unsigned int flags, u64 alt[])
362f2699491SMichael Ellerman {
363f2699491SMichael Ellerman int i, j, nlim;
364f2699491SMichael Ellerman unsigned int psel, pmc;
365f2699491SMichael Ellerman unsigned int nalt = 1;
366f2699491SMichael Ellerman u64 aevent;
367f2699491SMichael Ellerman
368f2699491SMichael Ellerman alt[0] = event;
369f2699491SMichael Ellerman nlim = p6_limited_pmc_event(event);
370f2699491SMichael Ellerman
371f2699491SMichael Ellerman /* check the alternatives table */
372f2699491SMichael Ellerman i = find_alternatives_list(event);
373f2699491SMichael Ellerman if (i >= 0) {
374f2699491SMichael Ellerman /* copy out alternatives from list */
375f2699491SMichael Ellerman for (j = 0; j < MAX_ALT; ++j) {
376f2699491SMichael Ellerman aevent = event_alternatives[i][j];
377f2699491SMichael Ellerman if (!aevent)
378f2699491SMichael Ellerman break;
379f2699491SMichael Ellerman if (aevent != event)
380f2699491SMichael Ellerman alt[nalt++] = aevent;
381f2699491SMichael Ellerman nlim += p6_limited_pmc_event(aevent);
382f2699491SMichael Ellerman }
383f2699491SMichael Ellerman
384f2699491SMichael Ellerman } else {
385f2699491SMichael Ellerman /* Check for alternative ways of computing sum events */
386f2699491SMichael Ellerman /* PMCSEL 0x32 counter N == PMCSEL 0x34 counter 5-N */
387f2699491SMichael Ellerman psel = event & (PM_PMCSEL_MSK & ~1); /* ignore edge bit */
388f2699491SMichael Ellerman pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
389f2699491SMichael Ellerman if (pmc && (psel == 0x32 || psel == 0x34))
390f2699491SMichael Ellerman alt[nalt++] = ((event ^ 0x6) & ~PM_PMC_MSKS) |
391f2699491SMichael Ellerman ((5 - pmc) << PM_PMC_SH);
392f2699491SMichael Ellerman
393f2699491SMichael Ellerman /* PMCSEL 0x38 counter N == PMCSEL 0x3a counter N+/-2 */
394f2699491SMichael Ellerman if (pmc && (psel == 0x38 || psel == 0x3a))
395f2699491SMichael Ellerman alt[nalt++] = ((event ^ 0x2) & ~PM_PMC_MSKS) |
396f2699491SMichael Ellerman ((pmc > 2? pmc - 2: pmc + 2) << PM_PMC_SH);
397f2699491SMichael Ellerman }
398f2699491SMichael Ellerman
399f2699491SMichael Ellerman if (flags & PPMU_ONLY_COUNT_RUN) {
400f2699491SMichael Ellerman /*
401f2699491SMichael Ellerman * We're only counting in RUN state,
402f2699491SMichael Ellerman * so PM_CYC is equivalent to PM_RUN_CYC,
403f2699491SMichael Ellerman * PM_INST_CMPL === PM_RUN_INST_CMPL, PM_PURR === PM_RUN_PURR.
404f2699491SMichael Ellerman * This doesn't include alternatives that don't provide
405f2699491SMichael Ellerman * any extra flexibility in assigning PMCs (e.g.
406f2699491SMichael Ellerman * 0x10000a for PM_RUN_CYC vs. 0x1e for PM_CYC).
407f2699491SMichael Ellerman * Note that even with these additional alternatives
408f2699491SMichael Ellerman * we never end up with more than 4 alternatives for any event.
409f2699491SMichael Ellerman */
410f2699491SMichael Ellerman j = nalt;
411f2699491SMichael Ellerman for (i = 0; i < nalt; ++i) {
412f2699491SMichael Ellerman switch (alt[i]) {
413f2699491SMichael Ellerman case 0x1e: /* PM_CYC */
414f2699491SMichael Ellerman alt[j++] = 0x600005; /* PM_RUN_CYC */
415f2699491SMichael Ellerman ++nlim;
416f2699491SMichael Ellerman break;
417f2699491SMichael Ellerman case 0x10000a: /* PM_RUN_CYC */
418f2699491SMichael Ellerman alt[j++] = 0x1e; /* PM_CYC */
419f2699491SMichael Ellerman break;
420f2699491SMichael Ellerman case 2: /* PM_INST_CMPL */
421f2699491SMichael Ellerman alt[j++] = 0x500009; /* PM_RUN_INST_CMPL */
422f2699491SMichael Ellerman ++nlim;
423f2699491SMichael Ellerman break;
424f2699491SMichael Ellerman case 0x500009: /* PM_RUN_INST_CMPL */
425f2699491SMichael Ellerman alt[j++] = 2; /* PM_INST_CMPL */
426f2699491SMichael Ellerman break;
427f2699491SMichael Ellerman case 0x10000e: /* PM_PURR */
428f2699491SMichael Ellerman alt[j++] = 0x4000f4; /* PM_RUN_PURR */
429f2699491SMichael Ellerman break;
430f2699491SMichael Ellerman case 0x4000f4: /* PM_RUN_PURR */
431f2699491SMichael Ellerman alt[j++] = 0x10000e; /* PM_PURR */
432f2699491SMichael Ellerman break;
433f2699491SMichael Ellerman }
434f2699491SMichael Ellerman }
435f2699491SMichael Ellerman nalt = j;
436f2699491SMichael Ellerman }
437f2699491SMichael Ellerman
438f2699491SMichael Ellerman if (!(flags & PPMU_LIMITED_PMC_OK) && nlim) {
439f2699491SMichael Ellerman /* remove the limited PMC events */
440f2699491SMichael Ellerman j = 0;
441f2699491SMichael Ellerman for (i = 0; i < nalt; ++i) {
442f2699491SMichael Ellerman if (!p6_limited_pmc_event(alt[i])) {
443f2699491SMichael Ellerman alt[j] = alt[i];
444f2699491SMichael Ellerman ++j;
445f2699491SMichael Ellerman }
446f2699491SMichael Ellerman }
447f2699491SMichael Ellerman nalt = j;
448f2699491SMichael Ellerman } else if ((flags & PPMU_LIMITED_PMC_REQD) && nlim < nalt) {
449f2699491SMichael Ellerman /* remove all but the limited PMC events */
450f2699491SMichael Ellerman j = 0;
451f2699491SMichael Ellerman for (i = 0; i < nalt; ++i) {
452f2699491SMichael Ellerman if (p6_limited_pmc_event(alt[i])) {
453f2699491SMichael Ellerman alt[j] = alt[i];
454f2699491SMichael Ellerman ++j;
455f2699491SMichael Ellerman }
456f2699491SMichael Ellerman }
457f2699491SMichael Ellerman nalt = j;
458f2699491SMichael Ellerman }
459f2699491SMichael Ellerman
460f2699491SMichael Ellerman return nalt;
461f2699491SMichael Ellerman }
462f2699491SMichael Ellerman
p6_disable_pmc(unsigned int pmc,struct mmcr_regs * mmcr)46378d76819SAthira Rajeev static void p6_disable_pmc(unsigned int pmc, struct mmcr_regs *mmcr)
464f2699491SMichael Ellerman {
465f2699491SMichael Ellerman /* Set PMCxSEL to 0 to disable PMCx */
466f2699491SMichael Ellerman if (pmc <= 3)
46778d76819SAthira Rajeev mmcr->mmcr1 &= ~(0xffUL << MMCR1_PMCSEL_SH(pmc));
468f2699491SMichael Ellerman }
469f2699491SMichael Ellerman
470f2699491SMichael Ellerman static int power6_generic_events[] = {
471f2699491SMichael Ellerman [PERF_COUNT_HW_CPU_CYCLES] = 0x1e,
472f2699491SMichael Ellerman [PERF_COUNT_HW_INSTRUCTIONS] = 2,
473f2699491SMichael Ellerman [PERF_COUNT_HW_CACHE_REFERENCES] = 0x280030, /* LD_REF_L1 */
474f2699491SMichael Ellerman [PERF_COUNT_HW_CACHE_MISSES] = 0x30000c, /* LD_MISS_L1 */
475f2699491SMichael Ellerman [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = 0x410a0, /* BR_PRED */
476f2699491SMichael Ellerman [PERF_COUNT_HW_BRANCH_MISSES] = 0x400052, /* BR_MPRED */
477f2699491SMichael Ellerman };
478f2699491SMichael Ellerman
479f2699491SMichael Ellerman #define C(x) PERF_COUNT_HW_CACHE_##x
480f2699491SMichael Ellerman
481f2699491SMichael Ellerman /*
482f2699491SMichael Ellerman * Table of generalized cache-related events.
483f2699491SMichael Ellerman * 0 means not supported, -1 means nonsensical, other values
484f2699491SMichael Ellerman * are event codes.
485f2699491SMichael Ellerman * The "DTLB" and "ITLB" events relate to the DERAT and IERAT.
486f2699491SMichael Ellerman */
4879d4fc86dSAthira Rajeev static u64 power6_cache_events[C(MAX)][C(OP_MAX)][C(RESULT_MAX)] = {
488f2699491SMichael Ellerman [C(L1D)] = { /* RESULT_ACCESS RESULT_MISS */
489f2699491SMichael Ellerman [C(OP_READ)] = { 0x280030, 0x80080 },
490f2699491SMichael Ellerman [C(OP_WRITE)] = { 0x180032, 0x80088 },
491f2699491SMichael Ellerman [C(OP_PREFETCH)] = { 0x810a4, 0 },
492f2699491SMichael Ellerman },
493f2699491SMichael Ellerman [C(L1I)] = { /* RESULT_ACCESS RESULT_MISS */
494f2699491SMichael Ellerman [C(OP_READ)] = { 0, 0x100056 },
495f2699491SMichael Ellerman [C(OP_WRITE)] = { -1, -1 },
496f2699491SMichael Ellerman [C(OP_PREFETCH)] = { 0x4008c, 0 },
497f2699491SMichael Ellerman },
498f2699491SMichael Ellerman [C(LL)] = { /* RESULT_ACCESS RESULT_MISS */
499f2699491SMichael Ellerman [C(OP_READ)] = { 0x150730, 0x250532 },
500f2699491SMichael Ellerman [C(OP_WRITE)] = { 0x250432, 0x150432 },
501f2699491SMichael Ellerman [C(OP_PREFETCH)] = { 0x810a6, 0 },
502f2699491SMichael Ellerman },
503f2699491SMichael Ellerman [C(DTLB)] = { /* RESULT_ACCESS RESULT_MISS */
504f2699491SMichael Ellerman [C(OP_READ)] = { 0, 0x20000e },
505f2699491SMichael Ellerman [C(OP_WRITE)] = { -1, -1 },
506f2699491SMichael Ellerman [C(OP_PREFETCH)] = { -1, -1 },
507f2699491SMichael Ellerman },
508f2699491SMichael Ellerman [C(ITLB)] = { /* RESULT_ACCESS RESULT_MISS */
509f2699491SMichael Ellerman [C(OP_READ)] = { 0, 0x420ce },
510f2699491SMichael Ellerman [C(OP_WRITE)] = { -1, -1 },
511f2699491SMichael Ellerman [C(OP_PREFETCH)] = { -1, -1 },
512f2699491SMichael Ellerman },
513f2699491SMichael Ellerman [C(BPU)] = { /* RESULT_ACCESS RESULT_MISS */
514f2699491SMichael Ellerman [C(OP_READ)] = { 0x430e6, 0x400052 },
515f2699491SMichael Ellerman [C(OP_WRITE)] = { -1, -1 },
516f2699491SMichael Ellerman [C(OP_PREFETCH)] = { -1, -1 },
517f2699491SMichael Ellerman },
518f2699491SMichael Ellerman [C(NODE)] = { /* RESULT_ACCESS RESULT_MISS */
519f2699491SMichael Ellerman [C(OP_READ)] = { -1, -1 },
520f2699491SMichael Ellerman [C(OP_WRITE)] = { -1, -1 },
521f2699491SMichael Ellerman [C(OP_PREFETCH)] = { -1, -1 },
522f2699491SMichael Ellerman },
523f2699491SMichael Ellerman };
524f2699491SMichael Ellerman
525f2699491SMichael Ellerman static struct power_pmu power6_pmu = {
526f2699491SMichael Ellerman .name = "POWER6",
527f2699491SMichael Ellerman .n_counter = 6,
528f2699491SMichael Ellerman .max_alternatives = MAX_ALT,
529f2699491SMichael Ellerman .add_fields = 0x1555,
530f2699491SMichael Ellerman .test_adder = 0x3000,
531f2699491SMichael Ellerman .compute_mmcr = p6_compute_mmcr,
532f2699491SMichael Ellerman .get_constraint = p6_get_constraint,
533f2699491SMichael Ellerman .get_alternatives = p6_get_alternatives,
534f2699491SMichael Ellerman .disable_pmc = p6_disable_pmc,
535f2699491SMichael Ellerman .limited_pmc_event = p6_limited_pmc_event,
536f2699491SMichael Ellerman .flags = PPMU_LIMITED_PMC5_6 | PPMU_ALT_SIPR,
537f2699491SMichael Ellerman .n_generic = ARRAY_SIZE(power6_generic_events),
538f2699491SMichael Ellerman .generic_events = power6_generic_events,
539f2699491SMichael Ellerman .cache_events = &power6_cache_events,
540f2699491SMichael Ellerman };
541f2699491SMichael Ellerman
init_power6_pmu(void)542c49f5d88SNick Child int __init init_power6_pmu(void)
543f2699491SMichael Ellerman {
544*ec3eb9d9SRashmica Gupta unsigned int pvr = mfspr(SPRN_PVR);
545*ec3eb9d9SRashmica Gupta
546*ec3eb9d9SRashmica Gupta if (PVR_VER(pvr) != PVR_POWER6)
547f2699491SMichael Ellerman return -ENODEV;
548f2699491SMichael Ellerman
549f2699491SMichael Ellerman return register_power_pmu(&power6_pmu);
550f2699491SMichael Ellerman }
551