114cf11afSPaul Mackerras /* 214cf11afSPaul Mackerras * Declarations of procedures and variables shared between files 314cf11afSPaul Mackerras * in arch/ppc/mm/. 414cf11afSPaul Mackerras * 514cf11afSPaul Mackerras * Derived from arch/ppc/mm/init.c: 614cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 714cf11afSPaul Mackerras * 814cf11afSPaul Mackerras * Modifications by Paul Mackerras (PowerMac) (paulus@cs.anu.edu.au) 914cf11afSPaul Mackerras * and Cort Dougan (PReP) (cort@cs.nmt.edu) 1014cf11afSPaul Mackerras * Copyright (C) 1996 Paul Mackerras 1114cf11afSPaul Mackerras * Amiga/APUS changes by Jesper Skov (jskov@cygnus.co.uk). 1214cf11afSPaul Mackerras * 1314cf11afSPaul Mackerras * Derived from "arch/i386/mm/init.c" 1414cf11afSPaul Mackerras * Copyright (C) 1991, 1992, 1993, 1994 Linus Torvalds 1514cf11afSPaul Mackerras * 1614cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or 1714cf11afSPaul Mackerras * modify it under the terms of the GNU General Public License 1814cf11afSPaul Mackerras * as published by the Free Software Foundation; either version 1914cf11afSPaul Mackerras * 2 of the License, or (at your option) any later version. 2014cf11afSPaul Mackerras * 2114cf11afSPaul Mackerras */ 2214cf11afSPaul Mackerras #include <asm/tlbflush.h> 2314cf11afSPaul Mackerras #include <asm/mmu.h> 2414cf11afSPaul Mackerras 25*ab1f9dacSPaul Mackerras #ifdef CONFIG_PPC32 2614cf11afSPaul Mackerras extern void mapin_ram(void); 2714cf11afSPaul Mackerras extern int map_page(unsigned long va, phys_addr_t pa, int flags); 2814cf11afSPaul Mackerras extern void setbat(int index, unsigned long virt, unsigned long phys, 2914cf11afSPaul Mackerras unsigned int size, int flags); 3014cf11afSPaul Mackerras extern void settlbcam(int index, unsigned long virt, phys_addr_t phys, 3114cf11afSPaul Mackerras unsigned int size, int flags, unsigned int pid); 3214cf11afSPaul Mackerras extern void invalidate_tlbcam_entry(int index); 3314cf11afSPaul Mackerras 3414cf11afSPaul Mackerras extern int __map_without_bats; 3514cf11afSPaul Mackerras extern unsigned long ioremap_base; 3614cf11afSPaul Mackerras extern unsigned long ioremap_bot; 3714cf11afSPaul Mackerras extern unsigned int rtas_data, rtas_size; 3814cf11afSPaul Mackerras 3914cf11afSPaul Mackerras extern PTE *Hash, *Hash_end; 4014cf11afSPaul Mackerras extern unsigned long Hash_size, Hash_mask; 4114cf11afSPaul Mackerras 4214cf11afSPaul Mackerras extern unsigned int num_tlbcam_entries; 43*ab1f9dacSPaul Mackerras #endif 44*ab1f9dacSPaul Mackerras 45*ab1f9dacSPaul Mackerras extern unsigned long __max_low_memory; 46*ab1f9dacSPaul Mackerras extern unsigned long __initial_memory_limit; 47*ab1f9dacSPaul Mackerras extern unsigned long total_memory; 48*ab1f9dacSPaul Mackerras extern unsigned long total_lowmem; 4914cf11afSPaul Mackerras 5014cf11afSPaul Mackerras /* ...and now those things that may be slightly different between processor 5114cf11afSPaul Mackerras * architectures. -- Dan 5214cf11afSPaul Mackerras */ 5314cf11afSPaul Mackerras #if defined(CONFIG_8xx) 5414cf11afSPaul Mackerras #define flush_HPTE(X, va, pg) _tlbie(va) 5514cf11afSPaul Mackerras #define MMU_init_hw() do { } while(0) 5614cf11afSPaul Mackerras #define mmu_mapin_ram() (0UL) 5714cf11afSPaul Mackerras 5814cf11afSPaul Mackerras #elif defined(CONFIG_4xx) 5914cf11afSPaul Mackerras #define flush_HPTE(X, va, pg) _tlbie(va) 6014cf11afSPaul Mackerras extern void MMU_init_hw(void); 6114cf11afSPaul Mackerras extern unsigned long mmu_mapin_ram(void); 6214cf11afSPaul Mackerras 6314cf11afSPaul Mackerras #elif defined(CONFIG_FSL_BOOKE) 6414cf11afSPaul Mackerras #define flush_HPTE(X, va, pg) _tlbie(va) 6514cf11afSPaul Mackerras extern void MMU_init_hw(void); 6614cf11afSPaul Mackerras extern unsigned long mmu_mapin_ram(void); 6714cf11afSPaul Mackerras extern void adjust_total_lowmem(void); 6814cf11afSPaul Mackerras 69*ab1f9dacSPaul Mackerras #elif defined(CONFIG_PPC32) 70*ab1f9dacSPaul Mackerras /* anything 32-bit except 4xx or 8xx */ 7114cf11afSPaul Mackerras extern void MMU_init_hw(void); 7214cf11afSPaul Mackerras extern unsigned long mmu_mapin_ram(void); 7314cf11afSPaul Mackerras 7414cf11afSPaul Mackerras /* Be careful....this needs to be updated if we ever encounter 603 SMPs, 7514cf11afSPaul Mackerras * which includes all new 82xx processors. We need tlbie/tlbsync here 7614cf11afSPaul Mackerras * in that case (I think). -- Dan. 7714cf11afSPaul Mackerras */ 7814cf11afSPaul Mackerras static inline void flush_HPTE(unsigned context, unsigned long va, 7914cf11afSPaul Mackerras unsigned long pdval) 8014cf11afSPaul Mackerras { 8114cf11afSPaul Mackerras if ((Hash != 0) && 8214cf11afSPaul Mackerras cpu_has_feature(CPU_FTR_HPTE_TABLE)) 8314cf11afSPaul Mackerras flush_hash_pages(0, va, pdval, 1); 8414cf11afSPaul Mackerras else 8514cf11afSPaul Mackerras _tlbie(va); 8614cf11afSPaul Mackerras } 8714cf11afSPaul Mackerras #endif 88