14ceae137SRavi Bangoria /* 284022ac1SSandipan Das * Simple sanity tests for instruction emulation infrastructure. 34ceae137SRavi Bangoria * 44ceae137SRavi Bangoria * Copyright IBM Corp. 2016 54ceae137SRavi Bangoria * 64ceae137SRavi Bangoria * This program is free software; you can redistribute it and/or modify 74ceae137SRavi Bangoria * it under the terms of the GNU General Public License as published by 84ceae137SRavi Bangoria * the Free Software Foundation; either version 2 of the License, or 94ceae137SRavi Bangoria * (at your option) any later version. 104ceae137SRavi Bangoria */ 114ceae137SRavi Bangoria 124ceae137SRavi Bangoria #define pr_fmt(fmt) "emulate_step_test: " fmt 134ceae137SRavi Bangoria 144ceae137SRavi Bangoria #include <linux/ptrace.h> 154ceae137SRavi Bangoria #include <asm/sstep.h> 164ceae137SRavi Bangoria #include <asm/ppc-opcode.h> 1784022ac1SSandipan Das #include <asm/code-patching.h> 184ceae137SRavi Bangoria 194ceae137SRavi Bangoria #define IMM_L(i) ((uintptr_t)(i) & 0xffff) 204ceae137SRavi Bangoria 214ceae137SRavi Bangoria /* 224ceae137SRavi Bangoria * Defined with TEST_ prefix so it does not conflict with other 234ceae137SRavi Bangoria * definitions. 244ceae137SRavi Bangoria */ 254ceae137SRavi Bangoria #define TEST_LD(r, base, i) (PPC_INST_LD | ___PPC_RT(r) | \ 264ceae137SRavi Bangoria ___PPC_RA(base) | IMM_L(i)) 274ceae137SRavi Bangoria #define TEST_LWZ(r, base, i) (PPC_INST_LWZ | ___PPC_RT(r) | \ 284ceae137SRavi Bangoria ___PPC_RA(base) | IMM_L(i)) 294ceae137SRavi Bangoria #define TEST_LWZX(t, a, b) (PPC_INST_LWZX | ___PPC_RT(t) | \ 304ceae137SRavi Bangoria ___PPC_RA(a) | ___PPC_RB(b)) 314ceae137SRavi Bangoria #define TEST_STD(r, base, i) (PPC_INST_STD | ___PPC_RS(r) | \ 324ceae137SRavi Bangoria ___PPC_RA(base) | ((i) & 0xfffc)) 334ceae137SRavi Bangoria #define TEST_LDARX(t, a, b, eh) (PPC_INST_LDARX | ___PPC_RT(t) | \ 344ceae137SRavi Bangoria ___PPC_RA(a) | ___PPC_RB(b) | \ 354ceae137SRavi Bangoria __PPC_EH(eh)) 364ceae137SRavi Bangoria #define TEST_STDCX(s, a, b) (PPC_INST_STDCX | ___PPC_RS(s) | \ 374ceae137SRavi Bangoria ___PPC_RA(a) | ___PPC_RB(b)) 384ceae137SRavi Bangoria #define TEST_LFSX(t, a, b) (PPC_INST_LFSX | ___PPC_RT(t) | \ 394ceae137SRavi Bangoria ___PPC_RA(a) | ___PPC_RB(b)) 404ceae137SRavi Bangoria #define TEST_STFSX(s, a, b) (PPC_INST_STFSX | ___PPC_RS(s) | \ 414ceae137SRavi Bangoria ___PPC_RA(a) | ___PPC_RB(b)) 424ceae137SRavi Bangoria #define TEST_LFDX(t, a, b) (PPC_INST_LFDX | ___PPC_RT(t) | \ 434ceae137SRavi Bangoria ___PPC_RA(a) | ___PPC_RB(b)) 444ceae137SRavi Bangoria #define TEST_STFDX(s, a, b) (PPC_INST_STFDX | ___PPC_RS(s) | \ 454ceae137SRavi Bangoria ___PPC_RA(a) | ___PPC_RB(b)) 464ceae137SRavi Bangoria #define TEST_LVX(t, a, b) (PPC_INST_LVX | ___PPC_RT(t) | \ 474ceae137SRavi Bangoria ___PPC_RA(a) | ___PPC_RB(b)) 484ceae137SRavi Bangoria #define TEST_STVX(s, a, b) (PPC_INST_STVX | ___PPC_RS(s) | \ 494ceae137SRavi Bangoria ___PPC_RA(a) | ___PPC_RB(b)) 504ceae137SRavi Bangoria #define TEST_LXVD2X(s, a, b) (PPC_INST_LXVD2X | VSX_XX1((s), R##a, R##b)) 514ceae137SRavi Bangoria #define TEST_STXVD2X(s, a, b) (PPC_INST_STXVD2X | VSX_XX1((s), R##a, R##b)) 5244dea178SSandipan Das #define TEST_ADD(t, a, b) (PPC_INST_ADD | ___PPC_RT(t) | \ 5344dea178SSandipan Das ___PPC_RA(a) | ___PPC_RB(b)) 5444dea178SSandipan Das #define TEST_ADD_DOT(t, a, b) (PPC_INST_ADD | ___PPC_RT(t) | \ 5544dea178SSandipan Das ___PPC_RA(a) | ___PPC_RB(b) | 0x1) 56*78a8da06SSandipan Das #define TEST_ADDC(t, a, b) (PPC_INST_ADDC | ___PPC_RT(t) | \ 57*78a8da06SSandipan Das ___PPC_RA(a) | ___PPC_RB(b)) 58*78a8da06SSandipan Das #define TEST_ADDC_DOT(t, a, b) (PPC_INST_ADDC | ___PPC_RT(t) | \ 59*78a8da06SSandipan Das ___PPC_RA(a) | ___PPC_RB(b) | 0x1) 604ceae137SRavi Bangoria 6184022ac1SSandipan Das #define MAX_SUBTESTS 16 6284022ac1SSandipan Das 6384022ac1SSandipan Das #define IGNORE_GPR(n) (0x1UL << (n)) 6484022ac1SSandipan Das #define IGNORE_XER (0x1UL << 32) 6584022ac1SSandipan Das #define IGNORE_CCR (0x1UL << 33) 664ceae137SRavi Bangoria 674ceae137SRavi Bangoria static void __init init_pt_regs(struct pt_regs *regs) 684ceae137SRavi Bangoria { 694ceae137SRavi Bangoria static unsigned long msr; 704ceae137SRavi Bangoria static bool msr_cached; 714ceae137SRavi Bangoria 724ceae137SRavi Bangoria memset(regs, 0, sizeof(struct pt_regs)); 734ceae137SRavi Bangoria 744ceae137SRavi Bangoria if (likely(msr_cached)) { 754ceae137SRavi Bangoria regs->msr = msr; 764ceae137SRavi Bangoria return; 774ceae137SRavi Bangoria } 784ceae137SRavi Bangoria 794ceae137SRavi Bangoria asm volatile("mfmsr %0" : "=r"(regs->msr)); 804ceae137SRavi Bangoria 814ceae137SRavi Bangoria regs->msr |= MSR_FP; 824ceae137SRavi Bangoria regs->msr |= MSR_VEC; 834ceae137SRavi Bangoria regs->msr |= MSR_VSX; 844ceae137SRavi Bangoria 854ceae137SRavi Bangoria msr = regs->msr; 864ceae137SRavi Bangoria msr_cached = true; 874ceae137SRavi Bangoria } 884ceae137SRavi Bangoria 8984022ac1SSandipan Das static void __init show_result(char *mnemonic, char *result) 904ceae137SRavi Bangoria { 9184022ac1SSandipan Das pr_info("%-14s : %s\n", mnemonic, result); 9284022ac1SSandipan Das } 9384022ac1SSandipan Das 9484022ac1SSandipan Das static void __init show_result_with_descr(char *mnemonic, char *descr, 9584022ac1SSandipan Das char *result) 9684022ac1SSandipan Das { 9784022ac1SSandipan Das pr_info("%-14s : %-50s %s\n", mnemonic, descr, result); 984ceae137SRavi Bangoria } 994ceae137SRavi Bangoria 1004ceae137SRavi Bangoria static void __init test_ld(void) 1014ceae137SRavi Bangoria { 1024ceae137SRavi Bangoria struct pt_regs regs; 1034ceae137SRavi Bangoria unsigned long a = 0x23; 1044ceae137SRavi Bangoria int stepped = -1; 1054ceae137SRavi Bangoria 1064ceae137SRavi Bangoria init_pt_regs(®s); 1074ceae137SRavi Bangoria regs.gpr[3] = (unsigned long) &a; 1084ceae137SRavi Bangoria 1094ceae137SRavi Bangoria /* ld r5, 0(r3) */ 1104ceae137SRavi Bangoria stepped = emulate_step(®s, TEST_LD(5, 3, 0)); 1114ceae137SRavi Bangoria 1124ceae137SRavi Bangoria if (stepped == 1 && regs.gpr[5] == a) 1134ceae137SRavi Bangoria show_result("ld", "PASS"); 1144ceae137SRavi Bangoria else 1154ceae137SRavi Bangoria show_result("ld", "FAIL"); 1164ceae137SRavi Bangoria } 1174ceae137SRavi Bangoria 1184ceae137SRavi Bangoria static void __init test_lwz(void) 1194ceae137SRavi Bangoria { 1204ceae137SRavi Bangoria struct pt_regs regs; 1214ceae137SRavi Bangoria unsigned int a = 0x4545; 1224ceae137SRavi Bangoria int stepped = -1; 1234ceae137SRavi Bangoria 1244ceae137SRavi Bangoria init_pt_regs(®s); 1254ceae137SRavi Bangoria regs.gpr[3] = (unsigned long) &a; 1264ceae137SRavi Bangoria 1274ceae137SRavi Bangoria /* lwz r5, 0(r3) */ 1284ceae137SRavi Bangoria stepped = emulate_step(®s, TEST_LWZ(5, 3, 0)); 1294ceae137SRavi Bangoria 1304ceae137SRavi Bangoria if (stepped == 1 && regs.gpr[5] == a) 1314ceae137SRavi Bangoria show_result("lwz", "PASS"); 1324ceae137SRavi Bangoria else 1334ceae137SRavi Bangoria show_result("lwz", "FAIL"); 1344ceae137SRavi Bangoria } 1354ceae137SRavi Bangoria 1364ceae137SRavi Bangoria static void __init test_lwzx(void) 1374ceae137SRavi Bangoria { 1384ceae137SRavi Bangoria struct pt_regs regs; 1394ceae137SRavi Bangoria unsigned int a[3] = {0x0, 0x0, 0x1234}; 1404ceae137SRavi Bangoria int stepped = -1; 1414ceae137SRavi Bangoria 1424ceae137SRavi Bangoria init_pt_regs(®s); 1434ceae137SRavi Bangoria regs.gpr[3] = (unsigned long) a; 1444ceae137SRavi Bangoria regs.gpr[4] = 8; 1454ceae137SRavi Bangoria regs.gpr[5] = 0x8765; 1464ceae137SRavi Bangoria 1474ceae137SRavi Bangoria /* lwzx r5, r3, r4 */ 1484ceae137SRavi Bangoria stepped = emulate_step(®s, TEST_LWZX(5, 3, 4)); 1494ceae137SRavi Bangoria if (stepped == 1 && regs.gpr[5] == a[2]) 1504ceae137SRavi Bangoria show_result("lwzx", "PASS"); 1514ceae137SRavi Bangoria else 1524ceae137SRavi Bangoria show_result("lwzx", "FAIL"); 1534ceae137SRavi Bangoria } 1544ceae137SRavi Bangoria 1554ceae137SRavi Bangoria static void __init test_std(void) 1564ceae137SRavi Bangoria { 1574ceae137SRavi Bangoria struct pt_regs regs; 1584ceae137SRavi Bangoria unsigned long a = 0x1234; 1594ceae137SRavi Bangoria int stepped = -1; 1604ceae137SRavi Bangoria 1614ceae137SRavi Bangoria init_pt_regs(®s); 1624ceae137SRavi Bangoria regs.gpr[3] = (unsigned long) &a; 1634ceae137SRavi Bangoria regs.gpr[5] = 0x5678; 1644ceae137SRavi Bangoria 1654ceae137SRavi Bangoria /* std r5, 0(r3) */ 1664ceae137SRavi Bangoria stepped = emulate_step(®s, TEST_STD(5, 3, 0)); 1674ceae137SRavi Bangoria if (stepped == 1 || regs.gpr[5] == a) 1684ceae137SRavi Bangoria show_result("std", "PASS"); 1694ceae137SRavi Bangoria else 1704ceae137SRavi Bangoria show_result("std", "FAIL"); 1714ceae137SRavi Bangoria } 1724ceae137SRavi Bangoria 1734ceae137SRavi Bangoria static void __init test_ldarx_stdcx(void) 1744ceae137SRavi Bangoria { 1754ceae137SRavi Bangoria struct pt_regs regs; 1764ceae137SRavi Bangoria unsigned long a = 0x1234; 1774ceae137SRavi Bangoria int stepped = -1; 1784ceae137SRavi Bangoria unsigned long cr0_eq = 0x1 << 29; /* eq bit of CR0 */ 1794ceae137SRavi Bangoria 1804ceae137SRavi Bangoria init_pt_regs(®s); 1814ceae137SRavi Bangoria asm volatile("mfcr %0" : "=r"(regs.ccr)); 1824ceae137SRavi Bangoria 1834ceae137SRavi Bangoria 1844ceae137SRavi Bangoria /*** ldarx ***/ 1854ceae137SRavi Bangoria 1864ceae137SRavi Bangoria regs.gpr[3] = (unsigned long) &a; 1874ceae137SRavi Bangoria regs.gpr[4] = 0; 1884ceae137SRavi Bangoria regs.gpr[5] = 0x5678; 1894ceae137SRavi Bangoria 1904ceae137SRavi Bangoria /* ldarx r5, r3, r4, 0 */ 1914ceae137SRavi Bangoria stepped = emulate_step(®s, TEST_LDARX(5, 3, 4, 0)); 1924ceae137SRavi Bangoria 1934ceae137SRavi Bangoria /* 1944ceae137SRavi Bangoria * Don't touch 'a' here. Touching 'a' can do Load/store 1954ceae137SRavi Bangoria * of 'a' which result in failure of subsequent stdcx. 1964ceae137SRavi Bangoria * Instead, use hardcoded value for comparison. 1974ceae137SRavi Bangoria */ 1984ceae137SRavi Bangoria if (stepped <= 0 || regs.gpr[5] != 0x1234) { 1994ceae137SRavi Bangoria show_result("ldarx / stdcx.", "FAIL (ldarx)"); 2004ceae137SRavi Bangoria return; 2014ceae137SRavi Bangoria } 2024ceae137SRavi Bangoria 2034ceae137SRavi Bangoria 2044ceae137SRavi Bangoria /*** stdcx. ***/ 2054ceae137SRavi Bangoria 2064ceae137SRavi Bangoria regs.gpr[5] = 0x9ABC; 2074ceae137SRavi Bangoria 2084ceae137SRavi Bangoria /* stdcx. r5, r3, r4 */ 2094ceae137SRavi Bangoria stepped = emulate_step(®s, TEST_STDCX(5, 3, 4)); 2104ceae137SRavi Bangoria 2114ceae137SRavi Bangoria /* 2124ceae137SRavi Bangoria * Two possible scenarios that indicates successful emulation 2134ceae137SRavi Bangoria * of stdcx. : 2144ceae137SRavi Bangoria * 1. Reservation is active and store is performed. In this 2154ceae137SRavi Bangoria * case cr0.eq bit will be set to 1. 2164ceae137SRavi Bangoria * 2. Reservation is not active and store is not performed. 2174ceae137SRavi Bangoria * In this case cr0.eq bit will be set to 0. 2184ceae137SRavi Bangoria */ 2194ceae137SRavi Bangoria if (stepped == 1 && ((regs.gpr[5] == a && (regs.ccr & cr0_eq)) 2204ceae137SRavi Bangoria || (regs.gpr[5] != a && !(regs.ccr & cr0_eq)))) 2214ceae137SRavi Bangoria show_result("ldarx / stdcx.", "PASS"); 2224ceae137SRavi Bangoria else 2234ceae137SRavi Bangoria show_result("ldarx / stdcx.", "FAIL (stdcx.)"); 2244ceae137SRavi Bangoria } 2254ceae137SRavi Bangoria 2264ceae137SRavi Bangoria #ifdef CONFIG_PPC_FPU 2274ceae137SRavi Bangoria static void __init test_lfsx_stfsx(void) 2284ceae137SRavi Bangoria { 2294ceae137SRavi Bangoria struct pt_regs regs; 2304ceae137SRavi Bangoria union { 2314ceae137SRavi Bangoria float a; 2324ceae137SRavi Bangoria int b; 2334ceae137SRavi Bangoria } c; 2344ceae137SRavi Bangoria int cached_b; 2354ceae137SRavi Bangoria int stepped = -1; 2364ceae137SRavi Bangoria 2374ceae137SRavi Bangoria init_pt_regs(®s); 2384ceae137SRavi Bangoria 2394ceae137SRavi Bangoria 2404ceae137SRavi Bangoria /*** lfsx ***/ 2414ceae137SRavi Bangoria 2424ceae137SRavi Bangoria c.a = 123.45; 2434ceae137SRavi Bangoria cached_b = c.b; 2444ceae137SRavi Bangoria 2454ceae137SRavi Bangoria regs.gpr[3] = (unsigned long) &c.a; 2464ceae137SRavi Bangoria regs.gpr[4] = 0; 2474ceae137SRavi Bangoria 2484ceae137SRavi Bangoria /* lfsx frt10, r3, r4 */ 2494ceae137SRavi Bangoria stepped = emulate_step(®s, TEST_LFSX(10, 3, 4)); 2504ceae137SRavi Bangoria 2514ceae137SRavi Bangoria if (stepped == 1) 2524ceae137SRavi Bangoria show_result("lfsx", "PASS"); 2534ceae137SRavi Bangoria else 2544ceae137SRavi Bangoria show_result("lfsx", "FAIL"); 2554ceae137SRavi Bangoria 2564ceae137SRavi Bangoria 2574ceae137SRavi Bangoria /*** stfsx ***/ 2584ceae137SRavi Bangoria 2594ceae137SRavi Bangoria c.a = 678.91; 2604ceae137SRavi Bangoria 2614ceae137SRavi Bangoria /* stfsx frs10, r3, r4 */ 2624ceae137SRavi Bangoria stepped = emulate_step(®s, TEST_STFSX(10, 3, 4)); 2634ceae137SRavi Bangoria 2644ceae137SRavi Bangoria if (stepped == 1 && c.b == cached_b) 2654ceae137SRavi Bangoria show_result("stfsx", "PASS"); 2664ceae137SRavi Bangoria else 2674ceae137SRavi Bangoria show_result("stfsx", "FAIL"); 2684ceae137SRavi Bangoria } 2694ceae137SRavi Bangoria 2704ceae137SRavi Bangoria static void __init test_lfdx_stfdx(void) 2714ceae137SRavi Bangoria { 2724ceae137SRavi Bangoria struct pt_regs regs; 2734ceae137SRavi Bangoria union { 2744ceae137SRavi Bangoria double a; 2754ceae137SRavi Bangoria long b; 2764ceae137SRavi Bangoria } c; 2774ceae137SRavi Bangoria long cached_b; 2784ceae137SRavi Bangoria int stepped = -1; 2794ceae137SRavi Bangoria 2804ceae137SRavi Bangoria init_pt_regs(®s); 2814ceae137SRavi Bangoria 2824ceae137SRavi Bangoria 2834ceae137SRavi Bangoria /*** lfdx ***/ 2844ceae137SRavi Bangoria 2854ceae137SRavi Bangoria c.a = 123456.78; 2864ceae137SRavi Bangoria cached_b = c.b; 2874ceae137SRavi Bangoria 2884ceae137SRavi Bangoria regs.gpr[3] = (unsigned long) &c.a; 2894ceae137SRavi Bangoria regs.gpr[4] = 0; 2904ceae137SRavi Bangoria 2914ceae137SRavi Bangoria /* lfdx frt10, r3, r4 */ 2924ceae137SRavi Bangoria stepped = emulate_step(®s, TEST_LFDX(10, 3, 4)); 2934ceae137SRavi Bangoria 2944ceae137SRavi Bangoria if (stepped == 1) 2954ceae137SRavi Bangoria show_result("lfdx", "PASS"); 2964ceae137SRavi Bangoria else 2974ceae137SRavi Bangoria show_result("lfdx", "FAIL"); 2984ceae137SRavi Bangoria 2994ceae137SRavi Bangoria 3004ceae137SRavi Bangoria /*** stfdx ***/ 3014ceae137SRavi Bangoria 3024ceae137SRavi Bangoria c.a = 987654.32; 3034ceae137SRavi Bangoria 3044ceae137SRavi Bangoria /* stfdx frs10, r3, r4 */ 3054ceae137SRavi Bangoria stepped = emulate_step(®s, TEST_STFDX(10, 3, 4)); 3064ceae137SRavi Bangoria 3074ceae137SRavi Bangoria if (stepped == 1 && c.b == cached_b) 3084ceae137SRavi Bangoria show_result("stfdx", "PASS"); 3094ceae137SRavi Bangoria else 3104ceae137SRavi Bangoria show_result("stfdx", "FAIL"); 3114ceae137SRavi Bangoria } 3124ceae137SRavi Bangoria #else 3134ceae137SRavi Bangoria static void __init test_lfsx_stfsx(void) 3144ceae137SRavi Bangoria { 3154ceae137SRavi Bangoria show_result("lfsx", "SKIP (CONFIG_PPC_FPU is not set)"); 3164ceae137SRavi Bangoria show_result("stfsx", "SKIP (CONFIG_PPC_FPU is not set)"); 3174ceae137SRavi Bangoria } 3184ceae137SRavi Bangoria 3194ceae137SRavi Bangoria static void __init test_lfdx_stfdx(void) 3204ceae137SRavi Bangoria { 3214ceae137SRavi Bangoria show_result("lfdx", "SKIP (CONFIG_PPC_FPU is not set)"); 3224ceae137SRavi Bangoria show_result("stfdx", "SKIP (CONFIG_PPC_FPU is not set)"); 3234ceae137SRavi Bangoria } 3244ceae137SRavi Bangoria #endif /* CONFIG_PPC_FPU */ 3254ceae137SRavi Bangoria 3264ceae137SRavi Bangoria #ifdef CONFIG_ALTIVEC 3274ceae137SRavi Bangoria static void __init test_lvx_stvx(void) 3284ceae137SRavi Bangoria { 3294ceae137SRavi Bangoria struct pt_regs regs; 3304ceae137SRavi Bangoria union { 3314ceae137SRavi Bangoria vector128 a; 3324ceae137SRavi Bangoria u32 b[4]; 3334ceae137SRavi Bangoria } c; 3344ceae137SRavi Bangoria u32 cached_b[4]; 3354ceae137SRavi Bangoria int stepped = -1; 3364ceae137SRavi Bangoria 3374ceae137SRavi Bangoria init_pt_regs(®s); 3384ceae137SRavi Bangoria 3394ceae137SRavi Bangoria 3404ceae137SRavi Bangoria /*** lvx ***/ 3414ceae137SRavi Bangoria 3424ceae137SRavi Bangoria cached_b[0] = c.b[0] = 923745; 3434ceae137SRavi Bangoria cached_b[1] = c.b[1] = 2139478; 3444ceae137SRavi Bangoria cached_b[2] = c.b[2] = 9012; 3454ceae137SRavi Bangoria cached_b[3] = c.b[3] = 982134; 3464ceae137SRavi Bangoria 3474ceae137SRavi Bangoria regs.gpr[3] = (unsigned long) &c.a; 3484ceae137SRavi Bangoria regs.gpr[4] = 0; 3494ceae137SRavi Bangoria 3504ceae137SRavi Bangoria /* lvx vrt10, r3, r4 */ 3514ceae137SRavi Bangoria stepped = emulate_step(®s, TEST_LVX(10, 3, 4)); 3524ceae137SRavi Bangoria 3534ceae137SRavi Bangoria if (stepped == 1) 3544ceae137SRavi Bangoria show_result("lvx", "PASS"); 3554ceae137SRavi Bangoria else 3564ceae137SRavi Bangoria show_result("lvx", "FAIL"); 3574ceae137SRavi Bangoria 3584ceae137SRavi Bangoria 3594ceae137SRavi Bangoria /*** stvx ***/ 3604ceae137SRavi Bangoria 3614ceae137SRavi Bangoria c.b[0] = 4987513; 3624ceae137SRavi Bangoria c.b[1] = 84313948; 3634ceae137SRavi Bangoria c.b[2] = 71; 3644ceae137SRavi Bangoria c.b[3] = 498532; 3654ceae137SRavi Bangoria 3664ceae137SRavi Bangoria /* stvx vrs10, r3, r4 */ 3674ceae137SRavi Bangoria stepped = emulate_step(®s, TEST_STVX(10, 3, 4)); 3684ceae137SRavi Bangoria 3694ceae137SRavi Bangoria if (stepped == 1 && cached_b[0] == c.b[0] && cached_b[1] == c.b[1] && 3704ceae137SRavi Bangoria cached_b[2] == c.b[2] && cached_b[3] == c.b[3]) 3714ceae137SRavi Bangoria show_result("stvx", "PASS"); 3724ceae137SRavi Bangoria else 3734ceae137SRavi Bangoria show_result("stvx", "FAIL"); 3744ceae137SRavi Bangoria } 3754ceae137SRavi Bangoria #else 3764ceae137SRavi Bangoria static void __init test_lvx_stvx(void) 3774ceae137SRavi Bangoria { 3784ceae137SRavi Bangoria show_result("lvx", "SKIP (CONFIG_ALTIVEC is not set)"); 3794ceae137SRavi Bangoria show_result("stvx", "SKIP (CONFIG_ALTIVEC is not set)"); 3804ceae137SRavi Bangoria } 3814ceae137SRavi Bangoria #endif /* CONFIG_ALTIVEC */ 3824ceae137SRavi Bangoria 3834ceae137SRavi Bangoria #ifdef CONFIG_VSX 3844ceae137SRavi Bangoria static void __init test_lxvd2x_stxvd2x(void) 3854ceae137SRavi Bangoria { 3864ceae137SRavi Bangoria struct pt_regs regs; 3874ceae137SRavi Bangoria union { 3884ceae137SRavi Bangoria vector128 a; 3894ceae137SRavi Bangoria u32 b[4]; 3904ceae137SRavi Bangoria } c; 3914ceae137SRavi Bangoria u32 cached_b[4]; 3924ceae137SRavi Bangoria int stepped = -1; 3934ceae137SRavi Bangoria 3944ceae137SRavi Bangoria init_pt_regs(®s); 3954ceae137SRavi Bangoria 3964ceae137SRavi Bangoria 3974ceae137SRavi Bangoria /*** lxvd2x ***/ 3984ceae137SRavi Bangoria 3994ceae137SRavi Bangoria cached_b[0] = c.b[0] = 18233; 4004ceae137SRavi Bangoria cached_b[1] = c.b[1] = 34863571; 4014ceae137SRavi Bangoria cached_b[2] = c.b[2] = 834; 4024ceae137SRavi Bangoria cached_b[3] = c.b[3] = 6138911; 4034ceae137SRavi Bangoria 4044ceae137SRavi Bangoria regs.gpr[3] = (unsigned long) &c.a; 4054ceae137SRavi Bangoria regs.gpr[4] = 0; 4064ceae137SRavi Bangoria 4074ceae137SRavi Bangoria /* lxvd2x vsr39, r3, r4 */ 4084ceae137SRavi Bangoria stepped = emulate_step(®s, TEST_LXVD2X(39, 3, 4)); 4094ceae137SRavi Bangoria 4105a61640eSRavi Bangoria if (stepped == 1 && cpu_has_feature(CPU_FTR_VSX)) { 4114ceae137SRavi Bangoria show_result("lxvd2x", "PASS"); 4125a61640eSRavi Bangoria } else { 4135a61640eSRavi Bangoria if (!cpu_has_feature(CPU_FTR_VSX)) 4145a61640eSRavi Bangoria show_result("lxvd2x", "PASS (!CPU_FTR_VSX)"); 4154ceae137SRavi Bangoria else 4164ceae137SRavi Bangoria show_result("lxvd2x", "FAIL"); 4175a61640eSRavi Bangoria } 4184ceae137SRavi Bangoria 4194ceae137SRavi Bangoria 4204ceae137SRavi Bangoria /*** stxvd2x ***/ 4214ceae137SRavi Bangoria 4224ceae137SRavi Bangoria c.b[0] = 21379463; 4234ceae137SRavi Bangoria c.b[1] = 87; 4244ceae137SRavi Bangoria c.b[2] = 374234; 4254ceae137SRavi Bangoria c.b[3] = 4; 4264ceae137SRavi Bangoria 4274ceae137SRavi Bangoria /* stxvd2x vsr39, r3, r4 */ 4284ceae137SRavi Bangoria stepped = emulate_step(®s, TEST_STXVD2X(39, 3, 4)); 4294ceae137SRavi Bangoria 4304ceae137SRavi Bangoria if (stepped == 1 && cached_b[0] == c.b[0] && cached_b[1] == c.b[1] && 4315a61640eSRavi Bangoria cached_b[2] == c.b[2] && cached_b[3] == c.b[3] && 4325a61640eSRavi Bangoria cpu_has_feature(CPU_FTR_VSX)) { 4334ceae137SRavi Bangoria show_result("stxvd2x", "PASS"); 4345a61640eSRavi Bangoria } else { 4355a61640eSRavi Bangoria if (!cpu_has_feature(CPU_FTR_VSX)) 4365a61640eSRavi Bangoria show_result("stxvd2x", "PASS (!CPU_FTR_VSX)"); 4374ceae137SRavi Bangoria else 4384ceae137SRavi Bangoria show_result("stxvd2x", "FAIL"); 4394ceae137SRavi Bangoria } 4405a61640eSRavi Bangoria } 4414ceae137SRavi Bangoria #else 4424ceae137SRavi Bangoria static void __init test_lxvd2x_stxvd2x(void) 4434ceae137SRavi Bangoria { 4444ceae137SRavi Bangoria show_result("lxvd2x", "SKIP (CONFIG_VSX is not set)"); 4454ceae137SRavi Bangoria show_result("stxvd2x", "SKIP (CONFIG_VSX is not set)"); 4464ceae137SRavi Bangoria } 4474ceae137SRavi Bangoria #endif /* CONFIG_VSX */ 4484ceae137SRavi Bangoria 44984022ac1SSandipan Das static void __init run_tests_load_store(void) 4504ceae137SRavi Bangoria { 4514ceae137SRavi Bangoria test_ld(); 4524ceae137SRavi Bangoria test_lwz(); 4534ceae137SRavi Bangoria test_lwzx(); 4544ceae137SRavi Bangoria test_std(); 4554ceae137SRavi Bangoria test_ldarx_stdcx(); 4564ceae137SRavi Bangoria test_lfsx_stfsx(); 4574ceae137SRavi Bangoria test_lfdx_stfdx(); 4584ceae137SRavi Bangoria test_lvx_stvx(); 4594ceae137SRavi Bangoria test_lxvd2x_stxvd2x(); 46084022ac1SSandipan Das } 46184022ac1SSandipan Das 46284022ac1SSandipan Das struct compute_test { 46384022ac1SSandipan Das char *mnemonic; 46484022ac1SSandipan Das struct { 46584022ac1SSandipan Das char *descr; 46684022ac1SSandipan Das unsigned long flags; 46784022ac1SSandipan Das unsigned int instr; 46884022ac1SSandipan Das struct pt_regs regs; 46984022ac1SSandipan Das } subtests[MAX_SUBTESTS + 1]; 47084022ac1SSandipan Das }; 47184022ac1SSandipan Das 47284022ac1SSandipan Das static struct compute_test compute_tests[] = { 47384022ac1SSandipan Das { 47484022ac1SSandipan Das .mnemonic = "nop", 47584022ac1SSandipan Das .subtests = { 47684022ac1SSandipan Das { 47784022ac1SSandipan Das .descr = "R0 = LONG_MAX", 47884022ac1SSandipan Das .instr = PPC_INST_NOP, 47984022ac1SSandipan Das .regs = { 48084022ac1SSandipan Das .gpr[0] = LONG_MAX, 48184022ac1SSandipan Das } 48284022ac1SSandipan Das } 48384022ac1SSandipan Das } 48444dea178SSandipan Das }, 48544dea178SSandipan Das { 48644dea178SSandipan Das .mnemonic = "add", 48744dea178SSandipan Das .subtests = { 48844dea178SSandipan Das { 48944dea178SSandipan Das .descr = "RA = LONG_MIN, RB = LONG_MIN", 49044dea178SSandipan Das .instr = TEST_ADD(20, 21, 22), 49144dea178SSandipan Das .regs = { 49244dea178SSandipan Das .gpr[21] = LONG_MIN, 49344dea178SSandipan Das .gpr[22] = LONG_MIN, 49444dea178SSandipan Das } 49544dea178SSandipan Das }, 49644dea178SSandipan Das { 49744dea178SSandipan Das .descr = "RA = LONG_MIN, RB = LONG_MAX", 49844dea178SSandipan Das .instr = TEST_ADD(20, 21, 22), 49944dea178SSandipan Das .regs = { 50044dea178SSandipan Das .gpr[21] = LONG_MIN, 50144dea178SSandipan Das .gpr[22] = LONG_MAX, 50244dea178SSandipan Das } 50344dea178SSandipan Das }, 50444dea178SSandipan Das { 50544dea178SSandipan Das .descr = "RA = LONG_MAX, RB = LONG_MAX", 50644dea178SSandipan Das .instr = TEST_ADD(20, 21, 22), 50744dea178SSandipan Das .regs = { 50844dea178SSandipan Das .gpr[21] = LONG_MAX, 50944dea178SSandipan Das .gpr[22] = LONG_MAX, 51044dea178SSandipan Das } 51144dea178SSandipan Das }, 51244dea178SSandipan Das { 51344dea178SSandipan Das .descr = "RA = ULONG_MAX, RB = ULONG_MAX", 51444dea178SSandipan Das .instr = TEST_ADD(20, 21, 22), 51544dea178SSandipan Das .regs = { 51644dea178SSandipan Das .gpr[21] = ULONG_MAX, 51744dea178SSandipan Das .gpr[22] = ULONG_MAX, 51844dea178SSandipan Das } 51944dea178SSandipan Das }, 52044dea178SSandipan Das { 52144dea178SSandipan Das .descr = "RA = ULONG_MAX, RB = 0x1", 52244dea178SSandipan Das .instr = TEST_ADD(20, 21, 22), 52344dea178SSandipan Das .regs = { 52444dea178SSandipan Das .gpr[21] = ULONG_MAX, 52544dea178SSandipan Das .gpr[22] = 0x1, 52644dea178SSandipan Das } 52744dea178SSandipan Das }, 52844dea178SSandipan Das { 52944dea178SSandipan Das .descr = "RA = INT_MIN, RB = INT_MIN", 53044dea178SSandipan Das .instr = TEST_ADD(20, 21, 22), 53144dea178SSandipan Das .regs = { 53244dea178SSandipan Das .gpr[21] = INT_MIN, 53344dea178SSandipan Das .gpr[22] = INT_MIN, 53444dea178SSandipan Das } 53544dea178SSandipan Das }, 53644dea178SSandipan Das { 53744dea178SSandipan Das .descr = "RA = INT_MIN, RB = INT_MAX", 53844dea178SSandipan Das .instr = TEST_ADD(20, 21, 22), 53944dea178SSandipan Das .regs = { 54044dea178SSandipan Das .gpr[21] = INT_MIN, 54144dea178SSandipan Das .gpr[22] = INT_MAX, 54244dea178SSandipan Das } 54344dea178SSandipan Das }, 54444dea178SSandipan Das { 54544dea178SSandipan Das .descr = "RA = INT_MAX, RB = INT_MAX", 54644dea178SSandipan Das .instr = TEST_ADD(20, 21, 22), 54744dea178SSandipan Das .regs = { 54844dea178SSandipan Das .gpr[21] = INT_MAX, 54944dea178SSandipan Das .gpr[22] = INT_MAX, 55044dea178SSandipan Das } 55144dea178SSandipan Das }, 55244dea178SSandipan Das { 55344dea178SSandipan Das .descr = "RA = UINT_MAX, RB = UINT_MAX", 55444dea178SSandipan Das .instr = TEST_ADD(20, 21, 22), 55544dea178SSandipan Das .regs = { 55644dea178SSandipan Das .gpr[21] = UINT_MAX, 55744dea178SSandipan Das .gpr[22] = UINT_MAX, 55844dea178SSandipan Das } 55944dea178SSandipan Das }, 56044dea178SSandipan Das { 56144dea178SSandipan Das .descr = "RA = UINT_MAX, RB = 0x1", 56244dea178SSandipan Das .instr = TEST_ADD(20, 21, 22), 56344dea178SSandipan Das .regs = { 56444dea178SSandipan Das .gpr[21] = UINT_MAX, 56544dea178SSandipan Das .gpr[22] = 0x1, 56644dea178SSandipan Das } 56744dea178SSandipan Das } 56844dea178SSandipan Das } 56944dea178SSandipan Das }, 57044dea178SSandipan Das { 57144dea178SSandipan Das .mnemonic = "add.", 57244dea178SSandipan Das .subtests = { 57344dea178SSandipan Das { 57444dea178SSandipan Das .descr = "RA = LONG_MIN, RB = LONG_MIN", 57544dea178SSandipan Das .flags = IGNORE_CCR, 57644dea178SSandipan Das .instr = TEST_ADD_DOT(20, 21, 22), 57744dea178SSandipan Das .regs = { 57844dea178SSandipan Das .gpr[21] = LONG_MIN, 57944dea178SSandipan Das .gpr[22] = LONG_MIN, 58044dea178SSandipan Das } 58144dea178SSandipan Das }, 58244dea178SSandipan Das { 58344dea178SSandipan Das .descr = "RA = LONG_MIN, RB = LONG_MAX", 58444dea178SSandipan Das .instr = TEST_ADD_DOT(20, 21, 22), 58544dea178SSandipan Das .regs = { 58644dea178SSandipan Das .gpr[21] = LONG_MIN, 58744dea178SSandipan Das .gpr[22] = LONG_MAX, 58844dea178SSandipan Das } 58944dea178SSandipan Das }, 59044dea178SSandipan Das { 59144dea178SSandipan Das .descr = "RA = LONG_MAX, RB = LONG_MAX", 59244dea178SSandipan Das .flags = IGNORE_CCR, 59344dea178SSandipan Das .instr = TEST_ADD_DOT(20, 21, 22), 59444dea178SSandipan Das .regs = { 59544dea178SSandipan Das .gpr[21] = LONG_MAX, 59644dea178SSandipan Das .gpr[22] = LONG_MAX, 59744dea178SSandipan Das } 59844dea178SSandipan Das }, 59944dea178SSandipan Das { 60044dea178SSandipan Das .descr = "RA = ULONG_MAX, RB = ULONG_MAX", 60144dea178SSandipan Das .instr = TEST_ADD_DOT(20, 21, 22), 60244dea178SSandipan Das .regs = { 60344dea178SSandipan Das .gpr[21] = ULONG_MAX, 60444dea178SSandipan Das .gpr[22] = ULONG_MAX, 60544dea178SSandipan Das } 60644dea178SSandipan Das }, 60744dea178SSandipan Das { 60844dea178SSandipan Das .descr = "RA = ULONG_MAX, RB = 0x1", 60944dea178SSandipan Das .instr = TEST_ADD_DOT(20, 21, 22), 61044dea178SSandipan Das .regs = { 61144dea178SSandipan Das .gpr[21] = ULONG_MAX, 61244dea178SSandipan Das .gpr[22] = 0x1, 61344dea178SSandipan Das } 61444dea178SSandipan Das }, 61544dea178SSandipan Das { 61644dea178SSandipan Das .descr = "RA = INT_MIN, RB = INT_MIN", 61744dea178SSandipan Das .instr = TEST_ADD_DOT(20, 21, 22), 61844dea178SSandipan Das .regs = { 61944dea178SSandipan Das .gpr[21] = INT_MIN, 62044dea178SSandipan Das .gpr[22] = INT_MIN, 62144dea178SSandipan Das } 62244dea178SSandipan Das }, 62344dea178SSandipan Das { 62444dea178SSandipan Das .descr = "RA = INT_MIN, RB = INT_MAX", 62544dea178SSandipan Das .instr = TEST_ADD_DOT(20, 21, 22), 62644dea178SSandipan Das .regs = { 62744dea178SSandipan Das .gpr[21] = INT_MIN, 62844dea178SSandipan Das .gpr[22] = INT_MAX, 62944dea178SSandipan Das } 63044dea178SSandipan Das }, 63144dea178SSandipan Das { 63244dea178SSandipan Das .descr = "RA = INT_MAX, RB = INT_MAX", 63344dea178SSandipan Das .instr = TEST_ADD_DOT(20, 21, 22), 63444dea178SSandipan Das .regs = { 63544dea178SSandipan Das .gpr[21] = INT_MAX, 63644dea178SSandipan Das .gpr[22] = INT_MAX, 63744dea178SSandipan Das } 63844dea178SSandipan Das }, 63944dea178SSandipan Das { 64044dea178SSandipan Das .descr = "RA = UINT_MAX, RB = UINT_MAX", 64144dea178SSandipan Das .instr = TEST_ADD_DOT(20, 21, 22), 64244dea178SSandipan Das .regs = { 64344dea178SSandipan Das .gpr[21] = UINT_MAX, 64444dea178SSandipan Das .gpr[22] = UINT_MAX, 64544dea178SSandipan Das } 64644dea178SSandipan Das }, 64744dea178SSandipan Das { 64844dea178SSandipan Das .descr = "RA = UINT_MAX, RB = 0x1", 64944dea178SSandipan Das .instr = TEST_ADD_DOT(20, 21, 22), 65044dea178SSandipan Das .regs = { 65144dea178SSandipan Das .gpr[21] = UINT_MAX, 65244dea178SSandipan Das .gpr[22] = 0x1, 65344dea178SSandipan Das } 65444dea178SSandipan Das } 65544dea178SSandipan Das } 656*78a8da06SSandipan Das }, 657*78a8da06SSandipan Das { 658*78a8da06SSandipan Das .mnemonic = "addc", 659*78a8da06SSandipan Das .subtests = { 660*78a8da06SSandipan Das { 661*78a8da06SSandipan Das .descr = "RA = LONG_MIN, RB = LONG_MIN", 662*78a8da06SSandipan Das .instr = TEST_ADDC(20, 21, 22), 663*78a8da06SSandipan Das .regs = { 664*78a8da06SSandipan Das .gpr[21] = LONG_MIN, 665*78a8da06SSandipan Das .gpr[22] = LONG_MIN, 666*78a8da06SSandipan Das } 667*78a8da06SSandipan Das }, 668*78a8da06SSandipan Das { 669*78a8da06SSandipan Das .descr = "RA = LONG_MIN, RB = LONG_MAX", 670*78a8da06SSandipan Das .instr = TEST_ADDC(20, 21, 22), 671*78a8da06SSandipan Das .regs = { 672*78a8da06SSandipan Das .gpr[21] = LONG_MIN, 673*78a8da06SSandipan Das .gpr[22] = LONG_MAX, 674*78a8da06SSandipan Das } 675*78a8da06SSandipan Das }, 676*78a8da06SSandipan Das { 677*78a8da06SSandipan Das .descr = "RA = LONG_MAX, RB = LONG_MAX", 678*78a8da06SSandipan Das .instr = TEST_ADDC(20, 21, 22), 679*78a8da06SSandipan Das .regs = { 680*78a8da06SSandipan Das .gpr[21] = LONG_MAX, 681*78a8da06SSandipan Das .gpr[22] = LONG_MAX, 682*78a8da06SSandipan Das } 683*78a8da06SSandipan Das }, 684*78a8da06SSandipan Das { 685*78a8da06SSandipan Das .descr = "RA = ULONG_MAX, RB = ULONG_MAX", 686*78a8da06SSandipan Das .instr = TEST_ADDC(20, 21, 22), 687*78a8da06SSandipan Das .regs = { 688*78a8da06SSandipan Das .gpr[21] = ULONG_MAX, 689*78a8da06SSandipan Das .gpr[22] = ULONG_MAX, 690*78a8da06SSandipan Das } 691*78a8da06SSandipan Das }, 692*78a8da06SSandipan Das { 693*78a8da06SSandipan Das .descr = "RA = ULONG_MAX, RB = 0x1", 694*78a8da06SSandipan Das .instr = TEST_ADDC(20, 21, 22), 695*78a8da06SSandipan Das .regs = { 696*78a8da06SSandipan Das .gpr[21] = ULONG_MAX, 697*78a8da06SSandipan Das .gpr[22] = 0x1, 698*78a8da06SSandipan Das } 699*78a8da06SSandipan Das }, 700*78a8da06SSandipan Das { 701*78a8da06SSandipan Das .descr = "RA = INT_MIN, RB = INT_MIN", 702*78a8da06SSandipan Das .instr = TEST_ADDC(20, 21, 22), 703*78a8da06SSandipan Das .regs = { 704*78a8da06SSandipan Das .gpr[21] = INT_MIN, 705*78a8da06SSandipan Das .gpr[22] = INT_MIN, 706*78a8da06SSandipan Das } 707*78a8da06SSandipan Das }, 708*78a8da06SSandipan Das { 709*78a8da06SSandipan Das .descr = "RA = INT_MIN, RB = INT_MAX", 710*78a8da06SSandipan Das .instr = TEST_ADDC(20, 21, 22), 711*78a8da06SSandipan Das .regs = { 712*78a8da06SSandipan Das .gpr[21] = INT_MIN, 713*78a8da06SSandipan Das .gpr[22] = INT_MAX, 714*78a8da06SSandipan Das } 715*78a8da06SSandipan Das }, 716*78a8da06SSandipan Das { 717*78a8da06SSandipan Das .descr = "RA = INT_MAX, RB = INT_MAX", 718*78a8da06SSandipan Das .instr = TEST_ADDC(20, 21, 22), 719*78a8da06SSandipan Das .regs = { 720*78a8da06SSandipan Das .gpr[21] = INT_MAX, 721*78a8da06SSandipan Das .gpr[22] = INT_MAX, 722*78a8da06SSandipan Das } 723*78a8da06SSandipan Das }, 724*78a8da06SSandipan Das { 725*78a8da06SSandipan Das .descr = "RA = UINT_MAX, RB = UINT_MAX", 726*78a8da06SSandipan Das .instr = TEST_ADDC(20, 21, 22), 727*78a8da06SSandipan Das .regs = { 728*78a8da06SSandipan Das .gpr[21] = UINT_MAX, 729*78a8da06SSandipan Das .gpr[22] = UINT_MAX, 730*78a8da06SSandipan Das } 731*78a8da06SSandipan Das }, 732*78a8da06SSandipan Das { 733*78a8da06SSandipan Das .descr = "RA = UINT_MAX, RB = 0x1", 734*78a8da06SSandipan Das .instr = TEST_ADDC(20, 21, 22), 735*78a8da06SSandipan Das .regs = { 736*78a8da06SSandipan Das .gpr[21] = UINT_MAX, 737*78a8da06SSandipan Das .gpr[22] = 0x1, 738*78a8da06SSandipan Das } 739*78a8da06SSandipan Das }, 740*78a8da06SSandipan Das { 741*78a8da06SSandipan Das .descr = "RA = LONG_MIN | INT_MIN, RB = LONG_MIN | INT_MIN", 742*78a8da06SSandipan Das .instr = TEST_ADDC(20, 21, 22), 743*78a8da06SSandipan Das .regs = { 744*78a8da06SSandipan Das .gpr[21] = LONG_MIN | (uint)INT_MIN, 745*78a8da06SSandipan Das .gpr[22] = LONG_MIN | (uint)INT_MIN, 746*78a8da06SSandipan Das } 747*78a8da06SSandipan Das } 748*78a8da06SSandipan Das } 749*78a8da06SSandipan Das }, 750*78a8da06SSandipan Das { 751*78a8da06SSandipan Das .mnemonic = "addc.", 752*78a8da06SSandipan Das .subtests = { 753*78a8da06SSandipan Das { 754*78a8da06SSandipan Das .descr = "RA = LONG_MIN, RB = LONG_MIN", 755*78a8da06SSandipan Das .flags = IGNORE_CCR, 756*78a8da06SSandipan Das .instr = TEST_ADDC_DOT(20, 21, 22), 757*78a8da06SSandipan Das .regs = { 758*78a8da06SSandipan Das .gpr[21] = LONG_MIN, 759*78a8da06SSandipan Das .gpr[22] = LONG_MIN, 760*78a8da06SSandipan Das } 761*78a8da06SSandipan Das }, 762*78a8da06SSandipan Das { 763*78a8da06SSandipan Das .descr = "RA = LONG_MIN, RB = LONG_MAX", 764*78a8da06SSandipan Das .instr = TEST_ADDC_DOT(20, 21, 22), 765*78a8da06SSandipan Das .regs = { 766*78a8da06SSandipan Das .gpr[21] = LONG_MIN, 767*78a8da06SSandipan Das .gpr[22] = LONG_MAX, 768*78a8da06SSandipan Das } 769*78a8da06SSandipan Das }, 770*78a8da06SSandipan Das { 771*78a8da06SSandipan Das .descr = "RA = LONG_MAX, RB = LONG_MAX", 772*78a8da06SSandipan Das .flags = IGNORE_CCR, 773*78a8da06SSandipan Das .instr = TEST_ADDC_DOT(20, 21, 22), 774*78a8da06SSandipan Das .regs = { 775*78a8da06SSandipan Das .gpr[21] = LONG_MAX, 776*78a8da06SSandipan Das .gpr[22] = LONG_MAX, 777*78a8da06SSandipan Das } 778*78a8da06SSandipan Das }, 779*78a8da06SSandipan Das { 780*78a8da06SSandipan Das .descr = "RA = ULONG_MAX, RB = ULONG_MAX", 781*78a8da06SSandipan Das .instr = TEST_ADDC_DOT(20, 21, 22), 782*78a8da06SSandipan Das .regs = { 783*78a8da06SSandipan Das .gpr[21] = ULONG_MAX, 784*78a8da06SSandipan Das .gpr[22] = ULONG_MAX, 785*78a8da06SSandipan Das } 786*78a8da06SSandipan Das }, 787*78a8da06SSandipan Das { 788*78a8da06SSandipan Das .descr = "RA = ULONG_MAX, RB = 0x1", 789*78a8da06SSandipan Das .instr = TEST_ADDC_DOT(20, 21, 22), 790*78a8da06SSandipan Das .regs = { 791*78a8da06SSandipan Das .gpr[21] = ULONG_MAX, 792*78a8da06SSandipan Das .gpr[22] = 0x1, 793*78a8da06SSandipan Das } 794*78a8da06SSandipan Das }, 795*78a8da06SSandipan Das { 796*78a8da06SSandipan Das .descr = "RA = INT_MIN, RB = INT_MIN", 797*78a8da06SSandipan Das .instr = TEST_ADDC_DOT(20, 21, 22), 798*78a8da06SSandipan Das .regs = { 799*78a8da06SSandipan Das .gpr[21] = INT_MIN, 800*78a8da06SSandipan Das .gpr[22] = INT_MIN, 801*78a8da06SSandipan Das } 802*78a8da06SSandipan Das }, 803*78a8da06SSandipan Das { 804*78a8da06SSandipan Das .descr = "RA = INT_MIN, RB = INT_MAX", 805*78a8da06SSandipan Das .instr = TEST_ADDC_DOT(20, 21, 22), 806*78a8da06SSandipan Das .regs = { 807*78a8da06SSandipan Das .gpr[21] = INT_MIN, 808*78a8da06SSandipan Das .gpr[22] = INT_MAX, 809*78a8da06SSandipan Das } 810*78a8da06SSandipan Das }, 811*78a8da06SSandipan Das { 812*78a8da06SSandipan Das .descr = "RA = INT_MAX, RB = INT_MAX", 813*78a8da06SSandipan Das .instr = TEST_ADDC_DOT(20, 21, 22), 814*78a8da06SSandipan Das .regs = { 815*78a8da06SSandipan Das .gpr[21] = INT_MAX, 816*78a8da06SSandipan Das .gpr[22] = INT_MAX, 817*78a8da06SSandipan Das } 818*78a8da06SSandipan Das }, 819*78a8da06SSandipan Das { 820*78a8da06SSandipan Das .descr = "RA = UINT_MAX, RB = UINT_MAX", 821*78a8da06SSandipan Das .instr = TEST_ADDC_DOT(20, 21, 22), 822*78a8da06SSandipan Das .regs = { 823*78a8da06SSandipan Das .gpr[21] = UINT_MAX, 824*78a8da06SSandipan Das .gpr[22] = UINT_MAX, 825*78a8da06SSandipan Das } 826*78a8da06SSandipan Das }, 827*78a8da06SSandipan Das { 828*78a8da06SSandipan Das .descr = "RA = UINT_MAX, RB = 0x1", 829*78a8da06SSandipan Das .instr = TEST_ADDC_DOT(20, 21, 22), 830*78a8da06SSandipan Das .regs = { 831*78a8da06SSandipan Das .gpr[21] = UINT_MAX, 832*78a8da06SSandipan Das .gpr[22] = 0x1, 833*78a8da06SSandipan Das } 834*78a8da06SSandipan Das }, 835*78a8da06SSandipan Das { 836*78a8da06SSandipan Das .descr = "RA = LONG_MIN | INT_MIN, RB = LONG_MIN | INT_MIN", 837*78a8da06SSandipan Das .instr = TEST_ADDC_DOT(20, 21, 22), 838*78a8da06SSandipan Das .regs = { 839*78a8da06SSandipan Das .gpr[21] = LONG_MIN | (uint)INT_MIN, 840*78a8da06SSandipan Das .gpr[22] = LONG_MIN | (uint)INT_MIN, 841*78a8da06SSandipan Das } 842*78a8da06SSandipan Das } 843*78a8da06SSandipan Das } 84484022ac1SSandipan Das } 84584022ac1SSandipan Das }; 84684022ac1SSandipan Das 84784022ac1SSandipan Das static int __init emulate_compute_instr(struct pt_regs *regs, 84884022ac1SSandipan Das unsigned int instr) 84984022ac1SSandipan Das { 85084022ac1SSandipan Das struct instruction_op op; 85184022ac1SSandipan Das 85284022ac1SSandipan Das if (!regs || !instr) 85384022ac1SSandipan Das return -EINVAL; 85484022ac1SSandipan Das 85584022ac1SSandipan Das if (analyse_instr(&op, regs, instr) != 1 || 85684022ac1SSandipan Das GETTYPE(op.type) != COMPUTE) { 85784022ac1SSandipan Das pr_info("emulation failed, instruction = 0x%08x\n", instr); 85884022ac1SSandipan Das return -EFAULT; 85984022ac1SSandipan Das } 86084022ac1SSandipan Das 86184022ac1SSandipan Das emulate_update_regs(regs, &op); 86284022ac1SSandipan Das return 0; 86384022ac1SSandipan Das } 86484022ac1SSandipan Das 86584022ac1SSandipan Das static int __init execute_compute_instr(struct pt_regs *regs, 86684022ac1SSandipan Das unsigned int instr) 86784022ac1SSandipan Das { 86884022ac1SSandipan Das extern int exec_instr(struct pt_regs *regs); 86984022ac1SSandipan Das extern s32 patch__exec_instr; 87084022ac1SSandipan Das 87184022ac1SSandipan Das if (!regs || !instr) 87284022ac1SSandipan Das return -EINVAL; 87384022ac1SSandipan Das 87484022ac1SSandipan Das /* Patch the NOP with the actual instruction */ 87584022ac1SSandipan Das patch_instruction_site(&patch__exec_instr, instr); 87684022ac1SSandipan Das if (exec_instr(regs)) { 87784022ac1SSandipan Das pr_info("execution failed, instruction = 0x%08x\n", instr); 87884022ac1SSandipan Das return -EFAULT; 87984022ac1SSandipan Das } 88084022ac1SSandipan Das 88184022ac1SSandipan Das return 0; 88284022ac1SSandipan Das } 88384022ac1SSandipan Das 88484022ac1SSandipan Das #define gpr_mismatch(gprn, exp, got) \ 88584022ac1SSandipan Das pr_info("GPR%u mismatch, exp = 0x%016lx, got = 0x%016lx\n", \ 88684022ac1SSandipan Das gprn, exp, got) 88784022ac1SSandipan Das 88884022ac1SSandipan Das #define reg_mismatch(name, exp, got) \ 88984022ac1SSandipan Das pr_info("%s mismatch, exp = 0x%016lx, got = 0x%016lx\n", \ 89084022ac1SSandipan Das name, exp, got) 89184022ac1SSandipan Das 89284022ac1SSandipan Das static void __init run_tests_compute(void) 89384022ac1SSandipan Das { 89484022ac1SSandipan Das unsigned long flags; 89584022ac1SSandipan Das struct compute_test *test; 89684022ac1SSandipan Das struct pt_regs *regs, exp, got; 89784022ac1SSandipan Das unsigned int i, j, k, instr; 89884022ac1SSandipan Das bool ignore_gpr, ignore_xer, ignore_ccr, passed; 89984022ac1SSandipan Das 90084022ac1SSandipan Das for (i = 0; i < ARRAY_SIZE(compute_tests); i++) { 90184022ac1SSandipan Das test = &compute_tests[i]; 90284022ac1SSandipan Das 90384022ac1SSandipan Das for (j = 0; j < MAX_SUBTESTS && test->subtests[j].descr; j++) { 90484022ac1SSandipan Das instr = test->subtests[j].instr; 90584022ac1SSandipan Das flags = test->subtests[j].flags; 90684022ac1SSandipan Das regs = &test->subtests[j].regs; 90784022ac1SSandipan Das ignore_xer = flags & IGNORE_XER; 90884022ac1SSandipan Das ignore_ccr = flags & IGNORE_CCR; 90984022ac1SSandipan Das passed = true; 91084022ac1SSandipan Das 91184022ac1SSandipan Das memcpy(&exp, regs, sizeof(struct pt_regs)); 91284022ac1SSandipan Das memcpy(&got, regs, sizeof(struct pt_regs)); 91384022ac1SSandipan Das 91484022ac1SSandipan Das /* 91584022ac1SSandipan Das * Set a compatible MSR value explicitly to ensure 91684022ac1SSandipan Das * that XER and CR bits are updated appropriately 91784022ac1SSandipan Das */ 91884022ac1SSandipan Das exp.msr = MSR_KERNEL; 91984022ac1SSandipan Das got.msr = MSR_KERNEL; 92084022ac1SSandipan Das 92184022ac1SSandipan Das if (emulate_compute_instr(&got, instr) || 92284022ac1SSandipan Das execute_compute_instr(&exp, instr)) { 92384022ac1SSandipan Das passed = false; 92484022ac1SSandipan Das goto print; 92584022ac1SSandipan Das } 92684022ac1SSandipan Das 92784022ac1SSandipan Das /* Verify GPR values */ 92884022ac1SSandipan Das for (k = 0; k < 32; k++) { 92984022ac1SSandipan Das ignore_gpr = flags & IGNORE_GPR(k); 93084022ac1SSandipan Das if (!ignore_gpr && exp.gpr[k] != got.gpr[k]) { 93184022ac1SSandipan Das passed = false; 93284022ac1SSandipan Das gpr_mismatch(k, exp.gpr[k], got.gpr[k]); 93384022ac1SSandipan Das } 93484022ac1SSandipan Das } 93584022ac1SSandipan Das 93684022ac1SSandipan Das /* Verify LR value */ 93784022ac1SSandipan Das if (exp.link != got.link) { 93884022ac1SSandipan Das passed = false; 93984022ac1SSandipan Das reg_mismatch("LR", exp.link, got.link); 94084022ac1SSandipan Das } 94184022ac1SSandipan Das 94284022ac1SSandipan Das /* Verify XER value */ 94384022ac1SSandipan Das if (!ignore_xer && exp.xer != got.xer) { 94484022ac1SSandipan Das passed = false; 94584022ac1SSandipan Das reg_mismatch("XER", exp.xer, got.xer); 94684022ac1SSandipan Das } 94784022ac1SSandipan Das 94884022ac1SSandipan Das /* Verify CR value */ 94984022ac1SSandipan Das if (!ignore_ccr && exp.ccr != got.ccr) { 95084022ac1SSandipan Das passed = false; 95184022ac1SSandipan Das reg_mismatch("CR", exp.ccr, got.ccr); 95284022ac1SSandipan Das } 95384022ac1SSandipan Das 95484022ac1SSandipan Das print: 95584022ac1SSandipan Das show_result_with_descr(test->mnemonic, 95684022ac1SSandipan Das test->subtests[j].descr, 95784022ac1SSandipan Das passed ? "PASS" : "FAIL"); 95884022ac1SSandipan Das } 95984022ac1SSandipan Das } 96084022ac1SSandipan Das } 96184022ac1SSandipan Das 96284022ac1SSandipan Das static int __init test_emulate_step(void) 96384022ac1SSandipan Das { 96484022ac1SSandipan Das printk(KERN_INFO "Running instruction emulation self-tests ...\n"); 96584022ac1SSandipan Das run_tests_load_store(); 96684022ac1SSandipan Das run_tests_compute(); 9674ceae137SRavi Bangoria 9684ceae137SRavi Bangoria return 0; 9694ceae137SRavi Bangoria } 9704ceae137SRavi Bangoria late_initcall(test_emulate_step); 971