1d94d71cbSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2d9fbd03dSHollis Blanchard /* 3d9fbd03dSHollis Blanchard * 4d9fbd03dSHollis Blanchard * Copyright IBM Corp. 2007 54cd35f67SScott Wood * Copyright 2010-2011 Freescale Semiconductor, Inc. 6d9fbd03dSHollis Blanchard * 7d9fbd03dSHollis Blanchard * Authors: Hollis Blanchard <hollisb@us.ibm.com> 8d9fbd03dSHollis Blanchard * Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com> 9d30f6e48SScott Wood * Scott Wood <scottwood@freescale.com> 10d30f6e48SScott Wood * Varun Sethi <varun.sethi@freescale.com> 11d9fbd03dSHollis Blanchard */ 12d9fbd03dSHollis Blanchard 13d9fbd03dSHollis Blanchard #include <linux/errno.h> 14d9fbd03dSHollis Blanchard #include <linux/err.h> 15d9fbd03dSHollis Blanchard #include <linux/kvm_host.h> 165a0e3ad6STejun Heo #include <linux/gfp.h> 17d9fbd03dSHollis Blanchard #include <linux/module.h> 18d9fbd03dSHollis Blanchard #include <linux/vmalloc.h> 19d9fbd03dSHollis Blanchard #include <linux/fs.h> 207924bd41SHollis Blanchard 21d9fbd03dSHollis Blanchard #include <asm/cputable.h> 227c0f6ba6SLinus Torvalds #include <linux/uaccess.h> 233a96570fSNicholas Piggin #include <asm/interrupt.h> 24d9fbd03dSHollis Blanchard #include <asm/kvm_ppc.h> 25d9fbd03dSHollis Blanchard #include <asm/cacheflush.h> 26d30f6e48SScott Wood #include <asm/dbell.h> 27d30f6e48SScott Wood #include <asm/hw_irq.h> 28d30f6e48SScott Wood #include <asm/irq.h> 29b50df19cSMihai Caraman #include <asm/time.h> 30d9fbd03dSHollis Blanchard 31d30f6e48SScott Wood #include "timing.h" 3275f74f0dSHollis Blanchard #include "booke.h" 33dba291f2SAneesh Kumar K.V 34dba291f2SAneesh Kumar K.V #define CREATE_TRACE_POINTS 35dba291f2SAneesh Kumar K.V #include "trace_booke.h" 36d9fbd03dSHollis Blanchard 37d9fbd03dSHollis Blanchard unsigned long kvmppc_booke_handlers; 38d9fbd03dSHollis Blanchard 39*fcfe1baeSJing Zhang const struct _kvm_stats_desc kvm_vm_stats_desc[] = { 40*fcfe1baeSJing Zhang KVM_GENERIC_VM_STATS(), 41*fcfe1baeSJing Zhang STATS_DESC_ICOUNTER(VM, num_2M_pages), 42*fcfe1baeSJing Zhang STATS_DESC_ICOUNTER(VM, num_1G_pages) 43*fcfe1baeSJing Zhang }; 44*fcfe1baeSJing Zhang static_assert(ARRAY_SIZE(kvm_vm_stats_desc) == 45*fcfe1baeSJing Zhang sizeof(struct kvm_vm_stat) / sizeof(u64)); 46*fcfe1baeSJing Zhang 47*fcfe1baeSJing Zhang const struct kvm_stats_header kvm_vm_stats_header = { 48*fcfe1baeSJing Zhang .name_size = KVM_STATS_NAME_SIZE, 49*fcfe1baeSJing Zhang .num_desc = ARRAY_SIZE(kvm_vm_stats_desc), 50*fcfe1baeSJing Zhang .id_offset = sizeof(struct kvm_stats_header), 51*fcfe1baeSJing Zhang .desc_offset = sizeof(struct kvm_stats_header) + KVM_STATS_NAME_SIZE, 52*fcfe1baeSJing Zhang .data_offset = sizeof(struct kvm_stats_header) + KVM_STATS_NAME_SIZE + 53*fcfe1baeSJing Zhang sizeof(kvm_vm_stats_desc), 54*fcfe1baeSJing Zhang }; 55*fcfe1baeSJing Zhang 56d9fbd03dSHollis Blanchard struct kvm_stats_debugfs_item debugfs_entries[] = { 57812756a8SEmanuele Giuseppe Esposito VCPU_STAT("mmio", mmio_exits), 58812756a8SEmanuele Giuseppe Esposito VCPU_STAT("sig", signal_exits), 59812756a8SEmanuele Giuseppe Esposito VCPU_STAT("itlb_r", itlb_real_miss_exits), 60812756a8SEmanuele Giuseppe Esposito VCPU_STAT("itlb_v", itlb_virt_miss_exits), 61812756a8SEmanuele Giuseppe Esposito VCPU_STAT("dtlb_r", dtlb_real_miss_exits), 62812756a8SEmanuele Giuseppe Esposito VCPU_STAT("dtlb_v", dtlb_virt_miss_exits), 63812756a8SEmanuele Giuseppe Esposito VCPU_STAT("sysc", syscall_exits), 64812756a8SEmanuele Giuseppe Esposito VCPU_STAT("isi", isi_exits), 65812756a8SEmanuele Giuseppe Esposito VCPU_STAT("dsi", dsi_exits), 66812756a8SEmanuele Giuseppe Esposito VCPU_STAT("inst_emu", emulated_inst_exits), 67812756a8SEmanuele Giuseppe Esposito VCPU_STAT("dec", dec_exits), 68812756a8SEmanuele Giuseppe Esposito VCPU_STAT("ext_intr", ext_intr_exits), 690193cc90SJing Zhang VCPU_STAT("halt_successful_poll", generic.halt_successful_poll), 700193cc90SJing Zhang VCPU_STAT("halt_attempted_poll", generic.halt_attempted_poll), 710193cc90SJing Zhang VCPU_STAT("halt_poll_invalid", generic.halt_poll_invalid), 720193cc90SJing Zhang VCPU_STAT("halt_wakeup", generic.halt_wakeup), 73812756a8SEmanuele Giuseppe Esposito VCPU_STAT("doorbell", dbell_exits), 74812756a8SEmanuele Giuseppe Esposito VCPU_STAT("guest doorbell", gdbell_exits), 750193cc90SJing Zhang VCPU_STAT("halt_poll_success_ns", generic.halt_poll_success_ns), 760193cc90SJing Zhang VCPU_STAT("halt_poll_fail_ns", generic.halt_poll_fail_ns), 770193cc90SJing Zhang VM_STAT("remote_tlb_flush", generic.remote_tlb_flush), 78d9fbd03dSHollis Blanchard { NULL } 79d9fbd03dSHollis Blanchard }; 80d9fbd03dSHollis Blanchard 81d9fbd03dSHollis Blanchard /* TODO: use vcpu_printf() */ 82d9fbd03dSHollis Blanchard void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu) 83d9fbd03dSHollis Blanchard { 84d9fbd03dSHollis Blanchard int i; 85d9fbd03dSHollis Blanchard 86173c520aSSimon Guo printk("pc: %08lx msr: %08llx\n", vcpu->arch.regs.nip, 87173c520aSSimon Guo vcpu->arch.shared->msr); 88173c520aSSimon Guo printk("lr: %08lx ctr: %08lx\n", vcpu->arch.regs.link, 89173c520aSSimon Guo vcpu->arch.regs.ctr); 90de7906c3SAlexander Graf printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0, 91de7906c3SAlexander Graf vcpu->arch.shared->srr1); 92d9fbd03dSHollis Blanchard 93d9fbd03dSHollis Blanchard printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions); 94d9fbd03dSHollis Blanchard 95d9fbd03dSHollis Blanchard for (i = 0; i < 32; i += 4) { 965cf8ca22SHollis Blanchard printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i, 978e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i), 988e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+1), 998e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+2), 1008e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+3)); 101d9fbd03dSHollis Blanchard } 102d9fbd03dSHollis Blanchard } 103d9fbd03dSHollis Blanchard 1044cd35f67SScott Wood #ifdef CONFIG_SPE 1054cd35f67SScott Wood void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu) 1064cd35f67SScott Wood { 1074cd35f67SScott Wood preempt_disable(); 1084cd35f67SScott Wood enable_kernel_spe(); 1094cd35f67SScott Wood kvmppc_save_guest_spe(vcpu); 110dc4fbba1SAnton Blanchard disable_kernel_spe(); 1114cd35f67SScott Wood vcpu->arch.shadow_msr &= ~MSR_SPE; 1124cd35f67SScott Wood preempt_enable(); 1134cd35f67SScott Wood } 1144cd35f67SScott Wood 1154cd35f67SScott Wood static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu) 1164cd35f67SScott Wood { 1174cd35f67SScott Wood preempt_disable(); 1184cd35f67SScott Wood enable_kernel_spe(); 1194cd35f67SScott Wood kvmppc_load_guest_spe(vcpu); 120dc4fbba1SAnton Blanchard disable_kernel_spe(); 1214cd35f67SScott Wood vcpu->arch.shadow_msr |= MSR_SPE; 1224cd35f67SScott Wood preempt_enable(); 1234cd35f67SScott Wood } 1244cd35f67SScott Wood 1254cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1264cd35f67SScott Wood { 1274cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) { 1284cd35f67SScott Wood if (!(vcpu->arch.shadow_msr & MSR_SPE)) 1294cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 1304cd35f67SScott Wood } else if (vcpu->arch.shadow_msr & MSR_SPE) { 1314cd35f67SScott Wood kvmppc_vcpu_disable_spe(vcpu); 1324cd35f67SScott Wood } 1334cd35f67SScott Wood } 1344cd35f67SScott Wood #else 1354cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1364cd35f67SScott Wood { 1374cd35f67SScott Wood } 1384cd35f67SScott Wood #endif 1394cd35f67SScott Wood 1403efc7da6SMihai Caraman /* 1413efc7da6SMihai Caraman * Load up guest vcpu FP state if it's needed. 1423efc7da6SMihai Caraman * It also set the MSR_FP in thread so that host know 1433efc7da6SMihai Caraman * we're holding FPU, and then host can help to save 1443efc7da6SMihai Caraman * guest vcpu FP state if other threads require to use FPU. 1453efc7da6SMihai Caraman * This simulates an FP unavailable fault. 1463efc7da6SMihai Caraman * 1473efc7da6SMihai Caraman * It requires to be called with preemption disabled. 1483efc7da6SMihai Caraman */ 1493efc7da6SMihai Caraman static inline void kvmppc_load_guest_fp(struct kvm_vcpu *vcpu) 1503efc7da6SMihai Caraman { 1513efc7da6SMihai Caraman #ifdef CONFIG_PPC_FPU 1523efc7da6SMihai Caraman if (!(current->thread.regs->msr & MSR_FP)) { 1533efc7da6SMihai Caraman enable_kernel_fp(); 1543efc7da6SMihai Caraman load_fp_state(&vcpu->arch.fp); 155dc4fbba1SAnton Blanchard disable_kernel_fp(); 1563efc7da6SMihai Caraman current->thread.fp_save_area = &vcpu->arch.fp; 1573efc7da6SMihai Caraman current->thread.regs->msr |= MSR_FP; 1583efc7da6SMihai Caraman } 1593efc7da6SMihai Caraman #endif 1603efc7da6SMihai Caraman } 1613efc7da6SMihai Caraman 1623efc7da6SMihai Caraman /* 1633efc7da6SMihai Caraman * Save guest vcpu FP state into thread. 1643efc7da6SMihai Caraman * It requires to be called with preemption disabled. 1653efc7da6SMihai Caraman */ 1663efc7da6SMihai Caraman static inline void kvmppc_save_guest_fp(struct kvm_vcpu *vcpu) 1673efc7da6SMihai Caraman { 1683efc7da6SMihai Caraman #ifdef CONFIG_PPC_FPU 1693efc7da6SMihai Caraman if (current->thread.regs->msr & MSR_FP) 1703efc7da6SMihai Caraman giveup_fpu(current); 1713efc7da6SMihai Caraman current->thread.fp_save_area = NULL; 1723efc7da6SMihai Caraman #endif 1733efc7da6SMihai Caraman } 1743efc7da6SMihai Caraman 1757a08c274SAlexander Graf static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu) 1767a08c274SAlexander Graf { 1777a08c274SAlexander Graf #if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV) 1787a08c274SAlexander Graf /* We always treat the FP bit as enabled from the host 1797a08c274SAlexander Graf perspective, so only need to adjust the shadow MSR */ 1807a08c274SAlexander Graf vcpu->arch.shadow_msr &= ~MSR_FP; 1817a08c274SAlexander Graf vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP; 1827a08c274SAlexander Graf #endif 1837a08c274SAlexander Graf } 1847a08c274SAlexander Graf 18595d80a29SMihai Caraman /* 18695d80a29SMihai Caraman * Simulate AltiVec unavailable fault to load guest state 18795d80a29SMihai Caraman * from thread to AltiVec unit. 18895d80a29SMihai Caraman * It requires to be called with preemption disabled. 18995d80a29SMihai Caraman */ 19095d80a29SMihai Caraman static inline void kvmppc_load_guest_altivec(struct kvm_vcpu *vcpu) 19195d80a29SMihai Caraman { 19295d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 19395d80a29SMihai Caraman if (cpu_has_feature(CPU_FTR_ALTIVEC)) { 19495d80a29SMihai Caraman if (!(current->thread.regs->msr & MSR_VEC)) { 19595d80a29SMihai Caraman enable_kernel_altivec(); 19695d80a29SMihai Caraman load_vr_state(&vcpu->arch.vr); 197dc4fbba1SAnton Blanchard disable_kernel_altivec(); 19895d80a29SMihai Caraman current->thread.vr_save_area = &vcpu->arch.vr; 19995d80a29SMihai Caraman current->thread.regs->msr |= MSR_VEC; 20095d80a29SMihai Caraman } 20195d80a29SMihai Caraman } 20295d80a29SMihai Caraman #endif 20395d80a29SMihai Caraman } 20495d80a29SMihai Caraman 20595d80a29SMihai Caraman /* 20695d80a29SMihai Caraman * Save guest vcpu AltiVec state into thread. 20795d80a29SMihai Caraman * It requires to be called with preemption disabled. 20895d80a29SMihai Caraman */ 20995d80a29SMihai Caraman static inline void kvmppc_save_guest_altivec(struct kvm_vcpu *vcpu) 21095d80a29SMihai Caraman { 21195d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 21295d80a29SMihai Caraman if (cpu_has_feature(CPU_FTR_ALTIVEC)) { 21395d80a29SMihai Caraman if (current->thread.regs->msr & MSR_VEC) 21495d80a29SMihai Caraman giveup_altivec(current); 21595d80a29SMihai Caraman current->thread.vr_save_area = NULL; 21695d80a29SMihai Caraman } 21795d80a29SMihai Caraman #endif 21895d80a29SMihai Caraman } 21995d80a29SMihai Caraman 220ce11e48bSBharat Bhushan static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu) 221ce11e48bSBharat Bhushan { 222ce11e48bSBharat Bhushan /* Synchronize guest's desire to get debug interrupts into shadow MSR */ 223ce11e48bSBharat Bhushan #ifndef CONFIG_KVM_BOOKE_HV 224ce11e48bSBharat Bhushan vcpu->arch.shadow_msr &= ~MSR_DE; 225ce11e48bSBharat Bhushan vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE; 226ce11e48bSBharat Bhushan #endif 227ce11e48bSBharat Bhushan 228ce11e48bSBharat Bhushan /* Force enable debug interrupts when user space wants to debug */ 229ce11e48bSBharat Bhushan if (vcpu->guest_debug) { 230ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 231ce11e48bSBharat Bhushan /* 232ce11e48bSBharat Bhushan * Since there is no shadow MSR, sync MSR_DE into the guest 233ce11e48bSBharat Bhushan * visible MSR. 234ce11e48bSBharat Bhushan */ 235ce11e48bSBharat Bhushan vcpu->arch.shared->msr |= MSR_DE; 236ce11e48bSBharat Bhushan #else 237ce11e48bSBharat Bhushan vcpu->arch.shadow_msr |= MSR_DE; 238ce11e48bSBharat Bhushan vcpu->arch.shared->msr &= ~MSR_DE; 239ce11e48bSBharat Bhushan #endif 240ce11e48bSBharat Bhushan } 241ce11e48bSBharat Bhushan } 242ce11e48bSBharat Bhushan 243dd9ebf1fSLiu Yu /* 244dd9ebf1fSLiu Yu * Helper function for "full" MSR writes. No need to call this if only 245dd9ebf1fSLiu Yu * EE/CE/ME/DE/RI are changing. 246dd9ebf1fSLiu Yu */ 2474cd35f67SScott Wood void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr) 2484cd35f67SScott Wood { 249dd9ebf1fSLiu Yu u32 old_msr = vcpu->arch.shared->msr; 2504cd35f67SScott Wood 251d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 252d30f6e48SScott Wood new_msr |= MSR_GS; 253d30f6e48SScott Wood #endif 254d30f6e48SScott Wood 2554cd35f67SScott Wood vcpu->arch.shared->msr = new_msr; 2564cd35f67SScott Wood 257dd9ebf1fSLiu Yu kvmppc_mmu_msr_notify(vcpu, old_msr); 2584cd35f67SScott Wood kvmppc_vcpu_sync_spe(vcpu); 2597a08c274SAlexander Graf kvmppc_vcpu_sync_fpu(vcpu); 260ce11e48bSBharat Bhushan kvmppc_vcpu_sync_debug(vcpu); 2614cd35f67SScott Wood } 2624cd35f67SScott Wood 263d4cf3892SHollis Blanchard static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu, 264d4cf3892SHollis Blanchard unsigned int priority) 2659dd921cfSHollis Blanchard { 2666346046cSAlexander Graf trace_kvm_booke_queue_irqprio(vcpu, priority); 2679dd921cfSHollis Blanchard set_bit(priority, &vcpu->arch.pending_exceptions); 2689dd921cfSHollis Blanchard } 2699dd921cfSHollis Blanchard 2708de12015SAlexander Graf void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu, 271daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 2729dd921cfSHollis Blanchard { 273daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 274daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 275daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS); 276daf5e271SLiu Yu } 277daf5e271SLiu Yu 2788de12015SAlexander Graf void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu, 279daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 280daf5e271SLiu Yu { 281daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 282daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 283daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE); 284daf5e271SLiu Yu } 285daf5e271SLiu Yu 2868de12015SAlexander Graf void kvmppc_core_queue_itlb_miss(struct kvm_vcpu *vcpu) 2878de12015SAlexander Graf { 2888de12015SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 2898de12015SAlexander Graf } 2908de12015SAlexander Graf 2918de12015SAlexander Graf void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, ulong esr_flags) 292daf5e271SLiu Yu { 293daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 294daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE); 295daf5e271SLiu Yu } 296daf5e271SLiu Yu 297011da899SAlexander Graf static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags, 298011da899SAlexander Graf ulong esr_flags) 299011da899SAlexander Graf { 300011da899SAlexander Graf vcpu->arch.queued_dear = dear_flags; 301011da899SAlexander Graf vcpu->arch.queued_esr = esr_flags; 302011da899SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT); 303011da899SAlexander Graf } 304011da899SAlexander Graf 305daf5e271SLiu Yu void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags) 306daf5e271SLiu Yu { 307daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 308d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM); 3099dd921cfSHollis Blanchard } 3109dd921cfSHollis Blanchard 311307d9279SPaul Mackerras void kvmppc_core_queue_fpunavail(struct kvm_vcpu *vcpu) 312307d9279SPaul Mackerras { 313307d9279SPaul Mackerras kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL); 314307d9279SPaul Mackerras } 315307d9279SPaul Mackerras 316b2d7ecbeSLaurentiu Tudor #ifdef CONFIG_ALTIVEC 317b2d7ecbeSLaurentiu Tudor void kvmppc_core_queue_vec_unavail(struct kvm_vcpu *vcpu) 318b2d7ecbeSLaurentiu Tudor { 319b2d7ecbeSLaurentiu Tudor kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_UNAVAIL); 320b2d7ecbeSLaurentiu Tudor } 321b2d7ecbeSLaurentiu Tudor #endif 322b2d7ecbeSLaurentiu Tudor 3239dd921cfSHollis Blanchard void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu) 3249dd921cfSHollis Blanchard { 325d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER); 3269dd921cfSHollis Blanchard } 3279dd921cfSHollis Blanchard 3289dd921cfSHollis Blanchard int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu) 3299dd921cfSHollis Blanchard { 330d4cf3892SHollis Blanchard return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 3319dd921cfSHollis Blanchard } 3329dd921cfSHollis Blanchard 3337706664dSAlexander Graf void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu) 3347706664dSAlexander Graf { 3357706664dSAlexander Graf clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 3367706664dSAlexander Graf } 3377706664dSAlexander Graf 3389dd921cfSHollis Blanchard void kvmppc_core_queue_external(struct kvm_vcpu *vcpu, 3399dd921cfSHollis Blanchard struct kvm_interrupt *irq) 3409dd921cfSHollis Blanchard { 341c5335f17SAlexander Graf unsigned int prio = BOOKE_IRQPRIO_EXTERNAL; 342c5335f17SAlexander Graf 343c5335f17SAlexander Graf if (irq->irq == KVM_INTERRUPT_SET_LEVEL) 344c5335f17SAlexander Graf prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL; 345c5335f17SAlexander Graf 346c5335f17SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, prio); 3479dd921cfSHollis Blanchard } 3489dd921cfSHollis Blanchard 3494fe27d2aSPaul Mackerras void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu) 3504496f974SAlexander Graf { 3514496f974SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions); 352c5335f17SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions); 3534496f974SAlexander Graf } 3544496f974SAlexander Graf 355f61c94bbSBharat Bhushan static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu) 356f61c94bbSBharat Bhushan { 357f61c94bbSBharat Bhushan kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG); 358f61c94bbSBharat Bhushan } 359f61c94bbSBharat Bhushan 360f61c94bbSBharat Bhushan static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu) 361f61c94bbSBharat Bhushan { 362f61c94bbSBharat Bhushan clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions); 363f61c94bbSBharat Bhushan } 364f61c94bbSBharat Bhushan 3652f699a59SBharat Bhushan void kvmppc_core_queue_debug(struct kvm_vcpu *vcpu) 3662f699a59SBharat Bhushan { 3672f699a59SBharat Bhushan kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DEBUG); 3682f699a59SBharat Bhushan } 3692f699a59SBharat Bhushan 3702f699a59SBharat Bhushan void kvmppc_core_dequeue_debug(struct kvm_vcpu *vcpu) 3712f699a59SBharat Bhushan { 3722f699a59SBharat Bhushan clear_bit(BOOKE_IRQPRIO_DEBUG, &vcpu->arch.pending_exceptions); 3732f699a59SBharat Bhushan } 3742f699a59SBharat Bhushan 375d30f6e48SScott Wood static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 376d30f6e48SScott Wood { 37731579eeaSBharat Bhushan kvmppc_set_srr0(vcpu, srr0); 37831579eeaSBharat Bhushan kvmppc_set_srr1(vcpu, srr1); 379d30f6e48SScott Wood } 380d30f6e48SScott Wood 381d30f6e48SScott Wood static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 382d30f6e48SScott Wood { 383d30f6e48SScott Wood vcpu->arch.csrr0 = srr0; 384d30f6e48SScott Wood vcpu->arch.csrr1 = srr1; 385d30f6e48SScott Wood } 386d30f6e48SScott Wood 387d30f6e48SScott Wood static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 388d30f6e48SScott Wood { 389d30f6e48SScott Wood if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) { 390d30f6e48SScott Wood vcpu->arch.dsrr0 = srr0; 391d30f6e48SScott Wood vcpu->arch.dsrr1 = srr1; 392d30f6e48SScott Wood } else { 393d30f6e48SScott Wood set_guest_csrr(vcpu, srr0, srr1); 394d30f6e48SScott Wood } 395d30f6e48SScott Wood } 396d30f6e48SScott Wood 397d30f6e48SScott Wood static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 398d30f6e48SScott Wood { 399d30f6e48SScott Wood vcpu->arch.mcsrr0 = srr0; 400d30f6e48SScott Wood vcpu->arch.mcsrr1 = srr1; 401d30f6e48SScott Wood } 402d30f6e48SScott Wood 403d4cf3892SHollis Blanchard /* Deliver the interrupt of the corresponding priority, if possible. */ 404d4cf3892SHollis Blanchard static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu, 405d4cf3892SHollis Blanchard unsigned int priority) 406d9fbd03dSHollis Blanchard { 407d4cf3892SHollis Blanchard int allowed = 0; 40879300f8cSAlexander Graf ulong msr_mask = 0; 4091c810636SAlexander Graf bool update_esr = false, update_dear = false, update_epr = false; 4105c6cedf4SAlexander Graf ulong crit_raw = vcpu->arch.shared->critical; 4115c6cedf4SAlexander Graf ulong crit_r1 = kvmppc_get_gpr(vcpu, 1); 4125c6cedf4SAlexander Graf bool crit; 413c5335f17SAlexander Graf bool keep_irq = false; 414d30f6e48SScott Wood enum int_class int_class; 41595e90b43SMihai Caraman ulong new_msr = vcpu->arch.shared->msr; 4165c6cedf4SAlexander Graf 4175c6cedf4SAlexander Graf /* Truncate crit indicators in 32 bit mode */ 4185c6cedf4SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_SF)) { 4195c6cedf4SAlexander Graf crit_raw &= 0xffffffff; 4205c6cedf4SAlexander Graf crit_r1 &= 0xffffffff; 4215c6cedf4SAlexander Graf } 4225c6cedf4SAlexander Graf 4235c6cedf4SAlexander Graf /* Critical section when crit == r1 */ 4245c6cedf4SAlexander Graf crit = (crit_raw == crit_r1); 4255c6cedf4SAlexander Graf /* ... and we're in supervisor mode */ 4265c6cedf4SAlexander Graf crit = crit && !(vcpu->arch.shared->msr & MSR_PR); 427d9fbd03dSHollis Blanchard 428c5335f17SAlexander Graf if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) { 429c5335f17SAlexander Graf priority = BOOKE_IRQPRIO_EXTERNAL; 430c5335f17SAlexander Graf keep_irq = true; 431c5335f17SAlexander Graf } 432c5335f17SAlexander Graf 4335df554adSScott Wood if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags) 4341c810636SAlexander Graf update_epr = true; 4351c810636SAlexander Graf 436d4cf3892SHollis Blanchard switch (priority) { 437d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DTLB_MISS: 438daf5e271SLiu Yu case BOOKE_IRQPRIO_DATA_STORAGE: 439011da899SAlexander Graf case BOOKE_IRQPRIO_ALIGNMENT: 440daf5e271SLiu Yu update_dear = true; 4418fc6ba0aSJoe Perches fallthrough; 442daf5e271SLiu Yu case BOOKE_IRQPRIO_INST_STORAGE: 443daf5e271SLiu Yu case BOOKE_IRQPRIO_PROGRAM: 444daf5e271SLiu Yu update_esr = true; 4458fc6ba0aSJoe Perches fallthrough; 446d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_ITLB_MISS: 447d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_SYSCALL: 448d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FP_UNAVAIL: 44995d80a29SMihai Caraman #ifdef CONFIG_SPE_POSSIBLE 450bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_UNAVAIL: 451bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_DATA: 452bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_ROUND: 45395d80a29SMihai Caraman #endif 45495d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 45595d80a29SMihai Caraman case BOOKE_IRQPRIO_ALTIVEC_UNAVAIL: 45695d80a29SMihai Caraman case BOOKE_IRQPRIO_ALTIVEC_ASSIST: 45795d80a29SMihai Caraman #endif 458d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_AP_UNAVAIL: 459d4cf3892SHollis Blanchard allowed = 1; 46079300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 461d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 462d9fbd03dSHollis Blanchard break; 463f61c94bbSBharat Bhushan case BOOKE_IRQPRIO_WATCHDOG: 464d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_CRITICAL: 4654ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL_CRIT: 466666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_CE; 467d30f6e48SScott Wood allowed = allowed && !crit; 46879300f8cSAlexander Graf msr_mask = MSR_ME; 469d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 470d9fbd03dSHollis Blanchard break; 471d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_MACHINE_CHECK: 472666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_ME; 473d30f6e48SScott Wood allowed = allowed && !crit; 474d30f6e48SScott Wood int_class = INT_CLASS_MC; 475d9fbd03dSHollis Blanchard break; 476d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DECREMENTER: 477d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FIT: 478dfd4d47eSScott Wood keep_irq = true; 4798fc6ba0aSJoe Perches fallthrough; 480dfd4d47eSScott Wood case BOOKE_IRQPRIO_EXTERNAL: 4814ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL: 482666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_EE; 4835c6cedf4SAlexander Graf allowed = allowed && !crit; 48479300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 485d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 486d9fbd03dSHollis Blanchard break; 487d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DEBUG: 488666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_DE; 489d30f6e48SScott Wood allowed = allowed && !crit; 49079300f8cSAlexander Graf msr_mask = MSR_ME; 4919fee7563SBharat Bhushan if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) 4929fee7563SBharat Bhushan int_class = INT_CLASS_DBG; 4939fee7563SBharat Bhushan else 494d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 4959fee7563SBharat Bhushan 496d9fbd03dSHollis Blanchard break; 497d9fbd03dSHollis Blanchard } 498d9fbd03dSHollis Blanchard 499d4cf3892SHollis Blanchard if (allowed) { 500d30f6e48SScott Wood switch (int_class) { 501d30f6e48SScott Wood case INT_CLASS_NONCRIT: 502173c520aSSimon Guo set_guest_srr(vcpu, vcpu->arch.regs.nip, 503d30f6e48SScott Wood vcpu->arch.shared->msr); 504d30f6e48SScott Wood break; 505d30f6e48SScott Wood case INT_CLASS_CRIT: 506173c520aSSimon Guo set_guest_csrr(vcpu, vcpu->arch.regs.nip, 507d30f6e48SScott Wood vcpu->arch.shared->msr); 508d30f6e48SScott Wood break; 509d30f6e48SScott Wood case INT_CLASS_DBG: 510173c520aSSimon Guo set_guest_dsrr(vcpu, vcpu->arch.regs.nip, 511d30f6e48SScott Wood vcpu->arch.shared->msr); 512d30f6e48SScott Wood break; 513d30f6e48SScott Wood case INT_CLASS_MC: 514173c520aSSimon Guo set_guest_mcsrr(vcpu, vcpu->arch.regs.nip, 515d30f6e48SScott Wood vcpu->arch.shared->msr); 516d30f6e48SScott Wood break; 517d30f6e48SScott Wood } 518d30f6e48SScott Wood 519173c520aSSimon Guo vcpu->arch.regs.nip = vcpu->arch.ivpr | 520173c520aSSimon Guo vcpu->arch.ivor[priority]; 521a300bf8cSKaixu Xia if (update_esr) 522dc168549SBharat Bhushan kvmppc_set_esr(vcpu, vcpu->arch.queued_esr); 523a300bf8cSKaixu Xia if (update_dear) 524a5414d4bSBharat Bhushan kvmppc_set_dar(vcpu, vcpu->arch.queued_dear); 525a300bf8cSKaixu Xia if (update_epr) { 5265df554adSScott Wood if (vcpu->arch.epr_flags & KVMPPC_EPR_USER) 5271c810636SAlexander Graf kvm_make_request(KVM_REQ_EPR_EXIT, vcpu); 528eb1e4f43SScott Wood else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) { 529eb1e4f43SScott Wood BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC); 530eb1e4f43SScott Wood kvmppc_mpic_set_epr(vcpu); 531eb1e4f43SScott Wood } 5325df554adSScott Wood } 53395e90b43SMihai Caraman 53495e90b43SMihai Caraman new_msr &= msr_mask; 53595e90b43SMihai Caraman #if defined(CONFIG_64BIT) 53695e90b43SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 53795e90b43SMihai Caraman new_msr |= MSR_CM; 53895e90b43SMihai Caraman #endif 53995e90b43SMihai Caraman kvmppc_set_msr(vcpu, new_msr); 540d4cf3892SHollis Blanchard 541c5335f17SAlexander Graf if (!keep_irq) 542d4cf3892SHollis Blanchard clear_bit(priority, &vcpu->arch.pending_exceptions); 543d4cf3892SHollis Blanchard } 544d4cf3892SHollis Blanchard 545d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 546d30f6e48SScott Wood /* 547d30f6e48SScott Wood * If an interrupt is pending but masked, raise a guest doorbell 548d30f6e48SScott Wood * so that we are notified when the guest enables the relevant 549d30f6e48SScott Wood * MSR bit. 550d30f6e48SScott Wood */ 551d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE) 552d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT); 553d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE) 554d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT); 555d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK) 556d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC); 557d30f6e48SScott Wood #endif 558d30f6e48SScott Wood 559d4cf3892SHollis Blanchard return allowed; 560d9fbd03dSHollis Blanchard } 561d9fbd03dSHollis Blanchard 562f61c94bbSBharat Bhushan /* 563f61c94bbSBharat Bhushan * Return the number of jiffies until the next timeout. If the timeout is 564f61c94bbSBharat Bhushan * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA 565f61c94bbSBharat Bhushan * because the larger value can break the timer APIs. 566f61c94bbSBharat Bhushan */ 567f61c94bbSBharat Bhushan static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu) 568f61c94bbSBharat Bhushan { 569f61c94bbSBharat Bhushan u64 tb, wdt_tb, wdt_ticks = 0; 570f61c94bbSBharat Bhushan u64 nr_jiffies = 0; 571f61c94bbSBharat Bhushan u32 period = TCR_GET_WP(vcpu->arch.tcr); 572f61c94bbSBharat Bhushan 573f61c94bbSBharat Bhushan wdt_tb = 1ULL << (63 - period); 574f61c94bbSBharat Bhushan tb = get_tb(); 575f61c94bbSBharat Bhushan /* 576f61c94bbSBharat Bhushan * The watchdog timeout will hapeen when TB bit corresponding 577f61c94bbSBharat Bhushan * to watchdog will toggle from 0 to 1. 578f61c94bbSBharat Bhushan */ 579f61c94bbSBharat Bhushan if (tb & wdt_tb) 580f61c94bbSBharat Bhushan wdt_ticks = wdt_tb; 581f61c94bbSBharat Bhushan 582f61c94bbSBharat Bhushan wdt_ticks += wdt_tb - (tb & (wdt_tb - 1)); 583f61c94bbSBharat Bhushan 584f61c94bbSBharat Bhushan /* Convert timebase ticks to jiffies */ 585f61c94bbSBharat Bhushan nr_jiffies = wdt_ticks; 586f61c94bbSBharat Bhushan 587f61c94bbSBharat Bhushan if (do_div(nr_jiffies, tb_ticks_per_jiffy)) 588f61c94bbSBharat Bhushan nr_jiffies++; 589f61c94bbSBharat Bhushan 590f61c94bbSBharat Bhushan return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA); 591f61c94bbSBharat Bhushan } 592f61c94bbSBharat Bhushan 593f61c94bbSBharat Bhushan static void arm_next_watchdog(struct kvm_vcpu *vcpu) 594f61c94bbSBharat Bhushan { 595f61c94bbSBharat Bhushan unsigned long nr_jiffies; 596f61c94bbSBharat Bhushan unsigned long flags; 597f61c94bbSBharat Bhushan 598f61c94bbSBharat Bhushan /* 599f61c94bbSBharat Bhushan * If TSR_ENW and TSR_WIS are not set then no need to exit to 600f61c94bbSBharat Bhushan * userspace, so clear the KVM_REQ_WATCHDOG request. 601f61c94bbSBharat Bhushan */ 602f61c94bbSBharat Bhushan if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS)) 60372875d8aSRadim Krčmář kvm_clear_request(KVM_REQ_WATCHDOG, vcpu); 604f61c94bbSBharat Bhushan 605f61c94bbSBharat Bhushan spin_lock_irqsave(&vcpu->arch.wdt_lock, flags); 606f61c94bbSBharat Bhushan nr_jiffies = watchdog_next_timeout(vcpu); 607f61c94bbSBharat Bhushan /* 608f61c94bbSBharat Bhushan * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA 609f61c94bbSBharat Bhushan * then do not run the watchdog timer as this can break timer APIs. 610f61c94bbSBharat Bhushan */ 611f61c94bbSBharat Bhushan if (nr_jiffies < NEXT_TIMER_MAX_DELTA) 612f61c94bbSBharat Bhushan mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies); 613f61c94bbSBharat Bhushan else 614f61c94bbSBharat Bhushan del_timer(&vcpu->arch.wdt_timer); 615f61c94bbSBharat Bhushan spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags); 616f61c94bbSBharat Bhushan } 617f61c94bbSBharat Bhushan 61886cb30ecSKees Cook void kvmppc_watchdog_func(struct timer_list *t) 619f61c94bbSBharat Bhushan { 62086cb30ecSKees Cook struct kvm_vcpu *vcpu = from_timer(vcpu, t, arch.wdt_timer); 621f61c94bbSBharat Bhushan u32 tsr, new_tsr; 622f61c94bbSBharat Bhushan int final; 623f61c94bbSBharat Bhushan 624f61c94bbSBharat Bhushan do { 625f61c94bbSBharat Bhushan new_tsr = tsr = vcpu->arch.tsr; 626f61c94bbSBharat Bhushan final = 0; 627f61c94bbSBharat Bhushan 628f61c94bbSBharat Bhushan /* Time out event */ 629f61c94bbSBharat Bhushan if (tsr & TSR_ENW) { 630f61c94bbSBharat Bhushan if (tsr & TSR_WIS) 631f61c94bbSBharat Bhushan final = 1; 632f61c94bbSBharat Bhushan else 633f61c94bbSBharat Bhushan new_tsr = tsr | TSR_WIS; 634f61c94bbSBharat Bhushan } else { 635f61c94bbSBharat Bhushan new_tsr = tsr | TSR_ENW; 636f61c94bbSBharat Bhushan } 637f61c94bbSBharat Bhushan } while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr); 638f61c94bbSBharat Bhushan 639f61c94bbSBharat Bhushan if (new_tsr & TSR_WIS) { 640f61c94bbSBharat Bhushan smp_wmb(); 641f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 642f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 643f61c94bbSBharat Bhushan } 644f61c94bbSBharat Bhushan 645f61c94bbSBharat Bhushan /* 646f61c94bbSBharat Bhushan * If this is final watchdog expiry and some action is required 647f61c94bbSBharat Bhushan * then exit to userspace. 648f61c94bbSBharat Bhushan */ 649f61c94bbSBharat Bhushan if (final && (vcpu->arch.tcr & TCR_WRC_MASK) && 650f61c94bbSBharat Bhushan vcpu->arch.watchdog_enabled) { 651f61c94bbSBharat Bhushan smp_wmb(); 652f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_WATCHDOG, vcpu); 653f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 654f61c94bbSBharat Bhushan } 655f61c94bbSBharat Bhushan 656f61c94bbSBharat Bhushan /* 657f61c94bbSBharat Bhushan * Stop running the watchdog timer after final expiration to 658f61c94bbSBharat Bhushan * prevent the host from being flooded with timers if the 659f61c94bbSBharat Bhushan * guest sets a short period. 660f61c94bbSBharat Bhushan * Timers will resume when TSR/TCR is updated next time. 661f61c94bbSBharat Bhushan */ 662f61c94bbSBharat Bhushan if (!final) 663f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 664f61c94bbSBharat Bhushan } 665f61c94bbSBharat Bhushan 666dfd4d47eSScott Wood static void update_timer_ints(struct kvm_vcpu *vcpu) 667dfd4d47eSScott Wood { 668dfd4d47eSScott Wood if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS)) 669dfd4d47eSScott Wood kvmppc_core_queue_dec(vcpu); 670dfd4d47eSScott Wood else 671dfd4d47eSScott Wood kvmppc_core_dequeue_dec(vcpu); 672f61c94bbSBharat Bhushan 673f61c94bbSBharat Bhushan if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS)) 674f61c94bbSBharat Bhushan kvmppc_core_queue_watchdog(vcpu); 675f61c94bbSBharat Bhushan else 676f61c94bbSBharat Bhushan kvmppc_core_dequeue_watchdog(vcpu); 677dfd4d47eSScott Wood } 678dfd4d47eSScott Wood 679c59a6a3eSScott Wood static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu) 680d9fbd03dSHollis Blanchard { 681d9fbd03dSHollis Blanchard unsigned long *pending = &vcpu->arch.pending_exceptions; 682d9fbd03dSHollis Blanchard unsigned int priority; 683d9fbd03dSHollis Blanchard 6849ab80843SHollis Blanchard priority = __ffs(*pending); 6858b3a00fcSAlexander Graf while (priority < BOOKE_IRQPRIO_MAX) { 686d4cf3892SHollis Blanchard if (kvmppc_booke_irqprio_deliver(vcpu, priority)) 687d9fbd03dSHollis Blanchard break; 688d9fbd03dSHollis Blanchard 689d9fbd03dSHollis Blanchard priority = find_next_bit(pending, 690d9fbd03dSHollis Blanchard BITS_PER_BYTE * sizeof(*pending), 691d9fbd03dSHollis Blanchard priority + 1); 692d9fbd03dSHollis Blanchard } 69390bba358SAlexander Graf 69490bba358SAlexander Graf /* Tell the guest about our interrupt status */ 69529ac26efSScott Wood vcpu->arch.shared->int_pending = !!*pending; 696d9fbd03dSHollis Blanchard } 697d9fbd03dSHollis Blanchard 698c59a6a3eSScott Wood /* Check pending exceptions and deliver one, if possible. */ 699a8e4ef84SAlexander Graf int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu) 700c59a6a3eSScott Wood { 701a8e4ef84SAlexander Graf int r = 0; 702c59a6a3eSScott Wood WARN_ON_ONCE(!irqs_disabled()); 703c59a6a3eSScott Wood 704c59a6a3eSScott Wood kvmppc_core_check_exceptions(vcpu); 705c59a6a3eSScott Wood 7062fa6e1e1SRadim Krčmář if (kvm_request_pending(vcpu)) { 707b8c649a9SAlexander Graf /* Exception delivery raised request; start over */ 708b8c649a9SAlexander Graf return 1; 709b8c649a9SAlexander Graf } 710b8c649a9SAlexander Graf 711c59a6a3eSScott Wood if (vcpu->arch.shared->msr & MSR_WE) { 712c59a6a3eSScott Wood local_irq_enable(); 713c59a6a3eSScott Wood kvm_vcpu_block(vcpu); 71472875d8aSRadim Krčmář kvm_clear_request(KVM_REQ_UNHALT, vcpu); 7156c85f52bSScott Wood hard_irq_disable(); 716c59a6a3eSScott Wood 717c59a6a3eSScott Wood kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS); 718a8e4ef84SAlexander Graf r = 1; 71963e9f235SYang Li } 720a8e4ef84SAlexander Graf 721a8e4ef84SAlexander Graf return r; 722a8e4ef84SAlexander Graf } 723a8e4ef84SAlexander Graf 7247c973a2eSAlexander Graf int kvmppc_core_check_requests(struct kvm_vcpu *vcpu) 7254ffc6356SAlexander Graf { 7267c973a2eSAlexander Graf int r = 1; /* Indicate we want to get back into the guest */ 7277c973a2eSAlexander Graf 7284ffc6356SAlexander Graf if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu)) 7294ffc6356SAlexander Graf update_timer_ints(vcpu); 730862d31f7SAlexander Graf #if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC) 731862d31f7SAlexander Graf if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu)) 732862d31f7SAlexander Graf kvmppc_core_flush_tlb(vcpu); 733862d31f7SAlexander Graf #endif 7347c973a2eSAlexander Graf 735f61c94bbSBharat Bhushan if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) { 736f61c94bbSBharat Bhushan vcpu->run->exit_reason = KVM_EXIT_WATCHDOG; 737f61c94bbSBharat Bhushan r = 0; 738f61c94bbSBharat Bhushan } 739f61c94bbSBharat Bhushan 7401c810636SAlexander Graf if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) { 7411c810636SAlexander Graf vcpu->run->epr.epr = 0; 7421c810636SAlexander Graf vcpu->arch.epr_needed = true; 7431c810636SAlexander Graf vcpu->run->exit_reason = KVM_EXIT_EPR; 7441c810636SAlexander Graf r = 0; 7451c810636SAlexander Graf } 7461c810636SAlexander Graf 7477c973a2eSAlexander Graf return r; 7484ffc6356SAlexander Graf } 7494ffc6356SAlexander Graf 7508c99d345STianjia Zhang int kvmppc_vcpu_run(struct kvm_vcpu *vcpu) 751df6909e5SPaul Mackerras { 7527ee78855SAlexander Graf int ret, s; 753f5f97210SScott Wood struct debug_reg debug; 754df6909e5SPaul Mackerras 755af8f38b3SAlexander Graf if (!vcpu->arch.sane) { 7567ec21d9dSTianjia Zhang vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR; 757af8f38b3SAlexander Graf return -EINVAL; 758af8f38b3SAlexander Graf } 759af8f38b3SAlexander Graf 7607ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 7617ee78855SAlexander Graf if (s <= 0) { 7627ee78855SAlexander Graf ret = s; 7631d1ef222SScott Wood goto out; 7641d1ef222SScott Wood } 7656c85f52bSScott Wood /* interrupts now hard-disabled */ 7661d1ef222SScott Wood 7678fae845fSScott Wood #ifdef CONFIG_PPC_FPU 7688fae845fSScott Wood /* Save userspace FPU state in stack */ 7698fae845fSScott Wood enable_kernel_fp(); 7708fae845fSScott Wood 7718fae845fSScott Wood /* 7728fae845fSScott Wood * Since we can't trap on MSR_FP in GS-mode, we consider the guest 7733efc7da6SMihai Caraman * as always using the FPU. 7748fae845fSScott Wood */ 7758fae845fSScott Wood kvmppc_load_guest_fp(vcpu); 7768fae845fSScott Wood #endif 7778fae845fSScott Wood 77895d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 77995d80a29SMihai Caraman /* Save userspace AltiVec state in stack */ 78095d80a29SMihai Caraman if (cpu_has_feature(CPU_FTR_ALTIVEC)) 78195d80a29SMihai Caraman enable_kernel_altivec(); 78295d80a29SMihai Caraman /* 78395d80a29SMihai Caraman * Since we can't trap on MSR_VEC in GS-mode, we consider the guest 78495d80a29SMihai Caraman * as always using the AltiVec. 78595d80a29SMihai Caraman */ 78695d80a29SMihai Caraman kvmppc_load_guest_altivec(vcpu); 78795d80a29SMihai Caraman #endif 78895d80a29SMihai Caraman 789ce11e48bSBharat Bhushan /* Switch to guest debug context */ 790348ba710SBharat Bhushan debug = vcpu->arch.dbg_reg; 791f5f97210SScott Wood switch_booke_debug_regs(&debug); 792f5f97210SScott Wood debug = current->thread.debug; 793348ba710SBharat Bhushan current->thread.debug = vcpu->arch.dbg_reg; 794ce11e48bSBharat Bhushan 795e1bd0a7eSLeonardo Bras vcpu->arch.pgdir = vcpu->kvm->mm->pgd; 7965f1c248fSScott Wood kvmppc_fix_ee_before_entry(); 797f8941fbeSScott Wood 7987ec21d9dSTianjia Zhang ret = __kvmppc_vcpu_run(vcpu); 7998fae845fSScott Wood 8006edaa530SPaolo Bonzini /* No need for guest_exit. It's done in handle_exit. 80124afa37bSAlexander Graf We also get here with interrupts enabled. */ 80224afa37bSAlexander Graf 803ce11e48bSBharat Bhushan /* Switch back to user space debug context */ 804f5f97210SScott Wood switch_booke_debug_regs(&debug); 805f5f97210SScott Wood current->thread.debug = debug; 806ce11e48bSBharat Bhushan 8078fae845fSScott Wood #ifdef CONFIG_PPC_FPU 8088fae845fSScott Wood kvmppc_save_guest_fp(vcpu); 8098fae845fSScott Wood #endif 8108fae845fSScott Wood 81195d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 81295d80a29SMihai Caraman kvmppc_save_guest_altivec(vcpu); 81395d80a29SMihai Caraman #endif 81495d80a29SMihai Caraman 8151d1ef222SScott Wood out: 816d69c6436SAlexander Graf vcpu->mode = OUTSIDE_GUEST_MODE; 817df6909e5SPaul Mackerras return ret; 818df6909e5SPaul Mackerras } 819df6909e5SPaul Mackerras 8208c99d345STianjia Zhang static int emulation_exit(struct kvm_vcpu *vcpu) 821d9fbd03dSHollis Blanchard { 822d9fbd03dSHollis Blanchard enum emulation_result er; 823d9fbd03dSHollis Blanchard 8248c99d345STianjia Zhang er = kvmppc_emulate_instruction(vcpu); 825d9fbd03dSHollis Blanchard switch (er) { 826d9fbd03dSHollis Blanchard case EMULATE_DONE: 82773e75b41SHollis Blanchard /* don't overwrite subtypes, just account kvm_stats */ 8287b701591SHollis Blanchard kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS); 829d9fbd03dSHollis Blanchard /* Future optimization: only reload non-volatiles if 830d9fbd03dSHollis Blanchard * they were actually modified by emulation. */ 831d30f6e48SScott Wood return RESUME_GUEST_NV; 832d30f6e48SScott Wood 83351f04726SMihai Caraman case EMULATE_AGAIN: 83451f04726SMihai Caraman return RESUME_GUEST; 83551f04726SMihai Caraman 836d9fbd03dSHollis Blanchard case EMULATE_FAIL: 8375cf8ca22SHollis Blanchard printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n", 838173c520aSSimon Guo __func__, vcpu->arch.regs.nip, vcpu->arch.last_inst); 839d9fbd03dSHollis Blanchard /* For debugging, encode the failing instruction and 840d9fbd03dSHollis Blanchard * report it to userspace. */ 8418c99d345STianjia Zhang vcpu->run->hw.hardware_exit_reason = ~0ULL << 32; 8428c99d345STianjia Zhang vcpu->run->hw.hardware_exit_reason |= vcpu->arch.last_inst; 843d1ff5499SAlexander Graf kvmppc_core_queue_program(vcpu, ESR_PIL); 844d30f6e48SScott Wood return RESUME_HOST; 845d30f6e48SScott Wood 8469b4f5308SBharat Bhushan case EMULATE_EXIT_USER: 8479b4f5308SBharat Bhushan return RESUME_HOST; 8489b4f5308SBharat Bhushan 849d9fbd03dSHollis Blanchard default: 850d9fbd03dSHollis Blanchard BUG(); 851d9fbd03dSHollis Blanchard } 852d30f6e48SScott Wood } 853d30f6e48SScott Wood 8548c99d345STianjia Zhang static int kvmppc_handle_debug(struct kvm_vcpu *vcpu) 855ce11e48bSBharat Bhushan { 8568c99d345STianjia Zhang struct kvm_run *run = vcpu->run; 857348ba710SBharat Bhushan struct debug_reg *dbg_reg = &(vcpu->arch.dbg_reg); 858ce11e48bSBharat Bhushan u32 dbsr = vcpu->arch.dbsr; 859ce11e48bSBharat Bhushan 8602f699a59SBharat Bhushan if (vcpu->guest_debug == 0) { 8612f699a59SBharat Bhushan /* 8622f699a59SBharat Bhushan * Debug resources belong to Guest. 8632f699a59SBharat Bhushan * Imprecise debug event is not injected 8642f699a59SBharat Bhushan */ 8652f699a59SBharat Bhushan if (dbsr & DBSR_IDE) { 8662f699a59SBharat Bhushan dbsr &= ~DBSR_IDE; 8672f699a59SBharat Bhushan if (!dbsr) 8682f699a59SBharat Bhushan return RESUME_GUEST; 8692f699a59SBharat Bhushan } 8702f699a59SBharat Bhushan 8712f699a59SBharat Bhushan if (dbsr && (vcpu->arch.shared->msr & MSR_DE) && 8722f699a59SBharat Bhushan (vcpu->arch.dbg_reg.dbcr0 & DBCR0_IDM)) 8732f699a59SBharat Bhushan kvmppc_core_queue_debug(vcpu); 8742f699a59SBharat Bhushan 8752f699a59SBharat Bhushan /* Inject a program interrupt if trap debug is not allowed */ 8762f699a59SBharat Bhushan if ((dbsr & DBSR_TIE) && !(vcpu->arch.shared->msr & MSR_DE)) 8772f699a59SBharat Bhushan kvmppc_core_queue_program(vcpu, ESR_PTR); 8782f699a59SBharat Bhushan 8792f699a59SBharat Bhushan return RESUME_GUEST; 8802f699a59SBharat Bhushan } 8812f699a59SBharat Bhushan 8822f699a59SBharat Bhushan /* 8832f699a59SBharat Bhushan * Debug resource owned by userspace. 8842f699a59SBharat Bhushan * Clear guest dbsr (vcpu->arch.dbsr) 8852f699a59SBharat Bhushan */ 8862190991eSBharat Bhushan vcpu->arch.dbsr = 0; 887ce11e48bSBharat Bhushan run->debug.arch.status = 0; 888173c520aSSimon Guo run->debug.arch.address = vcpu->arch.regs.nip; 889ce11e48bSBharat Bhushan 890ce11e48bSBharat Bhushan if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) { 891ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT; 892ce11e48bSBharat Bhushan } else { 893ce11e48bSBharat Bhushan if (dbsr & (DBSR_DAC1W | DBSR_DAC2W)) 894ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE; 895ce11e48bSBharat Bhushan else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R)) 896ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ; 897ce11e48bSBharat Bhushan if (dbsr & (DBSR_DAC1R | DBSR_DAC1W)) 898ce11e48bSBharat Bhushan run->debug.arch.address = dbg_reg->dac1; 899ce11e48bSBharat Bhushan else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W)) 900ce11e48bSBharat Bhushan run->debug.arch.address = dbg_reg->dac2; 901ce11e48bSBharat Bhushan } 902ce11e48bSBharat Bhushan 903ce11e48bSBharat Bhushan return RESUME_HOST; 904ce11e48bSBharat Bhushan } 905ce11e48bSBharat Bhushan 9064e642ccbSAlexander Graf static void kvmppc_fill_pt_regs(struct pt_regs *regs) 9074e642ccbSAlexander Graf { 9084e642ccbSAlexander Graf ulong r1, ip, msr, lr; 9094e642ccbSAlexander Graf 9104e642ccbSAlexander Graf asm("mr %0, 1" : "=r"(r1)); 9114e642ccbSAlexander Graf asm("mflr %0" : "=r"(lr)); 9124e642ccbSAlexander Graf asm("mfmsr %0" : "=r"(msr)); 9134e642ccbSAlexander Graf asm("bl 1f; 1: mflr %0" : "=r"(ip)); 9144e642ccbSAlexander Graf 9154e642ccbSAlexander Graf memset(regs, 0, sizeof(*regs)); 9164e642ccbSAlexander Graf regs->gpr[1] = r1; 9174e642ccbSAlexander Graf regs->nip = ip; 9184e642ccbSAlexander Graf regs->msr = msr; 9194e642ccbSAlexander Graf regs->link = lr; 9204e642ccbSAlexander Graf } 9214e642ccbSAlexander Graf 9226328e593SBharat Bhushan /* 9236328e593SBharat Bhushan * For interrupts needed to be handled by host interrupt handlers, 9246328e593SBharat Bhushan * corresponding host handler are called from here in similar way 9256328e593SBharat Bhushan * (but not exact) as they are called from low level handler 9266328e593SBharat Bhushan * (such as from arch/powerpc/kernel/head_fsl_booke.S). 9276328e593SBharat Bhushan */ 9284e642ccbSAlexander Graf static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu, 9294e642ccbSAlexander Graf unsigned int exit_nr) 9304e642ccbSAlexander Graf { 9314e642ccbSAlexander Graf struct pt_regs regs; 9324e642ccbSAlexander Graf 9334e642ccbSAlexander Graf switch (exit_nr) { 9344e642ccbSAlexander Graf case BOOKE_INTERRUPT_EXTERNAL: 9354e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 9364e642ccbSAlexander Graf do_IRQ(®s); 9374e642ccbSAlexander Graf break; 9384e642ccbSAlexander Graf case BOOKE_INTERRUPT_DECREMENTER: 9394e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 9404e642ccbSAlexander Graf timer_interrupt(®s); 9414e642ccbSAlexander Graf break; 9425f17ce8bSTiejun Chen #if defined(CONFIG_PPC_DOORBELL) 9434e642ccbSAlexander Graf case BOOKE_INTERRUPT_DOORBELL: 9444e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 9454e642ccbSAlexander Graf doorbell_exception(®s); 9464e642ccbSAlexander Graf break; 9474e642ccbSAlexander Graf #endif 9484e642ccbSAlexander Graf case BOOKE_INTERRUPT_MACHINE_CHECK: 9494e642ccbSAlexander Graf /* FIXME */ 9504e642ccbSAlexander Graf break; 9517cc1e8eeSAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 9527cc1e8eeSAlexander Graf kvmppc_fill_pt_regs(®s); 9537cc1e8eeSAlexander Graf performance_monitor_exception(®s); 9547cc1e8eeSAlexander Graf break; 9556328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 9566328e593SBharat Bhushan kvmppc_fill_pt_regs(®s); 9576328e593SBharat Bhushan #ifdef CONFIG_BOOKE_WDT 9586328e593SBharat Bhushan WatchdogException(®s); 9596328e593SBharat Bhushan #else 9606328e593SBharat Bhushan unknown_exception(®s); 9616328e593SBharat Bhushan #endif 9626328e593SBharat Bhushan break; 9636328e593SBharat Bhushan case BOOKE_INTERRUPT_CRITICAL: 964845ac985STudor Laurentiu kvmppc_fill_pt_regs(®s); 9656328e593SBharat Bhushan unknown_exception(®s); 9666328e593SBharat Bhushan break; 967ce11e48bSBharat Bhushan case BOOKE_INTERRUPT_DEBUG: 968ce11e48bSBharat Bhushan /* Save DBSR before preemption is enabled */ 969ce11e48bSBharat Bhushan vcpu->arch.dbsr = mfspr(SPRN_DBSR); 970ce11e48bSBharat Bhushan kvmppc_clear_dbsr(); 971ce11e48bSBharat Bhushan break; 9724e642ccbSAlexander Graf } 9734e642ccbSAlexander Graf } 9744e642ccbSAlexander Graf 9758c99d345STianjia Zhang static int kvmppc_resume_inst_load(struct kvm_vcpu *vcpu, 976f5250471SMihai Caraman enum emulation_result emulated, u32 last_inst) 977f5250471SMihai Caraman { 978f5250471SMihai Caraman switch (emulated) { 979f5250471SMihai Caraman case EMULATE_AGAIN: 980f5250471SMihai Caraman return RESUME_GUEST; 981f5250471SMihai Caraman 982f5250471SMihai Caraman case EMULATE_FAIL: 983f5250471SMihai Caraman pr_debug("%s: load instruction from guest address %lx failed\n", 984173c520aSSimon Guo __func__, vcpu->arch.regs.nip); 985f5250471SMihai Caraman /* For debugging, encode the failing instruction and 986f5250471SMihai Caraman * report it to userspace. */ 9878c99d345STianjia Zhang vcpu->run->hw.hardware_exit_reason = ~0ULL << 32; 9888c99d345STianjia Zhang vcpu->run->hw.hardware_exit_reason |= last_inst; 989f5250471SMihai Caraman kvmppc_core_queue_program(vcpu, ESR_PIL); 990f5250471SMihai Caraman return RESUME_HOST; 991f5250471SMihai Caraman 992f5250471SMihai Caraman default: 993f5250471SMihai Caraman BUG(); 994f5250471SMihai Caraman } 995f5250471SMihai Caraman } 996f5250471SMihai Caraman 997d30f6e48SScott Wood /** 998d30f6e48SScott Wood * kvmppc_handle_exit 999d30f6e48SScott Wood * 1000d30f6e48SScott Wood * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV) 1001d30f6e48SScott Wood */ 10027ec21d9dSTianjia Zhang int kvmppc_handle_exit(struct kvm_vcpu *vcpu, unsigned int exit_nr) 1003d30f6e48SScott Wood { 10047ec21d9dSTianjia Zhang struct kvm_run *run = vcpu->run; 1005d30f6e48SScott Wood int r = RESUME_HOST; 10067ee78855SAlexander Graf int s; 1007f1e89028SScott Wood int idx; 1008f5250471SMihai Caraman u32 last_inst = KVM_INST_FETCH_FAILED; 1009f5250471SMihai Caraman enum emulation_result emulated = EMULATE_DONE; 1010d30f6e48SScott Wood 1011d30f6e48SScott Wood /* update before a new last_exit_type is rewritten */ 1012d30f6e48SScott Wood kvmppc_update_timing_stats(vcpu); 1013d30f6e48SScott Wood 10144e642ccbSAlexander Graf /* restart interrupts if they were meant for the host */ 10154e642ccbSAlexander Graf kvmppc_restart_interrupt(vcpu, exit_nr); 1016d30f6e48SScott Wood 1017f5250471SMihai Caraman /* 1018446957baSAdam Buchbinder * get last instruction before being preempted 1019f5250471SMihai Caraman * TODO: for e6500 check also BOOKE_INTERRUPT_LRAT_ERROR & ESR_DATA 1020f5250471SMihai Caraman */ 1021f5250471SMihai Caraman switch (exit_nr) { 1022f5250471SMihai Caraman case BOOKE_INTERRUPT_DATA_STORAGE: 1023f5250471SMihai Caraman case BOOKE_INTERRUPT_DTLB_MISS: 1024f5250471SMihai Caraman case BOOKE_INTERRUPT_HV_PRIV: 10258d0eff63SAlexander Graf emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst); 1026f5250471SMihai Caraman break; 1027033aaa14SMadhavan Srinivasan case BOOKE_INTERRUPT_PROGRAM: 1028033aaa14SMadhavan Srinivasan /* SW breakpoints arrive as illegal instructions on HV */ 1029033aaa14SMadhavan Srinivasan if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP) 10308d0eff63SAlexander Graf emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst); 1031033aaa14SMadhavan Srinivasan break; 1032f5250471SMihai Caraman default: 1033f5250471SMihai Caraman break; 1034f5250471SMihai Caraman } 1035f5250471SMihai Caraman 103697c95059SAlexander Graf trace_kvm_exit(exit_nr, vcpu); 10376edaa530SPaolo Bonzini guest_exit_irqoff(); 1038e233d54dSPaolo Bonzini 1039e233d54dSPaolo Bonzini local_irq_enable(); 104097c95059SAlexander Graf 1041d30f6e48SScott Wood run->exit_reason = KVM_EXIT_UNKNOWN; 1042d30f6e48SScott Wood run->ready_for_interrupt_injection = 1; 1043d30f6e48SScott Wood 1044f5250471SMihai Caraman if (emulated != EMULATE_DONE) { 10458c99d345STianjia Zhang r = kvmppc_resume_inst_load(vcpu, emulated, last_inst); 1046f5250471SMihai Caraman goto out; 1047f5250471SMihai Caraman } 1048f5250471SMihai Caraman 1049d30f6e48SScott Wood switch (exit_nr) { 1050d30f6e48SScott Wood case BOOKE_INTERRUPT_MACHINE_CHECK: 1051c35c9d84SAlexander Graf printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR)); 1052c35c9d84SAlexander Graf kvmppc_dump_vcpu(vcpu); 1053c35c9d84SAlexander Graf /* For debugging, send invalid exit reason to user space */ 1054c35c9d84SAlexander Graf run->hw.hardware_exit_reason = ~1ULL << 32; 1055c35c9d84SAlexander Graf run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR); 1056c35c9d84SAlexander Graf r = RESUME_HOST; 1057d30f6e48SScott Wood break; 1058d30f6e48SScott Wood 1059d30f6e48SScott Wood case BOOKE_INTERRUPT_EXTERNAL: 1060d30f6e48SScott Wood kvmppc_account_exit(vcpu, EXT_INTR_EXITS); 1061d30f6e48SScott Wood r = RESUME_GUEST; 1062d30f6e48SScott Wood break; 1063d30f6e48SScott Wood 1064d30f6e48SScott Wood case BOOKE_INTERRUPT_DECREMENTER: 1065d30f6e48SScott Wood kvmppc_account_exit(vcpu, DEC_EXITS); 1066d30f6e48SScott Wood r = RESUME_GUEST; 1067d30f6e48SScott Wood break; 1068d30f6e48SScott Wood 10696328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 10706328e593SBharat Bhushan r = RESUME_GUEST; 10716328e593SBharat Bhushan break; 10726328e593SBharat Bhushan 1073d30f6e48SScott Wood case BOOKE_INTERRUPT_DOORBELL: 1074d30f6e48SScott Wood kvmppc_account_exit(vcpu, DBELL_EXITS); 1075d30f6e48SScott Wood r = RESUME_GUEST; 1076d30f6e48SScott Wood break; 1077d30f6e48SScott Wood 1078d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL_CRIT: 1079d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 1080d30f6e48SScott Wood 1081d30f6e48SScott Wood /* 1082d30f6e48SScott Wood * We are here because there is a pending guest interrupt 1083d30f6e48SScott Wood * which could not be delivered as MSR_CE or MSR_ME was not 1084d30f6e48SScott Wood * set. Once we break from here we will retry delivery. 1085d30f6e48SScott Wood */ 1086d30f6e48SScott Wood r = RESUME_GUEST; 1087d30f6e48SScott Wood break; 1088d30f6e48SScott Wood 1089d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL: 1090d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 1091d30f6e48SScott Wood 1092d30f6e48SScott Wood /* 1093d30f6e48SScott Wood * We are here because there is a pending guest interrupt 1094d30f6e48SScott Wood * which could not be delivered as MSR_EE was not set. Once 1095d30f6e48SScott Wood * we break from here we will retry delivery. 1096d30f6e48SScott Wood */ 1097d30f6e48SScott Wood r = RESUME_GUEST; 1098d30f6e48SScott Wood break; 1099d30f6e48SScott Wood 110095f2e921SAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 110195f2e921SAlexander Graf r = RESUME_GUEST; 110295f2e921SAlexander Graf break; 110395f2e921SAlexander Graf 1104d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_PRIV: 11058c99d345STianjia Zhang r = emulation_exit(vcpu); 1106d30f6e48SScott Wood break; 1107d30f6e48SScott Wood 1108d30f6e48SScott Wood case BOOKE_INTERRUPT_PROGRAM: 1109033aaa14SMadhavan Srinivasan if ((vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP) && 1110033aaa14SMadhavan Srinivasan (last_inst == KVMPPC_INST_SW_BREAKPOINT)) { 1111033aaa14SMadhavan Srinivasan /* 1112033aaa14SMadhavan Srinivasan * We are here because of an SW breakpoint instr, 1113033aaa14SMadhavan Srinivasan * so lets return to host to handle. 1114033aaa14SMadhavan Srinivasan */ 11158c99d345STianjia Zhang r = kvmppc_handle_debug(vcpu); 1116033aaa14SMadhavan Srinivasan run->exit_reason = KVM_EXIT_DEBUG; 1117033aaa14SMadhavan Srinivasan kvmppc_account_exit(vcpu, DEBUG_EXITS); 1118033aaa14SMadhavan Srinivasan break; 1119033aaa14SMadhavan Srinivasan } 1120033aaa14SMadhavan Srinivasan 1121d30f6e48SScott Wood if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) { 11220268597cSAlexander Graf /* 11230268597cSAlexander Graf * Program traps generated by user-level software must 11240268597cSAlexander Graf * be handled by the guest kernel. 11250268597cSAlexander Graf * 11260268597cSAlexander Graf * In GS mode, hypervisor privileged instructions trap 11270268597cSAlexander Graf * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are 11280268597cSAlexander Graf * actual program interrupts, handled by the guest. 11290268597cSAlexander Graf */ 1130d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr); 1131d30f6e48SScott Wood r = RESUME_GUEST; 1132d30f6e48SScott Wood kvmppc_account_exit(vcpu, USR_PR_INST); 1133d30f6e48SScott Wood break; 1134d30f6e48SScott Wood } 1135d30f6e48SScott Wood 11368c99d345STianjia Zhang r = emulation_exit(vcpu); 1137d9fbd03dSHollis Blanchard break; 1138d9fbd03dSHollis Blanchard 1139d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_FP_UNAVAIL: 1140d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL); 11417b701591SHollis Blanchard kvmppc_account_exit(vcpu, FP_UNAVAIL); 1142d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1143d9fbd03dSHollis Blanchard break; 1144d9fbd03dSHollis Blanchard 11454cd35f67SScott Wood #ifdef CONFIG_SPE 11464cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: { 11474cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) 11484cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 11494cd35f67SScott Wood else 11504cd35f67SScott Wood kvmppc_booke_queue_irqprio(vcpu, 11514cd35f67SScott Wood BOOKE_IRQPRIO_SPE_UNAVAIL); 1152bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1153bb3a8a17SHollis Blanchard break; 11544cd35f67SScott Wood } 1155bb3a8a17SHollis Blanchard 1156bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_DATA: 1157bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA); 1158bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1159bb3a8a17SHollis Blanchard break; 1160bb3a8a17SHollis Blanchard 1161bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_ROUND: 1162bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND); 1163bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1164bb3a8a17SHollis Blanchard break; 116595d80a29SMihai Caraman #elif defined(CONFIG_SPE_POSSIBLE) 11664cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: 11674cd35f67SScott Wood /* 11684cd35f67SScott Wood * Guest wants SPE, but host kernel doesn't support it. Send 11694cd35f67SScott Wood * an "unimplemented operation" program check to the guest. 11704cd35f67SScott Wood */ 11714cd35f67SScott Wood kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV); 11724cd35f67SScott Wood r = RESUME_GUEST; 11734cd35f67SScott Wood break; 11744cd35f67SScott Wood 11754cd35f67SScott Wood /* 11764cd35f67SScott Wood * These really should never happen without CONFIG_SPE, 11774cd35f67SScott Wood * as we should never enable the real MSR[SPE] in the guest. 11784cd35f67SScott Wood */ 11794cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_DATA: 11804cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_ROUND: 11814cd35f67SScott Wood printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n", 1182173c520aSSimon Guo __func__, exit_nr, vcpu->arch.regs.nip); 11834cd35f67SScott Wood run->hw.hardware_exit_reason = exit_nr; 11844cd35f67SScott Wood r = RESUME_HOST; 11854cd35f67SScott Wood break; 118695d80a29SMihai Caraman #endif /* CONFIG_SPE_POSSIBLE */ 118795d80a29SMihai Caraman 118895d80a29SMihai Caraman /* 118995d80a29SMihai Caraman * On cores with Vector category, KVM is loaded only if CONFIG_ALTIVEC, 119095d80a29SMihai Caraman * see kvmppc_core_check_processor_compat(). 119195d80a29SMihai Caraman */ 119295d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 119395d80a29SMihai Caraman case BOOKE_INTERRUPT_ALTIVEC_UNAVAIL: 119495d80a29SMihai Caraman kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_UNAVAIL); 119595d80a29SMihai Caraman r = RESUME_GUEST; 119695d80a29SMihai Caraman break; 119795d80a29SMihai Caraman 119895d80a29SMihai Caraman case BOOKE_INTERRUPT_ALTIVEC_ASSIST: 119995d80a29SMihai Caraman kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_ASSIST); 120095d80a29SMihai Caraman r = RESUME_GUEST; 120195d80a29SMihai Caraman break; 12024cd35f67SScott Wood #endif 1203bb3a8a17SHollis Blanchard 1204d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DATA_STORAGE: 1205daf5e271SLiu Yu kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear, 1206daf5e271SLiu Yu vcpu->arch.fault_esr); 12077b701591SHollis Blanchard kvmppc_account_exit(vcpu, DSI_EXITS); 1208d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1209d9fbd03dSHollis Blanchard break; 1210d9fbd03dSHollis Blanchard 1211d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_INST_STORAGE: 1212daf5e271SLiu Yu kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr); 12137b701591SHollis Blanchard kvmppc_account_exit(vcpu, ISI_EXITS); 1214d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1215d9fbd03dSHollis Blanchard break; 1216d9fbd03dSHollis Blanchard 1217011da899SAlexander Graf case BOOKE_INTERRUPT_ALIGNMENT: 1218011da899SAlexander Graf kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear, 1219011da899SAlexander Graf vcpu->arch.fault_esr); 1220011da899SAlexander Graf r = RESUME_GUEST; 1221011da899SAlexander Graf break; 1222011da899SAlexander Graf 1223d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 1224d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_SYSCALL: 1225d30f6e48SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR)) { 1226d30f6e48SScott Wood kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 1227d30f6e48SScott Wood } else { 1228d30f6e48SScott Wood /* 1229d30f6e48SScott Wood * hcall from guest userspace -- send privileged 1230d30f6e48SScott Wood * instruction program check. 1231d30f6e48SScott Wood */ 1232d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, ESR_PPR); 1233d30f6e48SScott Wood } 1234d30f6e48SScott Wood 1235d30f6e48SScott Wood r = RESUME_GUEST; 1236d30f6e48SScott Wood break; 1237d30f6e48SScott Wood #else 1238d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_SYSCALL: 12392a342ed5SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_PR) && 12402a342ed5SAlexander Graf (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) { 12412a342ed5SAlexander Graf /* KVM PV hypercalls */ 12422a342ed5SAlexander Graf kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 12432a342ed5SAlexander Graf r = RESUME_GUEST; 12442a342ed5SAlexander Graf } else { 12452a342ed5SAlexander Graf /* Guest syscalls */ 1246d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL); 12472a342ed5SAlexander Graf } 12487b701591SHollis Blanchard kvmppc_account_exit(vcpu, SYSCALL_EXITS); 1249d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1250d9fbd03dSHollis Blanchard break; 1251d30f6e48SScott Wood #endif 1252d9fbd03dSHollis Blanchard 1253d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DTLB_MISS: { 1254d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.fault_dear; 12557924bd41SHollis Blanchard int gtlb_index; 1256475e7cddSHollis Blanchard gpa_t gpaddr; 1257d9fbd03dSHollis Blanchard gfn_t gfn; 1258d9fbd03dSHollis Blanchard 1259bf7ca4bdSAlexander Graf #ifdef CONFIG_KVM_E500V2 1260a4cd8b23SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR) && 1261a4cd8b23SScott Wood (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 1262a4cd8b23SScott Wood kvmppc_map_magic(vcpu); 1263a4cd8b23SScott Wood kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1264a4cd8b23SScott Wood r = RESUME_GUEST; 1265a4cd8b23SScott Wood 1266a4cd8b23SScott Wood break; 1267a4cd8b23SScott Wood } 1268a4cd8b23SScott Wood #endif 1269a4cd8b23SScott Wood 1270d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1271fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 12727924bd41SHollis Blanchard if (gtlb_index < 0) { 1273d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1274daf5e271SLiu Yu kvmppc_core_queue_dtlb_miss(vcpu, 1275daf5e271SLiu Yu vcpu->arch.fault_dear, 1276daf5e271SLiu Yu vcpu->arch.fault_esr); 1277b52a638cSHollis Blanchard kvmppc_mmu_dtlb_miss(vcpu); 12787b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS); 1279d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1280d9fbd03dSHollis Blanchard break; 1281d9fbd03dSHollis Blanchard } 1282d9fbd03dSHollis Blanchard 1283f1e89028SScott Wood idx = srcu_read_lock(&vcpu->kvm->srcu); 1284f1e89028SScott Wood 1285be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 1286475e7cddSHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1287d9fbd03dSHollis Blanchard 1288d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1289d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1290d9fbd03dSHollis Blanchard * didn't, and it is RAM. This could be because: 1291d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1292d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1293d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1294d9fbd03dSHollis Blanchard * invoking the guest. */ 129558a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 12967b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1297d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1298d9fbd03dSHollis Blanchard } else { 1299d9fbd03dSHollis Blanchard /* Guest has mapped and accessed a page which is not 1300d9fbd03dSHollis Blanchard * actually RAM. */ 1301475e7cddSHollis Blanchard vcpu->arch.paddr_accessed = gpaddr; 13026020c0f6SAlexander Graf vcpu->arch.vaddr_accessed = eaddr; 13038c99d345STianjia Zhang r = kvmppc_emulate_mmio(vcpu); 13047b701591SHollis Blanchard kvmppc_account_exit(vcpu, MMIO_EXITS); 1305d9fbd03dSHollis Blanchard } 1306d9fbd03dSHollis Blanchard 1307f1e89028SScott Wood srcu_read_unlock(&vcpu->kvm->srcu, idx); 1308d9fbd03dSHollis Blanchard break; 1309d9fbd03dSHollis Blanchard } 1310d9fbd03dSHollis Blanchard 1311d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_ITLB_MISS: { 1312173c520aSSimon Guo unsigned long eaddr = vcpu->arch.regs.nip; 131389168618SHollis Blanchard gpa_t gpaddr; 1314d9fbd03dSHollis Blanchard gfn_t gfn; 13157924bd41SHollis Blanchard int gtlb_index; 1316d9fbd03dSHollis Blanchard 1317d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1318d9fbd03dSHollis Blanchard 1319d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1320fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 13217924bd41SHollis Blanchard if (gtlb_index < 0) { 1322d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1323d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 1324b52a638cSHollis Blanchard kvmppc_mmu_itlb_miss(vcpu); 13257b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS); 1326d9fbd03dSHollis Blanchard break; 1327d9fbd03dSHollis Blanchard } 1328d9fbd03dSHollis Blanchard 13297b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS); 1330d9fbd03dSHollis Blanchard 1331f1e89028SScott Wood idx = srcu_read_lock(&vcpu->kvm->srcu); 1332f1e89028SScott Wood 1333be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 133489168618SHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1335d9fbd03dSHollis Blanchard 1336d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1337d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1338d9fbd03dSHollis Blanchard * didn't. This could be because: 1339d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1340d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1341d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1342d9fbd03dSHollis Blanchard * invoking the guest. */ 134358a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 1344d9fbd03dSHollis Blanchard } else { 1345d9fbd03dSHollis Blanchard /* Guest mapped and leaped at non-RAM! */ 1346d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK); 1347d9fbd03dSHollis Blanchard } 1348d9fbd03dSHollis Blanchard 1349f1e89028SScott Wood srcu_read_unlock(&vcpu->kvm->srcu, idx); 1350d9fbd03dSHollis Blanchard break; 1351d9fbd03dSHollis Blanchard } 1352d9fbd03dSHollis Blanchard 1353d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DEBUG: { 13548c99d345STianjia Zhang r = kvmppc_handle_debug(vcpu); 1355ce11e48bSBharat Bhushan if (r == RESUME_HOST) 1356d9fbd03dSHollis Blanchard run->exit_reason = KVM_EXIT_DEBUG; 13577b701591SHollis Blanchard kvmppc_account_exit(vcpu, DEBUG_EXITS); 1358d9fbd03dSHollis Blanchard break; 1359d9fbd03dSHollis Blanchard } 1360d9fbd03dSHollis Blanchard 1361d9fbd03dSHollis Blanchard default: 1362d9fbd03dSHollis Blanchard printk(KERN_EMERG "exit_nr %d\n", exit_nr); 1363d9fbd03dSHollis Blanchard BUG(); 1364d9fbd03dSHollis Blanchard } 1365d9fbd03dSHollis Blanchard 1366f5250471SMihai Caraman out: 1367a8e4ef84SAlexander Graf /* 1368a8e4ef84SAlexander Graf * To avoid clobbering exit_reason, only check for signals if we 1369a8e4ef84SAlexander Graf * aren't already exiting to userspace for some other reason. 1370a8e4ef84SAlexander Graf */ 137103660ba2SAlexander Graf if (!(r & RESUME_HOST)) { 13727ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 13736c85f52bSScott Wood if (s <= 0) 13747ee78855SAlexander Graf r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV); 13756c85f52bSScott Wood else { 13766c85f52bSScott Wood /* interrupts now hard-disabled */ 13775f1c248fSScott Wood kvmppc_fix_ee_before_entry(); 13783efc7da6SMihai Caraman kvmppc_load_guest_fp(vcpu); 137995d80a29SMihai Caraman kvmppc_load_guest_altivec(vcpu); 138024afa37bSAlexander Graf } 138124afa37bSAlexander Graf } 1382706fb730SAlexander Graf 1383d9fbd03dSHollis Blanchard return r; 1384d9fbd03dSHollis Blanchard } 1385d9fbd03dSHollis Blanchard 1386d26f22c9SBharat Bhushan static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr) 1387d26f22c9SBharat Bhushan { 1388d26f22c9SBharat Bhushan u32 old_tsr = vcpu->arch.tsr; 1389d26f22c9SBharat Bhushan 1390d26f22c9SBharat Bhushan vcpu->arch.tsr = new_tsr; 1391d26f22c9SBharat Bhushan 1392d26f22c9SBharat Bhushan if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS)) 1393d26f22c9SBharat Bhushan arm_next_watchdog(vcpu); 1394d26f22c9SBharat Bhushan 1395d26f22c9SBharat Bhushan update_timer_ints(vcpu); 1396d26f22c9SBharat Bhushan } 1397d26f22c9SBharat Bhushan 1398f61c94bbSBharat Bhushan int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu) 1399f61c94bbSBharat Bhushan { 1400f61c94bbSBharat Bhushan /* setup watchdog timer once */ 1401f61c94bbSBharat Bhushan spin_lock_init(&vcpu->arch.wdt_lock); 140286cb30ecSKees Cook timer_setup(&vcpu->arch.wdt_timer, kvmppc_watchdog_func, 0); 1403f61c94bbSBharat Bhushan 14042f699a59SBharat Bhushan /* 14052f699a59SBharat Bhushan * Clear DBSR.MRR to avoid guest debug interrupt as 14062f699a59SBharat Bhushan * this is of host interest 14072f699a59SBharat Bhushan */ 14082f699a59SBharat Bhushan mtspr(SPRN_DBSR, DBSR_MRR); 1409f61c94bbSBharat Bhushan return 0; 1410f61c94bbSBharat Bhushan } 1411f61c94bbSBharat Bhushan 1412f61c94bbSBharat Bhushan void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu) 1413f61c94bbSBharat Bhushan { 1414f61c94bbSBharat Bhushan del_timer_sync(&vcpu->arch.wdt_timer); 1415f61c94bbSBharat Bhushan } 1416f61c94bbSBharat Bhushan 1417d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1418d9fbd03dSHollis Blanchard { 1419d9fbd03dSHollis Blanchard int i; 1420d9fbd03dSHollis Blanchard 14211fc9b76bSChristoffer Dall vcpu_load(vcpu); 14221fc9b76bSChristoffer Dall 1423173c520aSSimon Guo regs->pc = vcpu->arch.regs.nip; 1424992b5b29SAlexander Graf regs->cr = kvmppc_get_cr(vcpu); 1425173c520aSSimon Guo regs->ctr = vcpu->arch.regs.ctr; 1426173c520aSSimon Guo regs->lr = vcpu->arch.regs.link; 1427992b5b29SAlexander Graf regs->xer = kvmppc_get_xer(vcpu); 1428666e7252SAlexander Graf regs->msr = vcpu->arch.shared->msr; 142931579eeaSBharat Bhushan regs->srr0 = kvmppc_get_srr0(vcpu); 143031579eeaSBharat Bhushan regs->srr1 = kvmppc_get_srr1(vcpu); 1431d9fbd03dSHollis Blanchard regs->pid = vcpu->arch.pid; 1432c1b8a01bSBharat Bhushan regs->sprg0 = kvmppc_get_sprg0(vcpu); 1433c1b8a01bSBharat Bhushan regs->sprg1 = kvmppc_get_sprg1(vcpu); 1434c1b8a01bSBharat Bhushan regs->sprg2 = kvmppc_get_sprg2(vcpu); 1435c1b8a01bSBharat Bhushan regs->sprg3 = kvmppc_get_sprg3(vcpu); 1436c1b8a01bSBharat Bhushan regs->sprg4 = kvmppc_get_sprg4(vcpu); 1437c1b8a01bSBharat Bhushan regs->sprg5 = kvmppc_get_sprg5(vcpu); 1438c1b8a01bSBharat Bhushan regs->sprg6 = kvmppc_get_sprg6(vcpu); 1439c1b8a01bSBharat Bhushan regs->sprg7 = kvmppc_get_sprg7(vcpu); 1440d9fbd03dSHollis Blanchard 1441d9fbd03dSHollis Blanchard for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 14428e5b26b5SAlexander Graf regs->gpr[i] = kvmppc_get_gpr(vcpu, i); 1443d9fbd03dSHollis Blanchard 14441fc9b76bSChristoffer Dall vcpu_put(vcpu); 1445d9fbd03dSHollis Blanchard return 0; 1446d9fbd03dSHollis Blanchard } 1447d9fbd03dSHollis Blanchard 1448d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1449d9fbd03dSHollis Blanchard { 1450d9fbd03dSHollis Blanchard int i; 1451d9fbd03dSHollis Blanchard 1452875656feSChristoffer Dall vcpu_load(vcpu); 1453875656feSChristoffer Dall 1454173c520aSSimon Guo vcpu->arch.regs.nip = regs->pc; 1455992b5b29SAlexander Graf kvmppc_set_cr(vcpu, regs->cr); 1456173c520aSSimon Guo vcpu->arch.regs.ctr = regs->ctr; 1457173c520aSSimon Guo vcpu->arch.regs.link = regs->lr; 1458992b5b29SAlexander Graf kvmppc_set_xer(vcpu, regs->xer); 1459b8fd68acSHollis Blanchard kvmppc_set_msr(vcpu, regs->msr); 146031579eeaSBharat Bhushan kvmppc_set_srr0(vcpu, regs->srr0); 146131579eeaSBharat Bhushan kvmppc_set_srr1(vcpu, regs->srr1); 14625ce941eeSScott Wood kvmppc_set_pid(vcpu, regs->pid); 1463c1b8a01bSBharat Bhushan kvmppc_set_sprg0(vcpu, regs->sprg0); 1464c1b8a01bSBharat Bhushan kvmppc_set_sprg1(vcpu, regs->sprg1); 1465c1b8a01bSBharat Bhushan kvmppc_set_sprg2(vcpu, regs->sprg2); 1466c1b8a01bSBharat Bhushan kvmppc_set_sprg3(vcpu, regs->sprg3); 1467c1b8a01bSBharat Bhushan kvmppc_set_sprg4(vcpu, regs->sprg4); 1468c1b8a01bSBharat Bhushan kvmppc_set_sprg5(vcpu, regs->sprg5); 1469c1b8a01bSBharat Bhushan kvmppc_set_sprg6(vcpu, regs->sprg6); 1470c1b8a01bSBharat Bhushan kvmppc_set_sprg7(vcpu, regs->sprg7); 1471d9fbd03dSHollis Blanchard 14728e5b26b5SAlexander Graf for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 14738e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, i, regs->gpr[i]); 1474d9fbd03dSHollis Blanchard 1475875656feSChristoffer Dall vcpu_put(vcpu); 1476d9fbd03dSHollis Blanchard return 0; 1477d9fbd03dSHollis Blanchard } 1478d9fbd03dSHollis Blanchard 14795ce941eeSScott Wood static void get_sregs_base(struct kvm_vcpu *vcpu, 14805ce941eeSScott Wood struct kvm_sregs *sregs) 14815ce941eeSScott Wood { 14825ce941eeSScott Wood u64 tb = get_tb(); 14835ce941eeSScott Wood 14845ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_BASE; 14855ce941eeSScott Wood 14865ce941eeSScott Wood sregs->u.e.csrr0 = vcpu->arch.csrr0; 14875ce941eeSScott Wood sregs->u.e.csrr1 = vcpu->arch.csrr1; 14885ce941eeSScott Wood sregs->u.e.mcsr = vcpu->arch.mcsr; 1489dc168549SBharat Bhushan sregs->u.e.esr = kvmppc_get_esr(vcpu); 1490a5414d4bSBharat Bhushan sregs->u.e.dear = kvmppc_get_dar(vcpu); 14915ce941eeSScott Wood sregs->u.e.tsr = vcpu->arch.tsr; 14925ce941eeSScott Wood sregs->u.e.tcr = vcpu->arch.tcr; 14935ce941eeSScott Wood sregs->u.e.dec = kvmppc_get_dec(vcpu, tb); 14945ce941eeSScott Wood sregs->u.e.tb = tb; 14955ce941eeSScott Wood sregs->u.e.vrsave = vcpu->arch.vrsave; 14965ce941eeSScott Wood } 14975ce941eeSScott Wood 14985ce941eeSScott Wood static int set_sregs_base(struct kvm_vcpu *vcpu, 14995ce941eeSScott Wood struct kvm_sregs *sregs) 15005ce941eeSScott Wood { 15015ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_BASE)) 15025ce941eeSScott Wood return 0; 15035ce941eeSScott Wood 15045ce941eeSScott Wood vcpu->arch.csrr0 = sregs->u.e.csrr0; 15055ce941eeSScott Wood vcpu->arch.csrr1 = sregs->u.e.csrr1; 15065ce941eeSScott Wood vcpu->arch.mcsr = sregs->u.e.mcsr; 1507dc168549SBharat Bhushan kvmppc_set_esr(vcpu, sregs->u.e.esr); 1508a5414d4bSBharat Bhushan kvmppc_set_dar(vcpu, sregs->u.e.dear); 15095ce941eeSScott Wood vcpu->arch.vrsave = sregs->u.e.vrsave; 1510dfd4d47eSScott Wood kvmppc_set_tcr(vcpu, sregs->u.e.tcr); 15115ce941eeSScott Wood 1512dfd4d47eSScott Wood if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) { 15135ce941eeSScott Wood vcpu->arch.dec = sregs->u.e.dec; 15145ce941eeSScott Wood kvmppc_emulate_dec(vcpu); 1515dfd4d47eSScott Wood } 15165ce941eeSScott Wood 1517d26f22c9SBharat Bhushan if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR) 1518d26f22c9SBharat Bhushan kvmppc_set_tsr(vcpu, sregs->u.e.tsr); 15195ce941eeSScott Wood 15205ce941eeSScott Wood return 0; 15215ce941eeSScott Wood } 15225ce941eeSScott Wood 15235ce941eeSScott Wood static void get_sregs_arch206(struct kvm_vcpu *vcpu, 15245ce941eeSScott Wood struct kvm_sregs *sregs) 15255ce941eeSScott Wood { 15265ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_ARCH206; 15275ce941eeSScott Wood 1528841741f2SScott Wood sregs->u.e.pir = vcpu->vcpu_id; 15295ce941eeSScott Wood sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0; 15305ce941eeSScott Wood sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1; 15315ce941eeSScott Wood sregs->u.e.decar = vcpu->arch.decar; 15325ce941eeSScott Wood sregs->u.e.ivpr = vcpu->arch.ivpr; 15335ce941eeSScott Wood } 15345ce941eeSScott Wood 15355ce941eeSScott Wood static int set_sregs_arch206(struct kvm_vcpu *vcpu, 15365ce941eeSScott Wood struct kvm_sregs *sregs) 15375ce941eeSScott Wood { 15385ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206)) 15395ce941eeSScott Wood return 0; 15405ce941eeSScott Wood 1541841741f2SScott Wood if (sregs->u.e.pir != vcpu->vcpu_id) 15425ce941eeSScott Wood return -EINVAL; 15435ce941eeSScott Wood 15445ce941eeSScott Wood vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0; 15455ce941eeSScott Wood vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1; 15465ce941eeSScott Wood vcpu->arch.decar = sregs->u.e.decar; 15475ce941eeSScott Wood vcpu->arch.ivpr = sregs->u.e.ivpr; 15485ce941eeSScott Wood 15495ce941eeSScott Wood return 0; 15505ce941eeSScott Wood } 15515ce941eeSScott Wood 15523a167beaSAneesh Kumar K.V int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 15535ce941eeSScott Wood { 15545ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_IVOR; 15555ce941eeSScott Wood 15565ce941eeSScott Wood sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL]; 15575ce941eeSScott Wood sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK]; 15585ce941eeSScott Wood sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE]; 15595ce941eeSScott Wood sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE]; 15605ce941eeSScott Wood sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL]; 15615ce941eeSScott Wood sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT]; 15625ce941eeSScott Wood sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM]; 15635ce941eeSScott Wood sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL]; 15645ce941eeSScott Wood sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL]; 15655ce941eeSScott Wood sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL]; 15665ce941eeSScott Wood sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER]; 15675ce941eeSScott Wood sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT]; 15685ce941eeSScott Wood sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG]; 15695ce941eeSScott Wood sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS]; 15705ce941eeSScott Wood sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS]; 15715ce941eeSScott Wood sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG]; 15723a167beaSAneesh Kumar K.V return 0; 15735ce941eeSScott Wood } 15745ce941eeSScott Wood 15755ce941eeSScott Wood int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 15765ce941eeSScott Wood { 15775ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_IVOR)) 15785ce941eeSScott Wood return 0; 15795ce941eeSScott Wood 15805ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0]; 15815ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1]; 15825ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2]; 15835ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3]; 15845ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4]; 15855ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5]; 15865ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6]; 15875ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7]; 15885ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8]; 15895ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9]; 15905ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10]; 15915ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11]; 15925ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12]; 15935ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13]; 15945ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14]; 15955ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15]; 15965ce941eeSScott Wood 15975ce941eeSScott Wood return 0; 15985ce941eeSScott Wood } 15995ce941eeSScott Wood 1600d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu, 1601d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1602d9fbd03dSHollis Blanchard { 1603bcdec41cSChristoffer Dall int ret; 1604bcdec41cSChristoffer Dall 1605bcdec41cSChristoffer Dall vcpu_load(vcpu); 1606bcdec41cSChristoffer Dall 16075ce941eeSScott Wood sregs->pvr = vcpu->arch.pvr; 16085ce941eeSScott Wood 16095ce941eeSScott Wood get_sregs_base(vcpu, sregs); 16105ce941eeSScott Wood get_sregs_arch206(vcpu, sregs); 1611bcdec41cSChristoffer Dall ret = vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs); 1612bcdec41cSChristoffer Dall 1613bcdec41cSChristoffer Dall vcpu_put(vcpu); 1614bcdec41cSChristoffer Dall return ret; 1615d9fbd03dSHollis Blanchard } 1616d9fbd03dSHollis Blanchard 1617d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu, 1618d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1619d9fbd03dSHollis Blanchard { 1620b4ef9d4eSChristoffer Dall int ret = -EINVAL; 16215ce941eeSScott Wood 1622b4ef9d4eSChristoffer Dall vcpu_load(vcpu); 16235ce941eeSScott Wood if (vcpu->arch.pvr != sregs->pvr) 1624b4ef9d4eSChristoffer Dall goto out; 16255ce941eeSScott Wood 16265ce941eeSScott Wood ret = set_sregs_base(vcpu, sregs); 16275ce941eeSScott Wood if (ret < 0) 1628b4ef9d4eSChristoffer Dall goto out; 16295ce941eeSScott Wood 16305ce941eeSScott Wood ret = set_sregs_arch206(vcpu, sregs); 16315ce941eeSScott Wood if (ret < 0) 1632b4ef9d4eSChristoffer Dall goto out; 16335ce941eeSScott Wood 1634b4ef9d4eSChristoffer Dall ret = vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs); 1635b4ef9d4eSChristoffer Dall 1636b4ef9d4eSChristoffer Dall out: 1637b4ef9d4eSChristoffer Dall vcpu_put(vcpu); 1638b4ef9d4eSChristoffer Dall return ret; 1639d9fbd03dSHollis Blanchard } 1640d9fbd03dSHollis Blanchard 16418a41ea53SMihai Caraman int kvmppc_get_one_reg(struct kvm_vcpu *vcpu, u64 id, 16428a41ea53SMihai Caraman union kvmppc_one_reg *val) 164331f3438eSPaul Mackerras { 164435b299e2SMihai Caraman int r = 0; 164535b299e2SMihai Caraman 16468a41ea53SMihai Caraman switch (id) { 16476df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 16488a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac1); 16496df8d3fcSBharat Bhushan break; 1650547465efSBharat Bhushan case KVM_REG_PPC_IAC2: 16518a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac2); 1652547465efSBharat Bhushan break; 1653547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1654547465efSBharat Bhushan case KVM_REG_PPC_IAC3: 16558a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac3); 1656547465efSBharat Bhushan break; 1657547465efSBharat Bhushan case KVM_REG_PPC_IAC4: 16588a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac4); 1659547465efSBharat Bhushan break; 1660547465efSBharat Bhushan #endif 16616df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 16628a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.dac1); 1663547465efSBharat Bhushan break; 166435b299e2SMihai Caraman case KVM_REG_PPC_DAC2: 16658a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.dac2); 16662c509672SBharat Bhushan break; 1667324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 166834f754b9SBharat Bhushan u32 epr = kvmppc_get_epr(vcpu); 16698a41ea53SMihai Caraman *val = get_reg_val(id, epr); 1670324b3e63SAlexander Graf break; 1671324b3e63SAlexander Graf } 1672352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1673352df1deSMihai Caraman case KVM_REG_PPC_EPCR: 16748a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.epcr); 1675352df1deSMihai Caraman break; 1676352df1deSMihai Caraman #endif 167778accda4SBharat Bhushan case KVM_REG_PPC_TCR: 16788a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.tcr); 167978accda4SBharat Bhushan break; 168078accda4SBharat Bhushan case KVM_REG_PPC_TSR: 16818a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.tsr); 168278accda4SBharat Bhushan break; 168335b299e2SMihai Caraman case KVM_REG_PPC_DEBUG_INST: 1684033aaa14SMadhavan Srinivasan *val = get_reg_val(id, KVMPPC_INST_SW_BREAKPOINT); 16858c32a2eaSBharat Bhushan break; 16868b75cbbeSPaul Mackerras case KVM_REG_PPC_VRSAVE: 16878a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.vrsave); 16888c32a2eaSBharat Bhushan break; 16896df8d3fcSBharat Bhushan default: 16908a41ea53SMihai Caraman r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, id, val); 16916df8d3fcSBharat Bhushan break; 16926df8d3fcSBharat Bhushan } 169335b299e2SMihai Caraman 16946df8d3fcSBharat Bhushan return r; 169531f3438eSPaul Mackerras } 169631f3438eSPaul Mackerras 16978a41ea53SMihai Caraman int kvmppc_set_one_reg(struct kvm_vcpu *vcpu, u64 id, 16988a41ea53SMihai Caraman union kvmppc_one_reg *val) 169931f3438eSPaul Mackerras { 170035b299e2SMihai Caraman int r = 0; 170135b299e2SMihai Caraman 17028a41ea53SMihai Caraman switch (id) { 17036df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 17048a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac1 = set_reg_val(id, *val); 17056df8d3fcSBharat Bhushan break; 1706547465efSBharat Bhushan case KVM_REG_PPC_IAC2: 17078a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac2 = set_reg_val(id, *val); 1708547465efSBharat Bhushan break; 1709547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1710547465efSBharat Bhushan case KVM_REG_PPC_IAC3: 17118a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac3 = set_reg_val(id, *val); 1712547465efSBharat Bhushan break; 1713547465efSBharat Bhushan case KVM_REG_PPC_IAC4: 17148a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac4 = set_reg_val(id, *val); 1715547465efSBharat Bhushan break; 1716547465efSBharat Bhushan #endif 17176df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 17188a41ea53SMihai Caraman vcpu->arch.dbg_reg.dac1 = set_reg_val(id, *val); 1719547465efSBharat Bhushan break; 172035b299e2SMihai Caraman case KVM_REG_PPC_DAC2: 17218a41ea53SMihai Caraman vcpu->arch.dbg_reg.dac2 = set_reg_val(id, *val); 17222c509672SBharat Bhushan break; 1723324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 17248a41ea53SMihai Caraman u32 new_epr = set_reg_val(id, *val); 1725324b3e63SAlexander Graf kvmppc_set_epr(vcpu, new_epr); 1726324b3e63SAlexander Graf break; 1727324b3e63SAlexander Graf } 1728352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1729352df1deSMihai Caraman case KVM_REG_PPC_EPCR: { 17308a41ea53SMihai Caraman u32 new_epcr = set_reg_val(id, *val); 1731352df1deSMihai Caraman kvmppc_set_epcr(vcpu, new_epcr); 1732352df1deSMihai Caraman break; 1733352df1deSMihai Caraman } 1734352df1deSMihai Caraman #endif 173578accda4SBharat Bhushan case KVM_REG_PPC_OR_TSR: { 17368a41ea53SMihai Caraman u32 tsr_bits = set_reg_val(id, *val); 173778accda4SBharat Bhushan kvmppc_set_tsr_bits(vcpu, tsr_bits); 173878accda4SBharat Bhushan break; 173978accda4SBharat Bhushan } 174078accda4SBharat Bhushan case KVM_REG_PPC_CLEAR_TSR: { 17418a41ea53SMihai Caraman u32 tsr_bits = set_reg_val(id, *val); 174278accda4SBharat Bhushan kvmppc_clr_tsr_bits(vcpu, tsr_bits); 174378accda4SBharat Bhushan break; 174478accda4SBharat Bhushan } 174578accda4SBharat Bhushan case KVM_REG_PPC_TSR: { 17468a41ea53SMihai Caraman u32 tsr = set_reg_val(id, *val); 174778accda4SBharat Bhushan kvmppc_set_tsr(vcpu, tsr); 174878accda4SBharat Bhushan break; 174978accda4SBharat Bhushan } 175078accda4SBharat Bhushan case KVM_REG_PPC_TCR: { 17518a41ea53SMihai Caraman u32 tcr = set_reg_val(id, *val); 175278accda4SBharat Bhushan kvmppc_set_tcr(vcpu, tcr); 175378accda4SBharat Bhushan break; 175478accda4SBharat Bhushan } 17558b75cbbeSPaul Mackerras case KVM_REG_PPC_VRSAVE: 17568a41ea53SMihai Caraman vcpu->arch.vrsave = set_reg_val(id, *val); 17578b75cbbeSPaul Mackerras break; 17586df8d3fcSBharat Bhushan default: 17598a41ea53SMihai Caraman r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, id, val); 17606df8d3fcSBharat Bhushan break; 17616df8d3fcSBharat Bhushan } 176235b299e2SMihai Caraman 17636df8d3fcSBharat Bhushan return r; 176431f3438eSPaul Mackerras } 176531f3438eSPaul Mackerras 1766d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1767d9fbd03dSHollis Blanchard { 17684e1b2ab7SGreg Kurz return -EOPNOTSUPP; 1769d9fbd03dSHollis Blanchard } 1770d9fbd03dSHollis Blanchard 1771d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1772d9fbd03dSHollis Blanchard { 17734e1b2ab7SGreg Kurz return -EOPNOTSUPP; 1774d9fbd03dSHollis Blanchard } 1775d9fbd03dSHollis Blanchard 1776d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu, 1777d9fbd03dSHollis Blanchard struct kvm_translation *tr) 1778d9fbd03dSHollis Blanchard { 177998001d8dSAvi Kivity int r; 178098001d8dSAvi Kivity 17811da5b61dSChristoffer Dall vcpu_load(vcpu); 178298001d8dSAvi Kivity r = kvmppc_core_vcpu_translate(vcpu, tr); 17831da5b61dSChristoffer Dall vcpu_put(vcpu); 178498001d8dSAvi Kivity return r; 1785d9fbd03dSHollis Blanchard } 1786d9fbd03dSHollis Blanchard 17870dff0846SSean Christopherson void kvm_arch_sync_dirty_log(struct kvm *kvm, struct kvm_memory_slot *memslot) 17880dff0846SSean Christopherson { 17890dff0846SSean Christopherson 17900dff0846SSean Christopherson } 17910dff0846SSean Christopherson 17924e755758SAlexander Graf int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log) 17934e755758SAlexander Graf { 17944e1b2ab7SGreg Kurz return -EOPNOTSUPP; 17954e755758SAlexander Graf } 17964e755758SAlexander Graf 1797e96c81eeSSean Christopherson void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *slot) 1798a66b48c3SPaul Mackerras { 1799a66b48c3SPaul Mackerras } 1800a66b48c3SPaul Mackerras 1801f9e0554dSPaul Mackerras int kvmppc_core_prepare_memory_region(struct kvm *kvm, 1802a66b48c3SPaul Mackerras struct kvm_memory_slot *memslot, 180382307e67SSean Christopherson const struct kvm_userspace_memory_region *mem, 180482307e67SSean Christopherson enum kvm_mr_change change) 1805f9e0554dSPaul Mackerras { 1806f9e0554dSPaul Mackerras return 0; 1807f9e0554dSPaul Mackerras } 1808f9e0554dSPaul Mackerras 1809f9e0554dSPaul Mackerras void kvmppc_core_commit_memory_region(struct kvm *kvm, 181009170a49SPaolo Bonzini const struct kvm_userspace_memory_region *mem, 1811f36f3f28SPaolo Bonzini const struct kvm_memory_slot *old, 1812f032b734SBharata B Rao const struct kvm_memory_slot *new, 1813f032b734SBharata B Rao enum kvm_mr_change change) 1814dfe49dbdSPaul Mackerras { 1815dfe49dbdSPaul Mackerras } 1816dfe49dbdSPaul Mackerras 1817dfe49dbdSPaul Mackerras void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot) 1818f9e0554dSPaul Mackerras { 1819f9e0554dSPaul Mackerras } 1820f9e0554dSPaul Mackerras 182138f98824SMihai Caraman void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr) 182238f98824SMihai Caraman { 182338f98824SMihai Caraman #if defined(CONFIG_64BIT) 182438f98824SMihai Caraman vcpu->arch.epcr = new_epcr; 182538f98824SMihai Caraman #ifdef CONFIG_KVM_BOOKE_HV 182638f98824SMihai Caraman vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM; 182738f98824SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 182838f98824SMihai Caraman vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM; 182938f98824SMihai Caraman #endif 183038f98824SMihai Caraman #endif 183138f98824SMihai Caraman } 183238f98824SMihai Caraman 1833dfd4d47eSScott Wood void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr) 1834dfd4d47eSScott Wood { 1835dfd4d47eSScott Wood vcpu->arch.tcr = new_tcr; 1836f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1837dfd4d47eSScott Wood update_timer_ints(vcpu); 1838dfd4d47eSScott Wood } 1839dfd4d47eSScott Wood 1840dfd4d47eSScott Wood void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1841dfd4d47eSScott Wood { 1842dfd4d47eSScott Wood set_bits(tsr_bits, &vcpu->arch.tsr); 1843dfd4d47eSScott Wood smp_wmb(); 1844dfd4d47eSScott Wood kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 1845dfd4d47eSScott Wood kvm_vcpu_kick(vcpu); 1846dfd4d47eSScott Wood } 1847dfd4d47eSScott Wood 1848dfd4d47eSScott Wood void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1849dfd4d47eSScott Wood { 1850dfd4d47eSScott Wood clear_bits(tsr_bits, &vcpu->arch.tsr); 1851f61c94bbSBharat Bhushan 1852f61c94bbSBharat Bhushan /* 1853f61c94bbSBharat Bhushan * We may have stopped the watchdog due to 1854f61c94bbSBharat Bhushan * being stuck on final expiration. 1855f61c94bbSBharat Bhushan */ 1856f61c94bbSBharat Bhushan if (tsr_bits & (TSR_ENW | TSR_WIS)) 1857f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1858f61c94bbSBharat Bhushan 1859dfd4d47eSScott Wood update_timer_ints(vcpu); 1860dfd4d47eSScott Wood } 1861dfd4d47eSScott Wood 1862d02d4d15SMihai Caraman void kvmppc_decrementer_func(struct kvm_vcpu *vcpu) 1863dfd4d47eSScott Wood { 186421bd000aSBharat Bhushan if (vcpu->arch.tcr & TCR_ARE) { 186521bd000aSBharat Bhushan vcpu->arch.dec = vcpu->arch.decar; 186621bd000aSBharat Bhushan kvmppc_emulate_dec(vcpu); 186721bd000aSBharat Bhushan } 186821bd000aSBharat Bhushan 1869dfd4d47eSScott Wood kvmppc_set_tsr_bits(vcpu, TSR_DIS); 1870dfd4d47eSScott Wood } 1871dfd4d47eSScott Wood 1872ce11e48bSBharat Bhushan static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg, 1873ce11e48bSBharat Bhushan uint64_t addr, int index) 1874ce11e48bSBharat Bhushan { 1875ce11e48bSBharat Bhushan switch (index) { 1876ce11e48bSBharat Bhushan case 0: 1877ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC1; 1878ce11e48bSBharat Bhushan dbg_reg->iac1 = addr; 1879ce11e48bSBharat Bhushan break; 1880ce11e48bSBharat Bhushan case 1: 1881ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC2; 1882ce11e48bSBharat Bhushan dbg_reg->iac2 = addr; 1883ce11e48bSBharat Bhushan break; 1884ce11e48bSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1885ce11e48bSBharat Bhushan case 2: 1886ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC3; 1887ce11e48bSBharat Bhushan dbg_reg->iac3 = addr; 1888ce11e48bSBharat Bhushan break; 1889ce11e48bSBharat Bhushan case 3: 1890ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC4; 1891ce11e48bSBharat Bhushan dbg_reg->iac4 = addr; 1892ce11e48bSBharat Bhushan break; 1893ce11e48bSBharat Bhushan #endif 1894ce11e48bSBharat Bhushan default: 1895ce11e48bSBharat Bhushan return -EINVAL; 1896ce11e48bSBharat Bhushan } 1897ce11e48bSBharat Bhushan 1898ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IDM; 1899ce11e48bSBharat Bhushan return 0; 1900ce11e48bSBharat Bhushan } 1901ce11e48bSBharat Bhushan 1902ce11e48bSBharat Bhushan static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr, 1903ce11e48bSBharat Bhushan int type, int index) 1904ce11e48bSBharat Bhushan { 1905ce11e48bSBharat Bhushan switch (index) { 1906ce11e48bSBharat Bhushan case 0: 1907ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_READ) 1908ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC1R; 1909ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_WRITE) 1910ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC1W; 1911ce11e48bSBharat Bhushan dbg_reg->dac1 = addr; 1912ce11e48bSBharat Bhushan break; 1913ce11e48bSBharat Bhushan case 1: 1914ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_READ) 1915ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC2R; 1916ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_WRITE) 1917ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC2W; 1918ce11e48bSBharat Bhushan dbg_reg->dac2 = addr; 1919ce11e48bSBharat Bhushan break; 1920ce11e48bSBharat Bhushan default: 1921ce11e48bSBharat Bhushan return -EINVAL; 1922ce11e48bSBharat Bhushan } 1923ce11e48bSBharat Bhushan 1924ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IDM; 1925ce11e48bSBharat Bhushan return 0; 1926ce11e48bSBharat Bhushan } 1927ce11e48bSBharat Bhushan void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set) 1928ce11e48bSBharat Bhushan { 1929ce11e48bSBharat Bhushan /* XXX: Add similar MSR protection for BookE-PR */ 1930ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 1931ce11e48bSBharat Bhushan BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP)); 1932ce11e48bSBharat Bhushan if (set) { 1933ce11e48bSBharat Bhushan if (prot_bitmap & MSR_UCLE) 1934ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_UCLEP; 1935ce11e48bSBharat Bhushan if (prot_bitmap & MSR_DE) 1936ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_DEP; 1937ce11e48bSBharat Bhushan if (prot_bitmap & MSR_PMM) 1938ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_PMMP; 1939ce11e48bSBharat Bhushan } else { 1940ce11e48bSBharat Bhushan if (prot_bitmap & MSR_UCLE) 1941ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_UCLEP; 1942ce11e48bSBharat Bhushan if (prot_bitmap & MSR_DE) 1943ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_DEP; 1944ce11e48bSBharat Bhushan if (prot_bitmap & MSR_PMM) 1945ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_PMMP; 1946ce11e48bSBharat Bhushan } 1947ce11e48bSBharat Bhushan #endif 1948ce11e48bSBharat Bhushan } 1949ce11e48bSBharat Bhushan 19507d15c06fSAlexander Graf int kvmppc_xlate(struct kvm_vcpu *vcpu, ulong eaddr, enum xlate_instdata xlid, 19517d15c06fSAlexander Graf enum xlate_readwrite xlrw, struct kvmppc_pte *pte) 19527d15c06fSAlexander Graf { 19537d15c06fSAlexander Graf int gtlb_index; 19547d15c06fSAlexander Graf gpa_t gpaddr; 19557d15c06fSAlexander Graf 19567d15c06fSAlexander Graf #ifdef CONFIG_KVM_E500V2 19577d15c06fSAlexander Graf if (!(vcpu->arch.shared->msr & MSR_PR) && 19587d15c06fSAlexander Graf (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 19597d15c06fSAlexander Graf pte->eaddr = eaddr; 19607d15c06fSAlexander Graf pte->raddr = (vcpu->arch.magic_page_pa & PAGE_MASK) | 19617d15c06fSAlexander Graf (eaddr & ~PAGE_MASK); 19627d15c06fSAlexander Graf pte->vpage = eaddr >> PAGE_SHIFT; 19637d15c06fSAlexander Graf pte->may_read = true; 19647d15c06fSAlexander Graf pte->may_write = true; 19657d15c06fSAlexander Graf pte->may_execute = true; 19667d15c06fSAlexander Graf 19677d15c06fSAlexander Graf return 0; 19687d15c06fSAlexander Graf } 19697d15c06fSAlexander Graf #endif 19707d15c06fSAlexander Graf 19717d15c06fSAlexander Graf /* Check the guest TLB. */ 19727d15c06fSAlexander Graf switch (xlid) { 19737d15c06fSAlexander Graf case XLATE_INST: 19747d15c06fSAlexander Graf gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 19757d15c06fSAlexander Graf break; 19767d15c06fSAlexander Graf case XLATE_DATA: 19777d15c06fSAlexander Graf gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 19787d15c06fSAlexander Graf break; 19797d15c06fSAlexander Graf default: 19807d15c06fSAlexander Graf BUG(); 19817d15c06fSAlexander Graf } 19827d15c06fSAlexander Graf 19837d15c06fSAlexander Graf /* Do we have a TLB entry at all? */ 19847d15c06fSAlexander Graf if (gtlb_index < 0) 19857d15c06fSAlexander Graf return -ENOENT; 19867d15c06fSAlexander Graf 19877d15c06fSAlexander Graf gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 19887d15c06fSAlexander Graf 19897d15c06fSAlexander Graf pte->eaddr = eaddr; 19907d15c06fSAlexander Graf pte->raddr = (gpaddr & PAGE_MASK) | (eaddr & ~PAGE_MASK); 19917d15c06fSAlexander Graf pte->vpage = eaddr >> PAGE_SHIFT; 19927d15c06fSAlexander Graf 19937d15c06fSAlexander Graf /* XXX read permissions from the guest TLB */ 19947d15c06fSAlexander Graf pte->may_read = true; 19957d15c06fSAlexander Graf pte->may_write = true; 19967d15c06fSAlexander Graf pte->may_execute = true; 19977d15c06fSAlexander Graf 19987d15c06fSAlexander Graf return 0; 19997d15c06fSAlexander Graf } 20007d15c06fSAlexander Graf 2001ce11e48bSBharat Bhushan int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu, 2002ce11e48bSBharat Bhushan struct kvm_guest_debug *dbg) 2003ce11e48bSBharat Bhushan { 2004ce11e48bSBharat Bhushan struct debug_reg *dbg_reg; 2005ce11e48bSBharat Bhushan int n, b = 0, w = 0; 200666b56562SChristoffer Dall int ret = 0; 200766b56562SChristoffer Dall 200866b56562SChristoffer Dall vcpu_load(vcpu); 2009ce11e48bSBharat Bhushan 2010ce11e48bSBharat Bhushan if (!(dbg->control & KVM_GUESTDBG_ENABLE)) { 2011348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 = 0; 2012ce11e48bSBharat Bhushan vcpu->guest_debug = 0; 2013ce11e48bSBharat Bhushan kvm_guest_protect_msr(vcpu, MSR_DE, false); 201466b56562SChristoffer Dall goto out; 2015ce11e48bSBharat Bhushan } 2016ce11e48bSBharat Bhushan 2017ce11e48bSBharat Bhushan kvm_guest_protect_msr(vcpu, MSR_DE, true); 2018ce11e48bSBharat Bhushan vcpu->guest_debug = dbg->control; 2019348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 = 0; 2020ce11e48bSBharat Bhushan 2021ce11e48bSBharat Bhushan if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) 2022348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC; 2023ce11e48bSBharat Bhushan 2024ce11e48bSBharat Bhushan /* Code below handles only HW breakpoints */ 2025348ba710SBharat Bhushan dbg_reg = &(vcpu->arch.dbg_reg); 2026ce11e48bSBharat Bhushan 2027ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 2028ce11e48bSBharat Bhushan /* 2029ce11e48bSBharat Bhushan * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1 2030ce11e48bSBharat Bhushan * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0 2031ce11e48bSBharat Bhushan */ 2032ce11e48bSBharat Bhushan dbg_reg->dbcr1 = 0; 2033ce11e48bSBharat Bhushan dbg_reg->dbcr2 = 0; 2034ce11e48bSBharat Bhushan #else 2035ce11e48bSBharat Bhushan /* 2036ce11e48bSBharat Bhushan * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1 2037ce11e48bSBharat Bhushan * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR 2038ce11e48bSBharat Bhushan * is set. 2039ce11e48bSBharat Bhushan */ 2040ce11e48bSBharat Bhushan dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US | 2041ce11e48bSBharat Bhushan DBCR1_IAC4US; 2042ce11e48bSBharat Bhushan dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US; 2043ce11e48bSBharat Bhushan #endif 2044ce11e48bSBharat Bhushan 2045ce11e48bSBharat Bhushan if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) 204666b56562SChristoffer Dall goto out; 2047ce11e48bSBharat Bhushan 204866b56562SChristoffer Dall ret = -EINVAL; 2049ce11e48bSBharat Bhushan for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) { 2050ce11e48bSBharat Bhushan uint64_t addr = dbg->arch.bp[n].addr; 2051ce11e48bSBharat Bhushan uint32_t type = dbg->arch.bp[n].type; 2052ce11e48bSBharat Bhushan 2053ce11e48bSBharat Bhushan if (type == KVMPPC_DEBUG_NONE) 2054ce11e48bSBharat Bhushan continue; 2055ce11e48bSBharat Bhushan 2056ac0e89bbSDan Carpenter if (type & ~(KVMPPC_DEBUG_WATCH_READ | 2057ce11e48bSBharat Bhushan KVMPPC_DEBUG_WATCH_WRITE | 2058ce11e48bSBharat Bhushan KVMPPC_DEBUG_BREAKPOINT)) 205966b56562SChristoffer Dall goto out; 2060ce11e48bSBharat Bhushan 2061ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_BREAKPOINT) { 2062ce11e48bSBharat Bhushan /* Setting H/W breakpoint */ 2063ce11e48bSBharat Bhushan if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++)) 206466b56562SChristoffer Dall goto out; 2065ce11e48bSBharat Bhushan } else { 2066ce11e48bSBharat Bhushan /* Setting H/W watchpoint */ 2067ce11e48bSBharat Bhushan if (kvmppc_booke_add_watchpoint(dbg_reg, addr, 2068ce11e48bSBharat Bhushan type, w++)) 206966b56562SChristoffer Dall goto out; 2070ce11e48bSBharat Bhushan } 2071ce11e48bSBharat Bhushan } 2072ce11e48bSBharat Bhushan 207366b56562SChristoffer Dall ret = 0; 207466b56562SChristoffer Dall out: 207566b56562SChristoffer Dall vcpu_put(vcpu); 207666b56562SChristoffer Dall return ret; 2077ce11e48bSBharat Bhushan } 2078ce11e48bSBharat Bhushan 207994fa9d99SScott Wood void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 208094fa9d99SScott Wood { 2081a47d72f3SPaul Mackerras vcpu->cpu = smp_processor_id(); 2082d30f6e48SScott Wood current->thread.kvm_vcpu = vcpu; 208394fa9d99SScott Wood } 208494fa9d99SScott Wood 208594fa9d99SScott Wood void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu) 208694fa9d99SScott Wood { 2087d30f6e48SScott Wood current->thread.kvm_vcpu = NULL; 2088a47d72f3SPaul Mackerras vcpu->cpu = -1; 2089ce11e48bSBharat Bhushan 2090ce11e48bSBharat Bhushan /* Clear pending debug event in DBSR */ 2091ce11e48bSBharat Bhushan kvmppc_clear_dbsr(); 209294fa9d99SScott Wood } 209394fa9d99SScott Wood 20943a167beaSAneesh Kumar K.V int kvmppc_core_init_vm(struct kvm *kvm) 20953a167beaSAneesh Kumar K.V { 2096cbbc58d4SAneesh Kumar K.V return kvm->arch.kvm_ops->init_vm(kvm); 20973a167beaSAneesh Kumar K.V } 20983a167beaSAneesh Kumar K.V 2099ff030fdfSSean Christopherson int kvmppc_core_vcpu_create(struct kvm_vcpu *vcpu) 21003a167beaSAneesh Kumar K.V { 2101b3d42c98SSean Christopherson int i; 2102b3d42c98SSean Christopherson int r; 2103b3d42c98SSean Christopherson 2104b3d42c98SSean Christopherson r = vcpu->kvm->arch.kvm_ops->vcpu_create(vcpu); 2105b3d42c98SSean Christopherson if (r) 2106b3d42c98SSean Christopherson return r; 2107b3d42c98SSean Christopherson 2108b3d42c98SSean Christopherson /* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */ 2109b3d42c98SSean Christopherson vcpu->arch.regs.nip = 0; 2110b3d42c98SSean Christopherson vcpu->arch.shared->pir = vcpu->vcpu_id; 2111b3d42c98SSean Christopherson kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */ 2112b3d42c98SSean Christopherson kvmppc_set_msr(vcpu, 0); 2113b3d42c98SSean Christopherson 2114b3d42c98SSean Christopherson #ifndef CONFIG_KVM_BOOKE_HV 2115b3d42c98SSean Christopherson vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS; 2116b3d42c98SSean Christopherson vcpu->arch.shadow_pid = 1; 2117b3d42c98SSean Christopherson vcpu->arch.shared->msr = 0; 2118b3d42c98SSean Christopherson #endif 2119b3d42c98SSean Christopherson 2120b3d42c98SSean Christopherson /* Eye-catching numbers so we know if the guest takes an interrupt 2121b3d42c98SSean Christopherson * before it's programmed its own IVPR/IVORs. */ 2122b3d42c98SSean Christopherson vcpu->arch.ivpr = 0x55550000; 2123b3d42c98SSean Christopherson for (i = 0; i < BOOKE_IRQPRIO_MAX; i++) 2124b3d42c98SSean Christopherson vcpu->arch.ivor[i] = 0x7700 | i * 4; 2125b3d42c98SSean Christopherson 2126b3d42c98SSean Christopherson kvmppc_init_timing_stats(vcpu); 2127b3d42c98SSean Christopherson 2128b3d42c98SSean Christopherson r = kvmppc_core_vcpu_setup(vcpu); 2129b3d42c98SSean Christopherson if (r) 2130b3d42c98SSean Christopherson vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu); 2131b3d42c98SSean Christopherson kvmppc_sanity_check(vcpu); 2132b3d42c98SSean Christopherson return r; 21333a167beaSAneesh Kumar K.V } 21343a167beaSAneesh Kumar K.V 21353a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu) 21363a167beaSAneesh Kumar K.V { 2137cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu); 21383a167beaSAneesh Kumar K.V } 21393a167beaSAneesh Kumar K.V 21403a167beaSAneesh Kumar K.V void kvmppc_core_destroy_vm(struct kvm *kvm) 21413a167beaSAneesh Kumar K.V { 2142cbbc58d4SAneesh Kumar K.V kvm->arch.kvm_ops->destroy_vm(kvm); 21433a167beaSAneesh Kumar K.V } 21443a167beaSAneesh Kumar K.V 21453a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 21463a167beaSAneesh Kumar K.V { 2147cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu); 21483a167beaSAneesh Kumar K.V } 21493a167beaSAneesh Kumar K.V 21503a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu) 21513a167beaSAneesh Kumar K.V { 2152cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu); 2153d9fbd03dSHollis Blanchard } 2154d9fbd03dSHollis Blanchard 2155d9fbd03dSHollis Blanchard int __init kvmppc_booke_init(void) 2156d9fbd03dSHollis Blanchard { 2157d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 2158d9fbd03dSHollis Blanchard unsigned long ivor[16]; 21591d542d9cSBharat Bhushan unsigned long *handler = kvmppc_booke_handler_addr; 2160d9fbd03dSHollis Blanchard unsigned long max_ivor = 0; 21611d542d9cSBharat Bhushan unsigned long handler_len; 2162d9fbd03dSHollis Blanchard int i; 2163d9fbd03dSHollis Blanchard 2164d9fbd03dSHollis Blanchard /* We install our own exception handlers by hijacking IVPR. IVPR must 2165d9fbd03dSHollis Blanchard * be 16-bit aligned, so we need a 64KB allocation. */ 2166d9fbd03dSHollis Blanchard kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO, 2167d9fbd03dSHollis Blanchard VCPU_SIZE_ORDER); 2168d9fbd03dSHollis Blanchard if (!kvmppc_booke_handlers) 2169d9fbd03dSHollis Blanchard return -ENOMEM; 2170d9fbd03dSHollis Blanchard 2171d9fbd03dSHollis Blanchard /* XXX make sure our handlers are smaller than Linux's */ 2172d9fbd03dSHollis Blanchard 2173d9fbd03dSHollis Blanchard /* Copy our interrupt handlers to match host IVORs. That way we don't 2174d9fbd03dSHollis Blanchard * have to swap the IVORs on every guest/host transition. */ 2175d9fbd03dSHollis Blanchard ivor[0] = mfspr(SPRN_IVOR0); 2176d9fbd03dSHollis Blanchard ivor[1] = mfspr(SPRN_IVOR1); 2177d9fbd03dSHollis Blanchard ivor[2] = mfspr(SPRN_IVOR2); 2178d9fbd03dSHollis Blanchard ivor[3] = mfspr(SPRN_IVOR3); 2179d9fbd03dSHollis Blanchard ivor[4] = mfspr(SPRN_IVOR4); 2180d9fbd03dSHollis Blanchard ivor[5] = mfspr(SPRN_IVOR5); 2181d9fbd03dSHollis Blanchard ivor[6] = mfspr(SPRN_IVOR6); 2182d9fbd03dSHollis Blanchard ivor[7] = mfspr(SPRN_IVOR7); 2183d9fbd03dSHollis Blanchard ivor[8] = mfspr(SPRN_IVOR8); 2184d9fbd03dSHollis Blanchard ivor[9] = mfspr(SPRN_IVOR9); 2185d9fbd03dSHollis Blanchard ivor[10] = mfspr(SPRN_IVOR10); 2186d9fbd03dSHollis Blanchard ivor[11] = mfspr(SPRN_IVOR11); 2187d9fbd03dSHollis Blanchard ivor[12] = mfspr(SPRN_IVOR12); 2188d9fbd03dSHollis Blanchard ivor[13] = mfspr(SPRN_IVOR13); 2189d9fbd03dSHollis Blanchard ivor[14] = mfspr(SPRN_IVOR14); 2190d9fbd03dSHollis Blanchard ivor[15] = mfspr(SPRN_IVOR15); 2191d9fbd03dSHollis Blanchard 2192d9fbd03dSHollis Blanchard for (i = 0; i < 16; i++) { 2193d9fbd03dSHollis Blanchard if (ivor[i] > max_ivor) 21941d542d9cSBharat Bhushan max_ivor = i; 2195d9fbd03dSHollis Blanchard 21961d542d9cSBharat Bhushan handler_len = handler[i + 1] - handler[i]; 2197d9fbd03dSHollis Blanchard memcpy((void *)kvmppc_booke_handlers + ivor[i], 21981d542d9cSBharat Bhushan (void *)handler[i], handler_len); 2199d9fbd03dSHollis Blanchard } 22001d542d9cSBharat Bhushan 22011d542d9cSBharat Bhushan handler_len = handler[max_ivor + 1] - handler[max_ivor]; 22021d542d9cSBharat Bhushan flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers + 22031d542d9cSBharat Bhushan ivor[max_ivor] + handler_len); 2204d30f6e48SScott Wood #endif /* !BOOKE_HV */ 2205db93f574SHollis Blanchard return 0; 2206d9fbd03dSHollis Blanchard } 2207d9fbd03dSHollis Blanchard 2208db93f574SHollis Blanchard void __exit kvmppc_booke_exit(void) 2209d9fbd03dSHollis Blanchard { 2210d9fbd03dSHollis Blanchard free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER); 2211d9fbd03dSHollis Blanchard kvm_exit(); 2212d9fbd03dSHollis Blanchard } 2213