xref: /openbmc/linux/arch/powerpc/kvm/booke.c (revision f36f3f2846b5578d62910ee0b6dbef59fdd1cfa4)
1d9fbd03dSHollis Blanchard /*
2d9fbd03dSHollis Blanchard  * This program is free software; you can redistribute it and/or modify
3d9fbd03dSHollis Blanchard  * it under the terms of the GNU General Public License, version 2, as
4d9fbd03dSHollis Blanchard  * published by the Free Software Foundation.
5d9fbd03dSHollis Blanchard  *
6d9fbd03dSHollis Blanchard  * This program is distributed in the hope that it will be useful,
7d9fbd03dSHollis Blanchard  * but WITHOUT ANY WARRANTY; without even the implied warranty of
8d9fbd03dSHollis Blanchard  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
9d9fbd03dSHollis Blanchard  * GNU General Public License for more details.
10d9fbd03dSHollis Blanchard  *
11d9fbd03dSHollis Blanchard  * You should have received a copy of the GNU General Public License
12d9fbd03dSHollis Blanchard  * along with this program; if not, write to the Free Software
13d9fbd03dSHollis Blanchard  * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.
14d9fbd03dSHollis Blanchard  *
15d9fbd03dSHollis Blanchard  * Copyright IBM Corp. 2007
164cd35f67SScott Wood  * Copyright 2010-2011 Freescale Semiconductor, Inc.
17d9fbd03dSHollis Blanchard  *
18d9fbd03dSHollis Blanchard  * Authors: Hollis Blanchard <hollisb@us.ibm.com>
19d9fbd03dSHollis Blanchard  *          Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com>
20d30f6e48SScott Wood  *          Scott Wood <scottwood@freescale.com>
21d30f6e48SScott Wood  *          Varun Sethi <varun.sethi@freescale.com>
22d9fbd03dSHollis Blanchard  */
23d9fbd03dSHollis Blanchard 
24d9fbd03dSHollis Blanchard #include <linux/errno.h>
25d9fbd03dSHollis Blanchard #include <linux/err.h>
26d9fbd03dSHollis Blanchard #include <linux/kvm_host.h>
275a0e3ad6STejun Heo #include <linux/gfp.h>
28d9fbd03dSHollis Blanchard #include <linux/module.h>
29d9fbd03dSHollis Blanchard #include <linux/vmalloc.h>
30d9fbd03dSHollis Blanchard #include <linux/fs.h>
317924bd41SHollis Blanchard 
32d9fbd03dSHollis Blanchard #include <asm/cputable.h>
33d9fbd03dSHollis Blanchard #include <asm/uaccess.h>
34d9fbd03dSHollis Blanchard #include <asm/kvm_ppc.h>
35d9fbd03dSHollis Blanchard #include <asm/cacheflush.h>
36d30f6e48SScott Wood #include <asm/dbell.h>
37d30f6e48SScott Wood #include <asm/hw_irq.h>
38d30f6e48SScott Wood #include <asm/irq.h>
39b50df19cSMihai Caraman #include <asm/time.h>
40d9fbd03dSHollis Blanchard 
41d30f6e48SScott Wood #include "timing.h"
4275f74f0dSHollis Blanchard #include "booke.h"
43dba291f2SAneesh Kumar K.V 
44dba291f2SAneesh Kumar K.V #define CREATE_TRACE_POINTS
45dba291f2SAneesh Kumar K.V #include "trace_booke.h"
46d9fbd03dSHollis Blanchard 
47d9fbd03dSHollis Blanchard unsigned long kvmppc_booke_handlers;
48d9fbd03dSHollis Blanchard 
49d9fbd03dSHollis Blanchard #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
50d9fbd03dSHollis Blanchard #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
51d9fbd03dSHollis Blanchard 
52d9fbd03dSHollis Blanchard struct kvm_stats_debugfs_item debugfs_entries[] = {
53d9fbd03dSHollis Blanchard 	{ "mmio",       VCPU_STAT(mmio_exits) },
54d9fbd03dSHollis Blanchard 	{ "sig",        VCPU_STAT(signal_exits) },
55d9fbd03dSHollis Blanchard 	{ "itlb_r",     VCPU_STAT(itlb_real_miss_exits) },
56d9fbd03dSHollis Blanchard 	{ "itlb_v",     VCPU_STAT(itlb_virt_miss_exits) },
57d9fbd03dSHollis Blanchard 	{ "dtlb_r",     VCPU_STAT(dtlb_real_miss_exits) },
58d9fbd03dSHollis Blanchard 	{ "dtlb_v",     VCPU_STAT(dtlb_virt_miss_exits) },
59d9fbd03dSHollis Blanchard 	{ "sysc",       VCPU_STAT(syscall_exits) },
60d9fbd03dSHollis Blanchard 	{ "isi",        VCPU_STAT(isi_exits) },
61d9fbd03dSHollis Blanchard 	{ "dsi",        VCPU_STAT(dsi_exits) },
62d9fbd03dSHollis Blanchard 	{ "inst_emu",   VCPU_STAT(emulated_inst_exits) },
63d9fbd03dSHollis Blanchard 	{ "dec",        VCPU_STAT(dec_exits) },
64d9fbd03dSHollis Blanchard 	{ "ext_intr",   VCPU_STAT(ext_intr_exits) },
65f7819512SPaolo Bonzini 	{ "halt_successful_poll", VCPU_STAT(halt_successful_poll) },
66d9fbd03dSHollis Blanchard 	{ "halt_wakeup", VCPU_STAT(halt_wakeup) },
67d30f6e48SScott Wood 	{ "doorbell", VCPU_STAT(dbell_exits) },
68d30f6e48SScott Wood 	{ "guest doorbell", VCPU_STAT(gdbell_exits) },
69cf1c5ca4SAlexander Graf 	{ "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
70d9fbd03dSHollis Blanchard 	{ NULL }
71d9fbd03dSHollis Blanchard };
72d9fbd03dSHollis Blanchard 
73d9fbd03dSHollis Blanchard /* TODO: use vcpu_printf() */
74d9fbd03dSHollis Blanchard void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu)
75d9fbd03dSHollis Blanchard {
76d9fbd03dSHollis Blanchard 	int i;
77d9fbd03dSHollis Blanchard 
78666e7252SAlexander Graf 	printk("pc:   %08lx msr:  %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr);
795cf8ca22SHollis Blanchard 	printk("lr:   %08lx ctr:  %08lx\n", vcpu->arch.lr, vcpu->arch.ctr);
80de7906c3SAlexander Graf 	printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0,
81de7906c3SAlexander Graf 					    vcpu->arch.shared->srr1);
82d9fbd03dSHollis Blanchard 
83d9fbd03dSHollis Blanchard 	printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions);
84d9fbd03dSHollis Blanchard 
85d9fbd03dSHollis Blanchard 	for (i = 0; i < 32; i += 4) {
865cf8ca22SHollis Blanchard 		printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i,
878e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i),
888e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i+1),
898e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i+2),
908e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i+3));
91d9fbd03dSHollis Blanchard 	}
92d9fbd03dSHollis Blanchard }
93d9fbd03dSHollis Blanchard 
944cd35f67SScott Wood #ifdef CONFIG_SPE
954cd35f67SScott Wood void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu)
964cd35f67SScott Wood {
974cd35f67SScott Wood 	preempt_disable();
984cd35f67SScott Wood 	enable_kernel_spe();
994cd35f67SScott Wood 	kvmppc_save_guest_spe(vcpu);
1004cd35f67SScott Wood 	vcpu->arch.shadow_msr &= ~MSR_SPE;
1014cd35f67SScott Wood 	preempt_enable();
1024cd35f67SScott Wood }
1034cd35f67SScott Wood 
1044cd35f67SScott Wood static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu)
1054cd35f67SScott Wood {
1064cd35f67SScott Wood 	preempt_disable();
1074cd35f67SScott Wood 	enable_kernel_spe();
1084cd35f67SScott Wood 	kvmppc_load_guest_spe(vcpu);
1094cd35f67SScott Wood 	vcpu->arch.shadow_msr |= MSR_SPE;
1104cd35f67SScott Wood 	preempt_enable();
1114cd35f67SScott Wood }
1124cd35f67SScott Wood 
1134cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
1144cd35f67SScott Wood {
1154cd35f67SScott Wood 	if (vcpu->arch.shared->msr & MSR_SPE) {
1164cd35f67SScott Wood 		if (!(vcpu->arch.shadow_msr & MSR_SPE))
1174cd35f67SScott Wood 			kvmppc_vcpu_enable_spe(vcpu);
1184cd35f67SScott Wood 	} else if (vcpu->arch.shadow_msr & MSR_SPE) {
1194cd35f67SScott Wood 		kvmppc_vcpu_disable_spe(vcpu);
1204cd35f67SScott Wood 	}
1214cd35f67SScott Wood }
1224cd35f67SScott Wood #else
1234cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
1244cd35f67SScott Wood {
1254cd35f67SScott Wood }
1264cd35f67SScott Wood #endif
1274cd35f67SScott Wood 
1283efc7da6SMihai Caraman /*
1293efc7da6SMihai Caraman  * Load up guest vcpu FP state if it's needed.
1303efc7da6SMihai Caraman  * It also set the MSR_FP in thread so that host know
1313efc7da6SMihai Caraman  * we're holding FPU, and then host can help to save
1323efc7da6SMihai Caraman  * guest vcpu FP state if other threads require to use FPU.
1333efc7da6SMihai Caraman  * This simulates an FP unavailable fault.
1343efc7da6SMihai Caraman  *
1353efc7da6SMihai Caraman  * It requires to be called with preemption disabled.
1363efc7da6SMihai Caraman  */
1373efc7da6SMihai Caraman static inline void kvmppc_load_guest_fp(struct kvm_vcpu *vcpu)
1383efc7da6SMihai Caraman {
1393efc7da6SMihai Caraman #ifdef CONFIG_PPC_FPU
1403efc7da6SMihai Caraman 	if (!(current->thread.regs->msr & MSR_FP)) {
1413efc7da6SMihai Caraman 		enable_kernel_fp();
1423efc7da6SMihai Caraman 		load_fp_state(&vcpu->arch.fp);
1433efc7da6SMihai Caraman 		current->thread.fp_save_area = &vcpu->arch.fp;
1443efc7da6SMihai Caraman 		current->thread.regs->msr |= MSR_FP;
1453efc7da6SMihai Caraman 	}
1463efc7da6SMihai Caraman #endif
1473efc7da6SMihai Caraman }
1483efc7da6SMihai Caraman 
1493efc7da6SMihai Caraman /*
1503efc7da6SMihai Caraman  * Save guest vcpu FP state into thread.
1513efc7da6SMihai Caraman  * It requires to be called with preemption disabled.
1523efc7da6SMihai Caraman  */
1533efc7da6SMihai Caraman static inline void kvmppc_save_guest_fp(struct kvm_vcpu *vcpu)
1543efc7da6SMihai Caraman {
1553efc7da6SMihai Caraman #ifdef CONFIG_PPC_FPU
1563efc7da6SMihai Caraman 	if (current->thread.regs->msr & MSR_FP)
1573efc7da6SMihai Caraman 		giveup_fpu(current);
1583efc7da6SMihai Caraman 	current->thread.fp_save_area = NULL;
1593efc7da6SMihai Caraman #endif
1603efc7da6SMihai Caraman }
1613efc7da6SMihai Caraman 
1627a08c274SAlexander Graf static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu)
1637a08c274SAlexander Graf {
1647a08c274SAlexander Graf #if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV)
1657a08c274SAlexander Graf 	/* We always treat the FP bit as enabled from the host
1667a08c274SAlexander Graf 	   perspective, so only need to adjust the shadow MSR */
1677a08c274SAlexander Graf 	vcpu->arch.shadow_msr &= ~MSR_FP;
1687a08c274SAlexander Graf 	vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP;
1697a08c274SAlexander Graf #endif
1707a08c274SAlexander Graf }
1717a08c274SAlexander Graf 
17295d80a29SMihai Caraman /*
17395d80a29SMihai Caraman  * Simulate AltiVec unavailable fault to load guest state
17495d80a29SMihai Caraman  * from thread to AltiVec unit.
17595d80a29SMihai Caraman  * It requires to be called with preemption disabled.
17695d80a29SMihai Caraman  */
17795d80a29SMihai Caraman static inline void kvmppc_load_guest_altivec(struct kvm_vcpu *vcpu)
17895d80a29SMihai Caraman {
17995d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC
18095d80a29SMihai Caraman 	if (cpu_has_feature(CPU_FTR_ALTIVEC)) {
18195d80a29SMihai Caraman 		if (!(current->thread.regs->msr & MSR_VEC)) {
18295d80a29SMihai Caraman 			enable_kernel_altivec();
18395d80a29SMihai Caraman 			load_vr_state(&vcpu->arch.vr);
18495d80a29SMihai Caraman 			current->thread.vr_save_area = &vcpu->arch.vr;
18595d80a29SMihai Caraman 			current->thread.regs->msr |= MSR_VEC;
18695d80a29SMihai Caraman 		}
18795d80a29SMihai Caraman 	}
18895d80a29SMihai Caraman #endif
18995d80a29SMihai Caraman }
19095d80a29SMihai Caraman 
19195d80a29SMihai Caraman /*
19295d80a29SMihai Caraman  * Save guest vcpu AltiVec state into thread.
19395d80a29SMihai Caraman  * It requires to be called with preemption disabled.
19495d80a29SMihai Caraman  */
19595d80a29SMihai Caraman static inline void kvmppc_save_guest_altivec(struct kvm_vcpu *vcpu)
19695d80a29SMihai Caraman {
19795d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC
19895d80a29SMihai Caraman 	if (cpu_has_feature(CPU_FTR_ALTIVEC)) {
19995d80a29SMihai Caraman 		if (current->thread.regs->msr & MSR_VEC)
20095d80a29SMihai Caraman 			giveup_altivec(current);
20195d80a29SMihai Caraman 		current->thread.vr_save_area = NULL;
20295d80a29SMihai Caraman 	}
20395d80a29SMihai Caraman #endif
20495d80a29SMihai Caraman }
20595d80a29SMihai Caraman 
206ce11e48bSBharat Bhushan static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu)
207ce11e48bSBharat Bhushan {
208ce11e48bSBharat Bhushan 	/* Synchronize guest's desire to get debug interrupts into shadow MSR */
209ce11e48bSBharat Bhushan #ifndef CONFIG_KVM_BOOKE_HV
210ce11e48bSBharat Bhushan 	vcpu->arch.shadow_msr &= ~MSR_DE;
211ce11e48bSBharat Bhushan 	vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE;
212ce11e48bSBharat Bhushan #endif
213ce11e48bSBharat Bhushan 
214ce11e48bSBharat Bhushan 	/* Force enable debug interrupts when user space wants to debug */
215ce11e48bSBharat Bhushan 	if (vcpu->guest_debug) {
216ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV
217ce11e48bSBharat Bhushan 		/*
218ce11e48bSBharat Bhushan 		 * Since there is no shadow MSR, sync MSR_DE into the guest
219ce11e48bSBharat Bhushan 		 * visible MSR.
220ce11e48bSBharat Bhushan 		 */
221ce11e48bSBharat Bhushan 		vcpu->arch.shared->msr |= MSR_DE;
222ce11e48bSBharat Bhushan #else
223ce11e48bSBharat Bhushan 		vcpu->arch.shadow_msr |= MSR_DE;
224ce11e48bSBharat Bhushan 		vcpu->arch.shared->msr &= ~MSR_DE;
225ce11e48bSBharat Bhushan #endif
226ce11e48bSBharat Bhushan 	}
227ce11e48bSBharat Bhushan }
228ce11e48bSBharat Bhushan 
229dd9ebf1fSLiu Yu /*
230dd9ebf1fSLiu Yu  * Helper function for "full" MSR writes.  No need to call this if only
231dd9ebf1fSLiu Yu  * EE/CE/ME/DE/RI are changing.
232dd9ebf1fSLiu Yu  */
2334cd35f67SScott Wood void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr)
2344cd35f67SScott Wood {
235dd9ebf1fSLiu Yu 	u32 old_msr = vcpu->arch.shared->msr;
2364cd35f67SScott Wood 
237d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV
238d30f6e48SScott Wood 	new_msr |= MSR_GS;
239d30f6e48SScott Wood #endif
240d30f6e48SScott Wood 
2414cd35f67SScott Wood 	vcpu->arch.shared->msr = new_msr;
2424cd35f67SScott Wood 
243dd9ebf1fSLiu Yu 	kvmppc_mmu_msr_notify(vcpu, old_msr);
2444cd35f67SScott Wood 	kvmppc_vcpu_sync_spe(vcpu);
2457a08c274SAlexander Graf 	kvmppc_vcpu_sync_fpu(vcpu);
246ce11e48bSBharat Bhushan 	kvmppc_vcpu_sync_debug(vcpu);
2474cd35f67SScott Wood }
2484cd35f67SScott Wood 
249d4cf3892SHollis Blanchard static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu,
250d4cf3892SHollis Blanchard                                        unsigned int priority)
2519dd921cfSHollis Blanchard {
2526346046cSAlexander Graf 	trace_kvm_booke_queue_irqprio(vcpu, priority);
2539dd921cfSHollis Blanchard 	set_bit(priority, &vcpu->arch.pending_exceptions);
2549dd921cfSHollis Blanchard }
2559dd921cfSHollis Blanchard 
2568de12015SAlexander Graf void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu,
257daf5e271SLiu Yu 				 ulong dear_flags, ulong esr_flags)
2589dd921cfSHollis Blanchard {
259daf5e271SLiu Yu 	vcpu->arch.queued_dear = dear_flags;
260daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
261daf5e271SLiu Yu 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS);
262daf5e271SLiu Yu }
263daf5e271SLiu Yu 
2648de12015SAlexander Graf void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu,
265daf5e271SLiu Yu 				    ulong dear_flags, ulong esr_flags)
266daf5e271SLiu Yu {
267daf5e271SLiu Yu 	vcpu->arch.queued_dear = dear_flags;
268daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
269daf5e271SLiu Yu 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE);
270daf5e271SLiu Yu }
271daf5e271SLiu Yu 
2728de12015SAlexander Graf void kvmppc_core_queue_itlb_miss(struct kvm_vcpu *vcpu)
2738de12015SAlexander Graf {
2748de12015SAlexander Graf 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
2758de12015SAlexander Graf }
2768de12015SAlexander Graf 
2778de12015SAlexander Graf void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, ulong esr_flags)
278daf5e271SLiu Yu {
279daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
280daf5e271SLiu Yu 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE);
281daf5e271SLiu Yu }
282daf5e271SLiu Yu 
283011da899SAlexander Graf static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags,
284011da899SAlexander Graf 					ulong esr_flags)
285011da899SAlexander Graf {
286011da899SAlexander Graf 	vcpu->arch.queued_dear = dear_flags;
287011da899SAlexander Graf 	vcpu->arch.queued_esr = esr_flags;
288011da899SAlexander Graf 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT);
289011da899SAlexander Graf }
290011da899SAlexander Graf 
291daf5e271SLiu Yu void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags)
292daf5e271SLiu Yu {
293daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
294d4cf3892SHollis Blanchard 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM);
2959dd921cfSHollis Blanchard }
2969dd921cfSHollis Blanchard 
2979dd921cfSHollis Blanchard void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu)
2989dd921cfSHollis Blanchard {
299d4cf3892SHollis Blanchard 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER);
3009dd921cfSHollis Blanchard }
3019dd921cfSHollis Blanchard 
3029dd921cfSHollis Blanchard int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu)
3039dd921cfSHollis Blanchard {
304d4cf3892SHollis Blanchard 	return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
3059dd921cfSHollis Blanchard }
3069dd921cfSHollis Blanchard 
3077706664dSAlexander Graf void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu)
3087706664dSAlexander Graf {
3097706664dSAlexander Graf 	clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
3107706664dSAlexander Graf }
3117706664dSAlexander Graf 
3129dd921cfSHollis Blanchard void kvmppc_core_queue_external(struct kvm_vcpu *vcpu,
3139dd921cfSHollis Blanchard                                 struct kvm_interrupt *irq)
3149dd921cfSHollis Blanchard {
315c5335f17SAlexander Graf 	unsigned int prio = BOOKE_IRQPRIO_EXTERNAL;
316c5335f17SAlexander Graf 
317c5335f17SAlexander Graf 	if (irq->irq == KVM_INTERRUPT_SET_LEVEL)
318c5335f17SAlexander Graf 		prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL;
319c5335f17SAlexander Graf 
320c5335f17SAlexander Graf 	kvmppc_booke_queue_irqprio(vcpu, prio);
3219dd921cfSHollis Blanchard }
3229dd921cfSHollis Blanchard 
3234fe27d2aSPaul Mackerras void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu)
3244496f974SAlexander Graf {
3254496f974SAlexander Graf 	clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions);
326c5335f17SAlexander Graf 	clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions);
3274496f974SAlexander Graf }
3284496f974SAlexander Graf 
329f61c94bbSBharat Bhushan static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu)
330f61c94bbSBharat Bhushan {
331f61c94bbSBharat Bhushan 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG);
332f61c94bbSBharat Bhushan }
333f61c94bbSBharat Bhushan 
334f61c94bbSBharat Bhushan static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu)
335f61c94bbSBharat Bhushan {
336f61c94bbSBharat Bhushan 	clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions);
337f61c94bbSBharat Bhushan }
338f61c94bbSBharat Bhushan 
3392f699a59SBharat Bhushan void kvmppc_core_queue_debug(struct kvm_vcpu *vcpu)
3402f699a59SBharat Bhushan {
3412f699a59SBharat Bhushan 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DEBUG);
3422f699a59SBharat Bhushan }
3432f699a59SBharat Bhushan 
3442f699a59SBharat Bhushan void kvmppc_core_dequeue_debug(struct kvm_vcpu *vcpu)
3452f699a59SBharat Bhushan {
3462f699a59SBharat Bhushan 	clear_bit(BOOKE_IRQPRIO_DEBUG, &vcpu->arch.pending_exceptions);
3472f699a59SBharat Bhushan }
3482f699a59SBharat Bhushan 
349d30f6e48SScott Wood static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
350d30f6e48SScott Wood {
35131579eeaSBharat Bhushan 	kvmppc_set_srr0(vcpu, srr0);
35231579eeaSBharat Bhushan 	kvmppc_set_srr1(vcpu, srr1);
353d30f6e48SScott Wood }
354d30f6e48SScott Wood 
355d30f6e48SScott Wood static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
356d30f6e48SScott Wood {
357d30f6e48SScott Wood 	vcpu->arch.csrr0 = srr0;
358d30f6e48SScott Wood 	vcpu->arch.csrr1 = srr1;
359d30f6e48SScott Wood }
360d30f6e48SScott Wood 
361d30f6e48SScott Wood static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
362d30f6e48SScott Wood {
363d30f6e48SScott Wood 	if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) {
364d30f6e48SScott Wood 		vcpu->arch.dsrr0 = srr0;
365d30f6e48SScott Wood 		vcpu->arch.dsrr1 = srr1;
366d30f6e48SScott Wood 	} else {
367d30f6e48SScott Wood 		set_guest_csrr(vcpu, srr0, srr1);
368d30f6e48SScott Wood 	}
369d30f6e48SScott Wood }
370d30f6e48SScott Wood 
371d30f6e48SScott Wood static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
372d30f6e48SScott Wood {
373d30f6e48SScott Wood 	vcpu->arch.mcsrr0 = srr0;
374d30f6e48SScott Wood 	vcpu->arch.mcsrr1 = srr1;
375d30f6e48SScott Wood }
376d30f6e48SScott Wood 
377d4cf3892SHollis Blanchard /* Deliver the interrupt of the corresponding priority, if possible. */
378d4cf3892SHollis Blanchard static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu,
379d4cf3892SHollis Blanchard                                         unsigned int priority)
380d9fbd03dSHollis Blanchard {
381d4cf3892SHollis Blanchard 	int allowed = 0;
38279300f8cSAlexander Graf 	ulong msr_mask = 0;
3831c810636SAlexander Graf 	bool update_esr = false, update_dear = false, update_epr = false;
3845c6cedf4SAlexander Graf 	ulong crit_raw = vcpu->arch.shared->critical;
3855c6cedf4SAlexander Graf 	ulong crit_r1 = kvmppc_get_gpr(vcpu, 1);
3865c6cedf4SAlexander Graf 	bool crit;
387c5335f17SAlexander Graf 	bool keep_irq = false;
388d30f6e48SScott Wood 	enum int_class int_class;
38995e90b43SMihai Caraman 	ulong new_msr = vcpu->arch.shared->msr;
3905c6cedf4SAlexander Graf 
3915c6cedf4SAlexander Graf 	/* Truncate crit indicators in 32 bit mode */
3925c6cedf4SAlexander Graf 	if (!(vcpu->arch.shared->msr & MSR_SF)) {
3935c6cedf4SAlexander Graf 		crit_raw &= 0xffffffff;
3945c6cedf4SAlexander Graf 		crit_r1 &= 0xffffffff;
3955c6cedf4SAlexander Graf 	}
3965c6cedf4SAlexander Graf 
3975c6cedf4SAlexander Graf 	/* Critical section when crit == r1 */
3985c6cedf4SAlexander Graf 	crit = (crit_raw == crit_r1);
3995c6cedf4SAlexander Graf 	/* ... and we're in supervisor mode */
4005c6cedf4SAlexander Graf 	crit = crit && !(vcpu->arch.shared->msr & MSR_PR);
401d9fbd03dSHollis Blanchard 
402c5335f17SAlexander Graf 	if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) {
403c5335f17SAlexander Graf 		priority = BOOKE_IRQPRIO_EXTERNAL;
404c5335f17SAlexander Graf 		keep_irq = true;
405c5335f17SAlexander Graf 	}
406c5335f17SAlexander Graf 
4075df554adSScott Wood 	if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags)
4081c810636SAlexander Graf 		update_epr = true;
4091c810636SAlexander Graf 
410d4cf3892SHollis Blanchard 	switch (priority) {
411d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_DTLB_MISS:
412daf5e271SLiu Yu 	case BOOKE_IRQPRIO_DATA_STORAGE:
413011da899SAlexander Graf 	case BOOKE_IRQPRIO_ALIGNMENT:
414daf5e271SLiu Yu 		update_dear = true;
415daf5e271SLiu Yu 		/* fall through */
416daf5e271SLiu Yu 	case BOOKE_IRQPRIO_INST_STORAGE:
417daf5e271SLiu Yu 	case BOOKE_IRQPRIO_PROGRAM:
418daf5e271SLiu Yu 		update_esr = true;
419daf5e271SLiu Yu 		/* fall through */
420d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_ITLB_MISS:
421d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_SYSCALL:
422d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_FP_UNAVAIL:
42395d80a29SMihai Caraman #ifdef CONFIG_SPE_POSSIBLE
424bb3a8a17SHollis Blanchard 	case BOOKE_IRQPRIO_SPE_UNAVAIL:
425bb3a8a17SHollis Blanchard 	case BOOKE_IRQPRIO_SPE_FP_DATA:
426bb3a8a17SHollis Blanchard 	case BOOKE_IRQPRIO_SPE_FP_ROUND:
42795d80a29SMihai Caraman #endif
42895d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC
42995d80a29SMihai Caraman 	case BOOKE_IRQPRIO_ALTIVEC_UNAVAIL:
43095d80a29SMihai Caraman 	case BOOKE_IRQPRIO_ALTIVEC_ASSIST:
43195d80a29SMihai Caraman #endif
432d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_AP_UNAVAIL:
433d4cf3892SHollis Blanchard 		allowed = 1;
43479300f8cSAlexander Graf 		msr_mask = MSR_CE | MSR_ME | MSR_DE;
435d30f6e48SScott Wood 		int_class = INT_CLASS_NONCRIT;
436d9fbd03dSHollis Blanchard 		break;
437f61c94bbSBharat Bhushan 	case BOOKE_IRQPRIO_WATCHDOG:
438d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_CRITICAL:
4394ab96919SAlexander Graf 	case BOOKE_IRQPRIO_DBELL_CRIT:
440666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_CE;
441d30f6e48SScott Wood 		allowed = allowed && !crit;
44279300f8cSAlexander Graf 		msr_mask = MSR_ME;
443d30f6e48SScott Wood 		int_class = INT_CLASS_CRIT;
444d9fbd03dSHollis Blanchard 		break;
445d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_MACHINE_CHECK:
446666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_ME;
447d30f6e48SScott Wood 		allowed = allowed && !crit;
448d30f6e48SScott Wood 		int_class = INT_CLASS_MC;
449d9fbd03dSHollis Blanchard 		break;
450d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_DECREMENTER:
451d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_FIT:
452dfd4d47eSScott Wood 		keep_irq = true;
453dfd4d47eSScott Wood 		/* fall through */
454dfd4d47eSScott Wood 	case BOOKE_IRQPRIO_EXTERNAL:
4554ab96919SAlexander Graf 	case BOOKE_IRQPRIO_DBELL:
456666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_EE;
4575c6cedf4SAlexander Graf 		allowed = allowed && !crit;
45879300f8cSAlexander Graf 		msr_mask = MSR_CE | MSR_ME | MSR_DE;
459d30f6e48SScott Wood 		int_class = INT_CLASS_NONCRIT;
460d9fbd03dSHollis Blanchard 		break;
461d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_DEBUG:
462666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_DE;
463d30f6e48SScott Wood 		allowed = allowed && !crit;
46479300f8cSAlexander Graf 		msr_mask = MSR_ME;
4659fee7563SBharat Bhushan 		if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC))
4669fee7563SBharat Bhushan 			int_class = INT_CLASS_DBG;
4679fee7563SBharat Bhushan 		else
468d30f6e48SScott Wood 			int_class = INT_CLASS_CRIT;
4699fee7563SBharat Bhushan 
470d9fbd03dSHollis Blanchard 		break;
471d9fbd03dSHollis Blanchard 	}
472d9fbd03dSHollis Blanchard 
473d4cf3892SHollis Blanchard 	if (allowed) {
474d30f6e48SScott Wood 		switch (int_class) {
475d30f6e48SScott Wood 		case INT_CLASS_NONCRIT:
476d30f6e48SScott Wood 			set_guest_srr(vcpu, vcpu->arch.pc,
477d30f6e48SScott Wood 				      vcpu->arch.shared->msr);
478d30f6e48SScott Wood 			break;
479d30f6e48SScott Wood 		case INT_CLASS_CRIT:
480d30f6e48SScott Wood 			set_guest_csrr(vcpu, vcpu->arch.pc,
481d30f6e48SScott Wood 				       vcpu->arch.shared->msr);
482d30f6e48SScott Wood 			break;
483d30f6e48SScott Wood 		case INT_CLASS_DBG:
484d30f6e48SScott Wood 			set_guest_dsrr(vcpu, vcpu->arch.pc,
485d30f6e48SScott Wood 				       vcpu->arch.shared->msr);
486d30f6e48SScott Wood 			break;
487d30f6e48SScott Wood 		case INT_CLASS_MC:
488d30f6e48SScott Wood 			set_guest_mcsrr(vcpu, vcpu->arch.pc,
489d30f6e48SScott Wood 					vcpu->arch.shared->msr);
490d30f6e48SScott Wood 			break;
491d30f6e48SScott Wood 		}
492d30f6e48SScott Wood 
493d4cf3892SHollis Blanchard 		vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority];
494daf5e271SLiu Yu 		if (update_esr == true)
495dc168549SBharat Bhushan 			kvmppc_set_esr(vcpu, vcpu->arch.queued_esr);
496daf5e271SLiu Yu 		if (update_dear == true)
497a5414d4bSBharat Bhushan 			kvmppc_set_dar(vcpu, vcpu->arch.queued_dear);
4985df554adSScott Wood 		if (update_epr == true) {
4995df554adSScott Wood 			if (vcpu->arch.epr_flags & KVMPPC_EPR_USER)
5001c810636SAlexander Graf 				kvm_make_request(KVM_REQ_EPR_EXIT, vcpu);
501eb1e4f43SScott Wood 			else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) {
502eb1e4f43SScott Wood 				BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC);
503eb1e4f43SScott Wood 				kvmppc_mpic_set_epr(vcpu);
504eb1e4f43SScott Wood 			}
5055df554adSScott Wood 		}
50695e90b43SMihai Caraman 
50795e90b43SMihai Caraman 		new_msr &= msr_mask;
50895e90b43SMihai Caraman #if defined(CONFIG_64BIT)
50995e90b43SMihai Caraman 		if (vcpu->arch.epcr & SPRN_EPCR_ICM)
51095e90b43SMihai Caraman 			new_msr |= MSR_CM;
51195e90b43SMihai Caraman #endif
51295e90b43SMihai Caraman 		kvmppc_set_msr(vcpu, new_msr);
513d4cf3892SHollis Blanchard 
514c5335f17SAlexander Graf 		if (!keep_irq)
515d4cf3892SHollis Blanchard 			clear_bit(priority, &vcpu->arch.pending_exceptions);
516d4cf3892SHollis Blanchard 	}
517d4cf3892SHollis Blanchard 
518d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV
519d30f6e48SScott Wood 	/*
520d30f6e48SScott Wood 	 * If an interrupt is pending but masked, raise a guest doorbell
521d30f6e48SScott Wood 	 * so that we are notified when the guest enables the relevant
522d30f6e48SScott Wood 	 * MSR bit.
523d30f6e48SScott Wood 	 */
524d30f6e48SScott Wood 	if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE)
525d30f6e48SScott Wood 		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT);
526d30f6e48SScott Wood 	if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE)
527d30f6e48SScott Wood 		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT);
528d30f6e48SScott Wood 	if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK)
529d30f6e48SScott Wood 		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC);
530d30f6e48SScott Wood #endif
531d30f6e48SScott Wood 
532d4cf3892SHollis Blanchard 	return allowed;
533d9fbd03dSHollis Blanchard }
534d9fbd03dSHollis Blanchard 
535f61c94bbSBharat Bhushan /*
536f61c94bbSBharat Bhushan  * Return the number of jiffies until the next timeout.  If the timeout is
537f61c94bbSBharat Bhushan  * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA
538f61c94bbSBharat Bhushan  * because the larger value can break the timer APIs.
539f61c94bbSBharat Bhushan  */
540f61c94bbSBharat Bhushan static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu)
541f61c94bbSBharat Bhushan {
542f61c94bbSBharat Bhushan 	u64 tb, wdt_tb, wdt_ticks = 0;
543f61c94bbSBharat Bhushan 	u64 nr_jiffies = 0;
544f61c94bbSBharat Bhushan 	u32 period = TCR_GET_WP(vcpu->arch.tcr);
545f61c94bbSBharat Bhushan 
546f61c94bbSBharat Bhushan 	wdt_tb = 1ULL << (63 - period);
547f61c94bbSBharat Bhushan 	tb = get_tb();
548f61c94bbSBharat Bhushan 	/*
549f61c94bbSBharat Bhushan 	 * The watchdog timeout will hapeen when TB bit corresponding
550f61c94bbSBharat Bhushan 	 * to watchdog will toggle from 0 to 1.
551f61c94bbSBharat Bhushan 	 */
552f61c94bbSBharat Bhushan 	if (tb & wdt_tb)
553f61c94bbSBharat Bhushan 		wdt_ticks = wdt_tb;
554f61c94bbSBharat Bhushan 
555f61c94bbSBharat Bhushan 	wdt_ticks += wdt_tb - (tb & (wdt_tb - 1));
556f61c94bbSBharat Bhushan 
557f61c94bbSBharat Bhushan 	/* Convert timebase ticks to jiffies */
558f61c94bbSBharat Bhushan 	nr_jiffies = wdt_ticks;
559f61c94bbSBharat Bhushan 
560f61c94bbSBharat Bhushan 	if (do_div(nr_jiffies, tb_ticks_per_jiffy))
561f61c94bbSBharat Bhushan 		nr_jiffies++;
562f61c94bbSBharat Bhushan 
563f61c94bbSBharat Bhushan 	return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA);
564f61c94bbSBharat Bhushan }
565f61c94bbSBharat Bhushan 
566f61c94bbSBharat Bhushan static void arm_next_watchdog(struct kvm_vcpu *vcpu)
567f61c94bbSBharat Bhushan {
568f61c94bbSBharat Bhushan 	unsigned long nr_jiffies;
569f61c94bbSBharat Bhushan 	unsigned long flags;
570f61c94bbSBharat Bhushan 
571f61c94bbSBharat Bhushan 	/*
572f61c94bbSBharat Bhushan 	 * If TSR_ENW and TSR_WIS are not set then no need to exit to
573f61c94bbSBharat Bhushan 	 * userspace, so clear the KVM_REQ_WATCHDOG request.
574f61c94bbSBharat Bhushan 	 */
575f61c94bbSBharat Bhushan 	if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS))
576f61c94bbSBharat Bhushan 		clear_bit(KVM_REQ_WATCHDOG, &vcpu->requests);
577f61c94bbSBharat Bhushan 
578f61c94bbSBharat Bhushan 	spin_lock_irqsave(&vcpu->arch.wdt_lock, flags);
579f61c94bbSBharat Bhushan 	nr_jiffies = watchdog_next_timeout(vcpu);
580f61c94bbSBharat Bhushan 	/*
581f61c94bbSBharat Bhushan 	 * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA
582f61c94bbSBharat Bhushan 	 * then do not run the watchdog timer as this can break timer APIs.
583f61c94bbSBharat Bhushan 	 */
584f61c94bbSBharat Bhushan 	if (nr_jiffies < NEXT_TIMER_MAX_DELTA)
585f61c94bbSBharat Bhushan 		mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies);
586f61c94bbSBharat Bhushan 	else
587f61c94bbSBharat Bhushan 		del_timer(&vcpu->arch.wdt_timer);
588f61c94bbSBharat Bhushan 	spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags);
589f61c94bbSBharat Bhushan }
590f61c94bbSBharat Bhushan 
591f61c94bbSBharat Bhushan void kvmppc_watchdog_func(unsigned long data)
592f61c94bbSBharat Bhushan {
593f61c94bbSBharat Bhushan 	struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data;
594f61c94bbSBharat Bhushan 	u32 tsr, new_tsr;
595f61c94bbSBharat Bhushan 	int final;
596f61c94bbSBharat Bhushan 
597f61c94bbSBharat Bhushan 	do {
598f61c94bbSBharat Bhushan 		new_tsr = tsr = vcpu->arch.tsr;
599f61c94bbSBharat Bhushan 		final = 0;
600f61c94bbSBharat Bhushan 
601f61c94bbSBharat Bhushan 		/* Time out event */
602f61c94bbSBharat Bhushan 		if (tsr & TSR_ENW) {
603f61c94bbSBharat Bhushan 			if (tsr & TSR_WIS)
604f61c94bbSBharat Bhushan 				final = 1;
605f61c94bbSBharat Bhushan 			else
606f61c94bbSBharat Bhushan 				new_tsr = tsr | TSR_WIS;
607f61c94bbSBharat Bhushan 		} else {
608f61c94bbSBharat Bhushan 			new_tsr = tsr | TSR_ENW;
609f61c94bbSBharat Bhushan 		}
610f61c94bbSBharat Bhushan 	} while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr);
611f61c94bbSBharat Bhushan 
612f61c94bbSBharat Bhushan 	if (new_tsr & TSR_WIS) {
613f61c94bbSBharat Bhushan 		smp_wmb();
614f61c94bbSBharat Bhushan 		kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
615f61c94bbSBharat Bhushan 		kvm_vcpu_kick(vcpu);
616f61c94bbSBharat Bhushan 	}
617f61c94bbSBharat Bhushan 
618f61c94bbSBharat Bhushan 	/*
619f61c94bbSBharat Bhushan 	 * If this is final watchdog expiry and some action is required
620f61c94bbSBharat Bhushan 	 * then exit to userspace.
621f61c94bbSBharat Bhushan 	 */
622f61c94bbSBharat Bhushan 	if (final && (vcpu->arch.tcr & TCR_WRC_MASK) &&
623f61c94bbSBharat Bhushan 	    vcpu->arch.watchdog_enabled) {
624f61c94bbSBharat Bhushan 		smp_wmb();
625f61c94bbSBharat Bhushan 		kvm_make_request(KVM_REQ_WATCHDOG, vcpu);
626f61c94bbSBharat Bhushan 		kvm_vcpu_kick(vcpu);
627f61c94bbSBharat Bhushan 	}
628f61c94bbSBharat Bhushan 
629f61c94bbSBharat Bhushan 	/*
630f61c94bbSBharat Bhushan 	 * Stop running the watchdog timer after final expiration to
631f61c94bbSBharat Bhushan 	 * prevent the host from being flooded with timers if the
632f61c94bbSBharat Bhushan 	 * guest sets a short period.
633f61c94bbSBharat Bhushan 	 * Timers will resume when TSR/TCR is updated next time.
634f61c94bbSBharat Bhushan 	 */
635f61c94bbSBharat Bhushan 	if (!final)
636f61c94bbSBharat Bhushan 		arm_next_watchdog(vcpu);
637f61c94bbSBharat Bhushan }
638f61c94bbSBharat Bhushan 
639dfd4d47eSScott Wood static void update_timer_ints(struct kvm_vcpu *vcpu)
640dfd4d47eSScott Wood {
641dfd4d47eSScott Wood 	if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS))
642dfd4d47eSScott Wood 		kvmppc_core_queue_dec(vcpu);
643dfd4d47eSScott Wood 	else
644dfd4d47eSScott Wood 		kvmppc_core_dequeue_dec(vcpu);
645f61c94bbSBharat Bhushan 
646f61c94bbSBharat Bhushan 	if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS))
647f61c94bbSBharat Bhushan 		kvmppc_core_queue_watchdog(vcpu);
648f61c94bbSBharat Bhushan 	else
649f61c94bbSBharat Bhushan 		kvmppc_core_dequeue_watchdog(vcpu);
650dfd4d47eSScott Wood }
651dfd4d47eSScott Wood 
652c59a6a3eSScott Wood static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu)
653d9fbd03dSHollis Blanchard {
654d9fbd03dSHollis Blanchard 	unsigned long *pending = &vcpu->arch.pending_exceptions;
655d9fbd03dSHollis Blanchard 	unsigned int priority;
656d9fbd03dSHollis Blanchard 
6579ab80843SHollis Blanchard 	priority = __ffs(*pending);
6588b3a00fcSAlexander Graf 	while (priority < BOOKE_IRQPRIO_MAX) {
659d4cf3892SHollis Blanchard 		if (kvmppc_booke_irqprio_deliver(vcpu, priority))
660d9fbd03dSHollis Blanchard 			break;
661d9fbd03dSHollis Blanchard 
662d9fbd03dSHollis Blanchard 		priority = find_next_bit(pending,
663d9fbd03dSHollis Blanchard 		                         BITS_PER_BYTE * sizeof(*pending),
664d9fbd03dSHollis Blanchard 		                         priority + 1);
665d9fbd03dSHollis Blanchard 	}
66690bba358SAlexander Graf 
66790bba358SAlexander Graf 	/* Tell the guest about our interrupt status */
66829ac26efSScott Wood 	vcpu->arch.shared->int_pending = !!*pending;
669d9fbd03dSHollis Blanchard }
670d9fbd03dSHollis Blanchard 
671c59a6a3eSScott Wood /* Check pending exceptions and deliver one, if possible. */
672a8e4ef84SAlexander Graf int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu)
673c59a6a3eSScott Wood {
674a8e4ef84SAlexander Graf 	int r = 0;
675c59a6a3eSScott Wood 	WARN_ON_ONCE(!irqs_disabled());
676c59a6a3eSScott Wood 
677c59a6a3eSScott Wood 	kvmppc_core_check_exceptions(vcpu);
678c59a6a3eSScott Wood 
679b8c649a9SAlexander Graf 	if (vcpu->requests) {
680b8c649a9SAlexander Graf 		/* Exception delivery raised request; start over */
681b8c649a9SAlexander Graf 		return 1;
682b8c649a9SAlexander Graf 	}
683b8c649a9SAlexander Graf 
684c59a6a3eSScott Wood 	if (vcpu->arch.shared->msr & MSR_WE) {
685c59a6a3eSScott Wood 		local_irq_enable();
686c59a6a3eSScott Wood 		kvm_vcpu_block(vcpu);
687966cd0f3SAlexander Graf 		clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
6886c85f52bSScott Wood 		hard_irq_disable();
689c59a6a3eSScott Wood 
690c59a6a3eSScott Wood 		kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS);
691a8e4ef84SAlexander Graf 		r = 1;
692c59a6a3eSScott Wood 	};
693a8e4ef84SAlexander Graf 
694a8e4ef84SAlexander Graf 	return r;
695a8e4ef84SAlexander Graf }
696a8e4ef84SAlexander Graf 
6977c973a2eSAlexander Graf int kvmppc_core_check_requests(struct kvm_vcpu *vcpu)
6984ffc6356SAlexander Graf {
6997c973a2eSAlexander Graf 	int r = 1; /* Indicate we want to get back into the guest */
7007c973a2eSAlexander Graf 
7014ffc6356SAlexander Graf 	if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu))
7024ffc6356SAlexander Graf 		update_timer_ints(vcpu);
703862d31f7SAlexander Graf #if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC)
704862d31f7SAlexander Graf 	if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
705862d31f7SAlexander Graf 		kvmppc_core_flush_tlb(vcpu);
706862d31f7SAlexander Graf #endif
7077c973a2eSAlexander Graf 
708f61c94bbSBharat Bhushan 	if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) {
709f61c94bbSBharat Bhushan 		vcpu->run->exit_reason = KVM_EXIT_WATCHDOG;
710f61c94bbSBharat Bhushan 		r = 0;
711f61c94bbSBharat Bhushan 	}
712f61c94bbSBharat Bhushan 
7131c810636SAlexander Graf 	if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) {
7141c810636SAlexander Graf 		vcpu->run->epr.epr = 0;
7151c810636SAlexander Graf 		vcpu->arch.epr_needed = true;
7161c810636SAlexander Graf 		vcpu->run->exit_reason = KVM_EXIT_EPR;
7171c810636SAlexander Graf 		r = 0;
7181c810636SAlexander Graf 	}
7191c810636SAlexander Graf 
7207c973a2eSAlexander Graf 	return r;
7214ffc6356SAlexander Graf }
7224ffc6356SAlexander Graf 
723df6909e5SPaul Mackerras int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
724df6909e5SPaul Mackerras {
7257ee78855SAlexander Graf 	int ret, s;
726f5f97210SScott Wood 	struct debug_reg debug;
727df6909e5SPaul Mackerras 
728af8f38b3SAlexander Graf 	if (!vcpu->arch.sane) {
729af8f38b3SAlexander Graf 		kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
730af8f38b3SAlexander Graf 		return -EINVAL;
731af8f38b3SAlexander Graf 	}
732af8f38b3SAlexander Graf 
7337ee78855SAlexander Graf 	s = kvmppc_prepare_to_enter(vcpu);
7347ee78855SAlexander Graf 	if (s <= 0) {
7357ee78855SAlexander Graf 		ret = s;
7361d1ef222SScott Wood 		goto out;
7371d1ef222SScott Wood 	}
7386c85f52bSScott Wood 	/* interrupts now hard-disabled */
7391d1ef222SScott Wood 
7408fae845fSScott Wood #ifdef CONFIG_PPC_FPU
7418fae845fSScott Wood 	/* Save userspace FPU state in stack */
7428fae845fSScott Wood 	enable_kernel_fp();
7438fae845fSScott Wood 
7448fae845fSScott Wood 	/*
7458fae845fSScott Wood 	 * Since we can't trap on MSR_FP in GS-mode, we consider the guest
7463efc7da6SMihai Caraman 	 * as always using the FPU.
7478fae845fSScott Wood 	 */
7488fae845fSScott Wood 	kvmppc_load_guest_fp(vcpu);
7498fae845fSScott Wood #endif
7508fae845fSScott Wood 
75195d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC
75295d80a29SMihai Caraman 	/* Save userspace AltiVec state in stack */
75395d80a29SMihai Caraman 	if (cpu_has_feature(CPU_FTR_ALTIVEC))
75495d80a29SMihai Caraman 		enable_kernel_altivec();
75595d80a29SMihai Caraman 	/*
75695d80a29SMihai Caraman 	 * Since we can't trap on MSR_VEC in GS-mode, we consider the guest
75795d80a29SMihai Caraman 	 * as always using the AltiVec.
75895d80a29SMihai Caraman 	 */
75995d80a29SMihai Caraman 	kvmppc_load_guest_altivec(vcpu);
76095d80a29SMihai Caraman #endif
76195d80a29SMihai Caraman 
762ce11e48bSBharat Bhushan 	/* Switch to guest debug context */
763348ba710SBharat Bhushan 	debug = vcpu->arch.dbg_reg;
764f5f97210SScott Wood 	switch_booke_debug_regs(&debug);
765f5f97210SScott Wood 	debug = current->thread.debug;
766348ba710SBharat Bhushan 	current->thread.debug = vcpu->arch.dbg_reg;
767ce11e48bSBharat Bhushan 
76808c9a188SBharat Bhushan 	vcpu->arch.pgdir = current->mm->pgd;
7695f1c248fSScott Wood 	kvmppc_fix_ee_before_entry();
770f8941fbeSScott Wood 
771df6909e5SPaul Mackerras 	ret = __kvmppc_vcpu_run(kvm_run, vcpu);
7728fae845fSScott Wood 
77324afa37bSAlexander Graf 	/* No need for kvm_guest_exit. It's done in handle_exit.
77424afa37bSAlexander Graf 	   We also get here with interrupts enabled. */
77524afa37bSAlexander Graf 
776ce11e48bSBharat Bhushan 	/* Switch back to user space debug context */
777f5f97210SScott Wood 	switch_booke_debug_regs(&debug);
778f5f97210SScott Wood 	current->thread.debug = debug;
779ce11e48bSBharat Bhushan 
7808fae845fSScott Wood #ifdef CONFIG_PPC_FPU
7818fae845fSScott Wood 	kvmppc_save_guest_fp(vcpu);
7828fae845fSScott Wood #endif
7838fae845fSScott Wood 
78495d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC
78595d80a29SMihai Caraman 	kvmppc_save_guest_altivec(vcpu);
78695d80a29SMihai Caraman #endif
78795d80a29SMihai Caraman 
7881d1ef222SScott Wood out:
789d69c6436SAlexander Graf 	vcpu->mode = OUTSIDE_GUEST_MODE;
790df6909e5SPaul Mackerras 	return ret;
791df6909e5SPaul Mackerras }
792df6909e5SPaul Mackerras 
793d30f6e48SScott Wood static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu)
794d9fbd03dSHollis Blanchard {
795d9fbd03dSHollis Blanchard 	enum emulation_result er;
796d9fbd03dSHollis Blanchard 
797d9fbd03dSHollis Blanchard 	er = kvmppc_emulate_instruction(run, vcpu);
798d9fbd03dSHollis Blanchard 	switch (er) {
799d9fbd03dSHollis Blanchard 	case EMULATE_DONE:
80073e75b41SHollis Blanchard 		/* don't overwrite subtypes, just account kvm_stats */
8017b701591SHollis Blanchard 		kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS);
802d9fbd03dSHollis Blanchard 		/* Future optimization: only reload non-volatiles if
803d9fbd03dSHollis Blanchard 		 * they were actually modified by emulation. */
804d30f6e48SScott Wood 		return RESUME_GUEST_NV;
805d30f6e48SScott Wood 
80651f04726SMihai Caraman 	case EMULATE_AGAIN:
80751f04726SMihai Caraman 		return RESUME_GUEST;
80851f04726SMihai Caraman 
809d9fbd03dSHollis Blanchard 	case EMULATE_FAIL:
8105cf8ca22SHollis Blanchard 		printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n",
811d9fbd03dSHollis Blanchard 		       __func__, vcpu->arch.pc, vcpu->arch.last_inst);
812d9fbd03dSHollis Blanchard 		/* For debugging, encode the failing instruction and
813d9fbd03dSHollis Blanchard 		 * report it to userspace. */
814d9fbd03dSHollis Blanchard 		run->hw.hardware_exit_reason = ~0ULL << 32;
815d9fbd03dSHollis Blanchard 		run->hw.hardware_exit_reason |= vcpu->arch.last_inst;
816d1ff5499SAlexander Graf 		kvmppc_core_queue_program(vcpu, ESR_PIL);
817d30f6e48SScott Wood 		return RESUME_HOST;
818d30f6e48SScott Wood 
8199b4f5308SBharat Bhushan 	case EMULATE_EXIT_USER:
8209b4f5308SBharat Bhushan 		return RESUME_HOST;
8219b4f5308SBharat Bhushan 
822d9fbd03dSHollis Blanchard 	default:
823d9fbd03dSHollis Blanchard 		BUG();
824d9fbd03dSHollis Blanchard 	}
825d30f6e48SScott Wood }
826d30f6e48SScott Wood 
827ce11e48bSBharat Bhushan static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu)
828ce11e48bSBharat Bhushan {
829348ba710SBharat Bhushan 	struct debug_reg *dbg_reg = &(vcpu->arch.dbg_reg);
830ce11e48bSBharat Bhushan 	u32 dbsr = vcpu->arch.dbsr;
831ce11e48bSBharat Bhushan 
8322f699a59SBharat Bhushan 	if (vcpu->guest_debug == 0) {
8332f699a59SBharat Bhushan 		/*
8342f699a59SBharat Bhushan 		 * Debug resources belong to Guest.
8352f699a59SBharat Bhushan 		 * Imprecise debug event is not injected
8362f699a59SBharat Bhushan 		 */
8372f699a59SBharat Bhushan 		if (dbsr & DBSR_IDE) {
8382f699a59SBharat Bhushan 			dbsr &= ~DBSR_IDE;
8392f699a59SBharat Bhushan 			if (!dbsr)
8402f699a59SBharat Bhushan 				return RESUME_GUEST;
8412f699a59SBharat Bhushan 		}
8422f699a59SBharat Bhushan 
8432f699a59SBharat Bhushan 		if (dbsr && (vcpu->arch.shared->msr & MSR_DE) &&
8442f699a59SBharat Bhushan 			    (vcpu->arch.dbg_reg.dbcr0 & DBCR0_IDM))
8452f699a59SBharat Bhushan 			kvmppc_core_queue_debug(vcpu);
8462f699a59SBharat Bhushan 
8472f699a59SBharat Bhushan 		/* Inject a program interrupt if trap debug is not allowed */
8482f699a59SBharat Bhushan 		if ((dbsr & DBSR_TIE) && !(vcpu->arch.shared->msr & MSR_DE))
8492f699a59SBharat Bhushan 			kvmppc_core_queue_program(vcpu, ESR_PTR);
8502f699a59SBharat Bhushan 
8512f699a59SBharat Bhushan 		return RESUME_GUEST;
8522f699a59SBharat Bhushan 	}
8532f699a59SBharat Bhushan 
8542f699a59SBharat Bhushan 	/*
8552f699a59SBharat Bhushan 	 * Debug resource owned by userspace.
8562f699a59SBharat Bhushan 	 * Clear guest dbsr (vcpu->arch.dbsr)
8572f699a59SBharat Bhushan 	 */
8582190991eSBharat Bhushan 	vcpu->arch.dbsr = 0;
859ce11e48bSBharat Bhushan 	run->debug.arch.status = 0;
860ce11e48bSBharat Bhushan 	run->debug.arch.address = vcpu->arch.pc;
861ce11e48bSBharat Bhushan 
862ce11e48bSBharat Bhushan 	if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) {
863ce11e48bSBharat Bhushan 		run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT;
864ce11e48bSBharat Bhushan 	} else {
865ce11e48bSBharat Bhushan 		if (dbsr & (DBSR_DAC1W | DBSR_DAC2W))
866ce11e48bSBharat Bhushan 			run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE;
867ce11e48bSBharat Bhushan 		else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R))
868ce11e48bSBharat Bhushan 			run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ;
869ce11e48bSBharat Bhushan 		if (dbsr & (DBSR_DAC1R | DBSR_DAC1W))
870ce11e48bSBharat Bhushan 			run->debug.arch.address = dbg_reg->dac1;
871ce11e48bSBharat Bhushan 		else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W))
872ce11e48bSBharat Bhushan 			run->debug.arch.address = dbg_reg->dac2;
873ce11e48bSBharat Bhushan 	}
874ce11e48bSBharat Bhushan 
875ce11e48bSBharat Bhushan 	return RESUME_HOST;
876ce11e48bSBharat Bhushan }
877ce11e48bSBharat Bhushan 
8784e642ccbSAlexander Graf static void kvmppc_fill_pt_regs(struct pt_regs *regs)
8794e642ccbSAlexander Graf {
8804e642ccbSAlexander Graf 	ulong r1, ip, msr, lr;
8814e642ccbSAlexander Graf 
8824e642ccbSAlexander Graf 	asm("mr %0, 1" : "=r"(r1));
8834e642ccbSAlexander Graf 	asm("mflr %0" : "=r"(lr));
8844e642ccbSAlexander Graf 	asm("mfmsr %0" : "=r"(msr));
8854e642ccbSAlexander Graf 	asm("bl 1f; 1: mflr %0" : "=r"(ip));
8864e642ccbSAlexander Graf 
8874e642ccbSAlexander Graf 	memset(regs, 0, sizeof(*regs));
8884e642ccbSAlexander Graf 	regs->gpr[1] = r1;
8894e642ccbSAlexander Graf 	regs->nip = ip;
8904e642ccbSAlexander Graf 	regs->msr = msr;
8914e642ccbSAlexander Graf 	regs->link = lr;
8924e642ccbSAlexander Graf }
8934e642ccbSAlexander Graf 
8946328e593SBharat Bhushan /*
8956328e593SBharat Bhushan  * For interrupts needed to be handled by host interrupt handlers,
8966328e593SBharat Bhushan  * corresponding host handler are called from here in similar way
8976328e593SBharat Bhushan  * (but not exact) as they are called from low level handler
8986328e593SBharat Bhushan  * (such as from arch/powerpc/kernel/head_fsl_booke.S).
8996328e593SBharat Bhushan  */
9004e642ccbSAlexander Graf static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu,
9014e642ccbSAlexander Graf 				     unsigned int exit_nr)
9024e642ccbSAlexander Graf {
9034e642ccbSAlexander Graf 	struct pt_regs regs;
9044e642ccbSAlexander Graf 
9054e642ccbSAlexander Graf 	switch (exit_nr) {
9064e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_EXTERNAL:
9074e642ccbSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
9084e642ccbSAlexander Graf 		do_IRQ(&regs);
9094e642ccbSAlexander Graf 		break;
9104e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_DECREMENTER:
9114e642ccbSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
9124e642ccbSAlexander Graf 		timer_interrupt(&regs);
9134e642ccbSAlexander Graf 		break;
9145f17ce8bSTiejun Chen #if defined(CONFIG_PPC_DOORBELL)
9154e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_DOORBELL:
9164e642ccbSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
9174e642ccbSAlexander Graf 		doorbell_exception(&regs);
9184e642ccbSAlexander Graf 		break;
9194e642ccbSAlexander Graf #endif
9204e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_MACHINE_CHECK:
9214e642ccbSAlexander Graf 		/* FIXME */
9224e642ccbSAlexander Graf 		break;
9237cc1e8eeSAlexander Graf 	case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
9247cc1e8eeSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
9257cc1e8eeSAlexander Graf 		performance_monitor_exception(&regs);
9267cc1e8eeSAlexander Graf 		break;
9276328e593SBharat Bhushan 	case BOOKE_INTERRUPT_WATCHDOG:
9286328e593SBharat Bhushan 		kvmppc_fill_pt_regs(&regs);
9296328e593SBharat Bhushan #ifdef CONFIG_BOOKE_WDT
9306328e593SBharat Bhushan 		WatchdogException(&regs);
9316328e593SBharat Bhushan #else
9326328e593SBharat Bhushan 		unknown_exception(&regs);
9336328e593SBharat Bhushan #endif
9346328e593SBharat Bhushan 		break;
9356328e593SBharat Bhushan 	case BOOKE_INTERRUPT_CRITICAL:
9366328e593SBharat Bhushan 		unknown_exception(&regs);
9376328e593SBharat Bhushan 		break;
938ce11e48bSBharat Bhushan 	case BOOKE_INTERRUPT_DEBUG:
939ce11e48bSBharat Bhushan 		/* Save DBSR before preemption is enabled */
940ce11e48bSBharat Bhushan 		vcpu->arch.dbsr = mfspr(SPRN_DBSR);
941ce11e48bSBharat Bhushan 		kvmppc_clear_dbsr();
942ce11e48bSBharat Bhushan 		break;
9434e642ccbSAlexander Graf 	}
9444e642ccbSAlexander Graf }
9454e642ccbSAlexander Graf 
946f5250471SMihai Caraman static int kvmppc_resume_inst_load(struct kvm_run *run, struct kvm_vcpu *vcpu,
947f5250471SMihai Caraman 				  enum emulation_result emulated, u32 last_inst)
948f5250471SMihai Caraman {
949f5250471SMihai Caraman 	switch (emulated) {
950f5250471SMihai Caraman 	case EMULATE_AGAIN:
951f5250471SMihai Caraman 		return RESUME_GUEST;
952f5250471SMihai Caraman 
953f5250471SMihai Caraman 	case EMULATE_FAIL:
954f5250471SMihai Caraman 		pr_debug("%s: load instruction from guest address %lx failed\n",
955f5250471SMihai Caraman 		       __func__, vcpu->arch.pc);
956f5250471SMihai Caraman 		/* For debugging, encode the failing instruction and
957f5250471SMihai Caraman 		 * report it to userspace. */
958f5250471SMihai Caraman 		run->hw.hardware_exit_reason = ~0ULL << 32;
959f5250471SMihai Caraman 		run->hw.hardware_exit_reason |= last_inst;
960f5250471SMihai Caraman 		kvmppc_core_queue_program(vcpu, ESR_PIL);
961f5250471SMihai Caraman 		return RESUME_HOST;
962f5250471SMihai Caraman 
963f5250471SMihai Caraman 	default:
964f5250471SMihai Caraman 		BUG();
965f5250471SMihai Caraman 	}
966f5250471SMihai Caraman }
967f5250471SMihai Caraman 
968d30f6e48SScott Wood /**
969d30f6e48SScott Wood  * kvmppc_handle_exit
970d30f6e48SScott Wood  *
971d30f6e48SScott Wood  * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV)
972d30f6e48SScott Wood  */
973d30f6e48SScott Wood int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu,
974d30f6e48SScott Wood                        unsigned int exit_nr)
975d30f6e48SScott Wood {
976d30f6e48SScott Wood 	int r = RESUME_HOST;
9777ee78855SAlexander Graf 	int s;
978f1e89028SScott Wood 	int idx;
979f5250471SMihai Caraman 	u32 last_inst = KVM_INST_FETCH_FAILED;
980f5250471SMihai Caraman 	enum emulation_result emulated = EMULATE_DONE;
981d30f6e48SScott Wood 
982d30f6e48SScott Wood 	/* update before a new last_exit_type is rewritten */
983d30f6e48SScott Wood 	kvmppc_update_timing_stats(vcpu);
984d30f6e48SScott Wood 
9854e642ccbSAlexander Graf 	/* restart interrupts if they were meant for the host */
9864e642ccbSAlexander Graf 	kvmppc_restart_interrupt(vcpu, exit_nr);
987d30f6e48SScott Wood 
988f5250471SMihai Caraman 	/*
989f5250471SMihai Caraman 	 * get last instruction before beeing preempted
990f5250471SMihai Caraman 	 * TODO: for e6500 check also BOOKE_INTERRUPT_LRAT_ERROR & ESR_DATA
991f5250471SMihai Caraman 	 */
992f5250471SMihai Caraman 	switch (exit_nr) {
993f5250471SMihai Caraman 	case BOOKE_INTERRUPT_DATA_STORAGE:
994f5250471SMihai Caraman 	case BOOKE_INTERRUPT_DTLB_MISS:
995f5250471SMihai Caraman 	case BOOKE_INTERRUPT_HV_PRIV:
9968d0eff63SAlexander Graf 		emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst);
997f5250471SMihai Caraman 		break;
998033aaa14SMadhavan Srinivasan 	case BOOKE_INTERRUPT_PROGRAM:
999033aaa14SMadhavan Srinivasan 		/* SW breakpoints arrive as illegal instructions on HV */
1000033aaa14SMadhavan Srinivasan 		if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
10018d0eff63SAlexander Graf 			emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst);
1002033aaa14SMadhavan Srinivasan 		break;
1003f5250471SMihai Caraman 	default:
1004f5250471SMihai Caraman 		break;
1005f5250471SMihai Caraman 	}
1006f5250471SMihai Caraman 
100797c95059SAlexander Graf 	trace_kvm_exit(exit_nr, vcpu);
1008e233d54dSPaolo Bonzini 	__kvm_guest_exit();
1009e233d54dSPaolo Bonzini 
1010e233d54dSPaolo Bonzini 	local_irq_enable();
101197c95059SAlexander Graf 
1012d30f6e48SScott Wood 	run->exit_reason = KVM_EXIT_UNKNOWN;
1013d30f6e48SScott Wood 	run->ready_for_interrupt_injection = 1;
1014d30f6e48SScott Wood 
1015f5250471SMihai Caraman 	if (emulated != EMULATE_DONE) {
1016f5250471SMihai Caraman 		r = kvmppc_resume_inst_load(run, vcpu, emulated, last_inst);
1017f5250471SMihai Caraman 		goto out;
1018f5250471SMihai Caraman 	}
1019f5250471SMihai Caraman 
1020d30f6e48SScott Wood 	switch (exit_nr) {
1021d30f6e48SScott Wood 	case BOOKE_INTERRUPT_MACHINE_CHECK:
1022c35c9d84SAlexander Graf 		printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR));
1023c35c9d84SAlexander Graf 		kvmppc_dump_vcpu(vcpu);
1024c35c9d84SAlexander Graf 		/* For debugging, send invalid exit reason to user space */
1025c35c9d84SAlexander Graf 		run->hw.hardware_exit_reason = ~1ULL << 32;
1026c35c9d84SAlexander Graf 		run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR);
1027c35c9d84SAlexander Graf 		r = RESUME_HOST;
1028d30f6e48SScott Wood 		break;
1029d30f6e48SScott Wood 
1030d30f6e48SScott Wood 	case BOOKE_INTERRUPT_EXTERNAL:
1031d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, EXT_INTR_EXITS);
1032d30f6e48SScott Wood 		r = RESUME_GUEST;
1033d30f6e48SScott Wood 		break;
1034d30f6e48SScott Wood 
1035d30f6e48SScott Wood 	case BOOKE_INTERRUPT_DECREMENTER:
1036d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, DEC_EXITS);
1037d30f6e48SScott Wood 		r = RESUME_GUEST;
1038d30f6e48SScott Wood 		break;
1039d30f6e48SScott Wood 
10406328e593SBharat Bhushan 	case BOOKE_INTERRUPT_WATCHDOG:
10416328e593SBharat Bhushan 		r = RESUME_GUEST;
10426328e593SBharat Bhushan 		break;
10436328e593SBharat Bhushan 
1044d30f6e48SScott Wood 	case BOOKE_INTERRUPT_DOORBELL:
1045d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, DBELL_EXITS);
1046d30f6e48SScott Wood 		r = RESUME_GUEST;
1047d30f6e48SScott Wood 		break;
1048d30f6e48SScott Wood 
1049d30f6e48SScott Wood 	case BOOKE_INTERRUPT_GUEST_DBELL_CRIT:
1050d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, GDBELL_EXITS);
1051d30f6e48SScott Wood 
1052d30f6e48SScott Wood 		/*
1053d30f6e48SScott Wood 		 * We are here because there is a pending guest interrupt
1054d30f6e48SScott Wood 		 * which could not be delivered as MSR_CE or MSR_ME was not
1055d30f6e48SScott Wood 		 * set.  Once we break from here we will retry delivery.
1056d30f6e48SScott Wood 		 */
1057d30f6e48SScott Wood 		r = RESUME_GUEST;
1058d30f6e48SScott Wood 		break;
1059d30f6e48SScott Wood 
1060d30f6e48SScott Wood 	case BOOKE_INTERRUPT_GUEST_DBELL:
1061d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, GDBELL_EXITS);
1062d30f6e48SScott Wood 
1063d30f6e48SScott Wood 		/*
1064d30f6e48SScott Wood 		 * We are here because there is a pending guest interrupt
1065d30f6e48SScott Wood 		 * which could not be delivered as MSR_EE was not set.  Once
1066d30f6e48SScott Wood 		 * we break from here we will retry delivery.
1067d30f6e48SScott Wood 		 */
1068d30f6e48SScott Wood 		r = RESUME_GUEST;
1069d30f6e48SScott Wood 		break;
1070d30f6e48SScott Wood 
107195f2e921SAlexander Graf 	case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
107295f2e921SAlexander Graf 		r = RESUME_GUEST;
107395f2e921SAlexander Graf 		break;
107495f2e921SAlexander Graf 
1075d30f6e48SScott Wood 	case BOOKE_INTERRUPT_HV_PRIV:
1076d30f6e48SScott Wood 		r = emulation_exit(run, vcpu);
1077d30f6e48SScott Wood 		break;
1078d30f6e48SScott Wood 
1079d30f6e48SScott Wood 	case BOOKE_INTERRUPT_PROGRAM:
1080033aaa14SMadhavan Srinivasan 		if ((vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP) &&
1081033aaa14SMadhavan Srinivasan 			(last_inst == KVMPPC_INST_SW_BREAKPOINT)) {
1082033aaa14SMadhavan Srinivasan 			/*
1083033aaa14SMadhavan Srinivasan 			 * We are here because of an SW breakpoint instr,
1084033aaa14SMadhavan Srinivasan 			 * so lets return to host to handle.
1085033aaa14SMadhavan Srinivasan 			 */
1086033aaa14SMadhavan Srinivasan 			r = kvmppc_handle_debug(run, vcpu);
1087033aaa14SMadhavan Srinivasan 			run->exit_reason = KVM_EXIT_DEBUG;
1088033aaa14SMadhavan Srinivasan 			kvmppc_account_exit(vcpu, DEBUG_EXITS);
1089033aaa14SMadhavan Srinivasan 			break;
1090033aaa14SMadhavan Srinivasan 		}
1091033aaa14SMadhavan Srinivasan 
1092d30f6e48SScott Wood 		if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) {
10930268597cSAlexander Graf 			/*
10940268597cSAlexander Graf 			 * Program traps generated by user-level software must
10950268597cSAlexander Graf 			 * be handled by the guest kernel.
10960268597cSAlexander Graf 			 *
10970268597cSAlexander Graf 			 * In GS mode, hypervisor privileged instructions trap
10980268597cSAlexander Graf 			 * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are
10990268597cSAlexander Graf 			 * actual program interrupts, handled by the guest.
11000268597cSAlexander Graf 			 */
1101d30f6e48SScott Wood 			kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr);
1102d30f6e48SScott Wood 			r = RESUME_GUEST;
1103d30f6e48SScott Wood 			kvmppc_account_exit(vcpu, USR_PR_INST);
1104d30f6e48SScott Wood 			break;
1105d30f6e48SScott Wood 		}
1106d30f6e48SScott Wood 
1107d30f6e48SScott Wood 		r = emulation_exit(run, vcpu);
1108d9fbd03dSHollis Blanchard 		break;
1109d9fbd03dSHollis Blanchard 
1110d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_FP_UNAVAIL:
1111d4cf3892SHollis Blanchard 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL);
11127b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, FP_UNAVAIL);
1113d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
1114d9fbd03dSHollis Blanchard 		break;
1115d9fbd03dSHollis Blanchard 
11164cd35f67SScott Wood #ifdef CONFIG_SPE
11174cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_UNAVAIL: {
11184cd35f67SScott Wood 		if (vcpu->arch.shared->msr & MSR_SPE)
11194cd35f67SScott Wood 			kvmppc_vcpu_enable_spe(vcpu);
11204cd35f67SScott Wood 		else
11214cd35f67SScott Wood 			kvmppc_booke_queue_irqprio(vcpu,
11224cd35f67SScott Wood 						   BOOKE_IRQPRIO_SPE_UNAVAIL);
1123bb3a8a17SHollis Blanchard 		r = RESUME_GUEST;
1124bb3a8a17SHollis Blanchard 		break;
11254cd35f67SScott Wood 	}
1126bb3a8a17SHollis Blanchard 
1127bb3a8a17SHollis Blanchard 	case BOOKE_INTERRUPT_SPE_FP_DATA:
1128bb3a8a17SHollis Blanchard 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA);
1129bb3a8a17SHollis Blanchard 		r = RESUME_GUEST;
1130bb3a8a17SHollis Blanchard 		break;
1131bb3a8a17SHollis Blanchard 
1132bb3a8a17SHollis Blanchard 	case BOOKE_INTERRUPT_SPE_FP_ROUND:
1133bb3a8a17SHollis Blanchard 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND);
1134bb3a8a17SHollis Blanchard 		r = RESUME_GUEST;
1135bb3a8a17SHollis Blanchard 		break;
113695d80a29SMihai Caraman #elif defined(CONFIG_SPE_POSSIBLE)
11374cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_UNAVAIL:
11384cd35f67SScott Wood 		/*
11394cd35f67SScott Wood 		 * Guest wants SPE, but host kernel doesn't support it.  Send
11404cd35f67SScott Wood 		 * an "unimplemented operation" program check to the guest.
11414cd35f67SScott Wood 		 */
11424cd35f67SScott Wood 		kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV);
11434cd35f67SScott Wood 		r = RESUME_GUEST;
11444cd35f67SScott Wood 		break;
11454cd35f67SScott Wood 
11464cd35f67SScott Wood 	/*
11474cd35f67SScott Wood 	 * These really should never happen without CONFIG_SPE,
11484cd35f67SScott Wood 	 * as we should never enable the real MSR[SPE] in the guest.
11494cd35f67SScott Wood 	 */
11504cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_FP_DATA:
11514cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_FP_ROUND:
11524cd35f67SScott Wood 		printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n",
11534cd35f67SScott Wood 		       __func__, exit_nr, vcpu->arch.pc);
11544cd35f67SScott Wood 		run->hw.hardware_exit_reason = exit_nr;
11554cd35f67SScott Wood 		r = RESUME_HOST;
11564cd35f67SScott Wood 		break;
115795d80a29SMihai Caraman #endif /* CONFIG_SPE_POSSIBLE */
115895d80a29SMihai Caraman 
115995d80a29SMihai Caraman /*
116095d80a29SMihai Caraman  * On cores with Vector category, KVM is loaded only if CONFIG_ALTIVEC,
116195d80a29SMihai Caraman  * see kvmppc_core_check_processor_compat().
116295d80a29SMihai Caraman  */
116395d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC
116495d80a29SMihai Caraman 	case BOOKE_INTERRUPT_ALTIVEC_UNAVAIL:
116595d80a29SMihai Caraman 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_UNAVAIL);
116695d80a29SMihai Caraman 		r = RESUME_GUEST;
116795d80a29SMihai Caraman 		break;
116895d80a29SMihai Caraman 
116995d80a29SMihai Caraman 	case BOOKE_INTERRUPT_ALTIVEC_ASSIST:
117095d80a29SMihai Caraman 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_ASSIST);
117195d80a29SMihai Caraman 		r = RESUME_GUEST;
117295d80a29SMihai Caraman 		break;
11734cd35f67SScott Wood #endif
1174bb3a8a17SHollis Blanchard 
1175d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_DATA_STORAGE:
1176daf5e271SLiu Yu 		kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear,
1177daf5e271SLiu Yu 		                               vcpu->arch.fault_esr);
11787b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, DSI_EXITS);
1179d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
1180d9fbd03dSHollis Blanchard 		break;
1181d9fbd03dSHollis Blanchard 
1182d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_INST_STORAGE:
1183daf5e271SLiu Yu 		kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr);
11847b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, ISI_EXITS);
1185d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
1186d9fbd03dSHollis Blanchard 		break;
1187d9fbd03dSHollis Blanchard 
1188011da899SAlexander Graf 	case BOOKE_INTERRUPT_ALIGNMENT:
1189011da899SAlexander Graf 		kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear,
1190011da899SAlexander Graf 		                            vcpu->arch.fault_esr);
1191011da899SAlexander Graf 		r = RESUME_GUEST;
1192011da899SAlexander Graf 		break;
1193011da899SAlexander Graf 
1194d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV
1195d30f6e48SScott Wood 	case BOOKE_INTERRUPT_HV_SYSCALL:
1196d30f6e48SScott Wood 		if (!(vcpu->arch.shared->msr & MSR_PR)) {
1197d30f6e48SScott Wood 			kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
1198d30f6e48SScott Wood 		} else {
1199d30f6e48SScott Wood 			/*
1200d30f6e48SScott Wood 			 * hcall from guest userspace -- send privileged
1201d30f6e48SScott Wood 			 * instruction program check.
1202d30f6e48SScott Wood 			 */
1203d30f6e48SScott Wood 			kvmppc_core_queue_program(vcpu, ESR_PPR);
1204d30f6e48SScott Wood 		}
1205d30f6e48SScott Wood 
1206d30f6e48SScott Wood 		r = RESUME_GUEST;
1207d30f6e48SScott Wood 		break;
1208d30f6e48SScott Wood #else
1209d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_SYSCALL:
12102a342ed5SAlexander Graf 		if (!(vcpu->arch.shared->msr & MSR_PR) &&
12112a342ed5SAlexander Graf 		    (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) {
12122a342ed5SAlexander Graf 			/* KVM PV hypercalls */
12132a342ed5SAlexander Graf 			kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
12142a342ed5SAlexander Graf 			r = RESUME_GUEST;
12152a342ed5SAlexander Graf 		} else {
12162a342ed5SAlexander Graf 			/* Guest syscalls */
1217d4cf3892SHollis Blanchard 			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL);
12182a342ed5SAlexander Graf 		}
12197b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, SYSCALL_EXITS);
1220d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
1221d9fbd03dSHollis Blanchard 		break;
1222d30f6e48SScott Wood #endif
1223d9fbd03dSHollis Blanchard 
1224d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_DTLB_MISS: {
1225d9fbd03dSHollis Blanchard 		unsigned long eaddr = vcpu->arch.fault_dear;
12267924bd41SHollis Blanchard 		int gtlb_index;
1227475e7cddSHollis Blanchard 		gpa_t gpaddr;
1228d9fbd03dSHollis Blanchard 		gfn_t gfn;
1229d9fbd03dSHollis Blanchard 
1230bf7ca4bdSAlexander Graf #ifdef CONFIG_KVM_E500V2
1231a4cd8b23SScott Wood 		if (!(vcpu->arch.shared->msr & MSR_PR) &&
1232a4cd8b23SScott Wood 		    (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
1233a4cd8b23SScott Wood 			kvmppc_map_magic(vcpu);
1234a4cd8b23SScott Wood 			kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
1235a4cd8b23SScott Wood 			r = RESUME_GUEST;
1236a4cd8b23SScott Wood 
1237a4cd8b23SScott Wood 			break;
1238a4cd8b23SScott Wood 		}
1239a4cd8b23SScott Wood #endif
1240a4cd8b23SScott Wood 
1241d9fbd03dSHollis Blanchard 		/* Check the guest TLB. */
1242fa86b8ddSHollis Blanchard 		gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
12437924bd41SHollis Blanchard 		if (gtlb_index < 0) {
1244d9fbd03dSHollis Blanchard 			/* The guest didn't have a mapping for it. */
1245daf5e271SLiu Yu 			kvmppc_core_queue_dtlb_miss(vcpu,
1246daf5e271SLiu Yu 			                            vcpu->arch.fault_dear,
1247daf5e271SLiu Yu 			                            vcpu->arch.fault_esr);
1248b52a638cSHollis Blanchard 			kvmppc_mmu_dtlb_miss(vcpu);
12497b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS);
1250d9fbd03dSHollis Blanchard 			r = RESUME_GUEST;
1251d9fbd03dSHollis Blanchard 			break;
1252d9fbd03dSHollis Blanchard 		}
1253d9fbd03dSHollis Blanchard 
1254f1e89028SScott Wood 		idx = srcu_read_lock(&vcpu->kvm->srcu);
1255f1e89028SScott Wood 
1256be8d1caeSHollis Blanchard 		gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
1257475e7cddSHollis Blanchard 		gfn = gpaddr >> PAGE_SHIFT;
1258d9fbd03dSHollis Blanchard 
1259d9fbd03dSHollis Blanchard 		if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
1260d9fbd03dSHollis Blanchard 			/* The guest TLB had a mapping, but the shadow TLB
1261d9fbd03dSHollis Blanchard 			 * didn't, and it is RAM. This could be because:
1262d9fbd03dSHollis Blanchard 			 * a) the entry is mapping the host kernel, or
1263d9fbd03dSHollis Blanchard 			 * b) the guest used a large mapping which we're faking
1264d9fbd03dSHollis Blanchard 			 * Either way, we need to satisfy the fault without
1265d9fbd03dSHollis Blanchard 			 * invoking the guest. */
126658a96214SHollis Blanchard 			kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
12677b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
1268d9fbd03dSHollis Blanchard 			r = RESUME_GUEST;
1269d9fbd03dSHollis Blanchard 		} else {
1270d9fbd03dSHollis Blanchard 			/* Guest has mapped and accessed a page which is not
1271d9fbd03dSHollis Blanchard 			 * actually RAM. */
1272475e7cddSHollis Blanchard 			vcpu->arch.paddr_accessed = gpaddr;
12736020c0f6SAlexander Graf 			vcpu->arch.vaddr_accessed = eaddr;
1274d9fbd03dSHollis Blanchard 			r = kvmppc_emulate_mmio(run, vcpu);
12757b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, MMIO_EXITS);
1276d9fbd03dSHollis Blanchard 		}
1277d9fbd03dSHollis Blanchard 
1278f1e89028SScott Wood 		srcu_read_unlock(&vcpu->kvm->srcu, idx);
1279d9fbd03dSHollis Blanchard 		break;
1280d9fbd03dSHollis Blanchard 	}
1281d9fbd03dSHollis Blanchard 
1282d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_ITLB_MISS: {
1283d9fbd03dSHollis Blanchard 		unsigned long eaddr = vcpu->arch.pc;
128489168618SHollis Blanchard 		gpa_t gpaddr;
1285d9fbd03dSHollis Blanchard 		gfn_t gfn;
12867924bd41SHollis Blanchard 		int gtlb_index;
1287d9fbd03dSHollis Blanchard 
1288d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
1289d9fbd03dSHollis Blanchard 
1290d9fbd03dSHollis Blanchard 		/* Check the guest TLB. */
1291fa86b8ddSHollis Blanchard 		gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
12927924bd41SHollis Blanchard 		if (gtlb_index < 0) {
1293d9fbd03dSHollis Blanchard 			/* The guest didn't have a mapping for it. */
1294d4cf3892SHollis Blanchard 			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
1295b52a638cSHollis Blanchard 			kvmppc_mmu_itlb_miss(vcpu);
12967b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS);
1297d9fbd03dSHollis Blanchard 			break;
1298d9fbd03dSHollis Blanchard 		}
1299d9fbd03dSHollis Blanchard 
13007b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS);
1301d9fbd03dSHollis Blanchard 
1302f1e89028SScott Wood 		idx = srcu_read_lock(&vcpu->kvm->srcu);
1303f1e89028SScott Wood 
1304be8d1caeSHollis Blanchard 		gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
130589168618SHollis Blanchard 		gfn = gpaddr >> PAGE_SHIFT;
1306d9fbd03dSHollis Blanchard 
1307d9fbd03dSHollis Blanchard 		if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
1308d9fbd03dSHollis Blanchard 			/* The guest TLB had a mapping, but the shadow TLB
1309d9fbd03dSHollis Blanchard 			 * didn't. This could be because:
1310d9fbd03dSHollis Blanchard 			 * a) the entry is mapping the host kernel, or
1311d9fbd03dSHollis Blanchard 			 * b) the guest used a large mapping which we're faking
1312d9fbd03dSHollis Blanchard 			 * Either way, we need to satisfy the fault without
1313d9fbd03dSHollis Blanchard 			 * invoking the guest. */
131458a96214SHollis Blanchard 			kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
1315d9fbd03dSHollis Blanchard 		} else {
1316d9fbd03dSHollis Blanchard 			/* Guest mapped and leaped at non-RAM! */
1317d4cf3892SHollis Blanchard 			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK);
1318d9fbd03dSHollis Blanchard 		}
1319d9fbd03dSHollis Blanchard 
1320f1e89028SScott Wood 		srcu_read_unlock(&vcpu->kvm->srcu, idx);
1321d9fbd03dSHollis Blanchard 		break;
1322d9fbd03dSHollis Blanchard 	}
1323d9fbd03dSHollis Blanchard 
1324d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_DEBUG: {
1325ce11e48bSBharat Bhushan 		r = kvmppc_handle_debug(run, vcpu);
1326ce11e48bSBharat Bhushan 		if (r == RESUME_HOST)
1327d9fbd03dSHollis Blanchard 			run->exit_reason = KVM_EXIT_DEBUG;
13287b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, DEBUG_EXITS);
1329d9fbd03dSHollis Blanchard 		break;
1330d9fbd03dSHollis Blanchard 	}
1331d9fbd03dSHollis Blanchard 
1332d9fbd03dSHollis Blanchard 	default:
1333d9fbd03dSHollis Blanchard 		printk(KERN_EMERG "exit_nr %d\n", exit_nr);
1334d9fbd03dSHollis Blanchard 		BUG();
1335d9fbd03dSHollis Blanchard 	}
1336d9fbd03dSHollis Blanchard 
1337f5250471SMihai Caraman out:
1338a8e4ef84SAlexander Graf 	/*
1339a8e4ef84SAlexander Graf 	 * To avoid clobbering exit_reason, only check for signals if we
1340a8e4ef84SAlexander Graf 	 * aren't already exiting to userspace for some other reason.
1341a8e4ef84SAlexander Graf 	 */
134203660ba2SAlexander Graf 	if (!(r & RESUME_HOST)) {
13437ee78855SAlexander Graf 		s = kvmppc_prepare_to_enter(vcpu);
13446c85f52bSScott Wood 		if (s <= 0)
13457ee78855SAlexander Graf 			r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV);
13466c85f52bSScott Wood 		else {
13476c85f52bSScott Wood 			/* interrupts now hard-disabled */
13485f1c248fSScott Wood 			kvmppc_fix_ee_before_entry();
13493efc7da6SMihai Caraman 			kvmppc_load_guest_fp(vcpu);
135095d80a29SMihai Caraman 			kvmppc_load_guest_altivec(vcpu);
135124afa37bSAlexander Graf 		}
135224afa37bSAlexander Graf 	}
1353706fb730SAlexander Graf 
1354d9fbd03dSHollis Blanchard 	return r;
1355d9fbd03dSHollis Blanchard }
1356d9fbd03dSHollis Blanchard 
1357d26f22c9SBharat Bhushan static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr)
1358d26f22c9SBharat Bhushan {
1359d26f22c9SBharat Bhushan 	u32 old_tsr = vcpu->arch.tsr;
1360d26f22c9SBharat Bhushan 
1361d26f22c9SBharat Bhushan 	vcpu->arch.tsr = new_tsr;
1362d26f22c9SBharat Bhushan 
1363d26f22c9SBharat Bhushan 	if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS))
1364d26f22c9SBharat Bhushan 		arm_next_watchdog(vcpu);
1365d26f22c9SBharat Bhushan 
1366d26f22c9SBharat Bhushan 	update_timer_ints(vcpu);
1367d26f22c9SBharat Bhushan }
1368d26f22c9SBharat Bhushan 
1369d9fbd03dSHollis Blanchard /* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */
1370d9fbd03dSHollis Blanchard int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
1371d9fbd03dSHollis Blanchard {
1372082decf2SHollis Blanchard 	int i;
1373af8f38b3SAlexander Graf 	int r;
1374082decf2SHollis Blanchard 
1375d9fbd03dSHollis Blanchard 	vcpu->arch.pc = 0;
1376b5904972SScott Wood 	vcpu->arch.shared->pir = vcpu->vcpu_id;
13778e5b26b5SAlexander Graf 	kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */
1378d30f6e48SScott Wood 	kvmppc_set_msr(vcpu, 0);
1379d9fbd03dSHollis Blanchard 
1380d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV
1381ce11e48bSBharat Bhushan 	vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS;
1382d9fbd03dSHollis Blanchard 	vcpu->arch.shadow_pid = 1;
1383d30f6e48SScott Wood 	vcpu->arch.shared->msr = 0;
1384d30f6e48SScott Wood #endif
1385d9fbd03dSHollis Blanchard 
1386082decf2SHollis Blanchard 	/* Eye-catching numbers so we know if the guest takes an interrupt
1387082decf2SHollis Blanchard 	 * before it's programmed its own IVPR/IVORs. */
1388d9fbd03dSHollis Blanchard 	vcpu->arch.ivpr = 0x55550000;
1389082decf2SHollis Blanchard 	for (i = 0; i < BOOKE_IRQPRIO_MAX; i++)
1390082decf2SHollis Blanchard 		vcpu->arch.ivor[i] = 0x7700 | i * 4;
1391d9fbd03dSHollis Blanchard 
139273e75b41SHollis Blanchard 	kvmppc_init_timing_stats(vcpu);
139373e75b41SHollis Blanchard 
1394af8f38b3SAlexander Graf 	r = kvmppc_core_vcpu_setup(vcpu);
1395af8f38b3SAlexander Graf 	kvmppc_sanity_check(vcpu);
1396af8f38b3SAlexander Graf 	return r;
1397d9fbd03dSHollis Blanchard }
1398d9fbd03dSHollis Blanchard 
1399f61c94bbSBharat Bhushan int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu)
1400f61c94bbSBharat Bhushan {
1401f61c94bbSBharat Bhushan 	/* setup watchdog timer once */
1402f61c94bbSBharat Bhushan 	spin_lock_init(&vcpu->arch.wdt_lock);
1403f61c94bbSBharat Bhushan 	setup_timer(&vcpu->arch.wdt_timer, kvmppc_watchdog_func,
1404f61c94bbSBharat Bhushan 		    (unsigned long)vcpu);
1405f61c94bbSBharat Bhushan 
14062f699a59SBharat Bhushan 	/*
14072f699a59SBharat Bhushan 	 * Clear DBSR.MRR to avoid guest debug interrupt as
14082f699a59SBharat Bhushan 	 * this is of host interest
14092f699a59SBharat Bhushan 	 */
14102f699a59SBharat Bhushan 	mtspr(SPRN_DBSR, DBSR_MRR);
1411f61c94bbSBharat Bhushan 	return 0;
1412f61c94bbSBharat Bhushan }
1413f61c94bbSBharat Bhushan 
1414f61c94bbSBharat Bhushan void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu)
1415f61c94bbSBharat Bhushan {
1416f61c94bbSBharat Bhushan 	del_timer_sync(&vcpu->arch.wdt_timer);
1417f61c94bbSBharat Bhushan }
1418f61c94bbSBharat Bhushan 
1419d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1420d9fbd03dSHollis Blanchard {
1421d9fbd03dSHollis Blanchard 	int i;
1422d9fbd03dSHollis Blanchard 
1423d9fbd03dSHollis Blanchard 	regs->pc = vcpu->arch.pc;
1424992b5b29SAlexander Graf 	regs->cr = kvmppc_get_cr(vcpu);
1425d9fbd03dSHollis Blanchard 	regs->ctr = vcpu->arch.ctr;
1426d9fbd03dSHollis Blanchard 	regs->lr = vcpu->arch.lr;
1427992b5b29SAlexander Graf 	regs->xer = kvmppc_get_xer(vcpu);
1428666e7252SAlexander Graf 	regs->msr = vcpu->arch.shared->msr;
142931579eeaSBharat Bhushan 	regs->srr0 = kvmppc_get_srr0(vcpu);
143031579eeaSBharat Bhushan 	regs->srr1 = kvmppc_get_srr1(vcpu);
1431d9fbd03dSHollis Blanchard 	regs->pid = vcpu->arch.pid;
1432c1b8a01bSBharat Bhushan 	regs->sprg0 = kvmppc_get_sprg0(vcpu);
1433c1b8a01bSBharat Bhushan 	regs->sprg1 = kvmppc_get_sprg1(vcpu);
1434c1b8a01bSBharat Bhushan 	regs->sprg2 = kvmppc_get_sprg2(vcpu);
1435c1b8a01bSBharat Bhushan 	regs->sprg3 = kvmppc_get_sprg3(vcpu);
1436c1b8a01bSBharat Bhushan 	regs->sprg4 = kvmppc_get_sprg4(vcpu);
1437c1b8a01bSBharat Bhushan 	regs->sprg5 = kvmppc_get_sprg5(vcpu);
1438c1b8a01bSBharat Bhushan 	regs->sprg6 = kvmppc_get_sprg6(vcpu);
1439c1b8a01bSBharat Bhushan 	regs->sprg7 = kvmppc_get_sprg7(vcpu);
1440d9fbd03dSHollis Blanchard 
1441d9fbd03dSHollis Blanchard 	for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
14428e5b26b5SAlexander Graf 		regs->gpr[i] = kvmppc_get_gpr(vcpu, i);
1443d9fbd03dSHollis Blanchard 
1444d9fbd03dSHollis Blanchard 	return 0;
1445d9fbd03dSHollis Blanchard }
1446d9fbd03dSHollis Blanchard 
1447d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1448d9fbd03dSHollis Blanchard {
1449d9fbd03dSHollis Blanchard 	int i;
1450d9fbd03dSHollis Blanchard 
1451d9fbd03dSHollis Blanchard 	vcpu->arch.pc = regs->pc;
1452992b5b29SAlexander Graf 	kvmppc_set_cr(vcpu, regs->cr);
1453d9fbd03dSHollis Blanchard 	vcpu->arch.ctr = regs->ctr;
1454d9fbd03dSHollis Blanchard 	vcpu->arch.lr = regs->lr;
1455992b5b29SAlexander Graf 	kvmppc_set_xer(vcpu, regs->xer);
1456b8fd68acSHollis Blanchard 	kvmppc_set_msr(vcpu, regs->msr);
145731579eeaSBharat Bhushan 	kvmppc_set_srr0(vcpu, regs->srr0);
145831579eeaSBharat Bhushan 	kvmppc_set_srr1(vcpu, regs->srr1);
14595ce941eeSScott Wood 	kvmppc_set_pid(vcpu, regs->pid);
1460c1b8a01bSBharat Bhushan 	kvmppc_set_sprg0(vcpu, regs->sprg0);
1461c1b8a01bSBharat Bhushan 	kvmppc_set_sprg1(vcpu, regs->sprg1);
1462c1b8a01bSBharat Bhushan 	kvmppc_set_sprg2(vcpu, regs->sprg2);
1463c1b8a01bSBharat Bhushan 	kvmppc_set_sprg3(vcpu, regs->sprg3);
1464c1b8a01bSBharat Bhushan 	kvmppc_set_sprg4(vcpu, regs->sprg4);
1465c1b8a01bSBharat Bhushan 	kvmppc_set_sprg5(vcpu, regs->sprg5);
1466c1b8a01bSBharat Bhushan 	kvmppc_set_sprg6(vcpu, regs->sprg6);
1467c1b8a01bSBharat Bhushan 	kvmppc_set_sprg7(vcpu, regs->sprg7);
1468d9fbd03dSHollis Blanchard 
14698e5b26b5SAlexander Graf 	for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
14708e5b26b5SAlexander Graf 		kvmppc_set_gpr(vcpu, i, regs->gpr[i]);
1471d9fbd03dSHollis Blanchard 
1472d9fbd03dSHollis Blanchard 	return 0;
1473d9fbd03dSHollis Blanchard }
1474d9fbd03dSHollis Blanchard 
14755ce941eeSScott Wood static void get_sregs_base(struct kvm_vcpu *vcpu,
14765ce941eeSScott Wood                            struct kvm_sregs *sregs)
14775ce941eeSScott Wood {
14785ce941eeSScott Wood 	u64 tb = get_tb();
14795ce941eeSScott Wood 
14805ce941eeSScott Wood 	sregs->u.e.features |= KVM_SREGS_E_BASE;
14815ce941eeSScott Wood 
14825ce941eeSScott Wood 	sregs->u.e.csrr0 = vcpu->arch.csrr0;
14835ce941eeSScott Wood 	sregs->u.e.csrr1 = vcpu->arch.csrr1;
14845ce941eeSScott Wood 	sregs->u.e.mcsr = vcpu->arch.mcsr;
1485dc168549SBharat Bhushan 	sregs->u.e.esr = kvmppc_get_esr(vcpu);
1486a5414d4bSBharat Bhushan 	sregs->u.e.dear = kvmppc_get_dar(vcpu);
14875ce941eeSScott Wood 	sregs->u.e.tsr = vcpu->arch.tsr;
14885ce941eeSScott Wood 	sregs->u.e.tcr = vcpu->arch.tcr;
14895ce941eeSScott Wood 	sregs->u.e.dec = kvmppc_get_dec(vcpu, tb);
14905ce941eeSScott Wood 	sregs->u.e.tb = tb;
14915ce941eeSScott Wood 	sregs->u.e.vrsave = vcpu->arch.vrsave;
14925ce941eeSScott Wood }
14935ce941eeSScott Wood 
14945ce941eeSScott Wood static int set_sregs_base(struct kvm_vcpu *vcpu,
14955ce941eeSScott Wood                           struct kvm_sregs *sregs)
14965ce941eeSScott Wood {
14975ce941eeSScott Wood 	if (!(sregs->u.e.features & KVM_SREGS_E_BASE))
14985ce941eeSScott Wood 		return 0;
14995ce941eeSScott Wood 
15005ce941eeSScott Wood 	vcpu->arch.csrr0 = sregs->u.e.csrr0;
15015ce941eeSScott Wood 	vcpu->arch.csrr1 = sregs->u.e.csrr1;
15025ce941eeSScott Wood 	vcpu->arch.mcsr = sregs->u.e.mcsr;
1503dc168549SBharat Bhushan 	kvmppc_set_esr(vcpu, sregs->u.e.esr);
1504a5414d4bSBharat Bhushan 	kvmppc_set_dar(vcpu, sregs->u.e.dear);
15055ce941eeSScott Wood 	vcpu->arch.vrsave = sregs->u.e.vrsave;
1506dfd4d47eSScott Wood 	kvmppc_set_tcr(vcpu, sregs->u.e.tcr);
15075ce941eeSScott Wood 
1508dfd4d47eSScott Wood 	if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) {
15095ce941eeSScott Wood 		vcpu->arch.dec = sregs->u.e.dec;
15105ce941eeSScott Wood 		kvmppc_emulate_dec(vcpu);
1511dfd4d47eSScott Wood 	}
15125ce941eeSScott Wood 
1513d26f22c9SBharat Bhushan 	if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR)
1514d26f22c9SBharat Bhushan 		kvmppc_set_tsr(vcpu, sregs->u.e.tsr);
15155ce941eeSScott Wood 
15165ce941eeSScott Wood 	return 0;
15175ce941eeSScott Wood }
15185ce941eeSScott Wood 
15195ce941eeSScott Wood static void get_sregs_arch206(struct kvm_vcpu *vcpu,
15205ce941eeSScott Wood                               struct kvm_sregs *sregs)
15215ce941eeSScott Wood {
15225ce941eeSScott Wood 	sregs->u.e.features |= KVM_SREGS_E_ARCH206;
15235ce941eeSScott Wood 
1524841741f2SScott Wood 	sregs->u.e.pir = vcpu->vcpu_id;
15255ce941eeSScott Wood 	sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0;
15265ce941eeSScott Wood 	sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1;
15275ce941eeSScott Wood 	sregs->u.e.decar = vcpu->arch.decar;
15285ce941eeSScott Wood 	sregs->u.e.ivpr = vcpu->arch.ivpr;
15295ce941eeSScott Wood }
15305ce941eeSScott Wood 
15315ce941eeSScott Wood static int set_sregs_arch206(struct kvm_vcpu *vcpu,
15325ce941eeSScott Wood                              struct kvm_sregs *sregs)
15335ce941eeSScott Wood {
15345ce941eeSScott Wood 	if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206))
15355ce941eeSScott Wood 		return 0;
15365ce941eeSScott Wood 
1537841741f2SScott Wood 	if (sregs->u.e.pir != vcpu->vcpu_id)
15385ce941eeSScott Wood 		return -EINVAL;
15395ce941eeSScott Wood 
15405ce941eeSScott Wood 	vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0;
15415ce941eeSScott Wood 	vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1;
15425ce941eeSScott Wood 	vcpu->arch.decar = sregs->u.e.decar;
15435ce941eeSScott Wood 	vcpu->arch.ivpr = sregs->u.e.ivpr;
15445ce941eeSScott Wood 
15455ce941eeSScott Wood 	return 0;
15465ce941eeSScott Wood }
15475ce941eeSScott Wood 
15483a167beaSAneesh Kumar K.V int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
15495ce941eeSScott Wood {
15505ce941eeSScott Wood 	sregs->u.e.features |= KVM_SREGS_E_IVOR;
15515ce941eeSScott Wood 
15525ce941eeSScott Wood 	sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL];
15535ce941eeSScott Wood 	sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK];
15545ce941eeSScott Wood 	sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE];
15555ce941eeSScott Wood 	sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE];
15565ce941eeSScott Wood 	sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL];
15575ce941eeSScott Wood 	sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT];
15585ce941eeSScott Wood 	sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM];
15595ce941eeSScott Wood 	sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL];
15605ce941eeSScott Wood 	sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL];
15615ce941eeSScott Wood 	sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL];
15625ce941eeSScott Wood 	sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER];
15635ce941eeSScott Wood 	sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT];
15645ce941eeSScott Wood 	sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG];
15655ce941eeSScott Wood 	sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS];
15665ce941eeSScott Wood 	sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS];
15675ce941eeSScott Wood 	sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG];
15683a167beaSAneesh Kumar K.V 	return 0;
15695ce941eeSScott Wood }
15705ce941eeSScott Wood 
15715ce941eeSScott Wood int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
15725ce941eeSScott Wood {
15735ce941eeSScott Wood 	if (!(sregs->u.e.features & KVM_SREGS_E_IVOR))
15745ce941eeSScott Wood 		return 0;
15755ce941eeSScott Wood 
15765ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0];
15775ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1];
15785ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2];
15795ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3];
15805ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4];
15815ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5];
15825ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6];
15835ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7];
15845ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8];
15855ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9];
15865ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10];
15875ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11];
15885ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12];
15895ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13];
15905ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14];
15915ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15];
15925ce941eeSScott Wood 
15935ce941eeSScott Wood 	return 0;
15945ce941eeSScott Wood }
15955ce941eeSScott Wood 
1596d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
1597d9fbd03dSHollis Blanchard                                   struct kvm_sregs *sregs)
1598d9fbd03dSHollis Blanchard {
15995ce941eeSScott Wood 	sregs->pvr = vcpu->arch.pvr;
16005ce941eeSScott Wood 
16015ce941eeSScott Wood 	get_sregs_base(vcpu, sregs);
16025ce941eeSScott Wood 	get_sregs_arch206(vcpu, sregs);
1603cbbc58d4SAneesh Kumar K.V 	return vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs);
1604d9fbd03dSHollis Blanchard }
1605d9fbd03dSHollis Blanchard 
1606d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
1607d9fbd03dSHollis Blanchard                                   struct kvm_sregs *sregs)
1608d9fbd03dSHollis Blanchard {
16095ce941eeSScott Wood 	int ret;
16105ce941eeSScott Wood 
16115ce941eeSScott Wood 	if (vcpu->arch.pvr != sregs->pvr)
16125ce941eeSScott Wood 		return -EINVAL;
16135ce941eeSScott Wood 
16145ce941eeSScott Wood 	ret = set_sregs_base(vcpu, sregs);
16155ce941eeSScott Wood 	if (ret < 0)
16165ce941eeSScott Wood 		return ret;
16175ce941eeSScott Wood 
16185ce941eeSScott Wood 	ret = set_sregs_arch206(vcpu, sregs);
16195ce941eeSScott Wood 	if (ret < 0)
16205ce941eeSScott Wood 		return ret;
16215ce941eeSScott Wood 
1622cbbc58d4SAneesh Kumar K.V 	return vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs);
1623d9fbd03dSHollis Blanchard }
1624d9fbd03dSHollis Blanchard 
16258a41ea53SMihai Caraman int kvmppc_get_one_reg(struct kvm_vcpu *vcpu, u64 id,
16268a41ea53SMihai Caraman 			union kvmppc_one_reg *val)
162731f3438eSPaul Mackerras {
162835b299e2SMihai Caraman 	int r = 0;
162935b299e2SMihai Caraman 
16308a41ea53SMihai Caraman 	switch (id) {
16316df8d3fcSBharat Bhushan 	case KVM_REG_PPC_IAC1:
16328a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac1);
16336df8d3fcSBharat Bhushan 		break;
1634547465efSBharat Bhushan 	case KVM_REG_PPC_IAC2:
16358a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac2);
1636547465efSBharat Bhushan 		break;
1637547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2
1638547465efSBharat Bhushan 	case KVM_REG_PPC_IAC3:
16398a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac3);
1640547465efSBharat Bhushan 		break;
1641547465efSBharat Bhushan 	case KVM_REG_PPC_IAC4:
16428a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac4);
1643547465efSBharat Bhushan 		break;
1644547465efSBharat Bhushan #endif
16456df8d3fcSBharat Bhushan 	case KVM_REG_PPC_DAC1:
16468a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.dbg_reg.dac1);
1647547465efSBharat Bhushan 		break;
164835b299e2SMihai Caraman 	case KVM_REG_PPC_DAC2:
16498a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.dbg_reg.dac2);
16502c509672SBharat Bhushan 		break;
1651324b3e63SAlexander Graf 	case KVM_REG_PPC_EPR: {
165234f754b9SBharat Bhushan 		u32 epr = kvmppc_get_epr(vcpu);
16538a41ea53SMihai Caraman 		*val = get_reg_val(id, epr);
1654324b3e63SAlexander Graf 		break;
1655324b3e63SAlexander Graf 	}
1656352df1deSMihai Caraman #if defined(CONFIG_64BIT)
1657352df1deSMihai Caraman 	case KVM_REG_PPC_EPCR:
16588a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.epcr);
1659352df1deSMihai Caraman 		break;
1660352df1deSMihai Caraman #endif
166178accda4SBharat Bhushan 	case KVM_REG_PPC_TCR:
16628a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.tcr);
166378accda4SBharat Bhushan 		break;
166478accda4SBharat Bhushan 	case KVM_REG_PPC_TSR:
16658a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.tsr);
166678accda4SBharat Bhushan 		break;
166735b299e2SMihai Caraman 	case KVM_REG_PPC_DEBUG_INST:
1668033aaa14SMadhavan Srinivasan 		*val = get_reg_val(id, KVMPPC_INST_SW_BREAKPOINT);
16698c32a2eaSBharat Bhushan 		break;
16708b75cbbeSPaul Mackerras 	case KVM_REG_PPC_VRSAVE:
16718a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.vrsave);
16728c32a2eaSBharat Bhushan 		break;
16736df8d3fcSBharat Bhushan 	default:
16748a41ea53SMihai Caraman 		r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, id, val);
16756df8d3fcSBharat Bhushan 		break;
16766df8d3fcSBharat Bhushan 	}
167735b299e2SMihai Caraman 
16786df8d3fcSBharat Bhushan 	return r;
167931f3438eSPaul Mackerras }
168031f3438eSPaul Mackerras 
16818a41ea53SMihai Caraman int kvmppc_set_one_reg(struct kvm_vcpu *vcpu, u64 id,
16828a41ea53SMihai Caraman 			union kvmppc_one_reg *val)
168331f3438eSPaul Mackerras {
168435b299e2SMihai Caraman 	int r = 0;
168535b299e2SMihai Caraman 
16868a41ea53SMihai Caraman 	switch (id) {
16876df8d3fcSBharat Bhushan 	case KVM_REG_PPC_IAC1:
16888a41ea53SMihai Caraman 		vcpu->arch.dbg_reg.iac1 = set_reg_val(id, *val);
16896df8d3fcSBharat Bhushan 		break;
1690547465efSBharat Bhushan 	case KVM_REG_PPC_IAC2:
16918a41ea53SMihai Caraman 		vcpu->arch.dbg_reg.iac2 = set_reg_val(id, *val);
1692547465efSBharat Bhushan 		break;
1693547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2
1694547465efSBharat Bhushan 	case KVM_REG_PPC_IAC3:
16958a41ea53SMihai Caraman 		vcpu->arch.dbg_reg.iac3 = set_reg_val(id, *val);
1696547465efSBharat Bhushan 		break;
1697547465efSBharat Bhushan 	case KVM_REG_PPC_IAC4:
16988a41ea53SMihai Caraman 		vcpu->arch.dbg_reg.iac4 = set_reg_val(id, *val);
1699547465efSBharat Bhushan 		break;
1700547465efSBharat Bhushan #endif
17016df8d3fcSBharat Bhushan 	case KVM_REG_PPC_DAC1:
17028a41ea53SMihai Caraman 		vcpu->arch.dbg_reg.dac1 = set_reg_val(id, *val);
1703547465efSBharat Bhushan 		break;
170435b299e2SMihai Caraman 	case KVM_REG_PPC_DAC2:
17058a41ea53SMihai Caraman 		vcpu->arch.dbg_reg.dac2 = set_reg_val(id, *val);
17062c509672SBharat Bhushan 		break;
1707324b3e63SAlexander Graf 	case KVM_REG_PPC_EPR: {
17088a41ea53SMihai Caraman 		u32 new_epr = set_reg_val(id, *val);
1709324b3e63SAlexander Graf 		kvmppc_set_epr(vcpu, new_epr);
1710324b3e63SAlexander Graf 		break;
1711324b3e63SAlexander Graf 	}
1712352df1deSMihai Caraman #if defined(CONFIG_64BIT)
1713352df1deSMihai Caraman 	case KVM_REG_PPC_EPCR: {
17148a41ea53SMihai Caraman 		u32 new_epcr = set_reg_val(id, *val);
1715352df1deSMihai Caraman 		kvmppc_set_epcr(vcpu, new_epcr);
1716352df1deSMihai Caraman 		break;
1717352df1deSMihai Caraman 	}
1718352df1deSMihai Caraman #endif
171978accda4SBharat Bhushan 	case KVM_REG_PPC_OR_TSR: {
17208a41ea53SMihai Caraman 		u32 tsr_bits = set_reg_val(id, *val);
172178accda4SBharat Bhushan 		kvmppc_set_tsr_bits(vcpu, tsr_bits);
172278accda4SBharat Bhushan 		break;
172378accda4SBharat Bhushan 	}
172478accda4SBharat Bhushan 	case KVM_REG_PPC_CLEAR_TSR: {
17258a41ea53SMihai Caraman 		u32 tsr_bits = set_reg_val(id, *val);
172678accda4SBharat Bhushan 		kvmppc_clr_tsr_bits(vcpu, tsr_bits);
172778accda4SBharat Bhushan 		break;
172878accda4SBharat Bhushan 	}
172978accda4SBharat Bhushan 	case KVM_REG_PPC_TSR: {
17308a41ea53SMihai Caraman 		u32 tsr = set_reg_val(id, *val);
173178accda4SBharat Bhushan 		kvmppc_set_tsr(vcpu, tsr);
173278accda4SBharat Bhushan 		break;
173378accda4SBharat Bhushan 	}
173478accda4SBharat Bhushan 	case KVM_REG_PPC_TCR: {
17358a41ea53SMihai Caraman 		u32 tcr = set_reg_val(id, *val);
173678accda4SBharat Bhushan 		kvmppc_set_tcr(vcpu, tcr);
173778accda4SBharat Bhushan 		break;
173878accda4SBharat Bhushan 	}
17398b75cbbeSPaul Mackerras 	case KVM_REG_PPC_VRSAVE:
17408a41ea53SMihai Caraman 		vcpu->arch.vrsave = set_reg_val(id, *val);
17418b75cbbeSPaul Mackerras 		break;
17426df8d3fcSBharat Bhushan 	default:
17438a41ea53SMihai Caraman 		r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, id, val);
17446df8d3fcSBharat Bhushan 		break;
17456df8d3fcSBharat Bhushan 	}
174635b299e2SMihai Caraman 
17476df8d3fcSBharat Bhushan 	return r;
174831f3438eSPaul Mackerras }
174931f3438eSPaul Mackerras 
1750d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1751d9fbd03dSHollis Blanchard {
1752d9fbd03dSHollis Blanchard 	return -ENOTSUPP;
1753d9fbd03dSHollis Blanchard }
1754d9fbd03dSHollis Blanchard 
1755d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1756d9fbd03dSHollis Blanchard {
1757d9fbd03dSHollis Blanchard 	return -ENOTSUPP;
1758d9fbd03dSHollis Blanchard }
1759d9fbd03dSHollis Blanchard 
1760d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
1761d9fbd03dSHollis Blanchard                                   struct kvm_translation *tr)
1762d9fbd03dSHollis Blanchard {
176398001d8dSAvi Kivity 	int r;
176498001d8dSAvi Kivity 
176598001d8dSAvi Kivity 	r = kvmppc_core_vcpu_translate(vcpu, tr);
176698001d8dSAvi Kivity 	return r;
1767d9fbd03dSHollis Blanchard }
1768d9fbd03dSHollis Blanchard 
17694e755758SAlexander Graf int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
17704e755758SAlexander Graf {
17714e755758SAlexander Graf 	return -ENOTSUPP;
17724e755758SAlexander Graf }
17734e755758SAlexander Graf 
17745587027cSAneesh Kumar K.V void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free,
1775a66b48c3SPaul Mackerras 			      struct kvm_memory_slot *dont)
1776a66b48c3SPaul Mackerras {
1777a66b48c3SPaul Mackerras }
1778a66b48c3SPaul Mackerras 
17795587027cSAneesh Kumar K.V int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
1780a66b48c3SPaul Mackerras 			       unsigned long npages)
1781a66b48c3SPaul Mackerras {
1782a66b48c3SPaul Mackerras 	return 0;
1783a66b48c3SPaul Mackerras }
1784a66b48c3SPaul Mackerras 
1785f9e0554dSPaul Mackerras int kvmppc_core_prepare_memory_region(struct kvm *kvm,
1786a66b48c3SPaul Mackerras 				      struct kvm_memory_slot *memslot,
178709170a49SPaolo Bonzini 				      const struct kvm_userspace_memory_region *mem)
1788f9e0554dSPaul Mackerras {
1789f9e0554dSPaul Mackerras 	return 0;
1790f9e0554dSPaul Mackerras }
1791f9e0554dSPaul Mackerras 
1792f9e0554dSPaul Mackerras void kvmppc_core_commit_memory_region(struct kvm *kvm,
179309170a49SPaolo Bonzini 				const struct kvm_userspace_memory_region *mem,
1794*f36f3f28SPaolo Bonzini 				const struct kvm_memory_slot *old,
1795*f36f3f28SPaolo Bonzini 				const struct kvm_memory_slot *new)
1796dfe49dbdSPaul Mackerras {
1797dfe49dbdSPaul Mackerras }
1798dfe49dbdSPaul Mackerras 
1799dfe49dbdSPaul Mackerras void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot)
1800f9e0554dSPaul Mackerras {
1801f9e0554dSPaul Mackerras }
1802f9e0554dSPaul Mackerras 
180338f98824SMihai Caraman void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr)
180438f98824SMihai Caraman {
180538f98824SMihai Caraman #if defined(CONFIG_64BIT)
180638f98824SMihai Caraman 	vcpu->arch.epcr = new_epcr;
180738f98824SMihai Caraman #ifdef CONFIG_KVM_BOOKE_HV
180838f98824SMihai Caraman 	vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM;
180938f98824SMihai Caraman 	if (vcpu->arch.epcr  & SPRN_EPCR_ICM)
181038f98824SMihai Caraman 		vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM;
181138f98824SMihai Caraman #endif
181238f98824SMihai Caraman #endif
181338f98824SMihai Caraman }
181438f98824SMihai Caraman 
1815dfd4d47eSScott Wood void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr)
1816dfd4d47eSScott Wood {
1817dfd4d47eSScott Wood 	vcpu->arch.tcr = new_tcr;
1818f61c94bbSBharat Bhushan 	arm_next_watchdog(vcpu);
1819dfd4d47eSScott Wood 	update_timer_ints(vcpu);
1820dfd4d47eSScott Wood }
1821dfd4d47eSScott Wood 
1822dfd4d47eSScott Wood void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
1823dfd4d47eSScott Wood {
1824dfd4d47eSScott Wood 	set_bits(tsr_bits, &vcpu->arch.tsr);
1825dfd4d47eSScott Wood 	smp_wmb();
1826dfd4d47eSScott Wood 	kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1827dfd4d47eSScott Wood 	kvm_vcpu_kick(vcpu);
1828dfd4d47eSScott Wood }
1829dfd4d47eSScott Wood 
1830dfd4d47eSScott Wood void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
1831dfd4d47eSScott Wood {
1832dfd4d47eSScott Wood 	clear_bits(tsr_bits, &vcpu->arch.tsr);
1833f61c94bbSBharat Bhushan 
1834f61c94bbSBharat Bhushan 	/*
1835f61c94bbSBharat Bhushan 	 * We may have stopped the watchdog due to
1836f61c94bbSBharat Bhushan 	 * being stuck on final expiration.
1837f61c94bbSBharat Bhushan 	 */
1838f61c94bbSBharat Bhushan 	if (tsr_bits & (TSR_ENW | TSR_WIS))
1839f61c94bbSBharat Bhushan 		arm_next_watchdog(vcpu);
1840f61c94bbSBharat Bhushan 
1841dfd4d47eSScott Wood 	update_timer_ints(vcpu);
1842dfd4d47eSScott Wood }
1843dfd4d47eSScott Wood 
1844d02d4d15SMihai Caraman void kvmppc_decrementer_func(struct kvm_vcpu *vcpu)
1845dfd4d47eSScott Wood {
184621bd000aSBharat Bhushan 	if (vcpu->arch.tcr & TCR_ARE) {
184721bd000aSBharat Bhushan 		vcpu->arch.dec = vcpu->arch.decar;
184821bd000aSBharat Bhushan 		kvmppc_emulate_dec(vcpu);
184921bd000aSBharat Bhushan 	}
185021bd000aSBharat Bhushan 
1851dfd4d47eSScott Wood 	kvmppc_set_tsr_bits(vcpu, TSR_DIS);
1852dfd4d47eSScott Wood }
1853dfd4d47eSScott Wood 
1854ce11e48bSBharat Bhushan static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg,
1855ce11e48bSBharat Bhushan 				       uint64_t addr, int index)
1856ce11e48bSBharat Bhushan {
1857ce11e48bSBharat Bhushan 	switch (index) {
1858ce11e48bSBharat Bhushan 	case 0:
1859ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC1;
1860ce11e48bSBharat Bhushan 		dbg_reg->iac1 = addr;
1861ce11e48bSBharat Bhushan 		break;
1862ce11e48bSBharat Bhushan 	case 1:
1863ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC2;
1864ce11e48bSBharat Bhushan 		dbg_reg->iac2 = addr;
1865ce11e48bSBharat Bhushan 		break;
1866ce11e48bSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2
1867ce11e48bSBharat Bhushan 	case 2:
1868ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC3;
1869ce11e48bSBharat Bhushan 		dbg_reg->iac3 = addr;
1870ce11e48bSBharat Bhushan 		break;
1871ce11e48bSBharat Bhushan 	case 3:
1872ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC4;
1873ce11e48bSBharat Bhushan 		dbg_reg->iac4 = addr;
1874ce11e48bSBharat Bhushan 		break;
1875ce11e48bSBharat Bhushan #endif
1876ce11e48bSBharat Bhushan 	default:
1877ce11e48bSBharat Bhushan 		return -EINVAL;
1878ce11e48bSBharat Bhushan 	}
1879ce11e48bSBharat Bhushan 
1880ce11e48bSBharat Bhushan 	dbg_reg->dbcr0 |= DBCR0_IDM;
1881ce11e48bSBharat Bhushan 	return 0;
1882ce11e48bSBharat Bhushan }
1883ce11e48bSBharat Bhushan 
1884ce11e48bSBharat Bhushan static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr,
1885ce11e48bSBharat Bhushan 				       int type, int index)
1886ce11e48bSBharat Bhushan {
1887ce11e48bSBharat Bhushan 	switch (index) {
1888ce11e48bSBharat Bhushan 	case 0:
1889ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_READ)
1890ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC1R;
1891ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_WRITE)
1892ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC1W;
1893ce11e48bSBharat Bhushan 		dbg_reg->dac1 = addr;
1894ce11e48bSBharat Bhushan 		break;
1895ce11e48bSBharat Bhushan 	case 1:
1896ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_READ)
1897ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC2R;
1898ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_WRITE)
1899ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC2W;
1900ce11e48bSBharat Bhushan 		dbg_reg->dac2 = addr;
1901ce11e48bSBharat Bhushan 		break;
1902ce11e48bSBharat Bhushan 	default:
1903ce11e48bSBharat Bhushan 		return -EINVAL;
1904ce11e48bSBharat Bhushan 	}
1905ce11e48bSBharat Bhushan 
1906ce11e48bSBharat Bhushan 	dbg_reg->dbcr0 |= DBCR0_IDM;
1907ce11e48bSBharat Bhushan 	return 0;
1908ce11e48bSBharat Bhushan }
1909ce11e48bSBharat Bhushan void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set)
1910ce11e48bSBharat Bhushan {
1911ce11e48bSBharat Bhushan 	/* XXX: Add similar MSR protection for BookE-PR */
1912ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV
1913ce11e48bSBharat Bhushan 	BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP));
1914ce11e48bSBharat Bhushan 	if (set) {
1915ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_UCLE)
1916ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp |= MSRP_UCLEP;
1917ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_DE)
1918ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp |= MSRP_DEP;
1919ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_PMM)
1920ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp |= MSRP_PMMP;
1921ce11e48bSBharat Bhushan 	} else {
1922ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_UCLE)
1923ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp &= ~MSRP_UCLEP;
1924ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_DE)
1925ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp &= ~MSRP_DEP;
1926ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_PMM)
1927ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp &= ~MSRP_PMMP;
1928ce11e48bSBharat Bhushan 	}
1929ce11e48bSBharat Bhushan #endif
1930ce11e48bSBharat Bhushan }
1931ce11e48bSBharat Bhushan 
19327d15c06fSAlexander Graf int kvmppc_xlate(struct kvm_vcpu *vcpu, ulong eaddr, enum xlate_instdata xlid,
19337d15c06fSAlexander Graf 		 enum xlate_readwrite xlrw, struct kvmppc_pte *pte)
19347d15c06fSAlexander Graf {
19357d15c06fSAlexander Graf 	int gtlb_index;
19367d15c06fSAlexander Graf 	gpa_t gpaddr;
19377d15c06fSAlexander Graf 
19387d15c06fSAlexander Graf #ifdef CONFIG_KVM_E500V2
19397d15c06fSAlexander Graf 	if (!(vcpu->arch.shared->msr & MSR_PR) &&
19407d15c06fSAlexander Graf 	    (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
19417d15c06fSAlexander Graf 		pte->eaddr = eaddr;
19427d15c06fSAlexander Graf 		pte->raddr = (vcpu->arch.magic_page_pa & PAGE_MASK) |
19437d15c06fSAlexander Graf 			     (eaddr & ~PAGE_MASK);
19447d15c06fSAlexander Graf 		pte->vpage = eaddr >> PAGE_SHIFT;
19457d15c06fSAlexander Graf 		pte->may_read = true;
19467d15c06fSAlexander Graf 		pte->may_write = true;
19477d15c06fSAlexander Graf 		pte->may_execute = true;
19487d15c06fSAlexander Graf 
19497d15c06fSAlexander Graf 		return 0;
19507d15c06fSAlexander Graf 	}
19517d15c06fSAlexander Graf #endif
19527d15c06fSAlexander Graf 
19537d15c06fSAlexander Graf 	/* Check the guest TLB. */
19547d15c06fSAlexander Graf 	switch (xlid) {
19557d15c06fSAlexander Graf 	case XLATE_INST:
19567d15c06fSAlexander Graf 		gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
19577d15c06fSAlexander Graf 		break;
19587d15c06fSAlexander Graf 	case XLATE_DATA:
19597d15c06fSAlexander Graf 		gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
19607d15c06fSAlexander Graf 		break;
19617d15c06fSAlexander Graf 	default:
19627d15c06fSAlexander Graf 		BUG();
19637d15c06fSAlexander Graf 	}
19647d15c06fSAlexander Graf 
19657d15c06fSAlexander Graf 	/* Do we have a TLB entry at all? */
19667d15c06fSAlexander Graf 	if (gtlb_index < 0)
19677d15c06fSAlexander Graf 		return -ENOENT;
19687d15c06fSAlexander Graf 
19697d15c06fSAlexander Graf 	gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
19707d15c06fSAlexander Graf 
19717d15c06fSAlexander Graf 	pte->eaddr = eaddr;
19727d15c06fSAlexander Graf 	pte->raddr = (gpaddr & PAGE_MASK) | (eaddr & ~PAGE_MASK);
19737d15c06fSAlexander Graf 	pte->vpage = eaddr >> PAGE_SHIFT;
19747d15c06fSAlexander Graf 
19757d15c06fSAlexander Graf 	/* XXX read permissions from the guest TLB */
19767d15c06fSAlexander Graf 	pte->may_read = true;
19777d15c06fSAlexander Graf 	pte->may_write = true;
19787d15c06fSAlexander Graf 	pte->may_execute = true;
19797d15c06fSAlexander Graf 
19807d15c06fSAlexander Graf 	return 0;
19817d15c06fSAlexander Graf }
19827d15c06fSAlexander Graf 
1983ce11e48bSBharat Bhushan int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
1984ce11e48bSBharat Bhushan 					 struct kvm_guest_debug *dbg)
1985ce11e48bSBharat Bhushan {
1986ce11e48bSBharat Bhushan 	struct debug_reg *dbg_reg;
1987ce11e48bSBharat Bhushan 	int n, b = 0, w = 0;
1988ce11e48bSBharat Bhushan 
1989ce11e48bSBharat Bhushan 	if (!(dbg->control & KVM_GUESTDBG_ENABLE)) {
1990348ba710SBharat Bhushan 		vcpu->arch.dbg_reg.dbcr0 = 0;
1991ce11e48bSBharat Bhushan 		vcpu->guest_debug = 0;
1992ce11e48bSBharat Bhushan 		kvm_guest_protect_msr(vcpu, MSR_DE, false);
1993ce11e48bSBharat Bhushan 		return 0;
1994ce11e48bSBharat Bhushan 	}
1995ce11e48bSBharat Bhushan 
1996ce11e48bSBharat Bhushan 	kvm_guest_protect_msr(vcpu, MSR_DE, true);
1997ce11e48bSBharat Bhushan 	vcpu->guest_debug = dbg->control;
1998348ba710SBharat Bhushan 	vcpu->arch.dbg_reg.dbcr0 = 0;
1999ce11e48bSBharat Bhushan 
2000ce11e48bSBharat Bhushan 	if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
2001348ba710SBharat Bhushan 		vcpu->arch.dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC;
2002ce11e48bSBharat Bhushan 
2003ce11e48bSBharat Bhushan 	/* Code below handles only HW breakpoints */
2004348ba710SBharat Bhushan 	dbg_reg = &(vcpu->arch.dbg_reg);
2005ce11e48bSBharat Bhushan 
2006ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV
2007ce11e48bSBharat Bhushan 	/*
2008ce11e48bSBharat Bhushan 	 * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1
2009ce11e48bSBharat Bhushan 	 * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0
2010ce11e48bSBharat Bhushan 	 */
2011ce11e48bSBharat Bhushan 	dbg_reg->dbcr1 = 0;
2012ce11e48bSBharat Bhushan 	dbg_reg->dbcr2 = 0;
2013ce11e48bSBharat Bhushan #else
2014ce11e48bSBharat Bhushan 	/*
2015ce11e48bSBharat Bhushan 	 * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1
2016ce11e48bSBharat Bhushan 	 * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR
2017ce11e48bSBharat Bhushan 	 * is set.
2018ce11e48bSBharat Bhushan 	 */
2019ce11e48bSBharat Bhushan 	dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US |
2020ce11e48bSBharat Bhushan 			  DBCR1_IAC4US;
2021ce11e48bSBharat Bhushan 	dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
2022ce11e48bSBharat Bhushan #endif
2023ce11e48bSBharat Bhushan 
2024ce11e48bSBharat Bhushan 	if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
2025ce11e48bSBharat Bhushan 		return 0;
2026ce11e48bSBharat Bhushan 
2027ce11e48bSBharat Bhushan 	for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) {
2028ce11e48bSBharat Bhushan 		uint64_t addr = dbg->arch.bp[n].addr;
2029ce11e48bSBharat Bhushan 		uint32_t type = dbg->arch.bp[n].type;
2030ce11e48bSBharat Bhushan 
2031ce11e48bSBharat Bhushan 		if (type == KVMPPC_DEBUG_NONE)
2032ce11e48bSBharat Bhushan 			continue;
2033ce11e48bSBharat Bhushan 
2034ce11e48bSBharat Bhushan 		if (type & !(KVMPPC_DEBUG_WATCH_READ |
2035ce11e48bSBharat Bhushan 			     KVMPPC_DEBUG_WATCH_WRITE |
2036ce11e48bSBharat Bhushan 			     KVMPPC_DEBUG_BREAKPOINT))
2037ce11e48bSBharat Bhushan 			return -EINVAL;
2038ce11e48bSBharat Bhushan 
2039ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_BREAKPOINT) {
2040ce11e48bSBharat Bhushan 			/* Setting H/W breakpoint */
2041ce11e48bSBharat Bhushan 			if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++))
2042ce11e48bSBharat Bhushan 				return -EINVAL;
2043ce11e48bSBharat Bhushan 		} else {
2044ce11e48bSBharat Bhushan 			/* Setting H/W watchpoint */
2045ce11e48bSBharat Bhushan 			if (kvmppc_booke_add_watchpoint(dbg_reg, addr,
2046ce11e48bSBharat Bhushan 							type, w++))
2047ce11e48bSBharat Bhushan 				return -EINVAL;
2048ce11e48bSBharat Bhushan 		}
2049ce11e48bSBharat Bhushan 	}
2050ce11e48bSBharat Bhushan 
2051ce11e48bSBharat Bhushan 	return 0;
2052ce11e48bSBharat Bhushan }
2053ce11e48bSBharat Bhushan 
205494fa9d99SScott Wood void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
205594fa9d99SScott Wood {
2056a47d72f3SPaul Mackerras 	vcpu->cpu = smp_processor_id();
2057d30f6e48SScott Wood 	current->thread.kvm_vcpu = vcpu;
205894fa9d99SScott Wood }
205994fa9d99SScott Wood 
206094fa9d99SScott Wood void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu)
206194fa9d99SScott Wood {
2062d30f6e48SScott Wood 	current->thread.kvm_vcpu = NULL;
2063a47d72f3SPaul Mackerras 	vcpu->cpu = -1;
2064ce11e48bSBharat Bhushan 
2065ce11e48bSBharat Bhushan 	/* Clear pending debug event in DBSR */
2066ce11e48bSBharat Bhushan 	kvmppc_clear_dbsr();
206794fa9d99SScott Wood }
206894fa9d99SScott Wood 
20693a167beaSAneesh Kumar K.V void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu)
20703a167beaSAneesh Kumar K.V {
2071cbbc58d4SAneesh Kumar K.V 	vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu);
20723a167beaSAneesh Kumar K.V }
20733a167beaSAneesh Kumar K.V 
20743a167beaSAneesh Kumar K.V int kvmppc_core_init_vm(struct kvm *kvm)
20753a167beaSAneesh Kumar K.V {
2076cbbc58d4SAneesh Kumar K.V 	return kvm->arch.kvm_ops->init_vm(kvm);
20773a167beaSAneesh Kumar K.V }
20783a167beaSAneesh Kumar K.V 
20793a167beaSAneesh Kumar K.V struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id)
20803a167beaSAneesh Kumar K.V {
2081cbbc58d4SAneesh Kumar K.V 	return kvm->arch.kvm_ops->vcpu_create(kvm, id);
20823a167beaSAneesh Kumar K.V }
20833a167beaSAneesh Kumar K.V 
20843a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu)
20853a167beaSAneesh Kumar K.V {
2086cbbc58d4SAneesh Kumar K.V 	vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu);
20873a167beaSAneesh Kumar K.V }
20883a167beaSAneesh Kumar K.V 
20893a167beaSAneesh Kumar K.V void kvmppc_core_destroy_vm(struct kvm *kvm)
20903a167beaSAneesh Kumar K.V {
2091cbbc58d4SAneesh Kumar K.V 	kvm->arch.kvm_ops->destroy_vm(kvm);
20923a167beaSAneesh Kumar K.V }
20933a167beaSAneesh Kumar K.V 
20943a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
20953a167beaSAneesh Kumar K.V {
2096cbbc58d4SAneesh Kumar K.V 	vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu);
20973a167beaSAneesh Kumar K.V }
20983a167beaSAneesh Kumar K.V 
20993a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu)
21003a167beaSAneesh Kumar K.V {
2101cbbc58d4SAneesh Kumar K.V 	vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu);
2102d9fbd03dSHollis Blanchard }
2103d9fbd03dSHollis Blanchard 
2104d9fbd03dSHollis Blanchard int __init kvmppc_booke_init(void)
2105d9fbd03dSHollis Blanchard {
2106d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV
2107d9fbd03dSHollis Blanchard 	unsigned long ivor[16];
21081d542d9cSBharat Bhushan 	unsigned long *handler = kvmppc_booke_handler_addr;
2109d9fbd03dSHollis Blanchard 	unsigned long max_ivor = 0;
21101d542d9cSBharat Bhushan 	unsigned long handler_len;
2111d9fbd03dSHollis Blanchard 	int i;
2112d9fbd03dSHollis Blanchard 
2113d9fbd03dSHollis Blanchard 	/* We install our own exception handlers by hijacking IVPR. IVPR must
2114d9fbd03dSHollis Blanchard 	 * be 16-bit aligned, so we need a 64KB allocation. */
2115d9fbd03dSHollis Blanchard 	kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO,
2116d9fbd03dSHollis Blanchard 	                                         VCPU_SIZE_ORDER);
2117d9fbd03dSHollis Blanchard 	if (!kvmppc_booke_handlers)
2118d9fbd03dSHollis Blanchard 		return -ENOMEM;
2119d9fbd03dSHollis Blanchard 
2120d9fbd03dSHollis Blanchard 	/* XXX make sure our handlers are smaller than Linux's */
2121d9fbd03dSHollis Blanchard 
2122d9fbd03dSHollis Blanchard 	/* Copy our interrupt handlers to match host IVORs. That way we don't
2123d9fbd03dSHollis Blanchard 	 * have to swap the IVORs on every guest/host transition. */
2124d9fbd03dSHollis Blanchard 	ivor[0] = mfspr(SPRN_IVOR0);
2125d9fbd03dSHollis Blanchard 	ivor[1] = mfspr(SPRN_IVOR1);
2126d9fbd03dSHollis Blanchard 	ivor[2] = mfspr(SPRN_IVOR2);
2127d9fbd03dSHollis Blanchard 	ivor[3] = mfspr(SPRN_IVOR3);
2128d9fbd03dSHollis Blanchard 	ivor[4] = mfspr(SPRN_IVOR4);
2129d9fbd03dSHollis Blanchard 	ivor[5] = mfspr(SPRN_IVOR5);
2130d9fbd03dSHollis Blanchard 	ivor[6] = mfspr(SPRN_IVOR6);
2131d9fbd03dSHollis Blanchard 	ivor[7] = mfspr(SPRN_IVOR7);
2132d9fbd03dSHollis Blanchard 	ivor[8] = mfspr(SPRN_IVOR8);
2133d9fbd03dSHollis Blanchard 	ivor[9] = mfspr(SPRN_IVOR9);
2134d9fbd03dSHollis Blanchard 	ivor[10] = mfspr(SPRN_IVOR10);
2135d9fbd03dSHollis Blanchard 	ivor[11] = mfspr(SPRN_IVOR11);
2136d9fbd03dSHollis Blanchard 	ivor[12] = mfspr(SPRN_IVOR12);
2137d9fbd03dSHollis Blanchard 	ivor[13] = mfspr(SPRN_IVOR13);
2138d9fbd03dSHollis Blanchard 	ivor[14] = mfspr(SPRN_IVOR14);
2139d9fbd03dSHollis Blanchard 	ivor[15] = mfspr(SPRN_IVOR15);
2140d9fbd03dSHollis Blanchard 
2141d9fbd03dSHollis Blanchard 	for (i = 0; i < 16; i++) {
2142d9fbd03dSHollis Blanchard 		if (ivor[i] > max_ivor)
21431d542d9cSBharat Bhushan 			max_ivor = i;
2144d9fbd03dSHollis Blanchard 
21451d542d9cSBharat Bhushan 		handler_len = handler[i + 1] - handler[i];
2146d9fbd03dSHollis Blanchard 		memcpy((void *)kvmppc_booke_handlers + ivor[i],
21471d542d9cSBharat Bhushan 		       (void *)handler[i], handler_len);
2148d9fbd03dSHollis Blanchard 	}
21491d542d9cSBharat Bhushan 
21501d542d9cSBharat Bhushan 	handler_len = handler[max_ivor + 1] - handler[max_ivor];
21511d542d9cSBharat Bhushan 	flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers +
21521d542d9cSBharat Bhushan 			   ivor[max_ivor] + handler_len);
2153d30f6e48SScott Wood #endif /* !BOOKE_HV */
2154db93f574SHollis Blanchard 	return 0;
2155d9fbd03dSHollis Blanchard }
2156d9fbd03dSHollis Blanchard 
2157db93f574SHollis Blanchard void __exit kvmppc_booke_exit(void)
2158d9fbd03dSHollis Blanchard {
2159d9fbd03dSHollis Blanchard 	free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER);
2160d9fbd03dSHollis Blanchard 	kvm_exit();
2161d9fbd03dSHollis Blanchard }
2162