xref: /openbmc/linux/arch/powerpc/kvm/booke.c (revision dc168549d9a0fb55d3021ee408adf25786cfda23)
1d9fbd03dSHollis Blanchard /*
2d9fbd03dSHollis Blanchard  * This program is free software; you can redistribute it and/or modify
3d9fbd03dSHollis Blanchard  * it under the terms of the GNU General Public License, version 2, as
4d9fbd03dSHollis Blanchard  * published by the Free Software Foundation.
5d9fbd03dSHollis Blanchard  *
6d9fbd03dSHollis Blanchard  * This program is distributed in the hope that it will be useful,
7d9fbd03dSHollis Blanchard  * but WITHOUT ANY WARRANTY; without even the implied warranty of
8d9fbd03dSHollis Blanchard  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
9d9fbd03dSHollis Blanchard  * GNU General Public License for more details.
10d9fbd03dSHollis Blanchard  *
11d9fbd03dSHollis Blanchard  * You should have received a copy of the GNU General Public License
12d9fbd03dSHollis Blanchard  * along with this program; if not, write to the Free Software
13d9fbd03dSHollis Blanchard  * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.
14d9fbd03dSHollis Blanchard  *
15d9fbd03dSHollis Blanchard  * Copyright IBM Corp. 2007
164cd35f67SScott Wood  * Copyright 2010-2011 Freescale Semiconductor, Inc.
17d9fbd03dSHollis Blanchard  *
18d9fbd03dSHollis Blanchard  * Authors: Hollis Blanchard <hollisb@us.ibm.com>
19d9fbd03dSHollis Blanchard  *          Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com>
20d30f6e48SScott Wood  *          Scott Wood <scottwood@freescale.com>
21d30f6e48SScott Wood  *          Varun Sethi <varun.sethi@freescale.com>
22d9fbd03dSHollis Blanchard  */
23d9fbd03dSHollis Blanchard 
24d9fbd03dSHollis Blanchard #include <linux/errno.h>
25d9fbd03dSHollis Blanchard #include <linux/err.h>
26d9fbd03dSHollis Blanchard #include <linux/kvm_host.h>
275a0e3ad6STejun Heo #include <linux/gfp.h>
28d9fbd03dSHollis Blanchard #include <linux/module.h>
29d9fbd03dSHollis Blanchard #include <linux/vmalloc.h>
30d9fbd03dSHollis Blanchard #include <linux/fs.h>
317924bd41SHollis Blanchard 
32d9fbd03dSHollis Blanchard #include <asm/cputable.h>
33d9fbd03dSHollis Blanchard #include <asm/uaccess.h>
34d9fbd03dSHollis Blanchard #include <asm/kvm_ppc.h>
35d9fbd03dSHollis Blanchard #include <asm/cacheflush.h>
36d30f6e48SScott Wood #include <asm/dbell.h>
37d30f6e48SScott Wood #include <asm/hw_irq.h>
38d30f6e48SScott Wood #include <asm/irq.h>
39b50df19cSMihai Caraman #include <asm/time.h>
40d9fbd03dSHollis Blanchard 
41d30f6e48SScott Wood #include "timing.h"
4275f74f0dSHollis Blanchard #include "booke.h"
43dba291f2SAneesh Kumar K.V 
44dba291f2SAneesh Kumar K.V #define CREATE_TRACE_POINTS
45dba291f2SAneesh Kumar K.V #include "trace_booke.h"
46d9fbd03dSHollis Blanchard 
47d9fbd03dSHollis Blanchard unsigned long kvmppc_booke_handlers;
48d9fbd03dSHollis Blanchard 
49d9fbd03dSHollis Blanchard #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
50d9fbd03dSHollis Blanchard #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
51d9fbd03dSHollis Blanchard 
52d9fbd03dSHollis Blanchard struct kvm_stats_debugfs_item debugfs_entries[] = {
53d9fbd03dSHollis Blanchard 	{ "mmio",       VCPU_STAT(mmio_exits) },
54d9fbd03dSHollis Blanchard 	{ "dcr",        VCPU_STAT(dcr_exits) },
55d9fbd03dSHollis Blanchard 	{ "sig",        VCPU_STAT(signal_exits) },
56d9fbd03dSHollis Blanchard 	{ "itlb_r",     VCPU_STAT(itlb_real_miss_exits) },
57d9fbd03dSHollis Blanchard 	{ "itlb_v",     VCPU_STAT(itlb_virt_miss_exits) },
58d9fbd03dSHollis Blanchard 	{ "dtlb_r",     VCPU_STAT(dtlb_real_miss_exits) },
59d9fbd03dSHollis Blanchard 	{ "dtlb_v",     VCPU_STAT(dtlb_virt_miss_exits) },
60d9fbd03dSHollis Blanchard 	{ "sysc",       VCPU_STAT(syscall_exits) },
61d9fbd03dSHollis Blanchard 	{ "isi",        VCPU_STAT(isi_exits) },
62d9fbd03dSHollis Blanchard 	{ "dsi",        VCPU_STAT(dsi_exits) },
63d9fbd03dSHollis Blanchard 	{ "inst_emu",   VCPU_STAT(emulated_inst_exits) },
64d9fbd03dSHollis Blanchard 	{ "dec",        VCPU_STAT(dec_exits) },
65d9fbd03dSHollis Blanchard 	{ "ext_intr",   VCPU_STAT(ext_intr_exits) },
66d9fbd03dSHollis Blanchard 	{ "halt_wakeup", VCPU_STAT(halt_wakeup) },
67d30f6e48SScott Wood 	{ "doorbell", VCPU_STAT(dbell_exits) },
68d30f6e48SScott Wood 	{ "guest doorbell", VCPU_STAT(gdbell_exits) },
69cf1c5ca4SAlexander Graf 	{ "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
70d9fbd03dSHollis Blanchard 	{ NULL }
71d9fbd03dSHollis Blanchard };
72d9fbd03dSHollis Blanchard 
73d9fbd03dSHollis Blanchard /* TODO: use vcpu_printf() */
74d9fbd03dSHollis Blanchard void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu)
75d9fbd03dSHollis Blanchard {
76d9fbd03dSHollis Blanchard 	int i;
77d9fbd03dSHollis Blanchard 
78666e7252SAlexander Graf 	printk("pc:   %08lx msr:  %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr);
795cf8ca22SHollis Blanchard 	printk("lr:   %08lx ctr:  %08lx\n", vcpu->arch.lr, vcpu->arch.ctr);
80de7906c3SAlexander Graf 	printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0,
81de7906c3SAlexander Graf 					    vcpu->arch.shared->srr1);
82d9fbd03dSHollis Blanchard 
83d9fbd03dSHollis Blanchard 	printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions);
84d9fbd03dSHollis Blanchard 
85d9fbd03dSHollis Blanchard 	for (i = 0; i < 32; i += 4) {
865cf8ca22SHollis Blanchard 		printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i,
878e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i),
888e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i+1),
898e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i+2),
908e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i+3));
91d9fbd03dSHollis Blanchard 	}
92d9fbd03dSHollis Blanchard }
93d9fbd03dSHollis Blanchard 
944cd35f67SScott Wood #ifdef CONFIG_SPE
954cd35f67SScott Wood void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu)
964cd35f67SScott Wood {
974cd35f67SScott Wood 	preempt_disable();
984cd35f67SScott Wood 	enable_kernel_spe();
994cd35f67SScott Wood 	kvmppc_save_guest_spe(vcpu);
1004cd35f67SScott Wood 	vcpu->arch.shadow_msr &= ~MSR_SPE;
1014cd35f67SScott Wood 	preempt_enable();
1024cd35f67SScott Wood }
1034cd35f67SScott Wood 
1044cd35f67SScott Wood static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu)
1054cd35f67SScott Wood {
1064cd35f67SScott Wood 	preempt_disable();
1074cd35f67SScott Wood 	enable_kernel_spe();
1084cd35f67SScott Wood 	kvmppc_load_guest_spe(vcpu);
1094cd35f67SScott Wood 	vcpu->arch.shadow_msr |= MSR_SPE;
1104cd35f67SScott Wood 	preempt_enable();
1114cd35f67SScott Wood }
1124cd35f67SScott Wood 
1134cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
1144cd35f67SScott Wood {
1154cd35f67SScott Wood 	if (vcpu->arch.shared->msr & MSR_SPE) {
1164cd35f67SScott Wood 		if (!(vcpu->arch.shadow_msr & MSR_SPE))
1174cd35f67SScott Wood 			kvmppc_vcpu_enable_spe(vcpu);
1184cd35f67SScott Wood 	} else if (vcpu->arch.shadow_msr & MSR_SPE) {
1194cd35f67SScott Wood 		kvmppc_vcpu_disable_spe(vcpu);
1204cd35f67SScott Wood 	}
1214cd35f67SScott Wood }
1224cd35f67SScott Wood #else
1234cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
1244cd35f67SScott Wood {
1254cd35f67SScott Wood }
1264cd35f67SScott Wood #endif
1274cd35f67SScott Wood 
1287a08c274SAlexander Graf static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu)
1297a08c274SAlexander Graf {
1307a08c274SAlexander Graf #if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV)
1317a08c274SAlexander Graf 	/* We always treat the FP bit as enabled from the host
1327a08c274SAlexander Graf 	   perspective, so only need to adjust the shadow MSR */
1337a08c274SAlexander Graf 	vcpu->arch.shadow_msr &= ~MSR_FP;
1347a08c274SAlexander Graf 	vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP;
1357a08c274SAlexander Graf #endif
1367a08c274SAlexander Graf }
1377a08c274SAlexander Graf 
138ce11e48bSBharat Bhushan static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu)
139ce11e48bSBharat Bhushan {
140ce11e48bSBharat Bhushan 	/* Synchronize guest's desire to get debug interrupts into shadow MSR */
141ce11e48bSBharat Bhushan #ifndef CONFIG_KVM_BOOKE_HV
142ce11e48bSBharat Bhushan 	vcpu->arch.shadow_msr &= ~MSR_DE;
143ce11e48bSBharat Bhushan 	vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE;
144ce11e48bSBharat Bhushan #endif
145ce11e48bSBharat Bhushan 
146ce11e48bSBharat Bhushan 	/* Force enable debug interrupts when user space wants to debug */
147ce11e48bSBharat Bhushan 	if (vcpu->guest_debug) {
148ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV
149ce11e48bSBharat Bhushan 		/*
150ce11e48bSBharat Bhushan 		 * Since there is no shadow MSR, sync MSR_DE into the guest
151ce11e48bSBharat Bhushan 		 * visible MSR.
152ce11e48bSBharat Bhushan 		 */
153ce11e48bSBharat Bhushan 		vcpu->arch.shared->msr |= MSR_DE;
154ce11e48bSBharat Bhushan #else
155ce11e48bSBharat Bhushan 		vcpu->arch.shadow_msr |= MSR_DE;
156ce11e48bSBharat Bhushan 		vcpu->arch.shared->msr &= ~MSR_DE;
157ce11e48bSBharat Bhushan #endif
158ce11e48bSBharat Bhushan 	}
159ce11e48bSBharat Bhushan }
160ce11e48bSBharat Bhushan 
161dd9ebf1fSLiu Yu /*
162dd9ebf1fSLiu Yu  * Helper function for "full" MSR writes.  No need to call this if only
163dd9ebf1fSLiu Yu  * EE/CE/ME/DE/RI are changing.
164dd9ebf1fSLiu Yu  */
1654cd35f67SScott Wood void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr)
1664cd35f67SScott Wood {
167dd9ebf1fSLiu Yu 	u32 old_msr = vcpu->arch.shared->msr;
1684cd35f67SScott Wood 
169d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV
170d30f6e48SScott Wood 	new_msr |= MSR_GS;
171d30f6e48SScott Wood #endif
172d30f6e48SScott Wood 
1734cd35f67SScott Wood 	vcpu->arch.shared->msr = new_msr;
1744cd35f67SScott Wood 
175dd9ebf1fSLiu Yu 	kvmppc_mmu_msr_notify(vcpu, old_msr);
1764cd35f67SScott Wood 	kvmppc_vcpu_sync_spe(vcpu);
1777a08c274SAlexander Graf 	kvmppc_vcpu_sync_fpu(vcpu);
178ce11e48bSBharat Bhushan 	kvmppc_vcpu_sync_debug(vcpu);
1794cd35f67SScott Wood }
1804cd35f67SScott Wood 
181d4cf3892SHollis Blanchard static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu,
182d4cf3892SHollis Blanchard                                        unsigned int priority)
1839dd921cfSHollis Blanchard {
1846346046cSAlexander Graf 	trace_kvm_booke_queue_irqprio(vcpu, priority);
1859dd921cfSHollis Blanchard 	set_bit(priority, &vcpu->arch.pending_exceptions);
1869dd921cfSHollis Blanchard }
1879dd921cfSHollis Blanchard 
188daf5e271SLiu Yu static void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu,
189daf5e271SLiu Yu                                         ulong dear_flags, ulong esr_flags)
1909dd921cfSHollis Blanchard {
191daf5e271SLiu Yu 	vcpu->arch.queued_dear = dear_flags;
192daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
193daf5e271SLiu Yu 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS);
194daf5e271SLiu Yu }
195daf5e271SLiu Yu 
196daf5e271SLiu Yu static void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu,
197daf5e271SLiu Yu                                            ulong dear_flags, ulong esr_flags)
198daf5e271SLiu Yu {
199daf5e271SLiu Yu 	vcpu->arch.queued_dear = dear_flags;
200daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
201daf5e271SLiu Yu 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE);
202daf5e271SLiu Yu }
203daf5e271SLiu Yu 
204daf5e271SLiu Yu static void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu,
205daf5e271SLiu Yu                                            ulong esr_flags)
206daf5e271SLiu Yu {
207daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
208daf5e271SLiu Yu 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE);
209daf5e271SLiu Yu }
210daf5e271SLiu Yu 
211011da899SAlexander Graf static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags,
212011da899SAlexander Graf 					ulong esr_flags)
213011da899SAlexander Graf {
214011da899SAlexander Graf 	vcpu->arch.queued_dear = dear_flags;
215011da899SAlexander Graf 	vcpu->arch.queued_esr = esr_flags;
216011da899SAlexander Graf 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT);
217011da899SAlexander Graf }
218011da899SAlexander Graf 
219daf5e271SLiu Yu void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags)
220daf5e271SLiu Yu {
221daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
222d4cf3892SHollis Blanchard 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM);
2239dd921cfSHollis Blanchard }
2249dd921cfSHollis Blanchard 
2259dd921cfSHollis Blanchard void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu)
2269dd921cfSHollis Blanchard {
227d4cf3892SHollis Blanchard 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER);
2289dd921cfSHollis Blanchard }
2299dd921cfSHollis Blanchard 
2309dd921cfSHollis Blanchard int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu)
2319dd921cfSHollis Blanchard {
232d4cf3892SHollis Blanchard 	return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
2339dd921cfSHollis Blanchard }
2349dd921cfSHollis Blanchard 
2357706664dSAlexander Graf void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu)
2367706664dSAlexander Graf {
2377706664dSAlexander Graf 	clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
2387706664dSAlexander Graf }
2397706664dSAlexander Graf 
2409dd921cfSHollis Blanchard void kvmppc_core_queue_external(struct kvm_vcpu *vcpu,
2419dd921cfSHollis Blanchard                                 struct kvm_interrupt *irq)
2429dd921cfSHollis Blanchard {
243c5335f17SAlexander Graf 	unsigned int prio = BOOKE_IRQPRIO_EXTERNAL;
244c5335f17SAlexander Graf 
245c5335f17SAlexander Graf 	if (irq->irq == KVM_INTERRUPT_SET_LEVEL)
246c5335f17SAlexander Graf 		prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL;
247c5335f17SAlexander Graf 
248c5335f17SAlexander Graf 	kvmppc_booke_queue_irqprio(vcpu, prio);
2499dd921cfSHollis Blanchard }
2509dd921cfSHollis Blanchard 
2514fe27d2aSPaul Mackerras void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu)
2524496f974SAlexander Graf {
2534496f974SAlexander Graf 	clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions);
254c5335f17SAlexander Graf 	clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions);
2554496f974SAlexander Graf }
2564496f974SAlexander Graf 
257f61c94bbSBharat Bhushan static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu)
258f61c94bbSBharat Bhushan {
259f61c94bbSBharat Bhushan 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG);
260f61c94bbSBharat Bhushan }
261f61c94bbSBharat Bhushan 
262f61c94bbSBharat Bhushan static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu)
263f61c94bbSBharat Bhushan {
264f61c94bbSBharat Bhushan 	clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions);
265f61c94bbSBharat Bhushan }
266f61c94bbSBharat Bhushan 
267d30f6e48SScott Wood static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
268d30f6e48SScott Wood {
26931579eeaSBharat Bhushan 	kvmppc_set_srr0(vcpu, srr0);
27031579eeaSBharat Bhushan 	kvmppc_set_srr1(vcpu, srr1);
271d30f6e48SScott Wood }
272d30f6e48SScott Wood 
273d30f6e48SScott Wood static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
274d30f6e48SScott Wood {
275d30f6e48SScott Wood 	vcpu->arch.csrr0 = srr0;
276d30f6e48SScott Wood 	vcpu->arch.csrr1 = srr1;
277d30f6e48SScott Wood }
278d30f6e48SScott Wood 
279d30f6e48SScott Wood static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
280d30f6e48SScott Wood {
281d30f6e48SScott Wood 	if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) {
282d30f6e48SScott Wood 		vcpu->arch.dsrr0 = srr0;
283d30f6e48SScott Wood 		vcpu->arch.dsrr1 = srr1;
284d30f6e48SScott Wood 	} else {
285d30f6e48SScott Wood 		set_guest_csrr(vcpu, srr0, srr1);
286d30f6e48SScott Wood 	}
287d30f6e48SScott Wood }
288d30f6e48SScott Wood 
289d30f6e48SScott Wood static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
290d30f6e48SScott Wood {
291d30f6e48SScott Wood 	vcpu->arch.mcsrr0 = srr0;
292d30f6e48SScott Wood 	vcpu->arch.mcsrr1 = srr1;
293d30f6e48SScott Wood }
294d30f6e48SScott Wood 
295324b3e63SAlexander Graf static unsigned long get_guest_epr(struct kvm_vcpu *vcpu)
296324b3e63SAlexander Graf {
297324b3e63SAlexander Graf #ifdef CONFIG_KVM_BOOKE_HV
298324b3e63SAlexander Graf 	return mfspr(SPRN_GEPR);
299324b3e63SAlexander Graf #else
300324b3e63SAlexander Graf 	return vcpu->arch.epr;
301324b3e63SAlexander Graf #endif
302324b3e63SAlexander Graf }
303324b3e63SAlexander Graf 
304d4cf3892SHollis Blanchard /* Deliver the interrupt of the corresponding priority, if possible. */
305d4cf3892SHollis Blanchard static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu,
306d4cf3892SHollis Blanchard                                         unsigned int priority)
307d9fbd03dSHollis Blanchard {
308d4cf3892SHollis Blanchard 	int allowed = 0;
30979300f8cSAlexander Graf 	ulong msr_mask = 0;
3101c810636SAlexander Graf 	bool update_esr = false, update_dear = false, update_epr = false;
3115c6cedf4SAlexander Graf 	ulong crit_raw = vcpu->arch.shared->critical;
3125c6cedf4SAlexander Graf 	ulong crit_r1 = kvmppc_get_gpr(vcpu, 1);
3135c6cedf4SAlexander Graf 	bool crit;
314c5335f17SAlexander Graf 	bool keep_irq = false;
315d30f6e48SScott Wood 	enum int_class int_class;
31695e90b43SMihai Caraman 	ulong new_msr = vcpu->arch.shared->msr;
3175c6cedf4SAlexander Graf 
3185c6cedf4SAlexander Graf 	/* Truncate crit indicators in 32 bit mode */
3195c6cedf4SAlexander Graf 	if (!(vcpu->arch.shared->msr & MSR_SF)) {
3205c6cedf4SAlexander Graf 		crit_raw &= 0xffffffff;
3215c6cedf4SAlexander Graf 		crit_r1 &= 0xffffffff;
3225c6cedf4SAlexander Graf 	}
3235c6cedf4SAlexander Graf 
3245c6cedf4SAlexander Graf 	/* Critical section when crit == r1 */
3255c6cedf4SAlexander Graf 	crit = (crit_raw == crit_r1);
3265c6cedf4SAlexander Graf 	/* ... and we're in supervisor mode */
3275c6cedf4SAlexander Graf 	crit = crit && !(vcpu->arch.shared->msr & MSR_PR);
328d9fbd03dSHollis Blanchard 
329c5335f17SAlexander Graf 	if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) {
330c5335f17SAlexander Graf 		priority = BOOKE_IRQPRIO_EXTERNAL;
331c5335f17SAlexander Graf 		keep_irq = true;
332c5335f17SAlexander Graf 	}
333c5335f17SAlexander Graf 
3345df554adSScott Wood 	if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags)
3351c810636SAlexander Graf 		update_epr = true;
3361c810636SAlexander Graf 
337d4cf3892SHollis Blanchard 	switch (priority) {
338d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_DTLB_MISS:
339daf5e271SLiu Yu 	case BOOKE_IRQPRIO_DATA_STORAGE:
340011da899SAlexander Graf 	case BOOKE_IRQPRIO_ALIGNMENT:
341daf5e271SLiu Yu 		update_dear = true;
342daf5e271SLiu Yu 		/* fall through */
343daf5e271SLiu Yu 	case BOOKE_IRQPRIO_INST_STORAGE:
344daf5e271SLiu Yu 	case BOOKE_IRQPRIO_PROGRAM:
345daf5e271SLiu Yu 		update_esr = true;
346daf5e271SLiu Yu 		/* fall through */
347d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_ITLB_MISS:
348d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_SYSCALL:
349d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_FP_UNAVAIL:
350bb3a8a17SHollis Blanchard 	case BOOKE_IRQPRIO_SPE_UNAVAIL:
351bb3a8a17SHollis Blanchard 	case BOOKE_IRQPRIO_SPE_FP_DATA:
352bb3a8a17SHollis Blanchard 	case BOOKE_IRQPRIO_SPE_FP_ROUND:
353d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_AP_UNAVAIL:
354d4cf3892SHollis Blanchard 		allowed = 1;
35579300f8cSAlexander Graf 		msr_mask = MSR_CE | MSR_ME | MSR_DE;
356d30f6e48SScott Wood 		int_class = INT_CLASS_NONCRIT;
357d9fbd03dSHollis Blanchard 		break;
358f61c94bbSBharat Bhushan 	case BOOKE_IRQPRIO_WATCHDOG:
359d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_CRITICAL:
3604ab96919SAlexander Graf 	case BOOKE_IRQPRIO_DBELL_CRIT:
361666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_CE;
362d30f6e48SScott Wood 		allowed = allowed && !crit;
36379300f8cSAlexander Graf 		msr_mask = MSR_ME;
364d30f6e48SScott Wood 		int_class = INT_CLASS_CRIT;
365d9fbd03dSHollis Blanchard 		break;
366d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_MACHINE_CHECK:
367666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_ME;
368d30f6e48SScott Wood 		allowed = allowed && !crit;
369d30f6e48SScott Wood 		int_class = INT_CLASS_MC;
370d9fbd03dSHollis Blanchard 		break;
371d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_DECREMENTER:
372d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_FIT:
373dfd4d47eSScott Wood 		keep_irq = true;
374dfd4d47eSScott Wood 		/* fall through */
375dfd4d47eSScott Wood 	case BOOKE_IRQPRIO_EXTERNAL:
3764ab96919SAlexander Graf 	case BOOKE_IRQPRIO_DBELL:
377666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_EE;
3785c6cedf4SAlexander Graf 		allowed = allowed && !crit;
37979300f8cSAlexander Graf 		msr_mask = MSR_CE | MSR_ME | MSR_DE;
380d30f6e48SScott Wood 		int_class = INT_CLASS_NONCRIT;
381d9fbd03dSHollis Blanchard 		break;
382d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_DEBUG:
383666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_DE;
384d30f6e48SScott Wood 		allowed = allowed && !crit;
38579300f8cSAlexander Graf 		msr_mask = MSR_ME;
386d30f6e48SScott Wood 		int_class = INT_CLASS_CRIT;
387d9fbd03dSHollis Blanchard 		break;
388d9fbd03dSHollis Blanchard 	}
389d9fbd03dSHollis Blanchard 
390d4cf3892SHollis Blanchard 	if (allowed) {
391d30f6e48SScott Wood 		switch (int_class) {
392d30f6e48SScott Wood 		case INT_CLASS_NONCRIT:
393d30f6e48SScott Wood 			set_guest_srr(vcpu, vcpu->arch.pc,
394d30f6e48SScott Wood 				      vcpu->arch.shared->msr);
395d30f6e48SScott Wood 			break;
396d30f6e48SScott Wood 		case INT_CLASS_CRIT:
397d30f6e48SScott Wood 			set_guest_csrr(vcpu, vcpu->arch.pc,
398d30f6e48SScott Wood 				       vcpu->arch.shared->msr);
399d30f6e48SScott Wood 			break;
400d30f6e48SScott Wood 		case INT_CLASS_DBG:
401d30f6e48SScott Wood 			set_guest_dsrr(vcpu, vcpu->arch.pc,
402d30f6e48SScott Wood 				       vcpu->arch.shared->msr);
403d30f6e48SScott Wood 			break;
404d30f6e48SScott Wood 		case INT_CLASS_MC:
405d30f6e48SScott Wood 			set_guest_mcsrr(vcpu, vcpu->arch.pc,
406d30f6e48SScott Wood 					vcpu->arch.shared->msr);
407d30f6e48SScott Wood 			break;
408d30f6e48SScott Wood 		}
409d30f6e48SScott Wood 
410d4cf3892SHollis Blanchard 		vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority];
411daf5e271SLiu Yu 		if (update_esr == true)
412*dc168549SBharat Bhushan 			kvmppc_set_esr(vcpu, vcpu->arch.queued_esr);
413daf5e271SLiu Yu 		if (update_dear == true)
414a5414d4bSBharat Bhushan 			kvmppc_set_dar(vcpu, vcpu->arch.queued_dear);
4155df554adSScott Wood 		if (update_epr == true) {
4165df554adSScott Wood 			if (vcpu->arch.epr_flags & KVMPPC_EPR_USER)
4171c810636SAlexander Graf 				kvm_make_request(KVM_REQ_EPR_EXIT, vcpu);
418eb1e4f43SScott Wood 			else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) {
419eb1e4f43SScott Wood 				BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC);
420eb1e4f43SScott Wood 				kvmppc_mpic_set_epr(vcpu);
421eb1e4f43SScott Wood 			}
4225df554adSScott Wood 		}
42395e90b43SMihai Caraman 
42495e90b43SMihai Caraman 		new_msr &= msr_mask;
42595e90b43SMihai Caraman #if defined(CONFIG_64BIT)
42695e90b43SMihai Caraman 		if (vcpu->arch.epcr & SPRN_EPCR_ICM)
42795e90b43SMihai Caraman 			new_msr |= MSR_CM;
42895e90b43SMihai Caraman #endif
42995e90b43SMihai Caraman 		kvmppc_set_msr(vcpu, new_msr);
430d4cf3892SHollis Blanchard 
431c5335f17SAlexander Graf 		if (!keep_irq)
432d4cf3892SHollis Blanchard 			clear_bit(priority, &vcpu->arch.pending_exceptions);
433d4cf3892SHollis Blanchard 	}
434d4cf3892SHollis Blanchard 
435d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV
436d30f6e48SScott Wood 	/*
437d30f6e48SScott Wood 	 * If an interrupt is pending but masked, raise a guest doorbell
438d30f6e48SScott Wood 	 * so that we are notified when the guest enables the relevant
439d30f6e48SScott Wood 	 * MSR bit.
440d30f6e48SScott Wood 	 */
441d30f6e48SScott Wood 	if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE)
442d30f6e48SScott Wood 		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT);
443d30f6e48SScott Wood 	if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE)
444d30f6e48SScott Wood 		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT);
445d30f6e48SScott Wood 	if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK)
446d30f6e48SScott Wood 		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC);
447d30f6e48SScott Wood #endif
448d30f6e48SScott Wood 
449d4cf3892SHollis Blanchard 	return allowed;
450d9fbd03dSHollis Blanchard }
451d9fbd03dSHollis Blanchard 
452f61c94bbSBharat Bhushan /*
453f61c94bbSBharat Bhushan  * Return the number of jiffies until the next timeout.  If the timeout is
454f61c94bbSBharat Bhushan  * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA
455f61c94bbSBharat Bhushan  * because the larger value can break the timer APIs.
456f61c94bbSBharat Bhushan  */
457f61c94bbSBharat Bhushan static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu)
458f61c94bbSBharat Bhushan {
459f61c94bbSBharat Bhushan 	u64 tb, wdt_tb, wdt_ticks = 0;
460f61c94bbSBharat Bhushan 	u64 nr_jiffies = 0;
461f61c94bbSBharat Bhushan 	u32 period = TCR_GET_WP(vcpu->arch.tcr);
462f61c94bbSBharat Bhushan 
463f61c94bbSBharat Bhushan 	wdt_tb = 1ULL << (63 - period);
464f61c94bbSBharat Bhushan 	tb = get_tb();
465f61c94bbSBharat Bhushan 	/*
466f61c94bbSBharat Bhushan 	 * The watchdog timeout will hapeen when TB bit corresponding
467f61c94bbSBharat Bhushan 	 * to watchdog will toggle from 0 to 1.
468f61c94bbSBharat Bhushan 	 */
469f61c94bbSBharat Bhushan 	if (tb & wdt_tb)
470f61c94bbSBharat Bhushan 		wdt_ticks = wdt_tb;
471f61c94bbSBharat Bhushan 
472f61c94bbSBharat Bhushan 	wdt_ticks += wdt_tb - (tb & (wdt_tb - 1));
473f61c94bbSBharat Bhushan 
474f61c94bbSBharat Bhushan 	/* Convert timebase ticks to jiffies */
475f61c94bbSBharat Bhushan 	nr_jiffies = wdt_ticks;
476f61c94bbSBharat Bhushan 
477f61c94bbSBharat Bhushan 	if (do_div(nr_jiffies, tb_ticks_per_jiffy))
478f61c94bbSBharat Bhushan 		nr_jiffies++;
479f61c94bbSBharat Bhushan 
480f61c94bbSBharat Bhushan 	return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA);
481f61c94bbSBharat Bhushan }
482f61c94bbSBharat Bhushan 
483f61c94bbSBharat Bhushan static void arm_next_watchdog(struct kvm_vcpu *vcpu)
484f61c94bbSBharat Bhushan {
485f61c94bbSBharat Bhushan 	unsigned long nr_jiffies;
486f61c94bbSBharat Bhushan 	unsigned long flags;
487f61c94bbSBharat Bhushan 
488f61c94bbSBharat Bhushan 	/*
489f61c94bbSBharat Bhushan 	 * If TSR_ENW and TSR_WIS are not set then no need to exit to
490f61c94bbSBharat Bhushan 	 * userspace, so clear the KVM_REQ_WATCHDOG request.
491f61c94bbSBharat Bhushan 	 */
492f61c94bbSBharat Bhushan 	if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS))
493f61c94bbSBharat Bhushan 		clear_bit(KVM_REQ_WATCHDOG, &vcpu->requests);
494f61c94bbSBharat Bhushan 
495f61c94bbSBharat Bhushan 	spin_lock_irqsave(&vcpu->arch.wdt_lock, flags);
496f61c94bbSBharat Bhushan 	nr_jiffies = watchdog_next_timeout(vcpu);
497f61c94bbSBharat Bhushan 	/*
498f61c94bbSBharat Bhushan 	 * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA
499f61c94bbSBharat Bhushan 	 * then do not run the watchdog timer as this can break timer APIs.
500f61c94bbSBharat Bhushan 	 */
501f61c94bbSBharat Bhushan 	if (nr_jiffies < NEXT_TIMER_MAX_DELTA)
502f61c94bbSBharat Bhushan 		mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies);
503f61c94bbSBharat Bhushan 	else
504f61c94bbSBharat Bhushan 		del_timer(&vcpu->arch.wdt_timer);
505f61c94bbSBharat Bhushan 	spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags);
506f61c94bbSBharat Bhushan }
507f61c94bbSBharat Bhushan 
508f61c94bbSBharat Bhushan void kvmppc_watchdog_func(unsigned long data)
509f61c94bbSBharat Bhushan {
510f61c94bbSBharat Bhushan 	struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data;
511f61c94bbSBharat Bhushan 	u32 tsr, new_tsr;
512f61c94bbSBharat Bhushan 	int final;
513f61c94bbSBharat Bhushan 
514f61c94bbSBharat Bhushan 	do {
515f61c94bbSBharat Bhushan 		new_tsr = tsr = vcpu->arch.tsr;
516f61c94bbSBharat Bhushan 		final = 0;
517f61c94bbSBharat Bhushan 
518f61c94bbSBharat Bhushan 		/* Time out event */
519f61c94bbSBharat Bhushan 		if (tsr & TSR_ENW) {
520f61c94bbSBharat Bhushan 			if (tsr & TSR_WIS)
521f61c94bbSBharat Bhushan 				final = 1;
522f61c94bbSBharat Bhushan 			else
523f61c94bbSBharat Bhushan 				new_tsr = tsr | TSR_WIS;
524f61c94bbSBharat Bhushan 		} else {
525f61c94bbSBharat Bhushan 			new_tsr = tsr | TSR_ENW;
526f61c94bbSBharat Bhushan 		}
527f61c94bbSBharat Bhushan 	} while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr);
528f61c94bbSBharat Bhushan 
529f61c94bbSBharat Bhushan 	if (new_tsr & TSR_WIS) {
530f61c94bbSBharat Bhushan 		smp_wmb();
531f61c94bbSBharat Bhushan 		kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
532f61c94bbSBharat Bhushan 		kvm_vcpu_kick(vcpu);
533f61c94bbSBharat Bhushan 	}
534f61c94bbSBharat Bhushan 
535f61c94bbSBharat Bhushan 	/*
536f61c94bbSBharat Bhushan 	 * If this is final watchdog expiry and some action is required
537f61c94bbSBharat Bhushan 	 * then exit to userspace.
538f61c94bbSBharat Bhushan 	 */
539f61c94bbSBharat Bhushan 	if (final && (vcpu->arch.tcr & TCR_WRC_MASK) &&
540f61c94bbSBharat Bhushan 	    vcpu->arch.watchdog_enabled) {
541f61c94bbSBharat Bhushan 		smp_wmb();
542f61c94bbSBharat Bhushan 		kvm_make_request(KVM_REQ_WATCHDOG, vcpu);
543f61c94bbSBharat Bhushan 		kvm_vcpu_kick(vcpu);
544f61c94bbSBharat Bhushan 	}
545f61c94bbSBharat Bhushan 
546f61c94bbSBharat Bhushan 	/*
547f61c94bbSBharat Bhushan 	 * Stop running the watchdog timer after final expiration to
548f61c94bbSBharat Bhushan 	 * prevent the host from being flooded with timers if the
549f61c94bbSBharat Bhushan 	 * guest sets a short period.
550f61c94bbSBharat Bhushan 	 * Timers will resume when TSR/TCR is updated next time.
551f61c94bbSBharat Bhushan 	 */
552f61c94bbSBharat Bhushan 	if (!final)
553f61c94bbSBharat Bhushan 		arm_next_watchdog(vcpu);
554f61c94bbSBharat Bhushan }
555f61c94bbSBharat Bhushan 
556dfd4d47eSScott Wood static void update_timer_ints(struct kvm_vcpu *vcpu)
557dfd4d47eSScott Wood {
558dfd4d47eSScott Wood 	if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS))
559dfd4d47eSScott Wood 		kvmppc_core_queue_dec(vcpu);
560dfd4d47eSScott Wood 	else
561dfd4d47eSScott Wood 		kvmppc_core_dequeue_dec(vcpu);
562f61c94bbSBharat Bhushan 
563f61c94bbSBharat Bhushan 	if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS))
564f61c94bbSBharat Bhushan 		kvmppc_core_queue_watchdog(vcpu);
565f61c94bbSBharat Bhushan 	else
566f61c94bbSBharat Bhushan 		kvmppc_core_dequeue_watchdog(vcpu);
567dfd4d47eSScott Wood }
568dfd4d47eSScott Wood 
569c59a6a3eSScott Wood static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu)
570d9fbd03dSHollis Blanchard {
571d9fbd03dSHollis Blanchard 	unsigned long *pending = &vcpu->arch.pending_exceptions;
572d9fbd03dSHollis Blanchard 	unsigned int priority;
573d9fbd03dSHollis Blanchard 
5749ab80843SHollis Blanchard 	priority = __ffs(*pending);
5758b3a00fcSAlexander Graf 	while (priority < BOOKE_IRQPRIO_MAX) {
576d4cf3892SHollis Blanchard 		if (kvmppc_booke_irqprio_deliver(vcpu, priority))
577d9fbd03dSHollis Blanchard 			break;
578d9fbd03dSHollis Blanchard 
579d9fbd03dSHollis Blanchard 		priority = find_next_bit(pending,
580d9fbd03dSHollis Blanchard 		                         BITS_PER_BYTE * sizeof(*pending),
581d9fbd03dSHollis Blanchard 		                         priority + 1);
582d9fbd03dSHollis Blanchard 	}
58390bba358SAlexander Graf 
58490bba358SAlexander Graf 	/* Tell the guest about our interrupt status */
58529ac26efSScott Wood 	vcpu->arch.shared->int_pending = !!*pending;
586d9fbd03dSHollis Blanchard }
587d9fbd03dSHollis Blanchard 
588c59a6a3eSScott Wood /* Check pending exceptions and deliver one, if possible. */
589a8e4ef84SAlexander Graf int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu)
590c59a6a3eSScott Wood {
591a8e4ef84SAlexander Graf 	int r = 0;
592c59a6a3eSScott Wood 	WARN_ON_ONCE(!irqs_disabled());
593c59a6a3eSScott Wood 
594c59a6a3eSScott Wood 	kvmppc_core_check_exceptions(vcpu);
595c59a6a3eSScott Wood 
596b8c649a9SAlexander Graf 	if (vcpu->requests) {
597b8c649a9SAlexander Graf 		/* Exception delivery raised request; start over */
598b8c649a9SAlexander Graf 		return 1;
599b8c649a9SAlexander Graf 	}
600b8c649a9SAlexander Graf 
601c59a6a3eSScott Wood 	if (vcpu->arch.shared->msr & MSR_WE) {
602c59a6a3eSScott Wood 		local_irq_enable();
603c59a6a3eSScott Wood 		kvm_vcpu_block(vcpu);
604966cd0f3SAlexander Graf 		clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
6056c85f52bSScott Wood 		hard_irq_disable();
606c59a6a3eSScott Wood 
607c59a6a3eSScott Wood 		kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS);
608a8e4ef84SAlexander Graf 		r = 1;
609c59a6a3eSScott Wood 	};
610a8e4ef84SAlexander Graf 
611a8e4ef84SAlexander Graf 	return r;
612a8e4ef84SAlexander Graf }
613a8e4ef84SAlexander Graf 
6147c973a2eSAlexander Graf int kvmppc_core_check_requests(struct kvm_vcpu *vcpu)
6154ffc6356SAlexander Graf {
6167c973a2eSAlexander Graf 	int r = 1; /* Indicate we want to get back into the guest */
6177c973a2eSAlexander Graf 
6184ffc6356SAlexander Graf 	if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu))
6194ffc6356SAlexander Graf 		update_timer_ints(vcpu);
620862d31f7SAlexander Graf #if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC)
621862d31f7SAlexander Graf 	if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
622862d31f7SAlexander Graf 		kvmppc_core_flush_tlb(vcpu);
623862d31f7SAlexander Graf #endif
6247c973a2eSAlexander Graf 
625f61c94bbSBharat Bhushan 	if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) {
626f61c94bbSBharat Bhushan 		vcpu->run->exit_reason = KVM_EXIT_WATCHDOG;
627f61c94bbSBharat Bhushan 		r = 0;
628f61c94bbSBharat Bhushan 	}
629f61c94bbSBharat Bhushan 
6301c810636SAlexander Graf 	if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) {
6311c810636SAlexander Graf 		vcpu->run->epr.epr = 0;
6321c810636SAlexander Graf 		vcpu->arch.epr_needed = true;
6331c810636SAlexander Graf 		vcpu->run->exit_reason = KVM_EXIT_EPR;
6341c810636SAlexander Graf 		r = 0;
6351c810636SAlexander Graf 	}
6361c810636SAlexander Graf 
6377c973a2eSAlexander Graf 	return r;
6384ffc6356SAlexander Graf }
6394ffc6356SAlexander Graf 
640df6909e5SPaul Mackerras int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
641df6909e5SPaul Mackerras {
6427ee78855SAlexander Graf 	int ret, s;
643f5f97210SScott Wood 	struct debug_reg debug;
644df6909e5SPaul Mackerras 
645af8f38b3SAlexander Graf 	if (!vcpu->arch.sane) {
646af8f38b3SAlexander Graf 		kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
647af8f38b3SAlexander Graf 		return -EINVAL;
648af8f38b3SAlexander Graf 	}
649af8f38b3SAlexander Graf 
6507ee78855SAlexander Graf 	s = kvmppc_prepare_to_enter(vcpu);
6517ee78855SAlexander Graf 	if (s <= 0) {
6527ee78855SAlexander Graf 		ret = s;
6531d1ef222SScott Wood 		goto out;
6541d1ef222SScott Wood 	}
6556c85f52bSScott Wood 	/* interrupts now hard-disabled */
6561d1ef222SScott Wood 
6578fae845fSScott Wood #ifdef CONFIG_PPC_FPU
6588fae845fSScott Wood 	/* Save userspace FPU state in stack */
6598fae845fSScott Wood 	enable_kernel_fp();
6608fae845fSScott Wood 
6618fae845fSScott Wood 	/*
6628fae845fSScott Wood 	 * Since we can't trap on MSR_FP in GS-mode, we consider the guest
6638fae845fSScott Wood 	 * as always using the FPU.  Kernel usage of FP (via
6648fae845fSScott Wood 	 * enable_kernel_fp()) in this thread must not occur while
6658fae845fSScott Wood 	 * vcpu->fpu_active is set.
6668fae845fSScott Wood 	 */
6678fae845fSScott Wood 	vcpu->fpu_active = 1;
6688fae845fSScott Wood 
6698fae845fSScott Wood 	kvmppc_load_guest_fp(vcpu);
6708fae845fSScott Wood #endif
6718fae845fSScott Wood 
672ce11e48bSBharat Bhushan 	/* Switch to guest debug context */
673f5f97210SScott Wood 	debug = vcpu->arch.shadow_dbg_reg;
674f5f97210SScott Wood 	switch_booke_debug_regs(&debug);
675f5f97210SScott Wood 	debug = current->thread.debug;
676ce11e48bSBharat Bhushan 	current->thread.debug = vcpu->arch.shadow_dbg_reg;
677ce11e48bSBharat Bhushan 
67808c9a188SBharat Bhushan 	vcpu->arch.pgdir = current->mm->pgd;
6795f1c248fSScott Wood 	kvmppc_fix_ee_before_entry();
680f8941fbeSScott Wood 
681df6909e5SPaul Mackerras 	ret = __kvmppc_vcpu_run(kvm_run, vcpu);
6828fae845fSScott Wood 
68324afa37bSAlexander Graf 	/* No need for kvm_guest_exit. It's done in handle_exit.
68424afa37bSAlexander Graf 	   We also get here with interrupts enabled. */
68524afa37bSAlexander Graf 
686ce11e48bSBharat Bhushan 	/* Switch back to user space debug context */
687f5f97210SScott Wood 	switch_booke_debug_regs(&debug);
688f5f97210SScott Wood 	current->thread.debug = debug;
689ce11e48bSBharat Bhushan 
6908fae845fSScott Wood #ifdef CONFIG_PPC_FPU
6918fae845fSScott Wood 	kvmppc_save_guest_fp(vcpu);
6928fae845fSScott Wood 
6938fae845fSScott Wood 	vcpu->fpu_active = 0;
6948fae845fSScott Wood #endif
6958fae845fSScott Wood 
6961d1ef222SScott Wood out:
697d69c6436SAlexander Graf 	vcpu->mode = OUTSIDE_GUEST_MODE;
698df6909e5SPaul Mackerras 	return ret;
699df6909e5SPaul Mackerras }
700df6909e5SPaul Mackerras 
701d30f6e48SScott Wood static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu)
702d9fbd03dSHollis Blanchard {
703d9fbd03dSHollis Blanchard 	enum emulation_result er;
704d9fbd03dSHollis Blanchard 
705d9fbd03dSHollis Blanchard 	er = kvmppc_emulate_instruction(run, vcpu);
706d9fbd03dSHollis Blanchard 	switch (er) {
707d9fbd03dSHollis Blanchard 	case EMULATE_DONE:
70873e75b41SHollis Blanchard 		/* don't overwrite subtypes, just account kvm_stats */
7097b701591SHollis Blanchard 		kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS);
710d9fbd03dSHollis Blanchard 		/* Future optimization: only reload non-volatiles if
711d9fbd03dSHollis Blanchard 		 * they were actually modified by emulation. */
712d30f6e48SScott Wood 		return RESUME_GUEST_NV;
713d30f6e48SScott Wood 
714d9fbd03dSHollis Blanchard 	case EMULATE_DO_DCR:
715d9fbd03dSHollis Blanchard 		run->exit_reason = KVM_EXIT_DCR;
716d30f6e48SScott Wood 		return RESUME_HOST;
717d30f6e48SScott Wood 
718d9fbd03dSHollis Blanchard 	case EMULATE_FAIL:
7195cf8ca22SHollis Blanchard 		printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n",
720d9fbd03dSHollis Blanchard 		       __func__, vcpu->arch.pc, vcpu->arch.last_inst);
721d9fbd03dSHollis Blanchard 		/* For debugging, encode the failing instruction and
722d9fbd03dSHollis Blanchard 		 * report it to userspace. */
723d9fbd03dSHollis Blanchard 		run->hw.hardware_exit_reason = ~0ULL << 32;
724d9fbd03dSHollis Blanchard 		run->hw.hardware_exit_reason |= vcpu->arch.last_inst;
725d1ff5499SAlexander Graf 		kvmppc_core_queue_program(vcpu, ESR_PIL);
726d30f6e48SScott Wood 		return RESUME_HOST;
727d30f6e48SScott Wood 
7289b4f5308SBharat Bhushan 	case EMULATE_EXIT_USER:
7299b4f5308SBharat Bhushan 		return RESUME_HOST;
7309b4f5308SBharat Bhushan 
731d9fbd03dSHollis Blanchard 	default:
732d9fbd03dSHollis Blanchard 		BUG();
733d9fbd03dSHollis Blanchard 	}
734d30f6e48SScott Wood }
735d30f6e48SScott Wood 
736ce11e48bSBharat Bhushan static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu)
737ce11e48bSBharat Bhushan {
738ce11e48bSBharat Bhushan 	struct debug_reg *dbg_reg = &(vcpu->arch.shadow_dbg_reg);
739ce11e48bSBharat Bhushan 	u32 dbsr = vcpu->arch.dbsr;
740ce11e48bSBharat Bhushan 
741ce11e48bSBharat Bhushan 	run->debug.arch.status = 0;
742ce11e48bSBharat Bhushan 	run->debug.arch.address = vcpu->arch.pc;
743ce11e48bSBharat Bhushan 
744ce11e48bSBharat Bhushan 	if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) {
745ce11e48bSBharat Bhushan 		run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT;
746ce11e48bSBharat Bhushan 	} else {
747ce11e48bSBharat Bhushan 		if (dbsr & (DBSR_DAC1W | DBSR_DAC2W))
748ce11e48bSBharat Bhushan 			run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE;
749ce11e48bSBharat Bhushan 		else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R))
750ce11e48bSBharat Bhushan 			run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ;
751ce11e48bSBharat Bhushan 		if (dbsr & (DBSR_DAC1R | DBSR_DAC1W))
752ce11e48bSBharat Bhushan 			run->debug.arch.address = dbg_reg->dac1;
753ce11e48bSBharat Bhushan 		else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W))
754ce11e48bSBharat Bhushan 			run->debug.arch.address = dbg_reg->dac2;
755ce11e48bSBharat Bhushan 	}
756ce11e48bSBharat Bhushan 
757ce11e48bSBharat Bhushan 	return RESUME_HOST;
758ce11e48bSBharat Bhushan }
759ce11e48bSBharat Bhushan 
7604e642ccbSAlexander Graf static void kvmppc_fill_pt_regs(struct pt_regs *regs)
7614e642ccbSAlexander Graf {
7624e642ccbSAlexander Graf 	ulong r1, ip, msr, lr;
7634e642ccbSAlexander Graf 
7644e642ccbSAlexander Graf 	asm("mr %0, 1" : "=r"(r1));
7654e642ccbSAlexander Graf 	asm("mflr %0" : "=r"(lr));
7664e642ccbSAlexander Graf 	asm("mfmsr %0" : "=r"(msr));
7674e642ccbSAlexander Graf 	asm("bl 1f; 1: mflr %0" : "=r"(ip));
7684e642ccbSAlexander Graf 
7694e642ccbSAlexander Graf 	memset(regs, 0, sizeof(*regs));
7704e642ccbSAlexander Graf 	regs->gpr[1] = r1;
7714e642ccbSAlexander Graf 	regs->nip = ip;
7724e642ccbSAlexander Graf 	regs->msr = msr;
7734e642ccbSAlexander Graf 	regs->link = lr;
7744e642ccbSAlexander Graf }
7754e642ccbSAlexander Graf 
7766328e593SBharat Bhushan /*
7776328e593SBharat Bhushan  * For interrupts needed to be handled by host interrupt handlers,
7786328e593SBharat Bhushan  * corresponding host handler are called from here in similar way
7796328e593SBharat Bhushan  * (but not exact) as they are called from low level handler
7806328e593SBharat Bhushan  * (such as from arch/powerpc/kernel/head_fsl_booke.S).
7816328e593SBharat Bhushan  */
7824e642ccbSAlexander Graf static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu,
7834e642ccbSAlexander Graf 				     unsigned int exit_nr)
7844e642ccbSAlexander Graf {
7854e642ccbSAlexander Graf 	struct pt_regs regs;
7864e642ccbSAlexander Graf 
7874e642ccbSAlexander Graf 	switch (exit_nr) {
7884e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_EXTERNAL:
7894e642ccbSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
7904e642ccbSAlexander Graf 		do_IRQ(&regs);
7914e642ccbSAlexander Graf 		break;
7924e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_DECREMENTER:
7934e642ccbSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
7944e642ccbSAlexander Graf 		timer_interrupt(&regs);
7954e642ccbSAlexander Graf 		break;
7965f17ce8bSTiejun Chen #if defined(CONFIG_PPC_DOORBELL)
7974e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_DOORBELL:
7984e642ccbSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
7994e642ccbSAlexander Graf 		doorbell_exception(&regs);
8004e642ccbSAlexander Graf 		break;
8014e642ccbSAlexander Graf #endif
8024e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_MACHINE_CHECK:
8034e642ccbSAlexander Graf 		/* FIXME */
8044e642ccbSAlexander Graf 		break;
8057cc1e8eeSAlexander Graf 	case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
8067cc1e8eeSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
8077cc1e8eeSAlexander Graf 		performance_monitor_exception(&regs);
8087cc1e8eeSAlexander Graf 		break;
8096328e593SBharat Bhushan 	case BOOKE_INTERRUPT_WATCHDOG:
8106328e593SBharat Bhushan 		kvmppc_fill_pt_regs(&regs);
8116328e593SBharat Bhushan #ifdef CONFIG_BOOKE_WDT
8126328e593SBharat Bhushan 		WatchdogException(&regs);
8136328e593SBharat Bhushan #else
8146328e593SBharat Bhushan 		unknown_exception(&regs);
8156328e593SBharat Bhushan #endif
8166328e593SBharat Bhushan 		break;
8176328e593SBharat Bhushan 	case BOOKE_INTERRUPT_CRITICAL:
8186328e593SBharat Bhushan 		unknown_exception(&regs);
8196328e593SBharat Bhushan 		break;
820ce11e48bSBharat Bhushan 	case BOOKE_INTERRUPT_DEBUG:
821ce11e48bSBharat Bhushan 		/* Save DBSR before preemption is enabled */
822ce11e48bSBharat Bhushan 		vcpu->arch.dbsr = mfspr(SPRN_DBSR);
823ce11e48bSBharat Bhushan 		kvmppc_clear_dbsr();
824ce11e48bSBharat Bhushan 		break;
8254e642ccbSAlexander Graf 	}
8264e642ccbSAlexander Graf }
8274e642ccbSAlexander Graf 
828d30f6e48SScott Wood /**
829d30f6e48SScott Wood  * kvmppc_handle_exit
830d30f6e48SScott Wood  *
831d30f6e48SScott Wood  * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV)
832d30f6e48SScott Wood  */
833d30f6e48SScott Wood int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu,
834d30f6e48SScott Wood                        unsigned int exit_nr)
835d30f6e48SScott Wood {
836d30f6e48SScott Wood 	int r = RESUME_HOST;
8377ee78855SAlexander Graf 	int s;
838f1e89028SScott Wood 	int idx;
839d30f6e48SScott Wood 
840d30f6e48SScott Wood 	/* update before a new last_exit_type is rewritten */
841d30f6e48SScott Wood 	kvmppc_update_timing_stats(vcpu);
842d30f6e48SScott Wood 
8434e642ccbSAlexander Graf 	/* restart interrupts if they were meant for the host */
8444e642ccbSAlexander Graf 	kvmppc_restart_interrupt(vcpu, exit_nr);
845d30f6e48SScott Wood 
846d30f6e48SScott Wood 	local_irq_enable();
847d30f6e48SScott Wood 
84897c95059SAlexander Graf 	trace_kvm_exit(exit_nr, vcpu);
849706fb730SAlexander Graf 	kvm_guest_exit();
85097c95059SAlexander Graf 
851d30f6e48SScott Wood 	run->exit_reason = KVM_EXIT_UNKNOWN;
852d30f6e48SScott Wood 	run->ready_for_interrupt_injection = 1;
853d30f6e48SScott Wood 
854d30f6e48SScott Wood 	switch (exit_nr) {
855d30f6e48SScott Wood 	case BOOKE_INTERRUPT_MACHINE_CHECK:
856c35c9d84SAlexander Graf 		printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR));
857c35c9d84SAlexander Graf 		kvmppc_dump_vcpu(vcpu);
858c35c9d84SAlexander Graf 		/* For debugging, send invalid exit reason to user space */
859c35c9d84SAlexander Graf 		run->hw.hardware_exit_reason = ~1ULL << 32;
860c35c9d84SAlexander Graf 		run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR);
861c35c9d84SAlexander Graf 		r = RESUME_HOST;
862d30f6e48SScott Wood 		break;
863d30f6e48SScott Wood 
864d30f6e48SScott Wood 	case BOOKE_INTERRUPT_EXTERNAL:
865d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, EXT_INTR_EXITS);
866d30f6e48SScott Wood 		r = RESUME_GUEST;
867d30f6e48SScott Wood 		break;
868d30f6e48SScott Wood 
869d30f6e48SScott Wood 	case BOOKE_INTERRUPT_DECREMENTER:
870d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, DEC_EXITS);
871d30f6e48SScott Wood 		r = RESUME_GUEST;
872d30f6e48SScott Wood 		break;
873d30f6e48SScott Wood 
8746328e593SBharat Bhushan 	case BOOKE_INTERRUPT_WATCHDOG:
8756328e593SBharat Bhushan 		r = RESUME_GUEST;
8766328e593SBharat Bhushan 		break;
8776328e593SBharat Bhushan 
878d30f6e48SScott Wood 	case BOOKE_INTERRUPT_DOORBELL:
879d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, DBELL_EXITS);
880d30f6e48SScott Wood 		r = RESUME_GUEST;
881d30f6e48SScott Wood 		break;
882d30f6e48SScott Wood 
883d30f6e48SScott Wood 	case BOOKE_INTERRUPT_GUEST_DBELL_CRIT:
884d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, GDBELL_EXITS);
885d30f6e48SScott Wood 
886d30f6e48SScott Wood 		/*
887d30f6e48SScott Wood 		 * We are here because there is a pending guest interrupt
888d30f6e48SScott Wood 		 * which could not be delivered as MSR_CE or MSR_ME was not
889d30f6e48SScott Wood 		 * set.  Once we break from here we will retry delivery.
890d30f6e48SScott Wood 		 */
891d30f6e48SScott Wood 		r = RESUME_GUEST;
892d30f6e48SScott Wood 		break;
893d30f6e48SScott Wood 
894d30f6e48SScott Wood 	case BOOKE_INTERRUPT_GUEST_DBELL:
895d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, GDBELL_EXITS);
896d30f6e48SScott Wood 
897d30f6e48SScott Wood 		/*
898d30f6e48SScott Wood 		 * We are here because there is a pending guest interrupt
899d30f6e48SScott Wood 		 * which could not be delivered as MSR_EE was not set.  Once
900d30f6e48SScott Wood 		 * we break from here we will retry delivery.
901d30f6e48SScott Wood 		 */
902d30f6e48SScott Wood 		r = RESUME_GUEST;
903d30f6e48SScott Wood 		break;
904d30f6e48SScott Wood 
90595f2e921SAlexander Graf 	case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
90695f2e921SAlexander Graf 		r = RESUME_GUEST;
90795f2e921SAlexander Graf 		break;
90895f2e921SAlexander Graf 
909d30f6e48SScott Wood 	case BOOKE_INTERRUPT_HV_PRIV:
910d30f6e48SScott Wood 		r = emulation_exit(run, vcpu);
911d30f6e48SScott Wood 		break;
912d30f6e48SScott Wood 
913d30f6e48SScott Wood 	case BOOKE_INTERRUPT_PROGRAM:
914d30f6e48SScott Wood 		if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) {
9150268597cSAlexander Graf 			/*
9160268597cSAlexander Graf 			 * Program traps generated by user-level software must
9170268597cSAlexander Graf 			 * be handled by the guest kernel.
9180268597cSAlexander Graf 			 *
9190268597cSAlexander Graf 			 * In GS mode, hypervisor privileged instructions trap
9200268597cSAlexander Graf 			 * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are
9210268597cSAlexander Graf 			 * actual program interrupts, handled by the guest.
9220268597cSAlexander Graf 			 */
923d30f6e48SScott Wood 			kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr);
924d30f6e48SScott Wood 			r = RESUME_GUEST;
925d30f6e48SScott Wood 			kvmppc_account_exit(vcpu, USR_PR_INST);
926d30f6e48SScott Wood 			break;
927d30f6e48SScott Wood 		}
928d30f6e48SScott Wood 
929d30f6e48SScott Wood 		r = emulation_exit(run, vcpu);
930d9fbd03dSHollis Blanchard 		break;
931d9fbd03dSHollis Blanchard 
932d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_FP_UNAVAIL:
933d4cf3892SHollis Blanchard 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL);
9347b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, FP_UNAVAIL);
935d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
936d9fbd03dSHollis Blanchard 		break;
937d9fbd03dSHollis Blanchard 
9384cd35f67SScott Wood #ifdef CONFIG_SPE
9394cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_UNAVAIL: {
9404cd35f67SScott Wood 		if (vcpu->arch.shared->msr & MSR_SPE)
9414cd35f67SScott Wood 			kvmppc_vcpu_enable_spe(vcpu);
9424cd35f67SScott Wood 		else
9434cd35f67SScott Wood 			kvmppc_booke_queue_irqprio(vcpu,
9444cd35f67SScott Wood 						   BOOKE_IRQPRIO_SPE_UNAVAIL);
945bb3a8a17SHollis Blanchard 		r = RESUME_GUEST;
946bb3a8a17SHollis Blanchard 		break;
9474cd35f67SScott Wood 	}
948bb3a8a17SHollis Blanchard 
949bb3a8a17SHollis Blanchard 	case BOOKE_INTERRUPT_SPE_FP_DATA:
950bb3a8a17SHollis Blanchard 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA);
951bb3a8a17SHollis Blanchard 		r = RESUME_GUEST;
952bb3a8a17SHollis Blanchard 		break;
953bb3a8a17SHollis Blanchard 
954bb3a8a17SHollis Blanchard 	case BOOKE_INTERRUPT_SPE_FP_ROUND:
955bb3a8a17SHollis Blanchard 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND);
956bb3a8a17SHollis Blanchard 		r = RESUME_GUEST;
957bb3a8a17SHollis Blanchard 		break;
9584cd35f67SScott Wood #else
9594cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_UNAVAIL:
9604cd35f67SScott Wood 		/*
9614cd35f67SScott Wood 		 * Guest wants SPE, but host kernel doesn't support it.  Send
9624cd35f67SScott Wood 		 * an "unimplemented operation" program check to the guest.
9634cd35f67SScott Wood 		 */
9644cd35f67SScott Wood 		kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV);
9654cd35f67SScott Wood 		r = RESUME_GUEST;
9664cd35f67SScott Wood 		break;
9674cd35f67SScott Wood 
9684cd35f67SScott Wood 	/*
9694cd35f67SScott Wood 	 * These really should never happen without CONFIG_SPE,
9704cd35f67SScott Wood 	 * as we should never enable the real MSR[SPE] in the guest.
9714cd35f67SScott Wood 	 */
9724cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_FP_DATA:
9734cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_FP_ROUND:
9744cd35f67SScott Wood 		printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n",
9754cd35f67SScott Wood 		       __func__, exit_nr, vcpu->arch.pc);
9764cd35f67SScott Wood 		run->hw.hardware_exit_reason = exit_nr;
9774cd35f67SScott Wood 		r = RESUME_HOST;
9784cd35f67SScott Wood 		break;
9794cd35f67SScott Wood #endif
980bb3a8a17SHollis Blanchard 
981d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_DATA_STORAGE:
982daf5e271SLiu Yu 		kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear,
983daf5e271SLiu Yu 		                               vcpu->arch.fault_esr);
9847b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, DSI_EXITS);
985d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
986d9fbd03dSHollis Blanchard 		break;
987d9fbd03dSHollis Blanchard 
988d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_INST_STORAGE:
989daf5e271SLiu Yu 		kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr);
9907b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, ISI_EXITS);
991d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
992d9fbd03dSHollis Blanchard 		break;
993d9fbd03dSHollis Blanchard 
994011da899SAlexander Graf 	case BOOKE_INTERRUPT_ALIGNMENT:
995011da899SAlexander Graf 		kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear,
996011da899SAlexander Graf 		                            vcpu->arch.fault_esr);
997011da899SAlexander Graf 		r = RESUME_GUEST;
998011da899SAlexander Graf 		break;
999011da899SAlexander Graf 
1000d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV
1001d30f6e48SScott Wood 	case BOOKE_INTERRUPT_HV_SYSCALL:
1002d30f6e48SScott Wood 		if (!(vcpu->arch.shared->msr & MSR_PR)) {
1003d30f6e48SScott Wood 			kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
1004d30f6e48SScott Wood 		} else {
1005d30f6e48SScott Wood 			/*
1006d30f6e48SScott Wood 			 * hcall from guest userspace -- send privileged
1007d30f6e48SScott Wood 			 * instruction program check.
1008d30f6e48SScott Wood 			 */
1009d30f6e48SScott Wood 			kvmppc_core_queue_program(vcpu, ESR_PPR);
1010d30f6e48SScott Wood 		}
1011d30f6e48SScott Wood 
1012d30f6e48SScott Wood 		r = RESUME_GUEST;
1013d30f6e48SScott Wood 		break;
1014d30f6e48SScott Wood #else
1015d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_SYSCALL:
10162a342ed5SAlexander Graf 		if (!(vcpu->arch.shared->msr & MSR_PR) &&
10172a342ed5SAlexander Graf 		    (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) {
10182a342ed5SAlexander Graf 			/* KVM PV hypercalls */
10192a342ed5SAlexander Graf 			kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
10202a342ed5SAlexander Graf 			r = RESUME_GUEST;
10212a342ed5SAlexander Graf 		} else {
10222a342ed5SAlexander Graf 			/* Guest syscalls */
1023d4cf3892SHollis Blanchard 			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL);
10242a342ed5SAlexander Graf 		}
10257b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, SYSCALL_EXITS);
1026d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
1027d9fbd03dSHollis Blanchard 		break;
1028d30f6e48SScott Wood #endif
1029d9fbd03dSHollis Blanchard 
1030d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_DTLB_MISS: {
1031d9fbd03dSHollis Blanchard 		unsigned long eaddr = vcpu->arch.fault_dear;
10327924bd41SHollis Blanchard 		int gtlb_index;
1033475e7cddSHollis Blanchard 		gpa_t gpaddr;
1034d9fbd03dSHollis Blanchard 		gfn_t gfn;
1035d9fbd03dSHollis Blanchard 
1036bf7ca4bdSAlexander Graf #ifdef CONFIG_KVM_E500V2
1037a4cd8b23SScott Wood 		if (!(vcpu->arch.shared->msr & MSR_PR) &&
1038a4cd8b23SScott Wood 		    (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
1039a4cd8b23SScott Wood 			kvmppc_map_magic(vcpu);
1040a4cd8b23SScott Wood 			kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
1041a4cd8b23SScott Wood 			r = RESUME_GUEST;
1042a4cd8b23SScott Wood 
1043a4cd8b23SScott Wood 			break;
1044a4cd8b23SScott Wood 		}
1045a4cd8b23SScott Wood #endif
1046a4cd8b23SScott Wood 
1047d9fbd03dSHollis Blanchard 		/* Check the guest TLB. */
1048fa86b8ddSHollis Blanchard 		gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
10497924bd41SHollis Blanchard 		if (gtlb_index < 0) {
1050d9fbd03dSHollis Blanchard 			/* The guest didn't have a mapping for it. */
1051daf5e271SLiu Yu 			kvmppc_core_queue_dtlb_miss(vcpu,
1052daf5e271SLiu Yu 			                            vcpu->arch.fault_dear,
1053daf5e271SLiu Yu 			                            vcpu->arch.fault_esr);
1054b52a638cSHollis Blanchard 			kvmppc_mmu_dtlb_miss(vcpu);
10557b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS);
1056d9fbd03dSHollis Blanchard 			r = RESUME_GUEST;
1057d9fbd03dSHollis Blanchard 			break;
1058d9fbd03dSHollis Blanchard 		}
1059d9fbd03dSHollis Blanchard 
1060f1e89028SScott Wood 		idx = srcu_read_lock(&vcpu->kvm->srcu);
1061f1e89028SScott Wood 
1062be8d1caeSHollis Blanchard 		gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
1063475e7cddSHollis Blanchard 		gfn = gpaddr >> PAGE_SHIFT;
1064d9fbd03dSHollis Blanchard 
1065d9fbd03dSHollis Blanchard 		if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
1066d9fbd03dSHollis Blanchard 			/* The guest TLB had a mapping, but the shadow TLB
1067d9fbd03dSHollis Blanchard 			 * didn't, and it is RAM. This could be because:
1068d9fbd03dSHollis Blanchard 			 * a) the entry is mapping the host kernel, or
1069d9fbd03dSHollis Blanchard 			 * b) the guest used a large mapping which we're faking
1070d9fbd03dSHollis Blanchard 			 * Either way, we need to satisfy the fault without
1071d9fbd03dSHollis Blanchard 			 * invoking the guest. */
107258a96214SHollis Blanchard 			kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
10737b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
1074d9fbd03dSHollis Blanchard 			r = RESUME_GUEST;
1075d9fbd03dSHollis Blanchard 		} else {
1076d9fbd03dSHollis Blanchard 			/* Guest has mapped and accessed a page which is not
1077d9fbd03dSHollis Blanchard 			 * actually RAM. */
1078475e7cddSHollis Blanchard 			vcpu->arch.paddr_accessed = gpaddr;
10796020c0f6SAlexander Graf 			vcpu->arch.vaddr_accessed = eaddr;
1080d9fbd03dSHollis Blanchard 			r = kvmppc_emulate_mmio(run, vcpu);
10817b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, MMIO_EXITS);
1082d9fbd03dSHollis Blanchard 		}
1083d9fbd03dSHollis Blanchard 
1084f1e89028SScott Wood 		srcu_read_unlock(&vcpu->kvm->srcu, idx);
1085d9fbd03dSHollis Blanchard 		break;
1086d9fbd03dSHollis Blanchard 	}
1087d9fbd03dSHollis Blanchard 
1088d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_ITLB_MISS: {
1089d9fbd03dSHollis Blanchard 		unsigned long eaddr = vcpu->arch.pc;
109089168618SHollis Blanchard 		gpa_t gpaddr;
1091d9fbd03dSHollis Blanchard 		gfn_t gfn;
10927924bd41SHollis Blanchard 		int gtlb_index;
1093d9fbd03dSHollis Blanchard 
1094d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
1095d9fbd03dSHollis Blanchard 
1096d9fbd03dSHollis Blanchard 		/* Check the guest TLB. */
1097fa86b8ddSHollis Blanchard 		gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
10987924bd41SHollis Blanchard 		if (gtlb_index < 0) {
1099d9fbd03dSHollis Blanchard 			/* The guest didn't have a mapping for it. */
1100d4cf3892SHollis Blanchard 			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
1101b52a638cSHollis Blanchard 			kvmppc_mmu_itlb_miss(vcpu);
11027b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS);
1103d9fbd03dSHollis Blanchard 			break;
1104d9fbd03dSHollis Blanchard 		}
1105d9fbd03dSHollis Blanchard 
11067b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS);
1107d9fbd03dSHollis Blanchard 
1108f1e89028SScott Wood 		idx = srcu_read_lock(&vcpu->kvm->srcu);
1109f1e89028SScott Wood 
1110be8d1caeSHollis Blanchard 		gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
111189168618SHollis Blanchard 		gfn = gpaddr >> PAGE_SHIFT;
1112d9fbd03dSHollis Blanchard 
1113d9fbd03dSHollis Blanchard 		if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
1114d9fbd03dSHollis Blanchard 			/* The guest TLB had a mapping, but the shadow TLB
1115d9fbd03dSHollis Blanchard 			 * didn't. This could be because:
1116d9fbd03dSHollis Blanchard 			 * a) the entry is mapping the host kernel, or
1117d9fbd03dSHollis Blanchard 			 * b) the guest used a large mapping which we're faking
1118d9fbd03dSHollis Blanchard 			 * Either way, we need to satisfy the fault without
1119d9fbd03dSHollis Blanchard 			 * invoking the guest. */
112058a96214SHollis Blanchard 			kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
1121d9fbd03dSHollis Blanchard 		} else {
1122d9fbd03dSHollis Blanchard 			/* Guest mapped and leaped at non-RAM! */
1123d4cf3892SHollis Blanchard 			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK);
1124d9fbd03dSHollis Blanchard 		}
1125d9fbd03dSHollis Blanchard 
1126f1e89028SScott Wood 		srcu_read_unlock(&vcpu->kvm->srcu, idx);
1127d9fbd03dSHollis Blanchard 		break;
1128d9fbd03dSHollis Blanchard 	}
1129d9fbd03dSHollis Blanchard 
1130d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_DEBUG: {
1131ce11e48bSBharat Bhushan 		r = kvmppc_handle_debug(run, vcpu);
1132ce11e48bSBharat Bhushan 		if (r == RESUME_HOST)
1133d9fbd03dSHollis Blanchard 			run->exit_reason = KVM_EXIT_DEBUG;
11347b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, DEBUG_EXITS);
1135d9fbd03dSHollis Blanchard 		break;
1136d9fbd03dSHollis Blanchard 	}
1137d9fbd03dSHollis Blanchard 
1138d9fbd03dSHollis Blanchard 	default:
1139d9fbd03dSHollis Blanchard 		printk(KERN_EMERG "exit_nr %d\n", exit_nr);
1140d9fbd03dSHollis Blanchard 		BUG();
1141d9fbd03dSHollis Blanchard 	}
1142d9fbd03dSHollis Blanchard 
1143a8e4ef84SAlexander Graf 	/*
1144a8e4ef84SAlexander Graf 	 * To avoid clobbering exit_reason, only check for signals if we
1145a8e4ef84SAlexander Graf 	 * aren't already exiting to userspace for some other reason.
1146a8e4ef84SAlexander Graf 	 */
114703660ba2SAlexander Graf 	if (!(r & RESUME_HOST)) {
11487ee78855SAlexander Graf 		s = kvmppc_prepare_to_enter(vcpu);
11496c85f52bSScott Wood 		if (s <= 0)
11507ee78855SAlexander Graf 			r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV);
11516c85f52bSScott Wood 		else {
11526c85f52bSScott Wood 			/* interrupts now hard-disabled */
11535f1c248fSScott Wood 			kvmppc_fix_ee_before_entry();
115424afa37bSAlexander Graf 		}
115524afa37bSAlexander Graf 	}
1156706fb730SAlexander Graf 
1157d9fbd03dSHollis Blanchard 	return r;
1158d9fbd03dSHollis Blanchard }
1159d9fbd03dSHollis Blanchard 
1160d26f22c9SBharat Bhushan static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr)
1161d26f22c9SBharat Bhushan {
1162d26f22c9SBharat Bhushan 	u32 old_tsr = vcpu->arch.tsr;
1163d26f22c9SBharat Bhushan 
1164d26f22c9SBharat Bhushan 	vcpu->arch.tsr = new_tsr;
1165d26f22c9SBharat Bhushan 
1166d26f22c9SBharat Bhushan 	if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS))
1167d26f22c9SBharat Bhushan 		arm_next_watchdog(vcpu);
1168d26f22c9SBharat Bhushan 
1169d26f22c9SBharat Bhushan 	update_timer_ints(vcpu);
1170d26f22c9SBharat Bhushan }
1171d26f22c9SBharat Bhushan 
1172d9fbd03dSHollis Blanchard /* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */
1173d9fbd03dSHollis Blanchard int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
1174d9fbd03dSHollis Blanchard {
1175082decf2SHollis Blanchard 	int i;
1176af8f38b3SAlexander Graf 	int r;
1177082decf2SHollis Blanchard 
1178d9fbd03dSHollis Blanchard 	vcpu->arch.pc = 0;
1179b5904972SScott Wood 	vcpu->arch.shared->pir = vcpu->vcpu_id;
11808e5b26b5SAlexander Graf 	kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */
1181d30f6e48SScott Wood 	kvmppc_set_msr(vcpu, 0);
1182d9fbd03dSHollis Blanchard 
1183d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV
1184ce11e48bSBharat Bhushan 	vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS;
1185d9fbd03dSHollis Blanchard 	vcpu->arch.shadow_pid = 1;
1186d30f6e48SScott Wood 	vcpu->arch.shared->msr = 0;
1187d30f6e48SScott Wood #endif
1188d9fbd03dSHollis Blanchard 
1189082decf2SHollis Blanchard 	/* Eye-catching numbers so we know if the guest takes an interrupt
1190082decf2SHollis Blanchard 	 * before it's programmed its own IVPR/IVORs. */
1191d9fbd03dSHollis Blanchard 	vcpu->arch.ivpr = 0x55550000;
1192082decf2SHollis Blanchard 	for (i = 0; i < BOOKE_IRQPRIO_MAX; i++)
1193082decf2SHollis Blanchard 		vcpu->arch.ivor[i] = 0x7700 | i * 4;
1194d9fbd03dSHollis Blanchard 
119573e75b41SHollis Blanchard 	kvmppc_init_timing_stats(vcpu);
119673e75b41SHollis Blanchard 
1197af8f38b3SAlexander Graf 	r = kvmppc_core_vcpu_setup(vcpu);
1198af8f38b3SAlexander Graf 	kvmppc_sanity_check(vcpu);
1199af8f38b3SAlexander Graf 	return r;
1200d9fbd03dSHollis Blanchard }
1201d9fbd03dSHollis Blanchard 
1202f61c94bbSBharat Bhushan int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu)
1203f61c94bbSBharat Bhushan {
1204f61c94bbSBharat Bhushan 	/* setup watchdog timer once */
1205f61c94bbSBharat Bhushan 	spin_lock_init(&vcpu->arch.wdt_lock);
1206f61c94bbSBharat Bhushan 	setup_timer(&vcpu->arch.wdt_timer, kvmppc_watchdog_func,
1207f61c94bbSBharat Bhushan 		    (unsigned long)vcpu);
1208f61c94bbSBharat Bhushan 
1209f61c94bbSBharat Bhushan 	return 0;
1210f61c94bbSBharat Bhushan }
1211f61c94bbSBharat Bhushan 
1212f61c94bbSBharat Bhushan void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu)
1213f61c94bbSBharat Bhushan {
1214f61c94bbSBharat Bhushan 	del_timer_sync(&vcpu->arch.wdt_timer);
1215f61c94bbSBharat Bhushan }
1216f61c94bbSBharat Bhushan 
1217d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1218d9fbd03dSHollis Blanchard {
1219d9fbd03dSHollis Blanchard 	int i;
1220d9fbd03dSHollis Blanchard 
1221d9fbd03dSHollis Blanchard 	regs->pc = vcpu->arch.pc;
1222992b5b29SAlexander Graf 	regs->cr = kvmppc_get_cr(vcpu);
1223d9fbd03dSHollis Blanchard 	regs->ctr = vcpu->arch.ctr;
1224d9fbd03dSHollis Blanchard 	regs->lr = vcpu->arch.lr;
1225992b5b29SAlexander Graf 	regs->xer = kvmppc_get_xer(vcpu);
1226666e7252SAlexander Graf 	regs->msr = vcpu->arch.shared->msr;
122731579eeaSBharat Bhushan 	regs->srr0 = kvmppc_get_srr0(vcpu);
122831579eeaSBharat Bhushan 	regs->srr1 = kvmppc_get_srr1(vcpu);
1229d9fbd03dSHollis Blanchard 	regs->pid = vcpu->arch.pid;
1230a73a9599SAlexander Graf 	regs->sprg0 = vcpu->arch.shared->sprg0;
1231a73a9599SAlexander Graf 	regs->sprg1 = vcpu->arch.shared->sprg1;
1232a73a9599SAlexander Graf 	regs->sprg2 = vcpu->arch.shared->sprg2;
1233a73a9599SAlexander Graf 	regs->sprg3 = vcpu->arch.shared->sprg3;
1234b5904972SScott Wood 	regs->sprg4 = vcpu->arch.shared->sprg4;
1235b5904972SScott Wood 	regs->sprg5 = vcpu->arch.shared->sprg5;
1236b5904972SScott Wood 	regs->sprg6 = vcpu->arch.shared->sprg6;
1237b5904972SScott Wood 	regs->sprg7 = vcpu->arch.shared->sprg7;
1238d9fbd03dSHollis Blanchard 
1239d9fbd03dSHollis Blanchard 	for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
12408e5b26b5SAlexander Graf 		regs->gpr[i] = kvmppc_get_gpr(vcpu, i);
1241d9fbd03dSHollis Blanchard 
1242d9fbd03dSHollis Blanchard 	return 0;
1243d9fbd03dSHollis Blanchard }
1244d9fbd03dSHollis Blanchard 
1245d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1246d9fbd03dSHollis Blanchard {
1247d9fbd03dSHollis Blanchard 	int i;
1248d9fbd03dSHollis Blanchard 
1249d9fbd03dSHollis Blanchard 	vcpu->arch.pc = regs->pc;
1250992b5b29SAlexander Graf 	kvmppc_set_cr(vcpu, regs->cr);
1251d9fbd03dSHollis Blanchard 	vcpu->arch.ctr = regs->ctr;
1252d9fbd03dSHollis Blanchard 	vcpu->arch.lr = regs->lr;
1253992b5b29SAlexander Graf 	kvmppc_set_xer(vcpu, regs->xer);
1254b8fd68acSHollis Blanchard 	kvmppc_set_msr(vcpu, regs->msr);
125531579eeaSBharat Bhushan 	kvmppc_set_srr0(vcpu, regs->srr0);
125631579eeaSBharat Bhushan 	kvmppc_set_srr1(vcpu, regs->srr1);
12575ce941eeSScott Wood 	kvmppc_set_pid(vcpu, regs->pid);
1258a73a9599SAlexander Graf 	vcpu->arch.shared->sprg0 = regs->sprg0;
1259a73a9599SAlexander Graf 	vcpu->arch.shared->sprg1 = regs->sprg1;
1260a73a9599SAlexander Graf 	vcpu->arch.shared->sprg2 = regs->sprg2;
1261a73a9599SAlexander Graf 	vcpu->arch.shared->sprg3 = regs->sprg3;
1262b5904972SScott Wood 	vcpu->arch.shared->sprg4 = regs->sprg4;
1263b5904972SScott Wood 	vcpu->arch.shared->sprg5 = regs->sprg5;
1264b5904972SScott Wood 	vcpu->arch.shared->sprg6 = regs->sprg6;
1265b5904972SScott Wood 	vcpu->arch.shared->sprg7 = regs->sprg7;
1266d9fbd03dSHollis Blanchard 
12678e5b26b5SAlexander Graf 	for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
12688e5b26b5SAlexander Graf 		kvmppc_set_gpr(vcpu, i, regs->gpr[i]);
1269d9fbd03dSHollis Blanchard 
1270d9fbd03dSHollis Blanchard 	return 0;
1271d9fbd03dSHollis Blanchard }
1272d9fbd03dSHollis Blanchard 
12735ce941eeSScott Wood static void get_sregs_base(struct kvm_vcpu *vcpu,
12745ce941eeSScott Wood                            struct kvm_sregs *sregs)
12755ce941eeSScott Wood {
12765ce941eeSScott Wood 	u64 tb = get_tb();
12775ce941eeSScott Wood 
12785ce941eeSScott Wood 	sregs->u.e.features |= KVM_SREGS_E_BASE;
12795ce941eeSScott Wood 
12805ce941eeSScott Wood 	sregs->u.e.csrr0 = vcpu->arch.csrr0;
12815ce941eeSScott Wood 	sregs->u.e.csrr1 = vcpu->arch.csrr1;
12825ce941eeSScott Wood 	sregs->u.e.mcsr = vcpu->arch.mcsr;
1283*dc168549SBharat Bhushan 	sregs->u.e.esr = kvmppc_get_esr(vcpu);
1284a5414d4bSBharat Bhushan 	sregs->u.e.dear = kvmppc_get_dar(vcpu);
12855ce941eeSScott Wood 	sregs->u.e.tsr = vcpu->arch.tsr;
12865ce941eeSScott Wood 	sregs->u.e.tcr = vcpu->arch.tcr;
12875ce941eeSScott Wood 	sregs->u.e.dec = kvmppc_get_dec(vcpu, tb);
12885ce941eeSScott Wood 	sregs->u.e.tb = tb;
12895ce941eeSScott Wood 	sregs->u.e.vrsave = vcpu->arch.vrsave;
12905ce941eeSScott Wood }
12915ce941eeSScott Wood 
12925ce941eeSScott Wood static int set_sregs_base(struct kvm_vcpu *vcpu,
12935ce941eeSScott Wood                           struct kvm_sregs *sregs)
12945ce941eeSScott Wood {
12955ce941eeSScott Wood 	if (!(sregs->u.e.features & KVM_SREGS_E_BASE))
12965ce941eeSScott Wood 		return 0;
12975ce941eeSScott Wood 
12985ce941eeSScott Wood 	vcpu->arch.csrr0 = sregs->u.e.csrr0;
12995ce941eeSScott Wood 	vcpu->arch.csrr1 = sregs->u.e.csrr1;
13005ce941eeSScott Wood 	vcpu->arch.mcsr = sregs->u.e.mcsr;
1301*dc168549SBharat Bhushan 	kvmppc_set_esr(vcpu, sregs->u.e.esr);
1302a5414d4bSBharat Bhushan 	kvmppc_set_dar(vcpu, sregs->u.e.dear);
13035ce941eeSScott Wood 	vcpu->arch.vrsave = sregs->u.e.vrsave;
1304dfd4d47eSScott Wood 	kvmppc_set_tcr(vcpu, sregs->u.e.tcr);
13055ce941eeSScott Wood 
1306dfd4d47eSScott Wood 	if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) {
13075ce941eeSScott Wood 		vcpu->arch.dec = sregs->u.e.dec;
13085ce941eeSScott Wood 		kvmppc_emulate_dec(vcpu);
1309dfd4d47eSScott Wood 	}
13105ce941eeSScott Wood 
1311d26f22c9SBharat Bhushan 	if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR)
1312d26f22c9SBharat Bhushan 		kvmppc_set_tsr(vcpu, sregs->u.e.tsr);
13135ce941eeSScott Wood 
13145ce941eeSScott Wood 	return 0;
13155ce941eeSScott Wood }
13165ce941eeSScott Wood 
13175ce941eeSScott Wood static void get_sregs_arch206(struct kvm_vcpu *vcpu,
13185ce941eeSScott Wood                               struct kvm_sregs *sregs)
13195ce941eeSScott Wood {
13205ce941eeSScott Wood 	sregs->u.e.features |= KVM_SREGS_E_ARCH206;
13215ce941eeSScott Wood 
1322841741f2SScott Wood 	sregs->u.e.pir = vcpu->vcpu_id;
13235ce941eeSScott Wood 	sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0;
13245ce941eeSScott Wood 	sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1;
13255ce941eeSScott Wood 	sregs->u.e.decar = vcpu->arch.decar;
13265ce941eeSScott Wood 	sregs->u.e.ivpr = vcpu->arch.ivpr;
13275ce941eeSScott Wood }
13285ce941eeSScott Wood 
13295ce941eeSScott Wood static int set_sregs_arch206(struct kvm_vcpu *vcpu,
13305ce941eeSScott Wood                              struct kvm_sregs *sregs)
13315ce941eeSScott Wood {
13325ce941eeSScott Wood 	if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206))
13335ce941eeSScott Wood 		return 0;
13345ce941eeSScott Wood 
1335841741f2SScott Wood 	if (sregs->u.e.pir != vcpu->vcpu_id)
13365ce941eeSScott Wood 		return -EINVAL;
13375ce941eeSScott Wood 
13385ce941eeSScott Wood 	vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0;
13395ce941eeSScott Wood 	vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1;
13405ce941eeSScott Wood 	vcpu->arch.decar = sregs->u.e.decar;
13415ce941eeSScott Wood 	vcpu->arch.ivpr = sregs->u.e.ivpr;
13425ce941eeSScott Wood 
13435ce941eeSScott Wood 	return 0;
13445ce941eeSScott Wood }
13455ce941eeSScott Wood 
13463a167beaSAneesh Kumar K.V int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
13475ce941eeSScott Wood {
13485ce941eeSScott Wood 	sregs->u.e.features |= KVM_SREGS_E_IVOR;
13495ce941eeSScott Wood 
13505ce941eeSScott Wood 	sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL];
13515ce941eeSScott Wood 	sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK];
13525ce941eeSScott Wood 	sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE];
13535ce941eeSScott Wood 	sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE];
13545ce941eeSScott Wood 	sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL];
13555ce941eeSScott Wood 	sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT];
13565ce941eeSScott Wood 	sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM];
13575ce941eeSScott Wood 	sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL];
13585ce941eeSScott Wood 	sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL];
13595ce941eeSScott Wood 	sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL];
13605ce941eeSScott Wood 	sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER];
13615ce941eeSScott Wood 	sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT];
13625ce941eeSScott Wood 	sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG];
13635ce941eeSScott Wood 	sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS];
13645ce941eeSScott Wood 	sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS];
13655ce941eeSScott Wood 	sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG];
13663a167beaSAneesh Kumar K.V 	return 0;
13675ce941eeSScott Wood }
13685ce941eeSScott Wood 
13695ce941eeSScott Wood int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
13705ce941eeSScott Wood {
13715ce941eeSScott Wood 	if (!(sregs->u.e.features & KVM_SREGS_E_IVOR))
13725ce941eeSScott Wood 		return 0;
13735ce941eeSScott Wood 
13745ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0];
13755ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1];
13765ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2];
13775ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3];
13785ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4];
13795ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5];
13805ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6];
13815ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7];
13825ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8];
13835ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9];
13845ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10];
13855ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11];
13865ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12];
13875ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13];
13885ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14];
13895ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15];
13905ce941eeSScott Wood 
13915ce941eeSScott Wood 	return 0;
13925ce941eeSScott Wood }
13935ce941eeSScott Wood 
1394d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
1395d9fbd03dSHollis Blanchard                                   struct kvm_sregs *sregs)
1396d9fbd03dSHollis Blanchard {
13975ce941eeSScott Wood 	sregs->pvr = vcpu->arch.pvr;
13985ce941eeSScott Wood 
13995ce941eeSScott Wood 	get_sregs_base(vcpu, sregs);
14005ce941eeSScott Wood 	get_sregs_arch206(vcpu, sregs);
1401cbbc58d4SAneesh Kumar K.V 	return vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs);
1402d9fbd03dSHollis Blanchard }
1403d9fbd03dSHollis Blanchard 
1404d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
1405d9fbd03dSHollis Blanchard                                   struct kvm_sregs *sregs)
1406d9fbd03dSHollis Blanchard {
14075ce941eeSScott Wood 	int ret;
14085ce941eeSScott Wood 
14095ce941eeSScott Wood 	if (vcpu->arch.pvr != sregs->pvr)
14105ce941eeSScott Wood 		return -EINVAL;
14115ce941eeSScott Wood 
14125ce941eeSScott Wood 	ret = set_sregs_base(vcpu, sregs);
14135ce941eeSScott Wood 	if (ret < 0)
14145ce941eeSScott Wood 		return ret;
14155ce941eeSScott Wood 
14165ce941eeSScott Wood 	ret = set_sregs_arch206(vcpu, sregs);
14175ce941eeSScott Wood 	if (ret < 0)
14185ce941eeSScott Wood 		return ret;
14195ce941eeSScott Wood 
1420cbbc58d4SAneesh Kumar K.V 	return vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs);
1421d9fbd03dSHollis Blanchard }
1422d9fbd03dSHollis Blanchard 
142331f3438eSPaul Mackerras int kvm_vcpu_ioctl_get_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg)
142431f3438eSPaul Mackerras {
142535b299e2SMihai Caraman 	int r = 0;
142635b299e2SMihai Caraman 	union kvmppc_one_reg val;
142735b299e2SMihai Caraman 	int size;
142835b299e2SMihai Caraman 
142935b299e2SMihai Caraman 	size = one_reg_size(reg->id);
143035b299e2SMihai Caraman 	if (size > sizeof(val))
143135b299e2SMihai Caraman 		return -EINVAL;
14326df8d3fcSBharat Bhushan 
14336df8d3fcSBharat Bhushan 	switch (reg->id) {
14346df8d3fcSBharat Bhushan 	case KVM_REG_PPC_IAC1:
1435547465efSBharat Bhushan 		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac1);
14366df8d3fcSBharat Bhushan 		break;
1437547465efSBharat Bhushan 	case KVM_REG_PPC_IAC2:
1438547465efSBharat Bhushan 		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac2);
1439547465efSBharat Bhushan 		break;
1440547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2
1441547465efSBharat Bhushan 	case KVM_REG_PPC_IAC3:
1442547465efSBharat Bhushan 		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac3);
1443547465efSBharat Bhushan 		break;
1444547465efSBharat Bhushan 	case KVM_REG_PPC_IAC4:
1445547465efSBharat Bhushan 		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac4);
1446547465efSBharat Bhushan 		break;
1447547465efSBharat Bhushan #endif
14486df8d3fcSBharat Bhushan 	case KVM_REG_PPC_DAC1:
1449547465efSBharat Bhushan 		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.dac1);
1450547465efSBharat Bhushan 		break;
145135b299e2SMihai Caraman 	case KVM_REG_PPC_DAC2:
1452547465efSBharat Bhushan 		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.dac2);
14536df8d3fcSBharat Bhushan 		break;
1454324b3e63SAlexander Graf 	case KVM_REG_PPC_EPR: {
1455324b3e63SAlexander Graf 		u32 epr = get_guest_epr(vcpu);
145635b299e2SMihai Caraman 		val = get_reg_val(reg->id, epr);
1457324b3e63SAlexander Graf 		break;
1458324b3e63SAlexander Graf 	}
1459352df1deSMihai Caraman #if defined(CONFIG_64BIT)
1460352df1deSMihai Caraman 	case KVM_REG_PPC_EPCR:
146135b299e2SMihai Caraman 		val = get_reg_val(reg->id, vcpu->arch.epcr);
1462352df1deSMihai Caraman 		break;
1463352df1deSMihai Caraman #endif
146478accda4SBharat Bhushan 	case KVM_REG_PPC_TCR:
146535b299e2SMihai Caraman 		val = get_reg_val(reg->id, vcpu->arch.tcr);
146678accda4SBharat Bhushan 		break;
146778accda4SBharat Bhushan 	case KVM_REG_PPC_TSR:
146835b299e2SMihai Caraman 		val = get_reg_val(reg->id, vcpu->arch.tsr);
146978accda4SBharat Bhushan 		break;
147035b299e2SMihai Caraman 	case KVM_REG_PPC_DEBUG_INST:
1471b12c7841SBharat Bhushan 		val = get_reg_val(reg->id, KVMPPC_INST_EHPRIV_DEBUG);
14728c32a2eaSBharat Bhushan 		break;
14738b75cbbeSPaul Mackerras 	case KVM_REG_PPC_VRSAVE:
14748b75cbbeSPaul Mackerras 		val = get_reg_val(reg->id, vcpu->arch.vrsave);
14758c32a2eaSBharat Bhushan 		break;
14766df8d3fcSBharat Bhushan 	default:
1477cbbc58d4SAneesh Kumar K.V 		r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, reg->id, &val);
14786df8d3fcSBharat Bhushan 		break;
14796df8d3fcSBharat Bhushan 	}
148035b299e2SMihai Caraman 
148135b299e2SMihai Caraman 	if (r)
148235b299e2SMihai Caraman 		return r;
148335b299e2SMihai Caraman 
148435b299e2SMihai Caraman 	if (copy_to_user((char __user *)(unsigned long)reg->addr, &val, size))
148535b299e2SMihai Caraman 		r = -EFAULT;
148635b299e2SMihai Caraman 
14876df8d3fcSBharat Bhushan 	return r;
148831f3438eSPaul Mackerras }
148931f3438eSPaul Mackerras 
149031f3438eSPaul Mackerras int kvm_vcpu_ioctl_set_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg)
149131f3438eSPaul Mackerras {
149235b299e2SMihai Caraman 	int r = 0;
149335b299e2SMihai Caraman 	union kvmppc_one_reg val;
149435b299e2SMihai Caraman 	int size;
149535b299e2SMihai Caraman 
149635b299e2SMihai Caraman 	size = one_reg_size(reg->id);
149735b299e2SMihai Caraman 	if (size > sizeof(val))
149835b299e2SMihai Caraman 		return -EINVAL;
149935b299e2SMihai Caraman 
150035b299e2SMihai Caraman 	if (copy_from_user(&val, (char __user *)(unsigned long)reg->addr, size))
150135b299e2SMihai Caraman 		return -EFAULT;
15026df8d3fcSBharat Bhushan 
15036df8d3fcSBharat Bhushan 	switch (reg->id) {
15046df8d3fcSBharat Bhushan 	case KVM_REG_PPC_IAC1:
1505547465efSBharat Bhushan 		vcpu->arch.dbg_reg.iac1 = set_reg_val(reg->id, val);
15066df8d3fcSBharat Bhushan 		break;
1507547465efSBharat Bhushan 	case KVM_REG_PPC_IAC2:
1508547465efSBharat Bhushan 		vcpu->arch.dbg_reg.iac2 = set_reg_val(reg->id, val);
1509547465efSBharat Bhushan 		break;
1510547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2
1511547465efSBharat Bhushan 	case KVM_REG_PPC_IAC3:
1512547465efSBharat Bhushan 		vcpu->arch.dbg_reg.iac3 = set_reg_val(reg->id, val);
1513547465efSBharat Bhushan 		break;
1514547465efSBharat Bhushan 	case KVM_REG_PPC_IAC4:
1515547465efSBharat Bhushan 		vcpu->arch.dbg_reg.iac4 = set_reg_val(reg->id, val);
1516547465efSBharat Bhushan 		break;
1517547465efSBharat Bhushan #endif
15186df8d3fcSBharat Bhushan 	case KVM_REG_PPC_DAC1:
1519547465efSBharat Bhushan 		vcpu->arch.dbg_reg.dac1 = set_reg_val(reg->id, val);
1520547465efSBharat Bhushan 		break;
152135b299e2SMihai Caraman 	case KVM_REG_PPC_DAC2:
1522547465efSBharat Bhushan 		vcpu->arch.dbg_reg.dac2 = set_reg_val(reg->id, val);
15236df8d3fcSBharat Bhushan 		break;
1524324b3e63SAlexander Graf 	case KVM_REG_PPC_EPR: {
152535b299e2SMihai Caraman 		u32 new_epr = set_reg_val(reg->id, val);
1526324b3e63SAlexander Graf 		kvmppc_set_epr(vcpu, new_epr);
1527324b3e63SAlexander Graf 		break;
1528324b3e63SAlexander Graf 	}
1529352df1deSMihai Caraman #if defined(CONFIG_64BIT)
1530352df1deSMihai Caraman 	case KVM_REG_PPC_EPCR: {
153135b299e2SMihai Caraman 		u32 new_epcr = set_reg_val(reg->id, val);
1532352df1deSMihai Caraman 		kvmppc_set_epcr(vcpu, new_epcr);
1533352df1deSMihai Caraman 		break;
1534352df1deSMihai Caraman 	}
1535352df1deSMihai Caraman #endif
153678accda4SBharat Bhushan 	case KVM_REG_PPC_OR_TSR: {
153735b299e2SMihai Caraman 		u32 tsr_bits = set_reg_val(reg->id, val);
153878accda4SBharat Bhushan 		kvmppc_set_tsr_bits(vcpu, tsr_bits);
153978accda4SBharat Bhushan 		break;
154078accda4SBharat Bhushan 	}
154178accda4SBharat Bhushan 	case KVM_REG_PPC_CLEAR_TSR: {
154235b299e2SMihai Caraman 		u32 tsr_bits = set_reg_val(reg->id, val);
154378accda4SBharat Bhushan 		kvmppc_clr_tsr_bits(vcpu, tsr_bits);
154478accda4SBharat Bhushan 		break;
154578accda4SBharat Bhushan 	}
154678accda4SBharat Bhushan 	case KVM_REG_PPC_TSR: {
154735b299e2SMihai Caraman 		u32 tsr = set_reg_val(reg->id, val);
154878accda4SBharat Bhushan 		kvmppc_set_tsr(vcpu, tsr);
154978accda4SBharat Bhushan 		break;
155078accda4SBharat Bhushan 	}
155178accda4SBharat Bhushan 	case KVM_REG_PPC_TCR: {
155235b299e2SMihai Caraman 		u32 tcr = set_reg_val(reg->id, val);
155378accda4SBharat Bhushan 		kvmppc_set_tcr(vcpu, tcr);
155478accda4SBharat Bhushan 		break;
155578accda4SBharat Bhushan 	}
15568b75cbbeSPaul Mackerras 	case KVM_REG_PPC_VRSAVE:
15578b75cbbeSPaul Mackerras 		vcpu->arch.vrsave = set_reg_val(reg->id, val);
15588b75cbbeSPaul Mackerras 		break;
15596df8d3fcSBharat Bhushan 	default:
1560cbbc58d4SAneesh Kumar K.V 		r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, reg->id, &val);
15616df8d3fcSBharat Bhushan 		break;
15626df8d3fcSBharat Bhushan 	}
156335b299e2SMihai Caraman 
15646df8d3fcSBharat Bhushan 	return r;
156531f3438eSPaul Mackerras }
156631f3438eSPaul Mackerras 
1567d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1568d9fbd03dSHollis Blanchard {
1569d9fbd03dSHollis Blanchard 	return -ENOTSUPP;
1570d9fbd03dSHollis Blanchard }
1571d9fbd03dSHollis Blanchard 
1572d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1573d9fbd03dSHollis Blanchard {
1574d9fbd03dSHollis Blanchard 	return -ENOTSUPP;
1575d9fbd03dSHollis Blanchard }
1576d9fbd03dSHollis Blanchard 
1577d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
1578d9fbd03dSHollis Blanchard                                   struct kvm_translation *tr)
1579d9fbd03dSHollis Blanchard {
158098001d8dSAvi Kivity 	int r;
158198001d8dSAvi Kivity 
158298001d8dSAvi Kivity 	r = kvmppc_core_vcpu_translate(vcpu, tr);
158398001d8dSAvi Kivity 	return r;
1584d9fbd03dSHollis Blanchard }
1585d9fbd03dSHollis Blanchard 
15864e755758SAlexander Graf int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
15874e755758SAlexander Graf {
15884e755758SAlexander Graf 	return -ENOTSUPP;
15894e755758SAlexander Graf }
15904e755758SAlexander Graf 
15915587027cSAneesh Kumar K.V void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free,
1592a66b48c3SPaul Mackerras 			      struct kvm_memory_slot *dont)
1593a66b48c3SPaul Mackerras {
1594a66b48c3SPaul Mackerras }
1595a66b48c3SPaul Mackerras 
15965587027cSAneesh Kumar K.V int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
1597a66b48c3SPaul Mackerras 			       unsigned long npages)
1598a66b48c3SPaul Mackerras {
1599a66b48c3SPaul Mackerras 	return 0;
1600a66b48c3SPaul Mackerras }
1601a66b48c3SPaul Mackerras 
1602f9e0554dSPaul Mackerras int kvmppc_core_prepare_memory_region(struct kvm *kvm,
1603a66b48c3SPaul Mackerras 				      struct kvm_memory_slot *memslot,
1604f9e0554dSPaul Mackerras 				      struct kvm_userspace_memory_region *mem)
1605f9e0554dSPaul Mackerras {
1606f9e0554dSPaul Mackerras 	return 0;
1607f9e0554dSPaul Mackerras }
1608f9e0554dSPaul Mackerras 
1609f9e0554dSPaul Mackerras void kvmppc_core_commit_memory_region(struct kvm *kvm,
1610dfe49dbdSPaul Mackerras 				struct kvm_userspace_memory_region *mem,
16118482644aSTakuya Yoshikawa 				const struct kvm_memory_slot *old)
1612dfe49dbdSPaul Mackerras {
1613dfe49dbdSPaul Mackerras }
1614dfe49dbdSPaul Mackerras 
1615dfe49dbdSPaul Mackerras void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot)
1616f9e0554dSPaul Mackerras {
1617f9e0554dSPaul Mackerras }
1618f9e0554dSPaul Mackerras 
161938f98824SMihai Caraman void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr)
162038f98824SMihai Caraman {
162138f98824SMihai Caraman #if defined(CONFIG_64BIT)
162238f98824SMihai Caraman 	vcpu->arch.epcr = new_epcr;
162338f98824SMihai Caraman #ifdef CONFIG_KVM_BOOKE_HV
162438f98824SMihai Caraman 	vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM;
162538f98824SMihai Caraman 	if (vcpu->arch.epcr  & SPRN_EPCR_ICM)
162638f98824SMihai Caraman 		vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM;
162738f98824SMihai Caraman #endif
162838f98824SMihai Caraman #endif
162938f98824SMihai Caraman }
163038f98824SMihai Caraman 
1631dfd4d47eSScott Wood void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr)
1632dfd4d47eSScott Wood {
1633dfd4d47eSScott Wood 	vcpu->arch.tcr = new_tcr;
1634f61c94bbSBharat Bhushan 	arm_next_watchdog(vcpu);
1635dfd4d47eSScott Wood 	update_timer_ints(vcpu);
1636dfd4d47eSScott Wood }
1637dfd4d47eSScott Wood 
1638dfd4d47eSScott Wood void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
1639dfd4d47eSScott Wood {
1640dfd4d47eSScott Wood 	set_bits(tsr_bits, &vcpu->arch.tsr);
1641dfd4d47eSScott Wood 	smp_wmb();
1642dfd4d47eSScott Wood 	kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1643dfd4d47eSScott Wood 	kvm_vcpu_kick(vcpu);
1644dfd4d47eSScott Wood }
1645dfd4d47eSScott Wood 
1646dfd4d47eSScott Wood void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
1647dfd4d47eSScott Wood {
1648dfd4d47eSScott Wood 	clear_bits(tsr_bits, &vcpu->arch.tsr);
1649f61c94bbSBharat Bhushan 
1650f61c94bbSBharat Bhushan 	/*
1651f61c94bbSBharat Bhushan 	 * We may have stopped the watchdog due to
1652f61c94bbSBharat Bhushan 	 * being stuck on final expiration.
1653f61c94bbSBharat Bhushan 	 */
1654f61c94bbSBharat Bhushan 	if (tsr_bits & (TSR_ENW | TSR_WIS))
1655f61c94bbSBharat Bhushan 		arm_next_watchdog(vcpu);
1656f61c94bbSBharat Bhushan 
1657dfd4d47eSScott Wood 	update_timer_ints(vcpu);
1658dfd4d47eSScott Wood }
1659dfd4d47eSScott Wood 
1660dfd4d47eSScott Wood void kvmppc_decrementer_func(unsigned long data)
1661dfd4d47eSScott Wood {
1662dfd4d47eSScott Wood 	struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data;
1663dfd4d47eSScott Wood 
166421bd000aSBharat Bhushan 	if (vcpu->arch.tcr & TCR_ARE) {
166521bd000aSBharat Bhushan 		vcpu->arch.dec = vcpu->arch.decar;
166621bd000aSBharat Bhushan 		kvmppc_emulate_dec(vcpu);
166721bd000aSBharat Bhushan 	}
166821bd000aSBharat Bhushan 
1669dfd4d47eSScott Wood 	kvmppc_set_tsr_bits(vcpu, TSR_DIS);
1670dfd4d47eSScott Wood }
1671dfd4d47eSScott Wood 
1672ce11e48bSBharat Bhushan static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg,
1673ce11e48bSBharat Bhushan 				       uint64_t addr, int index)
1674ce11e48bSBharat Bhushan {
1675ce11e48bSBharat Bhushan 	switch (index) {
1676ce11e48bSBharat Bhushan 	case 0:
1677ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC1;
1678ce11e48bSBharat Bhushan 		dbg_reg->iac1 = addr;
1679ce11e48bSBharat Bhushan 		break;
1680ce11e48bSBharat Bhushan 	case 1:
1681ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC2;
1682ce11e48bSBharat Bhushan 		dbg_reg->iac2 = addr;
1683ce11e48bSBharat Bhushan 		break;
1684ce11e48bSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2
1685ce11e48bSBharat Bhushan 	case 2:
1686ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC3;
1687ce11e48bSBharat Bhushan 		dbg_reg->iac3 = addr;
1688ce11e48bSBharat Bhushan 		break;
1689ce11e48bSBharat Bhushan 	case 3:
1690ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC4;
1691ce11e48bSBharat Bhushan 		dbg_reg->iac4 = addr;
1692ce11e48bSBharat Bhushan 		break;
1693ce11e48bSBharat Bhushan #endif
1694ce11e48bSBharat Bhushan 	default:
1695ce11e48bSBharat Bhushan 		return -EINVAL;
1696ce11e48bSBharat Bhushan 	}
1697ce11e48bSBharat Bhushan 
1698ce11e48bSBharat Bhushan 	dbg_reg->dbcr0 |= DBCR0_IDM;
1699ce11e48bSBharat Bhushan 	return 0;
1700ce11e48bSBharat Bhushan }
1701ce11e48bSBharat Bhushan 
1702ce11e48bSBharat Bhushan static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr,
1703ce11e48bSBharat Bhushan 				       int type, int index)
1704ce11e48bSBharat Bhushan {
1705ce11e48bSBharat Bhushan 	switch (index) {
1706ce11e48bSBharat Bhushan 	case 0:
1707ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_READ)
1708ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC1R;
1709ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_WRITE)
1710ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC1W;
1711ce11e48bSBharat Bhushan 		dbg_reg->dac1 = addr;
1712ce11e48bSBharat Bhushan 		break;
1713ce11e48bSBharat Bhushan 	case 1:
1714ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_READ)
1715ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC2R;
1716ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_WRITE)
1717ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC2W;
1718ce11e48bSBharat Bhushan 		dbg_reg->dac2 = addr;
1719ce11e48bSBharat Bhushan 		break;
1720ce11e48bSBharat Bhushan 	default:
1721ce11e48bSBharat Bhushan 		return -EINVAL;
1722ce11e48bSBharat Bhushan 	}
1723ce11e48bSBharat Bhushan 
1724ce11e48bSBharat Bhushan 	dbg_reg->dbcr0 |= DBCR0_IDM;
1725ce11e48bSBharat Bhushan 	return 0;
1726ce11e48bSBharat Bhushan }
1727ce11e48bSBharat Bhushan void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set)
1728ce11e48bSBharat Bhushan {
1729ce11e48bSBharat Bhushan 	/* XXX: Add similar MSR protection for BookE-PR */
1730ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV
1731ce11e48bSBharat Bhushan 	BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP));
1732ce11e48bSBharat Bhushan 	if (set) {
1733ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_UCLE)
1734ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp |= MSRP_UCLEP;
1735ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_DE)
1736ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp |= MSRP_DEP;
1737ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_PMM)
1738ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp |= MSRP_PMMP;
1739ce11e48bSBharat Bhushan 	} else {
1740ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_UCLE)
1741ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp &= ~MSRP_UCLEP;
1742ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_DE)
1743ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp &= ~MSRP_DEP;
1744ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_PMM)
1745ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp &= ~MSRP_PMMP;
1746ce11e48bSBharat Bhushan 	}
1747ce11e48bSBharat Bhushan #endif
1748ce11e48bSBharat Bhushan }
1749ce11e48bSBharat Bhushan 
1750ce11e48bSBharat Bhushan int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
1751ce11e48bSBharat Bhushan 					 struct kvm_guest_debug *dbg)
1752ce11e48bSBharat Bhushan {
1753ce11e48bSBharat Bhushan 	struct debug_reg *dbg_reg;
1754ce11e48bSBharat Bhushan 	int n, b = 0, w = 0;
1755ce11e48bSBharat Bhushan 
1756ce11e48bSBharat Bhushan 	if (!(dbg->control & KVM_GUESTDBG_ENABLE)) {
1757ce11e48bSBharat Bhushan 		vcpu->arch.shadow_dbg_reg.dbcr0 = 0;
1758ce11e48bSBharat Bhushan 		vcpu->guest_debug = 0;
1759ce11e48bSBharat Bhushan 		kvm_guest_protect_msr(vcpu, MSR_DE, false);
1760ce11e48bSBharat Bhushan 		return 0;
1761ce11e48bSBharat Bhushan 	}
1762ce11e48bSBharat Bhushan 
1763ce11e48bSBharat Bhushan 	kvm_guest_protect_msr(vcpu, MSR_DE, true);
1764ce11e48bSBharat Bhushan 	vcpu->guest_debug = dbg->control;
1765ce11e48bSBharat Bhushan 	vcpu->arch.shadow_dbg_reg.dbcr0 = 0;
1766ce11e48bSBharat Bhushan 	/* Set DBCR0_EDM in guest visible DBCR0 register. */
1767ce11e48bSBharat Bhushan 	vcpu->arch.dbg_reg.dbcr0 = DBCR0_EDM;
1768ce11e48bSBharat Bhushan 
1769ce11e48bSBharat Bhushan 	if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
1770ce11e48bSBharat Bhushan 		vcpu->arch.shadow_dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC;
1771ce11e48bSBharat Bhushan 
1772ce11e48bSBharat Bhushan 	/* Code below handles only HW breakpoints */
1773ce11e48bSBharat Bhushan 	dbg_reg = &(vcpu->arch.shadow_dbg_reg);
1774ce11e48bSBharat Bhushan 
1775ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV
1776ce11e48bSBharat Bhushan 	/*
1777ce11e48bSBharat Bhushan 	 * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1
1778ce11e48bSBharat Bhushan 	 * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0
1779ce11e48bSBharat Bhushan 	 */
1780ce11e48bSBharat Bhushan 	dbg_reg->dbcr1 = 0;
1781ce11e48bSBharat Bhushan 	dbg_reg->dbcr2 = 0;
1782ce11e48bSBharat Bhushan #else
1783ce11e48bSBharat Bhushan 	/*
1784ce11e48bSBharat Bhushan 	 * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1
1785ce11e48bSBharat Bhushan 	 * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR
1786ce11e48bSBharat Bhushan 	 * is set.
1787ce11e48bSBharat Bhushan 	 */
1788ce11e48bSBharat Bhushan 	dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US |
1789ce11e48bSBharat Bhushan 			  DBCR1_IAC4US;
1790ce11e48bSBharat Bhushan 	dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
1791ce11e48bSBharat Bhushan #endif
1792ce11e48bSBharat Bhushan 
1793ce11e48bSBharat Bhushan 	if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
1794ce11e48bSBharat Bhushan 		return 0;
1795ce11e48bSBharat Bhushan 
1796ce11e48bSBharat Bhushan 	for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) {
1797ce11e48bSBharat Bhushan 		uint64_t addr = dbg->arch.bp[n].addr;
1798ce11e48bSBharat Bhushan 		uint32_t type = dbg->arch.bp[n].type;
1799ce11e48bSBharat Bhushan 
1800ce11e48bSBharat Bhushan 		if (type == KVMPPC_DEBUG_NONE)
1801ce11e48bSBharat Bhushan 			continue;
1802ce11e48bSBharat Bhushan 
1803ce11e48bSBharat Bhushan 		if (type & !(KVMPPC_DEBUG_WATCH_READ |
1804ce11e48bSBharat Bhushan 			     KVMPPC_DEBUG_WATCH_WRITE |
1805ce11e48bSBharat Bhushan 			     KVMPPC_DEBUG_BREAKPOINT))
1806ce11e48bSBharat Bhushan 			return -EINVAL;
1807ce11e48bSBharat Bhushan 
1808ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_BREAKPOINT) {
1809ce11e48bSBharat Bhushan 			/* Setting H/W breakpoint */
1810ce11e48bSBharat Bhushan 			if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++))
1811ce11e48bSBharat Bhushan 				return -EINVAL;
1812ce11e48bSBharat Bhushan 		} else {
1813ce11e48bSBharat Bhushan 			/* Setting H/W watchpoint */
1814ce11e48bSBharat Bhushan 			if (kvmppc_booke_add_watchpoint(dbg_reg, addr,
1815ce11e48bSBharat Bhushan 							type, w++))
1816ce11e48bSBharat Bhushan 				return -EINVAL;
1817ce11e48bSBharat Bhushan 		}
1818ce11e48bSBharat Bhushan 	}
1819ce11e48bSBharat Bhushan 
1820ce11e48bSBharat Bhushan 	return 0;
1821ce11e48bSBharat Bhushan }
1822ce11e48bSBharat Bhushan 
182394fa9d99SScott Wood void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
182494fa9d99SScott Wood {
1825a47d72f3SPaul Mackerras 	vcpu->cpu = smp_processor_id();
1826d30f6e48SScott Wood 	current->thread.kvm_vcpu = vcpu;
182794fa9d99SScott Wood }
182894fa9d99SScott Wood 
182994fa9d99SScott Wood void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu)
183094fa9d99SScott Wood {
1831d30f6e48SScott Wood 	current->thread.kvm_vcpu = NULL;
1832a47d72f3SPaul Mackerras 	vcpu->cpu = -1;
1833ce11e48bSBharat Bhushan 
1834ce11e48bSBharat Bhushan 	/* Clear pending debug event in DBSR */
1835ce11e48bSBharat Bhushan 	kvmppc_clear_dbsr();
183694fa9d99SScott Wood }
183794fa9d99SScott Wood 
18383a167beaSAneesh Kumar K.V void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu)
18393a167beaSAneesh Kumar K.V {
1840cbbc58d4SAneesh Kumar K.V 	vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu);
18413a167beaSAneesh Kumar K.V }
18423a167beaSAneesh Kumar K.V 
18433a167beaSAneesh Kumar K.V int kvmppc_core_init_vm(struct kvm *kvm)
18443a167beaSAneesh Kumar K.V {
1845cbbc58d4SAneesh Kumar K.V 	return kvm->arch.kvm_ops->init_vm(kvm);
18463a167beaSAneesh Kumar K.V }
18473a167beaSAneesh Kumar K.V 
18483a167beaSAneesh Kumar K.V struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id)
18493a167beaSAneesh Kumar K.V {
1850cbbc58d4SAneesh Kumar K.V 	return kvm->arch.kvm_ops->vcpu_create(kvm, id);
18513a167beaSAneesh Kumar K.V }
18523a167beaSAneesh Kumar K.V 
18533a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu)
18543a167beaSAneesh Kumar K.V {
1855cbbc58d4SAneesh Kumar K.V 	vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu);
18563a167beaSAneesh Kumar K.V }
18573a167beaSAneesh Kumar K.V 
18583a167beaSAneesh Kumar K.V void kvmppc_core_destroy_vm(struct kvm *kvm)
18593a167beaSAneesh Kumar K.V {
1860cbbc58d4SAneesh Kumar K.V 	kvm->arch.kvm_ops->destroy_vm(kvm);
18613a167beaSAneesh Kumar K.V }
18623a167beaSAneesh Kumar K.V 
18633a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
18643a167beaSAneesh Kumar K.V {
1865cbbc58d4SAneesh Kumar K.V 	vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu);
18663a167beaSAneesh Kumar K.V }
18673a167beaSAneesh Kumar K.V 
18683a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu)
18693a167beaSAneesh Kumar K.V {
1870cbbc58d4SAneesh Kumar K.V 	vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu);
1871d9fbd03dSHollis Blanchard }
1872d9fbd03dSHollis Blanchard 
1873d9fbd03dSHollis Blanchard int __init kvmppc_booke_init(void)
1874d9fbd03dSHollis Blanchard {
1875d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV
1876d9fbd03dSHollis Blanchard 	unsigned long ivor[16];
18771d542d9cSBharat Bhushan 	unsigned long *handler = kvmppc_booke_handler_addr;
1878d9fbd03dSHollis Blanchard 	unsigned long max_ivor = 0;
18791d542d9cSBharat Bhushan 	unsigned long handler_len;
1880d9fbd03dSHollis Blanchard 	int i;
1881d9fbd03dSHollis Blanchard 
1882d9fbd03dSHollis Blanchard 	/* We install our own exception handlers by hijacking IVPR. IVPR must
1883d9fbd03dSHollis Blanchard 	 * be 16-bit aligned, so we need a 64KB allocation. */
1884d9fbd03dSHollis Blanchard 	kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO,
1885d9fbd03dSHollis Blanchard 	                                         VCPU_SIZE_ORDER);
1886d9fbd03dSHollis Blanchard 	if (!kvmppc_booke_handlers)
1887d9fbd03dSHollis Blanchard 		return -ENOMEM;
1888d9fbd03dSHollis Blanchard 
1889d9fbd03dSHollis Blanchard 	/* XXX make sure our handlers are smaller than Linux's */
1890d9fbd03dSHollis Blanchard 
1891d9fbd03dSHollis Blanchard 	/* Copy our interrupt handlers to match host IVORs. That way we don't
1892d9fbd03dSHollis Blanchard 	 * have to swap the IVORs on every guest/host transition. */
1893d9fbd03dSHollis Blanchard 	ivor[0] = mfspr(SPRN_IVOR0);
1894d9fbd03dSHollis Blanchard 	ivor[1] = mfspr(SPRN_IVOR1);
1895d9fbd03dSHollis Blanchard 	ivor[2] = mfspr(SPRN_IVOR2);
1896d9fbd03dSHollis Blanchard 	ivor[3] = mfspr(SPRN_IVOR3);
1897d9fbd03dSHollis Blanchard 	ivor[4] = mfspr(SPRN_IVOR4);
1898d9fbd03dSHollis Blanchard 	ivor[5] = mfspr(SPRN_IVOR5);
1899d9fbd03dSHollis Blanchard 	ivor[6] = mfspr(SPRN_IVOR6);
1900d9fbd03dSHollis Blanchard 	ivor[7] = mfspr(SPRN_IVOR7);
1901d9fbd03dSHollis Blanchard 	ivor[8] = mfspr(SPRN_IVOR8);
1902d9fbd03dSHollis Blanchard 	ivor[9] = mfspr(SPRN_IVOR9);
1903d9fbd03dSHollis Blanchard 	ivor[10] = mfspr(SPRN_IVOR10);
1904d9fbd03dSHollis Blanchard 	ivor[11] = mfspr(SPRN_IVOR11);
1905d9fbd03dSHollis Blanchard 	ivor[12] = mfspr(SPRN_IVOR12);
1906d9fbd03dSHollis Blanchard 	ivor[13] = mfspr(SPRN_IVOR13);
1907d9fbd03dSHollis Blanchard 	ivor[14] = mfspr(SPRN_IVOR14);
1908d9fbd03dSHollis Blanchard 	ivor[15] = mfspr(SPRN_IVOR15);
1909d9fbd03dSHollis Blanchard 
1910d9fbd03dSHollis Blanchard 	for (i = 0; i < 16; i++) {
1911d9fbd03dSHollis Blanchard 		if (ivor[i] > max_ivor)
19121d542d9cSBharat Bhushan 			max_ivor = i;
1913d9fbd03dSHollis Blanchard 
19141d542d9cSBharat Bhushan 		handler_len = handler[i + 1] - handler[i];
1915d9fbd03dSHollis Blanchard 		memcpy((void *)kvmppc_booke_handlers + ivor[i],
19161d542d9cSBharat Bhushan 		       (void *)handler[i], handler_len);
1917d9fbd03dSHollis Blanchard 	}
19181d542d9cSBharat Bhushan 
19191d542d9cSBharat Bhushan 	handler_len = handler[max_ivor + 1] - handler[max_ivor];
19201d542d9cSBharat Bhushan 	flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers +
19211d542d9cSBharat Bhushan 			   ivor[max_ivor] + handler_len);
1922d30f6e48SScott Wood #endif /* !BOOKE_HV */
1923db93f574SHollis Blanchard 	return 0;
1924d9fbd03dSHollis Blanchard }
1925d9fbd03dSHollis Blanchard 
1926db93f574SHollis Blanchard void __exit kvmppc_booke_exit(void)
1927d9fbd03dSHollis Blanchard {
1928d9fbd03dSHollis Blanchard 	free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER);
1929d9fbd03dSHollis Blanchard 	kvm_exit();
1930d9fbd03dSHollis Blanchard }
1931