1d9fbd03dSHollis Blanchard /* 2d9fbd03dSHollis Blanchard * This program is free software; you can redistribute it and/or modify 3d9fbd03dSHollis Blanchard * it under the terms of the GNU General Public License, version 2, as 4d9fbd03dSHollis Blanchard * published by the Free Software Foundation. 5d9fbd03dSHollis Blanchard * 6d9fbd03dSHollis Blanchard * This program is distributed in the hope that it will be useful, 7d9fbd03dSHollis Blanchard * but WITHOUT ANY WARRANTY; without even the implied warranty of 8d9fbd03dSHollis Blanchard * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 9d9fbd03dSHollis Blanchard * GNU General Public License for more details. 10d9fbd03dSHollis Blanchard * 11d9fbd03dSHollis Blanchard * You should have received a copy of the GNU General Public License 12d9fbd03dSHollis Blanchard * along with this program; if not, write to the Free Software 13d9fbd03dSHollis Blanchard * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. 14d9fbd03dSHollis Blanchard * 15d9fbd03dSHollis Blanchard * Copyright IBM Corp. 2007 164cd35f67SScott Wood * Copyright 2010-2011 Freescale Semiconductor, Inc. 17d9fbd03dSHollis Blanchard * 18d9fbd03dSHollis Blanchard * Authors: Hollis Blanchard <hollisb@us.ibm.com> 19d9fbd03dSHollis Blanchard * Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com> 20d30f6e48SScott Wood * Scott Wood <scottwood@freescale.com> 21d30f6e48SScott Wood * Varun Sethi <varun.sethi@freescale.com> 22d9fbd03dSHollis Blanchard */ 23d9fbd03dSHollis Blanchard 24d9fbd03dSHollis Blanchard #include <linux/errno.h> 25d9fbd03dSHollis Blanchard #include <linux/err.h> 26d9fbd03dSHollis Blanchard #include <linux/kvm_host.h> 275a0e3ad6STejun Heo #include <linux/gfp.h> 28d9fbd03dSHollis Blanchard #include <linux/module.h> 29d9fbd03dSHollis Blanchard #include <linux/vmalloc.h> 30d9fbd03dSHollis Blanchard #include <linux/fs.h> 317924bd41SHollis Blanchard 32d9fbd03dSHollis Blanchard #include <asm/cputable.h> 337c0f6ba6SLinus Torvalds #include <linux/uaccess.h> 34d9fbd03dSHollis Blanchard #include <asm/kvm_ppc.h> 35d9fbd03dSHollis Blanchard #include <asm/cacheflush.h> 36d30f6e48SScott Wood #include <asm/dbell.h> 37d30f6e48SScott Wood #include <asm/hw_irq.h> 38d30f6e48SScott Wood #include <asm/irq.h> 39b50df19cSMihai Caraman #include <asm/time.h> 40d9fbd03dSHollis Blanchard 41d30f6e48SScott Wood #include "timing.h" 4275f74f0dSHollis Blanchard #include "booke.h" 43dba291f2SAneesh Kumar K.V 44dba291f2SAneesh Kumar K.V #define CREATE_TRACE_POINTS 45dba291f2SAneesh Kumar K.V #include "trace_booke.h" 46d9fbd03dSHollis Blanchard 47d9fbd03dSHollis Blanchard unsigned long kvmppc_booke_handlers; 48d9fbd03dSHollis Blanchard 49d9fbd03dSHollis Blanchard #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM 50d9fbd03dSHollis Blanchard #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU 51d9fbd03dSHollis Blanchard 52d9fbd03dSHollis Blanchard struct kvm_stats_debugfs_item debugfs_entries[] = { 53d9fbd03dSHollis Blanchard { "mmio", VCPU_STAT(mmio_exits) }, 54d9fbd03dSHollis Blanchard { "sig", VCPU_STAT(signal_exits) }, 55d9fbd03dSHollis Blanchard { "itlb_r", VCPU_STAT(itlb_real_miss_exits) }, 56d9fbd03dSHollis Blanchard { "itlb_v", VCPU_STAT(itlb_virt_miss_exits) }, 57d9fbd03dSHollis Blanchard { "dtlb_r", VCPU_STAT(dtlb_real_miss_exits) }, 58d9fbd03dSHollis Blanchard { "dtlb_v", VCPU_STAT(dtlb_virt_miss_exits) }, 59d9fbd03dSHollis Blanchard { "sysc", VCPU_STAT(syscall_exits) }, 60d9fbd03dSHollis Blanchard { "isi", VCPU_STAT(isi_exits) }, 61d9fbd03dSHollis Blanchard { "dsi", VCPU_STAT(dsi_exits) }, 62d9fbd03dSHollis Blanchard { "inst_emu", VCPU_STAT(emulated_inst_exits) }, 63d9fbd03dSHollis Blanchard { "dec", VCPU_STAT(dec_exits) }, 64d9fbd03dSHollis Blanchard { "ext_intr", VCPU_STAT(ext_intr_exits) }, 65f7819512SPaolo Bonzini { "halt_successful_poll", VCPU_STAT(halt_successful_poll) }, 6662bea5bfSPaolo Bonzini { "halt_attempted_poll", VCPU_STAT(halt_attempted_poll) }, 673491caf2SChristian Borntraeger { "halt_poll_invalid", VCPU_STAT(halt_poll_invalid) }, 68d9fbd03dSHollis Blanchard { "halt_wakeup", VCPU_STAT(halt_wakeup) }, 69d30f6e48SScott Wood { "doorbell", VCPU_STAT(dbell_exits) }, 70d30f6e48SScott Wood { "guest doorbell", VCPU_STAT(gdbell_exits) }, 71cf1c5ca4SAlexander Graf { "remote_tlb_flush", VM_STAT(remote_tlb_flush) }, 72d9fbd03dSHollis Blanchard { NULL } 73d9fbd03dSHollis Blanchard }; 74d9fbd03dSHollis Blanchard 75d9fbd03dSHollis Blanchard /* TODO: use vcpu_printf() */ 76d9fbd03dSHollis Blanchard void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu) 77d9fbd03dSHollis Blanchard { 78d9fbd03dSHollis Blanchard int i; 79d9fbd03dSHollis Blanchard 80666e7252SAlexander Graf printk("pc: %08lx msr: %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr); 815cf8ca22SHollis Blanchard printk("lr: %08lx ctr: %08lx\n", vcpu->arch.lr, vcpu->arch.ctr); 82de7906c3SAlexander Graf printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0, 83de7906c3SAlexander Graf vcpu->arch.shared->srr1); 84d9fbd03dSHollis Blanchard 85d9fbd03dSHollis Blanchard printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions); 86d9fbd03dSHollis Blanchard 87d9fbd03dSHollis Blanchard for (i = 0; i < 32; i += 4) { 885cf8ca22SHollis Blanchard printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i, 898e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i), 908e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+1), 918e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+2), 928e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+3)); 93d9fbd03dSHollis Blanchard } 94d9fbd03dSHollis Blanchard } 95d9fbd03dSHollis Blanchard 964cd35f67SScott Wood #ifdef CONFIG_SPE 974cd35f67SScott Wood void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu) 984cd35f67SScott Wood { 994cd35f67SScott Wood preempt_disable(); 1004cd35f67SScott Wood enable_kernel_spe(); 1014cd35f67SScott Wood kvmppc_save_guest_spe(vcpu); 102dc4fbba1SAnton Blanchard disable_kernel_spe(); 1034cd35f67SScott Wood vcpu->arch.shadow_msr &= ~MSR_SPE; 1044cd35f67SScott Wood preempt_enable(); 1054cd35f67SScott Wood } 1064cd35f67SScott Wood 1074cd35f67SScott Wood static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu) 1084cd35f67SScott Wood { 1094cd35f67SScott Wood preempt_disable(); 1104cd35f67SScott Wood enable_kernel_spe(); 1114cd35f67SScott Wood kvmppc_load_guest_spe(vcpu); 112dc4fbba1SAnton Blanchard disable_kernel_spe(); 1134cd35f67SScott Wood vcpu->arch.shadow_msr |= MSR_SPE; 1144cd35f67SScott Wood preempt_enable(); 1154cd35f67SScott Wood } 1164cd35f67SScott Wood 1174cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1184cd35f67SScott Wood { 1194cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) { 1204cd35f67SScott Wood if (!(vcpu->arch.shadow_msr & MSR_SPE)) 1214cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 1224cd35f67SScott Wood } else if (vcpu->arch.shadow_msr & MSR_SPE) { 1234cd35f67SScott Wood kvmppc_vcpu_disable_spe(vcpu); 1244cd35f67SScott Wood } 1254cd35f67SScott Wood } 1264cd35f67SScott Wood #else 1274cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1284cd35f67SScott Wood { 1294cd35f67SScott Wood } 1304cd35f67SScott Wood #endif 1314cd35f67SScott Wood 1323efc7da6SMihai Caraman /* 1333efc7da6SMihai Caraman * Load up guest vcpu FP state if it's needed. 1343efc7da6SMihai Caraman * It also set the MSR_FP in thread so that host know 1353efc7da6SMihai Caraman * we're holding FPU, and then host can help to save 1363efc7da6SMihai Caraman * guest vcpu FP state if other threads require to use FPU. 1373efc7da6SMihai Caraman * This simulates an FP unavailable fault. 1383efc7da6SMihai Caraman * 1393efc7da6SMihai Caraman * It requires to be called with preemption disabled. 1403efc7da6SMihai Caraman */ 1413efc7da6SMihai Caraman static inline void kvmppc_load_guest_fp(struct kvm_vcpu *vcpu) 1423efc7da6SMihai Caraman { 1433efc7da6SMihai Caraman #ifdef CONFIG_PPC_FPU 1443efc7da6SMihai Caraman if (!(current->thread.regs->msr & MSR_FP)) { 1453efc7da6SMihai Caraman enable_kernel_fp(); 1463efc7da6SMihai Caraman load_fp_state(&vcpu->arch.fp); 147dc4fbba1SAnton Blanchard disable_kernel_fp(); 1483efc7da6SMihai Caraman current->thread.fp_save_area = &vcpu->arch.fp; 1493efc7da6SMihai Caraman current->thread.regs->msr |= MSR_FP; 1503efc7da6SMihai Caraman } 1513efc7da6SMihai Caraman #endif 1523efc7da6SMihai Caraman } 1533efc7da6SMihai Caraman 1543efc7da6SMihai Caraman /* 1553efc7da6SMihai Caraman * Save guest vcpu FP state into thread. 1563efc7da6SMihai Caraman * It requires to be called with preemption disabled. 1573efc7da6SMihai Caraman */ 1583efc7da6SMihai Caraman static inline void kvmppc_save_guest_fp(struct kvm_vcpu *vcpu) 1593efc7da6SMihai Caraman { 1603efc7da6SMihai Caraman #ifdef CONFIG_PPC_FPU 1613efc7da6SMihai Caraman if (current->thread.regs->msr & MSR_FP) 1623efc7da6SMihai Caraman giveup_fpu(current); 1633efc7da6SMihai Caraman current->thread.fp_save_area = NULL; 1643efc7da6SMihai Caraman #endif 1653efc7da6SMihai Caraman } 1663efc7da6SMihai Caraman 1677a08c274SAlexander Graf static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu) 1687a08c274SAlexander Graf { 1697a08c274SAlexander Graf #if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV) 1707a08c274SAlexander Graf /* We always treat the FP bit as enabled from the host 1717a08c274SAlexander Graf perspective, so only need to adjust the shadow MSR */ 1727a08c274SAlexander Graf vcpu->arch.shadow_msr &= ~MSR_FP; 1737a08c274SAlexander Graf vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP; 1747a08c274SAlexander Graf #endif 1757a08c274SAlexander Graf } 1767a08c274SAlexander Graf 17795d80a29SMihai Caraman /* 17895d80a29SMihai Caraman * Simulate AltiVec unavailable fault to load guest state 17995d80a29SMihai Caraman * from thread to AltiVec unit. 18095d80a29SMihai Caraman * It requires to be called with preemption disabled. 18195d80a29SMihai Caraman */ 18295d80a29SMihai Caraman static inline void kvmppc_load_guest_altivec(struct kvm_vcpu *vcpu) 18395d80a29SMihai Caraman { 18495d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 18595d80a29SMihai Caraman if (cpu_has_feature(CPU_FTR_ALTIVEC)) { 18695d80a29SMihai Caraman if (!(current->thread.regs->msr & MSR_VEC)) { 18795d80a29SMihai Caraman enable_kernel_altivec(); 18895d80a29SMihai Caraman load_vr_state(&vcpu->arch.vr); 189dc4fbba1SAnton Blanchard disable_kernel_altivec(); 19095d80a29SMihai Caraman current->thread.vr_save_area = &vcpu->arch.vr; 19195d80a29SMihai Caraman current->thread.regs->msr |= MSR_VEC; 19295d80a29SMihai Caraman } 19395d80a29SMihai Caraman } 19495d80a29SMihai Caraman #endif 19595d80a29SMihai Caraman } 19695d80a29SMihai Caraman 19795d80a29SMihai Caraman /* 19895d80a29SMihai Caraman * Save guest vcpu AltiVec state into thread. 19995d80a29SMihai Caraman * It requires to be called with preemption disabled. 20095d80a29SMihai Caraman */ 20195d80a29SMihai Caraman static inline void kvmppc_save_guest_altivec(struct kvm_vcpu *vcpu) 20295d80a29SMihai Caraman { 20395d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 20495d80a29SMihai Caraman if (cpu_has_feature(CPU_FTR_ALTIVEC)) { 20595d80a29SMihai Caraman if (current->thread.regs->msr & MSR_VEC) 20695d80a29SMihai Caraman giveup_altivec(current); 20795d80a29SMihai Caraman current->thread.vr_save_area = NULL; 20895d80a29SMihai Caraman } 20995d80a29SMihai Caraman #endif 21095d80a29SMihai Caraman } 21195d80a29SMihai Caraman 212ce11e48bSBharat Bhushan static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu) 213ce11e48bSBharat Bhushan { 214ce11e48bSBharat Bhushan /* Synchronize guest's desire to get debug interrupts into shadow MSR */ 215ce11e48bSBharat Bhushan #ifndef CONFIG_KVM_BOOKE_HV 216ce11e48bSBharat Bhushan vcpu->arch.shadow_msr &= ~MSR_DE; 217ce11e48bSBharat Bhushan vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE; 218ce11e48bSBharat Bhushan #endif 219ce11e48bSBharat Bhushan 220ce11e48bSBharat Bhushan /* Force enable debug interrupts when user space wants to debug */ 221ce11e48bSBharat Bhushan if (vcpu->guest_debug) { 222ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 223ce11e48bSBharat Bhushan /* 224ce11e48bSBharat Bhushan * Since there is no shadow MSR, sync MSR_DE into the guest 225ce11e48bSBharat Bhushan * visible MSR. 226ce11e48bSBharat Bhushan */ 227ce11e48bSBharat Bhushan vcpu->arch.shared->msr |= MSR_DE; 228ce11e48bSBharat Bhushan #else 229ce11e48bSBharat Bhushan vcpu->arch.shadow_msr |= MSR_DE; 230ce11e48bSBharat Bhushan vcpu->arch.shared->msr &= ~MSR_DE; 231ce11e48bSBharat Bhushan #endif 232ce11e48bSBharat Bhushan } 233ce11e48bSBharat Bhushan } 234ce11e48bSBharat Bhushan 235dd9ebf1fSLiu Yu /* 236dd9ebf1fSLiu Yu * Helper function for "full" MSR writes. No need to call this if only 237dd9ebf1fSLiu Yu * EE/CE/ME/DE/RI are changing. 238dd9ebf1fSLiu Yu */ 2394cd35f67SScott Wood void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr) 2404cd35f67SScott Wood { 241dd9ebf1fSLiu Yu u32 old_msr = vcpu->arch.shared->msr; 2424cd35f67SScott Wood 243d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 244d30f6e48SScott Wood new_msr |= MSR_GS; 245d30f6e48SScott Wood #endif 246d30f6e48SScott Wood 2474cd35f67SScott Wood vcpu->arch.shared->msr = new_msr; 2484cd35f67SScott Wood 249dd9ebf1fSLiu Yu kvmppc_mmu_msr_notify(vcpu, old_msr); 2504cd35f67SScott Wood kvmppc_vcpu_sync_spe(vcpu); 2517a08c274SAlexander Graf kvmppc_vcpu_sync_fpu(vcpu); 252ce11e48bSBharat Bhushan kvmppc_vcpu_sync_debug(vcpu); 2534cd35f67SScott Wood } 2544cd35f67SScott Wood 255d4cf3892SHollis Blanchard static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu, 256d4cf3892SHollis Blanchard unsigned int priority) 2579dd921cfSHollis Blanchard { 2586346046cSAlexander Graf trace_kvm_booke_queue_irqprio(vcpu, priority); 2599dd921cfSHollis Blanchard set_bit(priority, &vcpu->arch.pending_exceptions); 2609dd921cfSHollis Blanchard } 2619dd921cfSHollis Blanchard 2628de12015SAlexander Graf void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu, 263daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 2649dd921cfSHollis Blanchard { 265daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 266daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 267daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS); 268daf5e271SLiu Yu } 269daf5e271SLiu Yu 2708de12015SAlexander Graf void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu, 271daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 272daf5e271SLiu Yu { 273daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 274daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 275daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE); 276daf5e271SLiu Yu } 277daf5e271SLiu Yu 2788de12015SAlexander Graf void kvmppc_core_queue_itlb_miss(struct kvm_vcpu *vcpu) 2798de12015SAlexander Graf { 2808de12015SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 2818de12015SAlexander Graf } 2828de12015SAlexander Graf 2838de12015SAlexander Graf void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, ulong esr_flags) 284daf5e271SLiu Yu { 285daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 286daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE); 287daf5e271SLiu Yu } 288daf5e271SLiu Yu 289011da899SAlexander Graf static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags, 290011da899SAlexander Graf ulong esr_flags) 291011da899SAlexander Graf { 292011da899SAlexander Graf vcpu->arch.queued_dear = dear_flags; 293011da899SAlexander Graf vcpu->arch.queued_esr = esr_flags; 294011da899SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT); 295011da899SAlexander Graf } 296011da899SAlexander Graf 297daf5e271SLiu Yu void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags) 298daf5e271SLiu Yu { 299daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 300d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM); 3019dd921cfSHollis Blanchard } 3029dd921cfSHollis Blanchard 303307d9279SPaul Mackerras void kvmppc_core_queue_fpunavail(struct kvm_vcpu *vcpu) 304307d9279SPaul Mackerras { 305307d9279SPaul Mackerras kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL); 306307d9279SPaul Mackerras } 307307d9279SPaul Mackerras 3089dd921cfSHollis Blanchard void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu) 3099dd921cfSHollis Blanchard { 310d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER); 3119dd921cfSHollis Blanchard } 3129dd921cfSHollis Blanchard 3139dd921cfSHollis Blanchard int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu) 3149dd921cfSHollis Blanchard { 315d4cf3892SHollis Blanchard return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 3169dd921cfSHollis Blanchard } 3179dd921cfSHollis Blanchard 3187706664dSAlexander Graf void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu) 3197706664dSAlexander Graf { 3207706664dSAlexander Graf clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 3217706664dSAlexander Graf } 3227706664dSAlexander Graf 3239dd921cfSHollis Blanchard void kvmppc_core_queue_external(struct kvm_vcpu *vcpu, 3249dd921cfSHollis Blanchard struct kvm_interrupt *irq) 3259dd921cfSHollis Blanchard { 326c5335f17SAlexander Graf unsigned int prio = BOOKE_IRQPRIO_EXTERNAL; 327c5335f17SAlexander Graf 328c5335f17SAlexander Graf if (irq->irq == KVM_INTERRUPT_SET_LEVEL) 329c5335f17SAlexander Graf prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL; 330c5335f17SAlexander Graf 331c5335f17SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, prio); 3329dd921cfSHollis Blanchard } 3339dd921cfSHollis Blanchard 3344fe27d2aSPaul Mackerras void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu) 3354496f974SAlexander Graf { 3364496f974SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions); 337c5335f17SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions); 3384496f974SAlexander Graf } 3394496f974SAlexander Graf 340f61c94bbSBharat Bhushan static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu) 341f61c94bbSBharat Bhushan { 342f61c94bbSBharat Bhushan kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG); 343f61c94bbSBharat Bhushan } 344f61c94bbSBharat Bhushan 345f61c94bbSBharat Bhushan static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu) 346f61c94bbSBharat Bhushan { 347f61c94bbSBharat Bhushan clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions); 348f61c94bbSBharat Bhushan } 349f61c94bbSBharat Bhushan 3502f699a59SBharat Bhushan void kvmppc_core_queue_debug(struct kvm_vcpu *vcpu) 3512f699a59SBharat Bhushan { 3522f699a59SBharat Bhushan kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DEBUG); 3532f699a59SBharat Bhushan } 3542f699a59SBharat Bhushan 3552f699a59SBharat Bhushan void kvmppc_core_dequeue_debug(struct kvm_vcpu *vcpu) 3562f699a59SBharat Bhushan { 3572f699a59SBharat Bhushan clear_bit(BOOKE_IRQPRIO_DEBUG, &vcpu->arch.pending_exceptions); 3582f699a59SBharat Bhushan } 3592f699a59SBharat Bhushan 360d30f6e48SScott Wood static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 361d30f6e48SScott Wood { 36231579eeaSBharat Bhushan kvmppc_set_srr0(vcpu, srr0); 36331579eeaSBharat Bhushan kvmppc_set_srr1(vcpu, srr1); 364d30f6e48SScott Wood } 365d30f6e48SScott Wood 366d30f6e48SScott Wood static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 367d30f6e48SScott Wood { 368d30f6e48SScott Wood vcpu->arch.csrr0 = srr0; 369d30f6e48SScott Wood vcpu->arch.csrr1 = srr1; 370d30f6e48SScott Wood } 371d30f6e48SScott Wood 372d30f6e48SScott Wood static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 373d30f6e48SScott Wood { 374d30f6e48SScott Wood if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) { 375d30f6e48SScott Wood vcpu->arch.dsrr0 = srr0; 376d30f6e48SScott Wood vcpu->arch.dsrr1 = srr1; 377d30f6e48SScott Wood } else { 378d30f6e48SScott Wood set_guest_csrr(vcpu, srr0, srr1); 379d30f6e48SScott Wood } 380d30f6e48SScott Wood } 381d30f6e48SScott Wood 382d30f6e48SScott Wood static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 383d30f6e48SScott Wood { 384d30f6e48SScott Wood vcpu->arch.mcsrr0 = srr0; 385d30f6e48SScott Wood vcpu->arch.mcsrr1 = srr1; 386d30f6e48SScott Wood } 387d30f6e48SScott Wood 388d4cf3892SHollis Blanchard /* Deliver the interrupt of the corresponding priority, if possible. */ 389d4cf3892SHollis Blanchard static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu, 390d4cf3892SHollis Blanchard unsigned int priority) 391d9fbd03dSHollis Blanchard { 392d4cf3892SHollis Blanchard int allowed = 0; 39379300f8cSAlexander Graf ulong msr_mask = 0; 3941c810636SAlexander Graf bool update_esr = false, update_dear = false, update_epr = false; 3955c6cedf4SAlexander Graf ulong crit_raw = vcpu->arch.shared->critical; 3965c6cedf4SAlexander Graf ulong crit_r1 = kvmppc_get_gpr(vcpu, 1); 3975c6cedf4SAlexander Graf bool crit; 398c5335f17SAlexander Graf bool keep_irq = false; 399d30f6e48SScott Wood enum int_class int_class; 40095e90b43SMihai Caraman ulong new_msr = vcpu->arch.shared->msr; 4015c6cedf4SAlexander Graf 4025c6cedf4SAlexander Graf /* Truncate crit indicators in 32 bit mode */ 4035c6cedf4SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_SF)) { 4045c6cedf4SAlexander Graf crit_raw &= 0xffffffff; 4055c6cedf4SAlexander Graf crit_r1 &= 0xffffffff; 4065c6cedf4SAlexander Graf } 4075c6cedf4SAlexander Graf 4085c6cedf4SAlexander Graf /* Critical section when crit == r1 */ 4095c6cedf4SAlexander Graf crit = (crit_raw == crit_r1); 4105c6cedf4SAlexander Graf /* ... and we're in supervisor mode */ 4115c6cedf4SAlexander Graf crit = crit && !(vcpu->arch.shared->msr & MSR_PR); 412d9fbd03dSHollis Blanchard 413c5335f17SAlexander Graf if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) { 414c5335f17SAlexander Graf priority = BOOKE_IRQPRIO_EXTERNAL; 415c5335f17SAlexander Graf keep_irq = true; 416c5335f17SAlexander Graf } 417c5335f17SAlexander Graf 4185df554adSScott Wood if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags) 4191c810636SAlexander Graf update_epr = true; 4201c810636SAlexander Graf 421d4cf3892SHollis Blanchard switch (priority) { 422d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DTLB_MISS: 423daf5e271SLiu Yu case BOOKE_IRQPRIO_DATA_STORAGE: 424011da899SAlexander Graf case BOOKE_IRQPRIO_ALIGNMENT: 425daf5e271SLiu Yu update_dear = true; 426daf5e271SLiu Yu /* fall through */ 427daf5e271SLiu Yu case BOOKE_IRQPRIO_INST_STORAGE: 428daf5e271SLiu Yu case BOOKE_IRQPRIO_PROGRAM: 429daf5e271SLiu Yu update_esr = true; 430daf5e271SLiu Yu /* fall through */ 431d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_ITLB_MISS: 432d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_SYSCALL: 433d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FP_UNAVAIL: 43495d80a29SMihai Caraman #ifdef CONFIG_SPE_POSSIBLE 435bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_UNAVAIL: 436bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_DATA: 437bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_ROUND: 43895d80a29SMihai Caraman #endif 43995d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 44095d80a29SMihai Caraman case BOOKE_IRQPRIO_ALTIVEC_UNAVAIL: 44195d80a29SMihai Caraman case BOOKE_IRQPRIO_ALTIVEC_ASSIST: 44295d80a29SMihai Caraman #endif 443d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_AP_UNAVAIL: 444d4cf3892SHollis Blanchard allowed = 1; 44579300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 446d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 447d9fbd03dSHollis Blanchard break; 448f61c94bbSBharat Bhushan case BOOKE_IRQPRIO_WATCHDOG: 449d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_CRITICAL: 4504ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL_CRIT: 451666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_CE; 452d30f6e48SScott Wood allowed = allowed && !crit; 45379300f8cSAlexander Graf msr_mask = MSR_ME; 454d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 455d9fbd03dSHollis Blanchard break; 456d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_MACHINE_CHECK: 457666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_ME; 458d30f6e48SScott Wood allowed = allowed && !crit; 459d30f6e48SScott Wood int_class = INT_CLASS_MC; 460d9fbd03dSHollis Blanchard break; 461d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DECREMENTER: 462d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FIT: 463dfd4d47eSScott Wood keep_irq = true; 464dfd4d47eSScott Wood /* fall through */ 465dfd4d47eSScott Wood case BOOKE_IRQPRIO_EXTERNAL: 4664ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL: 467666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_EE; 4685c6cedf4SAlexander Graf allowed = allowed && !crit; 46979300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 470d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 471d9fbd03dSHollis Blanchard break; 472d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DEBUG: 473666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_DE; 474d30f6e48SScott Wood allowed = allowed && !crit; 47579300f8cSAlexander Graf msr_mask = MSR_ME; 4769fee7563SBharat Bhushan if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) 4779fee7563SBharat Bhushan int_class = INT_CLASS_DBG; 4789fee7563SBharat Bhushan else 479d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 4809fee7563SBharat Bhushan 481d9fbd03dSHollis Blanchard break; 482d9fbd03dSHollis Blanchard } 483d9fbd03dSHollis Blanchard 484d4cf3892SHollis Blanchard if (allowed) { 485d30f6e48SScott Wood switch (int_class) { 486d30f6e48SScott Wood case INT_CLASS_NONCRIT: 487d30f6e48SScott Wood set_guest_srr(vcpu, vcpu->arch.pc, 488d30f6e48SScott Wood vcpu->arch.shared->msr); 489d30f6e48SScott Wood break; 490d30f6e48SScott Wood case INT_CLASS_CRIT: 491d30f6e48SScott Wood set_guest_csrr(vcpu, vcpu->arch.pc, 492d30f6e48SScott Wood vcpu->arch.shared->msr); 493d30f6e48SScott Wood break; 494d30f6e48SScott Wood case INT_CLASS_DBG: 495d30f6e48SScott Wood set_guest_dsrr(vcpu, vcpu->arch.pc, 496d30f6e48SScott Wood vcpu->arch.shared->msr); 497d30f6e48SScott Wood break; 498d30f6e48SScott Wood case INT_CLASS_MC: 499d30f6e48SScott Wood set_guest_mcsrr(vcpu, vcpu->arch.pc, 500d30f6e48SScott Wood vcpu->arch.shared->msr); 501d30f6e48SScott Wood break; 502d30f6e48SScott Wood } 503d30f6e48SScott Wood 504d4cf3892SHollis Blanchard vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority]; 505daf5e271SLiu Yu if (update_esr == true) 506dc168549SBharat Bhushan kvmppc_set_esr(vcpu, vcpu->arch.queued_esr); 507daf5e271SLiu Yu if (update_dear == true) 508a5414d4bSBharat Bhushan kvmppc_set_dar(vcpu, vcpu->arch.queued_dear); 5095df554adSScott Wood if (update_epr == true) { 5105df554adSScott Wood if (vcpu->arch.epr_flags & KVMPPC_EPR_USER) 5111c810636SAlexander Graf kvm_make_request(KVM_REQ_EPR_EXIT, vcpu); 512eb1e4f43SScott Wood else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) { 513eb1e4f43SScott Wood BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC); 514eb1e4f43SScott Wood kvmppc_mpic_set_epr(vcpu); 515eb1e4f43SScott Wood } 5165df554adSScott Wood } 51795e90b43SMihai Caraman 51895e90b43SMihai Caraman new_msr &= msr_mask; 51995e90b43SMihai Caraman #if defined(CONFIG_64BIT) 52095e90b43SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 52195e90b43SMihai Caraman new_msr |= MSR_CM; 52295e90b43SMihai Caraman #endif 52395e90b43SMihai Caraman kvmppc_set_msr(vcpu, new_msr); 524d4cf3892SHollis Blanchard 525c5335f17SAlexander Graf if (!keep_irq) 526d4cf3892SHollis Blanchard clear_bit(priority, &vcpu->arch.pending_exceptions); 527d4cf3892SHollis Blanchard } 528d4cf3892SHollis Blanchard 529d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 530d30f6e48SScott Wood /* 531d30f6e48SScott Wood * If an interrupt is pending but masked, raise a guest doorbell 532d30f6e48SScott Wood * so that we are notified when the guest enables the relevant 533d30f6e48SScott Wood * MSR bit. 534d30f6e48SScott Wood */ 535d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE) 536d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT); 537d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE) 538d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT); 539d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK) 540d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC); 541d30f6e48SScott Wood #endif 542d30f6e48SScott Wood 543d4cf3892SHollis Blanchard return allowed; 544d9fbd03dSHollis Blanchard } 545d9fbd03dSHollis Blanchard 546f61c94bbSBharat Bhushan /* 547f61c94bbSBharat Bhushan * Return the number of jiffies until the next timeout. If the timeout is 548f61c94bbSBharat Bhushan * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA 549f61c94bbSBharat Bhushan * because the larger value can break the timer APIs. 550f61c94bbSBharat Bhushan */ 551f61c94bbSBharat Bhushan static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu) 552f61c94bbSBharat Bhushan { 553f61c94bbSBharat Bhushan u64 tb, wdt_tb, wdt_ticks = 0; 554f61c94bbSBharat Bhushan u64 nr_jiffies = 0; 555f61c94bbSBharat Bhushan u32 period = TCR_GET_WP(vcpu->arch.tcr); 556f61c94bbSBharat Bhushan 557f61c94bbSBharat Bhushan wdt_tb = 1ULL << (63 - period); 558f61c94bbSBharat Bhushan tb = get_tb(); 559f61c94bbSBharat Bhushan /* 560f61c94bbSBharat Bhushan * The watchdog timeout will hapeen when TB bit corresponding 561f61c94bbSBharat Bhushan * to watchdog will toggle from 0 to 1. 562f61c94bbSBharat Bhushan */ 563f61c94bbSBharat Bhushan if (tb & wdt_tb) 564f61c94bbSBharat Bhushan wdt_ticks = wdt_tb; 565f61c94bbSBharat Bhushan 566f61c94bbSBharat Bhushan wdt_ticks += wdt_tb - (tb & (wdt_tb - 1)); 567f61c94bbSBharat Bhushan 568f61c94bbSBharat Bhushan /* Convert timebase ticks to jiffies */ 569f61c94bbSBharat Bhushan nr_jiffies = wdt_ticks; 570f61c94bbSBharat Bhushan 571f61c94bbSBharat Bhushan if (do_div(nr_jiffies, tb_ticks_per_jiffy)) 572f61c94bbSBharat Bhushan nr_jiffies++; 573f61c94bbSBharat Bhushan 574f61c94bbSBharat Bhushan return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA); 575f61c94bbSBharat Bhushan } 576f61c94bbSBharat Bhushan 577f61c94bbSBharat Bhushan static void arm_next_watchdog(struct kvm_vcpu *vcpu) 578f61c94bbSBharat Bhushan { 579f61c94bbSBharat Bhushan unsigned long nr_jiffies; 580f61c94bbSBharat Bhushan unsigned long flags; 581f61c94bbSBharat Bhushan 582f61c94bbSBharat Bhushan /* 583f61c94bbSBharat Bhushan * If TSR_ENW and TSR_WIS are not set then no need to exit to 584f61c94bbSBharat Bhushan * userspace, so clear the KVM_REQ_WATCHDOG request. 585f61c94bbSBharat Bhushan */ 586f61c94bbSBharat Bhushan if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS)) 58772875d8aSRadim Krčmář kvm_clear_request(KVM_REQ_WATCHDOG, vcpu); 588f61c94bbSBharat Bhushan 589f61c94bbSBharat Bhushan spin_lock_irqsave(&vcpu->arch.wdt_lock, flags); 590f61c94bbSBharat Bhushan nr_jiffies = watchdog_next_timeout(vcpu); 591f61c94bbSBharat Bhushan /* 592f61c94bbSBharat Bhushan * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA 593f61c94bbSBharat Bhushan * then do not run the watchdog timer as this can break timer APIs. 594f61c94bbSBharat Bhushan */ 595f61c94bbSBharat Bhushan if (nr_jiffies < NEXT_TIMER_MAX_DELTA) 596f61c94bbSBharat Bhushan mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies); 597f61c94bbSBharat Bhushan else 598f61c94bbSBharat Bhushan del_timer(&vcpu->arch.wdt_timer); 599f61c94bbSBharat Bhushan spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags); 600f61c94bbSBharat Bhushan } 601f61c94bbSBharat Bhushan 60286cb30ecSKees Cook void kvmppc_watchdog_func(struct timer_list *t) 603f61c94bbSBharat Bhushan { 60486cb30ecSKees Cook struct kvm_vcpu *vcpu = from_timer(vcpu, t, arch.wdt_timer); 605f61c94bbSBharat Bhushan u32 tsr, new_tsr; 606f61c94bbSBharat Bhushan int final; 607f61c94bbSBharat Bhushan 608f61c94bbSBharat Bhushan do { 609f61c94bbSBharat Bhushan new_tsr = tsr = vcpu->arch.tsr; 610f61c94bbSBharat Bhushan final = 0; 611f61c94bbSBharat Bhushan 612f61c94bbSBharat Bhushan /* Time out event */ 613f61c94bbSBharat Bhushan if (tsr & TSR_ENW) { 614f61c94bbSBharat Bhushan if (tsr & TSR_WIS) 615f61c94bbSBharat Bhushan final = 1; 616f61c94bbSBharat Bhushan else 617f61c94bbSBharat Bhushan new_tsr = tsr | TSR_WIS; 618f61c94bbSBharat Bhushan } else { 619f61c94bbSBharat Bhushan new_tsr = tsr | TSR_ENW; 620f61c94bbSBharat Bhushan } 621f61c94bbSBharat Bhushan } while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr); 622f61c94bbSBharat Bhushan 623f61c94bbSBharat Bhushan if (new_tsr & TSR_WIS) { 624f61c94bbSBharat Bhushan smp_wmb(); 625f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 626f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 627f61c94bbSBharat Bhushan } 628f61c94bbSBharat Bhushan 629f61c94bbSBharat Bhushan /* 630f61c94bbSBharat Bhushan * If this is final watchdog expiry and some action is required 631f61c94bbSBharat Bhushan * then exit to userspace. 632f61c94bbSBharat Bhushan */ 633f61c94bbSBharat Bhushan if (final && (vcpu->arch.tcr & TCR_WRC_MASK) && 634f61c94bbSBharat Bhushan vcpu->arch.watchdog_enabled) { 635f61c94bbSBharat Bhushan smp_wmb(); 636f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_WATCHDOG, vcpu); 637f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 638f61c94bbSBharat Bhushan } 639f61c94bbSBharat Bhushan 640f61c94bbSBharat Bhushan /* 641f61c94bbSBharat Bhushan * Stop running the watchdog timer after final expiration to 642f61c94bbSBharat Bhushan * prevent the host from being flooded with timers if the 643f61c94bbSBharat Bhushan * guest sets a short period. 644f61c94bbSBharat Bhushan * Timers will resume when TSR/TCR is updated next time. 645f61c94bbSBharat Bhushan */ 646f61c94bbSBharat Bhushan if (!final) 647f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 648f61c94bbSBharat Bhushan } 649f61c94bbSBharat Bhushan 650dfd4d47eSScott Wood static void update_timer_ints(struct kvm_vcpu *vcpu) 651dfd4d47eSScott Wood { 652dfd4d47eSScott Wood if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS)) 653dfd4d47eSScott Wood kvmppc_core_queue_dec(vcpu); 654dfd4d47eSScott Wood else 655dfd4d47eSScott Wood kvmppc_core_dequeue_dec(vcpu); 656f61c94bbSBharat Bhushan 657f61c94bbSBharat Bhushan if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS)) 658f61c94bbSBharat Bhushan kvmppc_core_queue_watchdog(vcpu); 659f61c94bbSBharat Bhushan else 660f61c94bbSBharat Bhushan kvmppc_core_dequeue_watchdog(vcpu); 661dfd4d47eSScott Wood } 662dfd4d47eSScott Wood 663c59a6a3eSScott Wood static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu) 664d9fbd03dSHollis Blanchard { 665d9fbd03dSHollis Blanchard unsigned long *pending = &vcpu->arch.pending_exceptions; 666d9fbd03dSHollis Blanchard unsigned int priority; 667d9fbd03dSHollis Blanchard 6689ab80843SHollis Blanchard priority = __ffs(*pending); 6698b3a00fcSAlexander Graf while (priority < BOOKE_IRQPRIO_MAX) { 670d4cf3892SHollis Blanchard if (kvmppc_booke_irqprio_deliver(vcpu, priority)) 671d9fbd03dSHollis Blanchard break; 672d9fbd03dSHollis Blanchard 673d9fbd03dSHollis Blanchard priority = find_next_bit(pending, 674d9fbd03dSHollis Blanchard BITS_PER_BYTE * sizeof(*pending), 675d9fbd03dSHollis Blanchard priority + 1); 676d9fbd03dSHollis Blanchard } 67790bba358SAlexander Graf 67890bba358SAlexander Graf /* Tell the guest about our interrupt status */ 67929ac26efSScott Wood vcpu->arch.shared->int_pending = !!*pending; 680d9fbd03dSHollis Blanchard } 681d9fbd03dSHollis Blanchard 682c59a6a3eSScott Wood /* Check pending exceptions and deliver one, if possible. */ 683a8e4ef84SAlexander Graf int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu) 684c59a6a3eSScott Wood { 685a8e4ef84SAlexander Graf int r = 0; 686c59a6a3eSScott Wood WARN_ON_ONCE(!irqs_disabled()); 687c59a6a3eSScott Wood 688c59a6a3eSScott Wood kvmppc_core_check_exceptions(vcpu); 689c59a6a3eSScott Wood 6902fa6e1e1SRadim Krčmář if (kvm_request_pending(vcpu)) { 691b8c649a9SAlexander Graf /* Exception delivery raised request; start over */ 692b8c649a9SAlexander Graf return 1; 693b8c649a9SAlexander Graf } 694b8c649a9SAlexander Graf 695c59a6a3eSScott Wood if (vcpu->arch.shared->msr & MSR_WE) { 696c59a6a3eSScott Wood local_irq_enable(); 697c59a6a3eSScott Wood kvm_vcpu_block(vcpu); 69872875d8aSRadim Krčmář kvm_clear_request(KVM_REQ_UNHALT, vcpu); 6996c85f52bSScott Wood hard_irq_disable(); 700c59a6a3eSScott Wood 701c59a6a3eSScott Wood kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS); 702a8e4ef84SAlexander Graf r = 1; 703c59a6a3eSScott Wood }; 704a8e4ef84SAlexander Graf 705a8e4ef84SAlexander Graf return r; 706a8e4ef84SAlexander Graf } 707a8e4ef84SAlexander Graf 7087c973a2eSAlexander Graf int kvmppc_core_check_requests(struct kvm_vcpu *vcpu) 7094ffc6356SAlexander Graf { 7107c973a2eSAlexander Graf int r = 1; /* Indicate we want to get back into the guest */ 7117c973a2eSAlexander Graf 7124ffc6356SAlexander Graf if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu)) 7134ffc6356SAlexander Graf update_timer_ints(vcpu); 714862d31f7SAlexander Graf #if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC) 715862d31f7SAlexander Graf if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu)) 716862d31f7SAlexander Graf kvmppc_core_flush_tlb(vcpu); 717862d31f7SAlexander Graf #endif 7187c973a2eSAlexander Graf 719f61c94bbSBharat Bhushan if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) { 720f61c94bbSBharat Bhushan vcpu->run->exit_reason = KVM_EXIT_WATCHDOG; 721f61c94bbSBharat Bhushan r = 0; 722f61c94bbSBharat Bhushan } 723f61c94bbSBharat Bhushan 7241c810636SAlexander Graf if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) { 7251c810636SAlexander Graf vcpu->run->epr.epr = 0; 7261c810636SAlexander Graf vcpu->arch.epr_needed = true; 7271c810636SAlexander Graf vcpu->run->exit_reason = KVM_EXIT_EPR; 7281c810636SAlexander Graf r = 0; 7291c810636SAlexander Graf } 7301c810636SAlexander Graf 7317c973a2eSAlexander Graf return r; 7324ffc6356SAlexander Graf } 7334ffc6356SAlexander Graf 734df6909e5SPaul Mackerras int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu) 735df6909e5SPaul Mackerras { 7367ee78855SAlexander Graf int ret, s; 737f5f97210SScott Wood struct debug_reg debug; 738df6909e5SPaul Mackerras 739af8f38b3SAlexander Graf if (!vcpu->arch.sane) { 740af8f38b3SAlexander Graf kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR; 741af8f38b3SAlexander Graf return -EINVAL; 742af8f38b3SAlexander Graf } 743af8f38b3SAlexander Graf 7447ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 7457ee78855SAlexander Graf if (s <= 0) { 7467ee78855SAlexander Graf ret = s; 7471d1ef222SScott Wood goto out; 7481d1ef222SScott Wood } 7496c85f52bSScott Wood /* interrupts now hard-disabled */ 7501d1ef222SScott Wood 7518fae845fSScott Wood #ifdef CONFIG_PPC_FPU 7528fae845fSScott Wood /* Save userspace FPU state in stack */ 7538fae845fSScott Wood enable_kernel_fp(); 7548fae845fSScott Wood 7558fae845fSScott Wood /* 7568fae845fSScott Wood * Since we can't trap on MSR_FP in GS-mode, we consider the guest 7573efc7da6SMihai Caraman * as always using the FPU. 7588fae845fSScott Wood */ 7598fae845fSScott Wood kvmppc_load_guest_fp(vcpu); 7608fae845fSScott Wood #endif 7618fae845fSScott Wood 76295d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 76395d80a29SMihai Caraman /* Save userspace AltiVec state in stack */ 76495d80a29SMihai Caraman if (cpu_has_feature(CPU_FTR_ALTIVEC)) 76595d80a29SMihai Caraman enable_kernel_altivec(); 76695d80a29SMihai Caraman /* 76795d80a29SMihai Caraman * Since we can't trap on MSR_VEC in GS-mode, we consider the guest 76895d80a29SMihai Caraman * as always using the AltiVec. 76995d80a29SMihai Caraman */ 77095d80a29SMihai Caraman kvmppc_load_guest_altivec(vcpu); 77195d80a29SMihai Caraman #endif 77295d80a29SMihai Caraman 773ce11e48bSBharat Bhushan /* Switch to guest debug context */ 774348ba710SBharat Bhushan debug = vcpu->arch.dbg_reg; 775f5f97210SScott Wood switch_booke_debug_regs(&debug); 776f5f97210SScott Wood debug = current->thread.debug; 777348ba710SBharat Bhushan current->thread.debug = vcpu->arch.dbg_reg; 778ce11e48bSBharat Bhushan 77908c9a188SBharat Bhushan vcpu->arch.pgdir = current->mm->pgd; 7805f1c248fSScott Wood kvmppc_fix_ee_before_entry(); 781f8941fbeSScott Wood 782df6909e5SPaul Mackerras ret = __kvmppc_vcpu_run(kvm_run, vcpu); 7838fae845fSScott Wood 7846edaa530SPaolo Bonzini /* No need for guest_exit. It's done in handle_exit. 78524afa37bSAlexander Graf We also get here with interrupts enabled. */ 78624afa37bSAlexander Graf 787ce11e48bSBharat Bhushan /* Switch back to user space debug context */ 788f5f97210SScott Wood switch_booke_debug_regs(&debug); 789f5f97210SScott Wood current->thread.debug = debug; 790ce11e48bSBharat Bhushan 7918fae845fSScott Wood #ifdef CONFIG_PPC_FPU 7928fae845fSScott Wood kvmppc_save_guest_fp(vcpu); 7938fae845fSScott Wood #endif 7948fae845fSScott Wood 79595d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 79695d80a29SMihai Caraman kvmppc_save_guest_altivec(vcpu); 79795d80a29SMihai Caraman #endif 79895d80a29SMihai Caraman 7991d1ef222SScott Wood out: 800d69c6436SAlexander Graf vcpu->mode = OUTSIDE_GUEST_MODE; 801df6909e5SPaul Mackerras return ret; 802df6909e5SPaul Mackerras } 803df6909e5SPaul Mackerras 804d30f6e48SScott Wood static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu) 805d9fbd03dSHollis Blanchard { 806d9fbd03dSHollis Blanchard enum emulation_result er; 807d9fbd03dSHollis Blanchard 808d9fbd03dSHollis Blanchard er = kvmppc_emulate_instruction(run, vcpu); 809d9fbd03dSHollis Blanchard switch (er) { 810d9fbd03dSHollis Blanchard case EMULATE_DONE: 81173e75b41SHollis Blanchard /* don't overwrite subtypes, just account kvm_stats */ 8127b701591SHollis Blanchard kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS); 813d9fbd03dSHollis Blanchard /* Future optimization: only reload non-volatiles if 814d9fbd03dSHollis Blanchard * they were actually modified by emulation. */ 815d30f6e48SScott Wood return RESUME_GUEST_NV; 816d30f6e48SScott Wood 81751f04726SMihai Caraman case EMULATE_AGAIN: 81851f04726SMihai Caraman return RESUME_GUEST; 81951f04726SMihai Caraman 820d9fbd03dSHollis Blanchard case EMULATE_FAIL: 8215cf8ca22SHollis Blanchard printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n", 822d9fbd03dSHollis Blanchard __func__, vcpu->arch.pc, vcpu->arch.last_inst); 823d9fbd03dSHollis Blanchard /* For debugging, encode the failing instruction and 824d9fbd03dSHollis Blanchard * report it to userspace. */ 825d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason = ~0ULL << 32; 826d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason |= vcpu->arch.last_inst; 827d1ff5499SAlexander Graf kvmppc_core_queue_program(vcpu, ESR_PIL); 828d30f6e48SScott Wood return RESUME_HOST; 829d30f6e48SScott Wood 8309b4f5308SBharat Bhushan case EMULATE_EXIT_USER: 8319b4f5308SBharat Bhushan return RESUME_HOST; 8329b4f5308SBharat Bhushan 833d9fbd03dSHollis Blanchard default: 834d9fbd03dSHollis Blanchard BUG(); 835d9fbd03dSHollis Blanchard } 836d30f6e48SScott Wood } 837d30f6e48SScott Wood 838ce11e48bSBharat Bhushan static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu) 839ce11e48bSBharat Bhushan { 840348ba710SBharat Bhushan struct debug_reg *dbg_reg = &(vcpu->arch.dbg_reg); 841ce11e48bSBharat Bhushan u32 dbsr = vcpu->arch.dbsr; 842ce11e48bSBharat Bhushan 8432f699a59SBharat Bhushan if (vcpu->guest_debug == 0) { 8442f699a59SBharat Bhushan /* 8452f699a59SBharat Bhushan * Debug resources belong to Guest. 8462f699a59SBharat Bhushan * Imprecise debug event is not injected 8472f699a59SBharat Bhushan */ 8482f699a59SBharat Bhushan if (dbsr & DBSR_IDE) { 8492f699a59SBharat Bhushan dbsr &= ~DBSR_IDE; 8502f699a59SBharat Bhushan if (!dbsr) 8512f699a59SBharat Bhushan return RESUME_GUEST; 8522f699a59SBharat Bhushan } 8532f699a59SBharat Bhushan 8542f699a59SBharat Bhushan if (dbsr && (vcpu->arch.shared->msr & MSR_DE) && 8552f699a59SBharat Bhushan (vcpu->arch.dbg_reg.dbcr0 & DBCR0_IDM)) 8562f699a59SBharat Bhushan kvmppc_core_queue_debug(vcpu); 8572f699a59SBharat Bhushan 8582f699a59SBharat Bhushan /* Inject a program interrupt if trap debug is not allowed */ 8592f699a59SBharat Bhushan if ((dbsr & DBSR_TIE) && !(vcpu->arch.shared->msr & MSR_DE)) 8602f699a59SBharat Bhushan kvmppc_core_queue_program(vcpu, ESR_PTR); 8612f699a59SBharat Bhushan 8622f699a59SBharat Bhushan return RESUME_GUEST; 8632f699a59SBharat Bhushan } 8642f699a59SBharat Bhushan 8652f699a59SBharat Bhushan /* 8662f699a59SBharat Bhushan * Debug resource owned by userspace. 8672f699a59SBharat Bhushan * Clear guest dbsr (vcpu->arch.dbsr) 8682f699a59SBharat Bhushan */ 8692190991eSBharat Bhushan vcpu->arch.dbsr = 0; 870ce11e48bSBharat Bhushan run->debug.arch.status = 0; 871ce11e48bSBharat Bhushan run->debug.arch.address = vcpu->arch.pc; 872ce11e48bSBharat Bhushan 873ce11e48bSBharat Bhushan if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) { 874ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT; 875ce11e48bSBharat Bhushan } else { 876ce11e48bSBharat Bhushan if (dbsr & (DBSR_DAC1W | DBSR_DAC2W)) 877ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE; 878ce11e48bSBharat Bhushan else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R)) 879ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ; 880ce11e48bSBharat Bhushan if (dbsr & (DBSR_DAC1R | DBSR_DAC1W)) 881ce11e48bSBharat Bhushan run->debug.arch.address = dbg_reg->dac1; 882ce11e48bSBharat Bhushan else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W)) 883ce11e48bSBharat Bhushan run->debug.arch.address = dbg_reg->dac2; 884ce11e48bSBharat Bhushan } 885ce11e48bSBharat Bhushan 886ce11e48bSBharat Bhushan return RESUME_HOST; 887ce11e48bSBharat Bhushan } 888ce11e48bSBharat Bhushan 8894e642ccbSAlexander Graf static void kvmppc_fill_pt_regs(struct pt_regs *regs) 8904e642ccbSAlexander Graf { 8914e642ccbSAlexander Graf ulong r1, ip, msr, lr; 8924e642ccbSAlexander Graf 8934e642ccbSAlexander Graf asm("mr %0, 1" : "=r"(r1)); 8944e642ccbSAlexander Graf asm("mflr %0" : "=r"(lr)); 8954e642ccbSAlexander Graf asm("mfmsr %0" : "=r"(msr)); 8964e642ccbSAlexander Graf asm("bl 1f; 1: mflr %0" : "=r"(ip)); 8974e642ccbSAlexander Graf 8984e642ccbSAlexander Graf memset(regs, 0, sizeof(*regs)); 8994e642ccbSAlexander Graf regs->gpr[1] = r1; 9004e642ccbSAlexander Graf regs->nip = ip; 9014e642ccbSAlexander Graf regs->msr = msr; 9024e642ccbSAlexander Graf regs->link = lr; 9034e642ccbSAlexander Graf } 9044e642ccbSAlexander Graf 9056328e593SBharat Bhushan /* 9066328e593SBharat Bhushan * For interrupts needed to be handled by host interrupt handlers, 9076328e593SBharat Bhushan * corresponding host handler are called from here in similar way 9086328e593SBharat Bhushan * (but not exact) as they are called from low level handler 9096328e593SBharat Bhushan * (such as from arch/powerpc/kernel/head_fsl_booke.S). 9106328e593SBharat Bhushan */ 9114e642ccbSAlexander Graf static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu, 9124e642ccbSAlexander Graf unsigned int exit_nr) 9134e642ccbSAlexander Graf { 9144e642ccbSAlexander Graf struct pt_regs regs; 9154e642ccbSAlexander Graf 9164e642ccbSAlexander Graf switch (exit_nr) { 9174e642ccbSAlexander Graf case BOOKE_INTERRUPT_EXTERNAL: 9184e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 9194e642ccbSAlexander Graf do_IRQ(®s); 9204e642ccbSAlexander Graf break; 9214e642ccbSAlexander Graf case BOOKE_INTERRUPT_DECREMENTER: 9224e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 9234e642ccbSAlexander Graf timer_interrupt(®s); 9244e642ccbSAlexander Graf break; 9255f17ce8bSTiejun Chen #if defined(CONFIG_PPC_DOORBELL) 9264e642ccbSAlexander Graf case BOOKE_INTERRUPT_DOORBELL: 9274e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 9284e642ccbSAlexander Graf doorbell_exception(®s); 9294e642ccbSAlexander Graf break; 9304e642ccbSAlexander Graf #endif 9314e642ccbSAlexander Graf case BOOKE_INTERRUPT_MACHINE_CHECK: 9324e642ccbSAlexander Graf /* FIXME */ 9334e642ccbSAlexander Graf break; 9347cc1e8eeSAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 9357cc1e8eeSAlexander Graf kvmppc_fill_pt_regs(®s); 9367cc1e8eeSAlexander Graf performance_monitor_exception(®s); 9377cc1e8eeSAlexander Graf break; 9386328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 9396328e593SBharat Bhushan kvmppc_fill_pt_regs(®s); 9406328e593SBharat Bhushan #ifdef CONFIG_BOOKE_WDT 9416328e593SBharat Bhushan WatchdogException(®s); 9426328e593SBharat Bhushan #else 9436328e593SBharat Bhushan unknown_exception(®s); 9446328e593SBharat Bhushan #endif 9456328e593SBharat Bhushan break; 9466328e593SBharat Bhushan case BOOKE_INTERRUPT_CRITICAL: 947845ac985STudor Laurentiu kvmppc_fill_pt_regs(®s); 9486328e593SBharat Bhushan unknown_exception(®s); 9496328e593SBharat Bhushan break; 950ce11e48bSBharat Bhushan case BOOKE_INTERRUPT_DEBUG: 951ce11e48bSBharat Bhushan /* Save DBSR before preemption is enabled */ 952ce11e48bSBharat Bhushan vcpu->arch.dbsr = mfspr(SPRN_DBSR); 953ce11e48bSBharat Bhushan kvmppc_clear_dbsr(); 954ce11e48bSBharat Bhushan break; 9554e642ccbSAlexander Graf } 9564e642ccbSAlexander Graf } 9574e642ccbSAlexander Graf 958f5250471SMihai Caraman static int kvmppc_resume_inst_load(struct kvm_run *run, struct kvm_vcpu *vcpu, 959f5250471SMihai Caraman enum emulation_result emulated, u32 last_inst) 960f5250471SMihai Caraman { 961f5250471SMihai Caraman switch (emulated) { 962f5250471SMihai Caraman case EMULATE_AGAIN: 963f5250471SMihai Caraman return RESUME_GUEST; 964f5250471SMihai Caraman 965f5250471SMihai Caraman case EMULATE_FAIL: 966f5250471SMihai Caraman pr_debug("%s: load instruction from guest address %lx failed\n", 967f5250471SMihai Caraman __func__, vcpu->arch.pc); 968f5250471SMihai Caraman /* For debugging, encode the failing instruction and 969f5250471SMihai Caraman * report it to userspace. */ 970f5250471SMihai Caraman run->hw.hardware_exit_reason = ~0ULL << 32; 971f5250471SMihai Caraman run->hw.hardware_exit_reason |= last_inst; 972f5250471SMihai Caraman kvmppc_core_queue_program(vcpu, ESR_PIL); 973f5250471SMihai Caraman return RESUME_HOST; 974f5250471SMihai Caraman 975f5250471SMihai Caraman default: 976f5250471SMihai Caraman BUG(); 977f5250471SMihai Caraman } 978f5250471SMihai Caraman } 979f5250471SMihai Caraman 980d30f6e48SScott Wood /** 981d30f6e48SScott Wood * kvmppc_handle_exit 982d30f6e48SScott Wood * 983d30f6e48SScott Wood * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV) 984d30f6e48SScott Wood */ 985d30f6e48SScott Wood int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu, 986d30f6e48SScott Wood unsigned int exit_nr) 987d30f6e48SScott Wood { 988d30f6e48SScott Wood int r = RESUME_HOST; 9897ee78855SAlexander Graf int s; 990f1e89028SScott Wood int idx; 991f5250471SMihai Caraman u32 last_inst = KVM_INST_FETCH_FAILED; 992f5250471SMihai Caraman enum emulation_result emulated = EMULATE_DONE; 993d30f6e48SScott Wood 994d30f6e48SScott Wood /* update before a new last_exit_type is rewritten */ 995d30f6e48SScott Wood kvmppc_update_timing_stats(vcpu); 996d30f6e48SScott Wood 9974e642ccbSAlexander Graf /* restart interrupts if they were meant for the host */ 9984e642ccbSAlexander Graf kvmppc_restart_interrupt(vcpu, exit_nr); 999d30f6e48SScott Wood 1000f5250471SMihai Caraman /* 1001446957baSAdam Buchbinder * get last instruction before being preempted 1002f5250471SMihai Caraman * TODO: for e6500 check also BOOKE_INTERRUPT_LRAT_ERROR & ESR_DATA 1003f5250471SMihai Caraman */ 1004f5250471SMihai Caraman switch (exit_nr) { 1005f5250471SMihai Caraman case BOOKE_INTERRUPT_DATA_STORAGE: 1006f5250471SMihai Caraman case BOOKE_INTERRUPT_DTLB_MISS: 1007f5250471SMihai Caraman case BOOKE_INTERRUPT_HV_PRIV: 10088d0eff63SAlexander Graf emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst); 1009f5250471SMihai Caraman break; 1010033aaa14SMadhavan Srinivasan case BOOKE_INTERRUPT_PROGRAM: 1011033aaa14SMadhavan Srinivasan /* SW breakpoints arrive as illegal instructions on HV */ 1012033aaa14SMadhavan Srinivasan if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP) 10138d0eff63SAlexander Graf emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst); 1014033aaa14SMadhavan Srinivasan break; 1015f5250471SMihai Caraman default: 1016f5250471SMihai Caraman break; 1017f5250471SMihai Caraman } 1018f5250471SMihai Caraman 101997c95059SAlexander Graf trace_kvm_exit(exit_nr, vcpu); 10206edaa530SPaolo Bonzini guest_exit_irqoff(); 1021e233d54dSPaolo Bonzini 1022e233d54dSPaolo Bonzini local_irq_enable(); 102397c95059SAlexander Graf 1024d30f6e48SScott Wood run->exit_reason = KVM_EXIT_UNKNOWN; 1025d30f6e48SScott Wood run->ready_for_interrupt_injection = 1; 1026d30f6e48SScott Wood 1027f5250471SMihai Caraman if (emulated != EMULATE_DONE) { 1028f5250471SMihai Caraman r = kvmppc_resume_inst_load(run, vcpu, emulated, last_inst); 1029f5250471SMihai Caraman goto out; 1030f5250471SMihai Caraman } 1031f5250471SMihai Caraman 1032d30f6e48SScott Wood switch (exit_nr) { 1033d30f6e48SScott Wood case BOOKE_INTERRUPT_MACHINE_CHECK: 1034c35c9d84SAlexander Graf printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR)); 1035c35c9d84SAlexander Graf kvmppc_dump_vcpu(vcpu); 1036c35c9d84SAlexander Graf /* For debugging, send invalid exit reason to user space */ 1037c35c9d84SAlexander Graf run->hw.hardware_exit_reason = ~1ULL << 32; 1038c35c9d84SAlexander Graf run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR); 1039c35c9d84SAlexander Graf r = RESUME_HOST; 1040d30f6e48SScott Wood break; 1041d30f6e48SScott Wood 1042d30f6e48SScott Wood case BOOKE_INTERRUPT_EXTERNAL: 1043d30f6e48SScott Wood kvmppc_account_exit(vcpu, EXT_INTR_EXITS); 1044d30f6e48SScott Wood r = RESUME_GUEST; 1045d30f6e48SScott Wood break; 1046d30f6e48SScott Wood 1047d30f6e48SScott Wood case BOOKE_INTERRUPT_DECREMENTER: 1048d30f6e48SScott Wood kvmppc_account_exit(vcpu, DEC_EXITS); 1049d30f6e48SScott Wood r = RESUME_GUEST; 1050d30f6e48SScott Wood break; 1051d30f6e48SScott Wood 10526328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 10536328e593SBharat Bhushan r = RESUME_GUEST; 10546328e593SBharat Bhushan break; 10556328e593SBharat Bhushan 1056d30f6e48SScott Wood case BOOKE_INTERRUPT_DOORBELL: 1057d30f6e48SScott Wood kvmppc_account_exit(vcpu, DBELL_EXITS); 1058d30f6e48SScott Wood r = RESUME_GUEST; 1059d30f6e48SScott Wood break; 1060d30f6e48SScott Wood 1061d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL_CRIT: 1062d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 1063d30f6e48SScott Wood 1064d30f6e48SScott Wood /* 1065d30f6e48SScott Wood * We are here because there is a pending guest interrupt 1066d30f6e48SScott Wood * which could not be delivered as MSR_CE or MSR_ME was not 1067d30f6e48SScott Wood * set. Once we break from here we will retry delivery. 1068d30f6e48SScott Wood */ 1069d30f6e48SScott Wood r = RESUME_GUEST; 1070d30f6e48SScott Wood break; 1071d30f6e48SScott Wood 1072d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL: 1073d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 1074d30f6e48SScott Wood 1075d30f6e48SScott Wood /* 1076d30f6e48SScott Wood * We are here because there is a pending guest interrupt 1077d30f6e48SScott Wood * which could not be delivered as MSR_EE was not set. Once 1078d30f6e48SScott Wood * we break from here we will retry delivery. 1079d30f6e48SScott Wood */ 1080d30f6e48SScott Wood r = RESUME_GUEST; 1081d30f6e48SScott Wood break; 1082d30f6e48SScott Wood 108395f2e921SAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 108495f2e921SAlexander Graf r = RESUME_GUEST; 108595f2e921SAlexander Graf break; 108695f2e921SAlexander Graf 1087d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_PRIV: 1088d30f6e48SScott Wood r = emulation_exit(run, vcpu); 1089d30f6e48SScott Wood break; 1090d30f6e48SScott Wood 1091d30f6e48SScott Wood case BOOKE_INTERRUPT_PROGRAM: 1092033aaa14SMadhavan Srinivasan if ((vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP) && 1093033aaa14SMadhavan Srinivasan (last_inst == KVMPPC_INST_SW_BREAKPOINT)) { 1094033aaa14SMadhavan Srinivasan /* 1095033aaa14SMadhavan Srinivasan * We are here because of an SW breakpoint instr, 1096033aaa14SMadhavan Srinivasan * so lets return to host to handle. 1097033aaa14SMadhavan Srinivasan */ 1098033aaa14SMadhavan Srinivasan r = kvmppc_handle_debug(run, vcpu); 1099033aaa14SMadhavan Srinivasan run->exit_reason = KVM_EXIT_DEBUG; 1100033aaa14SMadhavan Srinivasan kvmppc_account_exit(vcpu, DEBUG_EXITS); 1101033aaa14SMadhavan Srinivasan break; 1102033aaa14SMadhavan Srinivasan } 1103033aaa14SMadhavan Srinivasan 1104d30f6e48SScott Wood if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) { 11050268597cSAlexander Graf /* 11060268597cSAlexander Graf * Program traps generated by user-level software must 11070268597cSAlexander Graf * be handled by the guest kernel. 11080268597cSAlexander Graf * 11090268597cSAlexander Graf * In GS mode, hypervisor privileged instructions trap 11100268597cSAlexander Graf * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are 11110268597cSAlexander Graf * actual program interrupts, handled by the guest. 11120268597cSAlexander Graf */ 1113d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr); 1114d30f6e48SScott Wood r = RESUME_GUEST; 1115d30f6e48SScott Wood kvmppc_account_exit(vcpu, USR_PR_INST); 1116d30f6e48SScott Wood break; 1117d30f6e48SScott Wood } 1118d30f6e48SScott Wood 1119d30f6e48SScott Wood r = emulation_exit(run, vcpu); 1120d9fbd03dSHollis Blanchard break; 1121d9fbd03dSHollis Blanchard 1122d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_FP_UNAVAIL: 1123d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL); 11247b701591SHollis Blanchard kvmppc_account_exit(vcpu, FP_UNAVAIL); 1125d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1126d9fbd03dSHollis Blanchard break; 1127d9fbd03dSHollis Blanchard 11284cd35f67SScott Wood #ifdef CONFIG_SPE 11294cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: { 11304cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) 11314cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 11324cd35f67SScott Wood else 11334cd35f67SScott Wood kvmppc_booke_queue_irqprio(vcpu, 11344cd35f67SScott Wood BOOKE_IRQPRIO_SPE_UNAVAIL); 1135bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1136bb3a8a17SHollis Blanchard break; 11374cd35f67SScott Wood } 1138bb3a8a17SHollis Blanchard 1139bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_DATA: 1140bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA); 1141bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1142bb3a8a17SHollis Blanchard break; 1143bb3a8a17SHollis Blanchard 1144bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_ROUND: 1145bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND); 1146bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1147bb3a8a17SHollis Blanchard break; 114895d80a29SMihai Caraman #elif defined(CONFIG_SPE_POSSIBLE) 11494cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: 11504cd35f67SScott Wood /* 11514cd35f67SScott Wood * Guest wants SPE, but host kernel doesn't support it. Send 11524cd35f67SScott Wood * an "unimplemented operation" program check to the guest. 11534cd35f67SScott Wood */ 11544cd35f67SScott Wood kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV); 11554cd35f67SScott Wood r = RESUME_GUEST; 11564cd35f67SScott Wood break; 11574cd35f67SScott Wood 11584cd35f67SScott Wood /* 11594cd35f67SScott Wood * These really should never happen without CONFIG_SPE, 11604cd35f67SScott Wood * as we should never enable the real MSR[SPE] in the guest. 11614cd35f67SScott Wood */ 11624cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_DATA: 11634cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_ROUND: 11644cd35f67SScott Wood printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n", 11654cd35f67SScott Wood __func__, exit_nr, vcpu->arch.pc); 11664cd35f67SScott Wood run->hw.hardware_exit_reason = exit_nr; 11674cd35f67SScott Wood r = RESUME_HOST; 11684cd35f67SScott Wood break; 116995d80a29SMihai Caraman #endif /* CONFIG_SPE_POSSIBLE */ 117095d80a29SMihai Caraman 117195d80a29SMihai Caraman /* 117295d80a29SMihai Caraman * On cores with Vector category, KVM is loaded only if CONFIG_ALTIVEC, 117395d80a29SMihai Caraman * see kvmppc_core_check_processor_compat(). 117495d80a29SMihai Caraman */ 117595d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 117695d80a29SMihai Caraman case BOOKE_INTERRUPT_ALTIVEC_UNAVAIL: 117795d80a29SMihai Caraman kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_UNAVAIL); 117895d80a29SMihai Caraman r = RESUME_GUEST; 117995d80a29SMihai Caraman break; 118095d80a29SMihai Caraman 118195d80a29SMihai Caraman case BOOKE_INTERRUPT_ALTIVEC_ASSIST: 118295d80a29SMihai Caraman kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_ASSIST); 118395d80a29SMihai Caraman r = RESUME_GUEST; 118495d80a29SMihai Caraman break; 11854cd35f67SScott Wood #endif 1186bb3a8a17SHollis Blanchard 1187d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DATA_STORAGE: 1188daf5e271SLiu Yu kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear, 1189daf5e271SLiu Yu vcpu->arch.fault_esr); 11907b701591SHollis Blanchard kvmppc_account_exit(vcpu, DSI_EXITS); 1191d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1192d9fbd03dSHollis Blanchard break; 1193d9fbd03dSHollis Blanchard 1194d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_INST_STORAGE: 1195daf5e271SLiu Yu kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr); 11967b701591SHollis Blanchard kvmppc_account_exit(vcpu, ISI_EXITS); 1197d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1198d9fbd03dSHollis Blanchard break; 1199d9fbd03dSHollis Blanchard 1200011da899SAlexander Graf case BOOKE_INTERRUPT_ALIGNMENT: 1201011da899SAlexander Graf kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear, 1202011da899SAlexander Graf vcpu->arch.fault_esr); 1203011da899SAlexander Graf r = RESUME_GUEST; 1204011da899SAlexander Graf break; 1205011da899SAlexander Graf 1206d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 1207d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_SYSCALL: 1208d30f6e48SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR)) { 1209d30f6e48SScott Wood kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 1210d30f6e48SScott Wood } else { 1211d30f6e48SScott Wood /* 1212d30f6e48SScott Wood * hcall from guest userspace -- send privileged 1213d30f6e48SScott Wood * instruction program check. 1214d30f6e48SScott Wood */ 1215d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, ESR_PPR); 1216d30f6e48SScott Wood } 1217d30f6e48SScott Wood 1218d30f6e48SScott Wood r = RESUME_GUEST; 1219d30f6e48SScott Wood break; 1220d30f6e48SScott Wood #else 1221d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_SYSCALL: 12222a342ed5SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_PR) && 12232a342ed5SAlexander Graf (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) { 12242a342ed5SAlexander Graf /* KVM PV hypercalls */ 12252a342ed5SAlexander Graf kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 12262a342ed5SAlexander Graf r = RESUME_GUEST; 12272a342ed5SAlexander Graf } else { 12282a342ed5SAlexander Graf /* Guest syscalls */ 1229d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL); 12302a342ed5SAlexander Graf } 12317b701591SHollis Blanchard kvmppc_account_exit(vcpu, SYSCALL_EXITS); 1232d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1233d9fbd03dSHollis Blanchard break; 1234d30f6e48SScott Wood #endif 1235d9fbd03dSHollis Blanchard 1236d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DTLB_MISS: { 1237d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.fault_dear; 12387924bd41SHollis Blanchard int gtlb_index; 1239475e7cddSHollis Blanchard gpa_t gpaddr; 1240d9fbd03dSHollis Blanchard gfn_t gfn; 1241d9fbd03dSHollis Blanchard 1242bf7ca4bdSAlexander Graf #ifdef CONFIG_KVM_E500V2 1243a4cd8b23SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR) && 1244a4cd8b23SScott Wood (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 1245a4cd8b23SScott Wood kvmppc_map_magic(vcpu); 1246a4cd8b23SScott Wood kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1247a4cd8b23SScott Wood r = RESUME_GUEST; 1248a4cd8b23SScott Wood 1249a4cd8b23SScott Wood break; 1250a4cd8b23SScott Wood } 1251a4cd8b23SScott Wood #endif 1252a4cd8b23SScott Wood 1253d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1254fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 12557924bd41SHollis Blanchard if (gtlb_index < 0) { 1256d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1257daf5e271SLiu Yu kvmppc_core_queue_dtlb_miss(vcpu, 1258daf5e271SLiu Yu vcpu->arch.fault_dear, 1259daf5e271SLiu Yu vcpu->arch.fault_esr); 1260b52a638cSHollis Blanchard kvmppc_mmu_dtlb_miss(vcpu); 12617b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS); 1262d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1263d9fbd03dSHollis Blanchard break; 1264d9fbd03dSHollis Blanchard } 1265d9fbd03dSHollis Blanchard 1266f1e89028SScott Wood idx = srcu_read_lock(&vcpu->kvm->srcu); 1267f1e89028SScott Wood 1268be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 1269475e7cddSHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1270d9fbd03dSHollis Blanchard 1271d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1272d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1273d9fbd03dSHollis Blanchard * didn't, and it is RAM. This could be because: 1274d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1275d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1276d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1277d9fbd03dSHollis Blanchard * invoking the guest. */ 127858a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 12797b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1280d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1281d9fbd03dSHollis Blanchard } else { 1282d9fbd03dSHollis Blanchard /* Guest has mapped and accessed a page which is not 1283d9fbd03dSHollis Blanchard * actually RAM. */ 1284475e7cddSHollis Blanchard vcpu->arch.paddr_accessed = gpaddr; 12856020c0f6SAlexander Graf vcpu->arch.vaddr_accessed = eaddr; 1286d9fbd03dSHollis Blanchard r = kvmppc_emulate_mmio(run, vcpu); 12877b701591SHollis Blanchard kvmppc_account_exit(vcpu, MMIO_EXITS); 1288d9fbd03dSHollis Blanchard } 1289d9fbd03dSHollis Blanchard 1290f1e89028SScott Wood srcu_read_unlock(&vcpu->kvm->srcu, idx); 1291d9fbd03dSHollis Blanchard break; 1292d9fbd03dSHollis Blanchard } 1293d9fbd03dSHollis Blanchard 1294d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_ITLB_MISS: { 1295d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.pc; 129689168618SHollis Blanchard gpa_t gpaddr; 1297d9fbd03dSHollis Blanchard gfn_t gfn; 12987924bd41SHollis Blanchard int gtlb_index; 1299d9fbd03dSHollis Blanchard 1300d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1301d9fbd03dSHollis Blanchard 1302d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1303fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 13047924bd41SHollis Blanchard if (gtlb_index < 0) { 1305d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1306d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 1307b52a638cSHollis Blanchard kvmppc_mmu_itlb_miss(vcpu); 13087b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS); 1309d9fbd03dSHollis Blanchard break; 1310d9fbd03dSHollis Blanchard } 1311d9fbd03dSHollis Blanchard 13127b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS); 1313d9fbd03dSHollis Blanchard 1314f1e89028SScott Wood idx = srcu_read_lock(&vcpu->kvm->srcu); 1315f1e89028SScott Wood 1316be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 131789168618SHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1318d9fbd03dSHollis Blanchard 1319d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1320d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1321d9fbd03dSHollis Blanchard * didn't. This could be because: 1322d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1323d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1324d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1325d9fbd03dSHollis Blanchard * invoking the guest. */ 132658a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 1327d9fbd03dSHollis Blanchard } else { 1328d9fbd03dSHollis Blanchard /* Guest mapped and leaped at non-RAM! */ 1329d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK); 1330d9fbd03dSHollis Blanchard } 1331d9fbd03dSHollis Blanchard 1332f1e89028SScott Wood srcu_read_unlock(&vcpu->kvm->srcu, idx); 1333d9fbd03dSHollis Blanchard break; 1334d9fbd03dSHollis Blanchard } 1335d9fbd03dSHollis Blanchard 1336d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DEBUG: { 1337ce11e48bSBharat Bhushan r = kvmppc_handle_debug(run, vcpu); 1338ce11e48bSBharat Bhushan if (r == RESUME_HOST) 1339d9fbd03dSHollis Blanchard run->exit_reason = KVM_EXIT_DEBUG; 13407b701591SHollis Blanchard kvmppc_account_exit(vcpu, DEBUG_EXITS); 1341d9fbd03dSHollis Blanchard break; 1342d9fbd03dSHollis Blanchard } 1343d9fbd03dSHollis Blanchard 1344d9fbd03dSHollis Blanchard default: 1345d9fbd03dSHollis Blanchard printk(KERN_EMERG "exit_nr %d\n", exit_nr); 1346d9fbd03dSHollis Blanchard BUG(); 1347d9fbd03dSHollis Blanchard } 1348d9fbd03dSHollis Blanchard 1349f5250471SMihai Caraman out: 1350a8e4ef84SAlexander Graf /* 1351a8e4ef84SAlexander Graf * To avoid clobbering exit_reason, only check for signals if we 1352a8e4ef84SAlexander Graf * aren't already exiting to userspace for some other reason. 1353a8e4ef84SAlexander Graf */ 135403660ba2SAlexander Graf if (!(r & RESUME_HOST)) { 13557ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 13566c85f52bSScott Wood if (s <= 0) 13577ee78855SAlexander Graf r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV); 13586c85f52bSScott Wood else { 13596c85f52bSScott Wood /* interrupts now hard-disabled */ 13605f1c248fSScott Wood kvmppc_fix_ee_before_entry(); 13613efc7da6SMihai Caraman kvmppc_load_guest_fp(vcpu); 136295d80a29SMihai Caraman kvmppc_load_guest_altivec(vcpu); 136324afa37bSAlexander Graf } 136424afa37bSAlexander Graf } 1365706fb730SAlexander Graf 1366d9fbd03dSHollis Blanchard return r; 1367d9fbd03dSHollis Blanchard } 1368d9fbd03dSHollis Blanchard 1369d26f22c9SBharat Bhushan static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr) 1370d26f22c9SBharat Bhushan { 1371d26f22c9SBharat Bhushan u32 old_tsr = vcpu->arch.tsr; 1372d26f22c9SBharat Bhushan 1373d26f22c9SBharat Bhushan vcpu->arch.tsr = new_tsr; 1374d26f22c9SBharat Bhushan 1375d26f22c9SBharat Bhushan if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS)) 1376d26f22c9SBharat Bhushan arm_next_watchdog(vcpu); 1377d26f22c9SBharat Bhushan 1378d26f22c9SBharat Bhushan update_timer_ints(vcpu); 1379d26f22c9SBharat Bhushan } 1380d26f22c9SBharat Bhushan 1381d9fbd03dSHollis Blanchard /* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */ 1382d9fbd03dSHollis Blanchard int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu) 1383d9fbd03dSHollis Blanchard { 1384082decf2SHollis Blanchard int i; 1385af8f38b3SAlexander Graf int r; 1386082decf2SHollis Blanchard 1387d9fbd03dSHollis Blanchard vcpu->arch.pc = 0; 1388b5904972SScott Wood vcpu->arch.shared->pir = vcpu->vcpu_id; 13898e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */ 1390d30f6e48SScott Wood kvmppc_set_msr(vcpu, 0); 1391d9fbd03dSHollis Blanchard 1392d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 1393ce11e48bSBharat Bhushan vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS; 1394d9fbd03dSHollis Blanchard vcpu->arch.shadow_pid = 1; 1395d30f6e48SScott Wood vcpu->arch.shared->msr = 0; 1396d30f6e48SScott Wood #endif 1397d9fbd03dSHollis Blanchard 1398082decf2SHollis Blanchard /* Eye-catching numbers so we know if the guest takes an interrupt 1399082decf2SHollis Blanchard * before it's programmed its own IVPR/IVORs. */ 1400d9fbd03dSHollis Blanchard vcpu->arch.ivpr = 0x55550000; 1401082decf2SHollis Blanchard for (i = 0; i < BOOKE_IRQPRIO_MAX; i++) 1402082decf2SHollis Blanchard vcpu->arch.ivor[i] = 0x7700 | i * 4; 1403d9fbd03dSHollis Blanchard 140473e75b41SHollis Blanchard kvmppc_init_timing_stats(vcpu); 140573e75b41SHollis Blanchard 1406af8f38b3SAlexander Graf r = kvmppc_core_vcpu_setup(vcpu); 1407af8f38b3SAlexander Graf kvmppc_sanity_check(vcpu); 1408af8f38b3SAlexander Graf return r; 1409d9fbd03dSHollis Blanchard } 1410d9fbd03dSHollis Blanchard 1411f61c94bbSBharat Bhushan int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu) 1412f61c94bbSBharat Bhushan { 1413f61c94bbSBharat Bhushan /* setup watchdog timer once */ 1414f61c94bbSBharat Bhushan spin_lock_init(&vcpu->arch.wdt_lock); 141586cb30ecSKees Cook timer_setup(&vcpu->arch.wdt_timer, kvmppc_watchdog_func, 0); 1416f61c94bbSBharat Bhushan 14172f699a59SBharat Bhushan /* 14182f699a59SBharat Bhushan * Clear DBSR.MRR to avoid guest debug interrupt as 14192f699a59SBharat Bhushan * this is of host interest 14202f699a59SBharat Bhushan */ 14212f699a59SBharat Bhushan mtspr(SPRN_DBSR, DBSR_MRR); 1422f61c94bbSBharat Bhushan return 0; 1423f61c94bbSBharat Bhushan } 1424f61c94bbSBharat Bhushan 1425f61c94bbSBharat Bhushan void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu) 1426f61c94bbSBharat Bhushan { 1427f61c94bbSBharat Bhushan del_timer_sync(&vcpu->arch.wdt_timer); 1428f61c94bbSBharat Bhushan } 1429f61c94bbSBharat Bhushan 1430d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1431d9fbd03dSHollis Blanchard { 1432d9fbd03dSHollis Blanchard int i; 1433d9fbd03dSHollis Blanchard 14341fc9b76bSChristoffer Dall vcpu_load(vcpu); 14351fc9b76bSChristoffer Dall 1436d9fbd03dSHollis Blanchard regs->pc = vcpu->arch.pc; 1437992b5b29SAlexander Graf regs->cr = kvmppc_get_cr(vcpu); 1438d9fbd03dSHollis Blanchard regs->ctr = vcpu->arch.ctr; 1439d9fbd03dSHollis Blanchard regs->lr = vcpu->arch.lr; 1440992b5b29SAlexander Graf regs->xer = kvmppc_get_xer(vcpu); 1441666e7252SAlexander Graf regs->msr = vcpu->arch.shared->msr; 144231579eeaSBharat Bhushan regs->srr0 = kvmppc_get_srr0(vcpu); 144331579eeaSBharat Bhushan regs->srr1 = kvmppc_get_srr1(vcpu); 1444d9fbd03dSHollis Blanchard regs->pid = vcpu->arch.pid; 1445c1b8a01bSBharat Bhushan regs->sprg0 = kvmppc_get_sprg0(vcpu); 1446c1b8a01bSBharat Bhushan regs->sprg1 = kvmppc_get_sprg1(vcpu); 1447c1b8a01bSBharat Bhushan regs->sprg2 = kvmppc_get_sprg2(vcpu); 1448c1b8a01bSBharat Bhushan regs->sprg3 = kvmppc_get_sprg3(vcpu); 1449c1b8a01bSBharat Bhushan regs->sprg4 = kvmppc_get_sprg4(vcpu); 1450c1b8a01bSBharat Bhushan regs->sprg5 = kvmppc_get_sprg5(vcpu); 1451c1b8a01bSBharat Bhushan regs->sprg6 = kvmppc_get_sprg6(vcpu); 1452c1b8a01bSBharat Bhushan regs->sprg7 = kvmppc_get_sprg7(vcpu); 1453d9fbd03dSHollis Blanchard 1454d9fbd03dSHollis Blanchard for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 14558e5b26b5SAlexander Graf regs->gpr[i] = kvmppc_get_gpr(vcpu, i); 1456d9fbd03dSHollis Blanchard 14571fc9b76bSChristoffer Dall vcpu_put(vcpu); 1458d9fbd03dSHollis Blanchard return 0; 1459d9fbd03dSHollis Blanchard } 1460d9fbd03dSHollis Blanchard 1461d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1462d9fbd03dSHollis Blanchard { 1463d9fbd03dSHollis Blanchard int i; 1464d9fbd03dSHollis Blanchard 1465875656feSChristoffer Dall vcpu_load(vcpu); 1466875656feSChristoffer Dall 1467d9fbd03dSHollis Blanchard vcpu->arch.pc = regs->pc; 1468992b5b29SAlexander Graf kvmppc_set_cr(vcpu, regs->cr); 1469d9fbd03dSHollis Blanchard vcpu->arch.ctr = regs->ctr; 1470d9fbd03dSHollis Blanchard vcpu->arch.lr = regs->lr; 1471992b5b29SAlexander Graf kvmppc_set_xer(vcpu, regs->xer); 1472b8fd68acSHollis Blanchard kvmppc_set_msr(vcpu, regs->msr); 147331579eeaSBharat Bhushan kvmppc_set_srr0(vcpu, regs->srr0); 147431579eeaSBharat Bhushan kvmppc_set_srr1(vcpu, regs->srr1); 14755ce941eeSScott Wood kvmppc_set_pid(vcpu, regs->pid); 1476c1b8a01bSBharat Bhushan kvmppc_set_sprg0(vcpu, regs->sprg0); 1477c1b8a01bSBharat Bhushan kvmppc_set_sprg1(vcpu, regs->sprg1); 1478c1b8a01bSBharat Bhushan kvmppc_set_sprg2(vcpu, regs->sprg2); 1479c1b8a01bSBharat Bhushan kvmppc_set_sprg3(vcpu, regs->sprg3); 1480c1b8a01bSBharat Bhushan kvmppc_set_sprg4(vcpu, regs->sprg4); 1481c1b8a01bSBharat Bhushan kvmppc_set_sprg5(vcpu, regs->sprg5); 1482c1b8a01bSBharat Bhushan kvmppc_set_sprg6(vcpu, regs->sprg6); 1483c1b8a01bSBharat Bhushan kvmppc_set_sprg7(vcpu, regs->sprg7); 1484d9fbd03dSHollis Blanchard 14858e5b26b5SAlexander Graf for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 14868e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, i, regs->gpr[i]); 1487d9fbd03dSHollis Blanchard 1488875656feSChristoffer Dall vcpu_put(vcpu); 1489d9fbd03dSHollis Blanchard return 0; 1490d9fbd03dSHollis Blanchard } 1491d9fbd03dSHollis Blanchard 14925ce941eeSScott Wood static void get_sregs_base(struct kvm_vcpu *vcpu, 14935ce941eeSScott Wood struct kvm_sregs *sregs) 14945ce941eeSScott Wood { 14955ce941eeSScott Wood u64 tb = get_tb(); 14965ce941eeSScott Wood 14975ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_BASE; 14985ce941eeSScott Wood 14995ce941eeSScott Wood sregs->u.e.csrr0 = vcpu->arch.csrr0; 15005ce941eeSScott Wood sregs->u.e.csrr1 = vcpu->arch.csrr1; 15015ce941eeSScott Wood sregs->u.e.mcsr = vcpu->arch.mcsr; 1502dc168549SBharat Bhushan sregs->u.e.esr = kvmppc_get_esr(vcpu); 1503a5414d4bSBharat Bhushan sregs->u.e.dear = kvmppc_get_dar(vcpu); 15045ce941eeSScott Wood sregs->u.e.tsr = vcpu->arch.tsr; 15055ce941eeSScott Wood sregs->u.e.tcr = vcpu->arch.tcr; 15065ce941eeSScott Wood sregs->u.e.dec = kvmppc_get_dec(vcpu, tb); 15075ce941eeSScott Wood sregs->u.e.tb = tb; 15085ce941eeSScott Wood sregs->u.e.vrsave = vcpu->arch.vrsave; 15095ce941eeSScott Wood } 15105ce941eeSScott Wood 15115ce941eeSScott Wood static int set_sregs_base(struct kvm_vcpu *vcpu, 15125ce941eeSScott Wood struct kvm_sregs *sregs) 15135ce941eeSScott Wood { 15145ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_BASE)) 15155ce941eeSScott Wood return 0; 15165ce941eeSScott Wood 15175ce941eeSScott Wood vcpu->arch.csrr0 = sregs->u.e.csrr0; 15185ce941eeSScott Wood vcpu->arch.csrr1 = sregs->u.e.csrr1; 15195ce941eeSScott Wood vcpu->arch.mcsr = sregs->u.e.mcsr; 1520dc168549SBharat Bhushan kvmppc_set_esr(vcpu, sregs->u.e.esr); 1521a5414d4bSBharat Bhushan kvmppc_set_dar(vcpu, sregs->u.e.dear); 15225ce941eeSScott Wood vcpu->arch.vrsave = sregs->u.e.vrsave; 1523dfd4d47eSScott Wood kvmppc_set_tcr(vcpu, sregs->u.e.tcr); 15245ce941eeSScott Wood 1525dfd4d47eSScott Wood if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) { 15265ce941eeSScott Wood vcpu->arch.dec = sregs->u.e.dec; 15275ce941eeSScott Wood kvmppc_emulate_dec(vcpu); 1528dfd4d47eSScott Wood } 15295ce941eeSScott Wood 1530d26f22c9SBharat Bhushan if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR) 1531d26f22c9SBharat Bhushan kvmppc_set_tsr(vcpu, sregs->u.e.tsr); 15325ce941eeSScott Wood 15335ce941eeSScott Wood return 0; 15345ce941eeSScott Wood } 15355ce941eeSScott Wood 15365ce941eeSScott Wood static void get_sregs_arch206(struct kvm_vcpu *vcpu, 15375ce941eeSScott Wood struct kvm_sregs *sregs) 15385ce941eeSScott Wood { 15395ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_ARCH206; 15405ce941eeSScott Wood 1541841741f2SScott Wood sregs->u.e.pir = vcpu->vcpu_id; 15425ce941eeSScott Wood sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0; 15435ce941eeSScott Wood sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1; 15445ce941eeSScott Wood sregs->u.e.decar = vcpu->arch.decar; 15455ce941eeSScott Wood sregs->u.e.ivpr = vcpu->arch.ivpr; 15465ce941eeSScott Wood } 15475ce941eeSScott Wood 15485ce941eeSScott Wood static int set_sregs_arch206(struct kvm_vcpu *vcpu, 15495ce941eeSScott Wood struct kvm_sregs *sregs) 15505ce941eeSScott Wood { 15515ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206)) 15525ce941eeSScott Wood return 0; 15535ce941eeSScott Wood 1554841741f2SScott Wood if (sregs->u.e.pir != vcpu->vcpu_id) 15555ce941eeSScott Wood return -EINVAL; 15565ce941eeSScott Wood 15575ce941eeSScott Wood vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0; 15585ce941eeSScott Wood vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1; 15595ce941eeSScott Wood vcpu->arch.decar = sregs->u.e.decar; 15605ce941eeSScott Wood vcpu->arch.ivpr = sregs->u.e.ivpr; 15615ce941eeSScott Wood 15625ce941eeSScott Wood return 0; 15635ce941eeSScott Wood } 15645ce941eeSScott Wood 15653a167beaSAneesh Kumar K.V int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 15665ce941eeSScott Wood { 15675ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_IVOR; 15685ce941eeSScott Wood 15695ce941eeSScott Wood sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL]; 15705ce941eeSScott Wood sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK]; 15715ce941eeSScott Wood sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE]; 15725ce941eeSScott Wood sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE]; 15735ce941eeSScott Wood sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL]; 15745ce941eeSScott Wood sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT]; 15755ce941eeSScott Wood sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM]; 15765ce941eeSScott Wood sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL]; 15775ce941eeSScott Wood sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL]; 15785ce941eeSScott Wood sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL]; 15795ce941eeSScott Wood sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER]; 15805ce941eeSScott Wood sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT]; 15815ce941eeSScott Wood sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG]; 15825ce941eeSScott Wood sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS]; 15835ce941eeSScott Wood sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS]; 15845ce941eeSScott Wood sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG]; 15853a167beaSAneesh Kumar K.V return 0; 15865ce941eeSScott Wood } 15875ce941eeSScott Wood 15885ce941eeSScott Wood int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 15895ce941eeSScott Wood { 15905ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_IVOR)) 15915ce941eeSScott Wood return 0; 15925ce941eeSScott Wood 15935ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0]; 15945ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1]; 15955ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2]; 15965ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3]; 15975ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4]; 15985ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5]; 15995ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6]; 16005ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7]; 16015ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8]; 16025ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9]; 16035ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10]; 16045ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11]; 16055ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12]; 16065ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13]; 16075ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14]; 16085ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15]; 16095ce941eeSScott Wood 16105ce941eeSScott Wood return 0; 16115ce941eeSScott Wood } 16125ce941eeSScott Wood 1613d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu, 1614d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1615d9fbd03dSHollis Blanchard { 1616bcdec41cSChristoffer Dall int ret; 1617bcdec41cSChristoffer Dall 1618bcdec41cSChristoffer Dall vcpu_load(vcpu); 1619bcdec41cSChristoffer Dall 16205ce941eeSScott Wood sregs->pvr = vcpu->arch.pvr; 16215ce941eeSScott Wood 16225ce941eeSScott Wood get_sregs_base(vcpu, sregs); 16235ce941eeSScott Wood get_sregs_arch206(vcpu, sregs); 1624bcdec41cSChristoffer Dall ret = vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs); 1625bcdec41cSChristoffer Dall 1626bcdec41cSChristoffer Dall vcpu_put(vcpu); 1627bcdec41cSChristoffer Dall return ret; 1628d9fbd03dSHollis Blanchard } 1629d9fbd03dSHollis Blanchard 1630d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu, 1631d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1632d9fbd03dSHollis Blanchard { 1633*b4ef9d4eSChristoffer Dall int ret = -EINVAL; 16345ce941eeSScott Wood 1635*b4ef9d4eSChristoffer Dall vcpu_load(vcpu); 16365ce941eeSScott Wood if (vcpu->arch.pvr != sregs->pvr) 1637*b4ef9d4eSChristoffer Dall goto out; 16385ce941eeSScott Wood 16395ce941eeSScott Wood ret = set_sregs_base(vcpu, sregs); 16405ce941eeSScott Wood if (ret < 0) 1641*b4ef9d4eSChristoffer Dall goto out; 16425ce941eeSScott Wood 16435ce941eeSScott Wood ret = set_sregs_arch206(vcpu, sregs); 16445ce941eeSScott Wood if (ret < 0) 1645*b4ef9d4eSChristoffer Dall goto out; 16465ce941eeSScott Wood 1647*b4ef9d4eSChristoffer Dall ret = vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs); 1648*b4ef9d4eSChristoffer Dall 1649*b4ef9d4eSChristoffer Dall out: 1650*b4ef9d4eSChristoffer Dall vcpu_put(vcpu); 1651*b4ef9d4eSChristoffer Dall return ret; 1652d9fbd03dSHollis Blanchard } 1653d9fbd03dSHollis Blanchard 16548a41ea53SMihai Caraman int kvmppc_get_one_reg(struct kvm_vcpu *vcpu, u64 id, 16558a41ea53SMihai Caraman union kvmppc_one_reg *val) 165631f3438eSPaul Mackerras { 165735b299e2SMihai Caraman int r = 0; 165835b299e2SMihai Caraman 16598a41ea53SMihai Caraman switch (id) { 16606df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 16618a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac1); 16626df8d3fcSBharat Bhushan break; 1663547465efSBharat Bhushan case KVM_REG_PPC_IAC2: 16648a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac2); 1665547465efSBharat Bhushan break; 1666547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1667547465efSBharat Bhushan case KVM_REG_PPC_IAC3: 16688a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac3); 1669547465efSBharat Bhushan break; 1670547465efSBharat Bhushan case KVM_REG_PPC_IAC4: 16718a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac4); 1672547465efSBharat Bhushan break; 1673547465efSBharat Bhushan #endif 16746df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 16758a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.dac1); 1676547465efSBharat Bhushan break; 167735b299e2SMihai Caraman case KVM_REG_PPC_DAC2: 16788a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.dac2); 16792c509672SBharat Bhushan break; 1680324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 168134f754b9SBharat Bhushan u32 epr = kvmppc_get_epr(vcpu); 16828a41ea53SMihai Caraman *val = get_reg_val(id, epr); 1683324b3e63SAlexander Graf break; 1684324b3e63SAlexander Graf } 1685352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1686352df1deSMihai Caraman case KVM_REG_PPC_EPCR: 16878a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.epcr); 1688352df1deSMihai Caraman break; 1689352df1deSMihai Caraman #endif 169078accda4SBharat Bhushan case KVM_REG_PPC_TCR: 16918a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.tcr); 169278accda4SBharat Bhushan break; 169378accda4SBharat Bhushan case KVM_REG_PPC_TSR: 16948a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.tsr); 169578accda4SBharat Bhushan break; 169635b299e2SMihai Caraman case KVM_REG_PPC_DEBUG_INST: 1697033aaa14SMadhavan Srinivasan *val = get_reg_val(id, KVMPPC_INST_SW_BREAKPOINT); 16988c32a2eaSBharat Bhushan break; 16998b75cbbeSPaul Mackerras case KVM_REG_PPC_VRSAVE: 17008a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.vrsave); 17018c32a2eaSBharat Bhushan break; 17026df8d3fcSBharat Bhushan default: 17038a41ea53SMihai Caraman r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, id, val); 17046df8d3fcSBharat Bhushan break; 17056df8d3fcSBharat Bhushan } 170635b299e2SMihai Caraman 17076df8d3fcSBharat Bhushan return r; 170831f3438eSPaul Mackerras } 170931f3438eSPaul Mackerras 17108a41ea53SMihai Caraman int kvmppc_set_one_reg(struct kvm_vcpu *vcpu, u64 id, 17118a41ea53SMihai Caraman union kvmppc_one_reg *val) 171231f3438eSPaul Mackerras { 171335b299e2SMihai Caraman int r = 0; 171435b299e2SMihai Caraman 17158a41ea53SMihai Caraman switch (id) { 17166df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 17178a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac1 = set_reg_val(id, *val); 17186df8d3fcSBharat Bhushan break; 1719547465efSBharat Bhushan case KVM_REG_PPC_IAC2: 17208a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac2 = set_reg_val(id, *val); 1721547465efSBharat Bhushan break; 1722547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1723547465efSBharat Bhushan case KVM_REG_PPC_IAC3: 17248a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac3 = set_reg_val(id, *val); 1725547465efSBharat Bhushan break; 1726547465efSBharat Bhushan case KVM_REG_PPC_IAC4: 17278a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac4 = set_reg_val(id, *val); 1728547465efSBharat Bhushan break; 1729547465efSBharat Bhushan #endif 17306df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 17318a41ea53SMihai Caraman vcpu->arch.dbg_reg.dac1 = set_reg_val(id, *val); 1732547465efSBharat Bhushan break; 173335b299e2SMihai Caraman case KVM_REG_PPC_DAC2: 17348a41ea53SMihai Caraman vcpu->arch.dbg_reg.dac2 = set_reg_val(id, *val); 17352c509672SBharat Bhushan break; 1736324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 17378a41ea53SMihai Caraman u32 new_epr = set_reg_val(id, *val); 1738324b3e63SAlexander Graf kvmppc_set_epr(vcpu, new_epr); 1739324b3e63SAlexander Graf break; 1740324b3e63SAlexander Graf } 1741352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1742352df1deSMihai Caraman case KVM_REG_PPC_EPCR: { 17438a41ea53SMihai Caraman u32 new_epcr = set_reg_val(id, *val); 1744352df1deSMihai Caraman kvmppc_set_epcr(vcpu, new_epcr); 1745352df1deSMihai Caraman break; 1746352df1deSMihai Caraman } 1747352df1deSMihai Caraman #endif 174878accda4SBharat Bhushan case KVM_REG_PPC_OR_TSR: { 17498a41ea53SMihai Caraman u32 tsr_bits = set_reg_val(id, *val); 175078accda4SBharat Bhushan kvmppc_set_tsr_bits(vcpu, tsr_bits); 175178accda4SBharat Bhushan break; 175278accda4SBharat Bhushan } 175378accda4SBharat Bhushan case KVM_REG_PPC_CLEAR_TSR: { 17548a41ea53SMihai Caraman u32 tsr_bits = set_reg_val(id, *val); 175578accda4SBharat Bhushan kvmppc_clr_tsr_bits(vcpu, tsr_bits); 175678accda4SBharat Bhushan break; 175778accda4SBharat Bhushan } 175878accda4SBharat Bhushan case KVM_REG_PPC_TSR: { 17598a41ea53SMihai Caraman u32 tsr = set_reg_val(id, *val); 176078accda4SBharat Bhushan kvmppc_set_tsr(vcpu, tsr); 176178accda4SBharat Bhushan break; 176278accda4SBharat Bhushan } 176378accda4SBharat Bhushan case KVM_REG_PPC_TCR: { 17648a41ea53SMihai Caraman u32 tcr = set_reg_val(id, *val); 176578accda4SBharat Bhushan kvmppc_set_tcr(vcpu, tcr); 176678accda4SBharat Bhushan break; 176778accda4SBharat Bhushan } 17688b75cbbeSPaul Mackerras case KVM_REG_PPC_VRSAVE: 17698a41ea53SMihai Caraman vcpu->arch.vrsave = set_reg_val(id, *val); 17708b75cbbeSPaul Mackerras break; 17716df8d3fcSBharat Bhushan default: 17728a41ea53SMihai Caraman r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, id, val); 17736df8d3fcSBharat Bhushan break; 17746df8d3fcSBharat Bhushan } 177535b299e2SMihai Caraman 17766df8d3fcSBharat Bhushan return r; 177731f3438eSPaul Mackerras } 177831f3438eSPaul Mackerras 1779d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1780d9fbd03dSHollis Blanchard { 1781d9fbd03dSHollis Blanchard return -ENOTSUPP; 1782d9fbd03dSHollis Blanchard } 1783d9fbd03dSHollis Blanchard 1784d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1785d9fbd03dSHollis Blanchard { 1786d9fbd03dSHollis Blanchard return -ENOTSUPP; 1787d9fbd03dSHollis Blanchard } 1788d9fbd03dSHollis Blanchard 1789d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu, 1790d9fbd03dSHollis Blanchard struct kvm_translation *tr) 1791d9fbd03dSHollis Blanchard { 179298001d8dSAvi Kivity int r; 179398001d8dSAvi Kivity 179498001d8dSAvi Kivity r = kvmppc_core_vcpu_translate(vcpu, tr); 179598001d8dSAvi Kivity return r; 1796d9fbd03dSHollis Blanchard } 1797d9fbd03dSHollis Blanchard 17984e755758SAlexander Graf int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log) 17994e755758SAlexander Graf { 18004e755758SAlexander Graf return -ENOTSUPP; 18014e755758SAlexander Graf } 18024e755758SAlexander Graf 18035587027cSAneesh Kumar K.V void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free, 1804a66b48c3SPaul Mackerras struct kvm_memory_slot *dont) 1805a66b48c3SPaul Mackerras { 1806a66b48c3SPaul Mackerras } 1807a66b48c3SPaul Mackerras 18085587027cSAneesh Kumar K.V int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot, 1809a66b48c3SPaul Mackerras unsigned long npages) 1810a66b48c3SPaul Mackerras { 1811a66b48c3SPaul Mackerras return 0; 1812a66b48c3SPaul Mackerras } 1813a66b48c3SPaul Mackerras 1814f9e0554dSPaul Mackerras int kvmppc_core_prepare_memory_region(struct kvm *kvm, 1815a66b48c3SPaul Mackerras struct kvm_memory_slot *memslot, 181609170a49SPaolo Bonzini const struct kvm_userspace_memory_region *mem) 1817f9e0554dSPaul Mackerras { 1818f9e0554dSPaul Mackerras return 0; 1819f9e0554dSPaul Mackerras } 1820f9e0554dSPaul Mackerras 1821f9e0554dSPaul Mackerras void kvmppc_core_commit_memory_region(struct kvm *kvm, 182209170a49SPaolo Bonzini const struct kvm_userspace_memory_region *mem, 1823f36f3f28SPaolo Bonzini const struct kvm_memory_slot *old, 1824f36f3f28SPaolo Bonzini const struct kvm_memory_slot *new) 1825dfe49dbdSPaul Mackerras { 1826dfe49dbdSPaul Mackerras } 1827dfe49dbdSPaul Mackerras 1828dfe49dbdSPaul Mackerras void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot) 1829f9e0554dSPaul Mackerras { 1830f9e0554dSPaul Mackerras } 1831f9e0554dSPaul Mackerras 183238f98824SMihai Caraman void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr) 183338f98824SMihai Caraman { 183438f98824SMihai Caraman #if defined(CONFIG_64BIT) 183538f98824SMihai Caraman vcpu->arch.epcr = new_epcr; 183638f98824SMihai Caraman #ifdef CONFIG_KVM_BOOKE_HV 183738f98824SMihai Caraman vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM; 183838f98824SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 183938f98824SMihai Caraman vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM; 184038f98824SMihai Caraman #endif 184138f98824SMihai Caraman #endif 184238f98824SMihai Caraman } 184338f98824SMihai Caraman 1844dfd4d47eSScott Wood void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr) 1845dfd4d47eSScott Wood { 1846dfd4d47eSScott Wood vcpu->arch.tcr = new_tcr; 1847f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1848dfd4d47eSScott Wood update_timer_ints(vcpu); 1849dfd4d47eSScott Wood } 1850dfd4d47eSScott Wood 1851dfd4d47eSScott Wood void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1852dfd4d47eSScott Wood { 1853dfd4d47eSScott Wood set_bits(tsr_bits, &vcpu->arch.tsr); 1854dfd4d47eSScott Wood smp_wmb(); 1855dfd4d47eSScott Wood kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 1856dfd4d47eSScott Wood kvm_vcpu_kick(vcpu); 1857dfd4d47eSScott Wood } 1858dfd4d47eSScott Wood 1859dfd4d47eSScott Wood void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1860dfd4d47eSScott Wood { 1861dfd4d47eSScott Wood clear_bits(tsr_bits, &vcpu->arch.tsr); 1862f61c94bbSBharat Bhushan 1863f61c94bbSBharat Bhushan /* 1864f61c94bbSBharat Bhushan * We may have stopped the watchdog due to 1865f61c94bbSBharat Bhushan * being stuck on final expiration. 1866f61c94bbSBharat Bhushan */ 1867f61c94bbSBharat Bhushan if (tsr_bits & (TSR_ENW | TSR_WIS)) 1868f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1869f61c94bbSBharat Bhushan 1870dfd4d47eSScott Wood update_timer_ints(vcpu); 1871dfd4d47eSScott Wood } 1872dfd4d47eSScott Wood 1873d02d4d15SMihai Caraman void kvmppc_decrementer_func(struct kvm_vcpu *vcpu) 1874dfd4d47eSScott Wood { 187521bd000aSBharat Bhushan if (vcpu->arch.tcr & TCR_ARE) { 187621bd000aSBharat Bhushan vcpu->arch.dec = vcpu->arch.decar; 187721bd000aSBharat Bhushan kvmppc_emulate_dec(vcpu); 187821bd000aSBharat Bhushan } 187921bd000aSBharat Bhushan 1880dfd4d47eSScott Wood kvmppc_set_tsr_bits(vcpu, TSR_DIS); 1881dfd4d47eSScott Wood } 1882dfd4d47eSScott Wood 1883ce11e48bSBharat Bhushan static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg, 1884ce11e48bSBharat Bhushan uint64_t addr, int index) 1885ce11e48bSBharat Bhushan { 1886ce11e48bSBharat Bhushan switch (index) { 1887ce11e48bSBharat Bhushan case 0: 1888ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC1; 1889ce11e48bSBharat Bhushan dbg_reg->iac1 = addr; 1890ce11e48bSBharat Bhushan break; 1891ce11e48bSBharat Bhushan case 1: 1892ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC2; 1893ce11e48bSBharat Bhushan dbg_reg->iac2 = addr; 1894ce11e48bSBharat Bhushan break; 1895ce11e48bSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1896ce11e48bSBharat Bhushan case 2: 1897ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC3; 1898ce11e48bSBharat Bhushan dbg_reg->iac3 = addr; 1899ce11e48bSBharat Bhushan break; 1900ce11e48bSBharat Bhushan case 3: 1901ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC4; 1902ce11e48bSBharat Bhushan dbg_reg->iac4 = addr; 1903ce11e48bSBharat Bhushan break; 1904ce11e48bSBharat Bhushan #endif 1905ce11e48bSBharat Bhushan default: 1906ce11e48bSBharat Bhushan return -EINVAL; 1907ce11e48bSBharat Bhushan } 1908ce11e48bSBharat Bhushan 1909ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IDM; 1910ce11e48bSBharat Bhushan return 0; 1911ce11e48bSBharat Bhushan } 1912ce11e48bSBharat Bhushan 1913ce11e48bSBharat Bhushan static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr, 1914ce11e48bSBharat Bhushan int type, int index) 1915ce11e48bSBharat Bhushan { 1916ce11e48bSBharat Bhushan switch (index) { 1917ce11e48bSBharat Bhushan case 0: 1918ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_READ) 1919ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC1R; 1920ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_WRITE) 1921ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC1W; 1922ce11e48bSBharat Bhushan dbg_reg->dac1 = addr; 1923ce11e48bSBharat Bhushan break; 1924ce11e48bSBharat Bhushan case 1: 1925ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_READ) 1926ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC2R; 1927ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_WRITE) 1928ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC2W; 1929ce11e48bSBharat Bhushan dbg_reg->dac2 = addr; 1930ce11e48bSBharat Bhushan break; 1931ce11e48bSBharat Bhushan default: 1932ce11e48bSBharat Bhushan return -EINVAL; 1933ce11e48bSBharat Bhushan } 1934ce11e48bSBharat Bhushan 1935ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IDM; 1936ce11e48bSBharat Bhushan return 0; 1937ce11e48bSBharat Bhushan } 1938ce11e48bSBharat Bhushan void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set) 1939ce11e48bSBharat Bhushan { 1940ce11e48bSBharat Bhushan /* XXX: Add similar MSR protection for BookE-PR */ 1941ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 1942ce11e48bSBharat Bhushan BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP)); 1943ce11e48bSBharat Bhushan if (set) { 1944ce11e48bSBharat Bhushan if (prot_bitmap & MSR_UCLE) 1945ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_UCLEP; 1946ce11e48bSBharat Bhushan if (prot_bitmap & MSR_DE) 1947ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_DEP; 1948ce11e48bSBharat Bhushan if (prot_bitmap & MSR_PMM) 1949ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_PMMP; 1950ce11e48bSBharat Bhushan } else { 1951ce11e48bSBharat Bhushan if (prot_bitmap & MSR_UCLE) 1952ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_UCLEP; 1953ce11e48bSBharat Bhushan if (prot_bitmap & MSR_DE) 1954ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_DEP; 1955ce11e48bSBharat Bhushan if (prot_bitmap & MSR_PMM) 1956ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_PMMP; 1957ce11e48bSBharat Bhushan } 1958ce11e48bSBharat Bhushan #endif 1959ce11e48bSBharat Bhushan } 1960ce11e48bSBharat Bhushan 19617d15c06fSAlexander Graf int kvmppc_xlate(struct kvm_vcpu *vcpu, ulong eaddr, enum xlate_instdata xlid, 19627d15c06fSAlexander Graf enum xlate_readwrite xlrw, struct kvmppc_pte *pte) 19637d15c06fSAlexander Graf { 19647d15c06fSAlexander Graf int gtlb_index; 19657d15c06fSAlexander Graf gpa_t gpaddr; 19667d15c06fSAlexander Graf 19677d15c06fSAlexander Graf #ifdef CONFIG_KVM_E500V2 19687d15c06fSAlexander Graf if (!(vcpu->arch.shared->msr & MSR_PR) && 19697d15c06fSAlexander Graf (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 19707d15c06fSAlexander Graf pte->eaddr = eaddr; 19717d15c06fSAlexander Graf pte->raddr = (vcpu->arch.magic_page_pa & PAGE_MASK) | 19727d15c06fSAlexander Graf (eaddr & ~PAGE_MASK); 19737d15c06fSAlexander Graf pte->vpage = eaddr >> PAGE_SHIFT; 19747d15c06fSAlexander Graf pte->may_read = true; 19757d15c06fSAlexander Graf pte->may_write = true; 19767d15c06fSAlexander Graf pte->may_execute = true; 19777d15c06fSAlexander Graf 19787d15c06fSAlexander Graf return 0; 19797d15c06fSAlexander Graf } 19807d15c06fSAlexander Graf #endif 19817d15c06fSAlexander Graf 19827d15c06fSAlexander Graf /* Check the guest TLB. */ 19837d15c06fSAlexander Graf switch (xlid) { 19847d15c06fSAlexander Graf case XLATE_INST: 19857d15c06fSAlexander Graf gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 19867d15c06fSAlexander Graf break; 19877d15c06fSAlexander Graf case XLATE_DATA: 19887d15c06fSAlexander Graf gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 19897d15c06fSAlexander Graf break; 19907d15c06fSAlexander Graf default: 19917d15c06fSAlexander Graf BUG(); 19927d15c06fSAlexander Graf } 19937d15c06fSAlexander Graf 19947d15c06fSAlexander Graf /* Do we have a TLB entry at all? */ 19957d15c06fSAlexander Graf if (gtlb_index < 0) 19967d15c06fSAlexander Graf return -ENOENT; 19977d15c06fSAlexander Graf 19987d15c06fSAlexander Graf gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 19997d15c06fSAlexander Graf 20007d15c06fSAlexander Graf pte->eaddr = eaddr; 20017d15c06fSAlexander Graf pte->raddr = (gpaddr & PAGE_MASK) | (eaddr & ~PAGE_MASK); 20027d15c06fSAlexander Graf pte->vpage = eaddr >> PAGE_SHIFT; 20037d15c06fSAlexander Graf 20047d15c06fSAlexander Graf /* XXX read permissions from the guest TLB */ 20057d15c06fSAlexander Graf pte->may_read = true; 20067d15c06fSAlexander Graf pte->may_write = true; 20077d15c06fSAlexander Graf pte->may_execute = true; 20087d15c06fSAlexander Graf 20097d15c06fSAlexander Graf return 0; 20107d15c06fSAlexander Graf } 20117d15c06fSAlexander Graf 2012ce11e48bSBharat Bhushan int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu, 2013ce11e48bSBharat Bhushan struct kvm_guest_debug *dbg) 2014ce11e48bSBharat Bhushan { 2015ce11e48bSBharat Bhushan struct debug_reg *dbg_reg; 2016ce11e48bSBharat Bhushan int n, b = 0, w = 0; 2017ce11e48bSBharat Bhushan 2018ce11e48bSBharat Bhushan if (!(dbg->control & KVM_GUESTDBG_ENABLE)) { 2019348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 = 0; 2020ce11e48bSBharat Bhushan vcpu->guest_debug = 0; 2021ce11e48bSBharat Bhushan kvm_guest_protect_msr(vcpu, MSR_DE, false); 2022ce11e48bSBharat Bhushan return 0; 2023ce11e48bSBharat Bhushan } 2024ce11e48bSBharat Bhushan 2025ce11e48bSBharat Bhushan kvm_guest_protect_msr(vcpu, MSR_DE, true); 2026ce11e48bSBharat Bhushan vcpu->guest_debug = dbg->control; 2027348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 = 0; 2028ce11e48bSBharat Bhushan 2029ce11e48bSBharat Bhushan if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) 2030348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC; 2031ce11e48bSBharat Bhushan 2032ce11e48bSBharat Bhushan /* Code below handles only HW breakpoints */ 2033348ba710SBharat Bhushan dbg_reg = &(vcpu->arch.dbg_reg); 2034ce11e48bSBharat Bhushan 2035ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 2036ce11e48bSBharat Bhushan /* 2037ce11e48bSBharat Bhushan * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1 2038ce11e48bSBharat Bhushan * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0 2039ce11e48bSBharat Bhushan */ 2040ce11e48bSBharat Bhushan dbg_reg->dbcr1 = 0; 2041ce11e48bSBharat Bhushan dbg_reg->dbcr2 = 0; 2042ce11e48bSBharat Bhushan #else 2043ce11e48bSBharat Bhushan /* 2044ce11e48bSBharat Bhushan * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1 2045ce11e48bSBharat Bhushan * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR 2046ce11e48bSBharat Bhushan * is set. 2047ce11e48bSBharat Bhushan */ 2048ce11e48bSBharat Bhushan dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US | 2049ce11e48bSBharat Bhushan DBCR1_IAC4US; 2050ce11e48bSBharat Bhushan dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US; 2051ce11e48bSBharat Bhushan #endif 2052ce11e48bSBharat Bhushan 2053ce11e48bSBharat Bhushan if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) 2054ce11e48bSBharat Bhushan return 0; 2055ce11e48bSBharat Bhushan 2056ce11e48bSBharat Bhushan for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) { 2057ce11e48bSBharat Bhushan uint64_t addr = dbg->arch.bp[n].addr; 2058ce11e48bSBharat Bhushan uint32_t type = dbg->arch.bp[n].type; 2059ce11e48bSBharat Bhushan 2060ce11e48bSBharat Bhushan if (type == KVMPPC_DEBUG_NONE) 2061ce11e48bSBharat Bhushan continue; 2062ce11e48bSBharat Bhushan 2063ac0e89bbSDan Carpenter if (type & ~(KVMPPC_DEBUG_WATCH_READ | 2064ce11e48bSBharat Bhushan KVMPPC_DEBUG_WATCH_WRITE | 2065ce11e48bSBharat Bhushan KVMPPC_DEBUG_BREAKPOINT)) 2066ce11e48bSBharat Bhushan return -EINVAL; 2067ce11e48bSBharat Bhushan 2068ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_BREAKPOINT) { 2069ce11e48bSBharat Bhushan /* Setting H/W breakpoint */ 2070ce11e48bSBharat Bhushan if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++)) 2071ce11e48bSBharat Bhushan return -EINVAL; 2072ce11e48bSBharat Bhushan } else { 2073ce11e48bSBharat Bhushan /* Setting H/W watchpoint */ 2074ce11e48bSBharat Bhushan if (kvmppc_booke_add_watchpoint(dbg_reg, addr, 2075ce11e48bSBharat Bhushan type, w++)) 2076ce11e48bSBharat Bhushan return -EINVAL; 2077ce11e48bSBharat Bhushan } 2078ce11e48bSBharat Bhushan } 2079ce11e48bSBharat Bhushan 2080ce11e48bSBharat Bhushan return 0; 2081ce11e48bSBharat Bhushan } 2082ce11e48bSBharat Bhushan 208394fa9d99SScott Wood void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 208494fa9d99SScott Wood { 2085a47d72f3SPaul Mackerras vcpu->cpu = smp_processor_id(); 2086d30f6e48SScott Wood current->thread.kvm_vcpu = vcpu; 208794fa9d99SScott Wood } 208894fa9d99SScott Wood 208994fa9d99SScott Wood void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu) 209094fa9d99SScott Wood { 2091d30f6e48SScott Wood current->thread.kvm_vcpu = NULL; 2092a47d72f3SPaul Mackerras vcpu->cpu = -1; 2093ce11e48bSBharat Bhushan 2094ce11e48bSBharat Bhushan /* Clear pending debug event in DBSR */ 2095ce11e48bSBharat Bhushan kvmppc_clear_dbsr(); 209694fa9d99SScott Wood } 209794fa9d99SScott Wood 20983a167beaSAneesh Kumar K.V void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu) 20993a167beaSAneesh Kumar K.V { 2100cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu); 21013a167beaSAneesh Kumar K.V } 21023a167beaSAneesh Kumar K.V 21033a167beaSAneesh Kumar K.V int kvmppc_core_init_vm(struct kvm *kvm) 21043a167beaSAneesh Kumar K.V { 2105cbbc58d4SAneesh Kumar K.V return kvm->arch.kvm_ops->init_vm(kvm); 21063a167beaSAneesh Kumar K.V } 21073a167beaSAneesh Kumar K.V 21083a167beaSAneesh Kumar K.V struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id) 21093a167beaSAneesh Kumar K.V { 2110cbbc58d4SAneesh Kumar K.V return kvm->arch.kvm_ops->vcpu_create(kvm, id); 21113a167beaSAneesh Kumar K.V } 21123a167beaSAneesh Kumar K.V 21133a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu) 21143a167beaSAneesh Kumar K.V { 2115cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu); 21163a167beaSAneesh Kumar K.V } 21173a167beaSAneesh Kumar K.V 21183a167beaSAneesh Kumar K.V void kvmppc_core_destroy_vm(struct kvm *kvm) 21193a167beaSAneesh Kumar K.V { 2120cbbc58d4SAneesh Kumar K.V kvm->arch.kvm_ops->destroy_vm(kvm); 21213a167beaSAneesh Kumar K.V } 21223a167beaSAneesh Kumar K.V 21233a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 21243a167beaSAneesh Kumar K.V { 2125cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu); 21263a167beaSAneesh Kumar K.V } 21273a167beaSAneesh Kumar K.V 21283a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu) 21293a167beaSAneesh Kumar K.V { 2130cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu); 2131d9fbd03dSHollis Blanchard } 2132d9fbd03dSHollis Blanchard 2133d9fbd03dSHollis Blanchard int __init kvmppc_booke_init(void) 2134d9fbd03dSHollis Blanchard { 2135d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 2136d9fbd03dSHollis Blanchard unsigned long ivor[16]; 21371d542d9cSBharat Bhushan unsigned long *handler = kvmppc_booke_handler_addr; 2138d9fbd03dSHollis Blanchard unsigned long max_ivor = 0; 21391d542d9cSBharat Bhushan unsigned long handler_len; 2140d9fbd03dSHollis Blanchard int i; 2141d9fbd03dSHollis Blanchard 2142d9fbd03dSHollis Blanchard /* We install our own exception handlers by hijacking IVPR. IVPR must 2143d9fbd03dSHollis Blanchard * be 16-bit aligned, so we need a 64KB allocation. */ 2144d9fbd03dSHollis Blanchard kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO, 2145d9fbd03dSHollis Blanchard VCPU_SIZE_ORDER); 2146d9fbd03dSHollis Blanchard if (!kvmppc_booke_handlers) 2147d9fbd03dSHollis Blanchard return -ENOMEM; 2148d9fbd03dSHollis Blanchard 2149d9fbd03dSHollis Blanchard /* XXX make sure our handlers are smaller than Linux's */ 2150d9fbd03dSHollis Blanchard 2151d9fbd03dSHollis Blanchard /* Copy our interrupt handlers to match host IVORs. That way we don't 2152d9fbd03dSHollis Blanchard * have to swap the IVORs on every guest/host transition. */ 2153d9fbd03dSHollis Blanchard ivor[0] = mfspr(SPRN_IVOR0); 2154d9fbd03dSHollis Blanchard ivor[1] = mfspr(SPRN_IVOR1); 2155d9fbd03dSHollis Blanchard ivor[2] = mfspr(SPRN_IVOR2); 2156d9fbd03dSHollis Blanchard ivor[3] = mfspr(SPRN_IVOR3); 2157d9fbd03dSHollis Blanchard ivor[4] = mfspr(SPRN_IVOR4); 2158d9fbd03dSHollis Blanchard ivor[5] = mfspr(SPRN_IVOR5); 2159d9fbd03dSHollis Blanchard ivor[6] = mfspr(SPRN_IVOR6); 2160d9fbd03dSHollis Blanchard ivor[7] = mfspr(SPRN_IVOR7); 2161d9fbd03dSHollis Blanchard ivor[8] = mfspr(SPRN_IVOR8); 2162d9fbd03dSHollis Blanchard ivor[9] = mfspr(SPRN_IVOR9); 2163d9fbd03dSHollis Blanchard ivor[10] = mfspr(SPRN_IVOR10); 2164d9fbd03dSHollis Blanchard ivor[11] = mfspr(SPRN_IVOR11); 2165d9fbd03dSHollis Blanchard ivor[12] = mfspr(SPRN_IVOR12); 2166d9fbd03dSHollis Blanchard ivor[13] = mfspr(SPRN_IVOR13); 2167d9fbd03dSHollis Blanchard ivor[14] = mfspr(SPRN_IVOR14); 2168d9fbd03dSHollis Blanchard ivor[15] = mfspr(SPRN_IVOR15); 2169d9fbd03dSHollis Blanchard 2170d9fbd03dSHollis Blanchard for (i = 0; i < 16; i++) { 2171d9fbd03dSHollis Blanchard if (ivor[i] > max_ivor) 21721d542d9cSBharat Bhushan max_ivor = i; 2173d9fbd03dSHollis Blanchard 21741d542d9cSBharat Bhushan handler_len = handler[i + 1] - handler[i]; 2175d9fbd03dSHollis Blanchard memcpy((void *)kvmppc_booke_handlers + ivor[i], 21761d542d9cSBharat Bhushan (void *)handler[i], handler_len); 2177d9fbd03dSHollis Blanchard } 21781d542d9cSBharat Bhushan 21791d542d9cSBharat Bhushan handler_len = handler[max_ivor + 1] - handler[max_ivor]; 21801d542d9cSBharat Bhushan flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers + 21811d542d9cSBharat Bhushan ivor[max_ivor] + handler_len); 2182d30f6e48SScott Wood #endif /* !BOOKE_HV */ 2183db93f574SHollis Blanchard return 0; 2184d9fbd03dSHollis Blanchard } 2185d9fbd03dSHollis Blanchard 2186db93f574SHollis Blanchard void __exit kvmppc_booke_exit(void) 2187d9fbd03dSHollis Blanchard { 2188d9fbd03dSHollis Blanchard free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER); 2189d9fbd03dSHollis Blanchard kvm_exit(); 2190d9fbd03dSHollis Blanchard } 2191