1d94d71cbSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2d9fbd03dSHollis Blanchard /* 3d9fbd03dSHollis Blanchard * 4d9fbd03dSHollis Blanchard * Copyright IBM Corp. 2007 54cd35f67SScott Wood * Copyright 2010-2011 Freescale Semiconductor, Inc. 6d9fbd03dSHollis Blanchard * 7d9fbd03dSHollis Blanchard * Authors: Hollis Blanchard <hollisb@us.ibm.com> 8d9fbd03dSHollis Blanchard * Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com> 9d30f6e48SScott Wood * Scott Wood <scottwood@freescale.com> 10d30f6e48SScott Wood * Varun Sethi <varun.sethi@freescale.com> 11d9fbd03dSHollis Blanchard */ 12d9fbd03dSHollis Blanchard 13d9fbd03dSHollis Blanchard #include <linux/errno.h> 14d9fbd03dSHollis Blanchard #include <linux/err.h> 15d9fbd03dSHollis Blanchard #include <linux/kvm_host.h> 165a0e3ad6STejun Heo #include <linux/gfp.h> 17d9fbd03dSHollis Blanchard #include <linux/module.h> 18d9fbd03dSHollis Blanchard #include <linux/vmalloc.h> 19d9fbd03dSHollis Blanchard #include <linux/fs.h> 207924bd41SHollis Blanchard 21d9fbd03dSHollis Blanchard #include <asm/cputable.h> 227c0f6ba6SLinus Torvalds #include <linux/uaccess.h> 23d9fbd03dSHollis Blanchard #include <asm/kvm_ppc.h> 24d9fbd03dSHollis Blanchard #include <asm/cacheflush.h> 25d30f6e48SScott Wood #include <asm/dbell.h> 26d30f6e48SScott Wood #include <asm/hw_irq.h> 27d30f6e48SScott Wood #include <asm/irq.h> 28b50df19cSMihai Caraman #include <asm/time.h> 29d9fbd03dSHollis Blanchard 30d30f6e48SScott Wood #include "timing.h" 3175f74f0dSHollis Blanchard #include "booke.h" 32dba291f2SAneesh Kumar K.V 33dba291f2SAneesh Kumar K.V #define CREATE_TRACE_POINTS 34dba291f2SAneesh Kumar K.V #include "trace_booke.h" 35d9fbd03dSHollis Blanchard 36d9fbd03dSHollis Blanchard unsigned long kvmppc_booke_handlers; 37d9fbd03dSHollis Blanchard 38d9fbd03dSHollis Blanchard #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM 39d9fbd03dSHollis Blanchard #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU 40d9fbd03dSHollis Blanchard 41d9fbd03dSHollis Blanchard struct kvm_stats_debugfs_item debugfs_entries[] = { 42d9fbd03dSHollis Blanchard { "mmio", VCPU_STAT(mmio_exits) }, 43d9fbd03dSHollis Blanchard { "sig", VCPU_STAT(signal_exits) }, 44d9fbd03dSHollis Blanchard { "itlb_r", VCPU_STAT(itlb_real_miss_exits) }, 45d9fbd03dSHollis Blanchard { "itlb_v", VCPU_STAT(itlb_virt_miss_exits) }, 46d9fbd03dSHollis Blanchard { "dtlb_r", VCPU_STAT(dtlb_real_miss_exits) }, 47d9fbd03dSHollis Blanchard { "dtlb_v", VCPU_STAT(dtlb_virt_miss_exits) }, 48d9fbd03dSHollis Blanchard { "sysc", VCPU_STAT(syscall_exits) }, 49d9fbd03dSHollis Blanchard { "isi", VCPU_STAT(isi_exits) }, 50d9fbd03dSHollis Blanchard { "dsi", VCPU_STAT(dsi_exits) }, 51d9fbd03dSHollis Blanchard { "inst_emu", VCPU_STAT(emulated_inst_exits) }, 52d9fbd03dSHollis Blanchard { "dec", VCPU_STAT(dec_exits) }, 53d9fbd03dSHollis Blanchard { "ext_intr", VCPU_STAT(ext_intr_exits) }, 54f7819512SPaolo Bonzini { "halt_successful_poll", VCPU_STAT(halt_successful_poll) }, 5562bea5bfSPaolo Bonzini { "halt_attempted_poll", VCPU_STAT(halt_attempted_poll) }, 563491caf2SChristian Borntraeger { "halt_poll_invalid", VCPU_STAT(halt_poll_invalid) }, 57d9fbd03dSHollis Blanchard { "halt_wakeup", VCPU_STAT(halt_wakeup) }, 58d30f6e48SScott Wood { "doorbell", VCPU_STAT(dbell_exits) }, 59d30f6e48SScott Wood { "guest doorbell", VCPU_STAT(gdbell_exits) }, 60cf1c5ca4SAlexander Graf { "remote_tlb_flush", VM_STAT(remote_tlb_flush) }, 61d9fbd03dSHollis Blanchard { NULL } 62d9fbd03dSHollis Blanchard }; 63d9fbd03dSHollis Blanchard 64d9fbd03dSHollis Blanchard /* TODO: use vcpu_printf() */ 65d9fbd03dSHollis Blanchard void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu) 66d9fbd03dSHollis Blanchard { 67d9fbd03dSHollis Blanchard int i; 68d9fbd03dSHollis Blanchard 69173c520aSSimon Guo printk("pc: %08lx msr: %08llx\n", vcpu->arch.regs.nip, 70173c520aSSimon Guo vcpu->arch.shared->msr); 71173c520aSSimon Guo printk("lr: %08lx ctr: %08lx\n", vcpu->arch.regs.link, 72173c520aSSimon Guo vcpu->arch.regs.ctr); 73de7906c3SAlexander Graf printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0, 74de7906c3SAlexander Graf vcpu->arch.shared->srr1); 75d9fbd03dSHollis Blanchard 76d9fbd03dSHollis Blanchard printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions); 77d9fbd03dSHollis Blanchard 78d9fbd03dSHollis Blanchard for (i = 0; i < 32; i += 4) { 795cf8ca22SHollis Blanchard printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i, 808e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i), 818e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+1), 828e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+2), 838e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+3)); 84d9fbd03dSHollis Blanchard } 85d9fbd03dSHollis Blanchard } 86d9fbd03dSHollis Blanchard 874cd35f67SScott Wood #ifdef CONFIG_SPE 884cd35f67SScott Wood void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu) 894cd35f67SScott Wood { 904cd35f67SScott Wood preempt_disable(); 914cd35f67SScott Wood enable_kernel_spe(); 924cd35f67SScott Wood kvmppc_save_guest_spe(vcpu); 93dc4fbba1SAnton Blanchard disable_kernel_spe(); 944cd35f67SScott Wood vcpu->arch.shadow_msr &= ~MSR_SPE; 954cd35f67SScott Wood preempt_enable(); 964cd35f67SScott Wood } 974cd35f67SScott Wood 984cd35f67SScott Wood static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu) 994cd35f67SScott Wood { 1004cd35f67SScott Wood preempt_disable(); 1014cd35f67SScott Wood enable_kernel_spe(); 1024cd35f67SScott Wood kvmppc_load_guest_spe(vcpu); 103dc4fbba1SAnton Blanchard disable_kernel_spe(); 1044cd35f67SScott Wood vcpu->arch.shadow_msr |= MSR_SPE; 1054cd35f67SScott Wood preempt_enable(); 1064cd35f67SScott Wood } 1074cd35f67SScott Wood 1084cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1094cd35f67SScott Wood { 1104cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) { 1114cd35f67SScott Wood if (!(vcpu->arch.shadow_msr & MSR_SPE)) 1124cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 1134cd35f67SScott Wood } else if (vcpu->arch.shadow_msr & MSR_SPE) { 1144cd35f67SScott Wood kvmppc_vcpu_disable_spe(vcpu); 1154cd35f67SScott Wood } 1164cd35f67SScott Wood } 1174cd35f67SScott Wood #else 1184cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1194cd35f67SScott Wood { 1204cd35f67SScott Wood } 1214cd35f67SScott Wood #endif 1224cd35f67SScott Wood 1233efc7da6SMihai Caraman /* 1243efc7da6SMihai Caraman * Load up guest vcpu FP state if it's needed. 1253efc7da6SMihai Caraman * It also set the MSR_FP in thread so that host know 1263efc7da6SMihai Caraman * we're holding FPU, and then host can help to save 1273efc7da6SMihai Caraman * guest vcpu FP state if other threads require to use FPU. 1283efc7da6SMihai Caraman * This simulates an FP unavailable fault. 1293efc7da6SMihai Caraman * 1303efc7da6SMihai Caraman * It requires to be called with preemption disabled. 1313efc7da6SMihai Caraman */ 1323efc7da6SMihai Caraman static inline void kvmppc_load_guest_fp(struct kvm_vcpu *vcpu) 1333efc7da6SMihai Caraman { 1343efc7da6SMihai Caraman #ifdef CONFIG_PPC_FPU 1353efc7da6SMihai Caraman if (!(current->thread.regs->msr & MSR_FP)) { 1363efc7da6SMihai Caraman enable_kernel_fp(); 1373efc7da6SMihai Caraman load_fp_state(&vcpu->arch.fp); 138dc4fbba1SAnton Blanchard disable_kernel_fp(); 1393efc7da6SMihai Caraman current->thread.fp_save_area = &vcpu->arch.fp; 1403efc7da6SMihai Caraman current->thread.regs->msr |= MSR_FP; 1413efc7da6SMihai Caraman } 1423efc7da6SMihai Caraman #endif 1433efc7da6SMihai Caraman } 1443efc7da6SMihai Caraman 1453efc7da6SMihai Caraman /* 1463efc7da6SMihai Caraman * Save guest vcpu FP state into thread. 1473efc7da6SMihai Caraman * It requires to be called with preemption disabled. 1483efc7da6SMihai Caraman */ 1493efc7da6SMihai Caraman static inline void kvmppc_save_guest_fp(struct kvm_vcpu *vcpu) 1503efc7da6SMihai Caraman { 1513efc7da6SMihai Caraman #ifdef CONFIG_PPC_FPU 1523efc7da6SMihai Caraman if (current->thread.regs->msr & MSR_FP) 1533efc7da6SMihai Caraman giveup_fpu(current); 1543efc7da6SMihai Caraman current->thread.fp_save_area = NULL; 1553efc7da6SMihai Caraman #endif 1563efc7da6SMihai Caraman } 1573efc7da6SMihai Caraman 1587a08c274SAlexander Graf static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu) 1597a08c274SAlexander Graf { 1607a08c274SAlexander Graf #if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV) 1617a08c274SAlexander Graf /* We always treat the FP bit as enabled from the host 1627a08c274SAlexander Graf perspective, so only need to adjust the shadow MSR */ 1637a08c274SAlexander Graf vcpu->arch.shadow_msr &= ~MSR_FP; 1647a08c274SAlexander Graf vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP; 1657a08c274SAlexander Graf #endif 1667a08c274SAlexander Graf } 1677a08c274SAlexander Graf 16895d80a29SMihai Caraman /* 16995d80a29SMihai Caraman * Simulate AltiVec unavailable fault to load guest state 17095d80a29SMihai Caraman * from thread to AltiVec unit. 17195d80a29SMihai Caraman * It requires to be called with preemption disabled. 17295d80a29SMihai Caraman */ 17395d80a29SMihai Caraman static inline void kvmppc_load_guest_altivec(struct kvm_vcpu *vcpu) 17495d80a29SMihai Caraman { 17595d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 17695d80a29SMihai Caraman if (cpu_has_feature(CPU_FTR_ALTIVEC)) { 17795d80a29SMihai Caraman if (!(current->thread.regs->msr & MSR_VEC)) { 17895d80a29SMihai Caraman enable_kernel_altivec(); 17995d80a29SMihai Caraman load_vr_state(&vcpu->arch.vr); 180dc4fbba1SAnton Blanchard disable_kernel_altivec(); 18195d80a29SMihai Caraman current->thread.vr_save_area = &vcpu->arch.vr; 18295d80a29SMihai Caraman current->thread.regs->msr |= MSR_VEC; 18395d80a29SMihai Caraman } 18495d80a29SMihai Caraman } 18595d80a29SMihai Caraman #endif 18695d80a29SMihai Caraman } 18795d80a29SMihai Caraman 18895d80a29SMihai Caraman /* 18995d80a29SMihai Caraman * Save guest vcpu AltiVec state into thread. 19095d80a29SMihai Caraman * It requires to be called with preemption disabled. 19195d80a29SMihai Caraman */ 19295d80a29SMihai Caraman static inline void kvmppc_save_guest_altivec(struct kvm_vcpu *vcpu) 19395d80a29SMihai Caraman { 19495d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 19595d80a29SMihai Caraman if (cpu_has_feature(CPU_FTR_ALTIVEC)) { 19695d80a29SMihai Caraman if (current->thread.regs->msr & MSR_VEC) 19795d80a29SMihai Caraman giveup_altivec(current); 19895d80a29SMihai Caraman current->thread.vr_save_area = NULL; 19995d80a29SMihai Caraman } 20095d80a29SMihai Caraman #endif 20195d80a29SMihai Caraman } 20295d80a29SMihai Caraman 203ce11e48bSBharat Bhushan static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu) 204ce11e48bSBharat Bhushan { 205ce11e48bSBharat Bhushan /* Synchronize guest's desire to get debug interrupts into shadow MSR */ 206ce11e48bSBharat Bhushan #ifndef CONFIG_KVM_BOOKE_HV 207ce11e48bSBharat Bhushan vcpu->arch.shadow_msr &= ~MSR_DE; 208ce11e48bSBharat Bhushan vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE; 209ce11e48bSBharat Bhushan #endif 210ce11e48bSBharat Bhushan 211ce11e48bSBharat Bhushan /* Force enable debug interrupts when user space wants to debug */ 212ce11e48bSBharat Bhushan if (vcpu->guest_debug) { 213ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 214ce11e48bSBharat Bhushan /* 215ce11e48bSBharat Bhushan * Since there is no shadow MSR, sync MSR_DE into the guest 216ce11e48bSBharat Bhushan * visible MSR. 217ce11e48bSBharat Bhushan */ 218ce11e48bSBharat Bhushan vcpu->arch.shared->msr |= MSR_DE; 219ce11e48bSBharat Bhushan #else 220ce11e48bSBharat Bhushan vcpu->arch.shadow_msr |= MSR_DE; 221ce11e48bSBharat Bhushan vcpu->arch.shared->msr &= ~MSR_DE; 222ce11e48bSBharat Bhushan #endif 223ce11e48bSBharat Bhushan } 224ce11e48bSBharat Bhushan } 225ce11e48bSBharat Bhushan 226dd9ebf1fSLiu Yu /* 227dd9ebf1fSLiu Yu * Helper function for "full" MSR writes. No need to call this if only 228dd9ebf1fSLiu Yu * EE/CE/ME/DE/RI are changing. 229dd9ebf1fSLiu Yu */ 2304cd35f67SScott Wood void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr) 2314cd35f67SScott Wood { 232dd9ebf1fSLiu Yu u32 old_msr = vcpu->arch.shared->msr; 2334cd35f67SScott Wood 234d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 235d30f6e48SScott Wood new_msr |= MSR_GS; 236d30f6e48SScott Wood #endif 237d30f6e48SScott Wood 2384cd35f67SScott Wood vcpu->arch.shared->msr = new_msr; 2394cd35f67SScott Wood 240dd9ebf1fSLiu Yu kvmppc_mmu_msr_notify(vcpu, old_msr); 2414cd35f67SScott Wood kvmppc_vcpu_sync_spe(vcpu); 2427a08c274SAlexander Graf kvmppc_vcpu_sync_fpu(vcpu); 243ce11e48bSBharat Bhushan kvmppc_vcpu_sync_debug(vcpu); 2444cd35f67SScott Wood } 2454cd35f67SScott Wood 246d4cf3892SHollis Blanchard static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu, 247d4cf3892SHollis Blanchard unsigned int priority) 2489dd921cfSHollis Blanchard { 2496346046cSAlexander Graf trace_kvm_booke_queue_irqprio(vcpu, priority); 2509dd921cfSHollis Blanchard set_bit(priority, &vcpu->arch.pending_exceptions); 2519dd921cfSHollis Blanchard } 2529dd921cfSHollis Blanchard 2538de12015SAlexander Graf void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu, 254daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 2559dd921cfSHollis Blanchard { 256daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 257daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 258daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS); 259daf5e271SLiu Yu } 260daf5e271SLiu Yu 2618de12015SAlexander Graf void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu, 262daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 263daf5e271SLiu Yu { 264daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 265daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 266daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE); 267daf5e271SLiu Yu } 268daf5e271SLiu Yu 2698de12015SAlexander Graf void kvmppc_core_queue_itlb_miss(struct kvm_vcpu *vcpu) 2708de12015SAlexander Graf { 2718de12015SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 2728de12015SAlexander Graf } 2738de12015SAlexander Graf 2748de12015SAlexander Graf void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, ulong esr_flags) 275daf5e271SLiu Yu { 276daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 277daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE); 278daf5e271SLiu Yu } 279daf5e271SLiu Yu 280011da899SAlexander Graf static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags, 281011da899SAlexander Graf ulong esr_flags) 282011da899SAlexander Graf { 283011da899SAlexander Graf vcpu->arch.queued_dear = dear_flags; 284011da899SAlexander Graf vcpu->arch.queued_esr = esr_flags; 285011da899SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT); 286011da899SAlexander Graf } 287011da899SAlexander Graf 288daf5e271SLiu Yu void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags) 289daf5e271SLiu Yu { 290daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 291d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM); 2929dd921cfSHollis Blanchard } 2939dd921cfSHollis Blanchard 294307d9279SPaul Mackerras void kvmppc_core_queue_fpunavail(struct kvm_vcpu *vcpu) 295307d9279SPaul Mackerras { 296307d9279SPaul Mackerras kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL); 297307d9279SPaul Mackerras } 298307d9279SPaul Mackerras 299b2d7ecbeSLaurentiu Tudor #ifdef CONFIG_ALTIVEC 300b2d7ecbeSLaurentiu Tudor void kvmppc_core_queue_vec_unavail(struct kvm_vcpu *vcpu) 301b2d7ecbeSLaurentiu Tudor { 302b2d7ecbeSLaurentiu Tudor kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_UNAVAIL); 303b2d7ecbeSLaurentiu Tudor } 304b2d7ecbeSLaurentiu Tudor #endif 305b2d7ecbeSLaurentiu Tudor 3069dd921cfSHollis Blanchard void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu) 3079dd921cfSHollis Blanchard { 308d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER); 3099dd921cfSHollis Blanchard } 3109dd921cfSHollis Blanchard 3119dd921cfSHollis Blanchard int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu) 3129dd921cfSHollis Blanchard { 313d4cf3892SHollis Blanchard return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 3149dd921cfSHollis Blanchard } 3159dd921cfSHollis Blanchard 3167706664dSAlexander Graf void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu) 3177706664dSAlexander Graf { 3187706664dSAlexander Graf clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 3197706664dSAlexander Graf } 3207706664dSAlexander Graf 3219dd921cfSHollis Blanchard void kvmppc_core_queue_external(struct kvm_vcpu *vcpu, 3229dd921cfSHollis Blanchard struct kvm_interrupt *irq) 3239dd921cfSHollis Blanchard { 324c5335f17SAlexander Graf unsigned int prio = BOOKE_IRQPRIO_EXTERNAL; 325c5335f17SAlexander Graf 326c5335f17SAlexander Graf if (irq->irq == KVM_INTERRUPT_SET_LEVEL) 327c5335f17SAlexander Graf prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL; 328c5335f17SAlexander Graf 329c5335f17SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, prio); 3309dd921cfSHollis Blanchard } 3319dd921cfSHollis Blanchard 3324fe27d2aSPaul Mackerras void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu) 3334496f974SAlexander Graf { 3344496f974SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions); 335c5335f17SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions); 3364496f974SAlexander Graf } 3374496f974SAlexander Graf 338f61c94bbSBharat Bhushan static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu) 339f61c94bbSBharat Bhushan { 340f61c94bbSBharat Bhushan kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG); 341f61c94bbSBharat Bhushan } 342f61c94bbSBharat Bhushan 343f61c94bbSBharat Bhushan static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu) 344f61c94bbSBharat Bhushan { 345f61c94bbSBharat Bhushan clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions); 346f61c94bbSBharat Bhushan } 347f61c94bbSBharat Bhushan 3482f699a59SBharat Bhushan void kvmppc_core_queue_debug(struct kvm_vcpu *vcpu) 3492f699a59SBharat Bhushan { 3502f699a59SBharat Bhushan kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DEBUG); 3512f699a59SBharat Bhushan } 3522f699a59SBharat Bhushan 3532f699a59SBharat Bhushan void kvmppc_core_dequeue_debug(struct kvm_vcpu *vcpu) 3542f699a59SBharat Bhushan { 3552f699a59SBharat Bhushan clear_bit(BOOKE_IRQPRIO_DEBUG, &vcpu->arch.pending_exceptions); 3562f699a59SBharat Bhushan } 3572f699a59SBharat Bhushan 358d30f6e48SScott Wood static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 359d30f6e48SScott Wood { 36031579eeaSBharat Bhushan kvmppc_set_srr0(vcpu, srr0); 36131579eeaSBharat Bhushan kvmppc_set_srr1(vcpu, srr1); 362d30f6e48SScott Wood } 363d30f6e48SScott Wood 364d30f6e48SScott Wood static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 365d30f6e48SScott Wood { 366d30f6e48SScott Wood vcpu->arch.csrr0 = srr0; 367d30f6e48SScott Wood vcpu->arch.csrr1 = srr1; 368d30f6e48SScott Wood } 369d30f6e48SScott Wood 370d30f6e48SScott Wood static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 371d30f6e48SScott Wood { 372d30f6e48SScott Wood if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) { 373d30f6e48SScott Wood vcpu->arch.dsrr0 = srr0; 374d30f6e48SScott Wood vcpu->arch.dsrr1 = srr1; 375d30f6e48SScott Wood } else { 376d30f6e48SScott Wood set_guest_csrr(vcpu, srr0, srr1); 377d30f6e48SScott Wood } 378d30f6e48SScott Wood } 379d30f6e48SScott Wood 380d30f6e48SScott Wood static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 381d30f6e48SScott Wood { 382d30f6e48SScott Wood vcpu->arch.mcsrr0 = srr0; 383d30f6e48SScott Wood vcpu->arch.mcsrr1 = srr1; 384d30f6e48SScott Wood } 385d30f6e48SScott Wood 386d4cf3892SHollis Blanchard /* Deliver the interrupt of the corresponding priority, if possible. */ 387d4cf3892SHollis Blanchard static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu, 388d4cf3892SHollis Blanchard unsigned int priority) 389d9fbd03dSHollis Blanchard { 390d4cf3892SHollis Blanchard int allowed = 0; 39179300f8cSAlexander Graf ulong msr_mask = 0; 3921c810636SAlexander Graf bool update_esr = false, update_dear = false, update_epr = false; 3935c6cedf4SAlexander Graf ulong crit_raw = vcpu->arch.shared->critical; 3945c6cedf4SAlexander Graf ulong crit_r1 = kvmppc_get_gpr(vcpu, 1); 3955c6cedf4SAlexander Graf bool crit; 396c5335f17SAlexander Graf bool keep_irq = false; 397d30f6e48SScott Wood enum int_class int_class; 39895e90b43SMihai Caraman ulong new_msr = vcpu->arch.shared->msr; 3995c6cedf4SAlexander Graf 4005c6cedf4SAlexander Graf /* Truncate crit indicators in 32 bit mode */ 4015c6cedf4SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_SF)) { 4025c6cedf4SAlexander Graf crit_raw &= 0xffffffff; 4035c6cedf4SAlexander Graf crit_r1 &= 0xffffffff; 4045c6cedf4SAlexander Graf } 4055c6cedf4SAlexander Graf 4065c6cedf4SAlexander Graf /* Critical section when crit == r1 */ 4075c6cedf4SAlexander Graf crit = (crit_raw == crit_r1); 4085c6cedf4SAlexander Graf /* ... and we're in supervisor mode */ 4095c6cedf4SAlexander Graf crit = crit && !(vcpu->arch.shared->msr & MSR_PR); 410d9fbd03dSHollis Blanchard 411c5335f17SAlexander Graf if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) { 412c5335f17SAlexander Graf priority = BOOKE_IRQPRIO_EXTERNAL; 413c5335f17SAlexander Graf keep_irq = true; 414c5335f17SAlexander Graf } 415c5335f17SAlexander Graf 4165df554adSScott Wood if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags) 4171c810636SAlexander Graf update_epr = true; 4181c810636SAlexander Graf 419d4cf3892SHollis Blanchard switch (priority) { 420d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DTLB_MISS: 421daf5e271SLiu Yu case BOOKE_IRQPRIO_DATA_STORAGE: 422011da899SAlexander Graf case BOOKE_IRQPRIO_ALIGNMENT: 423daf5e271SLiu Yu update_dear = true; 424daf5e271SLiu Yu /* fall through */ 425daf5e271SLiu Yu case BOOKE_IRQPRIO_INST_STORAGE: 426daf5e271SLiu Yu case BOOKE_IRQPRIO_PROGRAM: 427daf5e271SLiu Yu update_esr = true; 428daf5e271SLiu Yu /* fall through */ 429d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_ITLB_MISS: 430d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_SYSCALL: 431d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FP_UNAVAIL: 43295d80a29SMihai Caraman #ifdef CONFIG_SPE_POSSIBLE 433bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_UNAVAIL: 434bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_DATA: 435bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_ROUND: 43695d80a29SMihai Caraman #endif 43795d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 43895d80a29SMihai Caraman case BOOKE_IRQPRIO_ALTIVEC_UNAVAIL: 43995d80a29SMihai Caraman case BOOKE_IRQPRIO_ALTIVEC_ASSIST: 44095d80a29SMihai Caraman #endif 441d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_AP_UNAVAIL: 442d4cf3892SHollis Blanchard allowed = 1; 44379300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 444d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 445d9fbd03dSHollis Blanchard break; 446f61c94bbSBharat Bhushan case BOOKE_IRQPRIO_WATCHDOG: 447d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_CRITICAL: 4484ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL_CRIT: 449666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_CE; 450d30f6e48SScott Wood allowed = allowed && !crit; 45179300f8cSAlexander Graf msr_mask = MSR_ME; 452d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 453d9fbd03dSHollis Blanchard break; 454d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_MACHINE_CHECK: 455666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_ME; 456d30f6e48SScott Wood allowed = allowed && !crit; 457d30f6e48SScott Wood int_class = INT_CLASS_MC; 458d9fbd03dSHollis Blanchard break; 459d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DECREMENTER: 460d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FIT: 461dfd4d47eSScott Wood keep_irq = true; 462dfd4d47eSScott Wood /* fall through */ 463dfd4d47eSScott Wood case BOOKE_IRQPRIO_EXTERNAL: 4644ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL: 465666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_EE; 4665c6cedf4SAlexander Graf allowed = allowed && !crit; 46779300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 468d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 469d9fbd03dSHollis Blanchard break; 470d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DEBUG: 471666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_DE; 472d30f6e48SScott Wood allowed = allowed && !crit; 47379300f8cSAlexander Graf msr_mask = MSR_ME; 4749fee7563SBharat Bhushan if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) 4759fee7563SBharat Bhushan int_class = INT_CLASS_DBG; 4769fee7563SBharat Bhushan else 477d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 4789fee7563SBharat Bhushan 479d9fbd03dSHollis Blanchard break; 480d9fbd03dSHollis Blanchard } 481d9fbd03dSHollis Blanchard 482d4cf3892SHollis Blanchard if (allowed) { 483d30f6e48SScott Wood switch (int_class) { 484d30f6e48SScott Wood case INT_CLASS_NONCRIT: 485173c520aSSimon Guo set_guest_srr(vcpu, vcpu->arch.regs.nip, 486d30f6e48SScott Wood vcpu->arch.shared->msr); 487d30f6e48SScott Wood break; 488d30f6e48SScott Wood case INT_CLASS_CRIT: 489173c520aSSimon Guo set_guest_csrr(vcpu, vcpu->arch.regs.nip, 490d30f6e48SScott Wood vcpu->arch.shared->msr); 491d30f6e48SScott Wood break; 492d30f6e48SScott Wood case INT_CLASS_DBG: 493173c520aSSimon Guo set_guest_dsrr(vcpu, vcpu->arch.regs.nip, 494d30f6e48SScott Wood vcpu->arch.shared->msr); 495d30f6e48SScott Wood break; 496d30f6e48SScott Wood case INT_CLASS_MC: 497173c520aSSimon Guo set_guest_mcsrr(vcpu, vcpu->arch.regs.nip, 498d30f6e48SScott Wood vcpu->arch.shared->msr); 499d30f6e48SScott Wood break; 500d30f6e48SScott Wood } 501d30f6e48SScott Wood 502173c520aSSimon Guo vcpu->arch.regs.nip = vcpu->arch.ivpr | 503173c520aSSimon Guo vcpu->arch.ivor[priority]; 504daf5e271SLiu Yu if (update_esr == true) 505dc168549SBharat Bhushan kvmppc_set_esr(vcpu, vcpu->arch.queued_esr); 506daf5e271SLiu Yu if (update_dear == true) 507a5414d4bSBharat Bhushan kvmppc_set_dar(vcpu, vcpu->arch.queued_dear); 5085df554adSScott Wood if (update_epr == true) { 5095df554adSScott Wood if (vcpu->arch.epr_flags & KVMPPC_EPR_USER) 5101c810636SAlexander Graf kvm_make_request(KVM_REQ_EPR_EXIT, vcpu); 511eb1e4f43SScott Wood else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) { 512eb1e4f43SScott Wood BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC); 513eb1e4f43SScott Wood kvmppc_mpic_set_epr(vcpu); 514eb1e4f43SScott Wood } 5155df554adSScott Wood } 51695e90b43SMihai Caraman 51795e90b43SMihai Caraman new_msr &= msr_mask; 51895e90b43SMihai Caraman #if defined(CONFIG_64BIT) 51995e90b43SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 52095e90b43SMihai Caraman new_msr |= MSR_CM; 52195e90b43SMihai Caraman #endif 52295e90b43SMihai Caraman kvmppc_set_msr(vcpu, new_msr); 523d4cf3892SHollis Blanchard 524c5335f17SAlexander Graf if (!keep_irq) 525d4cf3892SHollis Blanchard clear_bit(priority, &vcpu->arch.pending_exceptions); 526d4cf3892SHollis Blanchard } 527d4cf3892SHollis Blanchard 528d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 529d30f6e48SScott Wood /* 530d30f6e48SScott Wood * If an interrupt is pending but masked, raise a guest doorbell 531d30f6e48SScott Wood * so that we are notified when the guest enables the relevant 532d30f6e48SScott Wood * MSR bit. 533d30f6e48SScott Wood */ 534d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE) 535d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT); 536d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE) 537d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT); 538d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK) 539d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC); 540d30f6e48SScott Wood #endif 541d30f6e48SScott Wood 542d4cf3892SHollis Blanchard return allowed; 543d9fbd03dSHollis Blanchard } 544d9fbd03dSHollis Blanchard 545f61c94bbSBharat Bhushan /* 546f61c94bbSBharat Bhushan * Return the number of jiffies until the next timeout. If the timeout is 547f61c94bbSBharat Bhushan * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA 548f61c94bbSBharat Bhushan * because the larger value can break the timer APIs. 549f61c94bbSBharat Bhushan */ 550f61c94bbSBharat Bhushan static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu) 551f61c94bbSBharat Bhushan { 552f61c94bbSBharat Bhushan u64 tb, wdt_tb, wdt_ticks = 0; 553f61c94bbSBharat Bhushan u64 nr_jiffies = 0; 554f61c94bbSBharat Bhushan u32 period = TCR_GET_WP(vcpu->arch.tcr); 555f61c94bbSBharat Bhushan 556f61c94bbSBharat Bhushan wdt_tb = 1ULL << (63 - period); 557f61c94bbSBharat Bhushan tb = get_tb(); 558f61c94bbSBharat Bhushan /* 559f61c94bbSBharat Bhushan * The watchdog timeout will hapeen when TB bit corresponding 560f61c94bbSBharat Bhushan * to watchdog will toggle from 0 to 1. 561f61c94bbSBharat Bhushan */ 562f61c94bbSBharat Bhushan if (tb & wdt_tb) 563f61c94bbSBharat Bhushan wdt_ticks = wdt_tb; 564f61c94bbSBharat Bhushan 565f61c94bbSBharat Bhushan wdt_ticks += wdt_tb - (tb & (wdt_tb - 1)); 566f61c94bbSBharat Bhushan 567f61c94bbSBharat Bhushan /* Convert timebase ticks to jiffies */ 568f61c94bbSBharat Bhushan nr_jiffies = wdt_ticks; 569f61c94bbSBharat Bhushan 570f61c94bbSBharat Bhushan if (do_div(nr_jiffies, tb_ticks_per_jiffy)) 571f61c94bbSBharat Bhushan nr_jiffies++; 572f61c94bbSBharat Bhushan 573f61c94bbSBharat Bhushan return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA); 574f61c94bbSBharat Bhushan } 575f61c94bbSBharat Bhushan 576f61c94bbSBharat Bhushan static void arm_next_watchdog(struct kvm_vcpu *vcpu) 577f61c94bbSBharat Bhushan { 578f61c94bbSBharat Bhushan unsigned long nr_jiffies; 579f61c94bbSBharat Bhushan unsigned long flags; 580f61c94bbSBharat Bhushan 581f61c94bbSBharat Bhushan /* 582f61c94bbSBharat Bhushan * If TSR_ENW and TSR_WIS are not set then no need to exit to 583f61c94bbSBharat Bhushan * userspace, so clear the KVM_REQ_WATCHDOG request. 584f61c94bbSBharat Bhushan */ 585f61c94bbSBharat Bhushan if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS)) 58672875d8aSRadim Krčmář kvm_clear_request(KVM_REQ_WATCHDOG, vcpu); 587f61c94bbSBharat Bhushan 588f61c94bbSBharat Bhushan spin_lock_irqsave(&vcpu->arch.wdt_lock, flags); 589f61c94bbSBharat Bhushan nr_jiffies = watchdog_next_timeout(vcpu); 590f61c94bbSBharat Bhushan /* 591f61c94bbSBharat Bhushan * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA 592f61c94bbSBharat Bhushan * then do not run the watchdog timer as this can break timer APIs. 593f61c94bbSBharat Bhushan */ 594f61c94bbSBharat Bhushan if (nr_jiffies < NEXT_TIMER_MAX_DELTA) 595f61c94bbSBharat Bhushan mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies); 596f61c94bbSBharat Bhushan else 597f61c94bbSBharat Bhushan del_timer(&vcpu->arch.wdt_timer); 598f61c94bbSBharat Bhushan spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags); 599f61c94bbSBharat Bhushan } 600f61c94bbSBharat Bhushan 60186cb30ecSKees Cook void kvmppc_watchdog_func(struct timer_list *t) 602f61c94bbSBharat Bhushan { 60386cb30ecSKees Cook struct kvm_vcpu *vcpu = from_timer(vcpu, t, arch.wdt_timer); 604f61c94bbSBharat Bhushan u32 tsr, new_tsr; 605f61c94bbSBharat Bhushan int final; 606f61c94bbSBharat Bhushan 607f61c94bbSBharat Bhushan do { 608f61c94bbSBharat Bhushan new_tsr = tsr = vcpu->arch.tsr; 609f61c94bbSBharat Bhushan final = 0; 610f61c94bbSBharat Bhushan 611f61c94bbSBharat Bhushan /* Time out event */ 612f61c94bbSBharat Bhushan if (tsr & TSR_ENW) { 613f61c94bbSBharat Bhushan if (tsr & TSR_WIS) 614f61c94bbSBharat Bhushan final = 1; 615f61c94bbSBharat Bhushan else 616f61c94bbSBharat Bhushan new_tsr = tsr | TSR_WIS; 617f61c94bbSBharat Bhushan } else { 618f61c94bbSBharat Bhushan new_tsr = tsr | TSR_ENW; 619f61c94bbSBharat Bhushan } 620f61c94bbSBharat Bhushan } while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr); 621f61c94bbSBharat Bhushan 622f61c94bbSBharat Bhushan if (new_tsr & TSR_WIS) { 623f61c94bbSBharat Bhushan smp_wmb(); 624f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 625f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 626f61c94bbSBharat Bhushan } 627f61c94bbSBharat Bhushan 628f61c94bbSBharat Bhushan /* 629f61c94bbSBharat Bhushan * If this is final watchdog expiry and some action is required 630f61c94bbSBharat Bhushan * then exit to userspace. 631f61c94bbSBharat Bhushan */ 632f61c94bbSBharat Bhushan if (final && (vcpu->arch.tcr & TCR_WRC_MASK) && 633f61c94bbSBharat Bhushan vcpu->arch.watchdog_enabled) { 634f61c94bbSBharat Bhushan smp_wmb(); 635f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_WATCHDOG, vcpu); 636f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 637f61c94bbSBharat Bhushan } 638f61c94bbSBharat Bhushan 639f61c94bbSBharat Bhushan /* 640f61c94bbSBharat Bhushan * Stop running the watchdog timer after final expiration to 641f61c94bbSBharat Bhushan * prevent the host from being flooded with timers if the 642f61c94bbSBharat Bhushan * guest sets a short period. 643f61c94bbSBharat Bhushan * Timers will resume when TSR/TCR is updated next time. 644f61c94bbSBharat Bhushan */ 645f61c94bbSBharat Bhushan if (!final) 646f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 647f61c94bbSBharat Bhushan } 648f61c94bbSBharat Bhushan 649dfd4d47eSScott Wood static void update_timer_ints(struct kvm_vcpu *vcpu) 650dfd4d47eSScott Wood { 651dfd4d47eSScott Wood if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS)) 652dfd4d47eSScott Wood kvmppc_core_queue_dec(vcpu); 653dfd4d47eSScott Wood else 654dfd4d47eSScott Wood kvmppc_core_dequeue_dec(vcpu); 655f61c94bbSBharat Bhushan 656f61c94bbSBharat Bhushan if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS)) 657f61c94bbSBharat Bhushan kvmppc_core_queue_watchdog(vcpu); 658f61c94bbSBharat Bhushan else 659f61c94bbSBharat Bhushan kvmppc_core_dequeue_watchdog(vcpu); 660dfd4d47eSScott Wood } 661dfd4d47eSScott Wood 662c59a6a3eSScott Wood static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu) 663d9fbd03dSHollis Blanchard { 664d9fbd03dSHollis Blanchard unsigned long *pending = &vcpu->arch.pending_exceptions; 665d9fbd03dSHollis Blanchard unsigned int priority; 666d9fbd03dSHollis Blanchard 6679ab80843SHollis Blanchard priority = __ffs(*pending); 6688b3a00fcSAlexander Graf while (priority < BOOKE_IRQPRIO_MAX) { 669d4cf3892SHollis Blanchard if (kvmppc_booke_irqprio_deliver(vcpu, priority)) 670d9fbd03dSHollis Blanchard break; 671d9fbd03dSHollis Blanchard 672d9fbd03dSHollis Blanchard priority = find_next_bit(pending, 673d9fbd03dSHollis Blanchard BITS_PER_BYTE * sizeof(*pending), 674d9fbd03dSHollis Blanchard priority + 1); 675d9fbd03dSHollis Blanchard } 67690bba358SAlexander Graf 67790bba358SAlexander Graf /* Tell the guest about our interrupt status */ 67829ac26efSScott Wood vcpu->arch.shared->int_pending = !!*pending; 679d9fbd03dSHollis Blanchard } 680d9fbd03dSHollis Blanchard 681c59a6a3eSScott Wood /* Check pending exceptions and deliver one, if possible. */ 682a8e4ef84SAlexander Graf int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu) 683c59a6a3eSScott Wood { 684a8e4ef84SAlexander Graf int r = 0; 685c59a6a3eSScott Wood WARN_ON_ONCE(!irqs_disabled()); 686c59a6a3eSScott Wood 687c59a6a3eSScott Wood kvmppc_core_check_exceptions(vcpu); 688c59a6a3eSScott Wood 6892fa6e1e1SRadim Krčmář if (kvm_request_pending(vcpu)) { 690b8c649a9SAlexander Graf /* Exception delivery raised request; start over */ 691b8c649a9SAlexander Graf return 1; 692b8c649a9SAlexander Graf } 693b8c649a9SAlexander Graf 694c59a6a3eSScott Wood if (vcpu->arch.shared->msr & MSR_WE) { 695c59a6a3eSScott Wood local_irq_enable(); 696c59a6a3eSScott Wood kvm_vcpu_block(vcpu); 69772875d8aSRadim Krčmář kvm_clear_request(KVM_REQ_UNHALT, vcpu); 6986c85f52bSScott Wood hard_irq_disable(); 699c59a6a3eSScott Wood 700c59a6a3eSScott Wood kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS); 701a8e4ef84SAlexander Graf r = 1; 702c59a6a3eSScott Wood }; 703a8e4ef84SAlexander Graf 704a8e4ef84SAlexander Graf return r; 705a8e4ef84SAlexander Graf } 706a8e4ef84SAlexander Graf 7077c973a2eSAlexander Graf int kvmppc_core_check_requests(struct kvm_vcpu *vcpu) 7084ffc6356SAlexander Graf { 7097c973a2eSAlexander Graf int r = 1; /* Indicate we want to get back into the guest */ 7107c973a2eSAlexander Graf 7114ffc6356SAlexander Graf if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu)) 7124ffc6356SAlexander Graf update_timer_ints(vcpu); 713862d31f7SAlexander Graf #if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC) 714862d31f7SAlexander Graf if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu)) 715862d31f7SAlexander Graf kvmppc_core_flush_tlb(vcpu); 716862d31f7SAlexander Graf #endif 7177c973a2eSAlexander Graf 718f61c94bbSBharat Bhushan if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) { 719f61c94bbSBharat Bhushan vcpu->run->exit_reason = KVM_EXIT_WATCHDOG; 720f61c94bbSBharat Bhushan r = 0; 721f61c94bbSBharat Bhushan } 722f61c94bbSBharat Bhushan 7231c810636SAlexander Graf if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) { 7241c810636SAlexander Graf vcpu->run->epr.epr = 0; 7251c810636SAlexander Graf vcpu->arch.epr_needed = true; 7261c810636SAlexander Graf vcpu->run->exit_reason = KVM_EXIT_EPR; 7271c810636SAlexander Graf r = 0; 7281c810636SAlexander Graf } 7291c810636SAlexander Graf 7307c973a2eSAlexander Graf return r; 7314ffc6356SAlexander Graf } 7324ffc6356SAlexander Graf 733df6909e5SPaul Mackerras int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu) 734df6909e5SPaul Mackerras { 7357ee78855SAlexander Graf int ret, s; 736f5f97210SScott Wood struct debug_reg debug; 737df6909e5SPaul Mackerras 738af8f38b3SAlexander Graf if (!vcpu->arch.sane) { 739af8f38b3SAlexander Graf kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR; 740af8f38b3SAlexander Graf return -EINVAL; 741af8f38b3SAlexander Graf } 742af8f38b3SAlexander Graf 7437ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 7447ee78855SAlexander Graf if (s <= 0) { 7457ee78855SAlexander Graf ret = s; 7461d1ef222SScott Wood goto out; 7471d1ef222SScott Wood } 7486c85f52bSScott Wood /* interrupts now hard-disabled */ 7491d1ef222SScott Wood 7508fae845fSScott Wood #ifdef CONFIG_PPC_FPU 7518fae845fSScott Wood /* Save userspace FPU state in stack */ 7528fae845fSScott Wood enable_kernel_fp(); 7538fae845fSScott Wood 7548fae845fSScott Wood /* 7558fae845fSScott Wood * Since we can't trap on MSR_FP in GS-mode, we consider the guest 7563efc7da6SMihai Caraman * as always using the FPU. 7578fae845fSScott Wood */ 7588fae845fSScott Wood kvmppc_load_guest_fp(vcpu); 7598fae845fSScott Wood #endif 7608fae845fSScott Wood 76195d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 76295d80a29SMihai Caraman /* Save userspace AltiVec state in stack */ 76395d80a29SMihai Caraman if (cpu_has_feature(CPU_FTR_ALTIVEC)) 76495d80a29SMihai Caraman enable_kernel_altivec(); 76595d80a29SMihai Caraman /* 76695d80a29SMihai Caraman * Since we can't trap on MSR_VEC in GS-mode, we consider the guest 76795d80a29SMihai Caraman * as always using the AltiVec. 76895d80a29SMihai Caraman */ 76995d80a29SMihai Caraman kvmppc_load_guest_altivec(vcpu); 77095d80a29SMihai Caraman #endif 77195d80a29SMihai Caraman 772ce11e48bSBharat Bhushan /* Switch to guest debug context */ 773348ba710SBharat Bhushan debug = vcpu->arch.dbg_reg; 774f5f97210SScott Wood switch_booke_debug_regs(&debug); 775f5f97210SScott Wood debug = current->thread.debug; 776348ba710SBharat Bhushan current->thread.debug = vcpu->arch.dbg_reg; 777ce11e48bSBharat Bhushan 77808c9a188SBharat Bhushan vcpu->arch.pgdir = current->mm->pgd; 7795f1c248fSScott Wood kvmppc_fix_ee_before_entry(); 780f8941fbeSScott Wood 781df6909e5SPaul Mackerras ret = __kvmppc_vcpu_run(kvm_run, vcpu); 7828fae845fSScott Wood 7836edaa530SPaolo Bonzini /* No need for guest_exit. It's done in handle_exit. 78424afa37bSAlexander Graf We also get here with interrupts enabled. */ 78524afa37bSAlexander Graf 786ce11e48bSBharat Bhushan /* Switch back to user space debug context */ 787f5f97210SScott Wood switch_booke_debug_regs(&debug); 788f5f97210SScott Wood current->thread.debug = debug; 789ce11e48bSBharat Bhushan 7908fae845fSScott Wood #ifdef CONFIG_PPC_FPU 7918fae845fSScott Wood kvmppc_save_guest_fp(vcpu); 7928fae845fSScott Wood #endif 7938fae845fSScott Wood 79495d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 79595d80a29SMihai Caraman kvmppc_save_guest_altivec(vcpu); 79695d80a29SMihai Caraman #endif 79795d80a29SMihai Caraman 7981d1ef222SScott Wood out: 799d69c6436SAlexander Graf vcpu->mode = OUTSIDE_GUEST_MODE; 800df6909e5SPaul Mackerras return ret; 801df6909e5SPaul Mackerras } 802df6909e5SPaul Mackerras 803d30f6e48SScott Wood static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu) 804d9fbd03dSHollis Blanchard { 805d9fbd03dSHollis Blanchard enum emulation_result er; 806d9fbd03dSHollis Blanchard 807d9fbd03dSHollis Blanchard er = kvmppc_emulate_instruction(run, vcpu); 808d9fbd03dSHollis Blanchard switch (er) { 809d9fbd03dSHollis Blanchard case EMULATE_DONE: 81073e75b41SHollis Blanchard /* don't overwrite subtypes, just account kvm_stats */ 8117b701591SHollis Blanchard kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS); 812d9fbd03dSHollis Blanchard /* Future optimization: only reload non-volatiles if 813d9fbd03dSHollis Blanchard * they were actually modified by emulation. */ 814d30f6e48SScott Wood return RESUME_GUEST_NV; 815d30f6e48SScott Wood 81651f04726SMihai Caraman case EMULATE_AGAIN: 81751f04726SMihai Caraman return RESUME_GUEST; 81851f04726SMihai Caraman 819d9fbd03dSHollis Blanchard case EMULATE_FAIL: 8205cf8ca22SHollis Blanchard printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n", 821173c520aSSimon Guo __func__, vcpu->arch.regs.nip, vcpu->arch.last_inst); 822d9fbd03dSHollis Blanchard /* For debugging, encode the failing instruction and 823d9fbd03dSHollis Blanchard * report it to userspace. */ 824d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason = ~0ULL << 32; 825d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason |= vcpu->arch.last_inst; 826d1ff5499SAlexander Graf kvmppc_core_queue_program(vcpu, ESR_PIL); 827d30f6e48SScott Wood return RESUME_HOST; 828d30f6e48SScott Wood 8299b4f5308SBharat Bhushan case EMULATE_EXIT_USER: 8309b4f5308SBharat Bhushan return RESUME_HOST; 8319b4f5308SBharat Bhushan 832d9fbd03dSHollis Blanchard default: 833d9fbd03dSHollis Blanchard BUG(); 834d9fbd03dSHollis Blanchard } 835d30f6e48SScott Wood } 836d30f6e48SScott Wood 837ce11e48bSBharat Bhushan static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu) 838ce11e48bSBharat Bhushan { 839348ba710SBharat Bhushan struct debug_reg *dbg_reg = &(vcpu->arch.dbg_reg); 840ce11e48bSBharat Bhushan u32 dbsr = vcpu->arch.dbsr; 841ce11e48bSBharat Bhushan 8422f699a59SBharat Bhushan if (vcpu->guest_debug == 0) { 8432f699a59SBharat Bhushan /* 8442f699a59SBharat Bhushan * Debug resources belong to Guest. 8452f699a59SBharat Bhushan * Imprecise debug event is not injected 8462f699a59SBharat Bhushan */ 8472f699a59SBharat Bhushan if (dbsr & DBSR_IDE) { 8482f699a59SBharat Bhushan dbsr &= ~DBSR_IDE; 8492f699a59SBharat Bhushan if (!dbsr) 8502f699a59SBharat Bhushan return RESUME_GUEST; 8512f699a59SBharat Bhushan } 8522f699a59SBharat Bhushan 8532f699a59SBharat Bhushan if (dbsr && (vcpu->arch.shared->msr & MSR_DE) && 8542f699a59SBharat Bhushan (vcpu->arch.dbg_reg.dbcr0 & DBCR0_IDM)) 8552f699a59SBharat Bhushan kvmppc_core_queue_debug(vcpu); 8562f699a59SBharat Bhushan 8572f699a59SBharat Bhushan /* Inject a program interrupt if trap debug is not allowed */ 8582f699a59SBharat Bhushan if ((dbsr & DBSR_TIE) && !(vcpu->arch.shared->msr & MSR_DE)) 8592f699a59SBharat Bhushan kvmppc_core_queue_program(vcpu, ESR_PTR); 8602f699a59SBharat Bhushan 8612f699a59SBharat Bhushan return RESUME_GUEST; 8622f699a59SBharat Bhushan } 8632f699a59SBharat Bhushan 8642f699a59SBharat Bhushan /* 8652f699a59SBharat Bhushan * Debug resource owned by userspace. 8662f699a59SBharat Bhushan * Clear guest dbsr (vcpu->arch.dbsr) 8672f699a59SBharat Bhushan */ 8682190991eSBharat Bhushan vcpu->arch.dbsr = 0; 869ce11e48bSBharat Bhushan run->debug.arch.status = 0; 870173c520aSSimon Guo run->debug.arch.address = vcpu->arch.regs.nip; 871ce11e48bSBharat Bhushan 872ce11e48bSBharat Bhushan if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) { 873ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT; 874ce11e48bSBharat Bhushan } else { 875ce11e48bSBharat Bhushan if (dbsr & (DBSR_DAC1W | DBSR_DAC2W)) 876ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE; 877ce11e48bSBharat Bhushan else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R)) 878ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ; 879ce11e48bSBharat Bhushan if (dbsr & (DBSR_DAC1R | DBSR_DAC1W)) 880ce11e48bSBharat Bhushan run->debug.arch.address = dbg_reg->dac1; 881ce11e48bSBharat Bhushan else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W)) 882ce11e48bSBharat Bhushan run->debug.arch.address = dbg_reg->dac2; 883ce11e48bSBharat Bhushan } 884ce11e48bSBharat Bhushan 885ce11e48bSBharat Bhushan return RESUME_HOST; 886ce11e48bSBharat Bhushan } 887ce11e48bSBharat Bhushan 8884e642ccbSAlexander Graf static void kvmppc_fill_pt_regs(struct pt_regs *regs) 8894e642ccbSAlexander Graf { 8904e642ccbSAlexander Graf ulong r1, ip, msr, lr; 8914e642ccbSAlexander Graf 8924e642ccbSAlexander Graf asm("mr %0, 1" : "=r"(r1)); 8934e642ccbSAlexander Graf asm("mflr %0" : "=r"(lr)); 8944e642ccbSAlexander Graf asm("mfmsr %0" : "=r"(msr)); 8954e642ccbSAlexander Graf asm("bl 1f; 1: mflr %0" : "=r"(ip)); 8964e642ccbSAlexander Graf 8974e642ccbSAlexander Graf memset(regs, 0, sizeof(*regs)); 8984e642ccbSAlexander Graf regs->gpr[1] = r1; 8994e642ccbSAlexander Graf regs->nip = ip; 9004e642ccbSAlexander Graf regs->msr = msr; 9014e642ccbSAlexander Graf regs->link = lr; 9024e642ccbSAlexander Graf } 9034e642ccbSAlexander Graf 9046328e593SBharat Bhushan /* 9056328e593SBharat Bhushan * For interrupts needed to be handled by host interrupt handlers, 9066328e593SBharat Bhushan * corresponding host handler are called from here in similar way 9076328e593SBharat Bhushan * (but not exact) as they are called from low level handler 9086328e593SBharat Bhushan * (such as from arch/powerpc/kernel/head_fsl_booke.S). 9096328e593SBharat Bhushan */ 9104e642ccbSAlexander Graf static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu, 9114e642ccbSAlexander Graf unsigned int exit_nr) 9124e642ccbSAlexander Graf { 9134e642ccbSAlexander Graf struct pt_regs regs; 9144e642ccbSAlexander Graf 9154e642ccbSAlexander Graf switch (exit_nr) { 9164e642ccbSAlexander Graf case BOOKE_INTERRUPT_EXTERNAL: 9174e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 9184e642ccbSAlexander Graf do_IRQ(®s); 9194e642ccbSAlexander Graf break; 9204e642ccbSAlexander Graf case BOOKE_INTERRUPT_DECREMENTER: 9214e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 9224e642ccbSAlexander Graf timer_interrupt(®s); 9234e642ccbSAlexander Graf break; 9245f17ce8bSTiejun Chen #if defined(CONFIG_PPC_DOORBELL) 9254e642ccbSAlexander Graf case BOOKE_INTERRUPT_DOORBELL: 9264e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 9274e642ccbSAlexander Graf doorbell_exception(®s); 9284e642ccbSAlexander Graf break; 9294e642ccbSAlexander Graf #endif 9304e642ccbSAlexander Graf case BOOKE_INTERRUPT_MACHINE_CHECK: 9314e642ccbSAlexander Graf /* FIXME */ 9324e642ccbSAlexander Graf break; 9337cc1e8eeSAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 9347cc1e8eeSAlexander Graf kvmppc_fill_pt_regs(®s); 9357cc1e8eeSAlexander Graf performance_monitor_exception(®s); 9367cc1e8eeSAlexander Graf break; 9376328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 9386328e593SBharat Bhushan kvmppc_fill_pt_regs(®s); 9396328e593SBharat Bhushan #ifdef CONFIG_BOOKE_WDT 9406328e593SBharat Bhushan WatchdogException(®s); 9416328e593SBharat Bhushan #else 9426328e593SBharat Bhushan unknown_exception(®s); 9436328e593SBharat Bhushan #endif 9446328e593SBharat Bhushan break; 9456328e593SBharat Bhushan case BOOKE_INTERRUPT_CRITICAL: 946845ac985STudor Laurentiu kvmppc_fill_pt_regs(®s); 9476328e593SBharat Bhushan unknown_exception(®s); 9486328e593SBharat Bhushan break; 949ce11e48bSBharat Bhushan case BOOKE_INTERRUPT_DEBUG: 950ce11e48bSBharat Bhushan /* Save DBSR before preemption is enabled */ 951ce11e48bSBharat Bhushan vcpu->arch.dbsr = mfspr(SPRN_DBSR); 952ce11e48bSBharat Bhushan kvmppc_clear_dbsr(); 953ce11e48bSBharat Bhushan break; 9544e642ccbSAlexander Graf } 9554e642ccbSAlexander Graf } 9564e642ccbSAlexander Graf 957f5250471SMihai Caraman static int kvmppc_resume_inst_load(struct kvm_run *run, struct kvm_vcpu *vcpu, 958f5250471SMihai Caraman enum emulation_result emulated, u32 last_inst) 959f5250471SMihai Caraman { 960f5250471SMihai Caraman switch (emulated) { 961f5250471SMihai Caraman case EMULATE_AGAIN: 962f5250471SMihai Caraman return RESUME_GUEST; 963f5250471SMihai Caraman 964f5250471SMihai Caraman case EMULATE_FAIL: 965f5250471SMihai Caraman pr_debug("%s: load instruction from guest address %lx failed\n", 966173c520aSSimon Guo __func__, vcpu->arch.regs.nip); 967f5250471SMihai Caraman /* For debugging, encode the failing instruction and 968f5250471SMihai Caraman * report it to userspace. */ 969f5250471SMihai Caraman run->hw.hardware_exit_reason = ~0ULL << 32; 970f5250471SMihai Caraman run->hw.hardware_exit_reason |= last_inst; 971f5250471SMihai Caraman kvmppc_core_queue_program(vcpu, ESR_PIL); 972f5250471SMihai Caraman return RESUME_HOST; 973f5250471SMihai Caraman 974f5250471SMihai Caraman default: 975f5250471SMihai Caraman BUG(); 976f5250471SMihai Caraman } 977f5250471SMihai Caraman } 978f5250471SMihai Caraman 979d30f6e48SScott Wood /** 980d30f6e48SScott Wood * kvmppc_handle_exit 981d30f6e48SScott Wood * 982d30f6e48SScott Wood * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV) 983d30f6e48SScott Wood */ 984d30f6e48SScott Wood int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu, 985d30f6e48SScott Wood unsigned int exit_nr) 986d30f6e48SScott Wood { 987d30f6e48SScott Wood int r = RESUME_HOST; 9887ee78855SAlexander Graf int s; 989f1e89028SScott Wood int idx; 990f5250471SMihai Caraman u32 last_inst = KVM_INST_FETCH_FAILED; 991f5250471SMihai Caraman enum emulation_result emulated = EMULATE_DONE; 992d30f6e48SScott Wood 993d30f6e48SScott Wood /* update before a new last_exit_type is rewritten */ 994d30f6e48SScott Wood kvmppc_update_timing_stats(vcpu); 995d30f6e48SScott Wood 9964e642ccbSAlexander Graf /* restart interrupts if they were meant for the host */ 9974e642ccbSAlexander Graf kvmppc_restart_interrupt(vcpu, exit_nr); 998d30f6e48SScott Wood 999f5250471SMihai Caraman /* 1000446957baSAdam Buchbinder * get last instruction before being preempted 1001f5250471SMihai Caraman * TODO: for e6500 check also BOOKE_INTERRUPT_LRAT_ERROR & ESR_DATA 1002f5250471SMihai Caraman */ 1003f5250471SMihai Caraman switch (exit_nr) { 1004f5250471SMihai Caraman case BOOKE_INTERRUPT_DATA_STORAGE: 1005f5250471SMihai Caraman case BOOKE_INTERRUPT_DTLB_MISS: 1006f5250471SMihai Caraman case BOOKE_INTERRUPT_HV_PRIV: 10078d0eff63SAlexander Graf emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst); 1008f5250471SMihai Caraman break; 1009033aaa14SMadhavan Srinivasan case BOOKE_INTERRUPT_PROGRAM: 1010033aaa14SMadhavan Srinivasan /* SW breakpoints arrive as illegal instructions on HV */ 1011033aaa14SMadhavan Srinivasan if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP) 10128d0eff63SAlexander Graf emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst); 1013033aaa14SMadhavan Srinivasan break; 1014f5250471SMihai Caraman default: 1015f5250471SMihai Caraman break; 1016f5250471SMihai Caraman } 1017f5250471SMihai Caraman 101897c95059SAlexander Graf trace_kvm_exit(exit_nr, vcpu); 10196edaa530SPaolo Bonzini guest_exit_irqoff(); 1020e233d54dSPaolo Bonzini 1021e233d54dSPaolo Bonzini local_irq_enable(); 102297c95059SAlexander Graf 1023d30f6e48SScott Wood run->exit_reason = KVM_EXIT_UNKNOWN; 1024d30f6e48SScott Wood run->ready_for_interrupt_injection = 1; 1025d30f6e48SScott Wood 1026f5250471SMihai Caraman if (emulated != EMULATE_DONE) { 1027f5250471SMihai Caraman r = kvmppc_resume_inst_load(run, vcpu, emulated, last_inst); 1028f5250471SMihai Caraman goto out; 1029f5250471SMihai Caraman } 1030f5250471SMihai Caraman 1031d30f6e48SScott Wood switch (exit_nr) { 1032d30f6e48SScott Wood case BOOKE_INTERRUPT_MACHINE_CHECK: 1033c35c9d84SAlexander Graf printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR)); 1034c35c9d84SAlexander Graf kvmppc_dump_vcpu(vcpu); 1035c35c9d84SAlexander Graf /* For debugging, send invalid exit reason to user space */ 1036c35c9d84SAlexander Graf run->hw.hardware_exit_reason = ~1ULL << 32; 1037c35c9d84SAlexander Graf run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR); 1038c35c9d84SAlexander Graf r = RESUME_HOST; 1039d30f6e48SScott Wood break; 1040d30f6e48SScott Wood 1041d30f6e48SScott Wood case BOOKE_INTERRUPT_EXTERNAL: 1042d30f6e48SScott Wood kvmppc_account_exit(vcpu, EXT_INTR_EXITS); 1043d30f6e48SScott Wood r = RESUME_GUEST; 1044d30f6e48SScott Wood break; 1045d30f6e48SScott Wood 1046d30f6e48SScott Wood case BOOKE_INTERRUPT_DECREMENTER: 1047d30f6e48SScott Wood kvmppc_account_exit(vcpu, DEC_EXITS); 1048d30f6e48SScott Wood r = RESUME_GUEST; 1049d30f6e48SScott Wood break; 1050d30f6e48SScott Wood 10516328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 10526328e593SBharat Bhushan r = RESUME_GUEST; 10536328e593SBharat Bhushan break; 10546328e593SBharat Bhushan 1055d30f6e48SScott Wood case BOOKE_INTERRUPT_DOORBELL: 1056d30f6e48SScott Wood kvmppc_account_exit(vcpu, DBELL_EXITS); 1057d30f6e48SScott Wood r = RESUME_GUEST; 1058d30f6e48SScott Wood break; 1059d30f6e48SScott Wood 1060d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL_CRIT: 1061d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 1062d30f6e48SScott Wood 1063d30f6e48SScott Wood /* 1064d30f6e48SScott Wood * We are here because there is a pending guest interrupt 1065d30f6e48SScott Wood * which could not be delivered as MSR_CE or MSR_ME was not 1066d30f6e48SScott Wood * set. Once we break from here we will retry delivery. 1067d30f6e48SScott Wood */ 1068d30f6e48SScott Wood r = RESUME_GUEST; 1069d30f6e48SScott Wood break; 1070d30f6e48SScott Wood 1071d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL: 1072d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 1073d30f6e48SScott Wood 1074d30f6e48SScott Wood /* 1075d30f6e48SScott Wood * We are here because there is a pending guest interrupt 1076d30f6e48SScott Wood * which could not be delivered as MSR_EE was not set. Once 1077d30f6e48SScott Wood * we break from here we will retry delivery. 1078d30f6e48SScott Wood */ 1079d30f6e48SScott Wood r = RESUME_GUEST; 1080d30f6e48SScott Wood break; 1081d30f6e48SScott Wood 108295f2e921SAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 108395f2e921SAlexander Graf r = RESUME_GUEST; 108495f2e921SAlexander Graf break; 108595f2e921SAlexander Graf 1086d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_PRIV: 1087d30f6e48SScott Wood r = emulation_exit(run, vcpu); 1088d30f6e48SScott Wood break; 1089d30f6e48SScott Wood 1090d30f6e48SScott Wood case BOOKE_INTERRUPT_PROGRAM: 1091033aaa14SMadhavan Srinivasan if ((vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP) && 1092033aaa14SMadhavan Srinivasan (last_inst == KVMPPC_INST_SW_BREAKPOINT)) { 1093033aaa14SMadhavan Srinivasan /* 1094033aaa14SMadhavan Srinivasan * We are here because of an SW breakpoint instr, 1095033aaa14SMadhavan Srinivasan * so lets return to host to handle. 1096033aaa14SMadhavan Srinivasan */ 1097033aaa14SMadhavan Srinivasan r = kvmppc_handle_debug(run, vcpu); 1098033aaa14SMadhavan Srinivasan run->exit_reason = KVM_EXIT_DEBUG; 1099033aaa14SMadhavan Srinivasan kvmppc_account_exit(vcpu, DEBUG_EXITS); 1100033aaa14SMadhavan Srinivasan break; 1101033aaa14SMadhavan Srinivasan } 1102033aaa14SMadhavan Srinivasan 1103d30f6e48SScott Wood if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) { 11040268597cSAlexander Graf /* 11050268597cSAlexander Graf * Program traps generated by user-level software must 11060268597cSAlexander Graf * be handled by the guest kernel. 11070268597cSAlexander Graf * 11080268597cSAlexander Graf * In GS mode, hypervisor privileged instructions trap 11090268597cSAlexander Graf * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are 11100268597cSAlexander Graf * actual program interrupts, handled by the guest. 11110268597cSAlexander Graf */ 1112d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr); 1113d30f6e48SScott Wood r = RESUME_GUEST; 1114d30f6e48SScott Wood kvmppc_account_exit(vcpu, USR_PR_INST); 1115d30f6e48SScott Wood break; 1116d30f6e48SScott Wood } 1117d30f6e48SScott Wood 1118d30f6e48SScott Wood r = emulation_exit(run, vcpu); 1119d9fbd03dSHollis Blanchard break; 1120d9fbd03dSHollis Blanchard 1121d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_FP_UNAVAIL: 1122d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL); 11237b701591SHollis Blanchard kvmppc_account_exit(vcpu, FP_UNAVAIL); 1124d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1125d9fbd03dSHollis Blanchard break; 1126d9fbd03dSHollis Blanchard 11274cd35f67SScott Wood #ifdef CONFIG_SPE 11284cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: { 11294cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) 11304cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 11314cd35f67SScott Wood else 11324cd35f67SScott Wood kvmppc_booke_queue_irqprio(vcpu, 11334cd35f67SScott Wood BOOKE_IRQPRIO_SPE_UNAVAIL); 1134bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1135bb3a8a17SHollis Blanchard break; 11364cd35f67SScott Wood } 1137bb3a8a17SHollis Blanchard 1138bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_DATA: 1139bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA); 1140bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1141bb3a8a17SHollis Blanchard break; 1142bb3a8a17SHollis Blanchard 1143bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_ROUND: 1144bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND); 1145bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1146bb3a8a17SHollis Blanchard break; 114795d80a29SMihai Caraman #elif defined(CONFIG_SPE_POSSIBLE) 11484cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: 11494cd35f67SScott Wood /* 11504cd35f67SScott Wood * Guest wants SPE, but host kernel doesn't support it. Send 11514cd35f67SScott Wood * an "unimplemented operation" program check to the guest. 11524cd35f67SScott Wood */ 11534cd35f67SScott Wood kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV); 11544cd35f67SScott Wood r = RESUME_GUEST; 11554cd35f67SScott Wood break; 11564cd35f67SScott Wood 11574cd35f67SScott Wood /* 11584cd35f67SScott Wood * These really should never happen without CONFIG_SPE, 11594cd35f67SScott Wood * as we should never enable the real MSR[SPE] in the guest. 11604cd35f67SScott Wood */ 11614cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_DATA: 11624cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_ROUND: 11634cd35f67SScott Wood printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n", 1164173c520aSSimon Guo __func__, exit_nr, vcpu->arch.regs.nip); 11654cd35f67SScott Wood run->hw.hardware_exit_reason = exit_nr; 11664cd35f67SScott Wood r = RESUME_HOST; 11674cd35f67SScott Wood break; 116895d80a29SMihai Caraman #endif /* CONFIG_SPE_POSSIBLE */ 116995d80a29SMihai Caraman 117095d80a29SMihai Caraman /* 117195d80a29SMihai Caraman * On cores with Vector category, KVM is loaded only if CONFIG_ALTIVEC, 117295d80a29SMihai Caraman * see kvmppc_core_check_processor_compat(). 117395d80a29SMihai Caraman */ 117495d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 117595d80a29SMihai Caraman case BOOKE_INTERRUPT_ALTIVEC_UNAVAIL: 117695d80a29SMihai Caraman kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_UNAVAIL); 117795d80a29SMihai Caraman r = RESUME_GUEST; 117895d80a29SMihai Caraman break; 117995d80a29SMihai Caraman 118095d80a29SMihai Caraman case BOOKE_INTERRUPT_ALTIVEC_ASSIST: 118195d80a29SMihai Caraman kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_ASSIST); 118295d80a29SMihai Caraman r = RESUME_GUEST; 118395d80a29SMihai Caraman break; 11844cd35f67SScott Wood #endif 1185bb3a8a17SHollis Blanchard 1186d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DATA_STORAGE: 1187daf5e271SLiu Yu kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear, 1188daf5e271SLiu Yu vcpu->arch.fault_esr); 11897b701591SHollis Blanchard kvmppc_account_exit(vcpu, DSI_EXITS); 1190d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1191d9fbd03dSHollis Blanchard break; 1192d9fbd03dSHollis Blanchard 1193d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_INST_STORAGE: 1194daf5e271SLiu Yu kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr); 11957b701591SHollis Blanchard kvmppc_account_exit(vcpu, ISI_EXITS); 1196d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1197d9fbd03dSHollis Blanchard break; 1198d9fbd03dSHollis Blanchard 1199011da899SAlexander Graf case BOOKE_INTERRUPT_ALIGNMENT: 1200011da899SAlexander Graf kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear, 1201011da899SAlexander Graf vcpu->arch.fault_esr); 1202011da899SAlexander Graf r = RESUME_GUEST; 1203011da899SAlexander Graf break; 1204011da899SAlexander Graf 1205d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 1206d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_SYSCALL: 1207d30f6e48SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR)) { 1208d30f6e48SScott Wood kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 1209d30f6e48SScott Wood } else { 1210d30f6e48SScott Wood /* 1211d30f6e48SScott Wood * hcall from guest userspace -- send privileged 1212d30f6e48SScott Wood * instruction program check. 1213d30f6e48SScott Wood */ 1214d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, ESR_PPR); 1215d30f6e48SScott Wood } 1216d30f6e48SScott Wood 1217d30f6e48SScott Wood r = RESUME_GUEST; 1218d30f6e48SScott Wood break; 1219d30f6e48SScott Wood #else 1220d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_SYSCALL: 12212a342ed5SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_PR) && 12222a342ed5SAlexander Graf (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) { 12232a342ed5SAlexander Graf /* KVM PV hypercalls */ 12242a342ed5SAlexander Graf kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 12252a342ed5SAlexander Graf r = RESUME_GUEST; 12262a342ed5SAlexander Graf } else { 12272a342ed5SAlexander Graf /* Guest syscalls */ 1228d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL); 12292a342ed5SAlexander Graf } 12307b701591SHollis Blanchard kvmppc_account_exit(vcpu, SYSCALL_EXITS); 1231d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1232d9fbd03dSHollis Blanchard break; 1233d30f6e48SScott Wood #endif 1234d9fbd03dSHollis Blanchard 1235d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DTLB_MISS: { 1236d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.fault_dear; 12377924bd41SHollis Blanchard int gtlb_index; 1238475e7cddSHollis Blanchard gpa_t gpaddr; 1239d9fbd03dSHollis Blanchard gfn_t gfn; 1240d9fbd03dSHollis Blanchard 1241bf7ca4bdSAlexander Graf #ifdef CONFIG_KVM_E500V2 1242a4cd8b23SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR) && 1243a4cd8b23SScott Wood (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 1244a4cd8b23SScott Wood kvmppc_map_magic(vcpu); 1245a4cd8b23SScott Wood kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1246a4cd8b23SScott Wood r = RESUME_GUEST; 1247a4cd8b23SScott Wood 1248a4cd8b23SScott Wood break; 1249a4cd8b23SScott Wood } 1250a4cd8b23SScott Wood #endif 1251a4cd8b23SScott Wood 1252d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1253fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 12547924bd41SHollis Blanchard if (gtlb_index < 0) { 1255d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1256daf5e271SLiu Yu kvmppc_core_queue_dtlb_miss(vcpu, 1257daf5e271SLiu Yu vcpu->arch.fault_dear, 1258daf5e271SLiu Yu vcpu->arch.fault_esr); 1259b52a638cSHollis Blanchard kvmppc_mmu_dtlb_miss(vcpu); 12607b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS); 1261d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1262d9fbd03dSHollis Blanchard break; 1263d9fbd03dSHollis Blanchard } 1264d9fbd03dSHollis Blanchard 1265f1e89028SScott Wood idx = srcu_read_lock(&vcpu->kvm->srcu); 1266f1e89028SScott Wood 1267be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 1268475e7cddSHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1269d9fbd03dSHollis Blanchard 1270d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1271d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1272d9fbd03dSHollis Blanchard * didn't, and it is RAM. This could be because: 1273d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1274d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1275d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1276d9fbd03dSHollis Blanchard * invoking the guest. */ 127758a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 12787b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1279d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1280d9fbd03dSHollis Blanchard } else { 1281d9fbd03dSHollis Blanchard /* Guest has mapped and accessed a page which is not 1282d9fbd03dSHollis Blanchard * actually RAM. */ 1283475e7cddSHollis Blanchard vcpu->arch.paddr_accessed = gpaddr; 12846020c0f6SAlexander Graf vcpu->arch.vaddr_accessed = eaddr; 1285d9fbd03dSHollis Blanchard r = kvmppc_emulate_mmio(run, vcpu); 12867b701591SHollis Blanchard kvmppc_account_exit(vcpu, MMIO_EXITS); 1287d9fbd03dSHollis Blanchard } 1288d9fbd03dSHollis Blanchard 1289f1e89028SScott Wood srcu_read_unlock(&vcpu->kvm->srcu, idx); 1290d9fbd03dSHollis Blanchard break; 1291d9fbd03dSHollis Blanchard } 1292d9fbd03dSHollis Blanchard 1293d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_ITLB_MISS: { 1294173c520aSSimon Guo unsigned long eaddr = vcpu->arch.regs.nip; 129589168618SHollis Blanchard gpa_t gpaddr; 1296d9fbd03dSHollis Blanchard gfn_t gfn; 12977924bd41SHollis Blanchard int gtlb_index; 1298d9fbd03dSHollis Blanchard 1299d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1300d9fbd03dSHollis Blanchard 1301d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1302fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 13037924bd41SHollis Blanchard if (gtlb_index < 0) { 1304d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1305d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 1306b52a638cSHollis Blanchard kvmppc_mmu_itlb_miss(vcpu); 13077b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS); 1308d9fbd03dSHollis Blanchard break; 1309d9fbd03dSHollis Blanchard } 1310d9fbd03dSHollis Blanchard 13117b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS); 1312d9fbd03dSHollis Blanchard 1313f1e89028SScott Wood idx = srcu_read_lock(&vcpu->kvm->srcu); 1314f1e89028SScott Wood 1315be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 131689168618SHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1317d9fbd03dSHollis Blanchard 1318d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1319d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1320d9fbd03dSHollis Blanchard * didn't. This could be because: 1321d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1322d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1323d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1324d9fbd03dSHollis Blanchard * invoking the guest. */ 132558a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 1326d9fbd03dSHollis Blanchard } else { 1327d9fbd03dSHollis Blanchard /* Guest mapped and leaped at non-RAM! */ 1328d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK); 1329d9fbd03dSHollis Blanchard } 1330d9fbd03dSHollis Blanchard 1331f1e89028SScott Wood srcu_read_unlock(&vcpu->kvm->srcu, idx); 1332d9fbd03dSHollis Blanchard break; 1333d9fbd03dSHollis Blanchard } 1334d9fbd03dSHollis Blanchard 1335d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DEBUG: { 1336ce11e48bSBharat Bhushan r = kvmppc_handle_debug(run, vcpu); 1337ce11e48bSBharat Bhushan if (r == RESUME_HOST) 1338d9fbd03dSHollis Blanchard run->exit_reason = KVM_EXIT_DEBUG; 13397b701591SHollis Blanchard kvmppc_account_exit(vcpu, DEBUG_EXITS); 1340d9fbd03dSHollis Blanchard break; 1341d9fbd03dSHollis Blanchard } 1342d9fbd03dSHollis Blanchard 1343d9fbd03dSHollis Blanchard default: 1344d9fbd03dSHollis Blanchard printk(KERN_EMERG "exit_nr %d\n", exit_nr); 1345d9fbd03dSHollis Blanchard BUG(); 1346d9fbd03dSHollis Blanchard } 1347d9fbd03dSHollis Blanchard 1348f5250471SMihai Caraman out: 1349a8e4ef84SAlexander Graf /* 1350a8e4ef84SAlexander Graf * To avoid clobbering exit_reason, only check for signals if we 1351a8e4ef84SAlexander Graf * aren't already exiting to userspace for some other reason. 1352a8e4ef84SAlexander Graf */ 135303660ba2SAlexander Graf if (!(r & RESUME_HOST)) { 13547ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 13556c85f52bSScott Wood if (s <= 0) 13567ee78855SAlexander Graf r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV); 13576c85f52bSScott Wood else { 13586c85f52bSScott Wood /* interrupts now hard-disabled */ 13595f1c248fSScott Wood kvmppc_fix_ee_before_entry(); 13603efc7da6SMihai Caraman kvmppc_load_guest_fp(vcpu); 136195d80a29SMihai Caraman kvmppc_load_guest_altivec(vcpu); 136224afa37bSAlexander Graf } 136324afa37bSAlexander Graf } 1364706fb730SAlexander Graf 1365d9fbd03dSHollis Blanchard return r; 1366d9fbd03dSHollis Blanchard } 1367d9fbd03dSHollis Blanchard 1368d26f22c9SBharat Bhushan static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr) 1369d26f22c9SBharat Bhushan { 1370d26f22c9SBharat Bhushan u32 old_tsr = vcpu->arch.tsr; 1371d26f22c9SBharat Bhushan 1372d26f22c9SBharat Bhushan vcpu->arch.tsr = new_tsr; 1373d26f22c9SBharat Bhushan 1374d26f22c9SBharat Bhushan if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS)) 1375d26f22c9SBharat Bhushan arm_next_watchdog(vcpu); 1376d26f22c9SBharat Bhushan 1377d26f22c9SBharat Bhushan update_timer_ints(vcpu); 1378d26f22c9SBharat Bhushan } 1379d26f22c9SBharat Bhushan 1380d9fbd03dSHollis Blanchard int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu) 1381d9fbd03dSHollis Blanchard { 1382*b3d42c98SSean Christopherson return 0; 1383d9fbd03dSHollis Blanchard } 1384d9fbd03dSHollis Blanchard 1385f61c94bbSBharat Bhushan int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu) 1386f61c94bbSBharat Bhushan { 1387f61c94bbSBharat Bhushan /* setup watchdog timer once */ 1388f61c94bbSBharat Bhushan spin_lock_init(&vcpu->arch.wdt_lock); 138986cb30ecSKees Cook timer_setup(&vcpu->arch.wdt_timer, kvmppc_watchdog_func, 0); 1390f61c94bbSBharat Bhushan 13912f699a59SBharat Bhushan /* 13922f699a59SBharat Bhushan * Clear DBSR.MRR to avoid guest debug interrupt as 13932f699a59SBharat Bhushan * this is of host interest 13942f699a59SBharat Bhushan */ 13952f699a59SBharat Bhushan mtspr(SPRN_DBSR, DBSR_MRR); 1396f61c94bbSBharat Bhushan return 0; 1397f61c94bbSBharat Bhushan } 1398f61c94bbSBharat Bhushan 1399f61c94bbSBharat Bhushan void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu) 1400f61c94bbSBharat Bhushan { 1401f61c94bbSBharat Bhushan del_timer_sync(&vcpu->arch.wdt_timer); 1402f61c94bbSBharat Bhushan } 1403f61c94bbSBharat Bhushan 1404d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1405d9fbd03dSHollis Blanchard { 1406d9fbd03dSHollis Blanchard int i; 1407d9fbd03dSHollis Blanchard 14081fc9b76bSChristoffer Dall vcpu_load(vcpu); 14091fc9b76bSChristoffer Dall 1410173c520aSSimon Guo regs->pc = vcpu->arch.regs.nip; 1411992b5b29SAlexander Graf regs->cr = kvmppc_get_cr(vcpu); 1412173c520aSSimon Guo regs->ctr = vcpu->arch.regs.ctr; 1413173c520aSSimon Guo regs->lr = vcpu->arch.regs.link; 1414992b5b29SAlexander Graf regs->xer = kvmppc_get_xer(vcpu); 1415666e7252SAlexander Graf regs->msr = vcpu->arch.shared->msr; 141631579eeaSBharat Bhushan regs->srr0 = kvmppc_get_srr0(vcpu); 141731579eeaSBharat Bhushan regs->srr1 = kvmppc_get_srr1(vcpu); 1418d9fbd03dSHollis Blanchard regs->pid = vcpu->arch.pid; 1419c1b8a01bSBharat Bhushan regs->sprg0 = kvmppc_get_sprg0(vcpu); 1420c1b8a01bSBharat Bhushan regs->sprg1 = kvmppc_get_sprg1(vcpu); 1421c1b8a01bSBharat Bhushan regs->sprg2 = kvmppc_get_sprg2(vcpu); 1422c1b8a01bSBharat Bhushan regs->sprg3 = kvmppc_get_sprg3(vcpu); 1423c1b8a01bSBharat Bhushan regs->sprg4 = kvmppc_get_sprg4(vcpu); 1424c1b8a01bSBharat Bhushan regs->sprg5 = kvmppc_get_sprg5(vcpu); 1425c1b8a01bSBharat Bhushan regs->sprg6 = kvmppc_get_sprg6(vcpu); 1426c1b8a01bSBharat Bhushan regs->sprg7 = kvmppc_get_sprg7(vcpu); 1427d9fbd03dSHollis Blanchard 1428d9fbd03dSHollis Blanchard for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 14298e5b26b5SAlexander Graf regs->gpr[i] = kvmppc_get_gpr(vcpu, i); 1430d9fbd03dSHollis Blanchard 14311fc9b76bSChristoffer Dall vcpu_put(vcpu); 1432d9fbd03dSHollis Blanchard return 0; 1433d9fbd03dSHollis Blanchard } 1434d9fbd03dSHollis Blanchard 1435d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1436d9fbd03dSHollis Blanchard { 1437d9fbd03dSHollis Blanchard int i; 1438d9fbd03dSHollis Blanchard 1439875656feSChristoffer Dall vcpu_load(vcpu); 1440875656feSChristoffer Dall 1441173c520aSSimon Guo vcpu->arch.regs.nip = regs->pc; 1442992b5b29SAlexander Graf kvmppc_set_cr(vcpu, regs->cr); 1443173c520aSSimon Guo vcpu->arch.regs.ctr = regs->ctr; 1444173c520aSSimon Guo vcpu->arch.regs.link = regs->lr; 1445992b5b29SAlexander Graf kvmppc_set_xer(vcpu, regs->xer); 1446b8fd68acSHollis Blanchard kvmppc_set_msr(vcpu, regs->msr); 144731579eeaSBharat Bhushan kvmppc_set_srr0(vcpu, regs->srr0); 144831579eeaSBharat Bhushan kvmppc_set_srr1(vcpu, regs->srr1); 14495ce941eeSScott Wood kvmppc_set_pid(vcpu, regs->pid); 1450c1b8a01bSBharat Bhushan kvmppc_set_sprg0(vcpu, regs->sprg0); 1451c1b8a01bSBharat Bhushan kvmppc_set_sprg1(vcpu, regs->sprg1); 1452c1b8a01bSBharat Bhushan kvmppc_set_sprg2(vcpu, regs->sprg2); 1453c1b8a01bSBharat Bhushan kvmppc_set_sprg3(vcpu, regs->sprg3); 1454c1b8a01bSBharat Bhushan kvmppc_set_sprg4(vcpu, regs->sprg4); 1455c1b8a01bSBharat Bhushan kvmppc_set_sprg5(vcpu, regs->sprg5); 1456c1b8a01bSBharat Bhushan kvmppc_set_sprg6(vcpu, regs->sprg6); 1457c1b8a01bSBharat Bhushan kvmppc_set_sprg7(vcpu, regs->sprg7); 1458d9fbd03dSHollis Blanchard 14598e5b26b5SAlexander Graf for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 14608e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, i, regs->gpr[i]); 1461d9fbd03dSHollis Blanchard 1462875656feSChristoffer Dall vcpu_put(vcpu); 1463d9fbd03dSHollis Blanchard return 0; 1464d9fbd03dSHollis Blanchard } 1465d9fbd03dSHollis Blanchard 14665ce941eeSScott Wood static void get_sregs_base(struct kvm_vcpu *vcpu, 14675ce941eeSScott Wood struct kvm_sregs *sregs) 14685ce941eeSScott Wood { 14695ce941eeSScott Wood u64 tb = get_tb(); 14705ce941eeSScott Wood 14715ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_BASE; 14725ce941eeSScott Wood 14735ce941eeSScott Wood sregs->u.e.csrr0 = vcpu->arch.csrr0; 14745ce941eeSScott Wood sregs->u.e.csrr1 = vcpu->arch.csrr1; 14755ce941eeSScott Wood sregs->u.e.mcsr = vcpu->arch.mcsr; 1476dc168549SBharat Bhushan sregs->u.e.esr = kvmppc_get_esr(vcpu); 1477a5414d4bSBharat Bhushan sregs->u.e.dear = kvmppc_get_dar(vcpu); 14785ce941eeSScott Wood sregs->u.e.tsr = vcpu->arch.tsr; 14795ce941eeSScott Wood sregs->u.e.tcr = vcpu->arch.tcr; 14805ce941eeSScott Wood sregs->u.e.dec = kvmppc_get_dec(vcpu, tb); 14815ce941eeSScott Wood sregs->u.e.tb = tb; 14825ce941eeSScott Wood sregs->u.e.vrsave = vcpu->arch.vrsave; 14835ce941eeSScott Wood } 14845ce941eeSScott Wood 14855ce941eeSScott Wood static int set_sregs_base(struct kvm_vcpu *vcpu, 14865ce941eeSScott Wood struct kvm_sregs *sregs) 14875ce941eeSScott Wood { 14885ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_BASE)) 14895ce941eeSScott Wood return 0; 14905ce941eeSScott Wood 14915ce941eeSScott Wood vcpu->arch.csrr0 = sregs->u.e.csrr0; 14925ce941eeSScott Wood vcpu->arch.csrr1 = sregs->u.e.csrr1; 14935ce941eeSScott Wood vcpu->arch.mcsr = sregs->u.e.mcsr; 1494dc168549SBharat Bhushan kvmppc_set_esr(vcpu, sregs->u.e.esr); 1495a5414d4bSBharat Bhushan kvmppc_set_dar(vcpu, sregs->u.e.dear); 14965ce941eeSScott Wood vcpu->arch.vrsave = sregs->u.e.vrsave; 1497dfd4d47eSScott Wood kvmppc_set_tcr(vcpu, sregs->u.e.tcr); 14985ce941eeSScott Wood 1499dfd4d47eSScott Wood if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) { 15005ce941eeSScott Wood vcpu->arch.dec = sregs->u.e.dec; 15015ce941eeSScott Wood kvmppc_emulate_dec(vcpu); 1502dfd4d47eSScott Wood } 15035ce941eeSScott Wood 1504d26f22c9SBharat Bhushan if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR) 1505d26f22c9SBharat Bhushan kvmppc_set_tsr(vcpu, sregs->u.e.tsr); 15065ce941eeSScott Wood 15075ce941eeSScott Wood return 0; 15085ce941eeSScott Wood } 15095ce941eeSScott Wood 15105ce941eeSScott Wood static void get_sregs_arch206(struct kvm_vcpu *vcpu, 15115ce941eeSScott Wood struct kvm_sregs *sregs) 15125ce941eeSScott Wood { 15135ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_ARCH206; 15145ce941eeSScott Wood 1515841741f2SScott Wood sregs->u.e.pir = vcpu->vcpu_id; 15165ce941eeSScott Wood sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0; 15175ce941eeSScott Wood sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1; 15185ce941eeSScott Wood sregs->u.e.decar = vcpu->arch.decar; 15195ce941eeSScott Wood sregs->u.e.ivpr = vcpu->arch.ivpr; 15205ce941eeSScott Wood } 15215ce941eeSScott Wood 15225ce941eeSScott Wood static int set_sregs_arch206(struct kvm_vcpu *vcpu, 15235ce941eeSScott Wood struct kvm_sregs *sregs) 15245ce941eeSScott Wood { 15255ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206)) 15265ce941eeSScott Wood return 0; 15275ce941eeSScott Wood 1528841741f2SScott Wood if (sregs->u.e.pir != vcpu->vcpu_id) 15295ce941eeSScott Wood return -EINVAL; 15305ce941eeSScott Wood 15315ce941eeSScott Wood vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0; 15325ce941eeSScott Wood vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1; 15335ce941eeSScott Wood vcpu->arch.decar = sregs->u.e.decar; 15345ce941eeSScott Wood vcpu->arch.ivpr = sregs->u.e.ivpr; 15355ce941eeSScott Wood 15365ce941eeSScott Wood return 0; 15375ce941eeSScott Wood } 15385ce941eeSScott Wood 15393a167beaSAneesh Kumar K.V int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 15405ce941eeSScott Wood { 15415ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_IVOR; 15425ce941eeSScott Wood 15435ce941eeSScott Wood sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL]; 15445ce941eeSScott Wood sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK]; 15455ce941eeSScott Wood sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE]; 15465ce941eeSScott Wood sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE]; 15475ce941eeSScott Wood sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL]; 15485ce941eeSScott Wood sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT]; 15495ce941eeSScott Wood sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM]; 15505ce941eeSScott Wood sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL]; 15515ce941eeSScott Wood sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL]; 15525ce941eeSScott Wood sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL]; 15535ce941eeSScott Wood sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER]; 15545ce941eeSScott Wood sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT]; 15555ce941eeSScott Wood sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG]; 15565ce941eeSScott Wood sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS]; 15575ce941eeSScott Wood sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS]; 15585ce941eeSScott Wood sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG]; 15593a167beaSAneesh Kumar K.V return 0; 15605ce941eeSScott Wood } 15615ce941eeSScott Wood 15625ce941eeSScott Wood int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 15635ce941eeSScott Wood { 15645ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_IVOR)) 15655ce941eeSScott Wood return 0; 15665ce941eeSScott Wood 15675ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0]; 15685ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1]; 15695ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2]; 15705ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3]; 15715ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4]; 15725ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5]; 15735ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6]; 15745ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7]; 15755ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8]; 15765ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9]; 15775ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10]; 15785ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11]; 15795ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12]; 15805ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13]; 15815ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14]; 15825ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15]; 15835ce941eeSScott Wood 15845ce941eeSScott Wood return 0; 15855ce941eeSScott Wood } 15865ce941eeSScott Wood 1587d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu, 1588d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1589d9fbd03dSHollis Blanchard { 1590bcdec41cSChristoffer Dall int ret; 1591bcdec41cSChristoffer Dall 1592bcdec41cSChristoffer Dall vcpu_load(vcpu); 1593bcdec41cSChristoffer Dall 15945ce941eeSScott Wood sregs->pvr = vcpu->arch.pvr; 15955ce941eeSScott Wood 15965ce941eeSScott Wood get_sregs_base(vcpu, sregs); 15975ce941eeSScott Wood get_sregs_arch206(vcpu, sregs); 1598bcdec41cSChristoffer Dall ret = vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs); 1599bcdec41cSChristoffer Dall 1600bcdec41cSChristoffer Dall vcpu_put(vcpu); 1601bcdec41cSChristoffer Dall return ret; 1602d9fbd03dSHollis Blanchard } 1603d9fbd03dSHollis Blanchard 1604d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu, 1605d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1606d9fbd03dSHollis Blanchard { 1607b4ef9d4eSChristoffer Dall int ret = -EINVAL; 16085ce941eeSScott Wood 1609b4ef9d4eSChristoffer Dall vcpu_load(vcpu); 16105ce941eeSScott Wood if (vcpu->arch.pvr != sregs->pvr) 1611b4ef9d4eSChristoffer Dall goto out; 16125ce941eeSScott Wood 16135ce941eeSScott Wood ret = set_sregs_base(vcpu, sregs); 16145ce941eeSScott Wood if (ret < 0) 1615b4ef9d4eSChristoffer Dall goto out; 16165ce941eeSScott Wood 16175ce941eeSScott Wood ret = set_sregs_arch206(vcpu, sregs); 16185ce941eeSScott Wood if (ret < 0) 1619b4ef9d4eSChristoffer Dall goto out; 16205ce941eeSScott Wood 1621b4ef9d4eSChristoffer Dall ret = vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs); 1622b4ef9d4eSChristoffer Dall 1623b4ef9d4eSChristoffer Dall out: 1624b4ef9d4eSChristoffer Dall vcpu_put(vcpu); 1625b4ef9d4eSChristoffer Dall return ret; 1626d9fbd03dSHollis Blanchard } 1627d9fbd03dSHollis Blanchard 16288a41ea53SMihai Caraman int kvmppc_get_one_reg(struct kvm_vcpu *vcpu, u64 id, 16298a41ea53SMihai Caraman union kvmppc_one_reg *val) 163031f3438eSPaul Mackerras { 163135b299e2SMihai Caraman int r = 0; 163235b299e2SMihai Caraman 16338a41ea53SMihai Caraman switch (id) { 16346df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 16358a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac1); 16366df8d3fcSBharat Bhushan break; 1637547465efSBharat Bhushan case KVM_REG_PPC_IAC2: 16388a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac2); 1639547465efSBharat Bhushan break; 1640547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1641547465efSBharat Bhushan case KVM_REG_PPC_IAC3: 16428a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac3); 1643547465efSBharat Bhushan break; 1644547465efSBharat Bhushan case KVM_REG_PPC_IAC4: 16458a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac4); 1646547465efSBharat Bhushan break; 1647547465efSBharat Bhushan #endif 16486df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 16498a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.dac1); 1650547465efSBharat Bhushan break; 165135b299e2SMihai Caraman case KVM_REG_PPC_DAC2: 16528a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.dac2); 16532c509672SBharat Bhushan break; 1654324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 165534f754b9SBharat Bhushan u32 epr = kvmppc_get_epr(vcpu); 16568a41ea53SMihai Caraman *val = get_reg_val(id, epr); 1657324b3e63SAlexander Graf break; 1658324b3e63SAlexander Graf } 1659352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1660352df1deSMihai Caraman case KVM_REG_PPC_EPCR: 16618a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.epcr); 1662352df1deSMihai Caraman break; 1663352df1deSMihai Caraman #endif 166478accda4SBharat Bhushan case KVM_REG_PPC_TCR: 16658a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.tcr); 166678accda4SBharat Bhushan break; 166778accda4SBharat Bhushan case KVM_REG_PPC_TSR: 16688a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.tsr); 166978accda4SBharat Bhushan break; 167035b299e2SMihai Caraman case KVM_REG_PPC_DEBUG_INST: 1671033aaa14SMadhavan Srinivasan *val = get_reg_val(id, KVMPPC_INST_SW_BREAKPOINT); 16728c32a2eaSBharat Bhushan break; 16738b75cbbeSPaul Mackerras case KVM_REG_PPC_VRSAVE: 16748a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.vrsave); 16758c32a2eaSBharat Bhushan break; 16766df8d3fcSBharat Bhushan default: 16778a41ea53SMihai Caraman r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, id, val); 16786df8d3fcSBharat Bhushan break; 16796df8d3fcSBharat Bhushan } 168035b299e2SMihai Caraman 16816df8d3fcSBharat Bhushan return r; 168231f3438eSPaul Mackerras } 168331f3438eSPaul Mackerras 16848a41ea53SMihai Caraman int kvmppc_set_one_reg(struct kvm_vcpu *vcpu, u64 id, 16858a41ea53SMihai Caraman union kvmppc_one_reg *val) 168631f3438eSPaul Mackerras { 168735b299e2SMihai Caraman int r = 0; 168835b299e2SMihai Caraman 16898a41ea53SMihai Caraman switch (id) { 16906df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 16918a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac1 = set_reg_val(id, *val); 16926df8d3fcSBharat Bhushan break; 1693547465efSBharat Bhushan case KVM_REG_PPC_IAC2: 16948a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac2 = set_reg_val(id, *val); 1695547465efSBharat Bhushan break; 1696547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1697547465efSBharat Bhushan case KVM_REG_PPC_IAC3: 16988a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac3 = set_reg_val(id, *val); 1699547465efSBharat Bhushan break; 1700547465efSBharat Bhushan case KVM_REG_PPC_IAC4: 17018a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac4 = set_reg_val(id, *val); 1702547465efSBharat Bhushan break; 1703547465efSBharat Bhushan #endif 17046df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 17058a41ea53SMihai Caraman vcpu->arch.dbg_reg.dac1 = set_reg_val(id, *val); 1706547465efSBharat Bhushan break; 170735b299e2SMihai Caraman case KVM_REG_PPC_DAC2: 17088a41ea53SMihai Caraman vcpu->arch.dbg_reg.dac2 = set_reg_val(id, *val); 17092c509672SBharat Bhushan break; 1710324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 17118a41ea53SMihai Caraman u32 new_epr = set_reg_val(id, *val); 1712324b3e63SAlexander Graf kvmppc_set_epr(vcpu, new_epr); 1713324b3e63SAlexander Graf break; 1714324b3e63SAlexander Graf } 1715352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1716352df1deSMihai Caraman case KVM_REG_PPC_EPCR: { 17178a41ea53SMihai Caraman u32 new_epcr = set_reg_val(id, *val); 1718352df1deSMihai Caraman kvmppc_set_epcr(vcpu, new_epcr); 1719352df1deSMihai Caraman break; 1720352df1deSMihai Caraman } 1721352df1deSMihai Caraman #endif 172278accda4SBharat Bhushan case KVM_REG_PPC_OR_TSR: { 17238a41ea53SMihai Caraman u32 tsr_bits = set_reg_val(id, *val); 172478accda4SBharat Bhushan kvmppc_set_tsr_bits(vcpu, tsr_bits); 172578accda4SBharat Bhushan break; 172678accda4SBharat Bhushan } 172778accda4SBharat Bhushan case KVM_REG_PPC_CLEAR_TSR: { 17288a41ea53SMihai Caraman u32 tsr_bits = set_reg_val(id, *val); 172978accda4SBharat Bhushan kvmppc_clr_tsr_bits(vcpu, tsr_bits); 173078accda4SBharat Bhushan break; 173178accda4SBharat Bhushan } 173278accda4SBharat Bhushan case KVM_REG_PPC_TSR: { 17338a41ea53SMihai Caraman u32 tsr = set_reg_val(id, *val); 173478accda4SBharat Bhushan kvmppc_set_tsr(vcpu, tsr); 173578accda4SBharat Bhushan break; 173678accda4SBharat Bhushan } 173778accda4SBharat Bhushan case KVM_REG_PPC_TCR: { 17388a41ea53SMihai Caraman u32 tcr = set_reg_val(id, *val); 173978accda4SBharat Bhushan kvmppc_set_tcr(vcpu, tcr); 174078accda4SBharat Bhushan break; 174178accda4SBharat Bhushan } 17428b75cbbeSPaul Mackerras case KVM_REG_PPC_VRSAVE: 17438a41ea53SMihai Caraman vcpu->arch.vrsave = set_reg_val(id, *val); 17448b75cbbeSPaul Mackerras break; 17456df8d3fcSBharat Bhushan default: 17468a41ea53SMihai Caraman r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, id, val); 17476df8d3fcSBharat Bhushan break; 17486df8d3fcSBharat Bhushan } 174935b299e2SMihai Caraman 17506df8d3fcSBharat Bhushan return r; 175131f3438eSPaul Mackerras } 175231f3438eSPaul Mackerras 1753d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1754d9fbd03dSHollis Blanchard { 1755d9fbd03dSHollis Blanchard return -ENOTSUPP; 1756d9fbd03dSHollis Blanchard } 1757d9fbd03dSHollis Blanchard 1758d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1759d9fbd03dSHollis Blanchard { 1760d9fbd03dSHollis Blanchard return -ENOTSUPP; 1761d9fbd03dSHollis Blanchard } 1762d9fbd03dSHollis Blanchard 1763d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu, 1764d9fbd03dSHollis Blanchard struct kvm_translation *tr) 1765d9fbd03dSHollis Blanchard { 176698001d8dSAvi Kivity int r; 176798001d8dSAvi Kivity 17681da5b61dSChristoffer Dall vcpu_load(vcpu); 176998001d8dSAvi Kivity r = kvmppc_core_vcpu_translate(vcpu, tr); 17701da5b61dSChristoffer Dall vcpu_put(vcpu); 177198001d8dSAvi Kivity return r; 1772d9fbd03dSHollis Blanchard } 1773d9fbd03dSHollis Blanchard 17744e755758SAlexander Graf int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log) 17754e755758SAlexander Graf { 17764e755758SAlexander Graf return -ENOTSUPP; 17774e755758SAlexander Graf } 17784e755758SAlexander Graf 17795587027cSAneesh Kumar K.V void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free, 1780a66b48c3SPaul Mackerras struct kvm_memory_slot *dont) 1781a66b48c3SPaul Mackerras { 1782a66b48c3SPaul Mackerras } 1783a66b48c3SPaul Mackerras 17845587027cSAneesh Kumar K.V int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot, 1785a66b48c3SPaul Mackerras unsigned long npages) 1786a66b48c3SPaul Mackerras { 1787a66b48c3SPaul Mackerras return 0; 1788a66b48c3SPaul Mackerras } 1789a66b48c3SPaul Mackerras 1790f9e0554dSPaul Mackerras int kvmppc_core_prepare_memory_region(struct kvm *kvm, 1791a66b48c3SPaul Mackerras struct kvm_memory_slot *memslot, 179209170a49SPaolo Bonzini const struct kvm_userspace_memory_region *mem) 1793f9e0554dSPaul Mackerras { 1794f9e0554dSPaul Mackerras return 0; 1795f9e0554dSPaul Mackerras } 1796f9e0554dSPaul Mackerras 1797f9e0554dSPaul Mackerras void kvmppc_core_commit_memory_region(struct kvm *kvm, 179809170a49SPaolo Bonzini const struct kvm_userspace_memory_region *mem, 1799f36f3f28SPaolo Bonzini const struct kvm_memory_slot *old, 1800f032b734SBharata B Rao const struct kvm_memory_slot *new, 1801f032b734SBharata B Rao enum kvm_mr_change change) 1802dfe49dbdSPaul Mackerras { 1803dfe49dbdSPaul Mackerras } 1804dfe49dbdSPaul Mackerras 1805dfe49dbdSPaul Mackerras void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot) 1806f9e0554dSPaul Mackerras { 1807f9e0554dSPaul Mackerras } 1808f9e0554dSPaul Mackerras 180938f98824SMihai Caraman void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr) 181038f98824SMihai Caraman { 181138f98824SMihai Caraman #if defined(CONFIG_64BIT) 181238f98824SMihai Caraman vcpu->arch.epcr = new_epcr; 181338f98824SMihai Caraman #ifdef CONFIG_KVM_BOOKE_HV 181438f98824SMihai Caraman vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM; 181538f98824SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 181638f98824SMihai Caraman vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM; 181738f98824SMihai Caraman #endif 181838f98824SMihai Caraman #endif 181938f98824SMihai Caraman } 182038f98824SMihai Caraman 1821dfd4d47eSScott Wood void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr) 1822dfd4d47eSScott Wood { 1823dfd4d47eSScott Wood vcpu->arch.tcr = new_tcr; 1824f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1825dfd4d47eSScott Wood update_timer_ints(vcpu); 1826dfd4d47eSScott Wood } 1827dfd4d47eSScott Wood 1828dfd4d47eSScott Wood void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1829dfd4d47eSScott Wood { 1830dfd4d47eSScott Wood set_bits(tsr_bits, &vcpu->arch.tsr); 1831dfd4d47eSScott Wood smp_wmb(); 1832dfd4d47eSScott Wood kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 1833dfd4d47eSScott Wood kvm_vcpu_kick(vcpu); 1834dfd4d47eSScott Wood } 1835dfd4d47eSScott Wood 1836dfd4d47eSScott Wood void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1837dfd4d47eSScott Wood { 1838dfd4d47eSScott Wood clear_bits(tsr_bits, &vcpu->arch.tsr); 1839f61c94bbSBharat Bhushan 1840f61c94bbSBharat Bhushan /* 1841f61c94bbSBharat Bhushan * We may have stopped the watchdog due to 1842f61c94bbSBharat Bhushan * being stuck on final expiration. 1843f61c94bbSBharat Bhushan */ 1844f61c94bbSBharat Bhushan if (tsr_bits & (TSR_ENW | TSR_WIS)) 1845f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1846f61c94bbSBharat Bhushan 1847dfd4d47eSScott Wood update_timer_ints(vcpu); 1848dfd4d47eSScott Wood } 1849dfd4d47eSScott Wood 1850d02d4d15SMihai Caraman void kvmppc_decrementer_func(struct kvm_vcpu *vcpu) 1851dfd4d47eSScott Wood { 185221bd000aSBharat Bhushan if (vcpu->arch.tcr & TCR_ARE) { 185321bd000aSBharat Bhushan vcpu->arch.dec = vcpu->arch.decar; 185421bd000aSBharat Bhushan kvmppc_emulate_dec(vcpu); 185521bd000aSBharat Bhushan } 185621bd000aSBharat Bhushan 1857dfd4d47eSScott Wood kvmppc_set_tsr_bits(vcpu, TSR_DIS); 1858dfd4d47eSScott Wood } 1859dfd4d47eSScott Wood 1860ce11e48bSBharat Bhushan static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg, 1861ce11e48bSBharat Bhushan uint64_t addr, int index) 1862ce11e48bSBharat Bhushan { 1863ce11e48bSBharat Bhushan switch (index) { 1864ce11e48bSBharat Bhushan case 0: 1865ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC1; 1866ce11e48bSBharat Bhushan dbg_reg->iac1 = addr; 1867ce11e48bSBharat Bhushan break; 1868ce11e48bSBharat Bhushan case 1: 1869ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC2; 1870ce11e48bSBharat Bhushan dbg_reg->iac2 = addr; 1871ce11e48bSBharat Bhushan break; 1872ce11e48bSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1873ce11e48bSBharat Bhushan case 2: 1874ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC3; 1875ce11e48bSBharat Bhushan dbg_reg->iac3 = addr; 1876ce11e48bSBharat Bhushan break; 1877ce11e48bSBharat Bhushan case 3: 1878ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC4; 1879ce11e48bSBharat Bhushan dbg_reg->iac4 = addr; 1880ce11e48bSBharat Bhushan break; 1881ce11e48bSBharat Bhushan #endif 1882ce11e48bSBharat Bhushan default: 1883ce11e48bSBharat Bhushan return -EINVAL; 1884ce11e48bSBharat Bhushan } 1885ce11e48bSBharat Bhushan 1886ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IDM; 1887ce11e48bSBharat Bhushan return 0; 1888ce11e48bSBharat Bhushan } 1889ce11e48bSBharat Bhushan 1890ce11e48bSBharat Bhushan static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr, 1891ce11e48bSBharat Bhushan int type, int index) 1892ce11e48bSBharat Bhushan { 1893ce11e48bSBharat Bhushan switch (index) { 1894ce11e48bSBharat Bhushan case 0: 1895ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_READ) 1896ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC1R; 1897ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_WRITE) 1898ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC1W; 1899ce11e48bSBharat Bhushan dbg_reg->dac1 = addr; 1900ce11e48bSBharat Bhushan break; 1901ce11e48bSBharat Bhushan case 1: 1902ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_READ) 1903ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC2R; 1904ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_WRITE) 1905ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC2W; 1906ce11e48bSBharat Bhushan dbg_reg->dac2 = addr; 1907ce11e48bSBharat Bhushan break; 1908ce11e48bSBharat Bhushan default: 1909ce11e48bSBharat Bhushan return -EINVAL; 1910ce11e48bSBharat Bhushan } 1911ce11e48bSBharat Bhushan 1912ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IDM; 1913ce11e48bSBharat Bhushan return 0; 1914ce11e48bSBharat Bhushan } 1915ce11e48bSBharat Bhushan void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set) 1916ce11e48bSBharat Bhushan { 1917ce11e48bSBharat Bhushan /* XXX: Add similar MSR protection for BookE-PR */ 1918ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 1919ce11e48bSBharat Bhushan BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP)); 1920ce11e48bSBharat Bhushan if (set) { 1921ce11e48bSBharat Bhushan if (prot_bitmap & MSR_UCLE) 1922ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_UCLEP; 1923ce11e48bSBharat Bhushan if (prot_bitmap & MSR_DE) 1924ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_DEP; 1925ce11e48bSBharat Bhushan if (prot_bitmap & MSR_PMM) 1926ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_PMMP; 1927ce11e48bSBharat Bhushan } else { 1928ce11e48bSBharat Bhushan if (prot_bitmap & MSR_UCLE) 1929ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_UCLEP; 1930ce11e48bSBharat Bhushan if (prot_bitmap & MSR_DE) 1931ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_DEP; 1932ce11e48bSBharat Bhushan if (prot_bitmap & MSR_PMM) 1933ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_PMMP; 1934ce11e48bSBharat Bhushan } 1935ce11e48bSBharat Bhushan #endif 1936ce11e48bSBharat Bhushan } 1937ce11e48bSBharat Bhushan 19387d15c06fSAlexander Graf int kvmppc_xlate(struct kvm_vcpu *vcpu, ulong eaddr, enum xlate_instdata xlid, 19397d15c06fSAlexander Graf enum xlate_readwrite xlrw, struct kvmppc_pte *pte) 19407d15c06fSAlexander Graf { 19417d15c06fSAlexander Graf int gtlb_index; 19427d15c06fSAlexander Graf gpa_t gpaddr; 19437d15c06fSAlexander Graf 19447d15c06fSAlexander Graf #ifdef CONFIG_KVM_E500V2 19457d15c06fSAlexander Graf if (!(vcpu->arch.shared->msr & MSR_PR) && 19467d15c06fSAlexander Graf (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 19477d15c06fSAlexander Graf pte->eaddr = eaddr; 19487d15c06fSAlexander Graf pte->raddr = (vcpu->arch.magic_page_pa & PAGE_MASK) | 19497d15c06fSAlexander Graf (eaddr & ~PAGE_MASK); 19507d15c06fSAlexander Graf pte->vpage = eaddr >> PAGE_SHIFT; 19517d15c06fSAlexander Graf pte->may_read = true; 19527d15c06fSAlexander Graf pte->may_write = true; 19537d15c06fSAlexander Graf pte->may_execute = true; 19547d15c06fSAlexander Graf 19557d15c06fSAlexander Graf return 0; 19567d15c06fSAlexander Graf } 19577d15c06fSAlexander Graf #endif 19587d15c06fSAlexander Graf 19597d15c06fSAlexander Graf /* Check the guest TLB. */ 19607d15c06fSAlexander Graf switch (xlid) { 19617d15c06fSAlexander Graf case XLATE_INST: 19627d15c06fSAlexander Graf gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 19637d15c06fSAlexander Graf break; 19647d15c06fSAlexander Graf case XLATE_DATA: 19657d15c06fSAlexander Graf gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 19667d15c06fSAlexander Graf break; 19677d15c06fSAlexander Graf default: 19687d15c06fSAlexander Graf BUG(); 19697d15c06fSAlexander Graf } 19707d15c06fSAlexander Graf 19717d15c06fSAlexander Graf /* Do we have a TLB entry at all? */ 19727d15c06fSAlexander Graf if (gtlb_index < 0) 19737d15c06fSAlexander Graf return -ENOENT; 19747d15c06fSAlexander Graf 19757d15c06fSAlexander Graf gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 19767d15c06fSAlexander Graf 19777d15c06fSAlexander Graf pte->eaddr = eaddr; 19787d15c06fSAlexander Graf pte->raddr = (gpaddr & PAGE_MASK) | (eaddr & ~PAGE_MASK); 19797d15c06fSAlexander Graf pte->vpage = eaddr >> PAGE_SHIFT; 19807d15c06fSAlexander Graf 19817d15c06fSAlexander Graf /* XXX read permissions from the guest TLB */ 19827d15c06fSAlexander Graf pte->may_read = true; 19837d15c06fSAlexander Graf pte->may_write = true; 19847d15c06fSAlexander Graf pte->may_execute = true; 19857d15c06fSAlexander Graf 19867d15c06fSAlexander Graf return 0; 19877d15c06fSAlexander Graf } 19887d15c06fSAlexander Graf 1989ce11e48bSBharat Bhushan int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu, 1990ce11e48bSBharat Bhushan struct kvm_guest_debug *dbg) 1991ce11e48bSBharat Bhushan { 1992ce11e48bSBharat Bhushan struct debug_reg *dbg_reg; 1993ce11e48bSBharat Bhushan int n, b = 0, w = 0; 199466b56562SChristoffer Dall int ret = 0; 199566b56562SChristoffer Dall 199666b56562SChristoffer Dall vcpu_load(vcpu); 1997ce11e48bSBharat Bhushan 1998ce11e48bSBharat Bhushan if (!(dbg->control & KVM_GUESTDBG_ENABLE)) { 1999348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 = 0; 2000ce11e48bSBharat Bhushan vcpu->guest_debug = 0; 2001ce11e48bSBharat Bhushan kvm_guest_protect_msr(vcpu, MSR_DE, false); 200266b56562SChristoffer Dall goto out; 2003ce11e48bSBharat Bhushan } 2004ce11e48bSBharat Bhushan 2005ce11e48bSBharat Bhushan kvm_guest_protect_msr(vcpu, MSR_DE, true); 2006ce11e48bSBharat Bhushan vcpu->guest_debug = dbg->control; 2007348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 = 0; 2008ce11e48bSBharat Bhushan 2009ce11e48bSBharat Bhushan if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) 2010348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC; 2011ce11e48bSBharat Bhushan 2012ce11e48bSBharat Bhushan /* Code below handles only HW breakpoints */ 2013348ba710SBharat Bhushan dbg_reg = &(vcpu->arch.dbg_reg); 2014ce11e48bSBharat Bhushan 2015ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 2016ce11e48bSBharat Bhushan /* 2017ce11e48bSBharat Bhushan * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1 2018ce11e48bSBharat Bhushan * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0 2019ce11e48bSBharat Bhushan */ 2020ce11e48bSBharat Bhushan dbg_reg->dbcr1 = 0; 2021ce11e48bSBharat Bhushan dbg_reg->dbcr2 = 0; 2022ce11e48bSBharat Bhushan #else 2023ce11e48bSBharat Bhushan /* 2024ce11e48bSBharat Bhushan * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1 2025ce11e48bSBharat Bhushan * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR 2026ce11e48bSBharat Bhushan * is set. 2027ce11e48bSBharat Bhushan */ 2028ce11e48bSBharat Bhushan dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US | 2029ce11e48bSBharat Bhushan DBCR1_IAC4US; 2030ce11e48bSBharat Bhushan dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US; 2031ce11e48bSBharat Bhushan #endif 2032ce11e48bSBharat Bhushan 2033ce11e48bSBharat Bhushan if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) 203466b56562SChristoffer Dall goto out; 2035ce11e48bSBharat Bhushan 203666b56562SChristoffer Dall ret = -EINVAL; 2037ce11e48bSBharat Bhushan for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) { 2038ce11e48bSBharat Bhushan uint64_t addr = dbg->arch.bp[n].addr; 2039ce11e48bSBharat Bhushan uint32_t type = dbg->arch.bp[n].type; 2040ce11e48bSBharat Bhushan 2041ce11e48bSBharat Bhushan if (type == KVMPPC_DEBUG_NONE) 2042ce11e48bSBharat Bhushan continue; 2043ce11e48bSBharat Bhushan 2044ac0e89bbSDan Carpenter if (type & ~(KVMPPC_DEBUG_WATCH_READ | 2045ce11e48bSBharat Bhushan KVMPPC_DEBUG_WATCH_WRITE | 2046ce11e48bSBharat Bhushan KVMPPC_DEBUG_BREAKPOINT)) 204766b56562SChristoffer Dall goto out; 2048ce11e48bSBharat Bhushan 2049ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_BREAKPOINT) { 2050ce11e48bSBharat Bhushan /* Setting H/W breakpoint */ 2051ce11e48bSBharat Bhushan if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++)) 205266b56562SChristoffer Dall goto out; 2053ce11e48bSBharat Bhushan } else { 2054ce11e48bSBharat Bhushan /* Setting H/W watchpoint */ 2055ce11e48bSBharat Bhushan if (kvmppc_booke_add_watchpoint(dbg_reg, addr, 2056ce11e48bSBharat Bhushan type, w++)) 205766b56562SChristoffer Dall goto out; 2058ce11e48bSBharat Bhushan } 2059ce11e48bSBharat Bhushan } 2060ce11e48bSBharat Bhushan 206166b56562SChristoffer Dall ret = 0; 206266b56562SChristoffer Dall out: 206366b56562SChristoffer Dall vcpu_put(vcpu); 206466b56562SChristoffer Dall return ret; 2065ce11e48bSBharat Bhushan } 2066ce11e48bSBharat Bhushan 206794fa9d99SScott Wood void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 206894fa9d99SScott Wood { 2069a47d72f3SPaul Mackerras vcpu->cpu = smp_processor_id(); 2070d30f6e48SScott Wood current->thread.kvm_vcpu = vcpu; 207194fa9d99SScott Wood } 207294fa9d99SScott Wood 207394fa9d99SScott Wood void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu) 207494fa9d99SScott Wood { 2075d30f6e48SScott Wood current->thread.kvm_vcpu = NULL; 2076a47d72f3SPaul Mackerras vcpu->cpu = -1; 2077ce11e48bSBharat Bhushan 2078ce11e48bSBharat Bhushan /* Clear pending debug event in DBSR */ 2079ce11e48bSBharat Bhushan kvmppc_clear_dbsr(); 208094fa9d99SScott Wood } 208194fa9d99SScott Wood 20823a167beaSAneesh Kumar K.V void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu) 20833a167beaSAneesh Kumar K.V { 2084cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu); 20853a167beaSAneesh Kumar K.V } 20863a167beaSAneesh Kumar K.V 20873a167beaSAneesh Kumar K.V int kvmppc_core_init_vm(struct kvm *kvm) 20883a167beaSAneesh Kumar K.V { 2089cbbc58d4SAneesh Kumar K.V return kvm->arch.kvm_ops->init_vm(kvm); 20903a167beaSAneesh Kumar K.V } 20913a167beaSAneesh Kumar K.V 2092ff030fdfSSean Christopherson int kvmppc_core_vcpu_create(struct kvm_vcpu *vcpu) 20933a167beaSAneesh Kumar K.V { 2094*b3d42c98SSean Christopherson int i; 2095*b3d42c98SSean Christopherson int r; 2096*b3d42c98SSean Christopherson 2097*b3d42c98SSean Christopherson r = vcpu->kvm->arch.kvm_ops->vcpu_create(vcpu); 2098*b3d42c98SSean Christopherson if (r) 2099*b3d42c98SSean Christopherson return r; 2100*b3d42c98SSean Christopherson 2101*b3d42c98SSean Christopherson /* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */ 2102*b3d42c98SSean Christopherson vcpu->arch.regs.nip = 0; 2103*b3d42c98SSean Christopherson vcpu->arch.shared->pir = vcpu->vcpu_id; 2104*b3d42c98SSean Christopherson kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */ 2105*b3d42c98SSean Christopherson kvmppc_set_msr(vcpu, 0); 2106*b3d42c98SSean Christopherson 2107*b3d42c98SSean Christopherson #ifndef CONFIG_KVM_BOOKE_HV 2108*b3d42c98SSean Christopherson vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS; 2109*b3d42c98SSean Christopherson vcpu->arch.shadow_pid = 1; 2110*b3d42c98SSean Christopherson vcpu->arch.shared->msr = 0; 2111*b3d42c98SSean Christopherson #endif 2112*b3d42c98SSean Christopherson 2113*b3d42c98SSean Christopherson /* Eye-catching numbers so we know if the guest takes an interrupt 2114*b3d42c98SSean Christopherson * before it's programmed its own IVPR/IVORs. */ 2115*b3d42c98SSean Christopherson vcpu->arch.ivpr = 0x55550000; 2116*b3d42c98SSean Christopherson for (i = 0; i < BOOKE_IRQPRIO_MAX; i++) 2117*b3d42c98SSean Christopherson vcpu->arch.ivor[i] = 0x7700 | i * 4; 2118*b3d42c98SSean Christopherson 2119*b3d42c98SSean Christopherson kvmppc_init_timing_stats(vcpu); 2120*b3d42c98SSean Christopherson 2121*b3d42c98SSean Christopherson r = kvmppc_core_vcpu_setup(vcpu); 2122*b3d42c98SSean Christopherson if (r) 2123*b3d42c98SSean Christopherson vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu); 2124*b3d42c98SSean Christopherson kvmppc_sanity_check(vcpu); 2125*b3d42c98SSean Christopherson return r; 21263a167beaSAneesh Kumar K.V } 21273a167beaSAneesh Kumar K.V 21283a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu) 21293a167beaSAneesh Kumar K.V { 2130cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu); 21313a167beaSAneesh Kumar K.V } 21323a167beaSAneesh Kumar K.V 21333a167beaSAneesh Kumar K.V void kvmppc_core_destroy_vm(struct kvm *kvm) 21343a167beaSAneesh Kumar K.V { 2135cbbc58d4SAneesh Kumar K.V kvm->arch.kvm_ops->destroy_vm(kvm); 21363a167beaSAneesh Kumar K.V } 21373a167beaSAneesh Kumar K.V 21383a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 21393a167beaSAneesh Kumar K.V { 2140cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu); 21413a167beaSAneesh Kumar K.V } 21423a167beaSAneesh Kumar K.V 21433a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu) 21443a167beaSAneesh Kumar K.V { 2145cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu); 2146d9fbd03dSHollis Blanchard } 2147d9fbd03dSHollis Blanchard 2148d9fbd03dSHollis Blanchard int __init kvmppc_booke_init(void) 2149d9fbd03dSHollis Blanchard { 2150d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 2151d9fbd03dSHollis Blanchard unsigned long ivor[16]; 21521d542d9cSBharat Bhushan unsigned long *handler = kvmppc_booke_handler_addr; 2153d9fbd03dSHollis Blanchard unsigned long max_ivor = 0; 21541d542d9cSBharat Bhushan unsigned long handler_len; 2155d9fbd03dSHollis Blanchard int i; 2156d9fbd03dSHollis Blanchard 2157d9fbd03dSHollis Blanchard /* We install our own exception handlers by hijacking IVPR. IVPR must 2158d9fbd03dSHollis Blanchard * be 16-bit aligned, so we need a 64KB allocation. */ 2159d9fbd03dSHollis Blanchard kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO, 2160d9fbd03dSHollis Blanchard VCPU_SIZE_ORDER); 2161d9fbd03dSHollis Blanchard if (!kvmppc_booke_handlers) 2162d9fbd03dSHollis Blanchard return -ENOMEM; 2163d9fbd03dSHollis Blanchard 2164d9fbd03dSHollis Blanchard /* XXX make sure our handlers are smaller than Linux's */ 2165d9fbd03dSHollis Blanchard 2166d9fbd03dSHollis Blanchard /* Copy our interrupt handlers to match host IVORs. That way we don't 2167d9fbd03dSHollis Blanchard * have to swap the IVORs on every guest/host transition. */ 2168d9fbd03dSHollis Blanchard ivor[0] = mfspr(SPRN_IVOR0); 2169d9fbd03dSHollis Blanchard ivor[1] = mfspr(SPRN_IVOR1); 2170d9fbd03dSHollis Blanchard ivor[2] = mfspr(SPRN_IVOR2); 2171d9fbd03dSHollis Blanchard ivor[3] = mfspr(SPRN_IVOR3); 2172d9fbd03dSHollis Blanchard ivor[4] = mfspr(SPRN_IVOR4); 2173d9fbd03dSHollis Blanchard ivor[5] = mfspr(SPRN_IVOR5); 2174d9fbd03dSHollis Blanchard ivor[6] = mfspr(SPRN_IVOR6); 2175d9fbd03dSHollis Blanchard ivor[7] = mfspr(SPRN_IVOR7); 2176d9fbd03dSHollis Blanchard ivor[8] = mfspr(SPRN_IVOR8); 2177d9fbd03dSHollis Blanchard ivor[9] = mfspr(SPRN_IVOR9); 2178d9fbd03dSHollis Blanchard ivor[10] = mfspr(SPRN_IVOR10); 2179d9fbd03dSHollis Blanchard ivor[11] = mfspr(SPRN_IVOR11); 2180d9fbd03dSHollis Blanchard ivor[12] = mfspr(SPRN_IVOR12); 2181d9fbd03dSHollis Blanchard ivor[13] = mfspr(SPRN_IVOR13); 2182d9fbd03dSHollis Blanchard ivor[14] = mfspr(SPRN_IVOR14); 2183d9fbd03dSHollis Blanchard ivor[15] = mfspr(SPRN_IVOR15); 2184d9fbd03dSHollis Blanchard 2185d9fbd03dSHollis Blanchard for (i = 0; i < 16; i++) { 2186d9fbd03dSHollis Blanchard if (ivor[i] > max_ivor) 21871d542d9cSBharat Bhushan max_ivor = i; 2188d9fbd03dSHollis Blanchard 21891d542d9cSBharat Bhushan handler_len = handler[i + 1] - handler[i]; 2190d9fbd03dSHollis Blanchard memcpy((void *)kvmppc_booke_handlers + ivor[i], 21911d542d9cSBharat Bhushan (void *)handler[i], handler_len); 2192d9fbd03dSHollis Blanchard } 21931d542d9cSBharat Bhushan 21941d542d9cSBharat Bhushan handler_len = handler[max_ivor + 1] - handler[max_ivor]; 21951d542d9cSBharat Bhushan flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers + 21961d542d9cSBharat Bhushan ivor[max_ivor] + handler_len); 2197d30f6e48SScott Wood #endif /* !BOOKE_HV */ 2198db93f574SHollis Blanchard return 0; 2199d9fbd03dSHollis Blanchard } 2200d9fbd03dSHollis Blanchard 2201db93f574SHollis Blanchard void __exit kvmppc_booke_exit(void) 2202d9fbd03dSHollis Blanchard { 2203d9fbd03dSHollis Blanchard free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER); 2204d9fbd03dSHollis Blanchard kvm_exit(); 2205d9fbd03dSHollis Blanchard } 2206