1d9fbd03dSHollis Blanchard /* 2d9fbd03dSHollis Blanchard * This program is free software; you can redistribute it and/or modify 3d9fbd03dSHollis Blanchard * it under the terms of the GNU General Public License, version 2, as 4d9fbd03dSHollis Blanchard * published by the Free Software Foundation. 5d9fbd03dSHollis Blanchard * 6d9fbd03dSHollis Blanchard * This program is distributed in the hope that it will be useful, 7d9fbd03dSHollis Blanchard * but WITHOUT ANY WARRANTY; without even the implied warranty of 8d9fbd03dSHollis Blanchard * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 9d9fbd03dSHollis Blanchard * GNU General Public License for more details. 10d9fbd03dSHollis Blanchard * 11d9fbd03dSHollis Blanchard * You should have received a copy of the GNU General Public License 12d9fbd03dSHollis Blanchard * along with this program; if not, write to the Free Software 13d9fbd03dSHollis Blanchard * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. 14d9fbd03dSHollis Blanchard * 15d9fbd03dSHollis Blanchard * Copyright IBM Corp. 2007 164cd35f67SScott Wood * Copyright 2010-2011 Freescale Semiconductor, Inc. 17d9fbd03dSHollis Blanchard * 18d9fbd03dSHollis Blanchard * Authors: Hollis Blanchard <hollisb@us.ibm.com> 19d9fbd03dSHollis Blanchard * Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com> 20d30f6e48SScott Wood * Scott Wood <scottwood@freescale.com> 21d30f6e48SScott Wood * Varun Sethi <varun.sethi@freescale.com> 22d9fbd03dSHollis Blanchard */ 23d9fbd03dSHollis Blanchard 24d9fbd03dSHollis Blanchard #include <linux/errno.h> 25d9fbd03dSHollis Blanchard #include <linux/err.h> 26d9fbd03dSHollis Blanchard #include <linux/kvm_host.h> 275a0e3ad6STejun Heo #include <linux/gfp.h> 28d9fbd03dSHollis Blanchard #include <linux/module.h> 29d9fbd03dSHollis Blanchard #include <linux/vmalloc.h> 30d9fbd03dSHollis Blanchard #include <linux/fs.h> 317924bd41SHollis Blanchard 32d9fbd03dSHollis Blanchard #include <asm/cputable.h> 337c0f6ba6SLinus Torvalds #include <linux/uaccess.h> 34d9fbd03dSHollis Blanchard #include <asm/kvm_ppc.h> 35d9fbd03dSHollis Blanchard #include <asm/cacheflush.h> 36d30f6e48SScott Wood #include <asm/dbell.h> 37d30f6e48SScott Wood #include <asm/hw_irq.h> 38d30f6e48SScott Wood #include <asm/irq.h> 39b50df19cSMihai Caraman #include <asm/time.h> 40d9fbd03dSHollis Blanchard 41d30f6e48SScott Wood #include "timing.h" 4275f74f0dSHollis Blanchard #include "booke.h" 43dba291f2SAneesh Kumar K.V 44dba291f2SAneesh Kumar K.V #define CREATE_TRACE_POINTS 45dba291f2SAneesh Kumar K.V #include "trace_booke.h" 46d9fbd03dSHollis Blanchard 47d9fbd03dSHollis Blanchard unsigned long kvmppc_booke_handlers; 48d9fbd03dSHollis Blanchard 49d9fbd03dSHollis Blanchard #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM 50d9fbd03dSHollis Blanchard #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU 51d9fbd03dSHollis Blanchard 52d9fbd03dSHollis Blanchard struct kvm_stats_debugfs_item debugfs_entries[] = { 53d9fbd03dSHollis Blanchard { "mmio", VCPU_STAT(mmio_exits) }, 54d9fbd03dSHollis Blanchard { "sig", VCPU_STAT(signal_exits) }, 55d9fbd03dSHollis Blanchard { "itlb_r", VCPU_STAT(itlb_real_miss_exits) }, 56d9fbd03dSHollis Blanchard { "itlb_v", VCPU_STAT(itlb_virt_miss_exits) }, 57d9fbd03dSHollis Blanchard { "dtlb_r", VCPU_STAT(dtlb_real_miss_exits) }, 58d9fbd03dSHollis Blanchard { "dtlb_v", VCPU_STAT(dtlb_virt_miss_exits) }, 59d9fbd03dSHollis Blanchard { "sysc", VCPU_STAT(syscall_exits) }, 60d9fbd03dSHollis Blanchard { "isi", VCPU_STAT(isi_exits) }, 61d9fbd03dSHollis Blanchard { "dsi", VCPU_STAT(dsi_exits) }, 62d9fbd03dSHollis Blanchard { "inst_emu", VCPU_STAT(emulated_inst_exits) }, 63d9fbd03dSHollis Blanchard { "dec", VCPU_STAT(dec_exits) }, 64d9fbd03dSHollis Blanchard { "ext_intr", VCPU_STAT(ext_intr_exits) }, 65f7819512SPaolo Bonzini { "halt_successful_poll", VCPU_STAT(halt_successful_poll) }, 6662bea5bfSPaolo Bonzini { "halt_attempted_poll", VCPU_STAT(halt_attempted_poll) }, 673491caf2SChristian Borntraeger { "halt_poll_invalid", VCPU_STAT(halt_poll_invalid) }, 68d9fbd03dSHollis Blanchard { "halt_wakeup", VCPU_STAT(halt_wakeup) }, 69d30f6e48SScott Wood { "doorbell", VCPU_STAT(dbell_exits) }, 70d30f6e48SScott Wood { "guest doorbell", VCPU_STAT(gdbell_exits) }, 71cf1c5ca4SAlexander Graf { "remote_tlb_flush", VM_STAT(remote_tlb_flush) }, 72d9fbd03dSHollis Blanchard { NULL } 73d9fbd03dSHollis Blanchard }; 74d9fbd03dSHollis Blanchard 75d9fbd03dSHollis Blanchard /* TODO: use vcpu_printf() */ 76d9fbd03dSHollis Blanchard void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu) 77d9fbd03dSHollis Blanchard { 78d9fbd03dSHollis Blanchard int i; 79d9fbd03dSHollis Blanchard 80666e7252SAlexander Graf printk("pc: %08lx msr: %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr); 815cf8ca22SHollis Blanchard printk("lr: %08lx ctr: %08lx\n", vcpu->arch.lr, vcpu->arch.ctr); 82de7906c3SAlexander Graf printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0, 83de7906c3SAlexander Graf vcpu->arch.shared->srr1); 84d9fbd03dSHollis Blanchard 85d9fbd03dSHollis Blanchard printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions); 86d9fbd03dSHollis Blanchard 87d9fbd03dSHollis Blanchard for (i = 0; i < 32; i += 4) { 885cf8ca22SHollis Blanchard printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i, 898e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i), 908e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+1), 918e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+2), 928e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+3)); 93d9fbd03dSHollis Blanchard } 94d9fbd03dSHollis Blanchard } 95d9fbd03dSHollis Blanchard 964cd35f67SScott Wood #ifdef CONFIG_SPE 974cd35f67SScott Wood void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu) 984cd35f67SScott Wood { 994cd35f67SScott Wood preempt_disable(); 1004cd35f67SScott Wood enable_kernel_spe(); 1014cd35f67SScott Wood kvmppc_save_guest_spe(vcpu); 102dc4fbba1SAnton Blanchard disable_kernel_spe(); 1034cd35f67SScott Wood vcpu->arch.shadow_msr &= ~MSR_SPE; 1044cd35f67SScott Wood preempt_enable(); 1054cd35f67SScott Wood } 1064cd35f67SScott Wood 1074cd35f67SScott Wood static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu) 1084cd35f67SScott Wood { 1094cd35f67SScott Wood preempt_disable(); 1104cd35f67SScott Wood enable_kernel_spe(); 1114cd35f67SScott Wood kvmppc_load_guest_spe(vcpu); 112dc4fbba1SAnton Blanchard disable_kernel_spe(); 1134cd35f67SScott Wood vcpu->arch.shadow_msr |= MSR_SPE; 1144cd35f67SScott Wood preempt_enable(); 1154cd35f67SScott Wood } 1164cd35f67SScott Wood 1174cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1184cd35f67SScott Wood { 1194cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) { 1204cd35f67SScott Wood if (!(vcpu->arch.shadow_msr & MSR_SPE)) 1214cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 1224cd35f67SScott Wood } else if (vcpu->arch.shadow_msr & MSR_SPE) { 1234cd35f67SScott Wood kvmppc_vcpu_disable_spe(vcpu); 1244cd35f67SScott Wood } 1254cd35f67SScott Wood } 1264cd35f67SScott Wood #else 1274cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1284cd35f67SScott Wood { 1294cd35f67SScott Wood } 1304cd35f67SScott Wood #endif 1314cd35f67SScott Wood 1323efc7da6SMihai Caraman /* 1333efc7da6SMihai Caraman * Load up guest vcpu FP state if it's needed. 1343efc7da6SMihai Caraman * It also set the MSR_FP in thread so that host know 1353efc7da6SMihai Caraman * we're holding FPU, and then host can help to save 1363efc7da6SMihai Caraman * guest vcpu FP state if other threads require to use FPU. 1373efc7da6SMihai Caraman * This simulates an FP unavailable fault. 1383efc7da6SMihai Caraman * 1393efc7da6SMihai Caraman * It requires to be called with preemption disabled. 1403efc7da6SMihai Caraman */ 1413efc7da6SMihai Caraman static inline void kvmppc_load_guest_fp(struct kvm_vcpu *vcpu) 1423efc7da6SMihai Caraman { 1433efc7da6SMihai Caraman #ifdef CONFIG_PPC_FPU 1443efc7da6SMihai Caraman if (!(current->thread.regs->msr & MSR_FP)) { 1453efc7da6SMihai Caraman enable_kernel_fp(); 1463efc7da6SMihai Caraman load_fp_state(&vcpu->arch.fp); 147dc4fbba1SAnton Blanchard disable_kernel_fp(); 1483efc7da6SMihai Caraman current->thread.fp_save_area = &vcpu->arch.fp; 1493efc7da6SMihai Caraman current->thread.regs->msr |= MSR_FP; 1503efc7da6SMihai Caraman } 1513efc7da6SMihai Caraman #endif 1523efc7da6SMihai Caraman } 1533efc7da6SMihai Caraman 1543efc7da6SMihai Caraman /* 1553efc7da6SMihai Caraman * Save guest vcpu FP state into thread. 1563efc7da6SMihai Caraman * It requires to be called with preemption disabled. 1573efc7da6SMihai Caraman */ 1583efc7da6SMihai Caraman static inline void kvmppc_save_guest_fp(struct kvm_vcpu *vcpu) 1593efc7da6SMihai Caraman { 1603efc7da6SMihai Caraman #ifdef CONFIG_PPC_FPU 1613efc7da6SMihai Caraman if (current->thread.regs->msr & MSR_FP) 1623efc7da6SMihai Caraman giveup_fpu(current); 1633efc7da6SMihai Caraman current->thread.fp_save_area = NULL; 1643efc7da6SMihai Caraman #endif 1653efc7da6SMihai Caraman } 1663efc7da6SMihai Caraman 1677a08c274SAlexander Graf static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu) 1687a08c274SAlexander Graf { 1697a08c274SAlexander Graf #if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV) 1707a08c274SAlexander Graf /* We always treat the FP bit as enabled from the host 1717a08c274SAlexander Graf perspective, so only need to adjust the shadow MSR */ 1727a08c274SAlexander Graf vcpu->arch.shadow_msr &= ~MSR_FP; 1737a08c274SAlexander Graf vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP; 1747a08c274SAlexander Graf #endif 1757a08c274SAlexander Graf } 1767a08c274SAlexander Graf 17795d80a29SMihai Caraman /* 17895d80a29SMihai Caraman * Simulate AltiVec unavailable fault to load guest state 17995d80a29SMihai Caraman * from thread to AltiVec unit. 18095d80a29SMihai Caraman * It requires to be called with preemption disabled. 18195d80a29SMihai Caraman */ 18295d80a29SMihai Caraman static inline void kvmppc_load_guest_altivec(struct kvm_vcpu *vcpu) 18395d80a29SMihai Caraman { 18495d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 18595d80a29SMihai Caraman if (cpu_has_feature(CPU_FTR_ALTIVEC)) { 18695d80a29SMihai Caraman if (!(current->thread.regs->msr & MSR_VEC)) { 18795d80a29SMihai Caraman enable_kernel_altivec(); 18895d80a29SMihai Caraman load_vr_state(&vcpu->arch.vr); 189dc4fbba1SAnton Blanchard disable_kernel_altivec(); 19095d80a29SMihai Caraman current->thread.vr_save_area = &vcpu->arch.vr; 19195d80a29SMihai Caraman current->thread.regs->msr |= MSR_VEC; 19295d80a29SMihai Caraman } 19395d80a29SMihai Caraman } 19495d80a29SMihai Caraman #endif 19595d80a29SMihai Caraman } 19695d80a29SMihai Caraman 19795d80a29SMihai Caraman /* 19895d80a29SMihai Caraman * Save guest vcpu AltiVec state into thread. 19995d80a29SMihai Caraman * It requires to be called with preemption disabled. 20095d80a29SMihai Caraman */ 20195d80a29SMihai Caraman static inline void kvmppc_save_guest_altivec(struct kvm_vcpu *vcpu) 20295d80a29SMihai Caraman { 20395d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 20495d80a29SMihai Caraman if (cpu_has_feature(CPU_FTR_ALTIVEC)) { 20595d80a29SMihai Caraman if (current->thread.regs->msr & MSR_VEC) 20695d80a29SMihai Caraman giveup_altivec(current); 20795d80a29SMihai Caraman current->thread.vr_save_area = NULL; 20895d80a29SMihai Caraman } 20995d80a29SMihai Caraman #endif 21095d80a29SMihai Caraman } 21195d80a29SMihai Caraman 212ce11e48bSBharat Bhushan static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu) 213ce11e48bSBharat Bhushan { 214ce11e48bSBharat Bhushan /* Synchronize guest's desire to get debug interrupts into shadow MSR */ 215ce11e48bSBharat Bhushan #ifndef CONFIG_KVM_BOOKE_HV 216ce11e48bSBharat Bhushan vcpu->arch.shadow_msr &= ~MSR_DE; 217ce11e48bSBharat Bhushan vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE; 218ce11e48bSBharat Bhushan #endif 219ce11e48bSBharat Bhushan 220ce11e48bSBharat Bhushan /* Force enable debug interrupts when user space wants to debug */ 221ce11e48bSBharat Bhushan if (vcpu->guest_debug) { 222ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 223ce11e48bSBharat Bhushan /* 224ce11e48bSBharat Bhushan * Since there is no shadow MSR, sync MSR_DE into the guest 225ce11e48bSBharat Bhushan * visible MSR. 226ce11e48bSBharat Bhushan */ 227ce11e48bSBharat Bhushan vcpu->arch.shared->msr |= MSR_DE; 228ce11e48bSBharat Bhushan #else 229ce11e48bSBharat Bhushan vcpu->arch.shadow_msr |= MSR_DE; 230ce11e48bSBharat Bhushan vcpu->arch.shared->msr &= ~MSR_DE; 231ce11e48bSBharat Bhushan #endif 232ce11e48bSBharat Bhushan } 233ce11e48bSBharat Bhushan } 234ce11e48bSBharat Bhushan 235dd9ebf1fSLiu Yu /* 236dd9ebf1fSLiu Yu * Helper function for "full" MSR writes. No need to call this if only 237dd9ebf1fSLiu Yu * EE/CE/ME/DE/RI are changing. 238dd9ebf1fSLiu Yu */ 2394cd35f67SScott Wood void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr) 2404cd35f67SScott Wood { 241dd9ebf1fSLiu Yu u32 old_msr = vcpu->arch.shared->msr; 2424cd35f67SScott Wood 243d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 244d30f6e48SScott Wood new_msr |= MSR_GS; 245d30f6e48SScott Wood #endif 246d30f6e48SScott Wood 2474cd35f67SScott Wood vcpu->arch.shared->msr = new_msr; 2484cd35f67SScott Wood 249dd9ebf1fSLiu Yu kvmppc_mmu_msr_notify(vcpu, old_msr); 2504cd35f67SScott Wood kvmppc_vcpu_sync_spe(vcpu); 2517a08c274SAlexander Graf kvmppc_vcpu_sync_fpu(vcpu); 252ce11e48bSBharat Bhushan kvmppc_vcpu_sync_debug(vcpu); 2534cd35f67SScott Wood } 2544cd35f67SScott Wood 255d4cf3892SHollis Blanchard static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu, 256d4cf3892SHollis Blanchard unsigned int priority) 2579dd921cfSHollis Blanchard { 2586346046cSAlexander Graf trace_kvm_booke_queue_irqprio(vcpu, priority); 2599dd921cfSHollis Blanchard set_bit(priority, &vcpu->arch.pending_exceptions); 2609dd921cfSHollis Blanchard } 2619dd921cfSHollis Blanchard 2628de12015SAlexander Graf void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu, 263daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 2649dd921cfSHollis Blanchard { 265daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 266daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 267daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS); 268daf5e271SLiu Yu } 269daf5e271SLiu Yu 2708de12015SAlexander Graf void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu, 271daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 272daf5e271SLiu Yu { 273daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 274daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 275daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE); 276daf5e271SLiu Yu } 277daf5e271SLiu Yu 2788de12015SAlexander Graf void kvmppc_core_queue_itlb_miss(struct kvm_vcpu *vcpu) 2798de12015SAlexander Graf { 2808de12015SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 2818de12015SAlexander Graf } 2828de12015SAlexander Graf 2838de12015SAlexander Graf void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, ulong esr_flags) 284daf5e271SLiu Yu { 285daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 286daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE); 287daf5e271SLiu Yu } 288daf5e271SLiu Yu 289011da899SAlexander Graf static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags, 290011da899SAlexander Graf ulong esr_flags) 291011da899SAlexander Graf { 292011da899SAlexander Graf vcpu->arch.queued_dear = dear_flags; 293011da899SAlexander Graf vcpu->arch.queued_esr = esr_flags; 294011da899SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT); 295011da899SAlexander Graf } 296011da899SAlexander Graf 297daf5e271SLiu Yu void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags) 298daf5e271SLiu Yu { 299daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 300d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM); 3019dd921cfSHollis Blanchard } 3029dd921cfSHollis Blanchard 303307d9279SPaul Mackerras void kvmppc_core_queue_fpunavail(struct kvm_vcpu *vcpu) 304307d9279SPaul Mackerras { 305307d9279SPaul Mackerras kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL); 306307d9279SPaul Mackerras } 307307d9279SPaul Mackerras 308*b2d7ecbeSLaurentiu Tudor #ifdef CONFIG_ALTIVEC 309*b2d7ecbeSLaurentiu Tudor void kvmppc_core_queue_vec_unavail(struct kvm_vcpu *vcpu) 310*b2d7ecbeSLaurentiu Tudor { 311*b2d7ecbeSLaurentiu Tudor kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_UNAVAIL); 312*b2d7ecbeSLaurentiu Tudor } 313*b2d7ecbeSLaurentiu Tudor #endif 314*b2d7ecbeSLaurentiu Tudor 3159dd921cfSHollis Blanchard void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu) 3169dd921cfSHollis Blanchard { 317d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER); 3189dd921cfSHollis Blanchard } 3199dd921cfSHollis Blanchard 3209dd921cfSHollis Blanchard int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu) 3219dd921cfSHollis Blanchard { 322d4cf3892SHollis Blanchard return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 3239dd921cfSHollis Blanchard } 3249dd921cfSHollis Blanchard 3257706664dSAlexander Graf void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu) 3267706664dSAlexander Graf { 3277706664dSAlexander Graf clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 3287706664dSAlexander Graf } 3297706664dSAlexander Graf 3309dd921cfSHollis Blanchard void kvmppc_core_queue_external(struct kvm_vcpu *vcpu, 3319dd921cfSHollis Blanchard struct kvm_interrupt *irq) 3329dd921cfSHollis Blanchard { 333c5335f17SAlexander Graf unsigned int prio = BOOKE_IRQPRIO_EXTERNAL; 334c5335f17SAlexander Graf 335c5335f17SAlexander Graf if (irq->irq == KVM_INTERRUPT_SET_LEVEL) 336c5335f17SAlexander Graf prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL; 337c5335f17SAlexander Graf 338c5335f17SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, prio); 3399dd921cfSHollis Blanchard } 3409dd921cfSHollis Blanchard 3414fe27d2aSPaul Mackerras void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu) 3424496f974SAlexander Graf { 3434496f974SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions); 344c5335f17SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions); 3454496f974SAlexander Graf } 3464496f974SAlexander Graf 347f61c94bbSBharat Bhushan static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu) 348f61c94bbSBharat Bhushan { 349f61c94bbSBharat Bhushan kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG); 350f61c94bbSBharat Bhushan } 351f61c94bbSBharat Bhushan 352f61c94bbSBharat Bhushan static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu) 353f61c94bbSBharat Bhushan { 354f61c94bbSBharat Bhushan clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions); 355f61c94bbSBharat Bhushan } 356f61c94bbSBharat Bhushan 3572f699a59SBharat Bhushan void kvmppc_core_queue_debug(struct kvm_vcpu *vcpu) 3582f699a59SBharat Bhushan { 3592f699a59SBharat Bhushan kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DEBUG); 3602f699a59SBharat Bhushan } 3612f699a59SBharat Bhushan 3622f699a59SBharat Bhushan void kvmppc_core_dequeue_debug(struct kvm_vcpu *vcpu) 3632f699a59SBharat Bhushan { 3642f699a59SBharat Bhushan clear_bit(BOOKE_IRQPRIO_DEBUG, &vcpu->arch.pending_exceptions); 3652f699a59SBharat Bhushan } 3662f699a59SBharat Bhushan 367d30f6e48SScott Wood static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 368d30f6e48SScott Wood { 36931579eeaSBharat Bhushan kvmppc_set_srr0(vcpu, srr0); 37031579eeaSBharat Bhushan kvmppc_set_srr1(vcpu, srr1); 371d30f6e48SScott Wood } 372d30f6e48SScott Wood 373d30f6e48SScott Wood static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 374d30f6e48SScott Wood { 375d30f6e48SScott Wood vcpu->arch.csrr0 = srr0; 376d30f6e48SScott Wood vcpu->arch.csrr1 = srr1; 377d30f6e48SScott Wood } 378d30f6e48SScott Wood 379d30f6e48SScott Wood static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 380d30f6e48SScott Wood { 381d30f6e48SScott Wood if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) { 382d30f6e48SScott Wood vcpu->arch.dsrr0 = srr0; 383d30f6e48SScott Wood vcpu->arch.dsrr1 = srr1; 384d30f6e48SScott Wood } else { 385d30f6e48SScott Wood set_guest_csrr(vcpu, srr0, srr1); 386d30f6e48SScott Wood } 387d30f6e48SScott Wood } 388d30f6e48SScott Wood 389d30f6e48SScott Wood static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 390d30f6e48SScott Wood { 391d30f6e48SScott Wood vcpu->arch.mcsrr0 = srr0; 392d30f6e48SScott Wood vcpu->arch.mcsrr1 = srr1; 393d30f6e48SScott Wood } 394d30f6e48SScott Wood 395d4cf3892SHollis Blanchard /* Deliver the interrupt of the corresponding priority, if possible. */ 396d4cf3892SHollis Blanchard static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu, 397d4cf3892SHollis Blanchard unsigned int priority) 398d9fbd03dSHollis Blanchard { 399d4cf3892SHollis Blanchard int allowed = 0; 40079300f8cSAlexander Graf ulong msr_mask = 0; 4011c810636SAlexander Graf bool update_esr = false, update_dear = false, update_epr = false; 4025c6cedf4SAlexander Graf ulong crit_raw = vcpu->arch.shared->critical; 4035c6cedf4SAlexander Graf ulong crit_r1 = kvmppc_get_gpr(vcpu, 1); 4045c6cedf4SAlexander Graf bool crit; 405c5335f17SAlexander Graf bool keep_irq = false; 406d30f6e48SScott Wood enum int_class int_class; 40795e90b43SMihai Caraman ulong new_msr = vcpu->arch.shared->msr; 4085c6cedf4SAlexander Graf 4095c6cedf4SAlexander Graf /* Truncate crit indicators in 32 bit mode */ 4105c6cedf4SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_SF)) { 4115c6cedf4SAlexander Graf crit_raw &= 0xffffffff; 4125c6cedf4SAlexander Graf crit_r1 &= 0xffffffff; 4135c6cedf4SAlexander Graf } 4145c6cedf4SAlexander Graf 4155c6cedf4SAlexander Graf /* Critical section when crit == r1 */ 4165c6cedf4SAlexander Graf crit = (crit_raw == crit_r1); 4175c6cedf4SAlexander Graf /* ... and we're in supervisor mode */ 4185c6cedf4SAlexander Graf crit = crit && !(vcpu->arch.shared->msr & MSR_PR); 419d9fbd03dSHollis Blanchard 420c5335f17SAlexander Graf if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) { 421c5335f17SAlexander Graf priority = BOOKE_IRQPRIO_EXTERNAL; 422c5335f17SAlexander Graf keep_irq = true; 423c5335f17SAlexander Graf } 424c5335f17SAlexander Graf 4255df554adSScott Wood if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags) 4261c810636SAlexander Graf update_epr = true; 4271c810636SAlexander Graf 428d4cf3892SHollis Blanchard switch (priority) { 429d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DTLB_MISS: 430daf5e271SLiu Yu case BOOKE_IRQPRIO_DATA_STORAGE: 431011da899SAlexander Graf case BOOKE_IRQPRIO_ALIGNMENT: 432daf5e271SLiu Yu update_dear = true; 433daf5e271SLiu Yu /* fall through */ 434daf5e271SLiu Yu case BOOKE_IRQPRIO_INST_STORAGE: 435daf5e271SLiu Yu case BOOKE_IRQPRIO_PROGRAM: 436daf5e271SLiu Yu update_esr = true; 437daf5e271SLiu Yu /* fall through */ 438d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_ITLB_MISS: 439d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_SYSCALL: 440d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FP_UNAVAIL: 44195d80a29SMihai Caraman #ifdef CONFIG_SPE_POSSIBLE 442bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_UNAVAIL: 443bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_DATA: 444bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_ROUND: 44595d80a29SMihai Caraman #endif 44695d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 44795d80a29SMihai Caraman case BOOKE_IRQPRIO_ALTIVEC_UNAVAIL: 44895d80a29SMihai Caraman case BOOKE_IRQPRIO_ALTIVEC_ASSIST: 44995d80a29SMihai Caraman #endif 450d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_AP_UNAVAIL: 451d4cf3892SHollis Blanchard allowed = 1; 45279300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 453d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 454d9fbd03dSHollis Blanchard break; 455f61c94bbSBharat Bhushan case BOOKE_IRQPRIO_WATCHDOG: 456d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_CRITICAL: 4574ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL_CRIT: 458666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_CE; 459d30f6e48SScott Wood allowed = allowed && !crit; 46079300f8cSAlexander Graf msr_mask = MSR_ME; 461d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 462d9fbd03dSHollis Blanchard break; 463d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_MACHINE_CHECK: 464666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_ME; 465d30f6e48SScott Wood allowed = allowed && !crit; 466d30f6e48SScott Wood int_class = INT_CLASS_MC; 467d9fbd03dSHollis Blanchard break; 468d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DECREMENTER: 469d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FIT: 470dfd4d47eSScott Wood keep_irq = true; 471dfd4d47eSScott Wood /* fall through */ 472dfd4d47eSScott Wood case BOOKE_IRQPRIO_EXTERNAL: 4734ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL: 474666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_EE; 4755c6cedf4SAlexander Graf allowed = allowed && !crit; 47679300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 477d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 478d9fbd03dSHollis Blanchard break; 479d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DEBUG: 480666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_DE; 481d30f6e48SScott Wood allowed = allowed && !crit; 48279300f8cSAlexander Graf msr_mask = MSR_ME; 4839fee7563SBharat Bhushan if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) 4849fee7563SBharat Bhushan int_class = INT_CLASS_DBG; 4859fee7563SBharat Bhushan else 486d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 4879fee7563SBharat Bhushan 488d9fbd03dSHollis Blanchard break; 489d9fbd03dSHollis Blanchard } 490d9fbd03dSHollis Blanchard 491d4cf3892SHollis Blanchard if (allowed) { 492d30f6e48SScott Wood switch (int_class) { 493d30f6e48SScott Wood case INT_CLASS_NONCRIT: 494d30f6e48SScott Wood set_guest_srr(vcpu, vcpu->arch.pc, 495d30f6e48SScott Wood vcpu->arch.shared->msr); 496d30f6e48SScott Wood break; 497d30f6e48SScott Wood case INT_CLASS_CRIT: 498d30f6e48SScott Wood set_guest_csrr(vcpu, vcpu->arch.pc, 499d30f6e48SScott Wood vcpu->arch.shared->msr); 500d30f6e48SScott Wood break; 501d30f6e48SScott Wood case INT_CLASS_DBG: 502d30f6e48SScott Wood set_guest_dsrr(vcpu, vcpu->arch.pc, 503d30f6e48SScott Wood vcpu->arch.shared->msr); 504d30f6e48SScott Wood break; 505d30f6e48SScott Wood case INT_CLASS_MC: 506d30f6e48SScott Wood set_guest_mcsrr(vcpu, vcpu->arch.pc, 507d30f6e48SScott Wood vcpu->arch.shared->msr); 508d30f6e48SScott Wood break; 509d30f6e48SScott Wood } 510d30f6e48SScott Wood 511d4cf3892SHollis Blanchard vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority]; 512daf5e271SLiu Yu if (update_esr == true) 513dc168549SBharat Bhushan kvmppc_set_esr(vcpu, vcpu->arch.queued_esr); 514daf5e271SLiu Yu if (update_dear == true) 515a5414d4bSBharat Bhushan kvmppc_set_dar(vcpu, vcpu->arch.queued_dear); 5165df554adSScott Wood if (update_epr == true) { 5175df554adSScott Wood if (vcpu->arch.epr_flags & KVMPPC_EPR_USER) 5181c810636SAlexander Graf kvm_make_request(KVM_REQ_EPR_EXIT, vcpu); 519eb1e4f43SScott Wood else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) { 520eb1e4f43SScott Wood BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC); 521eb1e4f43SScott Wood kvmppc_mpic_set_epr(vcpu); 522eb1e4f43SScott Wood } 5235df554adSScott Wood } 52495e90b43SMihai Caraman 52595e90b43SMihai Caraman new_msr &= msr_mask; 52695e90b43SMihai Caraman #if defined(CONFIG_64BIT) 52795e90b43SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 52895e90b43SMihai Caraman new_msr |= MSR_CM; 52995e90b43SMihai Caraman #endif 53095e90b43SMihai Caraman kvmppc_set_msr(vcpu, new_msr); 531d4cf3892SHollis Blanchard 532c5335f17SAlexander Graf if (!keep_irq) 533d4cf3892SHollis Blanchard clear_bit(priority, &vcpu->arch.pending_exceptions); 534d4cf3892SHollis Blanchard } 535d4cf3892SHollis Blanchard 536d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 537d30f6e48SScott Wood /* 538d30f6e48SScott Wood * If an interrupt is pending but masked, raise a guest doorbell 539d30f6e48SScott Wood * so that we are notified when the guest enables the relevant 540d30f6e48SScott Wood * MSR bit. 541d30f6e48SScott Wood */ 542d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE) 543d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT); 544d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE) 545d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT); 546d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK) 547d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC); 548d30f6e48SScott Wood #endif 549d30f6e48SScott Wood 550d4cf3892SHollis Blanchard return allowed; 551d9fbd03dSHollis Blanchard } 552d9fbd03dSHollis Blanchard 553f61c94bbSBharat Bhushan /* 554f61c94bbSBharat Bhushan * Return the number of jiffies until the next timeout. If the timeout is 555f61c94bbSBharat Bhushan * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA 556f61c94bbSBharat Bhushan * because the larger value can break the timer APIs. 557f61c94bbSBharat Bhushan */ 558f61c94bbSBharat Bhushan static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu) 559f61c94bbSBharat Bhushan { 560f61c94bbSBharat Bhushan u64 tb, wdt_tb, wdt_ticks = 0; 561f61c94bbSBharat Bhushan u64 nr_jiffies = 0; 562f61c94bbSBharat Bhushan u32 period = TCR_GET_WP(vcpu->arch.tcr); 563f61c94bbSBharat Bhushan 564f61c94bbSBharat Bhushan wdt_tb = 1ULL << (63 - period); 565f61c94bbSBharat Bhushan tb = get_tb(); 566f61c94bbSBharat Bhushan /* 567f61c94bbSBharat Bhushan * The watchdog timeout will hapeen when TB bit corresponding 568f61c94bbSBharat Bhushan * to watchdog will toggle from 0 to 1. 569f61c94bbSBharat Bhushan */ 570f61c94bbSBharat Bhushan if (tb & wdt_tb) 571f61c94bbSBharat Bhushan wdt_ticks = wdt_tb; 572f61c94bbSBharat Bhushan 573f61c94bbSBharat Bhushan wdt_ticks += wdt_tb - (tb & (wdt_tb - 1)); 574f61c94bbSBharat Bhushan 575f61c94bbSBharat Bhushan /* Convert timebase ticks to jiffies */ 576f61c94bbSBharat Bhushan nr_jiffies = wdt_ticks; 577f61c94bbSBharat Bhushan 578f61c94bbSBharat Bhushan if (do_div(nr_jiffies, tb_ticks_per_jiffy)) 579f61c94bbSBharat Bhushan nr_jiffies++; 580f61c94bbSBharat Bhushan 581f61c94bbSBharat Bhushan return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA); 582f61c94bbSBharat Bhushan } 583f61c94bbSBharat Bhushan 584f61c94bbSBharat Bhushan static void arm_next_watchdog(struct kvm_vcpu *vcpu) 585f61c94bbSBharat Bhushan { 586f61c94bbSBharat Bhushan unsigned long nr_jiffies; 587f61c94bbSBharat Bhushan unsigned long flags; 588f61c94bbSBharat Bhushan 589f61c94bbSBharat Bhushan /* 590f61c94bbSBharat Bhushan * If TSR_ENW and TSR_WIS are not set then no need to exit to 591f61c94bbSBharat Bhushan * userspace, so clear the KVM_REQ_WATCHDOG request. 592f61c94bbSBharat Bhushan */ 593f61c94bbSBharat Bhushan if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS)) 59472875d8aSRadim Krčmář kvm_clear_request(KVM_REQ_WATCHDOG, vcpu); 595f61c94bbSBharat Bhushan 596f61c94bbSBharat Bhushan spin_lock_irqsave(&vcpu->arch.wdt_lock, flags); 597f61c94bbSBharat Bhushan nr_jiffies = watchdog_next_timeout(vcpu); 598f61c94bbSBharat Bhushan /* 599f61c94bbSBharat Bhushan * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA 600f61c94bbSBharat Bhushan * then do not run the watchdog timer as this can break timer APIs. 601f61c94bbSBharat Bhushan */ 602f61c94bbSBharat Bhushan if (nr_jiffies < NEXT_TIMER_MAX_DELTA) 603f61c94bbSBharat Bhushan mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies); 604f61c94bbSBharat Bhushan else 605f61c94bbSBharat Bhushan del_timer(&vcpu->arch.wdt_timer); 606f61c94bbSBharat Bhushan spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags); 607f61c94bbSBharat Bhushan } 608f61c94bbSBharat Bhushan 60986cb30ecSKees Cook void kvmppc_watchdog_func(struct timer_list *t) 610f61c94bbSBharat Bhushan { 61186cb30ecSKees Cook struct kvm_vcpu *vcpu = from_timer(vcpu, t, arch.wdt_timer); 612f61c94bbSBharat Bhushan u32 tsr, new_tsr; 613f61c94bbSBharat Bhushan int final; 614f61c94bbSBharat Bhushan 615f61c94bbSBharat Bhushan do { 616f61c94bbSBharat Bhushan new_tsr = tsr = vcpu->arch.tsr; 617f61c94bbSBharat Bhushan final = 0; 618f61c94bbSBharat Bhushan 619f61c94bbSBharat Bhushan /* Time out event */ 620f61c94bbSBharat Bhushan if (tsr & TSR_ENW) { 621f61c94bbSBharat Bhushan if (tsr & TSR_WIS) 622f61c94bbSBharat Bhushan final = 1; 623f61c94bbSBharat Bhushan else 624f61c94bbSBharat Bhushan new_tsr = tsr | TSR_WIS; 625f61c94bbSBharat Bhushan } else { 626f61c94bbSBharat Bhushan new_tsr = tsr | TSR_ENW; 627f61c94bbSBharat Bhushan } 628f61c94bbSBharat Bhushan } while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr); 629f61c94bbSBharat Bhushan 630f61c94bbSBharat Bhushan if (new_tsr & TSR_WIS) { 631f61c94bbSBharat Bhushan smp_wmb(); 632f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 633f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 634f61c94bbSBharat Bhushan } 635f61c94bbSBharat Bhushan 636f61c94bbSBharat Bhushan /* 637f61c94bbSBharat Bhushan * If this is final watchdog expiry and some action is required 638f61c94bbSBharat Bhushan * then exit to userspace. 639f61c94bbSBharat Bhushan */ 640f61c94bbSBharat Bhushan if (final && (vcpu->arch.tcr & TCR_WRC_MASK) && 641f61c94bbSBharat Bhushan vcpu->arch.watchdog_enabled) { 642f61c94bbSBharat Bhushan smp_wmb(); 643f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_WATCHDOG, vcpu); 644f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 645f61c94bbSBharat Bhushan } 646f61c94bbSBharat Bhushan 647f61c94bbSBharat Bhushan /* 648f61c94bbSBharat Bhushan * Stop running the watchdog timer after final expiration to 649f61c94bbSBharat Bhushan * prevent the host from being flooded with timers if the 650f61c94bbSBharat Bhushan * guest sets a short period. 651f61c94bbSBharat Bhushan * Timers will resume when TSR/TCR is updated next time. 652f61c94bbSBharat Bhushan */ 653f61c94bbSBharat Bhushan if (!final) 654f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 655f61c94bbSBharat Bhushan } 656f61c94bbSBharat Bhushan 657dfd4d47eSScott Wood static void update_timer_ints(struct kvm_vcpu *vcpu) 658dfd4d47eSScott Wood { 659dfd4d47eSScott Wood if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS)) 660dfd4d47eSScott Wood kvmppc_core_queue_dec(vcpu); 661dfd4d47eSScott Wood else 662dfd4d47eSScott Wood kvmppc_core_dequeue_dec(vcpu); 663f61c94bbSBharat Bhushan 664f61c94bbSBharat Bhushan if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS)) 665f61c94bbSBharat Bhushan kvmppc_core_queue_watchdog(vcpu); 666f61c94bbSBharat Bhushan else 667f61c94bbSBharat Bhushan kvmppc_core_dequeue_watchdog(vcpu); 668dfd4d47eSScott Wood } 669dfd4d47eSScott Wood 670c59a6a3eSScott Wood static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu) 671d9fbd03dSHollis Blanchard { 672d9fbd03dSHollis Blanchard unsigned long *pending = &vcpu->arch.pending_exceptions; 673d9fbd03dSHollis Blanchard unsigned int priority; 674d9fbd03dSHollis Blanchard 6759ab80843SHollis Blanchard priority = __ffs(*pending); 6768b3a00fcSAlexander Graf while (priority < BOOKE_IRQPRIO_MAX) { 677d4cf3892SHollis Blanchard if (kvmppc_booke_irqprio_deliver(vcpu, priority)) 678d9fbd03dSHollis Blanchard break; 679d9fbd03dSHollis Blanchard 680d9fbd03dSHollis Blanchard priority = find_next_bit(pending, 681d9fbd03dSHollis Blanchard BITS_PER_BYTE * sizeof(*pending), 682d9fbd03dSHollis Blanchard priority + 1); 683d9fbd03dSHollis Blanchard } 68490bba358SAlexander Graf 68590bba358SAlexander Graf /* Tell the guest about our interrupt status */ 68629ac26efSScott Wood vcpu->arch.shared->int_pending = !!*pending; 687d9fbd03dSHollis Blanchard } 688d9fbd03dSHollis Blanchard 689c59a6a3eSScott Wood /* Check pending exceptions and deliver one, if possible. */ 690a8e4ef84SAlexander Graf int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu) 691c59a6a3eSScott Wood { 692a8e4ef84SAlexander Graf int r = 0; 693c59a6a3eSScott Wood WARN_ON_ONCE(!irqs_disabled()); 694c59a6a3eSScott Wood 695c59a6a3eSScott Wood kvmppc_core_check_exceptions(vcpu); 696c59a6a3eSScott Wood 6972fa6e1e1SRadim Krčmář if (kvm_request_pending(vcpu)) { 698b8c649a9SAlexander Graf /* Exception delivery raised request; start over */ 699b8c649a9SAlexander Graf return 1; 700b8c649a9SAlexander Graf } 701b8c649a9SAlexander Graf 702c59a6a3eSScott Wood if (vcpu->arch.shared->msr & MSR_WE) { 703c59a6a3eSScott Wood local_irq_enable(); 704c59a6a3eSScott Wood kvm_vcpu_block(vcpu); 70572875d8aSRadim Krčmář kvm_clear_request(KVM_REQ_UNHALT, vcpu); 7066c85f52bSScott Wood hard_irq_disable(); 707c59a6a3eSScott Wood 708c59a6a3eSScott Wood kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS); 709a8e4ef84SAlexander Graf r = 1; 710c59a6a3eSScott Wood }; 711a8e4ef84SAlexander Graf 712a8e4ef84SAlexander Graf return r; 713a8e4ef84SAlexander Graf } 714a8e4ef84SAlexander Graf 7157c973a2eSAlexander Graf int kvmppc_core_check_requests(struct kvm_vcpu *vcpu) 7164ffc6356SAlexander Graf { 7177c973a2eSAlexander Graf int r = 1; /* Indicate we want to get back into the guest */ 7187c973a2eSAlexander Graf 7194ffc6356SAlexander Graf if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu)) 7204ffc6356SAlexander Graf update_timer_ints(vcpu); 721862d31f7SAlexander Graf #if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC) 722862d31f7SAlexander Graf if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu)) 723862d31f7SAlexander Graf kvmppc_core_flush_tlb(vcpu); 724862d31f7SAlexander Graf #endif 7257c973a2eSAlexander Graf 726f61c94bbSBharat Bhushan if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) { 727f61c94bbSBharat Bhushan vcpu->run->exit_reason = KVM_EXIT_WATCHDOG; 728f61c94bbSBharat Bhushan r = 0; 729f61c94bbSBharat Bhushan } 730f61c94bbSBharat Bhushan 7311c810636SAlexander Graf if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) { 7321c810636SAlexander Graf vcpu->run->epr.epr = 0; 7331c810636SAlexander Graf vcpu->arch.epr_needed = true; 7341c810636SAlexander Graf vcpu->run->exit_reason = KVM_EXIT_EPR; 7351c810636SAlexander Graf r = 0; 7361c810636SAlexander Graf } 7371c810636SAlexander Graf 7387c973a2eSAlexander Graf return r; 7394ffc6356SAlexander Graf } 7404ffc6356SAlexander Graf 741df6909e5SPaul Mackerras int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu) 742df6909e5SPaul Mackerras { 7437ee78855SAlexander Graf int ret, s; 744f5f97210SScott Wood struct debug_reg debug; 745df6909e5SPaul Mackerras 746af8f38b3SAlexander Graf if (!vcpu->arch.sane) { 747af8f38b3SAlexander Graf kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR; 748af8f38b3SAlexander Graf return -EINVAL; 749af8f38b3SAlexander Graf } 750af8f38b3SAlexander Graf 7517ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 7527ee78855SAlexander Graf if (s <= 0) { 7537ee78855SAlexander Graf ret = s; 7541d1ef222SScott Wood goto out; 7551d1ef222SScott Wood } 7566c85f52bSScott Wood /* interrupts now hard-disabled */ 7571d1ef222SScott Wood 7588fae845fSScott Wood #ifdef CONFIG_PPC_FPU 7598fae845fSScott Wood /* Save userspace FPU state in stack */ 7608fae845fSScott Wood enable_kernel_fp(); 7618fae845fSScott Wood 7628fae845fSScott Wood /* 7638fae845fSScott Wood * Since we can't trap on MSR_FP in GS-mode, we consider the guest 7643efc7da6SMihai Caraman * as always using the FPU. 7658fae845fSScott Wood */ 7668fae845fSScott Wood kvmppc_load_guest_fp(vcpu); 7678fae845fSScott Wood #endif 7688fae845fSScott Wood 76995d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 77095d80a29SMihai Caraman /* Save userspace AltiVec state in stack */ 77195d80a29SMihai Caraman if (cpu_has_feature(CPU_FTR_ALTIVEC)) 77295d80a29SMihai Caraman enable_kernel_altivec(); 77395d80a29SMihai Caraman /* 77495d80a29SMihai Caraman * Since we can't trap on MSR_VEC in GS-mode, we consider the guest 77595d80a29SMihai Caraman * as always using the AltiVec. 77695d80a29SMihai Caraman */ 77795d80a29SMihai Caraman kvmppc_load_guest_altivec(vcpu); 77895d80a29SMihai Caraman #endif 77995d80a29SMihai Caraman 780ce11e48bSBharat Bhushan /* Switch to guest debug context */ 781348ba710SBharat Bhushan debug = vcpu->arch.dbg_reg; 782f5f97210SScott Wood switch_booke_debug_regs(&debug); 783f5f97210SScott Wood debug = current->thread.debug; 784348ba710SBharat Bhushan current->thread.debug = vcpu->arch.dbg_reg; 785ce11e48bSBharat Bhushan 78608c9a188SBharat Bhushan vcpu->arch.pgdir = current->mm->pgd; 7875f1c248fSScott Wood kvmppc_fix_ee_before_entry(); 788f8941fbeSScott Wood 789df6909e5SPaul Mackerras ret = __kvmppc_vcpu_run(kvm_run, vcpu); 7908fae845fSScott Wood 7916edaa530SPaolo Bonzini /* No need for guest_exit. It's done in handle_exit. 79224afa37bSAlexander Graf We also get here with interrupts enabled. */ 79324afa37bSAlexander Graf 794ce11e48bSBharat Bhushan /* Switch back to user space debug context */ 795f5f97210SScott Wood switch_booke_debug_regs(&debug); 796f5f97210SScott Wood current->thread.debug = debug; 797ce11e48bSBharat Bhushan 7988fae845fSScott Wood #ifdef CONFIG_PPC_FPU 7998fae845fSScott Wood kvmppc_save_guest_fp(vcpu); 8008fae845fSScott Wood #endif 8018fae845fSScott Wood 80295d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 80395d80a29SMihai Caraman kvmppc_save_guest_altivec(vcpu); 80495d80a29SMihai Caraman #endif 80595d80a29SMihai Caraman 8061d1ef222SScott Wood out: 807d69c6436SAlexander Graf vcpu->mode = OUTSIDE_GUEST_MODE; 808df6909e5SPaul Mackerras return ret; 809df6909e5SPaul Mackerras } 810df6909e5SPaul Mackerras 811d30f6e48SScott Wood static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu) 812d9fbd03dSHollis Blanchard { 813d9fbd03dSHollis Blanchard enum emulation_result er; 814d9fbd03dSHollis Blanchard 815d9fbd03dSHollis Blanchard er = kvmppc_emulate_instruction(run, vcpu); 816d9fbd03dSHollis Blanchard switch (er) { 817d9fbd03dSHollis Blanchard case EMULATE_DONE: 81873e75b41SHollis Blanchard /* don't overwrite subtypes, just account kvm_stats */ 8197b701591SHollis Blanchard kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS); 820d9fbd03dSHollis Blanchard /* Future optimization: only reload non-volatiles if 821d9fbd03dSHollis Blanchard * they were actually modified by emulation. */ 822d30f6e48SScott Wood return RESUME_GUEST_NV; 823d30f6e48SScott Wood 82451f04726SMihai Caraman case EMULATE_AGAIN: 82551f04726SMihai Caraman return RESUME_GUEST; 82651f04726SMihai Caraman 827d9fbd03dSHollis Blanchard case EMULATE_FAIL: 8285cf8ca22SHollis Blanchard printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n", 829d9fbd03dSHollis Blanchard __func__, vcpu->arch.pc, vcpu->arch.last_inst); 830d9fbd03dSHollis Blanchard /* For debugging, encode the failing instruction and 831d9fbd03dSHollis Blanchard * report it to userspace. */ 832d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason = ~0ULL << 32; 833d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason |= vcpu->arch.last_inst; 834d1ff5499SAlexander Graf kvmppc_core_queue_program(vcpu, ESR_PIL); 835d30f6e48SScott Wood return RESUME_HOST; 836d30f6e48SScott Wood 8379b4f5308SBharat Bhushan case EMULATE_EXIT_USER: 8389b4f5308SBharat Bhushan return RESUME_HOST; 8399b4f5308SBharat Bhushan 840d9fbd03dSHollis Blanchard default: 841d9fbd03dSHollis Blanchard BUG(); 842d9fbd03dSHollis Blanchard } 843d30f6e48SScott Wood } 844d30f6e48SScott Wood 845ce11e48bSBharat Bhushan static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu) 846ce11e48bSBharat Bhushan { 847348ba710SBharat Bhushan struct debug_reg *dbg_reg = &(vcpu->arch.dbg_reg); 848ce11e48bSBharat Bhushan u32 dbsr = vcpu->arch.dbsr; 849ce11e48bSBharat Bhushan 8502f699a59SBharat Bhushan if (vcpu->guest_debug == 0) { 8512f699a59SBharat Bhushan /* 8522f699a59SBharat Bhushan * Debug resources belong to Guest. 8532f699a59SBharat Bhushan * Imprecise debug event is not injected 8542f699a59SBharat Bhushan */ 8552f699a59SBharat Bhushan if (dbsr & DBSR_IDE) { 8562f699a59SBharat Bhushan dbsr &= ~DBSR_IDE; 8572f699a59SBharat Bhushan if (!dbsr) 8582f699a59SBharat Bhushan return RESUME_GUEST; 8592f699a59SBharat Bhushan } 8602f699a59SBharat Bhushan 8612f699a59SBharat Bhushan if (dbsr && (vcpu->arch.shared->msr & MSR_DE) && 8622f699a59SBharat Bhushan (vcpu->arch.dbg_reg.dbcr0 & DBCR0_IDM)) 8632f699a59SBharat Bhushan kvmppc_core_queue_debug(vcpu); 8642f699a59SBharat Bhushan 8652f699a59SBharat Bhushan /* Inject a program interrupt if trap debug is not allowed */ 8662f699a59SBharat Bhushan if ((dbsr & DBSR_TIE) && !(vcpu->arch.shared->msr & MSR_DE)) 8672f699a59SBharat Bhushan kvmppc_core_queue_program(vcpu, ESR_PTR); 8682f699a59SBharat Bhushan 8692f699a59SBharat Bhushan return RESUME_GUEST; 8702f699a59SBharat Bhushan } 8712f699a59SBharat Bhushan 8722f699a59SBharat Bhushan /* 8732f699a59SBharat Bhushan * Debug resource owned by userspace. 8742f699a59SBharat Bhushan * Clear guest dbsr (vcpu->arch.dbsr) 8752f699a59SBharat Bhushan */ 8762190991eSBharat Bhushan vcpu->arch.dbsr = 0; 877ce11e48bSBharat Bhushan run->debug.arch.status = 0; 878ce11e48bSBharat Bhushan run->debug.arch.address = vcpu->arch.pc; 879ce11e48bSBharat Bhushan 880ce11e48bSBharat Bhushan if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) { 881ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT; 882ce11e48bSBharat Bhushan } else { 883ce11e48bSBharat Bhushan if (dbsr & (DBSR_DAC1W | DBSR_DAC2W)) 884ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE; 885ce11e48bSBharat Bhushan else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R)) 886ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ; 887ce11e48bSBharat Bhushan if (dbsr & (DBSR_DAC1R | DBSR_DAC1W)) 888ce11e48bSBharat Bhushan run->debug.arch.address = dbg_reg->dac1; 889ce11e48bSBharat Bhushan else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W)) 890ce11e48bSBharat Bhushan run->debug.arch.address = dbg_reg->dac2; 891ce11e48bSBharat Bhushan } 892ce11e48bSBharat Bhushan 893ce11e48bSBharat Bhushan return RESUME_HOST; 894ce11e48bSBharat Bhushan } 895ce11e48bSBharat Bhushan 8964e642ccbSAlexander Graf static void kvmppc_fill_pt_regs(struct pt_regs *regs) 8974e642ccbSAlexander Graf { 8984e642ccbSAlexander Graf ulong r1, ip, msr, lr; 8994e642ccbSAlexander Graf 9004e642ccbSAlexander Graf asm("mr %0, 1" : "=r"(r1)); 9014e642ccbSAlexander Graf asm("mflr %0" : "=r"(lr)); 9024e642ccbSAlexander Graf asm("mfmsr %0" : "=r"(msr)); 9034e642ccbSAlexander Graf asm("bl 1f; 1: mflr %0" : "=r"(ip)); 9044e642ccbSAlexander Graf 9054e642ccbSAlexander Graf memset(regs, 0, sizeof(*regs)); 9064e642ccbSAlexander Graf regs->gpr[1] = r1; 9074e642ccbSAlexander Graf regs->nip = ip; 9084e642ccbSAlexander Graf regs->msr = msr; 9094e642ccbSAlexander Graf regs->link = lr; 9104e642ccbSAlexander Graf } 9114e642ccbSAlexander Graf 9126328e593SBharat Bhushan /* 9136328e593SBharat Bhushan * For interrupts needed to be handled by host interrupt handlers, 9146328e593SBharat Bhushan * corresponding host handler are called from here in similar way 9156328e593SBharat Bhushan * (but not exact) as they are called from low level handler 9166328e593SBharat Bhushan * (such as from arch/powerpc/kernel/head_fsl_booke.S). 9176328e593SBharat Bhushan */ 9184e642ccbSAlexander Graf static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu, 9194e642ccbSAlexander Graf unsigned int exit_nr) 9204e642ccbSAlexander Graf { 9214e642ccbSAlexander Graf struct pt_regs regs; 9224e642ccbSAlexander Graf 9234e642ccbSAlexander Graf switch (exit_nr) { 9244e642ccbSAlexander Graf case BOOKE_INTERRUPT_EXTERNAL: 9254e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 9264e642ccbSAlexander Graf do_IRQ(®s); 9274e642ccbSAlexander Graf break; 9284e642ccbSAlexander Graf case BOOKE_INTERRUPT_DECREMENTER: 9294e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 9304e642ccbSAlexander Graf timer_interrupt(®s); 9314e642ccbSAlexander Graf break; 9325f17ce8bSTiejun Chen #if defined(CONFIG_PPC_DOORBELL) 9334e642ccbSAlexander Graf case BOOKE_INTERRUPT_DOORBELL: 9344e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 9354e642ccbSAlexander Graf doorbell_exception(®s); 9364e642ccbSAlexander Graf break; 9374e642ccbSAlexander Graf #endif 9384e642ccbSAlexander Graf case BOOKE_INTERRUPT_MACHINE_CHECK: 9394e642ccbSAlexander Graf /* FIXME */ 9404e642ccbSAlexander Graf break; 9417cc1e8eeSAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 9427cc1e8eeSAlexander Graf kvmppc_fill_pt_regs(®s); 9437cc1e8eeSAlexander Graf performance_monitor_exception(®s); 9447cc1e8eeSAlexander Graf break; 9456328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 9466328e593SBharat Bhushan kvmppc_fill_pt_regs(®s); 9476328e593SBharat Bhushan #ifdef CONFIG_BOOKE_WDT 9486328e593SBharat Bhushan WatchdogException(®s); 9496328e593SBharat Bhushan #else 9506328e593SBharat Bhushan unknown_exception(®s); 9516328e593SBharat Bhushan #endif 9526328e593SBharat Bhushan break; 9536328e593SBharat Bhushan case BOOKE_INTERRUPT_CRITICAL: 954845ac985STudor Laurentiu kvmppc_fill_pt_regs(®s); 9556328e593SBharat Bhushan unknown_exception(®s); 9566328e593SBharat Bhushan break; 957ce11e48bSBharat Bhushan case BOOKE_INTERRUPT_DEBUG: 958ce11e48bSBharat Bhushan /* Save DBSR before preemption is enabled */ 959ce11e48bSBharat Bhushan vcpu->arch.dbsr = mfspr(SPRN_DBSR); 960ce11e48bSBharat Bhushan kvmppc_clear_dbsr(); 961ce11e48bSBharat Bhushan break; 9624e642ccbSAlexander Graf } 9634e642ccbSAlexander Graf } 9644e642ccbSAlexander Graf 965f5250471SMihai Caraman static int kvmppc_resume_inst_load(struct kvm_run *run, struct kvm_vcpu *vcpu, 966f5250471SMihai Caraman enum emulation_result emulated, u32 last_inst) 967f5250471SMihai Caraman { 968f5250471SMihai Caraman switch (emulated) { 969f5250471SMihai Caraman case EMULATE_AGAIN: 970f5250471SMihai Caraman return RESUME_GUEST; 971f5250471SMihai Caraman 972f5250471SMihai Caraman case EMULATE_FAIL: 973f5250471SMihai Caraman pr_debug("%s: load instruction from guest address %lx failed\n", 974f5250471SMihai Caraman __func__, vcpu->arch.pc); 975f5250471SMihai Caraman /* For debugging, encode the failing instruction and 976f5250471SMihai Caraman * report it to userspace. */ 977f5250471SMihai Caraman run->hw.hardware_exit_reason = ~0ULL << 32; 978f5250471SMihai Caraman run->hw.hardware_exit_reason |= last_inst; 979f5250471SMihai Caraman kvmppc_core_queue_program(vcpu, ESR_PIL); 980f5250471SMihai Caraman return RESUME_HOST; 981f5250471SMihai Caraman 982f5250471SMihai Caraman default: 983f5250471SMihai Caraman BUG(); 984f5250471SMihai Caraman } 985f5250471SMihai Caraman } 986f5250471SMihai Caraman 987d30f6e48SScott Wood /** 988d30f6e48SScott Wood * kvmppc_handle_exit 989d30f6e48SScott Wood * 990d30f6e48SScott Wood * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV) 991d30f6e48SScott Wood */ 992d30f6e48SScott Wood int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu, 993d30f6e48SScott Wood unsigned int exit_nr) 994d30f6e48SScott Wood { 995d30f6e48SScott Wood int r = RESUME_HOST; 9967ee78855SAlexander Graf int s; 997f1e89028SScott Wood int idx; 998f5250471SMihai Caraman u32 last_inst = KVM_INST_FETCH_FAILED; 999f5250471SMihai Caraman enum emulation_result emulated = EMULATE_DONE; 1000d30f6e48SScott Wood 1001d30f6e48SScott Wood /* update before a new last_exit_type is rewritten */ 1002d30f6e48SScott Wood kvmppc_update_timing_stats(vcpu); 1003d30f6e48SScott Wood 10044e642ccbSAlexander Graf /* restart interrupts if they were meant for the host */ 10054e642ccbSAlexander Graf kvmppc_restart_interrupt(vcpu, exit_nr); 1006d30f6e48SScott Wood 1007f5250471SMihai Caraman /* 1008446957baSAdam Buchbinder * get last instruction before being preempted 1009f5250471SMihai Caraman * TODO: for e6500 check also BOOKE_INTERRUPT_LRAT_ERROR & ESR_DATA 1010f5250471SMihai Caraman */ 1011f5250471SMihai Caraman switch (exit_nr) { 1012f5250471SMihai Caraman case BOOKE_INTERRUPT_DATA_STORAGE: 1013f5250471SMihai Caraman case BOOKE_INTERRUPT_DTLB_MISS: 1014f5250471SMihai Caraman case BOOKE_INTERRUPT_HV_PRIV: 10158d0eff63SAlexander Graf emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst); 1016f5250471SMihai Caraman break; 1017033aaa14SMadhavan Srinivasan case BOOKE_INTERRUPT_PROGRAM: 1018033aaa14SMadhavan Srinivasan /* SW breakpoints arrive as illegal instructions on HV */ 1019033aaa14SMadhavan Srinivasan if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP) 10208d0eff63SAlexander Graf emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst); 1021033aaa14SMadhavan Srinivasan break; 1022f5250471SMihai Caraman default: 1023f5250471SMihai Caraman break; 1024f5250471SMihai Caraman } 1025f5250471SMihai Caraman 102697c95059SAlexander Graf trace_kvm_exit(exit_nr, vcpu); 10276edaa530SPaolo Bonzini guest_exit_irqoff(); 1028e233d54dSPaolo Bonzini 1029e233d54dSPaolo Bonzini local_irq_enable(); 103097c95059SAlexander Graf 1031d30f6e48SScott Wood run->exit_reason = KVM_EXIT_UNKNOWN; 1032d30f6e48SScott Wood run->ready_for_interrupt_injection = 1; 1033d30f6e48SScott Wood 1034f5250471SMihai Caraman if (emulated != EMULATE_DONE) { 1035f5250471SMihai Caraman r = kvmppc_resume_inst_load(run, vcpu, emulated, last_inst); 1036f5250471SMihai Caraman goto out; 1037f5250471SMihai Caraman } 1038f5250471SMihai Caraman 1039d30f6e48SScott Wood switch (exit_nr) { 1040d30f6e48SScott Wood case BOOKE_INTERRUPT_MACHINE_CHECK: 1041c35c9d84SAlexander Graf printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR)); 1042c35c9d84SAlexander Graf kvmppc_dump_vcpu(vcpu); 1043c35c9d84SAlexander Graf /* For debugging, send invalid exit reason to user space */ 1044c35c9d84SAlexander Graf run->hw.hardware_exit_reason = ~1ULL << 32; 1045c35c9d84SAlexander Graf run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR); 1046c35c9d84SAlexander Graf r = RESUME_HOST; 1047d30f6e48SScott Wood break; 1048d30f6e48SScott Wood 1049d30f6e48SScott Wood case BOOKE_INTERRUPT_EXTERNAL: 1050d30f6e48SScott Wood kvmppc_account_exit(vcpu, EXT_INTR_EXITS); 1051d30f6e48SScott Wood r = RESUME_GUEST; 1052d30f6e48SScott Wood break; 1053d30f6e48SScott Wood 1054d30f6e48SScott Wood case BOOKE_INTERRUPT_DECREMENTER: 1055d30f6e48SScott Wood kvmppc_account_exit(vcpu, DEC_EXITS); 1056d30f6e48SScott Wood r = RESUME_GUEST; 1057d30f6e48SScott Wood break; 1058d30f6e48SScott Wood 10596328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 10606328e593SBharat Bhushan r = RESUME_GUEST; 10616328e593SBharat Bhushan break; 10626328e593SBharat Bhushan 1063d30f6e48SScott Wood case BOOKE_INTERRUPT_DOORBELL: 1064d30f6e48SScott Wood kvmppc_account_exit(vcpu, DBELL_EXITS); 1065d30f6e48SScott Wood r = RESUME_GUEST; 1066d30f6e48SScott Wood break; 1067d30f6e48SScott Wood 1068d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL_CRIT: 1069d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 1070d30f6e48SScott Wood 1071d30f6e48SScott Wood /* 1072d30f6e48SScott Wood * We are here because there is a pending guest interrupt 1073d30f6e48SScott Wood * which could not be delivered as MSR_CE or MSR_ME was not 1074d30f6e48SScott Wood * set. Once we break from here we will retry delivery. 1075d30f6e48SScott Wood */ 1076d30f6e48SScott Wood r = RESUME_GUEST; 1077d30f6e48SScott Wood break; 1078d30f6e48SScott Wood 1079d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL: 1080d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 1081d30f6e48SScott Wood 1082d30f6e48SScott Wood /* 1083d30f6e48SScott Wood * We are here because there is a pending guest interrupt 1084d30f6e48SScott Wood * which could not be delivered as MSR_EE was not set. Once 1085d30f6e48SScott Wood * we break from here we will retry delivery. 1086d30f6e48SScott Wood */ 1087d30f6e48SScott Wood r = RESUME_GUEST; 1088d30f6e48SScott Wood break; 1089d30f6e48SScott Wood 109095f2e921SAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 109195f2e921SAlexander Graf r = RESUME_GUEST; 109295f2e921SAlexander Graf break; 109395f2e921SAlexander Graf 1094d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_PRIV: 1095d30f6e48SScott Wood r = emulation_exit(run, vcpu); 1096d30f6e48SScott Wood break; 1097d30f6e48SScott Wood 1098d30f6e48SScott Wood case BOOKE_INTERRUPT_PROGRAM: 1099033aaa14SMadhavan Srinivasan if ((vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP) && 1100033aaa14SMadhavan Srinivasan (last_inst == KVMPPC_INST_SW_BREAKPOINT)) { 1101033aaa14SMadhavan Srinivasan /* 1102033aaa14SMadhavan Srinivasan * We are here because of an SW breakpoint instr, 1103033aaa14SMadhavan Srinivasan * so lets return to host to handle. 1104033aaa14SMadhavan Srinivasan */ 1105033aaa14SMadhavan Srinivasan r = kvmppc_handle_debug(run, vcpu); 1106033aaa14SMadhavan Srinivasan run->exit_reason = KVM_EXIT_DEBUG; 1107033aaa14SMadhavan Srinivasan kvmppc_account_exit(vcpu, DEBUG_EXITS); 1108033aaa14SMadhavan Srinivasan break; 1109033aaa14SMadhavan Srinivasan } 1110033aaa14SMadhavan Srinivasan 1111d30f6e48SScott Wood if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) { 11120268597cSAlexander Graf /* 11130268597cSAlexander Graf * Program traps generated by user-level software must 11140268597cSAlexander Graf * be handled by the guest kernel. 11150268597cSAlexander Graf * 11160268597cSAlexander Graf * In GS mode, hypervisor privileged instructions trap 11170268597cSAlexander Graf * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are 11180268597cSAlexander Graf * actual program interrupts, handled by the guest. 11190268597cSAlexander Graf */ 1120d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr); 1121d30f6e48SScott Wood r = RESUME_GUEST; 1122d30f6e48SScott Wood kvmppc_account_exit(vcpu, USR_PR_INST); 1123d30f6e48SScott Wood break; 1124d30f6e48SScott Wood } 1125d30f6e48SScott Wood 1126d30f6e48SScott Wood r = emulation_exit(run, vcpu); 1127d9fbd03dSHollis Blanchard break; 1128d9fbd03dSHollis Blanchard 1129d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_FP_UNAVAIL: 1130d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL); 11317b701591SHollis Blanchard kvmppc_account_exit(vcpu, FP_UNAVAIL); 1132d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1133d9fbd03dSHollis Blanchard break; 1134d9fbd03dSHollis Blanchard 11354cd35f67SScott Wood #ifdef CONFIG_SPE 11364cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: { 11374cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) 11384cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 11394cd35f67SScott Wood else 11404cd35f67SScott Wood kvmppc_booke_queue_irqprio(vcpu, 11414cd35f67SScott Wood BOOKE_IRQPRIO_SPE_UNAVAIL); 1142bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1143bb3a8a17SHollis Blanchard break; 11444cd35f67SScott Wood } 1145bb3a8a17SHollis Blanchard 1146bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_DATA: 1147bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA); 1148bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1149bb3a8a17SHollis Blanchard break; 1150bb3a8a17SHollis Blanchard 1151bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_ROUND: 1152bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND); 1153bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1154bb3a8a17SHollis Blanchard break; 115595d80a29SMihai Caraman #elif defined(CONFIG_SPE_POSSIBLE) 11564cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: 11574cd35f67SScott Wood /* 11584cd35f67SScott Wood * Guest wants SPE, but host kernel doesn't support it. Send 11594cd35f67SScott Wood * an "unimplemented operation" program check to the guest. 11604cd35f67SScott Wood */ 11614cd35f67SScott Wood kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV); 11624cd35f67SScott Wood r = RESUME_GUEST; 11634cd35f67SScott Wood break; 11644cd35f67SScott Wood 11654cd35f67SScott Wood /* 11664cd35f67SScott Wood * These really should never happen without CONFIG_SPE, 11674cd35f67SScott Wood * as we should never enable the real MSR[SPE] in the guest. 11684cd35f67SScott Wood */ 11694cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_DATA: 11704cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_ROUND: 11714cd35f67SScott Wood printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n", 11724cd35f67SScott Wood __func__, exit_nr, vcpu->arch.pc); 11734cd35f67SScott Wood run->hw.hardware_exit_reason = exit_nr; 11744cd35f67SScott Wood r = RESUME_HOST; 11754cd35f67SScott Wood break; 117695d80a29SMihai Caraman #endif /* CONFIG_SPE_POSSIBLE */ 117795d80a29SMihai Caraman 117895d80a29SMihai Caraman /* 117995d80a29SMihai Caraman * On cores with Vector category, KVM is loaded only if CONFIG_ALTIVEC, 118095d80a29SMihai Caraman * see kvmppc_core_check_processor_compat(). 118195d80a29SMihai Caraman */ 118295d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 118395d80a29SMihai Caraman case BOOKE_INTERRUPT_ALTIVEC_UNAVAIL: 118495d80a29SMihai Caraman kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_UNAVAIL); 118595d80a29SMihai Caraman r = RESUME_GUEST; 118695d80a29SMihai Caraman break; 118795d80a29SMihai Caraman 118895d80a29SMihai Caraman case BOOKE_INTERRUPT_ALTIVEC_ASSIST: 118995d80a29SMihai Caraman kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_ASSIST); 119095d80a29SMihai Caraman r = RESUME_GUEST; 119195d80a29SMihai Caraman break; 11924cd35f67SScott Wood #endif 1193bb3a8a17SHollis Blanchard 1194d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DATA_STORAGE: 1195daf5e271SLiu Yu kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear, 1196daf5e271SLiu Yu vcpu->arch.fault_esr); 11977b701591SHollis Blanchard kvmppc_account_exit(vcpu, DSI_EXITS); 1198d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1199d9fbd03dSHollis Blanchard break; 1200d9fbd03dSHollis Blanchard 1201d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_INST_STORAGE: 1202daf5e271SLiu Yu kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr); 12037b701591SHollis Blanchard kvmppc_account_exit(vcpu, ISI_EXITS); 1204d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1205d9fbd03dSHollis Blanchard break; 1206d9fbd03dSHollis Blanchard 1207011da899SAlexander Graf case BOOKE_INTERRUPT_ALIGNMENT: 1208011da899SAlexander Graf kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear, 1209011da899SAlexander Graf vcpu->arch.fault_esr); 1210011da899SAlexander Graf r = RESUME_GUEST; 1211011da899SAlexander Graf break; 1212011da899SAlexander Graf 1213d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 1214d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_SYSCALL: 1215d30f6e48SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR)) { 1216d30f6e48SScott Wood kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 1217d30f6e48SScott Wood } else { 1218d30f6e48SScott Wood /* 1219d30f6e48SScott Wood * hcall from guest userspace -- send privileged 1220d30f6e48SScott Wood * instruction program check. 1221d30f6e48SScott Wood */ 1222d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, ESR_PPR); 1223d30f6e48SScott Wood } 1224d30f6e48SScott Wood 1225d30f6e48SScott Wood r = RESUME_GUEST; 1226d30f6e48SScott Wood break; 1227d30f6e48SScott Wood #else 1228d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_SYSCALL: 12292a342ed5SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_PR) && 12302a342ed5SAlexander Graf (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) { 12312a342ed5SAlexander Graf /* KVM PV hypercalls */ 12322a342ed5SAlexander Graf kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 12332a342ed5SAlexander Graf r = RESUME_GUEST; 12342a342ed5SAlexander Graf } else { 12352a342ed5SAlexander Graf /* Guest syscalls */ 1236d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL); 12372a342ed5SAlexander Graf } 12387b701591SHollis Blanchard kvmppc_account_exit(vcpu, SYSCALL_EXITS); 1239d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1240d9fbd03dSHollis Blanchard break; 1241d30f6e48SScott Wood #endif 1242d9fbd03dSHollis Blanchard 1243d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DTLB_MISS: { 1244d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.fault_dear; 12457924bd41SHollis Blanchard int gtlb_index; 1246475e7cddSHollis Blanchard gpa_t gpaddr; 1247d9fbd03dSHollis Blanchard gfn_t gfn; 1248d9fbd03dSHollis Blanchard 1249bf7ca4bdSAlexander Graf #ifdef CONFIG_KVM_E500V2 1250a4cd8b23SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR) && 1251a4cd8b23SScott Wood (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 1252a4cd8b23SScott Wood kvmppc_map_magic(vcpu); 1253a4cd8b23SScott Wood kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1254a4cd8b23SScott Wood r = RESUME_GUEST; 1255a4cd8b23SScott Wood 1256a4cd8b23SScott Wood break; 1257a4cd8b23SScott Wood } 1258a4cd8b23SScott Wood #endif 1259a4cd8b23SScott Wood 1260d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1261fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 12627924bd41SHollis Blanchard if (gtlb_index < 0) { 1263d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1264daf5e271SLiu Yu kvmppc_core_queue_dtlb_miss(vcpu, 1265daf5e271SLiu Yu vcpu->arch.fault_dear, 1266daf5e271SLiu Yu vcpu->arch.fault_esr); 1267b52a638cSHollis Blanchard kvmppc_mmu_dtlb_miss(vcpu); 12687b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS); 1269d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1270d9fbd03dSHollis Blanchard break; 1271d9fbd03dSHollis Blanchard } 1272d9fbd03dSHollis Blanchard 1273f1e89028SScott Wood idx = srcu_read_lock(&vcpu->kvm->srcu); 1274f1e89028SScott Wood 1275be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 1276475e7cddSHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1277d9fbd03dSHollis Blanchard 1278d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1279d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1280d9fbd03dSHollis Blanchard * didn't, and it is RAM. This could be because: 1281d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1282d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1283d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1284d9fbd03dSHollis Blanchard * invoking the guest. */ 128558a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 12867b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1287d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1288d9fbd03dSHollis Blanchard } else { 1289d9fbd03dSHollis Blanchard /* Guest has mapped and accessed a page which is not 1290d9fbd03dSHollis Blanchard * actually RAM. */ 1291475e7cddSHollis Blanchard vcpu->arch.paddr_accessed = gpaddr; 12926020c0f6SAlexander Graf vcpu->arch.vaddr_accessed = eaddr; 1293d9fbd03dSHollis Blanchard r = kvmppc_emulate_mmio(run, vcpu); 12947b701591SHollis Blanchard kvmppc_account_exit(vcpu, MMIO_EXITS); 1295d9fbd03dSHollis Blanchard } 1296d9fbd03dSHollis Blanchard 1297f1e89028SScott Wood srcu_read_unlock(&vcpu->kvm->srcu, idx); 1298d9fbd03dSHollis Blanchard break; 1299d9fbd03dSHollis Blanchard } 1300d9fbd03dSHollis Blanchard 1301d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_ITLB_MISS: { 1302d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.pc; 130389168618SHollis Blanchard gpa_t gpaddr; 1304d9fbd03dSHollis Blanchard gfn_t gfn; 13057924bd41SHollis Blanchard int gtlb_index; 1306d9fbd03dSHollis Blanchard 1307d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1308d9fbd03dSHollis Blanchard 1309d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1310fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 13117924bd41SHollis Blanchard if (gtlb_index < 0) { 1312d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1313d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 1314b52a638cSHollis Blanchard kvmppc_mmu_itlb_miss(vcpu); 13157b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS); 1316d9fbd03dSHollis Blanchard break; 1317d9fbd03dSHollis Blanchard } 1318d9fbd03dSHollis Blanchard 13197b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS); 1320d9fbd03dSHollis Blanchard 1321f1e89028SScott Wood idx = srcu_read_lock(&vcpu->kvm->srcu); 1322f1e89028SScott Wood 1323be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 132489168618SHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1325d9fbd03dSHollis Blanchard 1326d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1327d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1328d9fbd03dSHollis Blanchard * didn't. This could be because: 1329d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1330d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1331d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1332d9fbd03dSHollis Blanchard * invoking the guest. */ 133358a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 1334d9fbd03dSHollis Blanchard } else { 1335d9fbd03dSHollis Blanchard /* Guest mapped and leaped at non-RAM! */ 1336d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK); 1337d9fbd03dSHollis Blanchard } 1338d9fbd03dSHollis Blanchard 1339f1e89028SScott Wood srcu_read_unlock(&vcpu->kvm->srcu, idx); 1340d9fbd03dSHollis Blanchard break; 1341d9fbd03dSHollis Blanchard } 1342d9fbd03dSHollis Blanchard 1343d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DEBUG: { 1344ce11e48bSBharat Bhushan r = kvmppc_handle_debug(run, vcpu); 1345ce11e48bSBharat Bhushan if (r == RESUME_HOST) 1346d9fbd03dSHollis Blanchard run->exit_reason = KVM_EXIT_DEBUG; 13477b701591SHollis Blanchard kvmppc_account_exit(vcpu, DEBUG_EXITS); 1348d9fbd03dSHollis Blanchard break; 1349d9fbd03dSHollis Blanchard } 1350d9fbd03dSHollis Blanchard 1351d9fbd03dSHollis Blanchard default: 1352d9fbd03dSHollis Blanchard printk(KERN_EMERG "exit_nr %d\n", exit_nr); 1353d9fbd03dSHollis Blanchard BUG(); 1354d9fbd03dSHollis Blanchard } 1355d9fbd03dSHollis Blanchard 1356f5250471SMihai Caraman out: 1357a8e4ef84SAlexander Graf /* 1358a8e4ef84SAlexander Graf * To avoid clobbering exit_reason, only check for signals if we 1359a8e4ef84SAlexander Graf * aren't already exiting to userspace for some other reason. 1360a8e4ef84SAlexander Graf */ 136103660ba2SAlexander Graf if (!(r & RESUME_HOST)) { 13627ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 13636c85f52bSScott Wood if (s <= 0) 13647ee78855SAlexander Graf r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV); 13656c85f52bSScott Wood else { 13666c85f52bSScott Wood /* interrupts now hard-disabled */ 13675f1c248fSScott Wood kvmppc_fix_ee_before_entry(); 13683efc7da6SMihai Caraman kvmppc_load_guest_fp(vcpu); 136995d80a29SMihai Caraman kvmppc_load_guest_altivec(vcpu); 137024afa37bSAlexander Graf } 137124afa37bSAlexander Graf } 1372706fb730SAlexander Graf 1373d9fbd03dSHollis Blanchard return r; 1374d9fbd03dSHollis Blanchard } 1375d9fbd03dSHollis Blanchard 1376d26f22c9SBharat Bhushan static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr) 1377d26f22c9SBharat Bhushan { 1378d26f22c9SBharat Bhushan u32 old_tsr = vcpu->arch.tsr; 1379d26f22c9SBharat Bhushan 1380d26f22c9SBharat Bhushan vcpu->arch.tsr = new_tsr; 1381d26f22c9SBharat Bhushan 1382d26f22c9SBharat Bhushan if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS)) 1383d26f22c9SBharat Bhushan arm_next_watchdog(vcpu); 1384d26f22c9SBharat Bhushan 1385d26f22c9SBharat Bhushan update_timer_ints(vcpu); 1386d26f22c9SBharat Bhushan } 1387d26f22c9SBharat Bhushan 1388d9fbd03dSHollis Blanchard /* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */ 1389d9fbd03dSHollis Blanchard int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu) 1390d9fbd03dSHollis Blanchard { 1391082decf2SHollis Blanchard int i; 1392af8f38b3SAlexander Graf int r; 1393082decf2SHollis Blanchard 1394d9fbd03dSHollis Blanchard vcpu->arch.pc = 0; 1395b5904972SScott Wood vcpu->arch.shared->pir = vcpu->vcpu_id; 13968e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */ 1397d30f6e48SScott Wood kvmppc_set_msr(vcpu, 0); 1398d9fbd03dSHollis Blanchard 1399d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 1400ce11e48bSBharat Bhushan vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS; 1401d9fbd03dSHollis Blanchard vcpu->arch.shadow_pid = 1; 1402d30f6e48SScott Wood vcpu->arch.shared->msr = 0; 1403d30f6e48SScott Wood #endif 1404d9fbd03dSHollis Blanchard 1405082decf2SHollis Blanchard /* Eye-catching numbers so we know if the guest takes an interrupt 1406082decf2SHollis Blanchard * before it's programmed its own IVPR/IVORs. */ 1407d9fbd03dSHollis Blanchard vcpu->arch.ivpr = 0x55550000; 1408082decf2SHollis Blanchard for (i = 0; i < BOOKE_IRQPRIO_MAX; i++) 1409082decf2SHollis Blanchard vcpu->arch.ivor[i] = 0x7700 | i * 4; 1410d9fbd03dSHollis Blanchard 141173e75b41SHollis Blanchard kvmppc_init_timing_stats(vcpu); 141273e75b41SHollis Blanchard 1413af8f38b3SAlexander Graf r = kvmppc_core_vcpu_setup(vcpu); 1414af8f38b3SAlexander Graf kvmppc_sanity_check(vcpu); 1415af8f38b3SAlexander Graf return r; 1416d9fbd03dSHollis Blanchard } 1417d9fbd03dSHollis Blanchard 1418f61c94bbSBharat Bhushan int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu) 1419f61c94bbSBharat Bhushan { 1420f61c94bbSBharat Bhushan /* setup watchdog timer once */ 1421f61c94bbSBharat Bhushan spin_lock_init(&vcpu->arch.wdt_lock); 142286cb30ecSKees Cook timer_setup(&vcpu->arch.wdt_timer, kvmppc_watchdog_func, 0); 1423f61c94bbSBharat Bhushan 14242f699a59SBharat Bhushan /* 14252f699a59SBharat Bhushan * Clear DBSR.MRR to avoid guest debug interrupt as 14262f699a59SBharat Bhushan * this is of host interest 14272f699a59SBharat Bhushan */ 14282f699a59SBharat Bhushan mtspr(SPRN_DBSR, DBSR_MRR); 1429f61c94bbSBharat Bhushan return 0; 1430f61c94bbSBharat Bhushan } 1431f61c94bbSBharat Bhushan 1432f61c94bbSBharat Bhushan void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu) 1433f61c94bbSBharat Bhushan { 1434f61c94bbSBharat Bhushan del_timer_sync(&vcpu->arch.wdt_timer); 1435f61c94bbSBharat Bhushan } 1436f61c94bbSBharat Bhushan 1437d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1438d9fbd03dSHollis Blanchard { 1439d9fbd03dSHollis Blanchard int i; 1440d9fbd03dSHollis Blanchard 14411fc9b76bSChristoffer Dall vcpu_load(vcpu); 14421fc9b76bSChristoffer Dall 1443d9fbd03dSHollis Blanchard regs->pc = vcpu->arch.pc; 1444992b5b29SAlexander Graf regs->cr = kvmppc_get_cr(vcpu); 1445d9fbd03dSHollis Blanchard regs->ctr = vcpu->arch.ctr; 1446d9fbd03dSHollis Blanchard regs->lr = vcpu->arch.lr; 1447992b5b29SAlexander Graf regs->xer = kvmppc_get_xer(vcpu); 1448666e7252SAlexander Graf regs->msr = vcpu->arch.shared->msr; 144931579eeaSBharat Bhushan regs->srr0 = kvmppc_get_srr0(vcpu); 145031579eeaSBharat Bhushan regs->srr1 = kvmppc_get_srr1(vcpu); 1451d9fbd03dSHollis Blanchard regs->pid = vcpu->arch.pid; 1452c1b8a01bSBharat Bhushan regs->sprg0 = kvmppc_get_sprg0(vcpu); 1453c1b8a01bSBharat Bhushan regs->sprg1 = kvmppc_get_sprg1(vcpu); 1454c1b8a01bSBharat Bhushan regs->sprg2 = kvmppc_get_sprg2(vcpu); 1455c1b8a01bSBharat Bhushan regs->sprg3 = kvmppc_get_sprg3(vcpu); 1456c1b8a01bSBharat Bhushan regs->sprg4 = kvmppc_get_sprg4(vcpu); 1457c1b8a01bSBharat Bhushan regs->sprg5 = kvmppc_get_sprg5(vcpu); 1458c1b8a01bSBharat Bhushan regs->sprg6 = kvmppc_get_sprg6(vcpu); 1459c1b8a01bSBharat Bhushan regs->sprg7 = kvmppc_get_sprg7(vcpu); 1460d9fbd03dSHollis Blanchard 1461d9fbd03dSHollis Blanchard for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 14628e5b26b5SAlexander Graf regs->gpr[i] = kvmppc_get_gpr(vcpu, i); 1463d9fbd03dSHollis Blanchard 14641fc9b76bSChristoffer Dall vcpu_put(vcpu); 1465d9fbd03dSHollis Blanchard return 0; 1466d9fbd03dSHollis Blanchard } 1467d9fbd03dSHollis Blanchard 1468d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1469d9fbd03dSHollis Blanchard { 1470d9fbd03dSHollis Blanchard int i; 1471d9fbd03dSHollis Blanchard 1472875656feSChristoffer Dall vcpu_load(vcpu); 1473875656feSChristoffer Dall 1474d9fbd03dSHollis Blanchard vcpu->arch.pc = regs->pc; 1475992b5b29SAlexander Graf kvmppc_set_cr(vcpu, regs->cr); 1476d9fbd03dSHollis Blanchard vcpu->arch.ctr = regs->ctr; 1477d9fbd03dSHollis Blanchard vcpu->arch.lr = regs->lr; 1478992b5b29SAlexander Graf kvmppc_set_xer(vcpu, regs->xer); 1479b8fd68acSHollis Blanchard kvmppc_set_msr(vcpu, regs->msr); 148031579eeaSBharat Bhushan kvmppc_set_srr0(vcpu, regs->srr0); 148131579eeaSBharat Bhushan kvmppc_set_srr1(vcpu, regs->srr1); 14825ce941eeSScott Wood kvmppc_set_pid(vcpu, regs->pid); 1483c1b8a01bSBharat Bhushan kvmppc_set_sprg0(vcpu, regs->sprg0); 1484c1b8a01bSBharat Bhushan kvmppc_set_sprg1(vcpu, regs->sprg1); 1485c1b8a01bSBharat Bhushan kvmppc_set_sprg2(vcpu, regs->sprg2); 1486c1b8a01bSBharat Bhushan kvmppc_set_sprg3(vcpu, regs->sprg3); 1487c1b8a01bSBharat Bhushan kvmppc_set_sprg4(vcpu, regs->sprg4); 1488c1b8a01bSBharat Bhushan kvmppc_set_sprg5(vcpu, regs->sprg5); 1489c1b8a01bSBharat Bhushan kvmppc_set_sprg6(vcpu, regs->sprg6); 1490c1b8a01bSBharat Bhushan kvmppc_set_sprg7(vcpu, regs->sprg7); 1491d9fbd03dSHollis Blanchard 14928e5b26b5SAlexander Graf for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 14938e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, i, regs->gpr[i]); 1494d9fbd03dSHollis Blanchard 1495875656feSChristoffer Dall vcpu_put(vcpu); 1496d9fbd03dSHollis Blanchard return 0; 1497d9fbd03dSHollis Blanchard } 1498d9fbd03dSHollis Blanchard 14995ce941eeSScott Wood static void get_sregs_base(struct kvm_vcpu *vcpu, 15005ce941eeSScott Wood struct kvm_sregs *sregs) 15015ce941eeSScott Wood { 15025ce941eeSScott Wood u64 tb = get_tb(); 15035ce941eeSScott Wood 15045ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_BASE; 15055ce941eeSScott Wood 15065ce941eeSScott Wood sregs->u.e.csrr0 = vcpu->arch.csrr0; 15075ce941eeSScott Wood sregs->u.e.csrr1 = vcpu->arch.csrr1; 15085ce941eeSScott Wood sregs->u.e.mcsr = vcpu->arch.mcsr; 1509dc168549SBharat Bhushan sregs->u.e.esr = kvmppc_get_esr(vcpu); 1510a5414d4bSBharat Bhushan sregs->u.e.dear = kvmppc_get_dar(vcpu); 15115ce941eeSScott Wood sregs->u.e.tsr = vcpu->arch.tsr; 15125ce941eeSScott Wood sregs->u.e.tcr = vcpu->arch.tcr; 15135ce941eeSScott Wood sregs->u.e.dec = kvmppc_get_dec(vcpu, tb); 15145ce941eeSScott Wood sregs->u.e.tb = tb; 15155ce941eeSScott Wood sregs->u.e.vrsave = vcpu->arch.vrsave; 15165ce941eeSScott Wood } 15175ce941eeSScott Wood 15185ce941eeSScott Wood static int set_sregs_base(struct kvm_vcpu *vcpu, 15195ce941eeSScott Wood struct kvm_sregs *sregs) 15205ce941eeSScott Wood { 15215ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_BASE)) 15225ce941eeSScott Wood return 0; 15235ce941eeSScott Wood 15245ce941eeSScott Wood vcpu->arch.csrr0 = sregs->u.e.csrr0; 15255ce941eeSScott Wood vcpu->arch.csrr1 = sregs->u.e.csrr1; 15265ce941eeSScott Wood vcpu->arch.mcsr = sregs->u.e.mcsr; 1527dc168549SBharat Bhushan kvmppc_set_esr(vcpu, sregs->u.e.esr); 1528a5414d4bSBharat Bhushan kvmppc_set_dar(vcpu, sregs->u.e.dear); 15295ce941eeSScott Wood vcpu->arch.vrsave = sregs->u.e.vrsave; 1530dfd4d47eSScott Wood kvmppc_set_tcr(vcpu, sregs->u.e.tcr); 15315ce941eeSScott Wood 1532dfd4d47eSScott Wood if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) { 15335ce941eeSScott Wood vcpu->arch.dec = sregs->u.e.dec; 15345ce941eeSScott Wood kvmppc_emulate_dec(vcpu); 1535dfd4d47eSScott Wood } 15365ce941eeSScott Wood 1537d26f22c9SBharat Bhushan if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR) 1538d26f22c9SBharat Bhushan kvmppc_set_tsr(vcpu, sregs->u.e.tsr); 15395ce941eeSScott Wood 15405ce941eeSScott Wood return 0; 15415ce941eeSScott Wood } 15425ce941eeSScott Wood 15435ce941eeSScott Wood static void get_sregs_arch206(struct kvm_vcpu *vcpu, 15445ce941eeSScott Wood struct kvm_sregs *sregs) 15455ce941eeSScott Wood { 15465ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_ARCH206; 15475ce941eeSScott Wood 1548841741f2SScott Wood sregs->u.e.pir = vcpu->vcpu_id; 15495ce941eeSScott Wood sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0; 15505ce941eeSScott Wood sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1; 15515ce941eeSScott Wood sregs->u.e.decar = vcpu->arch.decar; 15525ce941eeSScott Wood sregs->u.e.ivpr = vcpu->arch.ivpr; 15535ce941eeSScott Wood } 15545ce941eeSScott Wood 15555ce941eeSScott Wood static int set_sregs_arch206(struct kvm_vcpu *vcpu, 15565ce941eeSScott Wood struct kvm_sregs *sregs) 15575ce941eeSScott Wood { 15585ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206)) 15595ce941eeSScott Wood return 0; 15605ce941eeSScott Wood 1561841741f2SScott Wood if (sregs->u.e.pir != vcpu->vcpu_id) 15625ce941eeSScott Wood return -EINVAL; 15635ce941eeSScott Wood 15645ce941eeSScott Wood vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0; 15655ce941eeSScott Wood vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1; 15665ce941eeSScott Wood vcpu->arch.decar = sregs->u.e.decar; 15675ce941eeSScott Wood vcpu->arch.ivpr = sregs->u.e.ivpr; 15685ce941eeSScott Wood 15695ce941eeSScott Wood return 0; 15705ce941eeSScott Wood } 15715ce941eeSScott Wood 15723a167beaSAneesh Kumar K.V int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 15735ce941eeSScott Wood { 15745ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_IVOR; 15755ce941eeSScott Wood 15765ce941eeSScott Wood sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL]; 15775ce941eeSScott Wood sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK]; 15785ce941eeSScott Wood sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE]; 15795ce941eeSScott Wood sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE]; 15805ce941eeSScott Wood sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL]; 15815ce941eeSScott Wood sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT]; 15825ce941eeSScott Wood sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM]; 15835ce941eeSScott Wood sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL]; 15845ce941eeSScott Wood sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL]; 15855ce941eeSScott Wood sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL]; 15865ce941eeSScott Wood sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER]; 15875ce941eeSScott Wood sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT]; 15885ce941eeSScott Wood sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG]; 15895ce941eeSScott Wood sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS]; 15905ce941eeSScott Wood sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS]; 15915ce941eeSScott Wood sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG]; 15923a167beaSAneesh Kumar K.V return 0; 15935ce941eeSScott Wood } 15945ce941eeSScott Wood 15955ce941eeSScott Wood int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 15965ce941eeSScott Wood { 15975ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_IVOR)) 15985ce941eeSScott Wood return 0; 15995ce941eeSScott Wood 16005ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0]; 16015ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1]; 16025ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2]; 16035ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3]; 16045ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4]; 16055ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5]; 16065ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6]; 16075ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7]; 16085ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8]; 16095ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9]; 16105ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10]; 16115ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11]; 16125ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12]; 16135ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13]; 16145ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14]; 16155ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15]; 16165ce941eeSScott Wood 16175ce941eeSScott Wood return 0; 16185ce941eeSScott Wood } 16195ce941eeSScott Wood 1620d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu, 1621d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1622d9fbd03dSHollis Blanchard { 1623bcdec41cSChristoffer Dall int ret; 1624bcdec41cSChristoffer Dall 1625bcdec41cSChristoffer Dall vcpu_load(vcpu); 1626bcdec41cSChristoffer Dall 16275ce941eeSScott Wood sregs->pvr = vcpu->arch.pvr; 16285ce941eeSScott Wood 16295ce941eeSScott Wood get_sregs_base(vcpu, sregs); 16305ce941eeSScott Wood get_sregs_arch206(vcpu, sregs); 1631bcdec41cSChristoffer Dall ret = vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs); 1632bcdec41cSChristoffer Dall 1633bcdec41cSChristoffer Dall vcpu_put(vcpu); 1634bcdec41cSChristoffer Dall return ret; 1635d9fbd03dSHollis Blanchard } 1636d9fbd03dSHollis Blanchard 1637d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu, 1638d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1639d9fbd03dSHollis Blanchard { 1640b4ef9d4eSChristoffer Dall int ret = -EINVAL; 16415ce941eeSScott Wood 1642b4ef9d4eSChristoffer Dall vcpu_load(vcpu); 16435ce941eeSScott Wood if (vcpu->arch.pvr != sregs->pvr) 1644b4ef9d4eSChristoffer Dall goto out; 16455ce941eeSScott Wood 16465ce941eeSScott Wood ret = set_sregs_base(vcpu, sregs); 16475ce941eeSScott Wood if (ret < 0) 1648b4ef9d4eSChristoffer Dall goto out; 16495ce941eeSScott Wood 16505ce941eeSScott Wood ret = set_sregs_arch206(vcpu, sregs); 16515ce941eeSScott Wood if (ret < 0) 1652b4ef9d4eSChristoffer Dall goto out; 16535ce941eeSScott Wood 1654b4ef9d4eSChristoffer Dall ret = vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs); 1655b4ef9d4eSChristoffer Dall 1656b4ef9d4eSChristoffer Dall out: 1657b4ef9d4eSChristoffer Dall vcpu_put(vcpu); 1658b4ef9d4eSChristoffer Dall return ret; 1659d9fbd03dSHollis Blanchard } 1660d9fbd03dSHollis Blanchard 16618a41ea53SMihai Caraman int kvmppc_get_one_reg(struct kvm_vcpu *vcpu, u64 id, 16628a41ea53SMihai Caraman union kvmppc_one_reg *val) 166331f3438eSPaul Mackerras { 166435b299e2SMihai Caraman int r = 0; 166535b299e2SMihai Caraman 16668a41ea53SMihai Caraman switch (id) { 16676df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 16688a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac1); 16696df8d3fcSBharat Bhushan break; 1670547465efSBharat Bhushan case KVM_REG_PPC_IAC2: 16718a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac2); 1672547465efSBharat Bhushan break; 1673547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1674547465efSBharat Bhushan case KVM_REG_PPC_IAC3: 16758a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac3); 1676547465efSBharat Bhushan break; 1677547465efSBharat Bhushan case KVM_REG_PPC_IAC4: 16788a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac4); 1679547465efSBharat Bhushan break; 1680547465efSBharat Bhushan #endif 16816df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 16828a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.dac1); 1683547465efSBharat Bhushan break; 168435b299e2SMihai Caraman case KVM_REG_PPC_DAC2: 16858a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.dac2); 16862c509672SBharat Bhushan break; 1687324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 168834f754b9SBharat Bhushan u32 epr = kvmppc_get_epr(vcpu); 16898a41ea53SMihai Caraman *val = get_reg_val(id, epr); 1690324b3e63SAlexander Graf break; 1691324b3e63SAlexander Graf } 1692352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1693352df1deSMihai Caraman case KVM_REG_PPC_EPCR: 16948a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.epcr); 1695352df1deSMihai Caraman break; 1696352df1deSMihai Caraman #endif 169778accda4SBharat Bhushan case KVM_REG_PPC_TCR: 16988a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.tcr); 169978accda4SBharat Bhushan break; 170078accda4SBharat Bhushan case KVM_REG_PPC_TSR: 17018a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.tsr); 170278accda4SBharat Bhushan break; 170335b299e2SMihai Caraman case KVM_REG_PPC_DEBUG_INST: 1704033aaa14SMadhavan Srinivasan *val = get_reg_val(id, KVMPPC_INST_SW_BREAKPOINT); 17058c32a2eaSBharat Bhushan break; 17068b75cbbeSPaul Mackerras case KVM_REG_PPC_VRSAVE: 17078a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.vrsave); 17088c32a2eaSBharat Bhushan break; 17096df8d3fcSBharat Bhushan default: 17108a41ea53SMihai Caraman r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, id, val); 17116df8d3fcSBharat Bhushan break; 17126df8d3fcSBharat Bhushan } 171335b299e2SMihai Caraman 17146df8d3fcSBharat Bhushan return r; 171531f3438eSPaul Mackerras } 171631f3438eSPaul Mackerras 17178a41ea53SMihai Caraman int kvmppc_set_one_reg(struct kvm_vcpu *vcpu, u64 id, 17188a41ea53SMihai Caraman union kvmppc_one_reg *val) 171931f3438eSPaul Mackerras { 172035b299e2SMihai Caraman int r = 0; 172135b299e2SMihai Caraman 17228a41ea53SMihai Caraman switch (id) { 17236df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 17248a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac1 = set_reg_val(id, *val); 17256df8d3fcSBharat Bhushan break; 1726547465efSBharat Bhushan case KVM_REG_PPC_IAC2: 17278a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac2 = set_reg_val(id, *val); 1728547465efSBharat Bhushan break; 1729547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1730547465efSBharat Bhushan case KVM_REG_PPC_IAC3: 17318a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac3 = set_reg_val(id, *val); 1732547465efSBharat Bhushan break; 1733547465efSBharat Bhushan case KVM_REG_PPC_IAC4: 17348a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac4 = set_reg_val(id, *val); 1735547465efSBharat Bhushan break; 1736547465efSBharat Bhushan #endif 17376df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 17388a41ea53SMihai Caraman vcpu->arch.dbg_reg.dac1 = set_reg_val(id, *val); 1739547465efSBharat Bhushan break; 174035b299e2SMihai Caraman case KVM_REG_PPC_DAC2: 17418a41ea53SMihai Caraman vcpu->arch.dbg_reg.dac2 = set_reg_val(id, *val); 17422c509672SBharat Bhushan break; 1743324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 17448a41ea53SMihai Caraman u32 new_epr = set_reg_val(id, *val); 1745324b3e63SAlexander Graf kvmppc_set_epr(vcpu, new_epr); 1746324b3e63SAlexander Graf break; 1747324b3e63SAlexander Graf } 1748352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1749352df1deSMihai Caraman case KVM_REG_PPC_EPCR: { 17508a41ea53SMihai Caraman u32 new_epcr = set_reg_val(id, *val); 1751352df1deSMihai Caraman kvmppc_set_epcr(vcpu, new_epcr); 1752352df1deSMihai Caraman break; 1753352df1deSMihai Caraman } 1754352df1deSMihai Caraman #endif 175578accda4SBharat Bhushan case KVM_REG_PPC_OR_TSR: { 17568a41ea53SMihai Caraman u32 tsr_bits = set_reg_val(id, *val); 175778accda4SBharat Bhushan kvmppc_set_tsr_bits(vcpu, tsr_bits); 175878accda4SBharat Bhushan break; 175978accda4SBharat Bhushan } 176078accda4SBharat Bhushan case KVM_REG_PPC_CLEAR_TSR: { 17618a41ea53SMihai Caraman u32 tsr_bits = set_reg_val(id, *val); 176278accda4SBharat Bhushan kvmppc_clr_tsr_bits(vcpu, tsr_bits); 176378accda4SBharat Bhushan break; 176478accda4SBharat Bhushan } 176578accda4SBharat Bhushan case KVM_REG_PPC_TSR: { 17668a41ea53SMihai Caraman u32 tsr = set_reg_val(id, *val); 176778accda4SBharat Bhushan kvmppc_set_tsr(vcpu, tsr); 176878accda4SBharat Bhushan break; 176978accda4SBharat Bhushan } 177078accda4SBharat Bhushan case KVM_REG_PPC_TCR: { 17718a41ea53SMihai Caraman u32 tcr = set_reg_val(id, *val); 177278accda4SBharat Bhushan kvmppc_set_tcr(vcpu, tcr); 177378accda4SBharat Bhushan break; 177478accda4SBharat Bhushan } 17758b75cbbeSPaul Mackerras case KVM_REG_PPC_VRSAVE: 17768a41ea53SMihai Caraman vcpu->arch.vrsave = set_reg_val(id, *val); 17778b75cbbeSPaul Mackerras break; 17786df8d3fcSBharat Bhushan default: 17798a41ea53SMihai Caraman r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, id, val); 17806df8d3fcSBharat Bhushan break; 17816df8d3fcSBharat Bhushan } 178235b299e2SMihai Caraman 17836df8d3fcSBharat Bhushan return r; 178431f3438eSPaul Mackerras } 178531f3438eSPaul Mackerras 1786d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1787d9fbd03dSHollis Blanchard { 1788d9fbd03dSHollis Blanchard return -ENOTSUPP; 1789d9fbd03dSHollis Blanchard } 1790d9fbd03dSHollis Blanchard 1791d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1792d9fbd03dSHollis Blanchard { 1793d9fbd03dSHollis Blanchard return -ENOTSUPP; 1794d9fbd03dSHollis Blanchard } 1795d9fbd03dSHollis Blanchard 1796d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu, 1797d9fbd03dSHollis Blanchard struct kvm_translation *tr) 1798d9fbd03dSHollis Blanchard { 179998001d8dSAvi Kivity int r; 180098001d8dSAvi Kivity 18011da5b61dSChristoffer Dall vcpu_load(vcpu); 180298001d8dSAvi Kivity r = kvmppc_core_vcpu_translate(vcpu, tr); 18031da5b61dSChristoffer Dall vcpu_put(vcpu); 180498001d8dSAvi Kivity return r; 1805d9fbd03dSHollis Blanchard } 1806d9fbd03dSHollis Blanchard 18074e755758SAlexander Graf int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log) 18084e755758SAlexander Graf { 18094e755758SAlexander Graf return -ENOTSUPP; 18104e755758SAlexander Graf } 18114e755758SAlexander Graf 18125587027cSAneesh Kumar K.V void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free, 1813a66b48c3SPaul Mackerras struct kvm_memory_slot *dont) 1814a66b48c3SPaul Mackerras { 1815a66b48c3SPaul Mackerras } 1816a66b48c3SPaul Mackerras 18175587027cSAneesh Kumar K.V int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot, 1818a66b48c3SPaul Mackerras unsigned long npages) 1819a66b48c3SPaul Mackerras { 1820a66b48c3SPaul Mackerras return 0; 1821a66b48c3SPaul Mackerras } 1822a66b48c3SPaul Mackerras 1823f9e0554dSPaul Mackerras int kvmppc_core_prepare_memory_region(struct kvm *kvm, 1824a66b48c3SPaul Mackerras struct kvm_memory_slot *memslot, 182509170a49SPaolo Bonzini const struct kvm_userspace_memory_region *mem) 1826f9e0554dSPaul Mackerras { 1827f9e0554dSPaul Mackerras return 0; 1828f9e0554dSPaul Mackerras } 1829f9e0554dSPaul Mackerras 1830f9e0554dSPaul Mackerras void kvmppc_core_commit_memory_region(struct kvm *kvm, 183109170a49SPaolo Bonzini const struct kvm_userspace_memory_region *mem, 1832f36f3f28SPaolo Bonzini const struct kvm_memory_slot *old, 1833f36f3f28SPaolo Bonzini const struct kvm_memory_slot *new) 1834dfe49dbdSPaul Mackerras { 1835dfe49dbdSPaul Mackerras } 1836dfe49dbdSPaul Mackerras 1837dfe49dbdSPaul Mackerras void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot) 1838f9e0554dSPaul Mackerras { 1839f9e0554dSPaul Mackerras } 1840f9e0554dSPaul Mackerras 184138f98824SMihai Caraman void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr) 184238f98824SMihai Caraman { 184338f98824SMihai Caraman #if defined(CONFIG_64BIT) 184438f98824SMihai Caraman vcpu->arch.epcr = new_epcr; 184538f98824SMihai Caraman #ifdef CONFIG_KVM_BOOKE_HV 184638f98824SMihai Caraman vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM; 184738f98824SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 184838f98824SMihai Caraman vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM; 184938f98824SMihai Caraman #endif 185038f98824SMihai Caraman #endif 185138f98824SMihai Caraman } 185238f98824SMihai Caraman 1853dfd4d47eSScott Wood void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr) 1854dfd4d47eSScott Wood { 1855dfd4d47eSScott Wood vcpu->arch.tcr = new_tcr; 1856f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1857dfd4d47eSScott Wood update_timer_ints(vcpu); 1858dfd4d47eSScott Wood } 1859dfd4d47eSScott Wood 1860dfd4d47eSScott Wood void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1861dfd4d47eSScott Wood { 1862dfd4d47eSScott Wood set_bits(tsr_bits, &vcpu->arch.tsr); 1863dfd4d47eSScott Wood smp_wmb(); 1864dfd4d47eSScott Wood kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 1865dfd4d47eSScott Wood kvm_vcpu_kick(vcpu); 1866dfd4d47eSScott Wood } 1867dfd4d47eSScott Wood 1868dfd4d47eSScott Wood void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1869dfd4d47eSScott Wood { 1870dfd4d47eSScott Wood clear_bits(tsr_bits, &vcpu->arch.tsr); 1871f61c94bbSBharat Bhushan 1872f61c94bbSBharat Bhushan /* 1873f61c94bbSBharat Bhushan * We may have stopped the watchdog due to 1874f61c94bbSBharat Bhushan * being stuck on final expiration. 1875f61c94bbSBharat Bhushan */ 1876f61c94bbSBharat Bhushan if (tsr_bits & (TSR_ENW | TSR_WIS)) 1877f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1878f61c94bbSBharat Bhushan 1879dfd4d47eSScott Wood update_timer_ints(vcpu); 1880dfd4d47eSScott Wood } 1881dfd4d47eSScott Wood 1882d02d4d15SMihai Caraman void kvmppc_decrementer_func(struct kvm_vcpu *vcpu) 1883dfd4d47eSScott Wood { 188421bd000aSBharat Bhushan if (vcpu->arch.tcr & TCR_ARE) { 188521bd000aSBharat Bhushan vcpu->arch.dec = vcpu->arch.decar; 188621bd000aSBharat Bhushan kvmppc_emulate_dec(vcpu); 188721bd000aSBharat Bhushan } 188821bd000aSBharat Bhushan 1889dfd4d47eSScott Wood kvmppc_set_tsr_bits(vcpu, TSR_DIS); 1890dfd4d47eSScott Wood } 1891dfd4d47eSScott Wood 1892ce11e48bSBharat Bhushan static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg, 1893ce11e48bSBharat Bhushan uint64_t addr, int index) 1894ce11e48bSBharat Bhushan { 1895ce11e48bSBharat Bhushan switch (index) { 1896ce11e48bSBharat Bhushan case 0: 1897ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC1; 1898ce11e48bSBharat Bhushan dbg_reg->iac1 = addr; 1899ce11e48bSBharat Bhushan break; 1900ce11e48bSBharat Bhushan case 1: 1901ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC2; 1902ce11e48bSBharat Bhushan dbg_reg->iac2 = addr; 1903ce11e48bSBharat Bhushan break; 1904ce11e48bSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1905ce11e48bSBharat Bhushan case 2: 1906ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC3; 1907ce11e48bSBharat Bhushan dbg_reg->iac3 = addr; 1908ce11e48bSBharat Bhushan break; 1909ce11e48bSBharat Bhushan case 3: 1910ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC4; 1911ce11e48bSBharat Bhushan dbg_reg->iac4 = addr; 1912ce11e48bSBharat Bhushan break; 1913ce11e48bSBharat Bhushan #endif 1914ce11e48bSBharat Bhushan default: 1915ce11e48bSBharat Bhushan return -EINVAL; 1916ce11e48bSBharat Bhushan } 1917ce11e48bSBharat Bhushan 1918ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IDM; 1919ce11e48bSBharat Bhushan return 0; 1920ce11e48bSBharat Bhushan } 1921ce11e48bSBharat Bhushan 1922ce11e48bSBharat Bhushan static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr, 1923ce11e48bSBharat Bhushan int type, int index) 1924ce11e48bSBharat Bhushan { 1925ce11e48bSBharat Bhushan switch (index) { 1926ce11e48bSBharat Bhushan case 0: 1927ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_READ) 1928ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC1R; 1929ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_WRITE) 1930ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC1W; 1931ce11e48bSBharat Bhushan dbg_reg->dac1 = addr; 1932ce11e48bSBharat Bhushan break; 1933ce11e48bSBharat Bhushan case 1: 1934ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_READ) 1935ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC2R; 1936ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_WRITE) 1937ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC2W; 1938ce11e48bSBharat Bhushan dbg_reg->dac2 = addr; 1939ce11e48bSBharat Bhushan break; 1940ce11e48bSBharat Bhushan default: 1941ce11e48bSBharat Bhushan return -EINVAL; 1942ce11e48bSBharat Bhushan } 1943ce11e48bSBharat Bhushan 1944ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IDM; 1945ce11e48bSBharat Bhushan return 0; 1946ce11e48bSBharat Bhushan } 1947ce11e48bSBharat Bhushan void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set) 1948ce11e48bSBharat Bhushan { 1949ce11e48bSBharat Bhushan /* XXX: Add similar MSR protection for BookE-PR */ 1950ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 1951ce11e48bSBharat Bhushan BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP)); 1952ce11e48bSBharat Bhushan if (set) { 1953ce11e48bSBharat Bhushan if (prot_bitmap & MSR_UCLE) 1954ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_UCLEP; 1955ce11e48bSBharat Bhushan if (prot_bitmap & MSR_DE) 1956ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_DEP; 1957ce11e48bSBharat Bhushan if (prot_bitmap & MSR_PMM) 1958ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_PMMP; 1959ce11e48bSBharat Bhushan } else { 1960ce11e48bSBharat Bhushan if (prot_bitmap & MSR_UCLE) 1961ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_UCLEP; 1962ce11e48bSBharat Bhushan if (prot_bitmap & MSR_DE) 1963ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_DEP; 1964ce11e48bSBharat Bhushan if (prot_bitmap & MSR_PMM) 1965ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_PMMP; 1966ce11e48bSBharat Bhushan } 1967ce11e48bSBharat Bhushan #endif 1968ce11e48bSBharat Bhushan } 1969ce11e48bSBharat Bhushan 19707d15c06fSAlexander Graf int kvmppc_xlate(struct kvm_vcpu *vcpu, ulong eaddr, enum xlate_instdata xlid, 19717d15c06fSAlexander Graf enum xlate_readwrite xlrw, struct kvmppc_pte *pte) 19727d15c06fSAlexander Graf { 19737d15c06fSAlexander Graf int gtlb_index; 19747d15c06fSAlexander Graf gpa_t gpaddr; 19757d15c06fSAlexander Graf 19767d15c06fSAlexander Graf #ifdef CONFIG_KVM_E500V2 19777d15c06fSAlexander Graf if (!(vcpu->arch.shared->msr & MSR_PR) && 19787d15c06fSAlexander Graf (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 19797d15c06fSAlexander Graf pte->eaddr = eaddr; 19807d15c06fSAlexander Graf pte->raddr = (vcpu->arch.magic_page_pa & PAGE_MASK) | 19817d15c06fSAlexander Graf (eaddr & ~PAGE_MASK); 19827d15c06fSAlexander Graf pte->vpage = eaddr >> PAGE_SHIFT; 19837d15c06fSAlexander Graf pte->may_read = true; 19847d15c06fSAlexander Graf pte->may_write = true; 19857d15c06fSAlexander Graf pte->may_execute = true; 19867d15c06fSAlexander Graf 19877d15c06fSAlexander Graf return 0; 19887d15c06fSAlexander Graf } 19897d15c06fSAlexander Graf #endif 19907d15c06fSAlexander Graf 19917d15c06fSAlexander Graf /* Check the guest TLB. */ 19927d15c06fSAlexander Graf switch (xlid) { 19937d15c06fSAlexander Graf case XLATE_INST: 19947d15c06fSAlexander Graf gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 19957d15c06fSAlexander Graf break; 19967d15c06fSAlexander Graf case XLATE_DATA: 19977d15c06fSAlexander Graf gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 19987d15c06fSAlexander Graf break; 19997d15c06fSAlexander Graf default: 20007d15c06fSAlexander Graf BUG(); 20017d15c06fSAlexander Graf } 20027d15c06fSAlexander Graf 20037d15c06fSAlexander Graf /* Do we have a TLB entry at all? */ 20047d15c06fSAlexander Graf if (gtlb_index < 0) 20057d15c06fSAlexander Graf return -ENOENT; 20067d15c06fSAlexander Graf 20077d15c06fSAlexander Graf gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 20087d15c06fSAlexander Graf 20097d15c06fSAlexander Graf pte->eaddr = eaddr; 20107d15c06fSAlexander Graf pte->raddr = (gpaddr & PAGE_MASK) | (eaddr & ~PAGE_MASK); 20117d15c06fSAlexander Graf pte->vpage = eaddr >> PAGE_SHIFT; 20127d15c06fSAlexander Graf 20137d15c06fSAlexander Graf /* XXX read permissions from the guest TLB */ 20147d15c06fSAlexander Graf pte->may_read = true; 20157d15c06fSAlexander Graf pte->may_write = true; 20167d15c06fSAlexander Graf pte->may_execute = true; 20177d15c06fSAlexander Graf 20187d15c06fSAlexander Graf return 0; 20197d15c06fSAlexander Graf } 20207d15c06fSAlexander Graf 2021ce11e48bSBharat Bhushan int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu, 2022ce11e48bSBharat Bhushan struct kvm_guest_debug *dbg) 2023ce11e48bSBharat Bhushan { 2024ce11e48bSBharat Bhushan struct debug_reg *dbg_reg; 2025ce11e48bSBharat Bhushan int n, b = 0, w = 0; 202666b56562SChristoffer Dall int ret = 0; 202766b56562SChristoffer Dall 202866b56562SChristoffer Dall vcpu_load(vcpu); 2029ce11e48bSBharat Bhushan 2030ce11e48bSBharat Bhushan if (!(dbg->control & KVM_GUESTDBG_ENABLE)) { 2031348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 = 0; 2032ce11e48bSBharat Bhushan vcpu->guest_debug = 0; 2033ce11e48bSBharat Bhushan kvm_guest_protect_msr(vcpu, MSR_DE, false); 203466b56562SChristoffer Dall goto out; 2035ce11e48bSBharat Bhushan } 2036ce11e48bSBharat Bhushan 2037ce11e48bSBharat Bhushan kvm_guest_protect_msr(vcpu, MSR_DE, true); 2038ce11e48bSBharat Bhushan vcpu->guest_debug = dbg->control; 2039348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 = 0; 2040ce11e48bSBharat Bhushan 2041ce11e48bSBharat Bhushan if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) 2042348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC; 2043ce11e48bSBharat Bhushan 2044ce11e48bSBharat Bhushan /* Code below handles only HW breakpoints */ 2045348ba710SBharat Bhushan dbg_reg = &(vcpu->arch.dbg_reg); 2046ce11e48bSBharat Bhushan 2047ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 2048ce11e48bSBharat Bhushan /* 2049ce11e48bSBharat Bhushan * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1 2050ce11e48bSBharat Bhushan * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0 2051ce11e48bSBharat Bhushan */ 2052ce11e48bSBharat Bhushan dbg_reg->dbcr1 = 0; 2053ce11e48bSBharat Bhushan dbg_reg->dbcr2 = 0; 2054ce11e48bSBharat Bhushan #else 2055ce11e48bSBharat Bhushan /* 2056ce11e48bSBharat Bhushan * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1 2057ce11e48bSBharat Bhushan * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR 2058ce11e48bSBharat Bhushan * is set. 2059ce11e48bSBharat Bhushan */ 2060ce11e48bSBharat Bhushan dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US | 2061ce11e48bSBharat Bhushan DBCR1_IAC4US; 2062ce11e48bSBharat Bhushan dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US; 2063ce11e48bSBharat Bhushan #endif 2064ce11e48bSBharat Bhushan 2065ce11e48bSBharat Bhushan if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) 206666b56562SChristoffer Dall goto out; 2067ce11e48bSBharat Bhushan 206866b56562SChristoffer Dall ret = -EINVAL; 2069ce11e48bSBharat Bhushan for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) { 2070ce11e48bSBharat Bhushan uint64_t addr = dbg->arch.bp[n].addr; 2071ce11e48bSBharat Bhushan uint32_t type = dbg->arch.bp[n].type; 2072ce11e48bSBharat Bhushan 2073ce11e48bSBharat Bhushan if (type == KVMPPC_DEBUG_NONE) 2074ce11e48bSBharat Bhushan continue; 2075ce11e48bSBharat Bhushan 2076ac0e89bbSDan Carpenter if (type & ~(KVMPPC_DEBUG_WATCH_READ | 2077ce11e48bSBharat Bhushan KVMPPC_DEBUG_WATCH_WRITE | 2078ce11e48bSBharat Bhushan KVMPPC_DEBUG_BREAKPOINT)) 207966b56562SChristoffer Dall goto out; 2080ce11e48bSBharat Bhushan 2081ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_BREAKPOINT) { 2082ce11e48bSBharat Bhushan /* Setting H/W breakpoint */ 2083ce11e48bSBharat Bhushan if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++)) 208466b56562SChristoffer Dall goto out; 2085ce11e48bSBharat Bhushan } else { 2086ce11e48bSBharat Bhushan /* Setting H/W watchpoint */ 2087ce11e48bSBharat Bhushan if (kvmppc_booke_add_watchpoint(dbg_reg, addr, 2088ce11e48bSBharat Bhushan type, w++)) 208966b56562SChristoffer Dall goto out; 2090ce11e48bSBharat Bhushan } 2091ce11e48bSBharat Bhushan } 2092ce11e48bSBharat Bhushan 209366b56562SChristoffer Dall ret = 0; 209466b56562SChristoffer Dall out: 209566b56562SChristoffer Dall vcpu_put(vcpu); 209666b56562SChristoffer Dall return ret; 2097ce11e48bSBharat Bhushan } 2098ce11e48bSBharat Bhushan 209994fa9d99SScott Wood void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 210094fa9d99SScott Wood { 2101a47d72f3SPaul Mackerras vcpu->cpu = smp_processor_id(); 2102d30f6e48SScott Wood current->thread.kvm_vcpu = vcpu; 210394fa9d99SScott Wood } 210494fa9d99SScott Wood 210594fa9d99SScott Wood void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu) 210694fa9d99SScott Wood { 2107d30f6e48SScott Wood current->thread.kvm_vcpu = NULL; 2108a47d72f3SPaul Mackerras vcpu->cpu = -1; 2109ce11e48bSBharat Bhushan 2110ce11e48bSBharat Bhushan /* Clear pending debug event in DBSR */ 2111ce11e48bSBharat Bhushan kvmppc_clear_dbsr(); 211294fa9d99SScott Wood } 211394fa9d99SScott Wood 21143a167beaSAneesh Kumar K.V void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu) 21153a167beaSAneesh Kumar K.V { 2116cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu); 21173a167beaSAneesh Kumar K.V } 21183a167beaSAneesh Kumar K.V 21193a167beaSAneesh Kumar K.V int kvmppc_core_init_vm(struct kvm *kvm) 21203a167beaSAneesh Kumar K.V { 2121cbbc58d4SAneesh Kumar K.V return kvm->arch.kvm_ops->init_vm(kvm); 21223a167beaSAneesh Kumar K.V } 21233a167beaSAneesh Kumar K.V 21243a167beaSAneesh Kumar K.V struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id) 21253a167beaSAneesh Kumar K.V { 2126cbbc58d4SAneesh Kumar K.V return kvm->arch.kvm_ops->vcpu_create(kvm, id); 21273a167beaSAneesh Kumar K.V } 21283a167beaSAneesh Kumar K.V 21293a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu) 21303a167beaSAneesh Kumar K.V { 2131cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu); 21323a167beaSAneesh Kumar K.V } 21333a167beaSAneesh Kumar K.V 21343a167beaSAneesh Kumar K.V void kvmppc_core_destroy_vm(struct kvm *kvm) 21353a167beaSAneesh Kumar K.V { 2136cbbc58d4SAneesh Kumar K.V kvm->arch.kvm_ops->destroy_vm(kvm); 21373a167beaSAneesh Kumar K.V } 21383a167beaSAneesh Kumar K.V 21393a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 21403a167beaSAneesh Kumar K.V { 2141cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu); 21423a167beaSAneesh Kumar K.V } 21433a167beaSAneesh Kumar K.V 21443a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu) 21453a167beaSAneesh Kumar K.V { 2146cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu); 2147d9fbd03dSHollis Blanchard } 2148d9fbd03dSHollis Blanchard 2149d9fbd03dSHollis Blanchard int __init kvmppc_booke_init(void) 2150d9fbd03dSHollis Blanchard { 2151d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 2152d9fbd03dSHollis Blanchard unsigned long ivor[16]; 21531d542d9cSBharat Bhushan unsigned long *handler = kvmppc_booke_handler_addr; 2154d9fbd03dSHollis Blanchard unsigned long max_ivor = 0; 21551d542d9cSBharat Bhushan unsigned long handler_len; 2156d9fbd03dSHollis Blanchard int i; 2157d9fbd03dSHollis Blanchard 2158d9fbd03dSHollis Blanchard /* We install our own exception handlers by hijacking IVPR. IVPR must 2159d9fbd03dSHollis Blanchard * be 16-bit aligned, so we need a 64KB allocation. */ 2160d9fbd03dSHollis Blanchard kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO, 2161d9fbd03dSHollis Blanchard VCPU_SIZE_ORDER); 2162d9fbd03dSHollis Blanchard if (!kvmppc_booke_handlers) 2163d9fbd03dSHollis Blanchard return -ENOMEM; 2164d9fbd03dSHollis Blanchard 2165d9fbd03dSHollis Blanchard /* XXX make sure our handlers are smaller than Linux's */ 2166d9fbd03dSHollis Blanchard 2167d9fbd03dSHollis Blanchard /* Copy our interrupt handlers to match host IVORs. That way we don't 2168d9fbd03dSHollis Blanchard * have to swap the IVORs on every guest/host transition. */ 2169d9fbd03dSHollis Blanchard ivor[0] = mfspr(SPRN_IVOR0); 2170d9fbd03dSHollis Blanchard ivor[1] = mfspr(SPRN_IVOR1); 2171d9fbd03dSHollis Blanchard ivor[2] = mfspr(SPRN_IVOR2); 2172d9fbd03dSHollis Blanchard ivor[3] = mfspr(SPRN_IVOR3); 2173d9fbd03dSHollis Blanchard ivor[4] = mfspr(SPRN_IVOR4); 2174d9fbd03dSHollis Blanchard ivor[5] = mfspr(SPRN_IVOR5); 2175d9fbd03dSHollis Blanchard ivor[6] = mfspr(SPRN_IVOR6); 2176d9fbd03dSHollis Blanchard ivor[7] = mfspr(SPRN_IVOR7); 2177d9fbd03dSHollis Blanchard ivor[8] = mfspr(SPRN_IVOR8); 2178d9fbd03dSHollis Blanchard ivor[9] = mfspr(SPRN_IVOR9); 2179d9fbd03dSHollis Blanchard ivor[10] = mfspr(SPRN_IVOR10); 2180d9fbd03dSHollis Blanchard ivor[11] = mfspr(SPRN_IVOR11); 2181d9fbd03dSHollis Blanchard ivor[12] = mfspr(SPRN_IVOR12); 2182d9fbd03dSHollis Blanchard ivor[13] = mfspr(SPRN_IVOR13); 2183d9fbd03dSHollis Blanchard ivor[14] = mfspr(SPRN_IVOR14); 2184d9fbd03dSHollis Blanchard ivor[15] = mfspr(SPRN_IVOR15); 2185d9fbd03dSHollis Blanchard 2186d9fbd03dSHollis Blanchard for (i = 0; i < 16; i++) { 2187d9fbd03dSHollis Blanchard if (ivor[i] > max_ivor) 21881d542d9cSBharat Bhushan max_ivor = i; 2189d9fbd03dSHollis Blanchard 21901d542d9cSBharat Bhushan handler_len = handler[i + 1] - handler[i]; 2191d9fbd03dSHollis Blanchard memcpy((void *)kvmppc_booke_handlers + ivor[i], 21921d542d9cSBharat Bhushan (void *)handler[i], handler_len); 2193d9fbd03dSHollis Blanchard } 21941d542d9cSBharat Bhushan 21951d542d9cSBharat Bhushan handler_len = handler[max_ivor + 1] - handler[max_ivor]; 21961d542d9cSBharat Bhushan flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers + 21971d542d9cSBharat Bhushan ivor[max_ivor] + handler_len); 2198d30f6e48SScott Wood #endif /* !BOOKE_HV */ 2199db93f574SHollis Blanchard return 0; 2200d9fbd03dSHollis Blanchard } 2201d9fbd03dSHollis Blanchard 2202db93f574SHollis Blanchard void __exit kvmppc_booke_exit(void) 2203d9fbd03dSHollis Blanchard { 2204d9fbd03dSHollis Blanchard free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER); 2205d9fbd03dSHollis Blanchard kvm_exit(); 2206d9fbd03dSHollis Blanchard } 2207