1d9fbd03dSHollis Blanchard /* 2d9fbd03dSHollis Blanchard * This program is free software; you can redistribute it and/or modify 3d9fbd03dSHollis Blanchard * it under the terms of the GNU General Public License, version 2, as 4d9fbd03dSHollis Blanchard * published by the Free Software Foundation. 5d9fbd03dSHollis Blanchard * 6d9fbd03dSHollis Blanchard * This program is distributed in the hope that it will be useful, 7d9fbd03dSHollis Blanchard * but WITHOUT ANY WARRANTY; without even the implied warranty of 8d9fbd03dSHollis Blanchard * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 9d9fbd03dSHollis Blanchard * GNU General Public License for more details. 10d9fbd03dSHollis Blanchard * 11d9fbd03dSHollis Blanchard * You should have received a copy of the GNU General Public License 12d9fbd03dSHollis Blanchard * along with this program; if not, write to the Free Software 13d9fbd03dSHollis Blanchard * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. 14d9fbd03dSHollis Blanchard * 15d9fbd03dSHollis Blanchard * Copyright IBM Corp. 2007 164cd35f67SScott Wood * Copyright 2010-2011 Freescale Semiconductor, Inc. 17d9fbd03dSHollis Blanchard * 18d9fbd03dSHollis Blanchard * Authors: Hollis Blanchard <hollisb@us.ibm.com> 19d9fbd03dSHollis Blanchard * Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com> 20d30f6e48SScott Wood * Scott Wood <scottwood@freescale.com> 21d30f6e48SScott Wood * Varun Sethi <varun.sethi@freescale.com> 22d9fbd03dSHollis Blanchard */ 23d9fbd03dSHollis Blanchard 24d9fbd03dSHollis Blanchard #include <linux/errno.h> 25d9fbd03dSHollis Blanchard #include <linux/err.h> 26d9fbd03dSHollis Blanchard #include <linux/kvm_host.h> 275a0e3ad6STejun Heo #include <linux/gfp.h> 28d9fbd03dSHollis Blanchard #include <linux/module.h> 29d9fbd03dSHollis Blanchard #include <linux/vmalloc.h> 30d9fbd03dSHollis Blanchard #include <linux/fs.h> 317924bd41SHollis Blanchard 32d9fbd03dSHollis Blanchard #include <asm/cputable.h> 33d9fbd03dSHollis Blanchard #include <asm/uaccess.h> 34d9fbd03dSHollis Blanchard #include <asm/kvm_ppc.h> 35d9fbd03dSHollis Blanchard #include <asm/cacheflush.h> 36d30f6e48SScott Wood #include <asm/dbell.h> 37d30f6e48SScott Wood #include <asm/hw_irq.h> 38d30f6e48SScott Wood #include <asm/irq.h> 39b50df19cSMihai Caraman #include <asm/time.h> 40d9fbd03dSHollis Blanchard 41d30f6e48SScott Wood #include "timing.h" 4275f74f0dSHollis Blanchard #include "booke.h" 43dba291f2SAneesh Kumar K.V 44dba291f2SAneesh Kumar K.V #define CREATE_TRACE_POINTS 45dba291f2SAneesh Kumar K.V #include "trace_booke.h" 46d9fbd03dSHollis Blanchard 47d9fbd03dSHollis Blanchard unsigned long kvmppc_booke_handlers; 48d9fbd03dSHollis Blanchard 49d9fbd03dSHollis Blanchard #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM 50d9fbd03dSHollis Blanchard #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU 51d9fbd03dSHollis Blanchard 52d9fbd03dSHollis Blanchard struct kvm_stats_debugfs_item debugfs_entries[] = { 53d9fbd03dSHollis Blanchard { "mmio", VCPU_STAT(mmio_exits) }, 54d9fbd03dSHollis Blanchard { "dcr", VCPU_STAT(dcr_exits) }, 55d9fbd03dSHollis Blanchard { "sig", VCPU_STAT(signal_exits) }, 56d9fbd03dSHollis Blanchard { "itlb_r", VCPU_STAT(itlb_real_miss_exits) }, 57d9fbd03dSHollis Blanchard { "itlb_v", VCPU_STAT(itlb_virt_miss_exits) }, 58d9fbd03dSHollis Blanchard { "dtlb_r", VCPU_STAT(dtlb_real_miss_exits) }, 59d9fbd03dSHollis Blanchard { "dtlb_v", VCPU_STAT(dtlb_virt_miss_exits) }, 60d9fbd03dSHollis Blanchard { "sysc", VCPU_STAT(syscall_exits) }, 61d9fbd03dSHollis Blanchard { "isi", VCPU_STAT(isi_exits) }, 62d9fbd03dSHollis Blanchard { "dsi", VCPU_STAT(dsi_exits) }, 63d9fbd03dSHollis Blanchard { "inst_emu", VCPU_STAT(emulated_inst_exits) }, 64d9fbd03dSHollis Blanchard { "dec", VCPU_STAT(dec_exits) }, 65d9fbd03dSHollis Blanchard { "ext_intr", VCPU_STAT(ext_intr_exits) }, 66d9fbd03dSHollis Blanchard { "halt_wakeup", VCPU_STAT(halt_wakeup) }, 67d30f6e48SScott Wood { "doorbell", VCPU_STAT(dbell_exits) }, 68d30f6e48SScott Wood { "guest doorbell", VCPU_STAT(gdbell_exits) }, 69cf1c5ca4SAlexander Graf { "remote_tlb_flush", VM_STAT(remote_tlb_flush) }, 70d9fbd03dSHollis Blanchard { NULL } 71d9fbd03dSHollis Blanchard }; 72d9fbd03dSHollis Blanchard 73d9fbd03dSHollis Blanchard /* TODO: use vcpu_printf() */ 74d9fbd03dSHollis Blanchard void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu) 75d9fbd03dSHollis Blanchard { 76d9fbd03dSHollis Blanchard int i; 77d9fbd03dSHollis Blanchard 78666e7252SAlexander Graf printk("pc: %08lx msr: %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr); 795cf8ca22SHollis Blanchard printk("lr: %08lx ctr: %08lx\n", vcpu->arch.lr, vcpu->arch.ctr); 80de7906c3SAlexander Graf printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0, 81de7906c3SAlexander Graf vcpu->arch.shared->srr1); 82d9fbd03dSHollis Blanchard 83d9fbd03dSHollis Blanchard printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions); 84d9fbd03dSHollis Blanchard 85d9fbd03dSHollis Blanchard for (i = 0; i < 32; i += 4) { 865cf8ca22SHollis Blanchard printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i, 878e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i), 888e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+1), 898e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+2), 908e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+3)); 91d9fbd03dSHollis Blanchard } 92d9fbd03dSHollis Blanchard } 93d9fbd03dSHollis Blanchard 944cd35f67SScott Wood #ifdef CONFIG_SPE 954cd35f67SScott Wood void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu) 964cd35f67SScott Wood { 974cd35f67SScott Wood preempt_disable(); 984cd35f67SScott Wood enable_kernel_spe(); 994cd35f67SScott Wood kvmppc_save_guest_spe(vcpu); 1004cd35f67SScott Wood vcpu->arch.shadow_msr &= ~MSR_SPE; 1014cd35f67SScott Wood preempt_enable(); 1024cd35f67SScott Wood } 1034cd35f67SScott Wood 1044cd35f67SScott Wood static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu) 1054cd35f67SScott Wood { 1064cd35f67SScott Wood preempt_disable(); 1074cd35f67SScott Wood enable_kernel_spe(); 1084cd35f67SScott Wood kvmppc_load_guest_spe(vcpu); 1094cd35f67SScott Wood vcpu->arch.shadow_msr |= MSR_SPE; 1104cd35f67SScott Wood preempt_enable(); 1114cd35f67SScott Wood } 1124cd35f67SScott Wood 1134cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1144cd35f67SScott Wood { 1154cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) { 1164cd35f67SScott Wood if (!(vcpu->arch.shadow_msr & MSR_SPE)) 1174cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 1184cd35f67SScott Wood } else if (vcpu->arch.shadow_msr & MSR_SPE) { 1194cd35f67SScott Wood kvmppc_vcpu_disable_spe(vcpu); 1204cd35f67SScott Wood } 1214cd35f67SScott Wood } 1224cd35f67SScott Wood #else 1234cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1244cd35f67SScott Wood { 1254cd35f67SScott Wood } 1264cd35f67SScott Wood #endif 1274cd35f67SScott Wood 1287a08c274SAlexander Graf static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu) 1297a08c274SAlexander Graf { 1307a08c274SAlexander Graf #if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV) 1317a08c274SAlexander Graf /* We always treat the FP bit as enabled from the host 1327a08c274SAlexander Graf perspective, so only need to adjust the shadow MSR */ 1337a08c274SAlexander Graf vcpu->arch.shadow_msr &= ~MSR_FP; 1347a08c274SAlexander Graf vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP; 1357a08c274SAlexander Graf #endif 1367a08c274SAlexander Graf } 1377a08c274SAlexander Graf 138ce11e48bSBharat Bhushan static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu) 139ce11e48bSBharat Bhushan { 140ce11e48bSBharat Bhushan /* Synchronize guest's desire to get debug interrupts into shadow MSR */ 141ce11e48bSBharat Bhushan #ifndef CONFIG_KVM_BOOKE_HV 142ce11e48bSBharat Bhushan vcpu->arch.shadow_msr &= ~MSR_DE; 143ce11e48bSBharat Bhushan vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE; 144ce11e48bSBharat Bhushan #endif 145ce11e48bSBharat Bhushan 146ce11e48bSBharat Bhushan /* Force enable debug interrupts when user space wants to debug */ 147ce11e48bSBharat Bhushan if (vcpu->guest_debug) { 148ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 149ce11e48bSBharat Bhushan /* 150ce11e48bSBharat Bhushan * Since there is no shadow MSR, sync MSR_DE into the guest 151ce11e48bSBharat Bhushan * visible MSR. 152ce11e48bSBharat Bhushan */ 153ce11e48bSBharat Bhushan vcpu->arch.shared->msr |= MSR_DE; 154ce11e48bSBharat Bhushan #else 155ce11e48bSBharat Bhushan vcpu->arch.shadow_msr |= MSR_DE; 156ce11e48bSBharat Bhushan vcpu->arch.shared->msr &= ~MSR_DE; 157ce11e48bSBharat Bhushan #endif 158ce11e48bSBharat Bhushan } 159ce11e48bSBharat Bhushan } 160ce11e48bSBharat Bhushan 161dd9ebf1fSLiu Yu /* 162dd9ebf1fSLiu Yu * Helper function for "full" MSR writes. No need to call this if only 163dd9ebf1fSLiu Yu * EE/CE/ME/DE/RI are changing. 164dd9ebf1fSLiu Yu */ 1654cd35f67SScott Wood void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr) 1664cd35f67SScott Wood { 167dd9ebf1fSLiu Yu u32 old_msr = vcpu->arch.shared->msr; 1684cd35f67SScott Wood 169d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 170d30f6e48SScott Wood new_msr |= MSR_GS; 171d30f6e48SScott Wood #endif 172d30f6e48SScott Wood 1734cd35f67SScott Wood vcpu->arch.shared->msr = new_msr; 1744cd35f67SScott Wood 175dd9ebf1fSLiu Yu kvmppc_mmu_msr_notify(vcpu, old_msr); 1764cd35f67SScott Wood kvmppc_vcpu_sync_spe(vcpu); 1777a08c274SAlexander Graf kvmppc_vcpu_sync_fpu(vcpu); 178ce11e48bSBharat Bhushan kvmppc_vcpu_sync_debug(vcpu); 1794cd35f67SScott Wood } 1804cd35f67SScott Wood 181d4cf3892SHollis Blanchard static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu, 182d4cf3892SHollis Blanchard unsigned int priority) 1839dd921cfSHollis Blanchard { 1846346046cSAlexander Graf trace_kvm_booke_queue_irqprio(vcpu, priority); 1859dd921cfSHollis Blanchard set_bit(priority, &vcpu->arch.pending_exceptions); 1869dd921cfSHollis Blanchard } 1879dd921cfSHollis Blanchard 188daf5e271SLiu Yu static void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu, 189daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 1909dd921cfSHollis Blanchard { 191daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 192daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 193daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS); 194daf5e271SLiu Yu } 195daf5e271SLiu Yu 196daf5e271SLiu Yu static void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu, 197daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 198daf5e271SLiu Yu { 199daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 200daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 201daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE); 202daf5e271SLiu Yu } 203daf5e271SLiu Yu 204daf5e271SLiu Yu static void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, 205daf5e271SLiu Yu ulong esr_flags) 206daf5e271SLiu Yu { 207daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 208daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE); 209daf5e271SLiu Yu } 210daf5e271SLiu Yu 211011da899SAlexander Graf static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags, 212011da899SAlexander Graf ulong esr_flags) 213011da899SAlexander Graf { 214011da899SAlexander Graf vcpu->arch.queued_dear = dear_flags; 215011da899SAlexander Graf vcpu->arch.queued_esr = esr_flags; 216011da899SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT); 217011da899SAlexander Graf } 218011da899SAlexander Graf 219daf5e271SLiu Yu void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags) 220daf5e271SLiu Yu { 221daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 222d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM); 2239dd921cfSHollis Blanchard } 2249dd921cfSHollis Blanchard 2259dd921cfSHollis Blanchard void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu) 2269dd921cfSHollis Blanchard { 227d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER); 2289dd921cfSHollis Blanchard } 2299dd921cfSHollis Blanchard 2309dd921cfSHollis Blanchard int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu) 2319dd921cfSHollis Blanchard { 232d4cf3892SHollis Blanchard return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 2339dd921cfSHollis Blanchard } 2349dd921cfSHollis Blanchard 2357706664dSAlexander Graf void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu) 2367706664dSAlexander Graf { 2377706664dSAlexander Graf clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 2387706664dSAlexander Graf } 2397706664dSAlexander Graf 2409dd921cfSHollis Blanchard void kvmppc_core_queue_external(struct kvm_vcpu *vcpu, 2419dd921cfSHollis Blanchard struct kvm_interrupt *irq) 2429dd921cfSHollis Blanchard { 243c5335f17SAlexander Graf unsigned int prio = BOOKE_IRQPRIO_EXTERNAL; 244c5335f17SAlexander Graf 245c5335f17SAlexander Graf if (irq->irq == KVM_INTERRUPT_SET_LEVEL) 246c5335f17SAlexander Graf prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL; 247c5335f17SAlexander Graf 248c5335f17SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, prio); 2499dd921cfSHollis Blanchard } 2509dd921cfSHollis Blanchard 2514fe27d2aSPaul Mackerras void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu) 2524496f974SAlexander Graf { 2534496f974SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions); 254c5335f17SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions); 2554496f974SAlexander Graf } 2564496f974SAlexander Graf 257f61c94bbSBharat Bhushan static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu) 258f61c94bbSBharat Bhushan { 259f61c94bbSBharat Bhushan kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG); 260f61c94bbSBharat Bhushan } 261f61c94bbSBharat Bhushan 262f61c94bbSBharat Bhushan static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu) 263f61c94bbSBharat Bhushan { 264f61c94bbSBharat Bhushan clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions); 265f61c94bbSBharat Bhushan } 266f61c94bbSBharat Bhushan 267d30f6e48SScott Wood static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 268d30f6e48SScott Wood { 26931579eeaSBharat Bhushan kvmppc_set_srr0(vcpu, srr0); 27031579eeaSBharat Bhushan kvmppc_set_srr1(vcpu, srr1); 271d30f6e48SScott Wood } 272d30f6e48SScott Wood 273d30f6e48SScott Wood static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 274d30f6e48SScott Wood { 275d30f6e48SScott Wood vcpu->arch.csrr0 = srr0; 276d30f6e48SScott Wood vcpu->arch.csrr1 = srr1; 277d30f6e48SScott Wood } 278d30f6e48SScott Wood 279d30f6e48SScott Wood static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 280d30f6e48SScott Wood { 281d30f6e48SScott Wood if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) { 282d30f6e48SScott Wood vcpu->arch.dsrr0 = srr0; 283d30f6e48SScott Wood vcpu->arch.dsrr1 = srr1; 284d30f6e48SScott Wood } else { 285d30f6e48SScott Wood set_guest_csrr(vcpu, srr0, srr1); 286d30f6e48SScott Wood } 287d30f6e48SScott Wood } 288d30f6e48SScott Wood 289d30f6e48SScott Wood static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 290d30f6e48SScott Wood { 291d30f6e48SScott Wood vcpu->arch.mcsrr0 = srr0; 292d30f6e48SScott Wood vcpu->arch.mcsrr1 = srr1; 293d30f6e48SScott Wood } 294d30f6e48SScott Wood 295d30f6e48SScott Wood static unsigned long get_guest_esr(struct kvm_vcpu *vcpu) 296d30f6e48SScott Wood { 297d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 298d30f6e48SScott Wood return mfspr(SPRN_GESR); 299d30f6e48SScott Wood #else 300d30f6e48SScott Wood return vcpu->arch.shared->esr; 301d30f6e48SScott Wood #endif 302d30f6e48SScott Wood } 303d30f6e48SScott Wood 304d30f6e48SScott Wood static void set_guest_esr(struct kvm_vcpu *vcpu, u32 esr) 305d30f6e48SScott Wood { 306d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 307d30f6e48SScott Wood mtspr(SPRN_GESR, esr); 308d30f6e48SScott Wood #else 309d30f6e48SScott Wood vcpu->arch.shared->esr = esr; 310d30f6e48SScott Wood #endif 311d30f6e48SScott Wood } 312d30f6e48SScott Wood 313324b3e63SAlexander Graf static unsigned long get_guest_epr(struct kvm_vcpu *vcpu) 314324b3e63SAlexander Graf { 315324b3e63SAlexander Graf #ifdef CONFIG_KVM_BOOKE_HV 316324b3e63SAlexander Graf return mfspr(SPRN_GEPR); 317324b3e63SAlexander Graf #else 318324b3e63SAlexander Graf return vcpu->arch.epr; 319324b3e63SAlexander Graf #endif 320324b3e63SAlexander Graf } 321324b3e63SAlexander Graf 322d4cf3892SHollis Blanchard /* Deliver the interrupt of the corresponding priority, if possible. */ 323d4cf3892SHollis Blanchard static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu, 324d4cf3892SHollis Blanchard unsigned int priority) 325d9fbd03dSHollis Blanchard { 326d4cf3892SHollis Blanchard int allowed = 0; 32779300f8cSAlexander Graf ulong msr_mask = 0; 3281c810636SAlexander Graf bool update_esr = false, update_dear = false, update_epr = false; 3295c6cedf4SAlexander Graf ulong crit_raw = vcpu->arch.shared->critical; 3305c6cedf4SAlexander Graf ulong crit_r1 = kvmppc_get_gpr(vcpu, 1); 3315c6cedf4SAlexander Graf bool crit; 332c5335f17SAlexander Graf bool keep_irq = false; 333d30f6e48SScott Wood enum int_class int_class; 33495e90b43SMihai Caraman ulong new_msr = vcpu->arch.shared->msr; 3355c6cedf4SAlexander Graf 3365c6cedf4SAlexander Graf /* Truncate crit indicators in 32 bit mode */ 3375c6cedf4SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_SF)) { 3385c6cedf4SAlexander Graf crit_raw &= 0xffffffff; 3395c6cedf4SAlexander Graf crit_r1 &= 0xffffffff; 3405c6cedf4SAlexander Graf } 3415c6cedf4SAlexander Graf 3425c6cedf4SAlexander Graf /* Critical section when crit == r1 */ 3435c6cedf4SAlexander Graf crit = (crit_raw == crit_r1); 3445c6cedf4SAlexander Graf /* ... and we're in supervisor mode */ 3455c6cedf4SAlexander Graf crit = crit && !(vcpu->arch.shared->msr & MSR_PR); 346d9fbd03dSHollis Blanchard 347c5335f17SAlexander Graf if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) { 348c5335f17SAlexander Graf priority = BOOKE_IRQPRIO_EXTERNAL; 349c5335f17SAlexander Graf keep_irq = true; 350c5335f17SAlexander Graf } 351c5335f17SAlexander Graf 3525df554adSScott Wood if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags) 3531c810636SAlexander Graf update_epr = true; 3541c810636SAlexander Graf 355d4cf3892SHollis Blanchard switch (priority) { 356d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DTLB_MISS: 357daf5e271SLiu Yu case BOOKE_IRQPRIO_DATA_STORAGE: 358011da899SAlexander Graf case BOOKE_IRQPRIO_ALIGNMENT: 359daf5e271SLiu Yu update_dear = true; 360daf5e271SLiu Yu /* fall through */ 361daf5e271SLiu Yu case BOOKE_IRQPRIO_INST_STORAGE: 362daf5e271SLiu Yu case BOOKE_IRQPRIO_PROGRAM: 363daf5e271SLiu Yu update_esr = true; 364daf5e271SLiu Yu /* fall through */ 365d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_ITLB_MISS: 366d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_SYSCALL: 367d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FP_UNAVAIL: 368bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_UNAVAIL: 369bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_DATA: 370bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_ROUND: 371d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_AP_UNAVAIL: 372d4cf3892SHollis Blanchard allowed = 1; 37379300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 374d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 375d9fbd03dSHollis Blanchard break; 376f61c94bbSBharat Bhushan case BOOKE_IRQPRIO_WATCHDOG: 377d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_CRITICAL: 3784ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL_CRIT: 379666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_CE; 380d30f6e48SScott Wood allowed = allowed && !crit; 38179300f8cSAlexander Graf msr_mask = MSR_ME; 382d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 383d9fbd03dSHollis Blanchard break; 384d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_MACHINE_CHECK: 385666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_ME; 386d30f6e48SScott Wood allowed = allowed && !crit; 387d30f6e48SScott Wood int_class = INT_CLASS_MC; 388d9fbd03dSHollis Blanchard break; 389d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DECREMENTER: 390d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FIT: 391dfd4d47eSScott Wood keep_irq = true; 392dfd4d47eSScott Wood /* fall through */ 393dfd4d47eSScott Wood case BOOKE_IRQPRIO_EXTERNAL: 3944ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL: 395666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_EE; 3965c6cedf4SAlexander Graf allowed = allowed && !crit; 39779300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 398d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 399d9fbd03dSHollis Blanchard break; 400d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DEBUG: 401666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_DE; 402d30f6e48SScott Wood allowed = allowed && !crit; 40379300f8cSAlexander Graf msr_mask = MSR_ME; 404d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 405d9fbd03dSHollis Blanchard break; 406d9fbd03dSHollis Blanchard } 407d9fbd03dSHollis Blanchard 408d4cf3892SHollis Blanchard if (allowed) { 409d30f6e48SScott Wood switch (int_class) { 410d30f6e48SScott Wood case INT_CLASS_NONCRIT: 411d30f6e48SScott Wood set_guest_srr(vcpu, vcpu->arch.pc, 412d30f6e48SScott Wood vcpu->arch.shared->msr); 413d30f6e48SScott Wood break; 414d30f6e48SScott Wood case INT_CLASS_CRIT: 415d30f6e48SScott Wood set_guest_csrr(vcpu, vcpu->arch.pc, 416d30f6e48SScott Wood vcpu->arch.shared->msr); 417d30f6e48SScott Wood break; 418d30f6e48SScott Wood case INT_CLASS_DBG: 419d30f6e48SScott Wood set_guest_dsrr(vcpu, vcpu->arch.pc, 420d30f6e48SScott Wood vcpu->arch.shared->msr); 421d30f6e48SScott Wood break; 422d30f6e48SScott Wood case INT_CLASS_MC: 423d30f6e48SScott Wood set_guest_mcsrr(vcpu, vcpu->arch.pc, 424d30f6e48SScott Wood vcpu->arch.shared->msr); 425d30f6e48SScott Wood break; 426d30f6e48SScott Wood } 427d30f6e48SScott Wood 428d4cf3892SHollis Blanchard vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority]; 429daf5e271SLiu Yu if (update_esr == true) 430d30f6e48SScott Wood set_guest_esr(vcpu, vcpu->arch.queued_esr); 431daf5e271SLiu Yu if (update_dear == true) 432*a5414d4bSBharat Bhushan kvmppc_set_dar(vcpu, vcpu->arch.queued_dear); 4335df554adSScott Wood if (update_epr == true) { 4345df554adSScott Wood if (vcpu->arch.epr_flags & KVMPPC_EPR_USER) 4351c810636SAlexander Graf kvm_make_request(KVM_REQ_EPR_EXIT, vcpu); 436eb1e4f43SScott Wood else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) { 437eb1e4f43SScott Wood BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC); 438eb1e4f43SScott Wood kvmppc_mpic_set_epr(vcpu); 439eb1e4f43SScott Wood } 4405df554adSScott Wood } 44195e90b43SMihai Caraman 44295e90b43SMihai Caraman new_msr &= msr_mask; 44395e90b43SMihai Caraman #if defined(CONFIG_64BIT) 44495e90b43SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 44595e90b43SMihai Caraman new_msr |= MSR_CM; 44695e90b43SMihai Caraman #endif 44795e90b43SMihai Caraman kvmppc_set_msr(vcpu, new_msr); 448d4cf3892SHollis Blanchard 449c5335f17SAlexander Graf if (!keep_irq) 450d4cf3892SHollis Blanchard clear_bit(priority, &vcpu->arch.pending_exceptions); 451d4cf3892SHollis Blanchard } 452d4cf3892SHollis Blanchard 453d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 454d30f6e48SScott Wood /* 455d30f6e48SScott Wood * If an interrupt is pending but masked, raise a guest doorbell 456d30f6e48SScott Wood * so that we are notified when the guest enables the relevant 457d30f6e48SScott Wood * MSR bit. 458d30f6e48SScott Wood */ 459d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE) 460d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT); 461d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE) 462d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT); 463d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK) 464d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC); 465d30f6e48SScott Wood #endif 466d30f6e48SScott Wood 467d4cf3892SHollis Blanchard return allowed; 468d9fbd03dSHollis Blanchard } 469d9fbd03dSHollis Blanchard 470f61c94bbSBharat Bhushan /* 471f61c94bbSBharat Bhushan * Return the number of jiffies until the next timeout. If the timeout is 472f61c94bbSBharat Bhushan * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA 473f61c94bbSBharat Bhushan * because the larger value can break the timer APIs. 474f61c94bbSBharat Bhushan */ 475f61c94bbSBharat Bhushan static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu) 476f61c94bbSBharat Bhushan { 477f61c94bbSBharat Bhushan u64 tb, wdt_tb, wdt_ticks = 0; 478f61c94bbSBharat Bhushan u64 nr_jiffies = 0; 479f61c94bbSBharat Bhushan u32 period = TCR_GET_WP(vcpu->arch.tcr); 480f61c94bbSBharat Bhushan 481f61c94bbSBharat Bhushan wdt_tb = 1ULL << (63 - period); 482f61c94bbSBharat Bhushan tb = get_tb(); 483f61c94bbSBharat Bhushan /* 484f61c94bbSBharat Bhushan * The watchdog timeout will hapeen when TB bit corresponding 485f61c94bbSBharat Bhushan * to watchdog will toggle from 0 to 1. 486f61c94bbSBharat Bhushan */ 487f61c94bbSBharat Bhushan if (tb & wdt_tb) 488f61c94bbSBharat Bhushan wdt_ticks = wdt_tb; 489f61c94bbSBharat Bhushan 490f61c94bbSBharat Bhushan wdt_ticks += wdt_tb - (tb & (wdt_tb - 1)); 491f61c94bbSBharat Bhushan 492f61c94bbSBharat Bhushan /* Convert timebase ticks to jiffies */ 493f61c94bbSBharat Bhushan nr_jiffies = wdt_ticks; 494f61c94bbSBharat Bhushan 495f61c94bbSBharat Bhushan if (do_div(nr_jiffies, tb_ticks_per_jiffy)) 496f61c94bbSBharat Bhushan nr_jiffies++; 497f61c94bbSBharat Bhushan 498f61c94bbSBharat Bhushan return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA); 499f61c94bbSBharat Bhushan } 500f61c94bbSBharat Bhushan 501f61c94bbSBharat Bhushan static void arm_next_watchdog(struct kvm_vcpu *vcpu) 502f61c94bbSBharat Bhushan { 503f61c94bbSBharat Bhushan unsigned long nr_jiffies; 504f61c94bbSBharat Bhushan unsigned long flags; 505f61c94bbSBharat Bhushan 506f61c94bbSBharat Bhushan /* 507f61c94bbSBharat Bhushan * If TSR_ENW and TSR_WIS are not set then no need to exit to 508f61c94bbSBharat Bhushan * userspace, so clear the KVM_REQ_WATCHDOG request. 509f61c94bbSBharat Bhushan */ 510f61c94bbSBharat Bhushan if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS)) 511f61c94bbSBharat Bhushan clear_bit(KVM_REQ_WATCHDOG, &vcpu->requests); 512f61c94bbSBharat Bhushan 513f61c94bbSBharat Bhushan spin_lock_irqsave(&vcpu->arch.wdt_lock, flags); 514f61c94bbSBharat Bhushan nr_jiffies = watchdog_next_timeout(vcpu); 515f61c94bbSBharat Bhushan /* 516f61c94bbSBharat Bhushan * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA 517f61c94bbSBharat Bhushan * then do not run the watchdog timer as this can break timer APIs. 518f61c94bbSBharat Bhushan */ 519f61c94bbSBharat Bhushan if (nr_jiffies < NEXT_TIMER_MAX_DELTA) 520f61c94bbSBharat Bhushan mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies); 521f61c94bbSBharat Bhushan else 522f61c94bbSBharat Bhushan del_timer(&vcpu->arch.wdt_timer); 523f61c94bbSBharat Bhushan spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags); 524f61c94bbSBharat Bhushan } 525f61c94bbSBharat Bhushan 526f61c94bbSBharat Bhushan void kvmppc_watchdog_func(unsigned long data) 527f61c94bbSBharat Bhushan { 528f61c94bbSBharat Bhushan struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data; 529f61c94bbSBharat Bhushan u32 tsr, new_tsr; 530f61c94bbSBharat Bhushan int final; 531f61c94bbSBharat Bhushan 532f61c94bbSBharat Bhushan do { 533f61c94bbSBharat Bhushan new_tsr = tsr = vcpu->arch.tsr; 534f61c94bbSBharat Bhushan final = 0; 535f61c94bbSBharat Bhushan 536f61c94bbSBharat Bhushan /* Time out event */ 537f61c94bbSBharat Bhushan if (tsr & TSR_ENW) { 538f61c94bbSBharat Bhushan if (tsr & TSR_WIS) 539f61c94bbSBharat Bhushan final = 1; 540f61c94bbSBharat Bhushan else 541f61c94bbSBharat Bhushan new_tsr = tsr | TSR_WIS; 542f61c94bbSBharat Bhushan } else { 543f61c94bbSBharat Bhushan new_tsr = tsr | TSR_ENW; 544f61c94bbSBharat Bhushan } 545f61c94bbSBharat Bhushan } while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr); 546f61c94bbSBharat Bhushan 547f61c94bbSBharat Bhushan if (new_tsr & TSR_WIS) { 548f61c94bbSBharat Bhushan smp_wmb(); 549f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 550f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 551f61c94bbSBharat Bhushan } 552f61c94bbSBharat Bhushan 553f61c94bbSBharat Bhushan /* 554f61c94bbSBharat Bhushan * If this is final watchdog expiry and some action is required 555f61c94bbSBharat Bhushan * then exit to userspace. 556f61c94bbSBharat Bhushan */ 557f61c94bbSBharat Bhushan if (final && (vcpu->arch.tcr & TCR_WRC_MASK) && 558f61c94bbSBharat Bhushan vcpu->arch.watchdog_enabled) { 559f61c94bbSBharat Bhushan smp_wmb(); 560f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_WATCHDOG, vcpu); 561f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 562f61c94bbSBharat Bhushan } 563f61c94bbSBharat Bhushan 564f61c94bbSBharat Bhushan /* 565f61c94bbSBharat Bhushan * Stop running the watchdog timer after final expiration to 566f61c94bbSBharat Bhushan * prevent the host from being flooded with timers if the 567f61c94bbSBharat Bhushan * guest sets a short period. 568f61c94bbSBharat Bhushan * Timers will resume when TSR/TCR is updated next time. 569f61c94bbSBharat Bhushan */ 570f61c94bbSBharat Bhushan if (!final) 571f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 572f61c94bbSBharat Bhushan } 573f61c94bbSBharat Bhushan 574dfd4d47eSScott Wood static void update_timer_ints(struct kvm_vcpu *vcpu) 575dfd4d47eSScott Wood { 576dfd4d47eSScott Wood if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS)) 577dfd4d47eSScott Wood kvmppc_core_queue_dec(vcpu); 578dfd4d47eSScott Wood else 579dfd4d47eSScott Wood kvmppc_core_dequeue_dec(vcpu); 580f61c94bbSBharat Bhushan 581f61c94bbSBharat Bhushan if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS)) 582f61c94bbSBharat Bhushan kvmppc_core_queue_watchdog(vcpu); 583f61c94bbSBharat Bhushan else 584f61c94bbSBharat Bhushan kvmppc_core_dequeue_watchdog(vcpu); 585dfd4d47eSScott Wood } 586dfd4d47eSScott Wood 587c59a6a3eSScott Wood static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu) 588d9fbd03dSHollis Blanchard { 589d9fbd03dSHollis Blanchard unsigned long *pending = &vcpu->arch.pending_exceptions; 590d9fbd03dSHollis Blanchard unsigned int priority; 591d9fbd03dSHollis Blanchard 5929ab80843SHollis Blanchard priority = __ffs(*pending); 5938b3a00fcSAlexander Graf while (priority < BOOKE_IRQPRIO_MAX) { 594d4cf3892SHollis Blanchard if (kvmppc_booke_irqprio_deliver(vcpu, priority)) 595d9fbd03dSHollis Blanchard break; 596d9fbd03dSHollis Blanchard 597d9fbd03dSHollis Blanchard priority = find_next_bit(pending, 598d9fbd03dSHollis Blanchard BITS_PER_BYTE * sizeof(*pending), 599d9fbd03dSHollis Blanchard priority + 1); 600d9fbd03dSHollis Blanchard } 60190bba358SAlexander Graf 60290bba358SAlexander Graf /* Tell the guest about our interrupt status */ 60329ac26efSScott Wood vcpu->arch.shared->int_pending = !!*pending; 604d9fbd03dSHollis Blanchard } 605d9fbd03dSHollis Blanchard 606c59a6a3eSScott Wood /* Check pending exceptions and deliver one, if possible. */ 607a8e4ef84SAlexander Graf int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu) 608c59a6a3eSScott Wood { 609a8e4ef84SAlexander Graf int r = 0; 610c59a6a3eSScott Wood WARN_ON_ONCE(!irqs_disabled()); 611c59a6a3eSScott Wood 612c59a6a3eSScott Wood kvmppc_core_check_exceptions(vcpu); 613c59a6a3eSScott Wood 614b8c649a9SAlexander Graf if (vcpu->requests) { 615b8c649a9SAlexander Graf /* Exception delivery raised request; start over */ 616b8c649a9SAlexander Graf return 1; 617b8c649a9SAlexander Graf } 618b8c649a9SAlexander Graf 619c59a6a3eSScott Wood if (vcpu->arch.shared->msr & MSR_WE) { 620c59a6a3eSScott Wood local_irq_enable(); 621c59a6a3eSScott Wood kvm_vcpu_block(vcpu); 622966cd0f3SAlexander Graf clear_bit(KVM_REQ_UNHALT, &vcpu->requests); 6236c85f52bSScott Wood hard_irq_disable(); 624c59a6a3eSScott Wood 625c59a6a3eSScott Wood kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS); 626a8e4ef84SAlexander Graf r = 1; 627c59a6a3eSScott Wood }; 628a8e4ef84SAlexander Graf 629a8e4ef84SAlexander Graf return r; 630a8e4ef84SAlexander Graf } 631a8e4ef84SAlexander Graf 6327c973a2eSAlexander Graf int kvmppc_core_check_requests(struct kvm_vcpu *vcpu) 6334ffc6356SAlexander Graf { 6347c973a2eSAlexander Graf int r = 1; /* Indicate we want to get back into the guest */ 6357c973a2eSAlexander Graf 6364ffc6356SAlexander Graf if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu)) 6374ffc6356SAlexander Graf update_timer_ints(vcpu); 638862d31f7SAlexander Graf #if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC) 639862d31f7SAlexander Graf if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu)) 640862d31f7SAlexander Graf kvmppc_core_flush_tlb(vcpu); 641862d31f7SAlexander Graf #endif 6427c973a2eSAlexander Graf 643f61c94bbSBharat Bhushan if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) { 644f61c94bbSBharat Bhushan vcpu->run->exit_reason = KVM_EXIT_WATCHDOG; 645f61c94bbSBharat Bhushan r = 0; 646f61c94bbSBharat Bhushan } 647f61c94bbSBharat Bhushan 6481c810636SAlexander Graf if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) { 6491c810636SAlexander Graf vcpu->run->epr.epr = 0; 6501c810636SAlexander Graf vcpu->arch.epr_needed = true; 6511c810636SAlexander Graf vcpu->run->exit_reason = KVM_EXIT_EPR; 6521c810636SAlexander Graf r = 0; 6531c810636SAlexander Graf } 6541c810636SAlexander Graf 6557c973a2eSAlexander Graf return r; 6564ffc6356SAlexander Graf } 6574ffc6356SAlexander Graf 658df6909e5SPaul Mackerras int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu) 659df6909e5SPaul Mackerras { 6607ee78855SAlexander Graf int ret, s; 661f5f97210SScott Wood struct debug_reg debug; 662df6909e5SPaul Mackerras 663af8f38b3SAlexander Graf if (!vcpu->arch.sane) { 664af8f38b3SAlexander Graf kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR; 665af8f38b3SAlexander Graf return -EINVAL; 666af8f38b3SAlexander Graf } 667af8f38b3SAlexander Graf 6687ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 6697ee78855SAlexander Graf if (s <= 0) { 6707ee78855SAlexander Graf ret = s; 6711d1ef222SScott Wood goto out; 6721d1ef222SScott Wood } 6736c85f52bSScott Wood /* interrupts now hard-disabled */ 6741d1ef222SScott Wood 6758fae845fSScott Wood #ifdef CONFIG_PPC_FPU 6768fae845fSScott Wood /* Save userspace FPU state in stack */ 6778fae845fSScott Wood enable_kernel_fp(); 6788fae845fSScott Wood 6798fae845fSScott Wood /* 6808fae845fSScott Wood * Since we can't trap on MSR_FP in GS-mode, we consider the guest 6818fae845fSScott Wood * as always using the FPU. Kernel usage of FP (via 6828fae845fSScott Wood * enable_kernel_fp()) in this thread must not occur while 6838fae845fSScott Wood * vcpu->fpu_active is set. 6848fae845fSScott Wood */ 6858fae845fSScott Wood vcpu->fpu_active = 1; 6868fae845fSScott Wood 6878fae845fSScott Wood kvmppc_load_guest_fp(vcpu); 6888fae845fSScott Wood #endif 6898fae845fSScott Wood 690ce11e48bSBharat Bhushan /* Switch to guest debug context */ 691f5f97210SScott Wood debug = vcpu->arch.shadow_dbg_reg; 692f5f97210SScott Wood switch_booke_debug_regs(&debug); 693f5f97210SScott Wood debug = current->thread.debug; 694ce11e48bSBharat Bhushan current->thread.debug = vcpu->arch.shadow_dbg_reg; 695ce11e48bSBharat Bhushan 69608c9a188SBharat Bhushan vcpu->arch.pgdir = current->mm->pgd; 6975f1c248fSScott Wood kvmppc_fix_ee_before_entry(); 698f8941fbeSScott Wood 699df6909e5SPaul Mackerras ret = __kvmppc_vcpu_run(kvm_run, vcpu); 7008fae845fSScott Wood 70124afa37bSAlexander Graf /* No need for kvm_guest_exit. It's done in handle_exit. 70224afa37bSAlexander Graf We also get here with interrupts enabled. */ 70324afa37bSAlexander Graf 704ce11e48bSBharat Bhushan /* Switch back to user space debug context */ 705f5f97210SScott Wood switch_booke_debug_regs(&debug); 706f5f97210SScott Wood current->thread.debug = debug; 707ce11e48bSBharat Bhushan 7088fae845fSScott Wood #ifdef CONFIG_PPC_FPU 7098fae845fSScott Wood kvmppc_save_guest_fp(vcpu); 7108fae845fSScott Wood 7118fae845fSScott Wood vcpu->fpu_active = 0; 7128fae845fSScott Wood #endif 7138fae845fSScott Wood 7141d1ef222SScott Wood out: 715d69c6436SAlexander Graf vcpu->mode = OUTSIDE_GUEST_MODE; 716df6909e5SPaul Mackerras return ret; 717df6909e5SPaul Mackerras } 718df6909e5SPaul Mackerras 719d30f6e48SScott Wood static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu) 720d9fbd03dSHollis Blanchard { 721d9fbd03dSHollis Blanchard enum emulation_result er; 722d9fbd03dSHollis Blanchard 723d9fbd03dSHollis Blanchard er = kvmppc_emulate_instruction(run, vcpu); 724d9fbd03dSHollis Blanchard switch (er) { 725d9fbd03dSHollis Blanchard case EMULATE_DONE: 72673e75b41SHollis Blanchard /* don't overwrite subtypes, just account kvm_stats */ 7277b701591SHollis Blanchard kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS); 728d9fbd03dSHollis Blanchard /* Future optimization: only reload non-volatiles if 729d9fbd03dSHollis Blanchard * they were actually modified by emulation. */ 730d30f6e48SScott Wood return RESUME_GUEST_NV; 731d30f6e48SScott Wood 732d9fbd03dSHollis Blanchard case EMULATE_DO_DCR: 733d9fbd03dSHollis Blanchard run->exit_reason = KVM_EXIT_DCR; 734d30f6e48SScott Wood return RESUME_HOST; 735d30f6e48SScott Wood 736d9fbd03dSHollis Blanchard case EMULATE_FAIL: 7375cf8ca22SHollis Blanchard printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n", 738d9fbd03dSHollis Blanchard __func__, vcpu->arch.pc, vcpu->arch.last_inst); 739d9fbd03dSHollis Blanchard /* For debugging, encode the failing instruction and 740d9fbd03dSHollis Blanchard * report it to userspace. */ 741d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason = ~0ULL << 32; 742d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason |= vcpu->arch.last_inst; 743d1ff5499SAlexander Graf kvmppc_core_queue_program(vcpu, ESR_PIL); 744d30f6e48SScott Wood return RESUME_HOST; 745d30f6e48SScott Wood 7469b4f5308SBharat Bhushan case EMULATE_EXIT_USER: 7479b4f5308SBharat Bhushan return RESUME_HOST; 7489b4f5308SBharat Bhushan 749d9fbd03dSHollis Blanchard default: 750d9fbd03dSHollis Blanchard BUG(); 751d9fbd03dSHollis Blanchard } 752d30f6e48SScott Wood } 753d30f6e48SScott Wood 754ce11e48bSBharat Bhushan static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu) 755ce11e48bSBharat Bhushan { 756ce11e48bSBharat Bhushan struct debug_reg *dbg_reg = &(vcpu->arch.shadow_dbg_reg); 757ce11e48bSBharat Bhushan u32 dbsr = vcpu->arch.dbsr; 758ce11e48bSBharat Bhushan 759ce11e48bSBharat Bhushan run->debug.arch.status = 0; 760ce11e48bSBharat Bhushan run->debug.arch.address = vcpu->arch.pc; 761ce11e48bSBharat Bhushan 762ce11e48bSBharat Bhushan if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) { 763ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT; 764ce11e48bSBharat Bhushan } else { 765ce11e48bSBharat Bhushan if (dbsr & (DBSR_DAC1W | DBSR_DAC2W)) 766ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE; 767ce11e48bSBharat Bhushan else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R)) 768ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ; 769ce11e48bSBharat Bhushan if (dbsr & (DBSR_DAC1R | DBSR_DAC1W)) 770ce11e48bSBharat Bhushan run->debug.arch.address = dbg_reg->dac1; 771ce11e48bSBharat Bhushan else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W)) 772ce11e48bSBharat Bhushan run->debug.arch.address = dbg_reg->dac2; 773ce11e48bSBharat Bhushan } 774ce11e48bSBharat Bhushan 775ce11e48bSBharat Bhushan return RESUME_HOST; 776ce11e48bSBharat Bhushan } 777ce11e48bSBharat Bhushan 7784e642ccbSAlexander Graf static void kvmppc_fill_pt_regs(struct pt_regs *regs) 7794e642ccbSAlexander Graf { 7804e642ccbSAlexander Graf ulong r1, ip, msr, lr; 7814e642ccbSAlexander Graf 7824e642ccbSAlexander Graf asm("mr %0, 1" : "=r"(r1)); 7834e642ccbSAlexander Graf asm("mflr %0" : "=r"(lr)); 7844e642ccbSAlexander Graf asm("mfmsr %0" : "=r"(msr)); 7854e642ccbSAlexander Graf asm("bl 1f; 1: mflr %0" : "=r"(ip)); 7864e642ccbSAlexander Graf 7874e642ccbSAlexander Graf memset(regs, 0, sizeof(*regs)); 7884e642ccbSAlexander Graf regs->gpr[1] = r1; 7894e642ccbSAlexander Graf regs->nip = ip; 7904e642ccbSAlexander Graf regs->msr = msr; 7914e642ccbSAlexander Graf regs->link = lr; 7924e642ccbSAlexander Graf } 7934e642ccbSAlexander Graf 7946328e593SBharat Bhushan /* 7956328e593SBharat Bhushan * For interrupts needed to be handled by host interrupt handlers, 7966328e593SBharat Bhushan * corresponding host handler are called from here in similar way 7976328e593SBharat Bhushan * (but not exact) as they are called from low level handler 7986328e593SBharat Bhushan * (such as from arch/powerpc/kernel/head_fsl_booke.S). 7996328e593SBharat Bhushan */ 8004e642ccbSAlexander Graf static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu, 8014e642ccbSAlexander Graf unsigned int exit_nr) 8024e642ccbSAlexander Graf { 8034e642ccbSAlexander Graf struct pt_regs regs; 8044e642ccbSAlexander Graf 8054e642ccbSAlexander Graf switch (exit_nr) { 8064e642ccbSAlexander Graf case BOOKE_INTERRUPT_EXTERNAL: 8074e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 8084e642ccbSAlexander Graf do_IRQ(®s); 8094e642ccbSAlexander Graf break; 8104e642ccbSAlexander Graf case BOOKE_INTERRUPT_DECREMENTER: 8114e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 8124e642ccbSAlexander Graf timer_interrupt(®s); 8134e642ccbSAlexander Graf break; 8145f17ce8bSTiejun Chen #if defined(CONFIG_PPC_DOORBELL) 8154e642ccbSAlexander Graf case BOOKE_INTERRUPT_DOORBELL: 8164e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 8174e642ccbSAlexander Graf doorbell_exception(®s); 8184e642ccbSAlexander Graf break; 8194e642ccbSAlexander Graf #endif 8204e642ccbSAlexander Graf case BOOKE_INTERRUPT_MACHINE_CHECK: 8214e642ccbSAlexander Graf /* FIXME */ 8224e642ccbSAlexander Graf break; 8237cc1e8eeSAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 8247cc1e8eeSAlexander Graf kvmppc_fill_pt_regs(®s); 8257cc1e8eeSAlexander Graf performance_monitor_exception(®s); 8267cc1e8eeSAlexander Graf break; 8276328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 8286328e593SBharat Bhushan kvmppc_fill_pt_regs(®s); 8296328e593SBharat Bhushan #ifdef CONFIG_BOOKE_WDT 8306328e593SBharat Bhushan WatchdogException(®s); 8316328e593SBharat Bhushan #else 8326328e593SBharat Bhushan unknown_exception(®s); 8336328e593SBharat Bhushan #endif 8346328e593SBharat Bhushan break; 8356328e593SBharat Bhushan case BOOKE_INTERRUPT_CRITICAL: 8366328e593SBharat Bhushan unknown_exception(®s); 8376328e593SBharat Bhushan break; 838ce11e48bSBharat Bhushan case BOOKE_INTERRUPT_DEBUG: 839ce11e48bSBharat Bhushan /* Save DBSR before preemption is enabled */ 840ce11e48bSBharat Bhushan vcpu->arch.dbsr = mfspr(SPRN_DBSR); 841ce11e48bSBharat Bhushan kvmppc_clear_dbsr(); 842ce11e48bSBharat Bhushan break; 8434e642ccbSAlexander Graf } 8444e642ccbSAlexander Graf } 8454e642ccbSAlexander Graf 846d30f6e48SScott Wood /** 847d30f6e48SScott Wood * kvmppc_handle_exit 848d30f6e48SScott Wood * 849d30f6e48SScott Wood * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV) 850d30f6e48SScott Wood */ 851d30f6e48SScott Wood int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu, 852d30f6e48SScott Wood unsigned int exit_nr) 853d30f6e48SScott Wood { 854d30f6e48SScott Wood int r = RESUME_HOST; 8557ee78855SAlexander Graf int s; 856f1e89028SScott Wood int idx; 857d30f6e48SScott Wood 858d30f6e48SScott Wood /* update before a new last_exit_type is rewritten */ 859d30f6e48SScott Wood kvmppc_update_timing_stats(vcpu); 860d30f6e48SScott Wood 8614e642ccbSAlexander Graf /* restart interrupts if they were meant for the host */ 8624e642ccbSAlexander Graf kvmppc_restart_interrupt(vcpu, exit_nr); 863d30f6e48SScott Wood 864d30f6e48SScott Wood local_irq_enable(); 865d30f6e48SScott Wood 86697c95059SAlexander Graf trace_kvm_exit(exit_nr, vcpu); 867706fb730SAlexander Graf kvm_guest_exit(); 86897c95059SAlexander Graf 869d30f6e48SScott Wood run->exit_reason = KVM_EXIT_UNKNOWN; 870d30f6e48SScott Wood run->ready_for_interrupt_injection = 1; 871d30f6e48SScott Wood 872d30f6e48SScott Wood switch (exit_nr) { 873d30f6e48SScott Wood case BOOKE_INTERRUPT_MACHINE_CHECK: 874c35c9d84SAlexander Graf printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR)); 875c35c9d84SAlexander Graf kvmppc_dump_vcpu(vcpu); 876c35c9d84SAlexander Graf /* For debugging, send invalid exit reason to user space */ 877c35c9d84SAlexander Graf run->hw.hardware_exit_reason = ~1ULL << 32; 878c35c9d84SAlexander Graf run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR); 879c35c9d84SAlexander Graf r = RESUME_HOST; 880d30f6e48SScott Wood break; 881d30f6e48SScott Wood 882d30f6e48SScott Wood case BOOKE_INTERRUPT_EXTERNAL: 883d30f6e48SScott Wood kvmppc_account_exit(vcpu, EXT_INTR_EXITS); 884d30f6e48SScott Wood r = RESUME_GUEST; 885d30f6e48SScott Wood break; 886d30f6e48SScott Wood 887d30f6e48SScott Wood case BOOKE_INTERRUPT_DECREMENTER: 888d30f6e48SScott Wood kvmppc_account_exit(vcpu, DEC_EXITS); 889d30f6e48SScott Wood r = RESUME_GUEST; 890d30f6e48SScott Wood break; 891d30f6e48SScott Wood 8926328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 8936328e593SBharat Bhushan r = RESUME_GUEST; 8946328e593SBharat Bhushan break; 8956328e593SBharat Bhushan 896d30f6e48SScott Wood case BOOKE_INTERRUPT_DOORBELL: 897d30f6e48SScott Wood kvmppc_account_exit(vcpu, DBELL_EXITS); 898d30f6e48SScott Wood r = RESUME_GUEST; 899d30f6e48SScott Wood break; 900d30f6e48SScott Wood 901d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL_CRIT: 902d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 903d30f6e48SScott Wood 904d30f6e48SScott Wood /* 905d30f6e48SScott Wood * We are here because there is a pending guest interrupt 906d30f6e48SScott Wood * which could not be delivered as MSR_CE or MSR_ME was not 907d30f6e48SScott Wood * set. Once we break from here we will retry delivery. 908d30f6e48SScott Wood */ 909d30f6e48SScott Wood r = RESUME_GUEST; 910d30f6e48SScott Wood break; 911d30f6e48SScott Wood 912d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL: 913d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 914d30f6e48SScott Wood 915d30f6e48SScott Wood /* 916d30f6e48SScott Wood * We are here because there is a pending guest interrupt 917d30f6e48SScott Wood * which could not be delivered as MSR_EE was not set. Once 918d30f6e48SScott Wood * we break from here we will retry delivery. 919d30f6e48SScott Wood */ 920d30f6e48SScott Wood r = RESUME_GUEST; 921d30f6e48SScott Wood break; 922d30f6e48SScott Wood 92395f2e921SAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 92495f2e921SAlexander Graf r = RESUME_GUEST; 92595f2e921SAlexander Graf break; 92695f2e921SAlexander Graf 927d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_PRIV: 928d30f6e48SScott Wood r = emulation_exit(run, vcpu); 929d30f6e48SScott Wood break; 930d30f6e48SScott Wood 931d30f6e48SScott Wood case BOOKE_INTERRUPT_PROGRAM: 932d30f6e48SScott Wood if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) { 9330268597cSAlexander Graf /* 9340268597cSAlexander Graf * Program traps generated by user-level software must 9350268597cSAlexander Graf * be handled by the guest kernel. 9360268597cSAlexander Graf * 9370268597cSAlexander Graf * In GS mode, hypervisor privileged instructions trap 9380268597cSAlexander Graf * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are 9390268597cSAlexander Graf * actual program interrupts, handled by the guest. 9400268597cSAlexander Graf */ 941d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr); 942d30f6e48SScott Wood r = RESUME_GUEST; 943d30f6e48SScott Wood kvmppc_account_exit(vcpu, USR_PR_INST); 944d30f6e48SScott Wood break; 945d30f6e48SScott Wood } 946d30f6e48SScott Wood 947d30f6e48SScott Wood r = emulation_exit(run, vcpu); 948d9fbd03dSHollis Blanchard break; 949d9fbd03dSHollis Blanchard 950d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_FP_UNAVAIL: 951d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL); 9527b701591SHollis Blanchard kvmppc_account_exit(vcpu, FP_UNAVAIL); 953d9fbd03dSHollis Blanchard r = RESUME_GUEST; 954d9fbd03dSHollis Blanchard break; 955d9fbd03dSHollis Blanchard 9564cd35f67SScott Wood #ifdef CONFIG_SPE 9574cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: { 9584cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) 9594cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 9604cd35f67SScott Wood else 9614cd35f67SScott Wood kvmppc_booke_queue_irqprio(vcpu, 9624cd35f67SScott Wood BOOKE_IRQPRIO_SPE_UNAVAIL); 963bb3a8a17SHollis Blanchard r = RESUME_GUEST; 964bb3a8a17SHollis Blanchard break; 9654cd35f67SScott Wood } 966bb3a8a17SHollis Blanchard 967bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_DATA: 968bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA); 969bb3a8a17SHollis Blanchard r = RESUME_GUEST; 970bb3a8a17SHollis Blanchard break; 971bb3a8a17SHollis Blanchard 972bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_ROUND: 973bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND); 974bb3a8a17SHollis Blanchard r = RESUME_GUEST; 975bb3a8a17SHollis Blanchard break; 9764cd35f67SScott Wood #else 9774cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: 9784cd35f67SScott Wood /* 9794cd35f67SScott Wood * Guest wants SPE, but host kernel doesn't support it. Send 9804cd35f67SScott Wood * an "unimplemented operation" program check to the guest. 9814cd35f67SScott Wood */ 9824cd35f67SScott Wood kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV); 9834cd35f67SScott Wood r = RESUME_GUEST; 9844cd35f67SScott Wood break; 9854cd35f67SScott Wood 9864cd35f67SScott Wood /* 9874cd35f67SScott Wood * These really should never happen without CONFIG_SPE, 9884cd35f67SScott Wood * as we should never enable the real MSR[SPE] in the guest. 9894cd35f67SScott Wood */ 9904cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_DATA: 9914cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_ROUND: 9924cd35f67SScott Wood printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n", 9934cd35f67SScott Wood __func__, exit_nr, vcpu->arch.pc); 9944cd35f67SScott Wood run->hw.hardware_exit_reason = exit_nr; 9954cd35f67SScott Wood r = RESUME_HOST; 9964cd35f67SScott Wood break; 9974cd35f67SScott Wood #endif 998bb3a8a17SHollis Blanchard 999d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DATA_STORAGE: 1000daf5e271SLiu Yu kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear, 1001daf5e271SLiu Yu vcpu->arch.fault_esr); 10027b701591SHollis Blanchard kvmppc_account_exit(vcpu, DSI_EXITS); 1003d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1004d9fbd03dSHollis Blanchard break; 1005d9fbd03dSHollis Blanchard 1006d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_INST_STORAGE: 1007daf5e271SLiu Yu kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr); 10087b701591SHollis Blanchard kvmppc_account_exit(vcpu, ISI_EXITS); 1009d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1010d9fbd03dSHollis Blanchard break; 1011d9fbd03dSHollis Blanchard 1012011da899SAlexander Graf case BOOKE_INTERRUPT_ALIGNMENT: 1013011da899SAlexander Graf kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear, 1014011da899SAlexander Graf vcpu->arch.fault_esr); 1015011da899SAlexander Graf r = RESUME_GUEST; 1016011da899SAlexander Graf break; 1017011da899SAlexander Graf 1018d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 1019d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_SYSCALL: 1020d30f6e48SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR)) { 1021d30f6e48SScott Wood kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 1022d30f6e48SScott Wood } else { 1023d30f6e48SScott Wood /* 1024d30f6e48SScott Wood * hcall from guest userspace -- send privileged 1025d30f6e48SScott Wood * instruction program check. 1026d30f6e48SScott Wood */ 1027d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, ESR_PPR); 1028d30f6e48SScott Wood } 1029d30f6e48SScott Wood 1030d30f6e48SScott Wood r = RESUME_GUEST; 1031d30f6e48SScott Wood break; 1032d30f6e48SScott Wood #else 1033d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_SYSCALL: 10342a342ed5SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_PR) && 10352a342ed5SAlexander Graf (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) { 10362a342ed5SAlexander Graf /* KVM PV hypercalls */ 10372a342ed5SAlexander Graf kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 10382a342ed5SAlexander Graf r = RESUME_GUEST; 10392a342ed5SAlexander Graf } else { 10402a342ed5SAlexander Graf /* Guest syscalls */ 1041d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL); 10422a342ed5SAlexander Graf } 10437b701591SHollis Blanchard kvmppc_account_exit(vcpu, SYSCALL_EXITS); 1044d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1045d9fbd03dSHollis Blanchard break; 1046d30f6e48SScott Wood #endif 1047d9fbd03dSHollis Blanchard 1048d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DTLB_MISS: { 1049d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.fault_dear; 10507924bd41SHollis Blanchard int gtlb_index; 1051475e7cddSHollis Blanchard gpa_t gpaddr; 1052d9fbd03dSHollis Blanchard gfn_t gfn; 1053d9fbd03dSHollis Blanchard 1054bf7ca4bdSAlexander Graf #ifdef CONFIG_KVM_E500V2 1055a4cd8b23SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR) && 1056a4cd8b23SScott Wood (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 1057a4cd8b23SScott Wood kvmppc_map_magic(vcpu); 1058a4cd8b23SScott Wood kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1059a4cd8b23SScott Wood r = RESUME_GUEST; 1060a4cd8b23SScott Wood 1061a4cd8b23SScott Wood break; 1062a4cd8b23SScott Wood } 1063a4cd8b23SScott Wood #endif 1064a4cd8b23SScott Wood 1065d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1066fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 10677924bd41SHollis Blanchard if (gtlb_index < 0) { 1068d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1069daf5e271SLiu Yu kvmppc_core_queue_dtlb_miss(vcpu, 1070daf5e271SLiu Yu vcpu->arch.fault_dear, 1071daf5e271SLiu Yu vcpu->arch.fault_esr); 1072b52a638cSHollis Blanchard kvmppc_mmu_dtlb_miss(vcpu); 10737b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS); 1074d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1075d9fbd03dSHollis Blanchard break; 1076d9fbd03dSHollis Blanchard } 1077d9fbd03dSHollis Blanchard 1078f1e89028SScott Wood idx = srcu_read_lock(&vcpu->kvm->srcu); 1079f1e89028SScott Wood 1080be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 1081475e7cddSHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1082d9fbd03dSHollis Blanchard 1083d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1084d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1085d9fbd03dSHollis Blanchard * didn't, and it is RAM. This could be because: 1086d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1087d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1088d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1089d9fbd03dSHollis Blanchard * invoking the guest. */ 109058a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 10917b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1092d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1093d9fbd03dSHollis Blanchard } else { 1094d9fbd03dSHollis Blanchard /* Guest has mapped and accessed a page which is not 1095d9fbd03dSHollis Blanchard * actually RAM. */ 1096475e7cddSHollis Blanchard vcpu->arch.paddr_accessed = gpaddr; 10976020c0f6SAlexander Graf vcpu->arch.vaddr_accessed = eaddr; 1098d9fbd03dSHollis Blanchard r = kvmppc_emulate_mmio(run, vcpu); 10997b701591SHollis Blanchard kvmppc_account_exit(vcpu, MMIO_EXITS); 1100d9fbd03dSHollis Blanchard } 1101d9fbd03dSHollis Blanchard 1102f1e89028SScott Wood srcu_read_unlock(&vcpu->kvm->srcu, idx); 1103d9fbd03dSHollis Blanchard break; 1104d9fbd03dSHollis Blanchard } 1105d9fbd03dSHollis Blanchard 1106d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_ITLB_MISS: { 1107d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.pc; 110889168618SHollis Blanchard gpa_t gpaddr; 1109d9fbd03dSHollis Blanchard gfn_t gfn; 11107924bd41SHollis Blanchard int gtlb_index; 1111d9fbd03dSHollis Blanchard 1112d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1113d9fbd03dSHollis Blanchard 1114d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1115fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 11167924bd41SHollis Blanchard if (gtlb_index < 0) { 1117d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1118d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 1119b52a638cSHollis Blanchard kvmppc_mmu_itlb_miss(vcpu); 11207b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS); 1121d9fbd03dSHollis Blanchard break; 1122d9fbd03dSHollis Blanchard } 1123d9fbd03dSHollis Blanchard 11247b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS); 1125d9fbd03dSHollis Blanchard 1126f1e89028SScott Wood idx = srcu_read_lock(&vcpu->kvm->srcu); 1127f1e89028SScott Wood 1128be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 112989168618SHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1130d9fbd03dSHollis Blanchard 1131d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1132d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1133d9fbd03dSHollis Blanchard * didn't. This could be because: 1134d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1135d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1136d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1137d9fbd03dSHollis Blanchard * invoking the guest. */ 113858a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 1139d9fbd03dSHollis Blanchard } else { 1140d9fbd03dSHollis Blanchard /* Guest mapped and leaped at non-RAM! */ 1141d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK); 1142d9fbd03dSHollis Blanchard } 1143d9fbd03dSHollis Blanchard 1144f1e89028SScott Wood srcu_read_unlock(&vcpu->kvm->srcu, idx); 1145d9fbd03dSHollis Blanchard break; 1146d9fbd03dSHollis Blanchard } 1147d9fbd03dSHollis Blanchard 1148d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DEBUG: { 1149ce11e48bSBharat Bhushan r = kvmppc_handle_debug(run, vcpu); 1150ce11e48bSBharat Bhushan if (r == RESUME_HOST) 1151d9fbd03dSHollis Blanchard run->exit_reason = KVM_EXIT_DEBUG; 11527b701591SHollis Blanchard kvmppc_account_exit(vcpu, DEBUG_EXITS); 1153d9fbd03dSHollis Blanchard break; 1154d9fbd03dSHollis Blanchard } 1155d9fbd03dSHollis Blanchard 1156d9fbd03dSHollis Blanchard default: 1157d9fbd03dSHollis Blanchard printk(KERN_EMERG "exit_nr %d\n", exit_nr); 1158d9fbd03dSHollis Blanchard BUG(); 1159d9fbd03dSHollis Blanchard } 1160d9fbd03dSHollis Blanchard 1161a8e4ef84SAlexander Graf /* 1162a8e4ef84SAlexander Graf * To avoid clobbering exit_reason, only check for signals if we 1163a8e4ef84SAlexander Graf * aren't already exiting to userspace for some other reason. 1164a8e4ef84SAlexander Graf */ 116503660ba2SAlexander Graf if (!(r & RESUME_HOST)) { 11667ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 11676c85f52bSScott Wood if (s <= 0) 11687ee78855SAlexander Graf r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV); 11696c85f52bSScott Wood else { 11706c85f52bSScott Wood /* interrupts now hard-disabled */ 11715f1c248fSScott Wood kvmppc_fix_ee_before_entry(); 117224afa37bSAlexander Graf } 117324afa37bSAlexander Graf } 1174706fb730SAlexander Graf 1175d9fbd03dSHollis Blanchard return r; 1176d9fbd03dSHollis Blanchard } 1177d9fbd03dSHollis Blanchard 1178d26f22c9SBharat Bhushan static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr) 1179d26f22c9SBharat Bhushan { 1180d26f22c9SBharat Bhushan u32 old_tsr = vcpu->arch.tsr; 1181d26f22c9SBharat Bhushan 1182d26f22c9SBharat Bhushan vcpu->arch.tsr = new_tsr; 1183d26f22c9SBharat Bhushan 1184d26f22c9SBharat Bhushan if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS)) 1185d26f22c9SBharat Bhushan arm_next_watchdog(vcpu); 1186d26f22c9SBharat Bhushan 1187d26f22c9SBharat Bhushan update_timer_ints(vcpu); 1188d26f22c9SBharat Bhushan } 1189d26f22c9SBharat Bhushan 1190d9fbd03dSHollis Blanchard /* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */ 1191d9fbd03dSHollis Blanchard int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu) 1192d9fbd03dSHollis Blanchard { 1193082decf2SHollis Blanchard int i; 1194af8f38b3SAlexander Graf int r; 1195082decf2SHollis Blanchard 1196d9fbd03dSHollis Blanchard vcpu->arch.pc = 0; 1197b5904972SScott Wood vcpu->arch.shared->pir = vcpu->vcpu_id; 11988e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */ 1199d30f6e48SScott Wood kvmppc_set_msr(vcpu, 0); 1200d9fbd03dSHollis Blanchard 1201d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 1202ce11e48bSBharat Bhushan vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS; 1203d9fbd03dSHollis Blanchard vcpu->arch.shadow_pid = 1; 1204d30f6e48SScott Wood vcpu->arch.shared->msr = 0; 1205d30f6e48SScott Wood #endif 1206d9fbd03dSHollis Blanchard 1207082decf2SHollis Blanchard /* Eye-catching numbers so we know if the guest takes an interrupt 1208082decf2SHollis Blanchard * before it's programmed its own IVPR/IVORs. */ 1209d9fbd03dSHollis Blanchard vcpu->arch.ivpr = 0x55550000; 1210082decf2SHollis Blanchard for (i = 0; i < BOOKE_IRQPRIO_MAX; i++) 1211082decf2SHollis Blanchard vcpu->arch.ivor[i] = 0x7700 | i * 4; 1212d9fbd03dSHollis Blanchard 121373e75b41SHollis Blanchard kvmppc_init_timing_stats(vcpu); 121473e75b41SHollis Blanchard 1215af8f38b3SAlexander Graf r = kvmppc_core_vcpu_setup(vcpu); 1216af8f38b3SAlexander Graf kvmppc_sanity_check(vcpu); 1217af8f38b3SAlexander Graf return r; 1218d9fbd03dSHollis Blanchard } 1219d9fbd03dSHollis Blanchard 1220f61c94bbSBharat Bhushan int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu) 1221f61c94bbSBharat Bhushan { 1222f61c94bbSBharat Bhushan /* setup watchdog timer once */ 1223f61c94bbSBharat Bhushan spin_lock_init(&vcpu->arch.wdt_lock); 1224f61c94bbSBharat Bhushan setup_timer(&vcpu->arch.wdt_timer, kvmppc_watchdog_func, 1225f61c94bbSBharat Bhushan (unsigned long)vcpu); 1226f61c94bbSBharat Bhushan 1227f61c94bbSBharat Bhushan return 0; 1228f61c94bbSBharat Bhushan } 1229f61c94bbSBharat Bhushan 1230f61c94bbSBharat Bhushan void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu) 1231f61c94bbSBharat Bhushan { 1232f61c94bbSBharat Bhushan del_timer_sync(&vcpu->arch.wdt_timer); 1233f61c94bbSBharat Bhushan } 1234f61c94bbSBharat Bhushan 1235d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1236d9fbd03dSHollis Blanchard { 1237d9fbd03dSHollis Blanchard int i; 1238d9fbd03dSHollis Blanchard 1239d9fbd03dSHollis Blanchard regs->pc = vcpu->arch.pc; 1240992b5b29SAlexander Graf regs->cr = kvmppc_get_cr(vcpu); 1241d9fbd03dSHollis Blanchard regs->ctr = vcpu->arch.ctr; 1242d9fbd03dSHollis Blanchard regs->lr = vcpu->arch.lr; 1243992b5b29SAlexander Graf regs->xer = kvmppc_get_xer(vcpu); 1244666e7252SAlexander Graf regs->msr = vcpu->arch.shared->msr; 124531579eeaSBharat Bhushan regs->srr0 = kvmppc_get_srr0(vcpu); 124631579eeaSBharat Bhushan regs->srr1 = kvmppc_get_srr1(vcpu); 1247d9fbd03dSHollis Blanchard regs->pid = vcpu->arch.pid; 1248a73a9599SAlexander Graf regs->sprg0 = vcpu->arch.shared->sprg0; 1249a73a9599SAlexander Graf regs->sprg1 = vcpu->arch.shared->sprg1; 1250a73a9599SAlexander Graf regs->sprg2 = vcpu->arch.shared->sprg2; 1251a73a9599SAlexander Graf regs->sprg3 = vcpu->arch.shared->sprg3; 1252b5904972SScott Wood regs->sprg4 = vcpu->arch.shared->sprg4; 1253b5904972SScott Wood regs->sprg5 = vcpu->arch.shared->sprg5; 1254b5904972SScott Wood regs->sprg6 = vcpu->arch.shared->sprg6; 1255b5904972SScott Wood regs->sprg7 = vcpu->arch.shared->sprg7; 1256d9fbd03dSHollis Blanchard 1257d9fbd03dSHollis Blanchard for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 12588e5b26b5SAlexander Graf regs->gpr[i] = kvmppc_get_gpr(vcpu, i); 1259d9fbd03dSHollis Blanchard 1260d9fbd03dSHollis Blanchard return 0; 1261d9fbd03dSHollis Blanchard } 1262d9fbd03dSHollis Blanchard 1263d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1264d9fbd03dSHollis Blanchard { 1265d9fbd03dSHollis Blanchard int i; 1266d9fbd03dSHollis Blanchard 1267d9fbd03dSHollis Blanchard vcpu->arch.pc = regs->pc; 1268992b5b29SAlexander Graf kvmppc_set_cr(vcpu, regs->cr); 1269d9fbd03dSHollis Blanchard vcpu->arch.ctr = regs->ctr; 1270d9fbd03dSHollis Blanchard vcpu->arch.lr = regs->lr; 1271992b5b29SAlexander Graf kvmppc_set_xer(vcpu, regs->xer); 1272b8fd68acSHollis Blanchard kvmppc_set_msr(vcpu, regs->msr); 127331579eeaSBharat Bhushan kvmppc_set_srr0(vcpu, regs->srr0); 127431579eeaSBharat Bhushan kvmppc_set_srr1(vcpu, regs->srr1); 12755ce941eeSScott Wood kvmppc_set_pid(vcpu, regs->pid); 1276a73a9599SAlexander Graf vcpu->arch.shared->sprg0 = regs->sprg0; 1277a73a9599SAlexander Graf vcpu->arch.shared->sprg1 = regs->sprg1; 1278a73a9599SAlexander Graf vcpu->arch.shared->sprg2 = regs->sprg2; 1279a73a9599SAlexander Graf vcpu->arch.shared->sprg3 = regs->sprg3; 1280b5904972SScott Wood vcpu->arch.shared->sprg4 = regs->sprg4; 1281b5904972SScott Wood vcpu->arch.shared->sprg5 = regs->sprg5; 1282b5904972SScott Wood vcpu->arch.shared->sprg6 = regs->sprg6; 1283b5904972SScott Wood vcpu->arch.shared->sprg7 = regs->sprg7; 1284d9fbd03dSHollis Blanchard 12858e5b26b5SAlexander Graf for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 12868e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, i, regs->gpr[i]); 1287d9fbd03dSHollis Blanchard 1288d9fbd03dSHollis Blanchard return 0; 1289d9fbd03dSHollis Blanchard } 1290d9fbd03dSHollis Blanchard 12915ce941eeSScott Wood static void get_sregs_base(struct kvm_vcpu *vcpu, 12925ce941eeSScott Wood struct kvm_sregs *sregs) 12935ce941eeSScott Wood { 12945ce941eeSScott Wood u64 tb = get_tb(); 12955ce941eeSScott Wood 12965ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_BASE; 12975ce941eeSScott Wood 12985ce941eeSScott Wood sregs->u.e.csrr0 = vcpu->arch.csrr0; 12995ce941eeSScott Wood sregs->u.e.csrr1 = vcpu->arch.csrr1; 13005ce941eeSScott Wood sregs->u.e.mcsr = vcpu->arch.mcsr; 1301d30f6e48SScott Wood sregs->u.e.esr = get_guest_esr(vcpu); 1302*a5414d4bSBharat Bhushan sregs->u.e.dear = kvmppc_get_dar(vcpu); 13035ce941eeSScott Wood sregs->u.e.tsr = vcpu->arch.tsr; 13045ce941eeSScott Wood sregs->u.e.tcr = vcpu->arch.tcr; 13055ce941eeSScott Wood sregs->u.e.dec = kvmppc_get_dec(vcpu, tb); 13065ce941eeSScott Wood sregs->u.e.tb = tb; 13075ce941eeSScott Wood sregs->u.e.vrsave = vcpu->arch.vrsave; 13085ce941eeSScott Wood } 13095ce941eeSScott Wood 13105ce941eeSScott Wood static int set_sregs_base(struct kvm_vcpu *vcpu, 13115ce941eeSScott Wood struct kvm_sregs *sregs) 13125ce941eeSScott Wood { 13135ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_BASE)) 13145ce941eeSScott Wood return 0; 13155ce941eeSScott Wood 13165ce941eeSScott Wood vcpu->arch.csrr0 = sregs->u.e.csrr0; 13175ce941eeSScott Wood vcpu->arch.csrr1 = sregs->u.e.csrr1; 13185ce941eeSScott Wood vcpu->arch.mcsr = sregs->u.e.mcsr; 1319d30f6e48SScott Wood set_guest_esr(vcpu, sregs->u.e.esr); 1320*a5414d4bSBharat Bhushan kvmppc_set_dar(vcpu, sregs->u.e.dear); 13215ce941eeSScott Wood vcpu->arch.vrsave = sregs->u.e.vrsave; 1322dfd4d47eSScott Wood kvmppc_set_tcr(vcpu, sregs->u.e.tcr); 13235ce941eeSScott Wood 1324dfd4d47eSScott Wood if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) { 13255ce941eeSScott Wood vcpu->arch.dec = sregs->u.e.dec; 13265ce941eeSScott Wood kvmppc_emulate_dec(vcpu); 1327dfd4d47eSScott Wood } 13285ce941eeSScott Wood 1329d26f22c9SBharat Bhushan if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR) 1330d26f22c9SBharat Bhushan kvmppc_set_tsr(vcpu, sregs->u.e.tsr); 13315ce941eeSScott Wood 13325ce941eeSScott Wood return 0; 13335ce941eeSScott Wood } 13345ce941eeSScott Wood 13355ce941eeSScott Wood static void get_sregs_arch206(struct kvm_vcpu *vcpu, 13365ce941eeSScott Wood struct kvm_sregs *sregs) 13375ce941eeSScott Wood { 13385ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_ARCH206; 13395ce941eeSScott Wood 1340841741f2SScott Wood sregs->u.e.pir = vcpu->vcpu_id; 13415ce941eeSScott Wood sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0; 13425ce941eeSScott Wood sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1; 13435ce941eeSScott Wood sregs->u.e.decar = vcpu->arch.decar; 13445ce941eeSScott Wood sregs->u.e.ivpr = vcpu->arch.ivpr; 13455ce941eeSScott Wood } 13465ce941eeSScott Wood 13475ce941eeSScott Wood static int set_sregs_arch206(struct kvm_vcpu *vcpu, 13485ce941eeSScott Wood struct kvm_sregs *sregs) 13495ce941eeSScott Wood { 13505ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206)) 13515ce941eeSScott Wood return 0; 13525ce941eeSScott Wood 1353841741f2SScott Wood if (sregs->u.e.pir != vcpu->vcpu_id) 13545ce941eeSScott Wood return -EINVAL; 13555ce941eeSScott Wood 13565ce941eeSScott Wood vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0; 13575ce941eeSScott Wood vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1; 13585ce941eeSScott Wood vcpu->arch.decar = sregs->u.e.decar; 13595ce941eeSScott Wood vcpu->arch.ivpr = sregs->u.e.ivpr; 13605ce941eeSScott Wood 13615ce941eeSScott Wood return 0; 13625ce941eeSScott Wood } 13635ce941eeSScott Wood 13643a167beaSAneesh Kumar K.V int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 13655ce941eeSScott Wood { 13665ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_IVOR; 13675ce941eeSScott Wood 13685ce941eeSScott Wood sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL]; 13695ce941eeSScott Wood sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK]; 13705ce941eeSScott Wood sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE]; 13715ce941eeSScott Wood sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE]; 13725ce941eeSScott Wood sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL]; 13735ce941eeSScott Wood sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT]; 13745ce941eeSScott Wood sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM]; 13755ce941eeSScott Wood sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL]; 13765ce941eeSScott Wood sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL]; 13775ce941eeSScott Wood sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL]; 13785ce941eeSScott Wood sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER]; 13795ce941eeSScott Wood sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT]; 13805ce941eeSScott Wood sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG]; 13815ce941eeSScott Wood sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS]; 13825ce941eeSScott Wood sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS]; 13835ce941eeSScott Wood sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG]; 13843a167beaSAneesh Kumar K.V return 0; 13855ce941eeSScott Wood } 13865ce941eeSScott Wood 13875ce941eeSScott Wood int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 13885ce941eeSScott Wood { 13895ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_IVOR)) 13905ce941eeSScott Wood return 0; 13915ce941eeSScott Wood 13925ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0]; 13935ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1]; 13945ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2]; 13955ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3]; 13965ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4]; 13975ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5]; 13985ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6]; 13995ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7]; 14005ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8]; 14015ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9]; 14025ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10]; 14035ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11]; 14045ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12]; 14055ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13]; 14065ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14]; 14075ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15]; 14085ce941eeSScott Wood 14095ce941eeSScott Wood return 0; 14105ce941eeSScott Wood } 14115ce941eeSScott Wood 1412d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu, 1413d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1414d9fbd03dSHollis Blanchard { 14155ce941eeSScott Wood sregs->pvr = vcpu->arch.pvr; 14165ce941eeSScott Wood 14175ce941eeSScott Wood get_sregs_base(vcpu, sregs); 14185ce941eeSScott Wood get_sregs_arch206(vcpu, sregs); 1419cbbc58d4SAneesh Kumar K.V return vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs); 1420d9fbd03dSHollis Blanchard } 1421d9fbd03dSHollis Blanchard 1422d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu, 1423d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1424d9fbd03dSHollis Blanchard { 14255ce941eeSScott Wood int ret; 14265ce941eeSScott Wood 14275ce941eeSScott Wood if (vcpu->arch.pvr != sregs->pvr) 14285ce941eeSScott Wood return -EINVAL; 14295ce941eeSScott Wood 14305ce941eeSScott Wood ret = set_sregs_base(vcpu, sregs); 14315ce941eeSScott Wood if (ret < 0) 14325ce941eeSScott Wood return ret; 14335ce941eeSScott Wood 14345ce941eeSScott Wood ret = set_sregs_arch206(vcpu, sregs); 14355ce941eeSScott Wood if (ret < 0) 14365ce941eeSScott Wood return ret; 14375ce941eeSScott Wood 1438cbbc58d4SAneesh Kumar K.V return vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs); 1439d9fbd03dSHollis Blanchard } 1440d9fbd03dSHollis Blanchard 144131f3438eSPaul Mackerras int kvm_vcpu_ioctl_get_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg) 144231f3438eSPaul Mackerras { 144335b299e2SMihai Caraman int r = 0; 144435b299e2SMihai Caraman union kvmppc_one_reg val; 144535b299e2SMihai Caraman int size; 144635b299e2SMihai Caraman 144735b299e2SMihai Caraman size = one_reg_size(reg->id); 144835b299e2SMihai Caraman if (size > sizeof(val)) 144935b299e2SMihai Caraman return -EINVAL; 14506df8d3fcSBharat Bhushan 14516df8d3fcSBharat Bhushan switch (reg->id) { 14526df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 1453547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac1); 14546df8d3fcSBharat Bhushan break; 1455547465efSBharat Bhushan case KVM_REG_PPC_IAC2: 1456547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac2); 1457547465efSBharat Bhushan break; 1458547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1459547465efSBharat Bhushan case KVM_REG_PPC_IAC3: 1460547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac3); 1461547465efSBharat Bhushan break; 1462547465efSBharat Bhushan case KVM_REG_PPC_IAC4: 1463547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac4); 1464547465efSBharat Bhushan break; 1465547465efSBharat Bhushan #endif 14666df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 1467547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.dac1); 1468547465efSBharat Bhushan break; 146935b299e2SMihai Caraman case KVM_REG_PPC_DAC2: 1470547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.dac2); 14716df8d3fcSBharat Bhushan break; 1472324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 1473324b3e63SAlexander Graf u32 epr = get_guest_epr(vcpu); 147435b299e2SMihai Caraman val = get_reg_val(reg->id, epr); 1475324b3e63SAlexander Graf break; 1476324b3e63SAlexander Graf } 1477352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1478352df1deSMihai Caraman case KVM_REG_PPC_EPCR: 147935b299e2SMihai Caraman val = get_reg_val(reg->id, vcpu->arch.epcr); 1480352df1deSMihai Caraman break; 1481352df1deSMihai Caraman #endif 148278accda4SBharat Bhushan case KVM_REG_PPC_TCR: 148335b299e2SMihai Caraman val = get_reg_val(reg->id, vcpu->arch.tcr); 148478accda4SBharat Bhushan break; 148578accda4SBharat Bhushan case KVM_REG_PPC_TSR: 148635b299e2SMihai Caraman val = get_reg_val(reg->id, vcpu->arch.tsr); 148778accda4SBharat Bhushan break; 148835b299e2SMihai Caraman case KVM_REG_PPC_DEBUG_INST: 1489b12c7841SBharat Bhushan val = get_reg_val(reg->id, KVMPPC_INST_EHPRIV_DEBUG); 14908c32a2eaSBharat Bhushan break; 14918b75cbbeSPaul Mackerras case KVM_REG_PPC_VRSAVE: 14928b75cbbeSPaul Mackerras val = get_reg_val(reg->id, vcpu->arch.vrsave); 14938c32a2eaSBharat Bhushan break; 14946df8d3fcSBharat Bhushan default: 1495cbbc58d4SAneesh Kumar K.V r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, reg->id, &val); 14966df8d3fcSBharat Bhushan break; 14976df8d3fcSBharat Bhushan } 149835b299e2SMihai Caraman 149935b299e2SMihai Caraman if (r) 150035b299e2SMihai Caraman return r; 150135b299e2SMihai Caraman 150235b299e2SMihai Caraman if (copy_to_user((char __user *)(unsigned long)reg->addr, &val, size)) 150335b299e2SMihai Caraman r = -EFAULT; 150435b299e2SMihai Caraman 15056df8d3fcSBharat Bhushan return r; 150631f3438eSPaul Mackerras } 150731f3438eSPaul Mackerras 150831f3438eSPaul Mackerras int kvm_vcpu_ioctl_set_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg) 150931f3438eSPaul Mackerras { 151035b299e2SMihai Caraman int r = 0; 151135b299e2SMihai Caraman union kvmppc_one_reg val; 151235b299e2SMihai Caraman int size; 151335b299e2SMihai Caraman 151435b299e2SMihai Caraman size = one_reg_size(reg->id); 151535b299e2SMihai Caraman if (size > sizeof(val)) 151635b299e2SMihai Caraman return -EINVAL; 151735b299e2SMihai Caraman 151835b299e2SMihai Caraman if (copy_from_user(&val, (char __user *)(unsigned long)reg->addr, size)) 151935b299e2SMihai Caraman return -EFAULT; 15206df8d3fcSBharat Bhushan 15216df8d3fcSBharat Bhushan switch (reg->id) { 15226df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 1523547465efSBharat Bhushan vcpu->arch.dbg_reg.iac1 = set_reg_val(reg->id, val); 15246df8d3fcSBharat Bhushan break; 1525547465efSBharat Bhushan case KVM_REG_PPC_IAC2: 1526547465efSBharat Bhushan vcpu->arch.dbg_reg.iac2 = set_reg_val(reg->id, val); 1527547465efSBharat Bhushan break; 1528547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1529547465efSBharat Bhushan case KVM_REG_PPC_IAC3: 1530547465efSBharat Bhushan vcpu->arch.dbg_reg.iac3 = set_reg_val(reg->id, val); 1531547465efSBharat Bhushan break; 1532547465efSBharat Bhushan case KVM_REG_PPC_IAC4: 1533547465efSBharat Bhushan vcpu->arch.dbg_reg.iac4 = set_reg_val(reg->id, val); 1534547465efSBharat Bhushan break; 1535547465efSBharat Bhushan #endif 15366df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 1537547465efSBharat Bhushan vcpu->arch.dbg_reg.dac1 = set_reg_val(reg->id, val); 1538547465efSBharat Bhushan break; 153935b299e2SMihai Caraman case KVM_REG_PPC_DAC2: 1540547465efSBharat Bhushan vcpu->arch.dbg_reg.dac2 = set_reg_val(reg->id, val); 15416df8d3fcSBharat Bhushan break; 1542324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 154335b299e2SMihai Caraman u32 new_epr = set_reg_val(reg->id, val); 1544324b3e63SAlexander Graf kvmppc_set_epr(vcpu, new_epr); 1545324b3e63SAlexander Graf break; 1546324b3e63SAlexander Graf } 1547352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1548352df1deSMihai Caraman case KVM_REG_PPC_EPCR: { 154935b299e2SMihai Caraman u32 new_epcr = set_reg_val(reg->id, val); 1550352df1deSMihai Caraman kvmppc_set_epcr(vcpu, new_epcr); 1551352df1deSMihai Caraman break; 1552352df1deSMihai Caraman } 1553352df1deSMihai Caraman #endif 155478accda4SBharat Bhushan case KVM_REG_PPC_OR_TSR: { 155535b299e2SMihai Caraman u32 tsr_bits = set_reg_val(reg->id, val); 155678accda4SBharat Bhushan kvmppc_set_tsr_bits(vcpu, tsr_bits); 155778accda4SBharat Bhushan break; 155878accda4SBharat Bhushan } 155978accda4SBharat Bhushan case KVM_REG_PPC_CLEAR_TSR: { 156035b299e2SMihai Caraman u32 tsr_bits = set_reg_val(reg->id, val); 156178accda4SBharat Bhushan kvmppc_clr_tsr_bits(vcpu, tsr_bits); 156278accda4SBharat Bhushan break; 156378accda4SBharat Bhushan } 156478accda4SBharat Bhushan case KVM_REG_PPC_TSR: { 156535b299e2SMihai Caraman u32 tsr = set_reg_val(reg->id, val); 156678accda4SBharat Bhushan kvmppc_set_tsr(vcpu, tsr); 156778accda4SBharat Bhushan break; 156878accda4SBharat Bhushan } 156978accda4SBharat Bhushan case KVM_REG_PPC_TCR: { 157035b299e2SMihai Caraman u32 tcr = set_reg_val(reg->id, val); 157178accda4SBharat Bhushan kvmppc_set_tcr(vcpu, tcr); 157278accda4SBharat Bhushan break; 157378accda4SBharat Bhushan } 15748b75cbbeSPaul Mackerras case KVM_REG_PPC_VRSAVE: 15758b75cbbeSPaul Mackerras vcpu->arch.vrsave = set_reg_val(reg->id, val); 15768b75cbbeSPaul Mackerras break; 15776df8d3fcSBharat Bhushan default: 1578cbbc58d4SAneesh Kumar K.V r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, reg->id, &val); 15796df8d3fcSBharat Bhushan break; 15806df8d3fcSBharat Bhushan } 158135b299e2SMihai Caraman 15826df8d3fcSBharat Bhushan return r; 158331f3438eSPaul Mackerras } 158431f3438eSPaul Mackerras 1585d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1586d9fbd03dSHollis Blanchard { 1587d9fbd03dSHollis Blanchard return -ENOTSUPP; 1588d9fbd03dSHollis Blanchard } 1589d9fbd03dSHollis Blanchard 1590d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1591d9fbd03dSHollis Blanchard { 1592d9fbd03dSHollis Blanchard return -ENOTSUPP; 1593d9fbd03dSHollis Blanchard } 1594d9fbd03dSHollis Blanchard 1595d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu, 1596d9fbd03dSHollis Blanchard struct kvm_translation *tr) 1597d9fbd03dSHollis Blanchard { 159898001d8dSAvi Kivity int r; 159998001d8dSAvi Kivity 160098001d8dSAvi Kivity r = kvmppc_core_vcpu_translate(vcpu, tr); 160198001d8dSAvi Kivity return r; 1602d9fbd03dSHollis Blanchard } 1603d9fbd03dSHollis Blanchard 16044e755758SAlexander Graf int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log) 16054e755758SAlexander Graf { 16064e755758SAlexander Graf return -ENOTSUPP; 16074e755758SAlexander Graf } 16084e755758SAlexander Graf 16095587027cSAneesh Kumar K.V void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free, 1610a66b48c3SPaul Mackerras struct kvm_memory_slot *dont) 1611a66b48c3SPaul Mackerras { 1612a66b48c3SPaul Mackerras } 1613a66b48c3SPaul Mackerras 16145587027cSAneesh Kumar K.V int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot, 1615a66b48c3SPaul Mackerras unsigned long npages) 1616a66b48c3SPaul Mackerras { 1617a66b48c3SPaul Mackerras return 0; 1618a66b48c3SPaul Mackerras } 1619a66b48c3SPaul Mackerras 1620f9e0554dSPaul Mackerras int kvmppc_core_prepare_memory_region(struct kvm *kvm, 1621a66b48c3SPaul Mackerras struct kvm_memory_slot *memslot, 1622f9e0554dSPaul Mackerras struct kvm_userspace_memory_region *mem) 1623f9e0554dSPaul Mackerras { 1624f9e0554dSPaul Mackerras return 0; 1625f9e0554dSPaul Mackerras } 1626f9e0554dSPaul Mackerras 1627f9e0554dSPaul Mackerras void kvmppc_core_commit_memory_region(struct kvm *kvm, 1628dfe49dbdSPaul Mackerras struct kvm_userspace_memory_region *mem, 16298482644aSTakuya Yoshikawa const struct kvm_memory_slot *old) 1630dfe49dbdSPaul Mackerras { 1631dfe49dbdSPaul Mackerras } 1632dfe49dbdSPaul Mackerras 1633dfe49dbdSPaul Mackerras void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot) 1634f9e0554dSPaul Mackerras { 1635f9e0554dSPaul Mackerras } 1636f9e0554dSPaul Mackerras 163738f98824SMihai Caraman void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr) 163838f98824SMihai Caraman { 163938f98824SMihai Caraman #if defined(CONFIG_64BIT) 164038f98824SMihai Caraman vcpu->arch.epcr = new_epcr; 164138f98824SMihai Caraman #ifdef CONFIG_KVM_BOOKE_HV 164238f98824SMihai Caraman vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM; 164338f98824SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 164438f98824SMihai Caraman vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM; 164538f98824SMihai Caraman #endif 164638f98824SMihai Caraman #endif 164738f98824SMihai Caraman } 164838f98824SMihai Caraman 1649dfd4d47eSScott Wood void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr) 1650dfd4d47eSScott Wood { 1651dfd4d47eSScott Wood vcpu->arch.tcr = new_tcr; 1652f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1653dfd4d47eSScott Wood update_timer_ints(vcpu); 1654dfd4d47eSScott Wood } 1655dfd4d47eSScott Wood 1656dfd4d47eSScott Wood void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1657dfd4d47eSScott Wood { 1658dfd4d47eSScott Wood set_bits(tsr_bits, &vcpu->arch.tsr); 1659dfd4d47eSScott Wood smp_wmb(); 1660dfd4d47eSScott Wood kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 1661dfd4d47eSScott Wood kvm_vcpu_kick(vcpu); 1662dfd4d47eSScott Wood } 1663dfd4d47eSScott Wood 1664dfd4d47eSScott Wood void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1665dfd4d47eSScott Wood { 1666dfd4d47eSScott Wood clear_bits(tsr_bits, &vcpu->arch.tsr); 1667f61c94bbSBharat Bhushan 1668f61c94bbSBharat Bhushan /* 1669f61c94bbSBharat Bhushan * We may have stopped the watchdog due to 1670f61c94bbSBharat Bhushan * being stuck on final expiration. 1671f61c94bbSBharat Bhushan */ 1672f61c94bbSBharat Bhushan if (tsr_bits & (TSR_ENW | TSR_WIS)) 1673f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1674f61c94bbSBharat Bhushan 1675dfd4d47eSScott Wood update_timer_ints(vcpu); 1676dfd4d47eSScott Wood } 1677dfd4d47eSScott Wood 1678dfd4d47eSScott Wood void kvmppc_decrementer_func(unsigned long data) 1679dfd4d47eSScott Wood { 1680dfd4d47eSScott Wood struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data; 1681dfd4d47eSScott Wood 168221bd000aSBharat Bhushan if (vcpu->arch.tcr & TCR_ARE) { 168321bd000aSBharat Bhushan vcpu->arch.dec = vcpu->arch.decar; 168421bd000aSBharat Bhushan kvmppc_emulate_dec(vcpu); 168521bd000aSBharat Bhushan } 168621bd000aSBharat Bhushan 1687dfd4d47eSScott Wood kvmppc_set_tsr_bits(vcpu, TSR_DIS); 1688dfd4d47eSScott Wood } 1689dfd4d47eSScott Wood 1690ce11e48bSBharat Bhushan static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg, 1691ce11e48bSBharat Bhushan uint64_t addr, int index) 1692ce11e48bSBharat Bhushan { 1693ce11e48bSBharat Bhushan switch (index) { 1694ce11e48bSBharat Bhushan case 0: 1695ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC1; 1696ce11e48bSBharat Bhushan dbg_reg->iac1 = addr; 1697ce11e48bSBharat Bhushan break; 1698ce11e48bSBharat Bhushan case 1: 1699ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC2; 1700ce11e48bSBharat Bhushan dbg_reg->iac2 = addr; 1701ce11e48bSBharat Bhushan break; 1702ce11e48bSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1703ce11e48bSBharat Bhushan case 2: 1704ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC3; 1705ce11e48bSBharat Bhushan dbg_reg->iac3 = addr; 1706ce11e48bSBharat Bhushan break; 1707ce11e48bSBharat Bhushan case 3: 1708ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC4; 1709ce11e48bSBharat Bhushan dbg_reg->iac4 = addr; 1710ce11e48bSBharat Bhushan break; 1711ce11e48bSBharat Bhushan #endif 1712ce11e48bSBharat Bhushan default: 1713ce11e48bSBharat Bhushan return -EINVAL; 1714ce11e48bSBharat Bhushan } 1715ce11e48bSBharat Bhushan 1716ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IDM; 1717ce11e48bSBharat Bhushan return 0; 1718ce11e48bSBharat Bhushan } 1719ce11e48bSBharat Bhushan 1720ce11e48bSBharat Bhushan static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr, 1721ce11e48bSBharat Bhushan int type, int index) 1722ce11e48bSBharat Bhushan { 1723ce11e48bSBharat Bhushan switch (index) { 1724ce11e48bSBharat Bhushan case 0: 1725ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_READ) 1726ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC1R; 1727ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_WRITE) 1728ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC1W; 1729ce11e48bSBharat Bhushan dbg_reg->dac1 = addr; 1730ce11e48bSBharat Bhushan break; 1731ce11e48bSBharat Bhushan case 1: 1732ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_READ) 1733ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC2R; 1734ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_WRITE) 1735ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC2W; 1736ce11e48bSBharat Bhushan dbg_reg->dac2 = addr; 1737ce11e48bSBharat Bhushan break; 1738ce11e48bSBharat Bhushan default: 1739ce11e48bSBharat Bhushan return -EINVAL; 1740ce11e48bSBharat Bhushan } 1741ce11e48bSBharat Bhushan 1742ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IDM; 1743ce11e48bSBharat Bhushan return 0; 1744ce11e48bSBharat Bhushan } 1745ce11e48bSBharat Bhushan void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set) 1746ce11e48bSBharat Bhushan { 1747ce11e48bSBharat Bhushan /* XXX: Add similar MSR protection for BookE-PR */ 1748ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 1749ce11e48bSBharat Bhushan BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP)); 1750ce11e48bSBharat Bhushan if (set) { 1751ce11e48bSBharat Bhushan if (prot_bitmap & MSR_UCLE) 1752ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_UCLEP; 1753ce11e48bSBharat Bhushan if (prot_bitmap & MSR_DE) 1754ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_DEP; 1755ce11e48bSBharat Bhushan if (prot_bitmap & MSR_PMM) 1756ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_PMMP; 1757ce11e48bSBharat Bhushan } else { 1758ce11e48bSBharat Bhushan if (prot_bitmap & MSR_UCLE) 1759ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_UCLEP; 1760ce11e48bSBharat Bhushan if (prot_bitmap & MSR_DE) 1761ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_DEP; 1762ce11e48bSBharat Bhushan if (prot_bitmap & MSR_PMM) 1763ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_PMMP; 1764ce11e48bSBharat Bhushan } 1765ce11e48bSBharat Bhushan #endif 1766ce11e48bSBharat Bhushan } 1767ce11e48bSBharat Bhushan 1768ce11e48bSBharat Bhushan int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu, 1769ce11e48bSBharat Bhushan struct kvm_guest_debug *dbg) 1770ce11e48bSBharat Bhushan { 1771ce11e48bSBharat Bhushan struct debug_reg *dbg_reg; 1772ce11e48bSBharat Bhushan int n, b = 0, w = 0; 1773ce11e48bSBharat Bhushan 1774ce11e48bSBharat Bhushan if (!(dbg->control & KVM_GUESTDBG_ENABLE)) { 1775ce11e48bSBharat Bhushan vcpu->arch.shadow_dbg_reg.dbcr0 = 0; 1776ce11e48bSBharat Bhushan vcpu->guest_debug = 0; 1777ce11e48bSBharat Bhushan kvm_guest_protect_msr(vcpu, MSR_DE, false); 1778ce11e48bSBharat Bhushan return 0; 1779ce11e48bSBharat Bhushan } 1780ce11e48bSBharat Bhushan 1781ce11e48bSBharat Bhushan kvm_guest_protect_msr(vcpu, MSR_DE, true); 1782ce11e48bSBharat Bhushan vcpu->guest_debug = dbg->control; 1783ce11e48bSBharat Bhushan vcpu->arch.shadow_dbg_reg.dbcr0 = 0; 1784ce11e48bSBharat Bhushan /* Set DBCR0_EDM in guest visible DBCR0 register. */ 1785ce11e48bSBharat Bhushan vcpu->arch.dbg_reg.dbcr0 = DBCR0_EDM; 1786ce11e48bSBharat Bhushan 1787ce11e48bSBharat Bhushan if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) 1788ce11e48bSBharat Bhushan vcpu->arch.shadow_dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC; 1789ce11e48bSBharat Bhushan 1790ce11e48bSBharat Bhushan /* Code below handles only HW breakpoints */ 1791ce11e48bSBharat Bhushan dbg_reg = &(vcpu->arch.shadow_dbg_reg); 1792ce11e48bSBharat Bhushan 1793ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 1794ce11e48bSBharat Bhushan /* 1795ce11e48bSBharat Bhushan * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1 1796ce11e48bSBharat Bhushan * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0 1797ce11e48bSBharat Bhushan */ 1798ce11e48bSBharat Bhushan dbg_reg->dbcr1 = 0; 1799ce11e48bSBharat Bhushan dbg_reg->dbcr2 = 0; 1800ce11e48bSBharat Bhushan #else 1801ce11e48bSBharat Bhushan /* 1802ce11e48bSBharat Bhushan * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1 1803ce11e48bSBharat Bhushan * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR 1804ce11e48bSBharat Bhushan * is set. 1805ce11e48bSBharat Bhushan */ 1806ce11e48bSBharat Bhushan dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US | 1807ce11e48bSBharat Bhushan DBCR1_IAC4US; 1808ce11e48bSBharat Bhushan dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US; 1809ce11e48bSBharat Bhushan #endif 1810ce11e48bSBharat Bhushan 1811ce11e48bSBharat Bhushan if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) 1812ce11e48bSBharat Bhushan return 0; 1813ce11e48bSBharat Bhushan 1814ce11e48bSBharat Bhushan for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) { 1815ce11e48bSBharat Bhushan uint64_t addr = dbg->arch.bp[n].addr; 1816ce11e48bSBharat Bhushan uint32_t type = dbg->arch.bp[n].type; 1817ce11e48bSBharat Bhushan 1818ce11e48bSBharat Bhushan if (type == KVMPPC_DEBUG_NONE) 1819ce11e48bSBharat Bhushan continue; 1820ce11e48bSBharat Bhushan 1821ce11e48bSBharat Bhushan if (type & !(KVMPPC_DEBUG_WATCH_READ | 1822ce11e48bSBharat Bhushan KVMPPC_DEBUG_WATCH_WRITE | 1823ce11e48bSBharat Bhushan KVMPPC_DEBUG_BREAKPOINT)) 1824ce11e48bSBharat Bhushan return -EINVAL; 1825ce11e48bSBharat Bhushan 1826ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_BREAKPOINT) { 1827ce11e48bSBharat Bhushan /* Setting H/W breakpoint */ 1828ce11e48bSBharat Bhushan if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++)) 1829ce11e48bSBharat Bhushan return -EINVAL; 1830ce11e48bSBharat Bhushan } else { 1831ce11e48bSBharat Bhushan /* Setting H/W watchpoint */ 1832ce11e48bSBharat Bhushan if (kvmppc_booke_add_watchpoint(dbg_reg, addr, 1833ce11e48bSBharat Bhushan type, w++)) 1834ce11e48bSBharat Bhushan return -EINVAL; 1835ce11e48bSBharat Bhushan } 1836ce11e48bSBharat Bhushan } 1837ce11e48bSBharat Bhushan 1838ce11e48bSBharat Bhushan return 0; 1839ce11e48bSBharat Bhushan } 1840ce11e48bSBharat Bhushan 184194fa9d99SScott Wood void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 184294fa9d99SScott Wood { 1843a47d72f3SPaul Mackerras vcpu->cpu = smp_processor_id(); 1844d30f6e48SScott Wood current->thread.kvm_vcpu = vcpu; 184594fa9d99SScott Wood } 184694fa9d99SScott Wood 184794fa9d99SScott Wood void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu) 184894fa9d99SScott Wood { 1849d30f6e48SScott Wood current->thread.kvm_vcpu = NULL; 1850a47d72f3SPaul Mackerras vcpu->cpu = -1; 1851ce11e48bSBharat Bhushan 1852ce11e48bSBharat Bhushan /* Clear pending debug event in DBSR */ 1853ce11e48bSBharat Bhushan kvmppc_clear_dbsr(); 185494fa9d99SScott Wood } 185594fa9d99SScott Wood 18563a167beaSAneesh Kumar K.V void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu) 18573a167beaSAneesh Kumar K.V { 1858cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu); 18593a167beaSAneesh Kumar K.V } 18603a167beaSAneesh Kumar K.V 18613a167beaSAneesh Kumar K.V int kvmppc_core_init_vm(struct kvm *kvm) 18623a167beaSAneesh Kumar K.V { 1863cbbc58d4SAneesh Kumar K.V return kvm->arch.kvm_ops->init_vm(kvm); 18643a167beaSAneesh Kumar K.V } 18653a167beaSAneesh Kumar K.V 18663a167beaSAneesh Kumar K.V struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id) 18673a167beaSAneesh Kumar K.V { 1868cbbc58d4SAneesh Kumar K.V return kvm->arch.kvm_ops->vcpu_create(kvm, id); 18693a167beaSAneesh Kumar K.V } 18703a167beaSAneesh Kumar K.V 18713a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu) 18723a167beaSAneesh Kumar K.V { 1873cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu); 18743a167beaSAneesh Kumar K.V } 18753a167beaSAneesh Kumar K.V 18763a167beaSAneesh Kumar K.V void kvmppc_core_destroy_vm(struct kvm *kvm) 18773a167beaSAneesh Kumar K.V { 1878cbbc58d4SAneesh Kumar K.V kvm->arch.kvm_ops->destroy_vm(kvm); 18793a167beaSAneesh Kumar K.V } 18803a167beaSAneesh Kumar K.V 18813a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 18823a167beaSAneesh Kumar K.V { 1883cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu); 18843a167beaSAneesh Kumar K.V } 18853a167beaSAneesh Kumar K.V 18863a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu) 18873a167beaSAneesh Kumar K.V { 1888cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu); 1889d9fbd03dSHollis Blanchard } 1890d9fbd03dSHollis Blanchard 1891d9fbd03dSHollis Blanchard int __init kvmppc_booke_init(void) 1892d9fbd03dSHollis Blanchard { 1893d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 1894d9fbd03dSHollis Blanchard unsigned long ivor[16]; 18951d542d9cSBharat Bhushan unsigned long *handler = kvmppc_booke_handler_addr; 1896d9fbd03dSHollis Blanchard unsigned long max_ivor = 0; 18971d542d9cSBharat Bhushan unsigned long handler_len; 1898d9fbd03dSHollis Blanchard int i; 1899d9fbd03dSHollis Blanchard 1900d9fbd03dSHollis Blanchard /* We install our own exception handlers by hijacking IVPR. IVPR must 1901d9fbd03dSHollis Blanchard * be 16-bit aligned, so we need a 64KB allocation. */ 1902d9fbd03dSHollis Blanchard kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO, 1903d9fbd03dSHollis Blanchard VCPU_SIZE_ORDER); 1904d9fbd03dSHollis Blanchard if (!kvmppc_booke_handlers) 1905d9fbd03dSHollis Blanchard return -ENOMEM; 1906d9fbd03dSHollis Blanchard 1907d9fbd03dSHollis Blanchard /* XXX make sure our handlers are smaller than Linux's */ 1908d9fbd03dSHollis Blanchard 1909d9fbd03dSHollis Blanchard /* Copy our interrupt handlers to match host IVORs. That way we don't 1910d9fbd03dSHollis Blanchard * have to swap the IVORs on every guest/host transition. */ 1911d9fbd03dSHollis Blanchard ivor[0] = mfspr(SPRN_IVOR0); 1912d9fbd03dSHollis Blanchard ivor[1] = mfspr(SPRN_IVOR1); 1913d9fbd03dSHollis Blanchard ivor[2] = mfspr(SPRN_IVOR2); 1914d9fbd03dSHollis Blanchard ivor[3] = mfspr(SPRN_IVOR3); 1915d9fbd03dSHollis Blanchard ivor[4] = mfspr(SPRN_IVOR4); 1916d9fbd03dSHollis Blanchard ivor[5] = mfspr(SPRN_IVOR5); 1917d9fbd03dSHollis Blanchard ivor[6] = mfspr(SPRN_IVOR6); 1918d9fbd03dSHollis Blanchard ivor[7] = mfspr(SPRN_IVOR7); 1919d9fbd03dSHollis Blanchard ivor[8] = mfspr(SPRN_IVOR8); 1920d9fbd03dSHollis Blanchard ivor[9] = mfspr(SPRN_IVOR9); 1921d9fbd03dSHollis Blanchard ivor[10] = mfspr(SPRN_IVOR10); 1922d9fbd03dSHollis Blanchard ivor[11] = mfspr(SPRN_IVOR11); 1923d9fbd03dSHollis Blanchard ivor[12] = mfspr(SPRN_IVOR12); 1924d9fbd03dSHollis Blanchard ivor[13] = mfspr(SPRN_IVOR13); 1925d9fbd03dSHollis Blanchard ivor[14] = mfspr(SPRN_IVOR14); 1926d9fbd03dSHollis Blanchard ivor[15] = mfspr(SPRN_IVOR15); 1927d9fbd03dSHollis Blanchard 1928d9fbd03dSHollis Blanchard for (i = 0; i < 16; i++) { 1929d9fbd03dSHollis Blanchard if (ivor[i] > max_ivor) 19301d542d9cSBharat Bhushan max_ivor = i; 1931d9fbd03dSHollis Blanchard 19321d542d9cSBharat Bhushan handler_len = handler[i + 1] - handler[i]; 1933d9fbd03dSHollis Blanchard memcpy((void *)kvmppc_booke_handlers + ivor[i], 19341d542d9cSBharat Bhushan (void *)handler[i], handler_len); 1935d9fbd03dSHollis Blanchard } 19361d542d9cSBharat Bhushan 19371d542d9cSBharat Bhushan handler_len = handler[max_ivor + 1] - handler[max_ivor]; 19381d542d9cSBharat Bhushan flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers + 19391d542d9cSBharat Bhushan ivor[max_ivor] + handler_len); 1940d30f6e48SScott Wood #endif /* !BOOKE_HV */ 1941db93f574SHollis Blanchard return 0; 1942d9fbd03dSHollis Blanchard } 1943d9fbd03dSHollis Blanchard 1944db93f574SHollis Blanchard void __exit kvmppc_booke_exit(void) 1945d9fbd03dSHollis Blanchard { 1946d9fbd03dSHollis Blanchard free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER); 1947d9fbd03dSHollis Blanchard kvm_exit(); 1948d9fbd03dSHollis Blanchard } 1949