xref: /openbmc/linux/arch/powerpc/kvm/booke.c (revision a300bf8c5f24bdeaa84925d1e0ec6221cbdc7597)
1d94d71cbSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2d9fbd03dSHollis Blanchard /*
3d9fbd03dSHollis Blanchard  *
4d9fbd03dSHollis Blanchard  * Copyright IBM Corp. 2007
54cd35f67SScott Wood  * Copyright 2010-2011 Freescale Semiconductor, Inc.
6d9fbd03dSHollis Blanchard  *
7d9fbd03dSHollis Blanchard  * Authors: Hollis Blanchard <hollisb@us.ibm.com>
8d9fbd03dSHollis Blanchard  *          Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com>
9d30f6e48SScott Wood  *          Scott Wood <scottwood@freescale.com>
10d30f6e48SScott Wood  *          Varun Sethi <varun.sethi@freescale.com>
11d9fbd03dSHollis Blanchard  */
12d9fbd03dSHollis Blanchard 
13d9fbd03dSHollis Blanchard #include <linux/errno.h>
14d9fbd03dSHollis Blanchard #include <linux/err.h>
15d9fbd03dSHollis Blanchard #include <linux/kvm_host.h>
165a0e3ad6STejun Heo #include <linux/gfp.h>
17d9fbd03dSHollis Blanchard #include <linux/module.h>
18d9fbd03dSHollis Blanchard #include <linux/vmalloc.h>
19d9fbd03dSHollis Blanchard #include <linux/fs.h>
207924bd41SHollis Blanchard 
21d9fbd03dSHollis Blanchard #include <asm/cputable.h>
227c0f6ba6SLinus Torvalds #include <linux/uaccess.h>
23d9fbd03dSHollis Blanchard #include <asm/kvm_ppc.h>
24d9fbd03dSHollis Blanchard #include <asm/cacheflush.h>
25d30f6e48SScott Wood #include <asm/dbell.h>
26d30f6e48SScott Wood #include <asm/hw_irq.h>
27d30f6e48SScott Wood #include <asm/irq.h>
28b50df19cSMihai Caraman #include <asm/time.h>
29d9fbd03dSHollis Blanchard 
30d30f6e48SScott Wood #include "timing.h"
3175f74f0dSHollis Blanchard #include "booke.h"
32dba291f2SAneesh Kumar K.V 
33dba291f2SAneesh Kumar K.V #define CREATE_TRACE_POINTS
34dba291f2SAneesh Kumar K.V #include "trace_booke.h"
35d9fbd03dSHollis Blanchard 
36d9fbd03dSHollis Blanchard unsigned long kvmppc_booke_handlers;
37d9fbd03dSHollis Blanchard 
38d9fbd03dSHollis Blanchard struct kvm_stats_debugfs_item debugfs_entries[] = {
39812756a8SEmanuele Giuseppe Esposito 	VCPU_STAT("mmio", mmio_exits),
40812756a8SEmanuele Giuseppe Esposito 	VCPU_STAT("sig", signal_exits),
41812756a8SEmanuele Giuseppe Esposito 	VCPU_STAT("itlb_r", itlb_real_miss_exits),
42812756a8SEmanuele Giuseppe Esposito 	VCPU_STAT("itlb_v", itlb_virt_miss_exits),
43812756a8SEmanuele Giuseppe Esposito 	VCPU_STAT("dtlb_r", dtlb_real_miss_exits),
44812756a8SEmanuele Giuseppe Esposito 	VCPU_STAT("dtlb_v", dtlb_virt_miss_exits),
45812756a8SEmanuele Giuseppe Esposito 	VCPU_STAT("sysc", syscall_exits),
46812756a8SEmanuele Giuseppe Esposito 	VCPU_STAT("isi", isi_exits),
47812756a8SEmanuele Giuseppe Esposito 	VCPU_STAT("dsi", dsi_exits),
48812756a8SEmanuele Giuseppe Esposito 	VCPU_STAT("inst_emu", emulated_inst_exits),
49812756a8SEmanuele Giuseppe Esposito 	VCPU_STAT("dec", dec_exits),
50812756a8SEmanuele Giuseppe Esposito 	VCPU_STAT("ext_intr", ext_intr_exits),
51812756a8SEmanuele Giuseppe Esposito 	VCPU_STAT("halt_successful_poll", halt_successful_poll),
52812756a8SEmanuele Giuseppe Esposito 	VCPU_STAT("halt_attempted_poll", halt_attempted_poll),
53812756a8SEmanuele Giuseppe Esposito 	VCPU_STAT("halt_poll_invalid", halt_poll_invalid),
54812756a8SEmanuele Giuseppe Esposito 	VCPU_STAT("halt_wakeup", halt_wakeup),
55812756a8SEmanuele Giuseppe Esposito 	VCPU_STAT("doorbell", dbell_exits),
56812756a8SEmanuele Giuseppe Esposito 	VCPU_STAT("guest doorbell", gdbell_exits),
57cb953129SDavid Matlack 	VCPU_STAT("halt_poll_success_ns", halt_poll_success_ns),
58cb953129SDavid Matlack 	VCPU_STAT("halt_poll_fail_ns", halt_poll_fail_ns),
59812756a8SEmanuele Giuseppe Esposito 	VM_STAT("remote_tlb_flush", remote_tlb_flush),
60d9fbd03dSHollis Blanchard 	{ NULL }
61d9fbd03dSHollis Blanchard };
62d9fbd03dSHollis Blanchard 
63d9fbd03dSHollis Blanchard /* TODO: use vcpu_printf() */
64d9fbd03dSHollis Blanchard void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu)
65d9fbd03dSHollis Blanchard {
66d9fbd03dSHollis Blanchard 	int i;
67d9fbd03dSHollis Blanchard 
68173c520aSSimon Guo 	printk("pc:   %08lx msr:  %08llx\n", vcpu->arch.regs.nip,
69173c520aSSimon Guo 			vcpu->arch.shared->msr);
70173c520aSSimon Guo 	printk("lr:   %08lx ctr:  %08lx\n", vcpu->arch.regs.link,
71173c520aSSimon Guo 			vcpu->arch.regs.ctr);
72de7906c3SAlexander Graf 	printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0,
73de7906c3SAlexander Graf 					    vcpu->arch.shared->srr1);
74d9fbd03dSHollis Blanchard 
75d9fbd03dSHollis Blanchard 	printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions);
76d9fbd03dSHollis Blanchard 
77d9fbd03dSHollis Blanchard 	for (i = 0; i < 32; i += 4) {
785cf8ca22SHollis Blanchard 		printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i,
798e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i),
808e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i+1),
818e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i+2),
828e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i+3));
83d9fbd03dSHollis Blanchard 	}
84d9fbd03dSHollis Blanchard }
85d9fbd03dSHollis Blanchard 
864cd35f67SScott Wood #ifdef CONFIG_SPE
874cd35f67SScott Wood void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu)
884cd35f67SScott Wood {
894cd35f67SScott Wood 	preempt_disable();
904cd35f67SScott Wood 	enable_kernel_spe();
914cd35f67SScott Wood 	kvmppc_save_guest_spe(vcpu);
92dc4fbba1SAnton Blanchard 	disable_kernel_spe();
934cd35f67SScott Wood 	vcpu->arch.shadow_msr &= ~MSR_SPE;
944cd35f67SScott Wood 	preempt_enable();
954cd35f67SScott Wood }
964cd35f67SScott Wood 
974cd35f67SScott Wood static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu)
984cd35f67SScott Wood {
994cd35f67SScott Wood 	preempt_disable();
1004cd35f67SScott Wood 	enable_kernel_spe();
1014cd35f67SScott Wood 	kvmppc_load_guest_spe(vcpu);
102dc4fbba1SAnton Blanchard 	disable_kernel_spe();
1034cd35f67SScott Wood 	vcpu->arch.shadow_msr |= MSR_SPE;
1044cd35f67SScott Wood 	preempt_enable();
1054cd35f67SScott Wood }
1064cd35f67SScott Wood 
1074cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
1084cd35f67SScott Wood {
1094cd35f67SScott Wood 	if (vcpu->arch.shared->msr & MSR_SPE) {
1104cd35f67SScott Wood 		if (!(vcpu->arch.shadow_msr & MSR_SPE))
1114cd35f67SScott Wood 			kvmppc_vcpu_enable_spe(vcpu);
1124cd35f67SScott Wood 	} else if (vcpu->arch.shadow_msr & MSR_SPE) {
1134cd35f67SScott Wood 		kvmppc_vcpu_disable_spe(vcpu);
1144cd35f67SScott Wood 	}
1154cd35f67SScott Wood }
1164cd35f67SScott Wood #else
1174cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
1184cd35f67SScott Wood {
1194cd35f67SScott Wood }
1204cd35f67SScott Wood #endif
1214cd35f67SScott Wood 
1223efc7da6SMihai Caraman /*
1233efc7da6SMihai Caraman  * Load up guest vcpu FP state if it's needed.
1243efc7da6SMihai Caraman  * It also set the MSR_FP in thread so that host know
1253efc7da6SMihai Caraman  * we're holding FPU, and then host can help to save
1263efc7da6SMihai Caraman  * guest vcpu FP state if other threads require to use FPU.
1273efc7da6SMihai Caraman  * This simulates an FP unavailable fault.
1283efc7da6SMihai Caraman  *
1293efc7da6SMihai Caraman  * It requires to be called with preemption disabled.
1303efc7da6SMihai Caraman  */
1313efc7da6SMihai Caraman static inline void kvmppc_load_guest_fp(struct kvm_vcpu *vcpu)
1323efc7da6SMihai Caraman {
1333efc7da6SMihai Caraman #ifdef CONFIG_PPC_FPU
1343efc7da6SMihai Caraman 	if (!(current->thread.regs->msr & MSR_FP)) {
1353efc7da6SMihai Caraman 		enable_kernel_fp();
1363efc7da6SMihai Caraman 		load_fp_state(&vcpu->arch.fp);
137dc4fbba1SAnton Blanchard 		disable_kernel_fp();
1383efc7da6SMihai Caraman 		current->thread.fp_save_area = &vcpu->arch.fp;
1393efc7da6SMihai Caraman 		current->thread.regs->msr |= MSR_FP;
1403efc7da6SMihai Caraman 	}
1413efc7da6SMihai Caraman #endif
1423efc7da6SMihai Caraman }
1433efc7da6SMihai Caraman 
1443efc7da6SMihai Caraman /*
1453efc7da6SMihai Caraman  * Save guest vcpu FP state into thread.
1463efc7da6SMihai Caraman  * It requires to be called with preemption disabled.
1473efc7da6SMihai Caraman  */
1483efc7da6SMihai Caraman static inline void kvmppc_save_guest_fp(struct kvm_vcpu *vcpu)
1493efc7da6SMihai Caraman {
1503efc7da6SMihai Caraman #ifdef CONFIG_PPC_FPU
1513efc7da6SMihai Caraman 	if (current->thread.regs->msr & MSR_FP)
1523efc7da6SMihai Caraman 		giveup_fpu(current);
1533efc7da6SMihai Caraman 	current->thread.fp_save_area = NULL;
1543efc7da6SMihai Caraman #endif
1553efc7da6SMihai Caraman }
1563efc7da6SMihai Caraman 
1577a08c274SAlexander Graf static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu)
1587a08c274SAlexander Graf {
1597a08c274SAlexander Graf #if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV)
1607a08c274SAlexander Graf 	/* We always treat the FP bit as enabled from the host
1617a08c274SAlexander Graf 	   perspective, so only need to adjust the shadow MSR */
1627a08c274SAlexander Graf 	vcpu->arch.shadow_msr &= ~MSR_FP;
1637a08c274SAlexander Graf 	vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP;
1647a08c274SAlexander Graf #endif
1657a08c274SAlexander Graf }
1667a08c274SAlexander Graf 
16795d80a29SMihai Caraman /*
16895d80a29SMihai Caraman  * Simulate AltiVec unavailable fault to load guest state
16995d80a29SMihai Caraman  * from thread to AltiVec unit.
17095d80a29SMihai Caraman  * It requires to be called with preemption disabled.
17195d80a29SMihai Caraman  */
17295d80a29SMihai Caraman static inline void kvmppc_load_guest_altivec(struct kvm_vcpu *vcpu)
17395d80a29SMihai Caraman {
17495d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC
17595d80a29SMihai Caraman 	if (cpu_has_feature(CPU_FTR_ALTIVEC)) {
17695d80a29SMihai Caraman 		if (!(current->thread.regs->msr & MSR_VEC)) {
17795d80a29SMihai Caraman 			enable_kernel_altivec();
17895d80a29SMihai Caraman 			load_vr_state(&vcpu->arch.vr);
179dc4fbba1SAnton Blanchard 			disable_kernel_altivec();
18095d80a29SMihai Caraman 			current->thread.vr_save_area = &vcpu->arch.vr;
18195d80a29SMihai Caraman 			current->thread.regs->msr |= MSR_VEC;
18295d80a29SMihai Caraman 		}
18395d80a29SMihai Caraman 	}
18495d80a29SMihai Caraman #endif
18595d80a29SMihai Caraman }
18695d80a29SMihai Caraman 
18795d80a29SMihai Caraman /*
18895d80a29SMihai Caraman  * Save guest vcpu AltiVec state into thread.
18995d80a29SMihai Caraman  * It requires to be called with preemption disabled.
19095d80a29SMihai Caraman  */
19195d80a29SMihai Caraman static inline void kvmppc_save_guest_altivec(struct kvm_vcpu *vcpu)
19295d80a29SMihai Caraman {
19395d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC
19495d80a29SMihai Caraman 	if (cpu_has_feature(CPU_FTR_ALTIVEC)) {
19595d80a29SMihai Caraman 		if (current->thread.regs->msr & MSR_VEC)
19695d80a29SMihai Caraman 			giveup_altivec(current);
19795d80a29SMihai Caraman 		current->thread.vr_save_area = NULL;
19895d80a29SMihai Caraman 	}
19995d80a29SMihai Caraman #endif
20095d80a29SMihai Caraman }
20195d80a29SMihai Caraman 
202ce11e48bSBharat Bhushan static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu)
203ce11e48bSBharat Bhushan {
204ce11e48bSBharat Bhushan 	/* Synchronize guest's desire to get debug interrupts into shadow MSR */
205ce11e48bSBharat Bhushan #ifndef CONFIG_KVM_BOOKE_HV
206ce11e48bSBharat Bhushan 	vcpu->arch.shadow_msr &= ~MSR_DE;
207ce11e48bSBharat Bhushan 	vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE;
208ce11e48bSBharat Bhushan #endif
209ce11e48bSBharat Bhushan 
210ce11e48bSBharat Bhushan 	/* Force enable debug interrupts when user space wants to debug */
211ce11e48bSBharat Bhushan 	if (vcpu->guest_debug) {
212ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV
213ce11e48bSBharat Bhushan 		/*
214ce11e48bSBharat Bhushan 		 * Since there is no shadow MSR, sync MSR_DE into the guest
215ce11e48bSBharat Bhushan 		 * visible MSR.
216ce11e48bSBharat Bhushan 		 */
217ce11e48bSBharat Bhushan 		vcpu->arch.shared->msr |= MSR_DE;
218ce11e48bSBharat Bhushan #else
219ce11e48bSBharat Bhushan 		vcpu->arch.shadow_msr |= MSR_DE;
220ce11e48bSBharat Bhushan 		vcpu->arch.shared->msr &= ~MSR_DE;
221ce11e48bSBharat Bhushan #endif
222ce11e48bSBharat Bhushan 	}
223ce11e48bSBharat Bhushan }
224ce11e48bSBharat Bhushan 
225dd9ebf1fSLiu Yu /*
226dd9ebf1fSLiu Yu  * Helper function for "full" MSR writes.  No need to call this if only
227dd9ebf1fSLiu Yu  * EE/CE/ME/DE/RI are changing.
228dd9ebf1fSLiu Yu  */
2294cd35f67SScott Wood void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr)
2304cd35f67SScott Wood {
231dd9ebf1fSLiu Yu 	u32 old_msr = vcpu->arch.shared->msr;
2324cd35f67SScott Wood 
233d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV
234d30f6e48SScott Wood 	new_msr |= MSR_GS;
235d30f6e48SScott Wood #endif
236d30f6e48SScott Wood 
2374cd35f67SScott Wood 	vcpu->arch.shared->msr = new_msr;
2384cd35f67SScott Wood 
239dd9ebf1fSLiu Yu 	kvmppc_mmu_msr_notify(vcpu, old_msr);
2404cd35f67SScott Wood 	kvmppc_vcpu_sync_spe(vcpu);
2417a08c274SAlexander Graf 	kvmppc_vcpu_sync_fpu(vcpu);
242ce11e48bSBharat Bhushan 	kvmppc_vcpu_sync_debug(vcpu);
2434cd35f67SScott Wood }
2444cd35f67SScott Wood 
245d4cf3892SHollis Blanchard static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu,
246d4cf3892SHollis Blanchard                                        unsigned int priority)
2479dd921cfSHollis Blanchard {
2486346046cSAlexander Graf 	trace_kvm_booke_queue_irqprio(vcpu, priority);
2499dd921cfSHollis Blanchard 	set_bit(priority, &vcpu->arch.pending_exceptions);
2509dd921cfSHollis Blanchard }
2519dd921cfSHollis Blanchard 
2528de12015SAlexander Graf void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu,
253daf5e271SLiu Yu 				 ulong dear_flags, ulong esr_flags)
2549dd921cfSHollis Blanchard {
255daf5e271SLiu Yu 	vcpu->arch.queued_dear = dear_flags;
256daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
257daf5e271SLiu Yu 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS);
258daf5e271SLiu Yu }
259daf5e271SLiu Yu 
2608de12015SAlexander Graf void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu,
261daf5e271SLiu Yu 				    ulong dear_flags, ulong esr_flags)
262daf5e271SLiu Yu {
263daf5e271SLiu Yu 	vcpu->arch.queued_dear = dear_flags;
264daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
265daf5e271SLiu Yu 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE);
266daf5e271SLiu Yu }
267daf5e271SLiu Yu 
2688de12015SAlexander Graf void kvmppc_core_queue_itlb_miss(struct kvm_vcpu *vcpu)
2698de12015SAlexander Graf {
2708de12015SAlexander Graf 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
2718de12015SAlexander Graf }
2728de12015SAlexander Graf 
2738de12015SAlexander Graf void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, ulong esr_flags)
274daf5e271SLiu Yu {
275daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
276daf5e271SLiu Yu 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE);
277daf5e271SLiu Yu }
278daf5e271SLiu Yu 
279011da899SAlexander Graf static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags,
280011da899SAlexander Graf 					ulong esr_flags)
281011da899SAlexander Graf {
282011da899SAlexander Graf 	vcpu->arch.queued_dear = dear_flags;
283011da899SAlexander Graf 	vcpu->arch.queued_esr = esr_flags;
284011da899SAlexander Graf 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT);
285011da899SAlexander Graf }
286011da899SAlexander Graf 
287daf5e271SLiu Yu void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags)
288daf5e271SLiu Yu {
289daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
290d4cf3892SHollis Blanchard 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM);
2919dd921cfSHollis Blanchard }
2929dd921cfSHollis Blanchard 
293307d9279SPaul Mackerras void kvmppc_core_queue_fpunavail(struct kvm_vcpu *vcpu)
294307d9279SPaul Mackerras {
295307d9279SPaul Mackerras 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL);
296307d9279SPaul Mackerras }
297307d9279SPaul Mackerras 
298b2d7ecbeSLaurentiu Tudor #ifdef CONFIG_ALTIVEC
299b2d7ecbeSLaurentiu Tudor void kvmppc_core_queue_vec_unavail(struct kvm_vcpu *vcpu)
300b2d7ecbeSLaurentiu Tudor {
301b2d7ecbeSLaurentiu Tudor 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_UNAVAIL);
302b2d7ecbeSLaurentiu Tudor }
303b2d7ecbeSLaurentiu Tudor #endif
304b2d7ecbeSLaurentiu Tudor 
3059dd921cfSHollis Blanchard void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu)
3069dd921cfSHollis Blanchard {
307d4cf3892SHollis Blanchard 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER);
3089dd921cfSHollis Blanchard }
3099dd921cfSHollis Blanchard 
3109dd921cfSHollis Blanchard int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu)
3119dd921cfSHollis Blanchard {
312d4cf3892SHollis Blanchard 	return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
3139dd921cfSHollis Blanchard }
3149dd921cfSHollis Blanchard 
3157706664dSAlexander Graf void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu)
3167706664dSAlexander Graf {
3177706664dSAlexander Graf 	clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
3187706664dSAlexander Graf }
3197706664dSAlexander Graf 
3209dd921cfSHollis Blanchard void kvmppc_core_queue_external(struct kvm_vcpu *vcpu,
3219dd921cfSHollis Blanchard                                 struct kvm_interrupt *irq)
3229dd921cfSHollis Blanchard {
323c5335f17SAlexander Graf 	unsigned int prio = BOOKE_IRQPRIO_EXTERNAL;
324c5335f17SAlexander Graf 
325c5335f17SAlexander Graf 	if (irq->irq == KVM_INTERRUPT_SET_LEVEL)
326c5335f17SAlexander Graf 		prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL;
327c5335f17SAlexander Graf 
328c5335f17SAlexander Graf 	kvmppc_booke_queue_irqprio(vcpu, prio);
3299dd921cfSHollis Blanchard }
3309dd921cfSHollis Blanchard 
3314fe27d2aSPaul Mackerras void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu)
3324496f974SAlexander Graf {
3334496f974SAlexander Graf 	clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions);
334c5335f17SAlexander Graf 	clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions);
3354496f974SAlexander Graf }
3364496f974SAlexander Graf 
337f61c94bbSBharat Bhushan static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu)
338f61c94bbSBharat Bhushan {
339f61c94bbSBharat Bhushan 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG);
340f61c94bbSBharat Bhushan }
341f61c94bbSBharat Bhushan 
342f61c94bbSBharat Bhushan static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu)
343f61c94bbSBharat Bhushan {
344f61c94bbSBharat Bhushan 	clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions);
345f61c94bbSBharat Bhushan }
346f61c94bbSBharat Bhushan 
3472f699a59SBharat Bhushan void kvmppc_core_queue_debug(struct kvm_vcpu *vcpu)
3482f699a59SBharat Bhushan {
3492f699a59SBharat Bhushan 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DEBUG);
3502f699a59SBharat Bhushan }
3512f699a59SBharat Bhushan 
3522f699a59SBharat Bhushan void kvmppc_core_dequeue_debug(struct kvm_vcpu *vcpu)
3532f699a59SBharat Bhushan {
3542f699a59SBharat Bhushan 	clear_bit(BOOKE_IRQPRIO_DEBUG, &vcpu->arch.pending_exceptions);
3552f699a59SBharat Bhushan }
3562f699a59SBharat Bhushan 
357d30f6e48SScott Wood static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
358d30f6e48SScott Wood {
35931579eeaSBharat Bhushan 	kvmppc_set_srr0(vcpu, srr0);
36031579eeaSBharat Bhushan 	kvmppc_set_srr1(vcpu, srr1);
361d30f6e48SScott Wood }
362d30f6e48SScott Wood 
363d30f6e48SScott Wood static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
364d30f6e48SScott Wood {
365d30f6e48SScott Wood 	vcpu->arch.csrr0 = srr0;
366d30f6e48SScott Wood 	vcpu->arch.csrr1 = srr1;
367d30f6e48SScott Wood }
368d30f6e48SScott Wood 
369d30f6e48SScott Wood static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
370d30f6e48SScott Wood {
371d30f6e48SScott Wood 	if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) {
372d30f6e48SScott Wood 		vcpu->arch.dsrr0 = srr0;
373d30f6e48SScott Wood 		vcpu->arch.dsrr1 = srr1;
374d30f6e48SScott Wood 	} else {
375d30f6e48SScott Wood 		set_guest_csrr(vcpu, srr0, srr1);
376d30f6e48SScott Wood 	}
377d30f6e48SScott Wood }
378d30f6e48SScott Wood 
379d30f6e48SScott Wood static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
380d30f6e48SScott Wood {
381d30f6e48SScott Wood 	vcpu->arch.mcsrr0 = srr0;
382d30f6e48SScott Wood 	vcpu->arch.mcsrr1 = srr1;
383d30f6e48SScott Wood }
384d30f6e48SScott Wood 
385d4cf3892SHollis Blanchard /* Deliver the interrupt of the corresponding priority, if possible. */
386d4cf3892SHollis Blanchard static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu,
387d4cf3892SHollis Blanchard                                         unsigned int priority)
388d9fbd03dSHollis Blanchard {
389d4cf3892SHollis Blanchard 	int allowed = 0;
39079300f8cSAlexander Graf 	ulong msr_mask = 0;
3911c810636SAlexander Graf 	bool update_esr = false, update_dear = false, update_epr = false;
3925c6cedf4SAlexander Graf 	ulong crit_raw = vcpu->arch.shared->critical;
3935c6cedf4SAlexander Graf 	ulong crit_r1 = kvmppc_get_gpr(vcpu, 1);
3945c6cedf4SAlexander Graf 	bool crit;
395c5335f17SAlexander Graf 	bool keep_irq = false;
396d30f6e48SScott Wood 	enum int_class int_class;
39795e90b43SMihai Caraman 	ulong new_msr = vcpu->arch.shared->msr;
3985c6cedf4SAlexander Graf 
3995c6cedf4SAlexander Graf 	/* Truncate crit indicators in 32 bit mode */
4005c6cedf4SAlexander Graf 	if (!(vcpu->arch.shared->msr & MSR_SF)) {
4015c6cedf4SAlexander Graf 		crit_raw &= 0xffffffff;
4025c6cedf4SAlexander Graf 		crit_r1 &= 0xffffffff;
4035c6cedf4SAlexander Graf 	}
4045c6cedf4SAlexander Graf 
4055c6cedf4SAlexander Graf 	/* Critical section when crit == r1 */
4065c6cedf4SAlexander Graf 	crit = (crit_raw == crit_r1);
4075c6cedf4SAlexander Graf 	/* ... and we're in supervisor mode */
4085c6cedf4SAlexander Graf 	crit = crit && !(vcpu->arch.shared->msr & MSR_PR);
409d9fbd03dSHollis Blanchard 
410c5335f17SAlexander Graf 	if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) {
411c5335f17SAlexander Graf 		priority = BOOKE_IRQPRIO_EXTERNAL;
412c5335f17SAlexander Graf 		keep_irq = true;
413c5335f17SAlexander Graf 	}
414c5335f17SAlexander Graf 
4155df554adSScott Wood 	if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags)
4161c810636SAlexander Graf 		update_epr = true;
4171c810636SAlexander Graf 
418d4cf3892SHollis Blanchard 	switch (priority) {
419d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_DTLB_MISS:
420daf5e271SLiu Yu 	case BOOKE_IRQPRIO_DATA_STORAGE:
421011da899SAlexander Graf 	case BOOKE_IRQPRIO_ALIGNMENT:
422daf5e271SLiu Yu 		update_dear = true;
4238fc6ba0aSJoe Perches 		fallthrough;
424daf5e271SLiu Yu 	case BOOKE_IRQPRIO_INST_STORAGE:
425daf5e271SLiu Yu 	case BOOKE_IRQPRIO_PROGRAM:
426daf5e271SLiu Yu 		update_esr = true;
4278fc6ba0aSJoe Perches 		fallthrough;
428d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_ITLB_MISS:
429d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_SYSCALL:
430d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_FP_UNAVAIL:
43195d80a29SMihai Caraman #ifdef CONFIG_SPE_POSSIBLE
432bb3a8a17SHollis Blanchard 	case BOOKE_IRQPRIO_SPE_UNAVAIL:
433bb3a8a17SHollis Blanchard 	case BOOKE_IRQPRIO_SPE_FP_DATA:
434bb3a8a17SHollis Blanchard 	case BOOKE_IRQPRIO_SPE_FP_ROUND:
43595d80a29SMihai Caraman #endif
43695d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC
43795d80a29SMihai Caraman 	case BOOKE_IRQPRIO_ALTIVEC_UNAVAIL:
43895d80a29SMihai Caraman 	case BOOKE_IRQPRIO_ALTIVEC_ASSIST:
43995d80a29SMihai Caraman #endif
440d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_AP_UNAVAIL:
441d4cf3892SHollis Blanchard 		allowed = 1;
44279300f8cSAlexander Graf 		msr_mask = MSR_CE | MSR_ME | MSR_DE;
443d30f6e48SScott Wood 		int_class = INT_CLASS_NONCRIT;
444d9fbd03dSHollis Blanchard 		break;
445f61c94bbSBharat Bhushan 	case BOOKE_IRQPRIO_WATCHDOG:
446d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_CRITICAL:
4474ab96919SAlexander Graf 	case BOOKE_IRQPRIO_DBELL_CRIT:
448666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_CE;
449d30f6e48SScott Wood 		allowed = allowed && !crit;
45079300f8cSAlexander Graf 		msr_mask = MSR_ME;
451d30f6e48SScott Wood 		int_class = INT_CLASS_CRIT;
452d9fbd03dSHollis Blanchard 		break;
453d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_MACHINE_CHECK:
454666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_ME;
455d30f6e48SScott Wood 		allowed = allowed && !crit;
456d30f6e48SScott Wood 		int_class = INT_CLASS_MC;
457d9fbd03dSHollis Blanchard 		break;
458d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_DECREMENTER:
459d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_FIT:
460dfd4d47eSScott Wood 		keep_irq = true;
4618fc6ba0aSJoe Perches 		fallthrough;
462dfd4d47eSScott Wood 	case BOOKE_IRQPRIO_EXTERNAL:
4634ab96919SAlexander Graf 	case BOOKE_IRQPRIO_DBELL:
464666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_EE;
4655c6cedf4SAlexander Graf 		allowed = allowed && !crit;
46679300f8cSAlexander Graf 		msr_mask = MSR_CE | MSR_ME | MSR_DE;
467d30f6e48SScott Wood 		int_class = INT_CLASS_NONCRIT;
468d9fbd03dSHollis Blanchard 		break;
469d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_DEBUG:
470666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_DE;
471d30f6e48SScott Wood 		allowed = allowed && !crit;
47279300f8cSAlexander Graf 		msr_mask = MSR_ME;
4739fee7563SBharat Bhushan 		if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC))
4749fee7563SBharat Bhushan 			int_class = INT_CLASS_DBG;
4759fee7563SBharat Bhushan 		else
476d30f6e48SScott Wood 			int_class = INT_CLASS_CRIT;
4779fee7563SBharat Bhushan 
478d9fbd03dSHollis Blanchard 		break;
479d9fbd03dSHollis Blanchard 	}
480d9fbd03dSHollis Blanchard 
481d4cf3892SHollis Blanchard 	if (allowed) {
482d30f6e48SScott Wood 		switch (int_class) {
483d30f6e48SScott Wood 		case INT_CLASS_NONCRIT:
484173c520aSSimon Guo 			set_guest_srr(vcpu, vcpu->arch.regs.nip,
485d30f6e48SScott Wood 				      vcpu->arch.shared->msr);
486d30f6e48SScott Wood 			break;
487d30f6e48SScott Wood 		case INT_CLASS_CRIT:
488173c520aSSimon Guo 			set_guest_csrr(vcpu, vcpu->arch.regs.nip,
489d30f6e48SScott Wood 				       vcpu->arch.shared->msr);
490d30f6e48SScott Wood 			break;
491d30f6e48SScott Wood 		case INT_CLASS_DBG:
492173c520aSSimon Guo 			set_guest_dsrr(vcpu, vcpu->arch.regs.nip,
493d30f6e48SScott Wood 				       vcpu->arch.shared->msr);
494d30f6e48SScott Wood 			break;
495d30f6e48SScott Wood 		case INT_CLASS_MC:
496173c520aSSimon Guo 			set_guest_mcsrr(vcpu, vcpu->arch.regs.nip,
497d30f6e48SScott Wood 					vcpu->arch.shared->msr);
498d30f6e48SScott Wood 			break;
499d30f6e48SScott Wood 		}
500d30f6e48SScott Wood 
501173c520aSSimon Guo 		vcpu->arch.regs.nip = vcpu->arch.ivpr |
502173c520aSSimon Guo 					vcpu->arch.ivor[priority];
503*a300bf8cSKaixu Xia 		if (update_esr)
504dc168549SBharat Bhushan 			kvmppc_set_esr(vcpu, vcpu->arch.queued_esr);
505*a300bf8cSKaixu Xia 		if (update_dear)
506a5414d4bSBharat Bhushan 			kvmppc_set_dar(vcpu, vcpu->arch.queued_dear);
507*a300bf8cSKaixu Xia 		if (update_epr) {
5085df554adSScott Wood 			if (vcpu->arch.epr_flags & KVMPPC_EPR_USER)
5091c810636SAlexander Graf 				kvm_make_request(KVM_REQ_EPR_EXIT, vcpu);
510eb1e4f43SScott Wood 			else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) {
511eb1e4f43SScott Wood 				BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC);
512eb1e4f43SScott Wood 				kvmppc_mpic_set_epr(vcpu);
513eb1e4f43SScott Wood 			}
5145df554adSScott Wood 		}
51595e90b43SMihai Caraman 
51695e90b43SMihai Caraman 		new_msr &= msr_mask;
51795e90b43SMihai Caraman #if defined(CONFIG_64BIT)
51895e90b43SMihai Caraman 		if (vcpu->arch.epcr & SPRN_EPCR_ICM)
51995e90b43SMihai Caraman 			new_msr |= MSR_CM;
52095e90b43SMihai Caraman #endif
52195e90b43SMihai Caraman 		kvmppc_set_msr(vcpu, new_msr);
522d4cf3892SHollis Blanchard 
523c5335f17SAlexander Graf 		if (!keep_irq)
524d4cf3892SHollis Blanchard 			clear_bit(priority, &vcpu->arch.pending_exceptions);
525d4cf3892SHollis Blanchard 	}
526d4cf3892SHollis Blanchard 
527d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV
528d30f6e48SScott Wood 	/*
529d30f6e48SScott Wood 	 * If an interrupt is pending but masked, raise a guest doorbell
530d30f6e48SScott Wood 	 * so that we are notified when the guest enables the relevant
531d30f6e48SScott Wood 	 * MSR bit.
532d30f6e48SScott Wood 	 */
533d30f6e48SScott Wood 	if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE)
534d30f6e48SScott Wood 		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT);
535d30f6e48SScott Wood 	if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE)
536d30f6e48SScott Wood 		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT);
537d30f6e48SScott Wood 	if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK)
538d30f6e48SScott Wood 		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC);
539d30f6e48SScott Wood #endif
540d30f6e48SScott Wood 
541d4cf3892SHollis Blanchard 	return allowed;
542d9fbd03dSHollis Blanchard }
543d9fbd03dSHollis Blanchard 
544f61c94bbSBharat Bhushan /*
545f61c94bbSBharat Bhushan  * Return the number of jiffies until the next timeout.  If the timeout is
546f61c94bbSBharat Bhushan  * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA
547f61c94bbSBharat Bhushan  * because the larger value can break the timer APIs.
548f61c94bbSBharat Bhushan  */
549f61c94bbSBharat Bhushan static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu)
550f61c94bbSBharat Bhushan {
551f61c94bbSBharat Bhushan 	u64 tb, wdt_tb, wdt_ticks = 0;
552f61c94bbSBharat Bhushan 	u64 nr_jiffies = 0;
553f61c94bbSBharat Bhushan 	u32 period = TCR_GET_WP(vcpu->arch.tcr);
554f61c94bbSBharat Bhushan 
555f61c94bbSBharat Bhushan 	wdt_tb = 1ULL << (63 - period);
556f61c94bbSBharat Bhushan 	tb = get_tb();
557f61c94bbSBharat Bhushan 	/*
558f61c94bbSBharat Bhushan 	 * The watchdog timeout will hapeen when TB bit corresponding
559f61c94bbSBharat Bhushan 	 * to watchdog will toggle from 0 to 1.
560f61c94bbSBharat Bhushan 	 */
561f61c94bbSBharat Bhushan 	if (tb & wdt_tb)
562f61c94bbSBharat Bhushan 		wdt_ticks = wdt_tb;
563f61c94bbSBharat Bhushan 
564f61c94bbSBharat Bhushan 	wdt_ticks += wdt_tb - (tb & (wdt_tb - 1));
565f61c94bbSBharat Bhushan 
566f61c94bbSBharat Bhushan 	/* Convert timebase ticks to jiffies */
567f61c94bbSBharat Bhushan 	nr_jiffies = wdt_ticks;
568f61c94bbSBharat Bhushan 
569f61c94bbSBharat Bhushan 	if (do_div(nr_jiffies, tb_ticks_per_jiffy))
570f61c94bbSBharat Bhushan 		nr_jiffies++;
571f61c94bbSBharat Bhushan 
572f61c94bbSBharat Bhushan 	return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA);
573f61c94bbSBharat Bhushan }
574f61c94bbSBharat Bhushan 
575f61c94bbSBharat Bhushan static void arm_next_watchdog(struct kvm_vcpu *vcpu)
576f61c94bbSBharat Bhushan {
577f61c94bbSBharat Bhushan 	unsigned long nr_jiffies;
578f61c94bbSBharat Bhushan 	unsigned long flags;
579f61c94bbSBharat Bhushan 
580f61c94bbSBharat Bhushan 	/*
581f61c94bbSBharat Bhushan 	 * If TSR_ENW and TSR_WIS are not set then no need to exit to
582f61c94bbSBharat Bhushan 	 * userspace, so clear the KVM_REQ_WATCHDOG request.
583f61c94bbSBharat Bhushan 	 */
584f61c94bbSBharat Bhushan 	if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS))
58572875d8aSRadim Krčmář 		kvm_clear_request(KVM_REQ_WATCHDOG, vcpu);
586f61c94bbSBharat Bhushan 
587f61c94bbSBharat Bhushan 	spin_lock_irqsave(&vcpu->arch.wdt_lock, flags);
588f61c94bbSBharat Bhushan 	nr_jiffies = watchdog_next_timeout(vcpu);
589f61c94bbSBharat Bhushan 	/*
590f61c94bbSBharat Bhushan 	 * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA
591f61c94bbSBharat Bhushan 	 * then do not run the watchdog timer as this can break timer APIs.
592f61c94bbSBharat Bhushan 	 */
593f61c94bbSBharat Bhushan 	if (nr_jiffies < NEXT_TIMER_MAX_DELTA)
594f61c94bbSBharat Bhushan 		mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies);
595f61c94bbSBharat Bhushan 	else
596f61c94bbSBharat Bhushan 		del_timer(&vcpu->arch.wdt_timer);
597f61c94bbSBharat Bhushan 	spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags);
598f61c94bbSBharat Bhushan }
599f61c94bbSBharat Bhushan 
60086cb30ecSKees Cook void kvmppc_watchdog_func(struct timer_list *t)
601f61c94bbSBharat Bhushan {
60286cb30ecSKees Cook 	struct kvm_vcpu *vcpu = from_timer(vcpu, t, arch.wdt_timer);
603f61c94bbSBharat Bhushan 	u32 tsr, new_tsr;
604f61c94bbSBharat Bhushan 	int final;
605f61c94bbSBharat Bhushan 
606f61c94bbSBharat Bhushan 	do {
607f61c94bbSBharat Bhushan 		new_tsr = tsr = vcpu->arch.tsr;
608f61c94bbSBharat Bhushan 		final = 0;
609f61c94bbSBharat Bhushan 
610f61c94bbSBharat Bhushan 		/* Time out event */
611f61c94bbSBharat Bhushan 		if (tsr & TSR_ENW) {
612f61c94bbSBharat Bhushan 			if (tsr & TSR_WIS)
613f61c94bbSBharat Bhushan 				final = 1;
614f61c94bbSBharat Bhushan 			else
615f61c94bbSBharat Bhushan 				new_tsr = tsr | TSR_WIS;
616f61c94bbSBharat Bhushan 		} else {
617f61c94bbSBharat Bhushan 			new_tsr = tsr | TSR_ENW;
618f61c94bbSBharat Bhushan 		}
619f61c94bbSBharat Bhushan 	} while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr);
620f61c94bbSBharat Bhushan 
621f61c94bbSBharat Bhushan 	if (new_tsr & TSR_WIS) {
622f61c94bbSBharat Bhushan 		smp_wmb();
623f61c94bbSBharat Bhushan 		kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
624f61c94bbSBharat Bhushan 		kvm_vcpu_kick(vcpu);
625f61c94bbSBharat Bhushan 	}
626f61c94bbSBharat Bhushan 
627f61c94bbSBharat Bhushan 	/*
628f61c94bbSBharat Bhushan 	 * If this is final watchdog expiry and some action is required
629f61c94bbSBharat Bhushan 	 * then exit to userspace.
630f61c94bbSBharat Bhushan 	 */
631f61c94bbSBharat Bhushan 	if (final && (vcpu->arch.tcr & TCR_WRC_MASK) &&
632f61c94bbSBharat Bhushan 	    vcpu->arch.watchdog_enabled) {
633f61c94bbSBharat Bhushan 		smp_wmb();
634f61c94bbSBharat Bhushan 		kvm_make_request(KVM_REQ_WATCHDOG, vcpu);
635f61c94bbSBharat Bhushan 		kvm_vcpu_kick(vcpu);
636f61c94bbSBharat Bhushan 	}
637f61c94bbSBharat Bhushan 
638f61c94bbSBharat Bhushan 	/*
639f61c94bbSBharat Bhushan 	 * Stop running the watchdog timer after final expiration to
640f61c94bbSBharat Bhushan 	 * prevent the host from being flooded with timers if the
641f61c94bbSBharat Bhushan 	 * guest sets a short period.
642f61c94bbSBharat Bhushan 	 * Timers will resume when TSR/TCR is updated next time.
643f61c94bbSBharat Bhushan 	 */
644f61c94bbSBharat Bhushan 	if (!final)
645f61c94bbSBharat Bhushan 		arm_next_watchdog(vcpu);
646f61c94bbSBharat Bhushan }
647f61c94bbSBharat Bhushan 
648dfd4d47eSScott Wood static void update_timer_ints(struct kvm_vcpu *vcpu)
649dfd4d47eSScott Wood {
650dfd4d47eSScott Wood 	if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS))
651dfd4d47eSScott Wood 		kvmppc_core_queue_dec(vcpu);
652dfd4d47eSScott Wood 	else
653dfd4d47eSScott Wood 		kvmppc_core_dequeue_dec(vcpu);
654f61c94bbSBharat Bhushan 
655f61c94bbSBharat Bhushan 	if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS))
656f61c94bbSBharat Bhushan 		kvmppc_core_queue_watchdog(vcpu);
657f61c94bbSBharat Bhushan 	else
658f61c94bbSBharat Bhushan 		kvmppc_core_dequeue_watchdog(vcpu);
659dfd4d47eSScott Wood }
660dfd4d47eSScott Wood 
661c59a6a3eSScott Wood static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu)
662d9fbd03dSHollis Blanchard {
663d9fbd03dSHollis Blanchard 	unsigned long *pending = &vcpu->arch.pending_exceptions;
664d9fbd03dSHollis Blanchard 	unsigned int priority;
665d9fbd03dSHollis Blanchard 
6669ab80843SHollis Blanchard 	priority = __ffs(*pending);
6678b3a00fcSAlexander Graf 	while (priority < BOOKE_IRQPRIO_MAX) {
668d4cf3892SHollis Blanchard 		if (kvmppc_booke_irqprio_deliver(vcpu, priority))
669d9fbd03dSHollis Blanchard 			break;
670d9fbd03dSHollis Blanchard 
671d9fbd03dSHollis Blanchard 		priority = find_next_bit(pending,
672d9fbd03dSHollis Blanchard 		                         BITS_PER_BYTE * sizeof(*pending),
673d9fbd03dSHollis Blanchard 		                         priority + 1);
674d9fbd03dSHollis Blanchard 	}
67590bba358SAlexander Graf 
67690bba358SAlexander Graf 	/* Tell the guest about our interrupt status */
67729ac26efSScott Wood 	vcpu->arch.shared->int_pending = !!*pending;
678d9fbd03dSHollis Blanchard }
679d9fbd03dSHollis Blanchard 
680c59a6a3eSScott Wood /* Check pending exceptions and deliver one, if possible. */
681a8e4ef84SAlexander Graf int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu)
682c59a6a3eSScott Wood {
683a8e4ef84SAlexander Graf 	int r = 0;
684c59a6a3eSScott Wood 	WARN_ON_ONCE(!irqs_disabled());
685c59a6a3eSScott Wood 
686c59a6a3eSScott Wood 	kvmppc_core_check_exceptions(vcpu);
687c59a6a3eSScott Wood 
6882fa6e1e1SRadim Krčmář 	if (kvm_request_pending(vcpu)) {
689b8c649a9SAlexander Graf 		/* Exception delivery raised request; start over */
690b8c649a9SAlexander Graf 		return 1;
691b8c649a9SAlexander Graf 	}
692b8c649a9SAlexander Graf 
693c59a6a3eSScott Wood 	if (vcpu->arch.shared->msr & MSR_WE) {
694c59a6a3eSScott Wood 		local_irq_enable();
695c59a6a3eSScott Wood 		kvm_vcpu_block(vcpu);
69672875d8aSRadim Krčmář 		kvm_clear_request(KVM_REQ_UNHALT, vcpu);
6976c85f52bSScott Wood 		hard_irq_disable();
698c59a6a3eSScott Wood 
699c59a6a3eSScott Wood 		kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS);
700a8e4ef84SAlexander Graf 		r = 1;
701c59a6a3eSScott Wood 	};
702a8e4ef84SAlexander Graf 
703a8e4ef84SAlexander Graf 	return r;
704a8e4ef84SAlexander Graf }
705a8e4ef84SAlexander Graf 
7067c973a2eSAlexander Graf int kvmppc_core_check_requests(struct kvm_vcpu *vcpu)
7074ffc6356SAlexander Graf {
7087c973a2eSAlexander Graf 	int r = 1; /* Indicate we want to get back into the guest */
7097c973a2eSAlexander Graf 
7104ffc6356SAlexander Graf 	if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu))
7114ffc6356SAlexander Graf 		update_timer_ints(vcpu);
712862d31f7SAlexander Graf #if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC)
713862d31f7SAlexander Graf 	if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
714862d31f7SAlexander Graf 		kvmppc_core_flush_tlb(vcpu);
715862d31f7SAlexander Graf #endif
7167c973a2eSAlexander Graf 
717f61c94bbSBharat Bhushan 	if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) {
718f61c94bbSBharat Bhushan 		vcpu->run->exit_reason = KVM_EXIT_WATCHDOG;
719f61c94bbSBharat Bhushan 		r = 0;
720f61c94bbSBharat Bhushan 	}
721f61c94bbSBharat Bhushan 
7221c810636SAlexander Graf 	if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) {
7231c810636SAlexander Graf 		vcpu->run->epr.epr = 0;
7241c810636SAlexander Graf 		vcpu->arch.epr_needed = true;
7251c810636SAlexander Graf 		vcpu->run->exit_reason = KVM_EXIT_EPR;
7261c810636SAlexander Graf 		r = 0;
7271c810636SAlexander Graf 	}
7281c810636SAlexander Graf 
7297c973a2eSAlexander Graf 	return r;
7304ffc6356SAlexander Graf }
7314ffc6356SAlexander Graf 
7328c99d345STianjia Zhang int kvmppc_vcpu_run(struct kvm_vcpu *vcpu)
733df6909e5SPaul Mackerras {
7347ee78855SAlexander Graf 	int ret, s;
735f5f97210SScott Wood 	struct debug_reg debug;
736df6909e5SPaul Mackerras 
737af8f38b3SAlexander Graf 	if (!vcpu->arch.sane) {
7387ec21d9dSTianjia Zhang 		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
739af8f38b3SAlexander Graf 		return -EINVAL;
740af8f38b3SAlexander Graf 	}
741af8f38b3SAlexander Graf 
7427ee78855SAlexander Graf 	s = kvmppc_prepare_to_enter(vcpu);
7437ee78855SAlexander Graf 	if (s <= 0) {
7447ee78855SAlexander Graf 		ret = s;
7451d1ef222SScott Wood 		goto out;
7461d1ef222SScott Wood 	}
7476c85f52bSScott Wood 	/* interrupts now hard-disabled */
7481d1ef222SScott Wood 
7498fae845fSScott Wood #ifdef CONFIG_PPC_FPU
7508fae845fSScott Wood 	/* Save userspace FPU state in stack */
7518fae845fSScott Wood 	enable_kernel_fp();
7528fae845fSScott Wood 
7538fae845fSScott Wood 	/*
7548fae845fSScott Wood 	 * Since we can't trap on MSR_FP in GS-mode, we consider the guest
7553efc7da6SMihai Caraman 	 * as always using the FPU.
7568fae845fSScott Wood 	 */
7578fae845fSScott Wood 	kvmppc_load_guest_fp(vcpu);
7588fae845fSScott Wood #endif
7598fae845fSScott Wood 
76095d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC
76195d80a29SMihai Caraman 	/* Save userspace AltiVec state in stack */
76295d80a29SMihai Caraman 	if (cpu_has_feature(CPU_FTR_ALTIVEC))
76395d80a29SMihai Caraman 		enable_kernel_altivec();
76495d80a29SMihai Caraman 	/*
76595d80a29SMihai Caraman 	 * Since we can't trap on MSR_VEC in GS-mode, we consider the guest
76695d80a29SMihai Caraman 	 * as always using the AltiVec.
76795d80a29SMihai Caraman 	 */
76895d80a29SMihai Caraman 	kvmppc_load_guest_altivec(vcpu);
76995d80a29SMihai Caraman #endif
77095d80a29SMihai Caraman 
771ce11e48bSBharat Bhushan 	/* Switch to guest debug context */
772348ba710SBharat Bhushan 	debug = vcpu->arch.dbg_reg;
773f5f97210SScott Wood 	switch_booke_debug_regs(&debug);
774f5f97210SScott Wood 	debug = current->thread.debug;
775348ba710SBharat Bhushan 	current->thread.debug = vcpu->arch.dbg_reg;
776ce11e48bSBharat Bhushan 
777e1bd0a7eSLeonardo Bras 	vcpu->arch.pgdir = vcpu->kvm->mm->pgd;
7785f1c248fSScott Wood 	kvmppc_fix_ee_before_entry();
779f8941fbeSScott Wood 
7807ec21d9dSTianjia Zhang 	ret = __kvmppc_vcpu_run(vcpu);
7818fae845fSScott Wood 
7826edaa530SPaolo Bonzini 	/* No need for guest_exit. It's done in handle_exit.
78324afa37bSAlexander Graf 	   We also get here with interrupts enabled. */
78424afa37bSAlexander Graf 
785ce11e48bSBharat Bhushan 	/* Switch back to user space debug context */
786f5f97210SScott Wood 	switch_booke_debug_regs(&debug);
787f5f97210SScott Wood 	current->thread.debug = debug;
788ce11e48bSBharat Bhushan 
7898fae845fSScott Wood #ifdef CONFIG_PPC_FPU
7908fae845fSScott Wood 	kvmppc_save_guest_fp(vcpu);
7918fae845fSScott Wood #endif
7928fae845fSScott Wood 
79395d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC
79495d80a29SMihai Caraman 	kvmppc_save_guest_altivec(vcpu);
79595d80a29SMihai Caraman #endif
79695d80a29SMihai Caraman 
7971d1ef222SScott Wood out:
798d69c6436SAlexander Graf 	vcpu->mode = OUTSIDE_GUEST_MODE;
799df6909e5SPaul Mackerras 	return ret;
800df6909e5SPaul Mackerras }
801df6909e5SPaul Mackerras 
8028c99d345STianjia Zhang static int emulation_exit(struct kvm_vcpu *vcpu)
803d9fbd03dSHollis Blanchard {
804d9fbd03dSHollis Blanchard 	enum emulation_result er;
805d9fbd03dSHollis Blanchard 
8068c99d345STianjia Zhang 	er = kvmppc_emulate_instruction(vcpu);
807d9fbd03dSHollis Blanchard 	switch (er) {
808d9fbd03dSHollis Blanchard 	case EMULATE_DONE:
80973e75b41SHollis Blanchard 		/* don't overwrite subtypes, just account kvm_stats */
8107b701591SHollis Blanchard 		kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS);
811d9fbd03dSHollis Blanchard 		/* Future optimization: only reload non-volatiles if
812d9fbd03dSHollis Blanchard 		 * they were actually modified by emulation. */
813d30f6e48SScott Wood 		return RESUME_GUEST_NV;
814d30f6e48SScott Wood 
81551f04726SMihai Caraman 	case EMULATE_AGAIN:
81651f04726SMihai Caraman 		return RESUME_GUEST;
81751f04726SMihai Caraman 
818d9fbd03dSHollis Blanchard 	case EMULATE_FAIL:
8195cf8ca22SHollis Blanchard 		printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n",
820173c520aSSimon Guo 		       __func__, vcpu->arch.regs.nip, vcpu->arch.last_inst);
821d9fbd03dSHollis Blanchard 		/* For debugging, encode the failing instruction and
822d9fbd03dSHollis Blanchard 		 * report it to userspace. */
8238c99d345STianjia Zhang 		vcpu->run->hw.hardware_exit_reason = ~0ULL << 32;
8248c99d345STianjia Zhang 		vcpu->run->hw.hardware_exit_reason |= vcpu->arch.last_inst;
825d1ff5499SAlexander Graf 		kvmppc_core_queue_program(vcpu, ESR_PIL);
826d30f6e48SScott Wood 		return RESUME_HOST;
827d30f6e48SScott Wood 
8289b4f5308SBharat Bhushan 	case EMULATE_EXIT_USER:
8299b4f5308SBharat Bhushan 		return RESUME_HOST;
8309b4f5308SBharat Bhushan 
831d9fbd03dSHollis Blanchard 	default:
832d9fbd03dSHollis Blanchard 		BUG();
833d9fbd03dSHollis Blanchard 	}
834d30f6e48SScott Wood }
835d30f6e48SScott Wood 
8368c99d345STianjia Zhang static int kvmppc_handle_debug(struct kvm_vcpu *vcpu)
837ce11e48bSBharat Bhushan {
8388c99d345STianjia Zhang 	struct kvm_run *run = vcpu->run;
839348ba710SBharat Bhushan 	struct debug_reg *dbg_reg = &(vcpu->arch.dbg_reg);
840ce11e48bSBharat Bhushan 	u32 dbsr = vcpu->arch.dbsr;
841ce11e48bSBharat Bhushan 
8422f699a59SBharat Bhushan 	if (vcpu->guest_debug == 0) {
8432f699a59SBharat Bhushan 		/*
8442f699a59SBharat Bhushan 		 * Debug resources belong to Guest.
8452f699a59SBharat Bhushan 		 * Imprecise debug event is not injected
8462f699a59SBharat Bhushan 		 */
8472f699a59SBharat Bhushan 		if (dbsr & DBSR_IDE) {
8482f699a59SBharat Bhushan 			dbsr &= ~DBSR_IDE;
8492f699a59SBharat Bhushan 			if (!dbsr)
8502f699a59SBharat Bhushan 				return RESUME_GUEST;
8512f699a59SBharat Bhushan 		}
8522f699a59SBharat Bhushan 
8532f699a59SBharat Bhushan 		if (dbsr && (vcpu->arch.shared->msr & MSR_DE) &&
8542f699a59SBharat Bhushan 			    (vcpu->arch.dbg_reg.dbcr0 & DBCR0_IDM))
8552f699a59SBharat Bhushan 			kvmppc_core_queue_debug(vcpu);
8562f699a59SBharat Bhushan 
8572f699a59SBharat Bhushan 		/* Inject a program interrupt if trap debug is not allowed */
8582f699a59SBharat Bhushan 		if ((dbsr & DBSR_TIE) && !(vcpu->arch.shared->msr & MSR_DE))
8592f699a59SBharat Bhushan 			kvmppc_core_queue_program(vcpu, ESR_PTR);
8602f699a59SBharat Bhushan 
8612f699a59SBharat Bhushan 		return RESUME_GUEST;
8622f699a59SBharat Bhushan 	}
8632f699a59SBharat Bhushan 
8642f699a59SBharat Bhushan 	/*
8652f699a59SBharat Bhushan 	 * Debug resource owned by userspace.
8662f699a59SBharat Bhushan 	 * Clear guest dbsr (vcpu->arch.dbsr)
8672f699a59SBharat Bhushan 	 */
8682190991eSBharat Bhushan 	vcpu->arch.dbsr = 0;
869ce11e48bSBharat Bhushan 	run->debug.arch.status = 0;
870173c520aSSimon Guo 	run->debug.arch.address = vcpu->arch.regs.nip;
871ce11e48bSBharat Bhushan 
872ce11e48bSBharat Bhushan 	if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) {
873ce11e48bSBharat Bhushan 		run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT;
874ce11e48bSBharat Bhushan 	} else {
875ce11e48bSBharat Bhushan 		if (dbsr & (DBSR_DAC1W | DBSR_DAC2W))
876ce11e48bSBharat Bhushan 			run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE;
877ce11e48bSBharat Bhushan 		else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R))
878ce11e48bSBharat Bhushan 			run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ;
879ce11e48bSBharat Bhushan 		if (dbsr & (DBSR_DAC1R | DBSR_DAC1W))
880ce11e48bSBharat Bhushan 			run->debug.arch.address = dbg_reg->dac1;
881ce11e48bSBharat Bhushan 		else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W))
882ce11e48bSBharat Bhushan 			run->debug.arch.address = dbg_reg->dac2;
883ce11e48bSBharat Bhushan 	}
884ce11e48bSBharat Bhushan 
885ce11e48bSBharat Bhushan 	return RESUME_HOST;
886ce11e48bSBharat Bhushan }
887ce11e48bSBharat Bhushan 
8884e642ccbSAlexander Graf static void kvmppc_fill_pt_regs(struct pt_regs *regs)
8894e642ccbSAlexander Graf {
8904e642ccbSAlexander Graf 	ulong r1, ip, msr, lr;
8914e642ccbSAlexander Graf 
8924e642ccbSAlexander Graf 	asm("mr %0, 1" : "=r"(r1));
8934e642ccbSAlexander Graf 	asm("mflr %0" : "=r"(lr));
8944e642ccbSAlexander Graf 	asm("mfmsr %0" : "=r"(msr));
8954e642ccbSAlexander Graf 	asm("bl 1f; 1: mflr %0" : "=r"(ip));
8964e642ccbSAlexander Graf 
8974e642ccbSAlexander Graf 	memset(regs, 0, sizeof(*regs));
8984e642ccbSAlexander Graf 	regs->gpr[1] = r1;
8994e642ccbSAlexander Graf 	regs->nip = ip;
9004e642ccbSAlexander Graf 	regs->msr = msr;
9014e642ccbSAlexander Graf 	regs->link = lr;
9024e642ccbSAlexander Graf }
9034e642ccbSAlexander Graf 
9046328e593SBharat Bhushan /*
9056328e593SBharat Bhushan  * For interrupts needed to be handled by host interrupt handlers,
9066328e593SBharat Bhushan  * corresponding host handler are called from here in similar way
9076328e593SBharat Bhushan  * (but not exact) as they are called from low level handler
9086328e593SBharat Bhushan  * (such as from arch/powerpc/kernel/head_fsl_booke.S).
9096328e593SBharat Bhushan  */
9104e642ccbSAlexander Graf static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu,
9114e642ccbSAlexander Graf 				     unsigned int exit_nr)
9124e642ccbSAlexander Graf {
9134e642ccbSAlexander Graf 	struct pt_regs regs;
9144e642ccbSAlexander Graf 
9154e642ccbSAlexander Graf 	switch (exit_nr) {
9164e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_EXTERNAL:
9174e642ccbSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
9184e642ccbSAlexander Graf 		do_IRQ(&regs);
9194e642ccbSAlexander Graf 		break;
9204e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_DECREMENTER:
9214e642ccbSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
9224e642ccbSAlexander Graf 		timer_interrupt(&regs);
9234e642ccbSAlexander Graf 		break;
9245f17ce8bSTiejun Chen #if defined(CONFIG_PPC_DOORBELL)
9254e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_DOORBELL:
9264e642ccbSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
9274e642ccbSAlexander Graf 		doorbell_exception(&regs);
9284e642ccbSAlexander Graf 		break;
9294e642ccbSAlexander Graf #endif
9304e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_MACHINE_CHECK:
9314e642ccbSAlexander Graf 		/* FIXME */
9324e642ccbSAlexander Graf 		break;
9337cc1e8eeSAlexander Graf 	case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
9347cc1e8eeSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
9357cc1e8eeSAlexander Graf 		performance_monitor_exception(&regs);
9367cc1e8eeSAlexander Graf 		break;
9376328e593SBharat Bhushan 	case BOOKE_INTERRUPT_WATCHDOG:
9386328e593SBharat Bhushan 		kvmppc_fill_pt_regs(&regs);
9396328e593SBharat Bhushan #ifdef CONFIG_BOOKE_WDT
9406328e593SBharat Bhushan 		WatchdogException(&regs);
9416328e593SBharat Bhushan #else
9426328e593SBharat Bhushan 		unknown_exception(&regs);
9436328e593SBharat Bhushan #endif
9446328e593SBharat Bhushan 		break;
9456328e593SBharat Bhushan 	case BOOKE_INTERRUPT_CRITICAL:
946845ac985STudor Laurentiu 		kvmppc_fill_pt_regs(&regs);
9476328e593SBharat Bhushan 		unknown_exception(&regs);
9486328e593SBharat Bhushan 		break;
949ce11e48bSBharat Bhushan 	case BOOKE_INTERRUPT_DEBUG:
950ce11e48bSBharat Bhushan 		/* Save DBSR before preemption is enabled */
951ce11e48bSBharat Bhushan 		vcpu->arch.dbsr = mfspr(SPRN_DBSR);
952ce11e48bSBharat Bhushan 		kvmppc_clear_dbsr();
953ce11e48bSBharat Bhushan 		break;
9544e642ccbSAlexander Graf 	}
9554e642ccbSAlexander Graf }
9564e642ccbSAlexander Graf 
9578c99d345STianjia Zhang static int kvmppc_resume_inst_load(struct kvm_vcpu *vcpu,
958f5250471SMihai Caraman 				  enum emulation_result emulated, u32 last_inst)
959f5250471SMihai Caraman {
960f5250471SMihai Caraman 	switch (emulated) {
961f5250471SMihai Caraman 	case EMULATE_AGAIN:
962f5250471SMihai Caraman 		return RESUME_GUEST;
963f5250471SMihai Caraman 
964f5250471SMihai Caraman 	case EMULATE_FAIL:
965f5250471SMihai Caraman 		pr_debug("%s: load instruction from guest address %lx failed\n",
966173c520aSSimon Guo 		       __func__, vcpu->arch.regs.nip);
967f5250471SMihai Caraman 		/* For debugging, encode the failing instruction and
968f5250471SMihai Caraman 		 * report it to userspace. */
9698c99d345STianjia Zhang 		vcpu->run->hw.hardware_exit_reason = ~0ULL << 32;
9708c99d345STianjia Zhang 		vcpu->run->hw.hardware_exit_reason |= last_inst;
971f5250471SMihai Caraman 		kvmppc_core_queue_program(vcpu, ESR_PIL);
972f5250471SMihai Caraman 		return RESUME_HOST;
973f5250471SMihai Caraman 
974f5250471SMihai Caraman 	default:
975f5250471SMihai Caraman 		BUG();
976f5250471SMihai Caraman 	}
977f5250471SMihai Caraman }
978f5250471SMihai Caraman 
979d30f6e48SScott Wood /**
980d30f6e48SScott Wood  * kvmppc_handle_exit
981d30f6e48SScott Wood  *
982d30f6e48SScott Wood  * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV)
983d30f6e48SScott Wood  */
9847ec21d9dSTianjia Zhang int kvmppc_handle_exit(struct kvm_vcpu *vcpu, unsigned int exit_nr)
985d30f6e48SScott Wood {
9867ec21d9dSTianjia Zhang 	struct kvm_run *run = vcpu->run;
987d30f6e48SScott Wood 	int r = RESUME_HOST;
9887ee78855SAlexander Graf 	int s;
989f1e89028SScott Wood 	int idx;
990f5250471SMihai Caraman 	u32 last_inst = KVM_INST_FETCH_FAILED;
991f5250471SMihai Caraman 	enum emulation_result emulated = EMULATE_DONE;
992d30f6e48SScott Wood 
993d30f6e48SScott Wood 	/* update before a new last_exit_type is rewritten */
994d30f6e48SScott Wood 	kvmppc_update_timing_stats(vcpu);
995d30f6e48SScott Wood 
9964e642ccbSAlexander Graf 	/* restart interrupts if they were meant for the host */
9974e642ccbSAlexander Graf 	kvmppc_restart_interrupt(vcpu, exit_nr);
998d30f6e48SScott Wood 
999f5250471SMihai Caraman 	/*
1000446957baSAdam Buchbinder 	 * get last instruction before being preempted
1001f5250471SMihai Caraman 	 * TODO: for e6500 check also BOOKE_INTERRUPT_LRAT_ERROR & ESR_DATA
1002f5250471SMihai Caraman 	 */
1003f5250471SMihai Caraman 	switch (exit_nr) {
1004f5250471SMihai Caraman 	case BOOKE_INTERRUPT_DATA_STORAGE:
1005f5250471SMihai Caraman 	case BOOKE_INTERRUPT_DTLB_MISS:
1006f5250471SMihai Caraman 	case BOOKE_INTERRUPT_HV_PRIV:
10078d0eff63SAlexander Graf 		emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst);
1008f5250471SMihai Caraman 		break;
1009033aaa14SMadhavan Srinivasan 	case BOOKE_INTERRUPT_PROGRAM:
1010033aaa14SMadhavan Srinivasan 		/* SW breakpoints arrive as illegal instructions on HV */
1011033aaa14SMadhavan Srinivasan 		if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
10128d0eff63SAlexander Graf 			emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst);
1013033aaa14SMadhavan Srinivasan 		break;
1014f5250471SMihai Caraman 	default:
1015f5250471SMihai Caraman 		break;
1016f5250471SMihai Caraman 	}
1017f5250471SMihai Caraman 
101897c95059SAlexander Graf 	trace_kvm_exit(exit_nr, vcpu);
10196edaa530SPaolo Bonzini 	guest_exit_irqoff();
1020e233d54dSPaolo Bonzini 
1021e233d54dSPaolo Bonzini 	local_irq_enable();
102297c95059SAlexander Graf 
1023d30f6e48SScott Wood 	run->exit_reason = KVM_EXIT_UNKNOWN;
1024d30f6e48SScott Wood 	run->ready_for_interrupt_injection = 1;
1025d30f6e48SScott Wood 
1026f5250471SMihai Caraman 	if (emulated != EMULATE_DONE) {
10278c99d345STianjia Zhang 		r = kvmppc_resume_inst_load(vcpu, emulated, last_inst);
1028f5250471SMihai Caraman 		goto out;
1029f5250471SMihai Caraman 	}
1030f5250471SMihai Caraman 
1031d30f6e48SScott Wood 	switch (exit_nr) {
1032d30f6e48SScott Wood 	case BOOKE_INTERRUPT_MACHINE_CHECK:
1033c35c9d84SAlexander Graf 		printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR));
1034c35c9d84SAlexander Graf 		kvmppc_dump_vcpu(vcpu);
1035c35c9d84SAlexander Graf 		/* For debugging, send invalid exit reason to user space */
1036c35c9d84SAlexander Graf 		run->hw.hardware_exit_reason = ~1ULL << 32;
1037c35c9d84SAlexander Graf 		run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR);
1038c35c9d84SAlexander Graf 		r = RESUME_HOST;
1039d30f6e48SScott Wood 		break;
1040d30f6e48SScott Wood 
1041d30f6e48SScott Wood 	case BOOKE_INTERRUPT_EXTERNAL:
1042d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, EXT_INTR_EXITS);
1043d30f6e48SScott Wood 		r = RESUME_GUEST;
1044d30f6e48SScott Wood 		break;
1045d30f6e48SScott Wood 
1046d30f6e48SScott Wood 	case BOOKE_INTERRUPT_DECREMENTER:
1047d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, DEC_EXITS);
1048d30f6e48SScott Wood 		r = RESUME_GUEST;
1049d30f6e48SScott Wood 		break;
1050d30f6e48SScott Wood 
10516328e593SBharat Bhushan 	case BOOKE_INTERRUPT_WATCHDOG:
10526328e593SBharat Bhushan 		r = RESUME_GUEST;
10536328e593SBharat Bhushan 		break;
10546328e593SBharat Bhushan 
1055d30f6e48SScott Wood 	case BOOKE_INTERRUPT_DOORBELL:
1056d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, DBELL_EXITS);
1057d30f6e48SScott Wood 		r = RESUME_GUEST;
1058d30f6e48SScott Wood 		break;
1059d30f6e48SScott Wood 
1060d30f6e48SScott Wood 	case BOOKE_INTERRUPT_GUEST_DBELL_CRIT:
1061d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, GDBELL_EXITS);
1062d30f6e48SScott Wood 
1063d30f6e48SScott Wood 		/*
1064d30f6e48SScott Wood 		 * We are here because there is a pending guest interrupt
1065d30f6e48SScott Wood 		 * which could not be delivered as MSR_CE or MSR_ME was not
1066d30f6e48SScott Wood 		 * set.  Once we break from here we will retry delivery.
1067d30f6e48SScott Wood 		 */
1068d30f6e48SScott Wood 		r = RESUME_GUEST;
1069d30f6e48SScott Wood 		break;
1070d30f6e48SScott Wood 
1071d30f6e48SScott Wood 	case BOOKE_INTERRUPT_GUEST_DBELL:
1072d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, GDBELL_EXITS);
1073d30f6e48SScott Wood 
1074d30f6e48SScott Wood 		/*
1075d30f6e48SScott Wood 		 * We are here because there is a pending guest interrupt
1076d30f6e48SScott Wood 		 * which could not be delivered as MSR_EE was not set.  Once
1077d30f6e48SScott Wood 		 * we break from here we will retry delivery.
1078d30f6e48SScott Wood 		 */
1079d30f6e48SScott Wood 		r = RESUME_GUEST;
1080d30f6e48SScott Wood 		break;
1081d30f6e48SScott Wood 
108295f2e921SAlexander Graf 	case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
108395f2e921SAlexander Graf 		r = RESUME_GUEST;
108495f2e921SAlexander Graf 		break;
108595f2e921SAlexander Graf 
1086d30f6e48SScott Wood 	case BOOKE_INTERRUPT_HV_PRIV:
10878c99d345STianjia Zhang 		r = emulation_exit(vcpu);
1088d30f6e48SScott Wood 		break;
1089d30f6e48SScott Wood 
1090d30f6e48SScott Wood 	case BOOKE_INTERRUPT_PROGRAM:
1091033aaa14SMadhavan Srinivasan 		if ((vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP) &&
1092033aaa14SMadhavan Srinivasan 			(last_inst == KVMPPC_INST_SW_BREAKPOINT)) {
1093033aaa14SMadhavan Srinivasan 			/*
1094033aaa14SMadhavan Srinivasan 			 * We are here because of an SW breakpoint instr,
1095033aaa14SMadhavan Srinivasan 			 * so lets return to host to handle.
1096033aaa14SMadhavan Srinivasan 			 */
10978c99d345STianjia Zhang 			r = kvmppc_handle_debug(vcpu);
1098033aaa14SMadhavan Srinivasan 			run->exit_reason = KVM_EXIT_DEBUG;
1099033aaa14SMadhavan Srinivasan 			kvmppc_account_exit(vcpu, DEBUG_EXITS);
1100033aaa14SMadhavan Srinivasan 			break;
1101033aaa14SMadhavan Srinivasan 		}
1102033aaa14SMadhavan Srinivasan 
1103d30f6e48SScott Wood 		if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) {
11040268597cSAlexander Graf 			/*
11050268597cSAlexander Graf 			 * Program traps generated by user-level software must
11060268597cSAlexander Graf 			 * be handled by the guest kernel.
11070268597cSAlexander Graf 			 *
11080268597cSAlexander Graf 			 * In GS mode, hypervisor privileged instructions trap
11090268597cSAlexander Graf 			 * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are
11100268597cSAlexander Graf 			 * actual program interrupts, handled by the guest.
11110268597cSAlexander Graf 			 */
1112d30f6e48SScott Wood 			kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr);
1113d30f6e48SScott Wood 			r = RESUME_GUEST;
1114d30f6e48SScott Wood 			kvmppc_account_exit(vcpu, USR_PR_INST);
1115d30f6e48SScott Wood 			break;
1116d30f6e48SScott Wood 		}
1117d30f6e48SScott Wood 
11188c99d345STianjia Zhang 		r = emulation_exit(vcpu);
1119d9fbd03dSHollis Blanchard 		break;
1120d9fbd03dSHollis Blanchard 
1121d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_FP_UNAVAIL:
1122d4cf3892SHollis Blanchard 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL);
11237b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, FP_UNAVAIL);
1124d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
1125d9fbd03dSHollis Blanchard 		break;
1126d9fbd03dSHollis Blanchard 
11274cd35f67SScott Wood #ifdef CONFIG_SPE
11284cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_UNAVAIL: {
11294cd35f67SScott Wood 		if (vcpu->arch.shared->msr & MSR_SPE)
11304cd35f67SScott Wood 			kvmppc_vcpu_enable_spe(vcpu);
11314cd35f67SScott Wood 		else
11324cd35f67SScott Wood 			kvmppc_booke_queue_irqprio(vcpu,
11334cd35f67SScott Wood 						   BOOKE_IRQPRIO_SPE_UNAVAIL);
1134bb3a8a17SHollis Blanchard 		r = RESUME_GUEST;
1135bb3a8a17SHollis Blanchard 		break;
11364cd35f67SScott Wood 	}
1137bb3a8a17SHollis Blanchard 
1138bb3a8a17SHollis Blanchard 	case BOOKE_INTERRUPT_SPE_FP_DATA:
1139bb3a8a17SHollis Blanchard 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA);
1140bb3a8a17SHollis Blanchard 		r = RESUME_GUEST;
1141bb3a8a17SHollis Blanchard 		break;
1142bb3a8a17SHollis Blanchard 
1143bb3a8a17SHollis Blanchard 	case BOOKE_INTERRUPT_SPE_FP_ROUND:
1144bb3a8a17SHollis Blanchard 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND);
1145bb3a8a17SHollis Blanchard 		r = RESUME_GUEST;
1146bb3a8a17SHollis Blanchard 		break;
114795d80a29SMihai Caraman #elif defined(CONFIG_SPE_POSSIBLE)
11484cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_UNAVAIL:
11494cd35f67SScott Wood 		/*
11504cd35f67SScott Wood 		 * Guest wants SPE, but host kernel doesn't support it.  Send
11514cd35f67SScott Wood 		 * an "unimplemented operation" program check to the guest.
11524cd35f67SScott Wood 		 */
11534cd35f67SScott Wood 		kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV);
11544cd35f67SScott Wood 		r = RESUME_GUEST;
11554cd35f67SScott Wood 		break;
11564cd35f67SScott Wood 
11574cd35f67SScott Wood 	/*
11584cd35f67SScott Wood 	 * These really should never happen without CONFIG_SPE,
11594cd35f67SScott Wood 	 * as we should never enable the real MSR[SPE] in the guest.
11604cd35f67SScott Wood 	 */
11614cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_FP_DATA:
11624cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_FP_ROUND:
11634cd35f67SScott Wood 		printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n",
1164173c520aSSimon Guo 		       __func__, exit_nr, vcpu->arch.regs.nip);
11654cd35f67SScott Wood 		run->hw.hardware_exit_reason = exit_nr;
11664cd35f67SScott Wood 		r = RESUME_HOST;
11674cd35f67SScott Wood 		break;
116895d80a29SMihai Caraman #endif /* CONFIG_SPE_POSSIBLE */
116995d80a29SMihai Caraman 
117095d80a29SMihai Caraman /*
117195d80a29SMihai Caraman  * On cores with Vector category, KVM is loaded only if CONFIG_ALTIVEC,
117295d80a29SMihai Caraman  * see kvmppc_core_check_processor_compat().
117395d80a29SMihai Caraman  */
117495d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC
117595d80a29SMihai Caraman 	case BOOKE_INTERRUPT_ALTIVEC_UNAVAIL:
117695d80a29SMihai Caraman 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_UNAVAIL);
117795d80a29SMihai Caraman 		r = RESUME_GUEST;
117895d80a29SMihai Caraman 		break;
117995d80a29SMihai Caraman 
118095d80a29SMihai Caraman 	case BOOKE_INTERRUPT_ALTIVEC_ASSIST:
118195d80a29SMihai Caraman 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_ASSIST);
118295d80a29SMihai Caraman 		r = RESUME_GUEST;
118395d80a29SMihai Caraman 		break;
11844cd35f67SScott Wood #endif
1185bb3a8a17SHollis Blanchard 
1186d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_DATA_STORAGE:
1187daf5e271SLiu Yu 		kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear,
1188daf5e271SLiu Yu 		                               vcpu->arch.fault_esr);
11897b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, DSI_EXITS);
1190d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
1191d9fbd03dSHollis Blanchard 		break;
1192d9fbd03dSHollis Blanchard 
1193d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_INST_STORAGE:
1194daf5e271SLiu Yu 		kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr);
11957b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, ISI_EXITS);
1196d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
1197d9fbd03dSHollis Blanchard 		break;
1198d9fbd03dSHollis Blanchard 
1199011da899SAlexander Graf 	case BOOKE_INTERRUPT_ALIGNMENT:
1200011da899SAlexander Graf 		kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear,
1201011da899SAlexander Graf 		                            vcpu->arch.fault_esr);
1202011da899SAlexander Graf 		r = RESUME_GUEST;
1203011da899SAlexander Graf 		break;
1204011da899SAlexander Graf 
1205d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV
1206d30f6e48SScott Wood 	case BOOKE_INTERRUPT_HV_SYSCALL:
1207d30f6e48SScott Wood 		if (!(vcpu->arch.shared->msr & MSR_PR)) {
1208d30f6e48SScott Wood 			kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
1209d30f6e48SScott Wood 		} else {
1210d30f6e48SScott Wood 			/*
1211d30f6e48SScott Wood 			 * hcall from guest userspace -- send privileged
1212d30f6e48SScott Wood 			 * instruction program check.
1213d30f6e48SScott Wood 			 */
1214d30f6e48SScott Wood 			kvmppc_core_queue_program(vcpu, ESR_PPR);
1215d30f6e48SScott Wood 		}
1216d30f6e48SScott Wood 
1217d30f6e48SScott Wood 		r = RESUME_GUEST;
1218d30f6e48SScott Wood 		break;
1219d30f6e48SScott Wood #else
1220d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_SYSCALL:
12212a342ed5SAlexander Graf 		if (!(vcpu->arch.shared->msr & MSR_PR) &&
12222a342ed5SAlexander Graf 		    (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) {
12232a342ed5SAlexander Graf 			/* KVM PV hypercalls */
12242a342ed5SAlexander Graf 			kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
12252a342ed5SAlexander Graf 			r = RESUME_GUEST;
12262a342ed5SAlexander Graf 		} else {
12272a342ed5SAlexander Graf 			/* Guest syscalls */
1228d4cf3892SHollis Blanchard 			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL);
12292a342ed5SAlexander Graf 		}
12307b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, SYSCALL_EXITS);
1231d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
1232d9fbd03dSHollis Blanchard 		break;
1233d30f6e48SScott Wood #endif
1234d9fbd03dSHollis Blanchard 
1235d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_DTLB_MISS: {
1236d9fbd03dSHollis Blanchard 		unsigned long eaddr = vcpu->arch.fault_dear;
12377924bd41SHollis Blanchard 		int gtlb_index;
1238475e7cddSHollis Blanchard 		gpa_t gpaddr;
1239d9fbd03dSHollis Blanchard 		gfn_t gfn;
1240d9fbd03dSHollis Blanchard 
1241bf7ca4bdSAlexander Graf #ifdef CONFIG_KVM_E500V2
1242a4cd8b23SScott Wood 		if (!(vcpu->arch.shared->msr & MSR_PR) &&
1243a4cd8b23SScott Wood 		    (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
1244a4cd8b23SScott Wood 			kvmppc_map_magic(vcpu);
1245a4cd8b23SScott Wood 			kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
1246a4cd8b23SScott Wood 			r = RESUME_GUEST;
1247a4cd8b23SScott Wood 
1248a4cd8b23SScott Wood 			break;
1249a4cd8b23SScott Wood 		}
1250a4cd8b23SScott Wood #endif
1251a4cd8b23SScott Wood 
1252d9fbd03dSHollis Blanchard 		/* Check the guest TLB. */
1253fa86b8ddSHollis Blanchard 		gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
12547924bd41SHollis Blanchard 		if (gtlb_index < 0) {
1255d9fbd03dSHollis Blanchard 			/* The guest didn't have a mapping for it. */
1256daf5e271SLiu Yu 			kvmppc_core_queue_dtlb_miss(vcpu,
1257daf5e271SLiu Yu 			                            vcpu->arch.fault_dear,
1258daf5e271SLiu Yu 			                            vcpu->arch.fault_esr);
1259b52a638cSHollis Blanchard 			kvmppc_mmu_dtlb_miss(vcpu);
12607b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS);
1261d9fbd03dSHollis Blanchard 			r = RESUME_GUEST;
1262d9fbd03dSHollis Blanchard 			break;
1263d9fbd03dSHollis Blanchard 		}
1264d9fbd03dSHollis Blanchard 
1265f1e89028SScott Wood 		idx = srcu_read_lock(&vcpu->kvm->srcu);
1266f1e89028SScott Wood 
1267be8d1caeSHollis Blanchard 		gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
1268475e7cddSHollis Blanchard 		gfn = gpaddr >> PAGE_SHIFT;
1269d9fbd03dSHollis Blanchard 
1270d9fbd03dSHollis Blanchard 		if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
1271d9fbd03dSHollis Blanchard 			/* The guest TLB had a mapping, but the shadow TLB
1272d9fbd03dSHollis Blanchard 			 * didn't, and it is RAM. This could be because:
1273d9fbd03dSHollis Blanchard 			 * a) the entry is mapping the host kernel, or
1274d9fbd03dSHollis Blanchard 			 * b) the guest used a large mapping which we're faking
1275d9fbd03dSHollis Blanchard 			 * Either way, we need to satisfy the fault without
1276d9fbd03dSHollis Blanchard 			 * invoking the guest. */
127758a96214SHollis Blanchard 			kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
12787b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
1279d9fbd03dSHollis Blanchard 			r = RESUME_GUEST;
1280d9fbd03dSHollis Blanchard 		} else {
1281d9fbd03dSHollis Blanchard 			/* Guest has mapped and accessed a page which is not
1282d9fbd03dSHollis Blanchard 			 * actually RAM. */
1283475e7cddSHollis Blanchard 			vcpu->arch.paddr_accessed = gpaddr;
12846020c0f6SAlexander Graf 			vcpu->arch.vaddr_accessed = eaddr;
12858c99d345STianjia Zhang 			r = kvmppc_emulate_mmio(vcpu);
12867b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, MMIO_EXITS);
1287d9fbd03dSHollis Blanchard 		}
1288d9fbd03dSHollis Blanchard 
1289f1e89028SScott Wood 		srcu_read_unlock(&vcpu->kvm->srcu, idx);
1290d9fbd03dSHollis Blanchard 		break;
1291d9fbd03dSHollis Blanchard 	}
1292d9fbd03dSHollis Blanchard 
1293d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_ITLB_MISS: {
1294173c520aSSimon Guo 		unsigned long eaddr = vcpu->arch.regs.nip;
129589168618SHollis Blanchard 		gpa_t gpaddr;
1296d9fbd03dSHollis Blanchard 		gfn_t gfn;
12977924bd41SHollis Blanchard 		int gtlb_index;
1298d9fbd03dSHollis Blanchard 
1299d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
1300d9fbd03dSHollis Blanchard 
1301d9fbd03dSHollis Blanchard 		/* Check the guest TLB. */
1302fa86b8ddSHollis Blanchard 		gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
13037924bd41SHollis Blanchard 		if (gtlb_index < 0) {
1304d9fbd03dSHollis Blanchard 			/* The guest didn't have a mapping for it. */
1305d4cf3892SHollis Blanchard 			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
1306b52a638cSHollis Blanchard 			kvmppc_mmu_itlb_miss(vcpu);
13077b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS);
1308d9fbd03dSHollis Blanchard 			break;
1309d9fbd03dSHollis Blanchard 		}
1310d9fbd03dSHollis Blanchard 
13117b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS);
1312d9fbd03dSHollis Blanchard 
1313f1e89028SScott Wood 		idx = srcu_read_lock(&vcpu->kvm->srcu);
1314f1e89028SScott Wood 
1315be8d1caeSHollis Blanchard 		gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
131689168618SHollis Blanchard 		gfn = gpaddr >> PAGE_SHIFT;
1317d9fbd03dSHollis Blanchard 
1318d9fbd03dSHollis Blanchard 		if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
1319d9fbd03dSHollis Blanchard 			/* The guest TLB had a mapping, but the shadow TLB
1320d9fbd03dSHollis Blanchard 			 * didn't. This could be because:
1321d9fbd03dSHollis Blanchard 			 * a) the entry is mapping the host kernel, or
1322d9fbd03dSHollis Blanchard 			 * b) the guest used a large mapping which we're faking
1323d9fbd03dSHollis Blanchard 			 * Either way, we need to satisfy the fault without
1324d9fbd03dSHollis Blanchard 			 * invoking the guest. */
132558a96214SHollis Blanchard 			kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
1326d9fbd03dSHollis Blanchard 		} else {
1327d9fbd03dSHollis Blanchard 			/* Guest mapped and leaped at non-RAM! */
1328d4cf3892SHollis Blanchard 			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK);
1329d9fbd03dSHollis Blanchard 		}
1330d9fbd03dSHollis Blanchard 
1331f1e89028SScott Wood 		srcu_read_unlock(&vcpu->kvm->srcu, idx);
1332d9fbd03dSHollis Blanchard 		break;
1333d9fbd03dSHollis Blanchard 	}
1334d9fbd03dSHollis Blanchard 
1335d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_DEBUG: {
13368c99d345STianjia Zhang 		r = kvmppc_handle_debug(vcpu);
1337ce11e48bSBharat Bhushan 		if (r == RESUME_HOST)
1338d9fbd03dSHollis Blanchard 			run->exit_reason = KVM_EXIT_DEBUG;
13397b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, DEBUG_EXITS);
1340d9fbd03dSHollis Blanchard 		break;
1341d9fbd03dSHollis Blanchard 	}
1342d9fbd03dSHollis Blanchard 
1343d9fbd03dSHollis Blanchard 	default:
1344d9fbd03dSHollis Blanchard 		printk(KERN_EMERG "exit_nr %d\n", exit_nr);
1345d9fbd03dSHollis Blanchard 		BUG();
1346d9fbd03dSHollis Blanchard 	}
1347d9fbd03dSHollis Blanchard 
1348f5250471SMihai Caraman out:
1349a8e4ef84SAlexander Graf 	/*
1350a8e4ef84SAlexander Graf 	 * To avoid clobbering exit_reason, only check for signals if we
1351a8e4ef84SAlexander Graf 	 * aren't already exiting to userspace for some other reason.
1352a8e4ef84SAlexander Graf 	 */
135303660ba2SAlexander Graf 	if (!(r & RESUME_HOST)) {
13547ee78855SAlexander Graf 		s = kvmppc_prepare_to_enter(vcpu);
13556c85f52bSScott Wood 		if (s <= 0)
13567ee78855SAlexander Graf 			r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV);
13576c85f52bSScott Wood 		else {
13586c85f52bSScott Wood 			/* interrupts now hard-disabled */
13595f1c248fSScott Wood 			kvmppc_fix_ee_before_entry();
13603efc7da6SMihai Caraman 			kvmppc_load_guest_fp(vcpu);
136195d80a29SMihai Caraman 			kvmppc_load_guest_altivec(vcpu);
136224afa37bSAlexander Graf 		}
136324afa37bSAlexander Graf 	}
1364706fb730SAlexander Graf 
1365d9fbd03dSHollis Blanchard 	return r;
1366d9fbd03dSHollis Blanchard }
1367d9fbd03dSHollis Blanchard 
1368d26f22c9SBharat Bhushan static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr)
1369d26f22c9SBharat Bhushan {
1370d26f22c9SBharat Bhushan 	u32 old_tsr = vcpu->arch.tsr;
1371d26f22c9SBharat Bhushan 
1372d26f22c9SBharat Bhushan 	vcpu->arch.tsr = new_tsr;
1373d26f22c9SBharat Bhushan 
1374d26f22c9SBharat Bhushan 	if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS))
1375d26f22c9SBharat Bhushan 		arm_next_watchdog(vcpu);
1376d26f22c9SBharat Bhushan 
1377d26f22c9SBharat Bhushan 	update_timer_ints(vcpu);
1378d26f22c9SBharat Bhushan }
1379d26f22c9SBharat Bhushan 
1380f61c94bbSBharat Bhushan int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu)
1381f61c94bbSBharat Bhushan {
1382f61c94bbSBharat Bhushan 	/* setup watchdog timer once */
1383f61c94bbSBharat Bhushan 	spin_lock_init(&vcpu->arch.wdt_lock);
138486cb30ecSKees Cook 	timer_setup(&vcpu->arch.wdt_timer, kvmppc_watchdog_func, 0);
1385f61c94bbSBharat Bhushan 
13862f699a59SBharat Bhushan 	/*
13872f699a59SBharat Bhushan 	 * Clear DBSR.MRR to avoid guest debug interrupt as
13882f699a59SBharat Bhushan 	 * this is of host interest
13892f699a59SBharat Bhushan 	 */
13902f699a59SBharat Bhushan 	mtspr(SPRN_DBSR, DBSR_MRR);
1391f61c94bbSBharat Bhushan 	return 0;
1392f61c94bbSBharat Bhushan }
1393f61c94bbSBharat Bhushan 
1394f61c94bbSBharat Bhushan void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu)
1395f61c94bbSBharat Bhushan {
1396f61c94bbSBharat Bhushan 	del_timer_sync(&vcpu->arch.wdt_timer);
1397f61c94bbSBharat Bhushan }
1398f61c94bbSBharat Bhushan 
1399d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1400d9fbd03dSHollis Blanchard {
1401d9fbd03dSHollis Blanchard 	int i;
1402d9fbd03dSHollis Blanchard 
14031fc9b76bSChristoffer Dall 	vcpu_load(vcpu);
14041fc9b76bSChristoffer Dall 
1405173c520aSSimon Guo 	regs->pc = vcpu->arch.regs.nip;
1406992b5b29SAlexander Graf 	regs->cr = kvmppc_get_cr(vcpu);
1407173c520aSSimon Guo 	regs->ctr = vcpu->arch.regs.ctr;
1408173c520aSSimon Guo 	regs->lr = vcpu->arch.regs.link;
1409992b5b29SAlexander Graf 	regs->xer = kvmppc_get_xer(vcpu);
1410666e7252SAlexander Graf 	regs->msr = vcpu->arch.shared->msr;
141131579eeaSBharat Bhushan 	regs->srr0 = kvmppc_get_srr0(vcpu);
141231579eeaSBharat Bhushan 	regs->srr1 = kvmppc_get_srr1(vcpu);
1413d9fbd03dSHollis Blanchard 	regs->pid = vcpu->arch.pid;
1414c1b8a01bSBharat Bhushan 	regs->sprg0 = kvmppc_get_sprg0(vcpu);
1415c1b8a01bSBharat Bhushan 	regs->sprg1 = kvmppc_get_sprg1(vcpu);
1416c1b8a01bSBharat Bhushan 	regs->sprg2 = kvmppc_get_sprg2(vcpu);
1417c1b8a01bSBharat Bhushan 	regs->sprg3 = kvmppc_get_sprg3(vcpu);
1418c1b8a01bSBharat Bhushan 	regs->sprg4 = kvmppc_get_sprg4(vcpu);
1419c1b8a01bSBharat Bhushan 	regs->sprg5 = kvmppc_get_sprg5(vcpu);
1420c1b8a01bSBharat Bhushan 	regs->sprg6 = kvmppc_get_sprg6(vcpu);
1421c1b8a01bSBharat Bhushan 	regs->sprg7 = kvmppc_get_sprg7(vcpu);
1422d9fbd03dSHollis Blanchard 
1423d9fbd03dSHollis Blanchard 	for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
14248e5b26b5SAlexander Graf 		regs->gpr[i] = kvmppc_get_gpr(vcpu, i);
1425d9fbd03dSHollis Blanchard 
14261fc9b76bSChristoffer Dall 	vcpu_put(vcpu);
1427d9fbd03dSHollis Blanchard 	return 0;
1428d9fbd03dSHollis Blanchard }
1429d9fbd03dSHollis Blanchard 
1430d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1431d9fbd03dSHollis Blanchard {
1432d9fbd03dSHollis Blanchard 	int i;
1433d9fbd03dSHollis Blanchard 
1434875656feSChristoffer Dall 	vcpu_load(vcpu);
1435875656feSChristoffer Dall 
1436173c520aSSimon Guo 	vcpu->arch.regs.nip = regs->pc;
1437992b5b29SAlexander Graf 	kvmppc_set_cr(vcpu, regs->cr);
1438173c520aSSimon Guo 	vcpu->arch.regs.ctr = regs->ctr;
1439173c520aSSimon Guo 	vcpu->arch.regs.link = regs->lr;
1440992b5b29SAlexander Graf 	kvmppc_set_xer(vcpu, regs->xer);
1441b8fd68acSHollis Blanchard 	kvmppc_set_msr(vcpu, regs->msr);
144231579eeaSBharat Bhushan 	kvmppc_set_srr0(vcpu, regs->srr0);
144331579eeaSBharat Bhushan 	kvmppc_set_srr1(vcpu, regs->srr1);
14445ce941eeSScott Wood 	kvmppc_set_pid(vcpu, regs->pid);
1445c1b8a01bSBharat Bhushan 	kvmppc_set_sprg0(vcpu, regs->sprg0);
1446c1b8a01bSBharat Bhushan 	kvmppc_set_sprg1(vcpu, regs->sprg1);
1447c1b8a01bSBharat Bhushan 	kvmppc_set_sprg2(vcpu, regs->sprg2);
1448c1b8a01bSBharat Bhushan 	kvmppc_set_sprg3(vcpu, regs->sprg3);
1449c1b8a01bSBharat Bhushan 	kvmppc_set_sprg4(vcpu, regs->sprg4);
1450c1b8a01bSBharat Bhushan 	kvmppc_set_sprg5(vcpu, regs->sprg5);
1451c1b8a01bSBharat Bhushan 	kvmppc_set_sprg6(vcpu, regs->sprg6);
1452c1b8a01bSBharat Bhushan 	kvmppc_set_sprg7(vcpu, regs->sprg7);
1453d9fbd03dSHollis Blanchard 
14548e5b26b5SAlexander Graf 	for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
14558e5b26b5SAlexander Graf 		kvmppc_set_gpr(vcpu, i, regs->gpr[i]);
1456d9fbd03dSHollis Blanchard 
1457875656feSChristoffer Dall 	vcpu_put(vcpu);
1458d9fbd03dSHollis Blanchard 	return 0;
1459d9fbd03dSHollis Blanchard }
1460d9fbd03dSHollis Blanchard 
14615ce941eeSScott Wood static void get_sregs_base(struct kvm_vcpu *vcpu,
14625ce941eeSScott Wood                            struct kvm_sregs *sregs)
14635ce941eeSScott Wood {
14645ce941eeSScott Wood 	u64 tb = get_tb();
14655ce941eeSScott Wood 
14665ce941eeSScott Wood 	sregs->u.e.features |= KVM_SREGS_E_BASE;
14675ce941eeSScott Wood 
14685ce941eeSScott Wood 	sregs->u.e.csrr0 = vcpu->arch.csrr0;
14695ce941eeSScott Wood 	sregs->u.e.csrr1 = vcpu->arch.csrr1;
14705ce941eeSScott Wood 	sregs->u.e.mcsr = vcpu->arch.mcsr;
1471dc168549SBharat Bhushan 	sregs->u.e.esr = kvmppc_get_esr(vcpu);
1472a5414d4bSBharat Bhushan 	sregs->u.e.dear = kvmppc_get_dar(vcpu);
14735ce941eeSScott Wood 	sregs->u.e.tsr = vcpu->arch.tsr;
14745ce941eeSScott Wood 	sregs->u.e.tcr = vcpu->arch.tcr;
14755ce941eeSScott Wood 	sregs->u.e.dec = kvmppc_get_dec(vcpu, tb);
14765ce941eeSScott Wood 	sregs->u.e.tb = tb;
14775ce941eeSScott Wood 	sregs->u.e.vrsave = vcpu->arch.vrsave;
14785ce941eeSScott Wood }
14795ce941eeSScott Wood 
14805ce941eeSScott Wood static int set_sregs_base(struct kvm_vcpu *vcpu,
14815ce941eeSScott Wood                           struct kvm_sregs *sregs)
14825ce941eeSScott Wood {
14835ce941eeSScott Wood 	if (!(sregs->u.e.features & KVM_SREGS_E_BASE))
14845ce941eeSScott Wood 		return 0;
14855ce941eeSScott Wood 
14865ce941eeSScott Wood 	vcpu->arch.csrr0 = sregs->u.e.csrr0;
14875ce941eeSScott Wood 	vcpu->arch.csrr1 = sregs->u.e.csrr1;
14885ce941eeSScott Wood 	vcpu->arch.mcsr = sregs->u.e.mcsr;
1489dc168549SBharat Bhushan 	kvmppc_set_esr(vcpu, sregs->u.e.esr);
1490a5414d4bSBharat Bhushan 	kvmppc_set_dar(vcpu, sregs->u.e.dear);
14915ce941eeSScott Wood 	vcpu->arch.vrsave = sregs->u.e.vrsave;
1492dfd4d47eSScott Wood 	kvmppc_set_tcr(vcpu, sregs->u.e.tcr);
14935ce941eeSScott Wood 
1494dfd4d47eSScott Wood 	if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) {
14955ce941eeSScott Wood 		vcpu->arch.dec = sregs->u.e.dec;
14965ce941eeSScott Wood 		kvmppc_emulate_dec(vcpu);
1497dfd4d47eSScott Wood 	}
14985ce941eeSScott Wood 
1499d26f22c9SBharat Bhushan 	if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR)
1500d26f22c9SBharat Bhushan 		kvmppc_set_tsr(vcpu, sregs->u.e.tsr);
15015ce941eeSScott Wood 
15025ce941eeSScott Wood 	return 0;
15035ce941eeSScott Wood }
15045ce941eeSScott Wood 
15055ce941eeSScott Wood static void get_sregs_arch206(struct kvm_vcpu *vcpu,
15065ce941eeSScott Wood                               struct kvm_sregs *sregs)
15075ce941eeSScott Wood {
15085ce941eeSScott Wood 	sregs->u.e.features |= KVM_SREGS_E_ARCH206;
15095ce941eeSScott Wood 
1510841741f2SScott Wood 	sregs->u.e.pir = vcpu->vcpu_id;
15115ce941eeSScott Wood 	sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0;
15125ce941eeSScott Wood 	sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1;
15135ce941eeSScott Wood 	sregs->u.e.decar = vcpu->arch.decar;
15145ce941eeSScott Wood 	sregs->u.e.ivpr = vcpu->arch.ivpr;
15155ce941eeSScott Wood }
15165ce941eeSScott Wood 
15175ce941eeSScott Wood static int set_sregs_arch206(struct kvm_vcpu *vcpu,
15185ce941eeSScott Wood                              struct kvm_sregs *sregs)
15195ce941eeSScott Wood {
15205ce941eeSScott Wood 	if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206))
15215ce941eeSScott Wood 		return 0;
15225ce941eeSScott Wood 
1523841741f2SScott Wood 	if (sregs->u.e.pir != vcpu->vcpu_id)
15245ce941eeSScott Wood 		return -EINVAL;
15255ce941eeSScott Wood 
15265ce941eeSScott Wood 	vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0;
15275ce941eeSScott Wood 	vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1;
15285ce941eeSScott Wood 	vcpu->arch.decar = sregs->u.e.decar;
15295ce941eeSScott Wood 	vcpu->arch.ivpr = sregs->u.e.ivpr;
15305ce941eeSScott Wood 
15315ce941eeSScott Wood 	return 0;
15325ce941eeSScott Wood }
15335ce941eeSScott Wood 
15343a167beaSAneesh Kumar K.V int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
15355ce941eeSScott Wood {
15365ce941eeSScott Wood 	sregs->u.e.features |= KVM_SREGS_E_IVOR;
15375ce941eeSScott Wood 
15385ce941eeSScott Wood 	sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL];
15395ce941eeSScott Wood 	sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK];
15405ce941eeSScott Wood 	sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE];
15415ce941eeSScott Wood 	sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE];
15425ce941eeSScott Wood 	sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL];
15435ce941eeSScott Wood 	sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT];
15445ce941eeSScott Wood 	sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM];
15455ce941eeSScott Wood 	sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL];
15465ce941eeSScott Wood 	sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL];
15475ce941eeSScott Wood 	sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL];
15485ce941eeSScott Wood 	sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER];
15495ce941eeSScott Wood 	sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT];
15505ce941eeSScott Wood 	sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG];
15515ce941eeSScott Wood 	sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS];
15525ce941eeSScott Wood 	sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS];
15535ce941eeSScott Wood 	sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG];
15543a167beaSAneesh Kumar K.V 	return 0;
15555ce941eeSScott Wood }
15565ce941eeSScott Wood 
15575ce941eeSScott Wood int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
15585ce941eeSScott Wood {
15595ce941eeSScott Wood 	if (!(sregs->u.e.features & KVM_SREGS_E_IVOR))
15605ce941eeSScott Wood 		return 0;
15615ce941eeSScott Wood 
15625ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0];
15635ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1];
15645ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2];
15655ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3];
15665ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4];
15675ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5];
15685ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6];
15695ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7];
15705ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8];
15715ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9];
15725ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10];
15735ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11];
15745ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12];
15755ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13];
15765ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14];
15775ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15];
15785ce941eeSScott Wood 
15795ce941eeSScott Wood 	return 0;
15805ce941eeSScott Wood }
15815ce941eeSScott Wood 
1582d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
1583d9fbd03dSHollis Blanchard                                   struct kvm_sregs *sregs)
1584d9fbd03dSHollis Blanchard {
1585bcdec41cSChristoffer Dall 	int ret;
1586bcdec41cSChristoffer Dall 
1587bcdec41cSChristoffer Dall 	vcpu_load(vcpu);
1588bcdec41cSChristoffer Dall 
15895ce941eeSScott Wood 	sregs->pvr = vcpu->arch.pvr;
15905ce941eeSScott Wood 
15915ce941eeSScott Wood 	get_sregs_base(vcpu, sregs);
15925ce941eeSScott Wood 	get_sregs_arch206(vcpu, sregs);
1593bcdec41cSChristoffer Dall 	ret = vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs);
1594bcdec41cSChristoffer Dall 
1595bcdec41cSChristoffer Dall 	vcpu_put(vcpu);
1596bcdec41cSChristoffer Dall 	return ret;
1597d9fbd03dSHollis Blanchard }
1598d9fbd03dSHollis Blanchard 
1599d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
1600d9fbd03dSHollis Blanchard                                   struct kvm_sregs *sregs)
1601d9fbd03dSHollis Blanchard {
1602b4ef9d4eSChristoffer Dall 	int ret = -EINVAL;
16035ce941eeSScott Wood 
1604b4ef9d4eSChristoffer Dall 	vcpu_load(vcpu);
16055ce941eeSScott Wood 	if (vcpu->arch.pvr != sregs->pvr)
1606b4ef9d4eSChristoffer Dall 		goto out;
16075ce941eeSScott Wood 
16085ce941eeSScott Wood 	ret = set_sregs_base(vcpu, sregs);
16095ce941eeSScott Wood 	if (ret < 0)
1610b4ef9d4eSChristoffer Dall 		goto out;
16115ce941eeSScott Wood 
16125ce941eeSScott Wood 	ret = set_sregs_arch206(vcpu, sregs);
16135ce941eeSScott Wood 	if (ret < 0)
1614b4ef9d4eSChristoffer Dall 		goto out;
16155ce941eeSScott Wood 
1616b4ef9d4eSChristoffer Dall 	ret = vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs);
1617b4ef9d4eSChristoffer Dall 
1618b4ef9d4eSChristoffer Dall out:
1619b4ef9d4eSChristoffer Dall 	vcpu_put(vcpu);
1620b4ef9d4eSChristoffer Dall 	return ret;
1621d9fbd03dSHollis Blanchard }
1622d9fbd03dSHollis Blanchard 
16238a41ea53SMihai Caraman int kvmppc_get_one_reg(struct kvm_vcpu *vcpu, u64 id,
16248a41ea53SMihai Caraman 			union kvmppc_one_reg *val)
162531f3438eSPaul Mackerras {
162635b299e2SMihai Caraman 	int r = 0;
162735b299e2SMihai Caraman 
16288a41ea53SMihai Caraman 	switch (id) {
16296df8d3fcSBharat Bhushan 	case KVM_REG_PPC_IAC1:
16308a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac1);
16316df8d3fcSBharat Bhushan 		break;
1632547465efSBharat Bhushan 	case KVM_REG_PPC_IAC2:
16338a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac2);
1634547465efSBharat Bhushan 		break;
1635547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2
1636547465efSBharat Bhushan 	case KVM_REG_PPC_IAC3:
16378a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac3);
1638547465efSBharat Bhushan 		break;
1639547465efSBharat Bhushan 	case KVM_REG_PPC_IAC4:
16408a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac4);
1641547465efSBharat Bhushan 		break;
1642547465efSBharat Bhushan #endif
16436df8d3fcSBharat Bhushan 	case KVM_REG_PPC_DAC1:
16448a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.dbg_reg.dac1);
1645547465efSBharat Bhushan 		break;
164635b299e2SMihai Caraman 	case KVM_REG_PPC_DAC2:
16478a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.dbg_reg.dac2);
16482c509672SBharat Bhushan 		break;
1649324b3e63SAlexander Graf 	case KVM_REG_PPC_EPR: {
165034f754b9SBharat Bhushan 		u32 epr = kvmppc_get_epr(vcpu);
16518a41ea53SMihai Caraman 		*val = get_reg_val(id, epr);
1652324b3e63SAlexander Graf 		break;
1653324b3e63SAlexander Graf 	}
1654352df1deSMihai Caraman #if defined(CONFIG_64BIT)
1655352df1deSMihai Caraman 	case KVM_REG_PPC_EPCR:
16568a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.epcr);
1657352df1deSMihai Caraman 		break;
1658352df1deSMihai Caraman #endif
165978accda4SBharat Bhushan 	case KVM_REG_PPC_TCR:
16608a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.tcr);
166178accda4SBharat Bhushan 		break;
166278accda4SBharat Bhushan 	case KVM_REG_PPC_TSR:
16638a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.tsr);
166478accda4SBharat Bhushan 		break;
166535b299e2SMihai Caraman 	case KVM_REG_PPC_DEBUG_INST:
1666033aaa14SMadhavan Srinivasan 		*val = get_reg_val(id, KVMPPC_INST_SW_BREAKPOINT);
16678c32a2eaSBharat Bhushan 		break;
16688b75cbbeSPaul Mackerras 	case KVM_REG_PPC_VRSAVE:
16698a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.vrsave);
16708c32a2eaSBharat Bhushan 		break;
16716df8d3fcSBharat Bhushan 	default:
16728a41ea53SMihai Caraman 		r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, id, val);
16736df8d3fcSBharat Bhushan 		break;
16746df8d3fcSBharat Bhushan 	}
167535b299e2SMihai Caraman 
16766df8d3fcSBharat Bhushan 	return r;
167731f3438eSPaul Mackerras }
167831f3438eSPaul Mackerras 
16798a41ea53SMihai Caraman int kvmppc_set_one_reg(struct kvm_vcpu *vcpu, u64 id,
16808a41ea53SMihai Caraman 			union kvmppc_one_reg *val)
168131f3438eSPaul Mackerras {
168235b299e2SMihai Caraman 	int r = 0;
168335b299e2SMihai Caraman 
16848a41ea53SMihai Caraman 	switch (id) {
16856df8d3fcSBharat Bhushan 	case KVM_REG_PPC_IAC1:
16868a41ea53SMihai Caraman 		vcpu->arch.dbg_reg.iac1 = set_reg_val(id, *val);
16876df8d3fcSBharat Bhushan 		break;
1688547465efSBharat Bhushan 	case KVM_REG_PPC_IAC2:
16898a41ea53SMihai Caraman 		vcpu->arch.dbg_reg.iac2 = set_reg_val(id, *val);
1690547465efSBharat Bhushan 		break;
1691547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2
1692547465efSBharat Bhushan 	case KVM_REG_PPC_IAC3:
16938a41ea53SMihai Caraman 		vcpu->arch.dbg_reg.iac3 = set_reg_val(id, *val);
1694547465efSBharat Bhushan 		break;
1695547465efSBharat Bhushan 	case KVM_REG_PPC_IAC4:
16968a41ea53SMihai Caraman 		vcpu->arch.dbg_reg.iac4 = set_reg_val(id, *val);
1697547465efSBharat Bhushan 		break;
1698547465efSBharat Bhushan #endif
16996df8d3fcSBharat Bhushan 	case KVM_REG_PPC_DAC1:
17008a41ea53SMihai Caraman 		vcpu->arch.dbg_reg.dac1 = set_reg_val(id, *val);
1701547465efSBharat Bhushan 		break;
170235b299e2SMihai Caraman 	case KVM_REG_PPC_DAC2:
17038a41ea53SMihai Caraman 		vcpu->arch.dbg_reg.dac2 = set_reg_val(id, *val);
17042c509672SBharat Bhushan 		break;
1705324b3e63SAlexander Graf 	case KVM_REG_PPC_EPR: {
17068a41ea53SMihai Caraman 		u32 new_epr = set_reg_val(id, *val);
1707324b3e63SAlexander Graf 		kvmppc_set_epr(vcpu, new_epr);
1708324b3e63SAlexander Graf 		break;
1709324b3e63SAlexander Graf 	}
1710352df1deSMihai Caraman #if defined(CONFIG_64BIT)
1711352df1deSMihai Caraman 	case KVM_REG_PPC_EPCR: {
17128a41ea53SMihai Caraman 		u32 new_epcr = set_reg_val(id, *val);
1713352df1deSMihai Caraman 		kvmppc_set_epcr(vcpu, new_epcr);
1714352df1deSMihai Caraman 		break;
1715352df1deSMihai Caraman 	}
1716352df1deSMihai Caraman #endif
171778accda4SBharat Bhushan 	case KVM_REG_PPC_OR_TSR: {
17188a41ea53SMihai Caraman 		u32 tsr_bits = set_reg_val(id, *val);
171978accda4SBharat Bhushan 		kvmppc_set_tsr_bits(vcpu, tsr_bits);
172078accda4SBharat Bhushan 		break;
172178accda4SBharat Bhushan 	}
172278accda4SBharat Bhushan 	case KVM_REG_PPC_CLEAR_TSR: {
17238a41ea53SMihai Caraman 		u32 tsr_bits = set_reg_val(id, *val);
172478accda4SBharat Bhushan 		kvmppc_clr_tsr_bits(vcpu, tsr_bits);
172578accda4SBharat Bhushan 		break;
172678accda4SBharat Bhushan 	}
172778accda4SBharat Bhushan 	case KVM_REG_PPC_TSR: {
17288a41ea53SMihai Caraman 		u32 tsr = set_reg_val(id, *val);
172978accda4SBharat Bhushan 		kvmppc_set_tsr(vcpu, tsr);
173078accda4SBharat Bhushan 		break;
173178accda4SBharat Bhushan 	}
173278accda4SBharat Bhushan 	case KVM_REG_PPC_TCR: {
17338a41ea53SMihai Caraman 		u32 tcr = set_reg_val(id, *val);
173478accda4SBharat Bhushan 		kvmppc_set_tcr(vcpu, tcr);
173578accda4SBharat Bhushan 		break;
173678accda4SBharat Bhushan 	}
17378b75cbbeSPaul Mackerras 	case KVM_REG_PPC_VRSAVE:
17388a41ea53SMihai Caraman 		vcpu->arch.vrsave = set_reg_val(id, *val);
17398b75cbbeSPaul Mackerras 		break;
17406df8d3fcSBharat Bhushan 	default:
17418a41ea53SMihai Caraman 		r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, id, val);
17426df8d3fcSBharat Bhushan 		break;
17436df8d3fcSBharat Bhushan 	}
174435b299e2SMihai Caraman 
17456df8d3fcSBharat Bhushan 	return r;
174631f3438eSPaul Mackerras }
174731f3438eSPaul Mackerras 
1748d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1749d9fbd03dSHollis Blanchard {
17504e1b2ab7SGreg Kurz 	return -EOPNOTSUPP;
1751d9fbd03dSHollis Blanchard }
1752d9fbd03dSHollis Blanchard 
1753d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1754d9fbd03dSHollis Blanchard {
17554e1b2ab7SGreg Kurz 	return -EOPNOTSUPP;
1756d9fbd03dSHollis Blanchard }
1757d9fbd03dSHollis Blanchard 
1758d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
1759d9fbd03dSHollis Blanchard                                   struct kvm_translation *tr)
1760d9fbd03dSHollis Blanchard {
176198001d8dSAvi Kivity 	int r;
176298001d8dSAvi Kivity 
17631da5b61dSChristoffer Dall 	vcpu_load(vcpu);
176498001d8dSAvi Kivity 	r = kvmppc_core_vcpu_translate(vcpu, tr);
17651da5b61dSChristoffer Dall 	vcpu_put(vcpu);
176698001d8dSAvi Kivity 	return r;
1767d9fbd03dSHollis Blanchard }
1768d9fbd03dSHollis Blanchard 
17690dff0846SSean Christopherson void kvm_arch_sync_dirty_log(struct kvm *kvm, struct kvm_memory_slot *memslot)
17700dff0846SSean Christopherson {
17710dff0846SSean Christopherson 
17720dff0846SSean Christopherson }
17730dff0846SSean Christopherson 
17744e755758SAlexander Graf int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
17754e755758SAlexander Graf {
17764e1b2ab7SGreg Kurz 	return -EOPNOTSUPP;
17774e755758SAlexander Graf }
17784e755758SAlexander Graf 
1779e96c81eeSSean Christopherson void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *slot)
1780a66b48c3SPaul Mackerras {
1781a66b48c3SPaul Mackerras }
1782a66b48c3SPaul Mackerras 
1783f9e0554dSPaul Mackerras int kvmppc_core_prepare_memory_region(struct kvm *kvm,
1784a66b48c3SPaul Mackerras 				      struct kvm_memory_slot *memslot,
178582307e67SSean Christopherson 				      const struct kvm_userspace_memory_region *mem,
178682307e67SSean Christopherson 				      enum kvm_mr_change change)
1787f9e0554dSPaul Mackerras {
1788f9e0554dSPaul Mackerras 	return 0;
1789f9e0554dSPaul Mackerras }
1790f9e0554dSPaul Mackerras 
1791f9e0554dSPaul Mackerras void kvmppc_core_commit_memory_region(struct kvm *kvm,
179209170a49SPaolo Bonzini 				const struct kvm_userspace_memory_region *mem,
1793f36f3f28SPaolo Bonzini 				const struct kvm_memory_slot *old,
1794f032b734SBharata B Rao 				const struct kvm_memory_slot *new,
1795f032b734SBharata B Rao 				enum kvm_mr_change change)
1796dfe49dbdSPaul Mackerras {
1797dfe49dbdSPaul Mackerras }
1798dfe49dbdSPaul Mackerras 
1799dfe49dbdSPaul Mackerras void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot)
1800f9e0554dSPaul Mackerras {
1801f9e0554dSPaul Mackerras }
1802f9e0554dSPaul Mackerras 
180338f98824SMihai Caraman void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr)
180438f98824SMihai Caraman {
180538f98824SMihai Caraman #if defined(CONFIG_64BIT)
180638f98824SMihai Caraman 	vcpu->arch.epcr = new_epcr;
180738f98824SMihai Caraman #ifdef CONFIG_KVM_BOOKE_HV
180838f98824SMihai Caraman 	vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM;
180938f98824SMihai Caraman 	if (vcpu->arch.epcr  & SPRN_EPCR_ICM)
181038f98824SMihai Caraman 		vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM;
181138f98824SMihai Caraman #endif
181238f98824SMihai Caraman #endif
181338f98824SMihai Caraman }
181438f98824SMihai Caraman 
1815dfd4d47eSScott Wood void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr)
1816dfd4d47eSScott Wood {
1817dfd4d47eSScott Wood 	vcpu->arch.tcr = new_tcr;
1818f61c94bbSBharat Bhushan 	arm_next_watchdog(vcpu);
1819dfd4d47eSScott Wood 	update_timer_ints(vcpu);
1820dfd4d47eSScott Wood }
1821dfd4d47eSScott Wood 
1822dfd4d47eSScott Wood void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
1823dfd4d47eSScott Wood {
1824dfd4d47eSScott Wood 	set_bits(tsr_bits, &vcpu->arch.tsr);
1825dfd4d47eSScott Wood 	smp_wmb();
1826dfd4d47eSScott Wood 	kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1827dfd4d47eSScott Wood 	kvm_vcpu_kick(vcpu);
1828dfd4d47eSScott Wood }
1829dfd4d47eSScott Wood 
1830dfd4d47eSScott Wood void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
1831dfd4d47eSScott Wood {
1832dfd4d47eSScott Wood 	clear_bits(tsr_bits, &vcpu->arch.tsr);
1833f61c94bbSBharat Bhushan 
1834f61c94bbSBharat Bhushan 	/*
1835f61c94bbSBharat Bhushan 	 * We may have stopped the watchdog due to
1836f61c94bbSBharat Bhushan 	 * being stuck on final expiration.
1837f61c94bbSBharat Bhushan 	 */
1838f61c94bbSBharat Bhushan 	if (tsr_bits & (TSR_ENW | TSR_WIS))
1839f61c94bbSBharat Bhushan 		arm_next_watchdog(vcpu);
1840f61c94bbSBharat Bhushan 
1841dfd4d47eSScott Wood 	update_timer_ints(vcpu);
1842dfd4d47eSScott Wood }
1843dfd4d47eSScott Wood 
1844d02d4d15SMihai Caraman void kvmppc_decrementer_func(struct kvm_vcpu *vcpu)
1845dfd4d47eSScott Wood {
184621bd000aSBharat Bhushan 	if (vcpu->arch.tcr & TCR_ARE) {
184721bd000aSBharat Bhushan 		vcpu->arch.dec = vcpu->arch.decar;
184821bd000aSBharat Bhushan 		kvmppc_emulate_dec(vcpu);
184921bd000aSBharat Bhushan 	}
185021bd000aSBharat Bhushan 
1851dfd4d47eSScott Wood 	kvmppc_set_tsr_bits(vcpu, TSR_DIS);
1852dfd4d47eSScott Wood }
1853dfd4d47eSScott Wood 
1854ce11e48bSBharat Bhushan static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg,
1855ce11e48bSBharat Bhushan 				       uint64_t addr, int index)
1856ce11e48bSBharat Bhushan {
1857ce11e48bSBharat Bhushan 	switch (index) {
1858ce11e48bSBharat Bhushan 	case 0:
1859ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC1;
1860ce11e48bSBharat Bhushan 		dbg_reg->iac1 = addr;
1861ce11e48bSBharat Bhushan 		break;
1862ce11e48bSBharat Bhushan 	case 1:
1863ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC2;
1864ce11e48bSBharat Bhushan 		dbg_reg->iac2 = addr;
1865ce11e48bSBharat Bhushan 		break;
1866ce11e48bSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2
1867ce11e48bSBharat Bhushan 	case 2:
1868ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC3;
1869ce11e48bSBharat Bhushan 		dbg_reg->iac3 = addr;
1870ce11e48bSBharat Bhushan 		break;
1871ce11e48bSBharat Bhushan 	case 3:
1872ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC4;
1873ce11e48bSBharat Bhushan 		dbg_reg->iac4 = addr;
1874ce11e48bSBharat Bhushan 		break;
1875ce11e48bSBharat Bhushan #endif
1876ce11e48bSBharat Bhushan 	default:
1877ce11e48bSBharat Bhushan 		return -EINVAL;
1878ce11e48bSBharat Bhushan 	}
1879ce11e48bSBharat Bhushan 
1880ce11e48bSBharat Bhushan 	dbg_reg->dbcr0 |= DBCR0_IDM;
1881ce11e48bSBharat Bhushan 	return 0;
1882ce11e48bSBharat Bhushan }
1883ce11e48bSBharat Bhushan 
1884ce11e48bSBharat Bhushan static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr,
1885ce11e48bSBharat Bhushan 				       int type, int index)
1886ce11e48bSBharat Bhushan {
1887ce11e48bSBharat Bhushan 	switch (index) {
1888ce11e48bSBharat Bhushan 	case 0:
1889ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_READ)
1890ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC1R;
1891ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_WRITE)
1892ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC1W;
1893ce11e48bSBharat Bhushan 		dbg_reg->dac1 = addr;
1894ce11e48bSBharat Bhushan 		break;
1895ce11e48bSBharat Bhushan 	case 1:
1896ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_READ)
1897ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC2R;
1898ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_WRITE)
1899ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC2W;
1900ce11e48bSBharat Bhushan 		dbg_reg->dac2 = addr;
1901ce11e48bSBharat Bhushan 		break;
1902ce11e48bSBharat Bhushan 	default:
1903ce11e48bSBharat Bhushan 		return -EINVAL;
1904ce11e48bSBharat Bhushan 	}
1905ce11e48bSBharat Bhushan 
1906ce11e48bSBharat Bhushan 	dbg_reg->dbcr0 |= DBCR0_IDM;
1907ce11e48bSBharat Bhushan 	return 0;
1908ce11e48bSBharat Bhushan }
1909ce11e48bSBharat Bhushan void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set)
1910ce11e48bSBharat Bhushan {
1911ce11e48bSBharat Bhushan 	/* XXX: Add similar MSR protection for BookE-PR */
1912ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV
1913ce11e48bSBharat Bhushan 	BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP));
1914ce11e48bSBharat Bhushan 	if (set) {
1915ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_UCLE)
1916ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp |= MSRP_UCLEP;
1917ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_DE)
1918ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp |= MSRP_DEP;
1919ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_PMM)
1920ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp |= MSRP_PMMP;
1921ce11e48bSBharat Bhushan 	} else {
1922ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_UCLE)
1923ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp &= ~MSRP_UCLEP;
1924ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_DE)
1925ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp &= ~MSRP_DEP;
1926ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_PMM)
1927ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp &= ~MSRP_PMMP;
1928ce11e48bSBharat Bhushan 	}
1929ce11e48bSBharat Bhushan #endif
1930ce11e48bSBharat Bhushan }
1931ce11e48bSBharat Bhushan 
19327d15c06fSAlexander Graf int kvmppc_xlate(struct kvm_vcpu *vcpu, ulong eaddr, enum xlate_instdata xlid,
19337d15c06fSAlexander Graf 		 enum xlate_readwrite xlrw, struct kvmppc_pte *pte)
19347d15c06fSAlexander Graf {
19357d15c06fSAlexander Graf 	int gtlb_index;
19367d15c06fSAlexander Graf 	gpa_t gpaddr;
19377d15c06fSAlexander Graf 
19387d15c06fSAlexander Graf #ifdef CONFIG_KVM_E500V2
19397d15c06fSAlexander Graf 	if (!(vcpu->arch.shared->msr & MSR_PR) &&
19407d15c06fSAlexander Graf 	    (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
19417d15c06fSAlexander Graf 		pte->eaddr = eaddr;
19427d15c06fSAlexander Graf 		pte->raddr = (vcpu->arch.magic_page_pa & PAGE_MASK) |
19437d15c06fSAlexander Graf 			     (eaddr & ~PAGE_MASK);
19447d15c06fSAlexander Graf 		pte->vpage = eaddr >> PAGE_SHIFT;
19457d15c06fSAlexander Graf 		pte->may_read = true;
19467d15c06fSAlexander Graf 		pte->may_write = true;
19477d15c06fSAlexander Graf 		pte->may_execute = true;
19487d15c06fSAlexander Graf 
19497d15c06fSAlexander Graf 		return 0;
19507d15c06fSAlexander Graf 	}
19517d15c06fSAlexander Graf #endif
19527d15c06fSAlexander Graf 
19537d15c06fSAlexander Graf 	/* Check the guest TLB. */
19547d15c06fSAlexander Graf 	switch (xlid) {
19557d15c06fSAlexander Graf 	case XLATE_INST:
19567d15c06fSAlexander Graf 		gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
19577d15c06fSAlexander Graf 		break;
19587d15c06fSAlexander Graf 	case XLATE_DATA:
19597d15c06fSAlexander Graf 		gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
19607d15c06fSAlexander Graf 		break;
19617d15c06fSAlexander Graf 	default:
19627d15c06fSAlexander Graf 		BUG();
19637d15c06fSAlexander Graf 	}
19647d15c06fSAlexander Graf 
19657d15c06fSAlexander Graf 	/* Do we have a TLB entry at all? */
19667d15c06fSAlexander Graf 	if (gtlb_index < 0)
19677d15c06fSAlexander Graf 		return -ENOENT;
19687d15c06fSAlexander Graf 
19697d15c06fSAlexander Graf 	gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
19707d15c06fSAlexander Graf 
19717d15c06fSAlexander Graf 	pte->eaddr = eaddr;
19727d15c06fSAlexander Graf 	pte->raddr = (gpaddr & PAGE_MASK) | (eaddr & ~PAGE_MASK);
19737d15c06fSAlexander Graf 	pte->vpage = eaddr >> PAGE_SHIFT;
19747d15c06fSAlexander Graf 
19757d15c06fSAlexander Graf 	/* XXX read permissions from the guest TLB */
19767d15c06fSAlexander Graf 	pte->may_read = true;
19777d15c06fSAlexander Graf 	pte->may_write = true;
19787d15c06fSAlexander Graf 	pte->may_execute = true;
19797d15c06fSAlexander Graf 
19807d15c06fSAlexander Graf 	return 0;
19817d15c06fSAlexander Graf }
19827d15c06fSAlexander Graf 
1983ce11e48bSBharat Bhushan int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
1984ce11e48bSBharat Bhushan 					 struct kvm_guest_debug *dbg)
1985ce11e48bSBharat Bhushan {
1986ce11e48bSBharat Bhushan 	struct debug_reg *dbg_reg;
1987ce11e48bSBharat Bhushan 	int n, b = 0, w = 0;
198866b56562SChristoffer Dall 	int ret = 0;
198966b56562SChristoffer Dall 
199066b56562SChristoffer Dall 	vcpu_load(vcpu);
1991ce11e48bSBharat Bhushan 
1992ce11e48bSBharat Bhushan 	if (!(dbg->control & KVM_GUESTDBG_ENABLE)) {
1993348ba710SBharat Bhushan 		vcpu->arch.dbg_reg.dbcr0 = 0;
1994ce11e48bSBharat Bhushan 		vcpu->guest_debug = 0;
1995ce11e48bSBharat Bhushan 		kvm_guest_protect_msr(vcpu, MSR_DE, false);
199666b56562SChristoffer Dall 		goto out;
1997ce11e48bSBharat Bhushan 	}
1998ce11e48bSBharat Bhushan 
1999ce11e48bSBharat Bhushan 	kvm_guest_protect_msr(vcpu, MSR_DE, true);
2000ce11e48bSBharat Bhushan 	vcpu->guest_debug = dbg->control;
2001348ba710SBharat Bhushan 	vcpu->arch.dbg_reg.dbcr0 = 0;
2002ce11e48bSBharat Bhushan 
2003ce11e48bSBharat Bhushan 	if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
2004348ba710SBharat Bhushan 		vcpu->arch.dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC;
2005ce11e48bSBharat Bhushan 
2006ce11e48bSBharat Bhushan 	/* Code below handles only HW breakpoints */
2007348ba710SBharat Bhushan 	dbg_reg = &(vcpu->arch.dbg_reg);
2008ce11e48bSBharat Bhushan 
2009ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV
2010ce11e48bSBharat Bhushan 	/*
2011ce11e48bSBharat Bhushan 	 * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1
2012ce11e48bSBharat Bhushan 	 * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0
2013ce11e48bSBharat Bhushan 	 */
2014ce11e48bSBharat Bhushan 	dbg_reg->dbcr1 = 0;
2015ce11e48bSBharat Bhushan 	dbg_reg->dbcr2 = 0;
2016ce11e48bSBharat Bhushan #else
2017ce11e48bSBharat Bhushan 	/*
2018ce11e48bSBharat Bhushan 	 * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1
2019ce11e48bSBharat Bhushan 	 * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR
2020ce11e48bSBharat Bhushan 	 * is set.
2021ce11e48bSBharat Bhushan 	 */
2022ce11e48bSBharat Bhushan 	dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US |
2023ce11e48bSBharat Bhushan 			  DBCR1_IAC4US;
2024ce11e48bSBharat Bhushan 	dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
2025ce11e48bSBharat Bhushan #endif
2026ce11e48bSBharat Bhushan 
2027ce11e48bSBharat Bhushan 	if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
202866b56562SChristoffer Dall 		goto out;
2029ce11e48bSBharat Bhushan 
203066b56562SChristoffer Dall 	ret = -EINVAL;
2031ce11e48bSBharat Bhushan 	for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) {
2032ce11e48bSBharat Bhushan 		uint64_t addr = dbg->arch.bp[n].addr;
2033ce11e48bSBharat Bhushan 		uint32_t type = dbg->arch.bp[n].type;
2034ce11e48bSBharat Bhushan 
2035ce11e48bSBharat Bhushan 		if (type == KVMPPC_DEBUG_NONE)
2036ce11e48bSBharat Bhushan 			continue;
2037ce11e48bSBharat Bhushan 
2038ac0e89bbSDan Carpenter 		if (type & ~(KVMPPC_DEBUG_WATCH_READ |
2039ce11e48bSBharat Bhushan 			     KVMPPC_DEBUG_WATCH_WRITE |
2040ce11e48bSBharat Bhushan 			     KVMPPC_DEBUG_BREAKPOINT))
204166b56562SChristoffer Dall 			goto out;
2042ce11e48bSBharat Bhushan 
2043ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_BREAKPOINT) {
2044ce11e48bSBharat Bhushan 			/* Setting H/W breakpoint */
2045ce11e48bSBharat Bhushan 			if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++))
204666b56562SChristoffer Dall 				goto out;
2047ce11e48bSBharat Bhushan 		} else {
2048ce11e48bSBharat Bhushan 			/* Setting H/W watchpoint */
2049ce11e48bSBharat Bhushan 			if (kvmppc_booke_add_watchpoint(dbg_reg, addr,
2050ce11e48bSBharat Bhushan 							type, w++))
205166b56562SChristoffer Dall 				goto out;
2052ce11e48bSBharat Bhushan 		}
2053ce11e48bSBharat Bhushan 	}
2054ce11e48bSBharat Bhushan 
205566b56562SChristoffer Dall 	ret = 0;
205666b56562SChristoffer Dall out:
205766b56562SChristoffer Dall 	vcpu_put(vcpu);
205866b56562SChristoffer Dall 	return ret;
2059ce11e48bSBharat Bhushan }
2060ce11e48bSBharat Bhushan 
206194fa9d99SScott Wood void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
206294fa9d99SScott Wood {
2063a47d72f3SPaul Mackerras 	vcpu->cpu = smp_processor_id();
2064d30f6e48SScott Wood 	current->thread.kvm_vcpu = vcpu;
206594fa9d99SScott Wood }
206694fa9d99SScott Wood 
206794fa9d99SScott Wood void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu)
206894fa9d99SScott Wood {
2069d30f6e48SScott Wood 	current->thread.kvm_vcpu = NULL;
2070a47d72f3SPaul Mackerras 	vcpu->cpu = -1;
2071ce11e48bSBharat Bhushan 
2072ce11e48bSBharat Bhushan 	/* Clear pending debug event in DBSR */
2073ce11e48bSBharat Bhushan 	kvmppc_clear_dbsr();
207494fa9d99SScott Wood }
207594fa9d99SScott Wood 
20763a167beaSAneesh Kumar K.V int kvmppc_core_init_vm(struct kvm *kvm)
20773a167beaSAneesh Kumar K.V {
2078cbbc58d4SAneesh Kumar K.V 	return kvm->arch.kvm_ops->init_vm(kvm);
20793a167beaSAneesh Kumar K.V }
20803a167beaSAneesh Kumar K.V 
2081ff030fdfSSean Christopherson int kvmppc_core_vcpu_create(struct kvm_vcpu *vcpu)
20823a167beaSAneesh Kumar K.V {
2083b3d42c98SSean Christopherson 	int i;
2084b3d42c98SSean Christopherson 	int r;
2085b3d42c98SSean Christopherson 
2086b3d42c98SSean Christopherson 	r = vcpu->kvm->arch.kvm_ops->vcpu_create(vcpu);
2087b3d42c98SSean Christopherson 	if (r)
2088b3d42c98SSean Christopherson 		return r;
2089b3d42c98SSean Christopherson 
2090b3d42c98SSean Christopherson 	/* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */
2091b3d42c98SSean Christopherson 	vcpu->arch.regs.nip = 0;
2092b3d42c98SSean Christopherson 	vcpu->arch.shared->pir = vcpu->vcpu_id;
2093b3d42c98SSean Christopherson 	kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */
2094b3d42c98SSean Christopherson 	kvmppc_set_msr(vcpu, 0);
2095b3d42c98SSean Christopherson 
2096b3d42c98SSean Christopherson #ifndef CONFIG_KVM_BOOKE_HV
2097b3d42c98SSean Christopherson 	vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS;
2098b3d42c98SSean Christopherson 	vcpu->arch.shadow_pid = 1;
2099b3d42c98SSean Christopherson 	vcpu->arch.shared->msr = 0;
2100b3d42c98SSean Christopherson #endif
2101b3d42c98SSean Christopherson 
2102b3d42c98SSean Christopherson 	/* Eye-catching numbers so we know if the guest takes an interrupt
2103b3d42c98SSean Christopherson 	 * before it's programmed its own IVPR/IVORs. */
2104b3d42c98SSean Christopherson 	vcpu->arch.ivpr = 0x55550000;
2105b3d42c98SSean Christopherson 	for (i = 0; i < BOOKE_IRQPRIO_MAX; i++)
2106b3d42c98SSean Christopherson 		vcpu->arch.ivor[i] = 0x7700 | i * 4;
2107b3d42c98SSean Christopherson 
2108b3d42c98SSean Christopherson 	kvmppc_init_timing_stats(vcpu);
2109b3d42c98SSean Christopherson 
2110b3d42c98SSean Christopherson 	r = kvmppc_core_vcpu_setup(vcpu);
2111b3d42c98SSean Christopherson 	if (r)
2112b3d42c98SSean Christopherson 		vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu);
2113b3d42c98SSean Christopherson 	kvmppc_sanity_check(vcpu);
2114b3d42c98SSean Christopherson 	return r;
21153a167beaSAneesh Kumar K.V }
21163a167beaSAneesh Kumar K.V 
21173a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu)
21183a167beaSAneesh Kumar K.V {
2119cbbc58d4SAneesh Kumar K.V 	vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu);
21203a167beaSAneesh Kumar K.V }
21213a167beaSAneesh Kumar K.V 
21223a167beaSAneesh Kumar K.V void kvmppc_core_destroy_vm(struct kvm *kvm)
21233a167beaSAneesh Kumar K.V {
2124cbbc58d4SAneesh Kumar K.V 	kvm->arch.kvm_ops->destroy_vm(kvm);
21253a167beaSAneesh Kumar K.V }
21263a167beaSAneesh Kumar K.V 
21273a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
21283a167beaSAneesh Kumar K.V {
2129cbbc58d4SAneesh Kumar K.V 	vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu);
21303a167beaSAneesh Kumar K.V }
21313a167beaSAneesh Kumar K.V 
21323a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu)
21333a167beaSAneesh Kumar K.V {
2134cbbc58d4SAneesh Kumar K.V 	vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu);
2135d9fbd03dSHollis Blanchard }
2136d9fbd03dSHollis Blanchard 
2137d9fbd03dSHollis Blanchard int __init kvmppc_booke_init(void)
2138d9fbd03dSHollis Blanchard {
2139d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV
2140d9fbd03dSHollis Blanchard 	unsigned long ivor[16];
21411d542d9cSBharat Bhushan 	unsigned long *handler = kvmppc_booke_handler_addr;
2142d9fbd03dSHollis Blanchard 	unsigned long max_ivor = 0;
21431d542d9cSBharat Bhushan 	unsigned long handler_len;
2144d9fbd03dSHollis Blanchard 	int i;
2145d9fbd03dSHollis Blanchard 
2146d9fbd03dSHollis Blanchard 	/* We install our own exception handlers by hijacking IVPR. IVPR must
2147d9fbd03dSHollis Blanchard 	 * be 16-bit aligned, so we need a 64KB allocation. */
2148d9fbd03dSHollis Blanchard 	kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO,
2149d9fbd03dSHollis Blanchard 	                                         VCPU_SIZE_ORDER);
2150d9fbd03dSHollis Blanchard 	if (!kvmppc_booke_handlers)
2151d9fbd03dSHollis Blanchard 		return -ENOMEM;
2152d9fbd03dSHollis Blanchard 
2153d9fbd03dSHollis Blanchard 	/* XXX make sure our handlers are smaller than Linux's */
2154d9fbd03dSHollis Blanchard 
2155d9fbd03dSHollis Blanchard 	/* Copy our interrupt handlers to match host IVORs. That way we don't
2156d9fbd03dSHollis Blanchard 	 * have to swap the IVORs on every guest/host transition. */
2157d9fbd03dSHollis Blanchard 	ivor[0] = mfspr(SPRN_IVOR0);
2158d9fbd03dSHollis Blanchard 	ivor[1] = mfspr(SPRN_IVOR1);
2159d9fbd03dSHollis Blanchard 	ivor[2] = mfspr(SPRN_IVOR2);
2160d9fbd03dSHollis Blanchard 	ivor[3] = mfspr(SPRN_IVOR3);
2161d9fbd03dSHollis Blanchard 	ivor[4] = mfspr(SPRN_IVOR4);
2162d9fbd03dSHollis Blanchard 	ivor[5] = mfspr(SPRN_IVOR5);
2163d9fbd03dSHollis Blanchard 	ivor[6] = mfspr(SPRN_IVOR6);
2164d9fbd03dSHollis Blanchard 	ivor[7] = mfspr(SPRN_IVOR7);
2165d9fbd03dSHollis Blanchard 	ivor[8] = mfspr(SPRN_IVOR8);
2166d9fbd03dSHollis Blanchard 	ivor[9] = mfspr(SPRN_IVOR9);
2167d9fbd03dSHollis Blanchard 	ivor[10] = mfspr(SPRN_IVOR10);
2168d9fbd03dSHollis Blanchard 	ivor[11] = mfspr(SPRN_IVOR11);
2169d9fbd03dSHollis Blanchard 	ivor[12] = mfspr(SPRN_IVOR12);
2170d9fbd03dSHollis Blanchard 	ivor[13] = mfspr(SPRN_IVOR13);
2171d9fbd03dSHollis Blanchard 	ivor[14] = mfspr(SPRN_IVOR14);
2172d9fbd03dSHollis Blanchard 	ivor[15] = mfspr(SPRN_IVOR15);
2173d9fbd03dSHollis Blanchard 
2174d9fbd03dSHollis Blanchard 	for (i = 0; i < 16; i++) {
2175d9fbd03dSHollis Blanchard 		if (ivor[i] > max_ivor)
21761d542d9cSBharat Bhushan 			max_ivor = i;
2177d9fbd03dSHollis Blanchard 
21781d542d9cSBharat Bhushan 		handler_len = handler[i + 1] - handler[i];
2179d9fbd03dSHollis Blanchard 		memcpy((void *)kvmppc_booke_handlers + ivor[i],
21801d542d9cSBharat Bhushan 		       (void *)handler[i], handler_len);
2181d9fbd03dSHollis Blanchard 	}
21821d542d9cSBharat Bhushan 
21831d542d9cSBharat Bhushan 	handler_len = handler[max_ivor + 1] - handler[max_ivor];
21841d542d9cSBharat Bhushan 	flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers +
21851d542d9cSBharat Bhushan 			   ivor[max_ivor] + handler_len);
2186d30f6e48SScott Wood #endif /* !BOOKE_HV */
2187db93f574SHollis Blanchard 	return 0;
2188d9fbd03dSHollis Blanchard }
2189d9fbd03dSHollis Blanchard 
2190db93f574SHollis Blanchard void __exit kvmppc_booke_exit(void)
2191d9fbd03dSHollis Blanchard {
2192d9fbd03dSHollis Blanchard 	free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER);
2193d9fbd03dSHollis Blanchard 	kvm_exit();
2194d9fbd03dSHollis Blanchard }
2195