1d9fbd03dSHollis Blanchard /* 2d9fbd03dSHollis Blanchard * This program is free software; you can redistribute it and/or modify 3d9fbd03dSHollis Blanchard * it under the terms of the GNU General Public License, version 2, as 4d9fbd03dSHollis Blanchard * published by the Free Software Foundation. 5d9fbd03dSHollis Blanchard * 6d9fbd03dSHollis Blanchard * This program is distributed in the hope that it will be useful, 7d9fbd03dSHollis Blanchard * but WITHOUT ANY WARRANTY; without even the implied warranty of 8d9fbd03dSHollis Blanchard * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 9d9fbd03dSHollis Blanchard * GNU General Public License for more details. 10d9fbd03dSHollis Blanchard * 11d9fbd03dSHollis Blanchard * You should have received a copy of the GNU General Public License 12d9fbd03dSHollis Blanchard * along with this program; if not, write to the Free Software 13d9fbd03dSHollis Blanchard * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. 14d9fbd03dSHollis Blanchard * 15d9fbd03dSHollis Blanchard * Copyright IBM Corp. 2007 164cd35f67SScott Wood * Copyright 2010-2011 Freescale Semiconductor, Inc. 17d9fbd03dSHollis Blanchard * 18d9fbd03dSHollis Blanchard * Authors: Hollis Blanchard <hollisb@us.ibm.com> 19d9fbd03dSHollis Blanchard * Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com> 20d30f6e48SScott Wood * Scott Wood <scottwood@freescale.com> 21d30f6e48SScott Wood * Varun Sethi <varun.sethi@freescale.com> 22d9fbd03dSHollis Blanchard */ 23d9fbd03dSHollis Blanchard 24d9fbd03dSHollis Blanchard #include <linux/errno.h> 25d9fbd03dSHollis Blanchard #include <linux/err.h> 26d9fbd03dSHollis Blanchard #include <linux/kvm_host.h> 275a0e3ad6STejun Heo #include <linux/gfp.h> 28d9fbd03dSHollis Blanchard #include <linux/module.h> 29d9fbd03dSHollis Blanchard #include <linux/vmalloc.h> 30d9fbd03dSHollis Blanchard #include <linux/fs.h> 317924bd41SHollis Blanchard 32d9fbd03dSHollis Blanchard #include <asm/cputable.h> 33d9fbd03dSHollis Blanchard #include <asm/uaccess.h> 34d9fbd03dSHollis Blanchard #include <asm/kvm_ppc.h> 35d9fbd03dSHollis Blanchard #include <asm/cacheflush.h> 36d30f6e48SScott Wood #include <asm/dbell.h> 37d30f6e48SScott Wood #include <asm/hw_irq.h> 38d30f6e48SScott Wood #include <asm/irq.h> 39b50df19cSMihai Caraman #include <asm/time.h> 40d9fbd03dSHollis Blanchard 41d30f6e48SScott Wood #include "timing.h" 4275f74f0dSHollis Blanchard #include "booke.h" 43dba291f2SAneesh Kumar K.V 44dba291f2SAneesh Kumar K.V #define CREATE_TRACE_POINTS 45dba291f2SAneesh Kumar K.V #include "trace_booke.h" 46d9fbd03dSHollis Blanchard 47d9fbd03dSHollis Blanchard unsigned long kvmppc_booke_handlers; 48d9fbd03dSHollis Blanchard 49d9fbd03dSHollis Blanchard #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM 50d9fbd03dSHollis Blanchard #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU 51d9fbd03dSHollis Blanchard 52d9fbd03dSHollis Blanchard struct kvm_stats_debugfs_item debugfs_entries[] = { 53d9fbd03dSHollis Blanchard { "mmio", VCPU_STAT(mmio_exits) }, 54d9fbd03dSHollis Blanchard { "sig", VCPU_STAT(signal_exits) }, 55d9fbd03dSHollis Blanchard { "itlb_r", VCPU_STAT(itlb_real_miss_exits) }, 56d9fbd03dSHollis Blanchard { "itlb_v", VCPU_STAT(itlb_virt_miss_exits) }, 57d9fbd03dSHollis Blanchard { "dtlb_r", VCPU_STAT(dtlb_real_miss_exits) }, 58d9fbd03dSHollis Blanchard { "dtlb_v", VCPU_STAT(dtlb_virt_miss_exits) }, 59d9fbd03dSHollis Blanchard { "sysc", VCPU_STAT(syscall_exits) }, 60d9fbd03dSHollis Blanchard { "isi", VCPU_STAT(isi_exits) }, 61d9fbd03dSHollis Blanchard { "dsi", VCPU_STAT(dsi_exits) }, 62d9fbd03dSHollis Blanchard { "inst_emu", VCPU_STAT(emulated_inst_exits) }, 63d9fbd03dSHollis Blanchard { "dec", VCPU_STAT(dec_exits) }, 64d9fbd03dSHollis Blanchard { "ext_intr", VCPU_STAT(ext_intr_exits) }, 65d9fbd03dSHollis Blanchard { "halt_wakeup", VCPU_STAT(halt_wakeup) }, 66d30f6e48SScott Wood { "doorbell", VCPU_STAT(dbell_exits) }, 67d30f6e48SScott Wood { "guest doorbell", VCPU_STAT(gdbell_exits) }, 68cf1c5ca4SAlexander Graf { "remote_tlb_flush", VM_STAT(remote_tlb_flush) }, 69d9fbd03dSHollis Blanchard { NULL } 70d9fbd03dSHollis Blanchard }; 71d9fbd03dSHollis Blanchard 72d9fbd03dSHollis Blanchard /* TODO: use vcpu_printf() */ 73d9fbd03dSHollis Blanchard void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu) 74d9fbd03dSHollis Blanchard { 75d9fbd03dSHollis Blanchard int i; 76d9fbd03dSHollis Blanchard 77666e7252SAlexander Graf printk("pc: %08lx msr: %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr); 785cf8ca22SHollis Blanchard printk("lr: %08lx ctr: %08lx\n", vcpu->arch.lr, vcpu->arch.ctr); 79de7906c3SAlexander Graf printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0, 80de7906c3SAlexander Graf vcpu->arch.shared->srr1); 81d9fbd03dSHollis Blanchard 82d9fbd03dSHollis Blanchard printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions); 83d9fbd03dSHollis Blanchard 84d9fbd03dSHollis Blanchard for (i = 0; i < 32; i += 4) { 855cf8ca22SHollis Blanchard printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i, 868e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i), 878e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+1), 888e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+2), 898e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+3)); 90d9fbd03dSHollis Blanchard } 91d9fbd03dSHollis Blanchard } 92d9fbd03dSHollis Blanchard 934cd35f67SScott Wood #ifdef CONFIG_SPE 944cd35f67SScott Wood void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu) 954cd35f67SScott Wood { 964cd35f67SScott Wood preempt_disable(); 974cd35f67SScott Wood enable_kernel_spe(); 984cd35f67SScott Wood kvmppc_save_guest_spe(vcpu); 994cd35f67SScott Wood vcpu->arch.shadow_msr &= ~MSR_SPE; 1004cd35f67SScott Wood preempt_enable(); 1014cd35f67SScott Wood } 1024cd35f67SScott Wood 1034cd35f67SScott Wood static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu) 1044cd35f67SScott Wood { 1054cd35f67SScott Wood preempt_disable(); 1064cd35f67SScott Wood enable_kernel_spe(); 1074cd35f67SScott Wood kvmppc_load_guest_spe(vcpu); 1084cd35f67SScott Wood vcpu->arch.shadow_msr |= MSR_SPE; 1094cd35f67SScott Wood preempt_enable(); 1104cd35f67SScott Wood } 1114cd35f67SScott Wood 1124cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1134cd35f67SScott Wood { 1144cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) { 1154cd35f67SScott Wood if (!(vcpu->arch.shadow_msr & MSR_SPE)) 1164cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 1174cd35f67SScott Wood } else if (vcpu->arch.shadow_msr & MSR_SPE) { 1184cd35f67SScott Wood kvmppc_vcpu_disable_spe(vcpu); 1194cd35f67SScott Wood } 1204cd35f67SScott Wood } 1214cd35f67SScott Wood #else 1224cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1234cd35f67SScott Wood { 1244cd35f67SScott Wood } 1254cd35f67SScott Wood #endif 1264cd35f67SScott Wood 1273efc7da6SMihai Caraman /* 1283efc7da6SMihai Caraman * Load up guest vcpu FP state if it's needed. 1293efc7da6SMihai Caraman * It also set the MSR_FP in thread so that host know 1303efc7da6SMihai Caraman * we're holding FPU, and then host can help to save 1313efc7da6SMihai Caraman * guest vcpu FP state if other threads require to use FPU. 1323efc7da6SMihai Caraman * This simulates an FP unavailable fault. 1333efc7da6SMihai Caraman * 1343efc7da6SMihai Caraman * It requires to be called with preemption disabled. 1353efc7da6SMihai Caraman */ 1363efc7da6SMihai Caraman static inline void kvmppc_load_guest_fp(struct kvm_vcpu *vcpu) 1373efc7da6SMihai Caraman { 1383efc7da6SMihai Caraman #ifdef CONFIG_PPC_FPU 1393efc7da6SMihai Caraman if (!(current->thread.regs->msr & MSR_FP)) { 1403efc7da6SMihai Caraman enable_kernel_fp(); 1413efc7da6SMihai Caraman load_fp_state(&vcpu->arch.fp); 1423efc7da6SMihai Caraman current->thread.fp_save_area = &vcpu->arch.fp; 1433efc7da6SMihai Caraman current->thread.regs->msr |= MSR_FP; 1443efc7da6SMihai Caraman } 1453efc7da6SMihai Caraman #endif 1463efc7da6SMihai Caraman } 1473efc7da6SMihai Caraman 1483efc7da6SMihai Caraman /* 1493efc7da6SMihai Caraman * Save guest vcpu FP state into thread. 1503efc7da6SMihai Caraman * It requires to be called with preemption disabled. 1513efc7da6SMihai Caraman */ 1523efc7da6SMihai Caraman static inline void kvmppc_save_guest_fp(struct kvm_vcpu *vcpu) 1533efc7da6SMihai Caraman { 1543efc7da6SMihai Caraman #ifdef CONFIG_PPC_FPU 1553efc7da6SMihai Caraman if (current->thread.regs->msr & MSR_FP) 1563efc7da6SMihai Caraman giveup_fpu(current); 1573efc7da6SMihai Caraman current->thread.fp_save_area = NULL; 1583efc7da6SMihai Caraman #endif 1593efc7da6SMihai Caraman } 1603efc7da6SMihai Caraman 1617a08c274SAlexander Graf static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu) 1627a08c274SAlexander Graf { 1637a08c274SAlexander Graf #if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV) 1647a08c274SAlexander Graf /* We always treat the FP bit as enabled from the host 1657a08c274SAlexander Graf perspective, so only need to adjust the shadow MSR */ 1667a08c274SAlexander Graf vcpu->arch.shadow_msr &= ~MSR_FP; 1677a08c274SAlexander Graf vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP; 1687a08c274SAlexander Graf #endif 1697a08c274SAlexander Graf } 1707a08c274SAlexander Graf 171*95d80a29SMihai Caraman /* 172*95d80a29SMihai Caraman * Simulate AltiVec unavailable fault to load guest state 173*95d80a29SMihai Caraman * from thread to AltiVec unit. 174*95d80a29SMihai Caraman * It requires to be called with preemption disabled. 175*95d80a29SMihai Caraman */ 176*95d80a29SMihai Caraman static inline void kvmppc_load_guest_altivec(struct kvm_vcpu *vcpu) 177*95d80a29SMihai Caraman { 178*95d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 179*95d80a29SMihai Caraman if (cpu_has_feature(CPU_FTR_ALTIVEC)) { 180*95d80a29SMihai Caraman if (!(current->thread.regs->msr & MSR_VEC)) { 181*95d80a29SMihai Caraman enable_kernel_altivec(); 182*95d80a29SMihai Caraman load_vr_state(&vcpu->arch.vr); 183*95d80a29SMihai Caraman current->thread.vr_save_area = &vcpu->arch.vr; 184*95d80a29SMihai Caraman current->thread.regs->msr |= MSR_VEC; 185*95d80a29SMihai Caraman } 186*95d80a29SMihai Caraman } 187*95d80a29SMihai Caraman #endif 188*95d80a29SMihai Caraman } 189*95d80a29SMihai Caraman 190*95d80a29SMihai Caraman /* 191*95d80a29SMihai Caraman * Save guest vcpu AltiVec state into thread. 192*95d80a29SMihai Caraman * It requires to be called with preemption disabled. 193*95d80a29SMihai Caraman */ 194*95d80a29SMihai Caraman static inline void kvmppc_save_guest_altivec(struct kvm_vcpu *vcpu) 195*95d80a29SMihai Caraman { 196*95d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 197*95d80a29SMihai Caraman if (cpu_has_feature(CPU_FTR_ALTIVEC)) { 198*95d80a29SMihai Caraman if (current->thread.regs->msr & MSR_VEC) 199*95d80a29SMihai Caraman giveup_altivec(current); 200*95d80a29SMihai Caraman current->thread.vr_save_area = NULL; 201*95d80a29SMihai Caraman } 202*95d80a29SMihai Caraman #endif 203*95d80a29SMihai Caraman } 204*95d80a29SMihai Caraman 205ce11e48bSBharat Bhushan static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu) 206ce11e48bSBharat Bhushan { 207ce11e48bSBharat Bhushan /* Synchronize guest's desire to get debug interrupts into shadow MSR */ 208ce11e48bSBharat Bhushan #ifndef CONFIG_KVM_BOOKE_HV 209ce11e48bSBharat Bhushan vcpu->arch.shadow_msr &= ~MSR_DE; 210ce11e48bSBharat Bhushan vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE; 211ce11e48bSBharat Bhushan #endif 212ce11e48bSBharat Bhushan 213ce11e48bSBharat Bhushan /* Force enable debug interrupts when user space wants to debug */ 214ce11e48bSBharat Bhushan if (vcpu->guest_debug) { 215ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 216ce11e48bSBharat Bhushan /* 217ce11e48bSBharat Bhushan * Since there is no shadow MSR, sync MSR_DE into the guest 218ce11e48bSBharat Bhushan * visible MSR. 219ce11e48bSBharat Bhushan */ 220ce11e48bSBharat Bhushan vcpu->arch.shared->msr |= MSR_DE; 221ce11e48bSBharat Bhushan #else 222ce11e48bSBharat Bhushan vcpu->arch.shadow_msr |= MSR_DE; 223ce11e48bSBharat Bhushan vcpu->arch.shared->msr &= ~MSR_DE; 224ce11e48bSBharat Bhushan #endif 225ce11e48bSBharat Bhushan } 226ce11e48bSBharat Bhushan } 227ce11e48bSBharat Bhushan 228dd9ebf1fSLiu Yu /* 229dd9ebf1fSLiu Yu * Helper function for "full" MSR writes. No need to call this if only 230dd9ebf1fSLiu Yu * EE/CE/ME/DE/RI are changing. 231dd9ebf1fSLiu Yu */ 2324cd35f67SScott Wood void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr) 2334cd35f67SScott Wood { 234dd9ebf1fSLiu Yu u32 old_msr = vcpu->arch.shared->msr; 2354cd35f67SScott Wood 236d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 237d30f6e48SScott Wood new_msr |= MSR_GS; 238d30f6e48SScott Wood #endif 239d30f6e48SScott Wood 2404cd35f67SScott Wood vcpu->arch.shared->msr = new_msr; 2414cd35f67SScott Wood 242dd9ebf1fSLiu Yu kvmppc_mmu_msr_notify(vcpu, old_msr); 2434cd35f67SScott Wood kvmppc_vcpu_sync_spe(vcpu); 2447a08c274SAlexander Graf kvmppc_vcpu_sync_fpu(vcpu); 245ce11e48bSBharat Bhushan kvmppc_vcpu_sync_debug(vcpu); 2464cd35f67SScott Wood } 2474cd35f67SScott Wood 248d4cf3892SHollis Blanchard static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu, 249d4cf3892SHollis Blanchard unsigned int priority) 2509dd921cfSHollis Blanchard { 2516346046cSAlexander Graf trace_kvm_booke_queue_irqprio(vcpu, priority); 2529dd921cfSHollis Blanchard set_bit(priority, &vcpu->arch.pending_exceptions); 2539dd921cfSHollis Blanchard } 2549dd921cfSHollis Blanchard 2558de12015SAlexander Graf void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu, 256daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 2579dd921cfSHollis Blanchard { 258daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 259daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 260daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS); 261daf5e271SLiu Yu } 262daf5e271SLiu Yu 2638de12015SAlexander Graf void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu, 264daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 265daf5e271SLiu Yu { 266daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 267daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 268daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE); 269daf5e271SLiu Yu } 270daf5e271SLiu Yu 2718de12015SAlexander Graf void kvmppc_core_queue_itlb_miss(struct kvm_vcpu *vcpu) 2728de12015SAlexander Graf { 2738de12015SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 2748de12015SAlexander Graf } 2758de12015SAlexander Graf 2768de12015SAlexander Graf void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, ulong esr_flags) 277daf5e271SLiu Yu { 278daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 279daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE); 280daf5e271SLiu Yu } 281daf5e271SLiu Yu 282011da899SAlexander Graf static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags, 283011da899SAlexander Graf ulong esr_flags) 284011da899SAlexander Graf { 285011da899SAlexander Graf vcpu->arch.queued_dear = dear_flags; 286011da899SAlexander Graf vcpu->arch.queued_esr = esr_flags; 287011da899SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT); 288011da899SAlexander Graf } 289011da899SAlexander Graf 290daf5e271SLiu Yu void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags) 291daf5e271SLiu Yu { 292daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 293d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM); 2949dd921cfSHollis Blanchard } 2959dd921cfSHollis Blanchard 2969dd921cfSHollis Blanchard void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu) 2979dd921cfSHollis Blanchard { 298d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER); 2999dd921cfSHollis Blanchard } 3009dd921cfSHollis Blanchard 3019dd921cfSHollis Blanchard int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu) 3029dd921cfSHollis Blanchard { 303d4cf3892SHollis Blanchard return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 3049dd921cfSHollis Blanchard } 3059dd921cfSHollis Blanchard 3067706664dSAlexander Graf void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu) 3077706664dSAlexander Graf { 3087706664dSAlexander Graf clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 3097706664dSAlexander Graf } 3107706664dSAlexander Graf 3119dd921cfSHollis Blanchard void kvmppc_core_queue_external(struct kvm_vcpu *vcpu, 3129dd921cfSHollis Blanchard struct kvm_interrupt *irq) 3139dd921cfSHollis Blanchard { 314c5335f17SAlexander Graf unsigned int prio = BOOKE_IRQPRIO_EXTERNAL; 315c5335f17SAlexander Graf 316c5335f17SAlexander Graf if (irq->irq == KVM_INTERRUPT_SET_LEVEL) 317c5335f17SAlexander Graf prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL; 318c5335f17SAlexander Graf 319c5335f17SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, prio); 3209dd921cfSHollis Blanchard } 3219dd921cfSHollis Blanchard 3224fe27d2aSPaul Mackerras void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu) 3234496f974SAlexander Graf { 3244496f974SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions); 325c5335f17SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions); 3264496f974SAlexander Graf } 3274496f974SAlexander Graf 328f61c94bbSBharat Bhushan static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu) 329f61c94bbSBharat Bhushan { 330f61c94bbSBharat Bhushan kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG); 331f61c94bbSBharat Bhushan } 332f61c94bbSBharat Bhushan 333f61c94bbSBharat Bhushan static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu) 334f61c94bbSBharat Bhushan { 335f61c94bbSBharat Bhushan clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions); 336f61c94bbSBharat Bhushan } 337f61c94bbSBharat Bhushan 338d30f6e48SScott Wood static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 339d30f6e48SScott Wood { 34031579eeaSBharat Bhushan kvmppc_set_srr0(vcpu, srr0); 34131579eeaSBharat Bhushan kvmppc_set_srr1(vcpu, srr1); 342d30f6e48SScott Wood } 343d30f6e48SScott Wood 344d30f6e48SScott Wood static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 345d30f6e48SScott Wood { 346d30f6e48SScott Wood vcpu->arch.csrr0 = srr0; 347d30f6e48SScott Wood vcpu->arch.csrr1 = srr1; 348d30f6e48SScott Wood } 349d30f6e48SScott Wood 350d30f6e48SScott Wood static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 351d30f6e48SScott Wood { 352d30f6e48SScott Wood if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) { 353d30f6e48SScott Wood vcpu->arch.dsrr0 = srr0; 354d30f6e48SScott Wood vcpu->arch.dsrr1 = srr1; 355d30f6e48SScott Wood } else { 356d30f6e48SScott Wood set_guest_csrr(vcpu, srr0, srr1); 357d30f6e48SScott Wood } 358d30f6e48SScott Wood } 359d30f6e48SScott Wood 360d30f6e48SScott Wood static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 361d30f6e48SScott Wood { 362d30f6e48SScott Wood vcpu->arch.mcsrr0 = srr0; 363d30f6e48SScott Wood vcpu->arch.mcsrr1 = srr1; 364d30f6e48SScott Wood } 365d30f6e48SScott Wood 366d4cf3892SHollis Blanchard /* Deliver the interrupt of the corresponding priority, if possible. */ 367d4cf3892SHollis Blanchard static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu, 368d4cf3892SHollis Blanchard unsigned int priority) 369d9fbd03dSHollis Blanchard { 370d4cf3892SHollis Blanchard int allowed = 0; 37179300f8cSAlexander Graf ulong msr_mask = 0; 3721c810636SAlexander Graf bool update_esr = false, update_dear = false, update_epr = false; 3735c6cedf4SAlexander Graf ulong crit_raw = vcpu->arch.shared->critical; 3745c6cedf4SAlexander Graf ulong crit_r1 = kvmppc_get_gpr(vcpu, 1); 3755c6cedf4SAlexander Graf bool crit; 376c5335f17SAlexander Graf bool keep_irq = false; 377d30f6e48SScott Wood enum int_class int_class; 37895e90b43SMihai Caraman ulong new_msr = vcpu->arch.shared->msr; 3795c6cedf4SAlexander Graf 3805c6cedf4SAlexander Graf /* Truncate crit indicators in 32 bit mode */ 3815c6cedf4SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_SF)) { 3825c6cedf4SAlexander Graf crit_raw &= 0xffffffff; 3835c6cedf4SAlexander Graf crit_r1 &= 0xffffffff; 3845c6cedf4SAlexander Graf } 3855c6cedf4SAlexander Graf 3865c6cedf4SAlexander Graf /* Critical section when crit == r1 */ 3875c6cedf4SAlexander Graf crit = (crit_raw == crit_r1); 3885c6cedf4SAlexander Graf /* ... and we're in supervisor mode */ 3895c6cedf4SAlexander Graf crit = crit && !(vcpu->arch.shared->msr & MSR_PR); 390d9fbd03dSHollis Blanchard 391c5335f17SAlexander Graf if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) { 392c5335f17SAlexander Graf priority = BOOKE_IRQPRIO_EXTERNAL; 393c5335f17SAlexander Graf keep_irq = true; 394c5335f17SAlexander Graf } 395c5335f17SAlexander Graf 3965df554adSScott Wood if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags) 3971c810636SAlexander Graf update_epr = true; 3981c810636SAlexander Graf 399d4cf3892SHollis Blanchard switch (priority) { 400d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DTLB_MISS: 401daf5e271SLiu Yu case BOOKE_IRQPRIO_DATA_STORAGE: 402011da899SAlexander Graf case BOOKE_IRQPRIO_ALIGNMENT: 403daf5e271SLiu Yu update_dear = true; 404daf5e271SLiu Yu /* fall through */ 405daf5e271SLiu Yu case BOOKE_IRQPRIO_INST_STORAGE: 406daf5e271SLiu Yu case BOOKE_IRQPRIO_PROGRAM: 407daf5e271SLiu Yu update_esr = true; 408daf5e271SLiu Yu /* fall through */ 409d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_ITLB_MISS: 410d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_SYSCALL: 411d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FP_UNAVAIL: 412*95d80a29SMihai Caraman #ifdef CONFIG_SPE_POSSIBLE 413bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_UNAVAIL: 414bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_DATA: 415bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_ROUND: 416*95d80a29SMihai Caraman #endif 417*95d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 418*95d80a29SMihai Caraman case BOOKE_IRQPRIO_ALTIVEC_UNAVAIL: 419*95d80a29SMihai Caraman case BOOKE_IRQPRIO_ALTIVEC_ASSIST: 420*95d80a29SMihai Caraman #endif 421d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_AP_UNAVAIL: 422d4cf3892SHollis Blanchard allowed = 1; 42379300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 424d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 425d9fbd03dSHollis Blanchard break; 426f61c94bbSBharat Bhushan case BOOKE_IRQPRIO_WATCHDOG: 427d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_CRITICAL: 4284ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL_CRIT: 429666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_CE; 430d30f6e48SScott Wood allowed = allowed && !crit; 43179300f8cSAlexander Graf msr_mask = MSR_ME; 432d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 433d9fbd03dSHollis Blanchard break; 434d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_MACHINE_CHECK: 435666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_ME; 436d30f6e48SScott Wood allowed = allowed && !crit; 437d30f6e48SScott Wood int_class = INT_CLASS_MC; 438d9fbd03dSHollis Blanchard break; 439d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DECREMENTER: 440d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FIT: 441dfd4d47eSScott Wood keep_irq = true; 442dfd4d47eSScott Wood /* fall through */ 443dfd4d47eSScott Wood case BOOKE_IRQPRIO_EXTERNAL: 4444ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL: 445666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_EE; 4465c6cedf4SAlexander Graf allowed = allowed && !crit; 44779300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 448d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 449d9fbd03dSHollis Blanchard break; 450d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DEBUG: 451666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_DE; 452d30f6e48SScott Wood allowed = allowed && !crit; 45379300f8cSAlexander Graf msr_mask = MSR_ME; 4549fee7563SBharat Bhushan if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) 4559fee7563SBharat Bhushan int_class = INT_CLASS_DBG; 4569fee7563SBharat Bhushan else 457d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 4589fee7563SBharat Bhushan 459d9fbd03dSHollis Blanchard break; 460d9fbd03dSHollis Blanchard } 461d9fbd03dSHollis Blanchard 462d4cf3892SHollis Blanchard if (allowed) { 463d30f6e48SScott Wood switch (int_class) { 464d30f6e48SScott Wood case INT_CLASS_NONCRIT: 465d30f6e48SScott Wood set_guest_srr(vcpu, vcpu->arch.pc, 466d30f6e48SScott Wood vcpu->arch.shared->msr); 467d30f6e48SScott Wood break; 468d30f6e48SScott Wood case INT_CLASS_CRIT: 469d30f6e48SScott Wood set_guest_csrr(vcpu, vcpu->arch.pc, 470d30f6e48SScott Wood vcpu->arch.shared->msr); 471d30f6e48SScott Wood break; 472d30f6e48SScott Wood case INT_CLASS_DBG: 473d30f6e48SScott Wood set_guest_dsrr(vcpu, vcpu->arch.pc, 474d30f6e48SScott Wood vcpu->arch.shared->msr); 475d30f6e48SScott Wood break; 476d30f6e48SScott Wood case INT_CLASS_MC: 477d30f6e48SScott Wood set_guest_mcsrr(vcpu, vcpu->arch.pc, 478d30f6e48SScott Wood vcpu->arch.shared->msr); 479d30f6e48SScott Wood break; 480d30f6e48SScott Wood } 481d30f6e48SScott Wood 482d4cf3892SHollis Blanchard vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority]; 483daf5e271SLiu Yu if (update_esr == true) 484dc168549SBharat Bhushan kvmppc_set_esr(vcpu, vcpu->arch.queued_esr); 485daf5e271SLiu Yu if (update_dear == true) 486a5414d4bSBharat Bhushan kvmppc_set_dar(vcpu, vcpu->arch.queued_dear); 4875df554adSScott Wood if (update_epr == true) { 4885df554adSScott Wood if (vcpu->arch.epr_flags & KVMPPC_EPR_USER) 4891c810636SAlexander Graf kvm_make_request(KVM_REQ_EPR_EXIT, vcpu); 490eb1e4f43SScott Wood else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) { 491eb1e4f43SScott Wood BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC); 492eb1e4f43SScott Wood kvmppc_mpic_set_epr(vcpu); 493eb1e4f43SScott Wood } 4945df554adSScott Wood } 49595e90b43SMihai Caraman 49695e90b43SMihai Caraman new_msr &= msr_mask; 49795e90b43SMihai Caraman #if defined(CONFIG_64BIT) 49895e90b43SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 49995e90b43SMihai Caraman new_msr |= MSR_CM; 50095e90b43SMihai Caraman #endif 50195e90b43SMihai Caraman kvmppc_set_msr(vcpu, new_msr); 502d4cf3892SHollis Blanchard 503c5335f17SAlexander Graf if (!keep_irq) 504d4cf3892SHollis Blanchard clear_bit(priority, &vcpu->arch.pending_exceptions); 505d4cf3892SHollis Blanchard } 506d4cf3892SHollis Blanchard 507d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 508d30f6e48SScott Wood /* 509d30f6e48SScott Wood * If an interrupt is pending but masked, raise a guest doorbell 510d30f6e48SScott Wood * so that we are notified when the guest enables the relevant 511d30f6e48SScott Wood * MSR bit. 512d30f6e48SScott Wood */ 513d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE) 514d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT); 515d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE) 516d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT); 517d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK) 518d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC); 519d30f6e48SScott Wood #endif 520d30f6e48SScott Wood 521d4cf3892SHollis Blanchard return allowed; 522d9fbd03dSHollis Blanchard } 523d9fbd03dSHollis Blanchard 524f61c94bbSBharat Bhushan /* 525f61c94bbSBharat Bhushan * Return the number of jiffies until the next timeout. If the timeout is 526f61c94bbSBharat Bhushan * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA 527f61c94bbSBharat Bhushan * because the larger value can break the timer APIs. 528f61c94bbSBharat Bhushan */ 529f61c94bbSBharat Bhushan static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu) 530f61c94bbSBharat Bhushan { 531f61c94bbSBharat Bhushan u64 tb, wdt_tb, wdt_ticks = 0; 532f61c94bbSBharat Bhushan u64 nr_jiffies = 0; 533f61c94bbSBharat Bhushan u32 period = TCR_GET_WP(vcpu->arch.tcr); 534f61c94bbSBharat Bhushan 535f61c94bbSBharat Bhushan wdt_tb = 1ULL << (63 - period); 536f61c94bbSBharat Bhushan tb = get_tb(); 537f61c94bbSBharat Bhushan /* 538f61c94bbSBharat Bhushan * The watchdog timeout will hapeen when TB bit corresponding 539f61c94bbSBharat Bhushan * to watchdog will toggle from 0 to 1. 540f61c94bbSBharat Bhushan */ 541f61c94bbSBharat Bhushan if (tb & wdt_tb) 542f61c94bbSBharat Bhushan wdt_ticks = wdt_tb; 543f61c94bbSBharat Bhushan 544f61c94bbSBharat Bhushan wdt_ticks += wdt_tb - (tb & (wdt_tb - 1)); 545f61c94bbSBharat Bhushan 546f61c94bbSBharat Bhushan /* Convert timebase ticks to jiffies */ 547f61c94bbSBharat Bhushan nr_jiffies = wdt_ticks; 548f61c94bbSBharat Bhushan 549f61c94bbSBharat Bhushan if (do_div(nr_jiffies, tb_ticks_per_jiffy)) 550f61c94bbSBharat Bhushan nr_jiffies++; 551f61c94bbSBharat Bhushan 552f61c94bbSBharat Bhushan return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA); 553f61c94bbSBharat Bhushan } 554f61c94bbSBharat Bhushan 555f61c94bbSBharat Bhushan static void arm_next_watchdog(struct kvm_vcpu *vcpu) 556f61c94bbSBharat Bhushan { 557f61c94bbSBharat Bhushan unsigned long nr_jiffies; 558f61c94bbSBharat Bhushan unsigned long flags; 559f61c94bbSBharat Bhushan 560f61c94bbSBharat Bhushan /* 561f61c94bbSBharat Bhushan * If TSR_ENW and TSR_WIS are not set then no need to exit to 562f61c94bbSBharat Bhushan * userspace, so clear the KVM_REQ_WATCHDOG request. 563f61c94bbSBharat Bhushan */ 564f61c94bbSBharat Bhushan if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS)) 565f61c94bbSBharat Bhushan clear_bit(KVM_REQ_WATCHDOG, &vcpu->requests); 566f61c94bbSBharat Bhushan 567f61c94bbSBharat Bhushan spin_lock_irqsave(&vcpu->arch.wdt_lock, flags); 568f61c94bbSBharat Bhushan nr_jiffies = watchdog_next_timeout(vcpu); 569f61c94bbSBharat Bhushan /* 570f61c94bbSBharat Bhushan * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA 571f61c94bbSBharat Bhushan * then do not run the watchdog timer as this can break timer APIs. 572f61c94bbSBharat Bhushan */ 573f61c94bbSBharat Bhushan if (nr_jiffies < NEXT_TIMER_MAX_DELTA) 574f61c94bbSBharat Bhushan mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies); 575f61c94bbSBharat Bhushan else 576f61c94bbSBharat Bhushan del_timer(&vcpu->arch.wdt_timer); 577f61c94bbSBharat Bhushan spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags); 578f61c94bbSBharat Bhushan } 579f61c94bbSBharat Bhushan 580f61c94bbSBharat Bhushan void kvmppc_watchdog_func(unsigned long data) 581f61c94bbSBharat Bhushan { 582f61c94bbSBharat Bhushan struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data; 583f61c94bbSBharat Bhushan u32 tsr, new_tsr; 584f61c94bbSBharat Bhushan int final; 585f61c94bbSBharat Bhushan 586f61c94bbSBharat Bhushan do { 587f61c94bbSBharat Bhushan new_tsr = tsr = vcpu->arch.tsr; 588f61c94bbSBharat Bhushan final = 0; 589f61c94bbSBharat Bhushan 590f61c94bbSBharat Bhushan /* Time out event */ 591f61c94bbSBharat Bhushan if (tsr & TSR_ENW) { 592f61c94bbSBharat Bhushan if (tsr & TSR_WIS) 593f61c94bbSBharat Bhushan final = 1; 594f61c94bbSBharat Bhushan else 595f61c94bbSBharat Bhushan new_tsr = tsr | TSR_WIS; 596f61c94bbSBharat Bhushan } else { 597f61c94bbSBharat Bhushan new_tsr = tsr | TSR_ENW; 598f61c94bbSBharat Bhushan } 599f61c94bbSBharat Bhushan } while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr); 600f61c94bbSBharat Bhushan 601f61c94bbSBharat Bhushan if (new_tsr & TSR_WIS) { 602f61c94bbSBharat Bhushan smp_wmb(); 603f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 604f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 605f61c94bbSBharat Bhushan } 606f61c94bbSBharat Bhushan 607f61c94bbSBharat Bhushan /* 608f61c94bbSBharat Bhushan * If this is final watchdog expiry and some action is required 609f61c94bbSBharat Bhushan * then exit to userspace. 610f61c94bbSBharat Bhushan */ 611f61c94bbSBharat Bhushan if (final && (vcpu->arch.tcr & TCR_WRC_MASK) && 612f61c94bbSBharat Bhushan vcpu->arch.watchdog_enabled) { 613f61c94bbSBharat Bhushan smp_wmb(); 614f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_WATCHDOG, vcpu); 615f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 616f61c94bbSBharat Bhushan } 617f61c94bbSBharat Bhushan 618f61c94bbSBharat Bhushan /* 619f61c94bbSBharat Bhushan * Stop running the watchdog timer after final expiration to 620f61c94bbSBharat Bhushan * prevent the host from being flooded with timers if the 621f61c94bbSBharat Bhushan * guest sets a short period. 622f61c94bbSBharat Bhushan * Timers will resume when TSR/TCR is updated next time. 623f61c94bbSBharat Bhushan */ 624f61c94bbSBharat Bhushan if (!final) 625f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 626f61c94bbSBharat Bhushan } 627f61c94bbSBharat Bhushan 628dfd4d47eSScott Wood static void update_timer_ints(struct kvm_vcpu *vcpu) 629dfd4d47eSScott Wood { 630dfd4d47eSScott Wood if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS)) 631dfd4d47eSScott Wood kvmppc_core_queue_dec(vcpu); 632dfd4d47eSScott Wood else 633dfd4d47eSScott Wood kvmppc_core_dequeue_dec(vcpu); 634f61c94bbSBharat Bhushan 635f61c94bbSBharat Bhushan if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS)) 636f61c94bbSBharat Bhushan kvmppc_core_queue_watchdog(vcpu); 637f61c94bbSBharat Bhushan else 638f61c94bbSBharat Bhushan kvmppc_core_dequeue_watchdog(vcpu); 639dfd4d47eSScott Wood } 640dfd4d47eSScott Wood 641c59a6a3eSScott Wood static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu) 642d9fbd03dSHollis Blanchard { 643d9fbd03dSHollis Blanchard unsigned long *pending = &vcpu->arch.pending_exceptions; 644d9fbd03dSHollis Blanchard unsigned int priority; 645d9fbd03dSHollis Blanchard 6469ab80843SHollis Blanchard priority = __ffs(*pending); 6478b3a00fcSAlexander Graf while (priority < BOOKE_IRQPRIO_MAX) { 648d4cf3892SHollis Blanchard if (kvmppc_booke_irqprio_deliver(vcpu, priority)) 649d9fbd03dSHollis Blanchard break; 650d9fbd03dSHollis Blanchard 651d9fbd03dSHollis Blanchard priority = find_next_bit(pending, 652d9fbd03dSHollis Blanchard BITS_PER_BYTE * sizeof(*pending), 653d9fbd03dSHollis Blanchard priority + 1); 654d9fbd03dSHollis Blanchard } 65590bba358SAlexander Graf 65690bba358SAlexander Graf /* Tell the guest about our interrupt status */ 65729ac26efSScott Wood vcpu->arch.shared->int_pending = !!*pending; 658d9fbd03dSHollis Blanchard } 659d9fbd03dSHollis Blanchard 660c59a6a3eSScott Wood /* Check pending exceptions and deliver one, if possible. */ 661a8e4ef84SAlexander Graf int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu) 662c59a6a3eSScott Wood { 663a8e4ef84SAlexander Graf int r = 0; 664c59a6a3eSScott Wood WARN_ON_ONCE(!irqs_disabled()); 665c59a6a3eSScott Wood 666c59a6a3eSScott Wood kvmppc_core_check_exceptions(vcpu); 667c59a6a3eSScott Wood 668b8c649a9SAlexander Graf if (vcpu->requests) { 669b8c649a9SAlexander Graf /* Exception delivery raised request; start over */ 670b8c649a9SAlexander Graf return 1; 671b8c649a9SAlexander Graf } 672b8c649a9SAlexander Graf 673c59a6a3eSScott Wood if (vcpu->arch.shared->msr & MSR_WE) { 674c59a6a3eSScott Wood local_irq_enable(); 675c59a6a3eSScott Wood kvm_vcpu_block(vcpu); 676966cd0f3SAlexander Graf clear_bit(KVM_REQ_UNHALT, &vcpu->requests); 6776c85f52bSScott Wood hard_irq_disable(); 678c59a6a3eSScott Wood 679c59a6a3eSScott Wood kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS); 680a8e4ef84SAlexander Graf r = 1; 681c59a6a3eSScott Wood }; 682a8e4ef84SAlexander Graf 683a8e4ef84SAlexander Graf return r; 684a8e4ef84SAlexander Graf } 685a8e4ef84SAlexander Graf 6867c973a2eSAlexander Graf int kvmppc_core_check_requests(struct kvm_vcpu *vcpu) 6874ffc6356SAlexander Graf { 6887c973a2eSAlexander Graf int r = 1; /* Indicate we want to get back into the guest */ 6897c973a2eSAlexander Graf 6904ffc6356SAlexander Graf if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu)) 6914ffc6356SAlexander Graf update_timer_ints(vcpu); 692862d31f7SAlexander Graf #if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC) 693862d31f7SAlexander Graf if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu)) 694862d31f7SAlexander Graf kvmppc_core_flush_tlb(vcpu); 695862d31f7SAlexander Graf #endif 6967c973a2eSAlexander Graf 697f61c94bbSBharat Bhushan if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) { 698f61c94bbSBharat Bhushan vcpu->run->exit_reason = KVM_EXIT_WATCHDOG; 699f61c94bbSBharat Bhushan r = 0; 700f61c94bbSBharat Bhushan } 701f61c94bbSBharat Bhushan 7021c810636SAlexander Graf if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) { 7031c810636SAlexander Graf vcpu->run->epr.epr = 0; 7041c810636SAlexander Graf vcpu->arch.epr_needed = true; 7051c810636SAlexander Graf vcpu->run->exit_reason = KVM_EXIT_EPR; 7061c810636SAlexander Graf r = 0; 7071c810636SAlexander Graf } 7081c810636SAlexander Graf 7097c973a2eSAlexander Graf return r; 7104ffc6356SAlexander Graf } 7114ffc6356SAlexander Graf 712df6909e5SPaul Mackerras int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu) 713df6909e5SPaul Mackerras { 7147ee78855SAlexander Graf int ret, s; 715f5f97210SScott Wood struct debug_reg debug; 716df6909e5SPaul Mackerras 717af8f38b3SAlexander Graf if (!vcpu->arch.sane) { 718af8f38b3SAlexander Graf kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR; 719af8f38b3SAlexander Graf return -EINVAL; 720af8f38b3SAlexander Graf } 721af8f38b3SAlexander Graf 7227ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 7237ee78855SAlexander Graf if (s <= 0) { 7247ee78855SAlexander Graf ret = s; 7251d1ef222SScott Wood goto out; 7261d1ef222SScott Wood } 7276c85f52bSScott Wood /* interrupts now hard-disabled */ 7281d1ef222SScott Wood 7298fae845fSScott Wood #ifdef CONFIG_PPC_FPU 7308fae845fSScott Wood /* Save userspace FPU state in stack */ 7318fae845fSScott Wood enable_kernel_fp(); 7328fae845fSScott Wood 7338fae845fSScott Wood /* 7348fae845fSScott Wood * Since we can't trap on MSR_FP in GS-mode, we consider the guest 7353efc7da6SMihai Caraman * as always using the FPU. 7368fae845fSScott Wood */ 7378fae845fSScott Wood kvmppc_load_guest_fp(vcpu); 7388fae845fSScott Wood #endif 7398fae845fSScott Wood 740*95d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 741*95d80a29SMihai Caraman /* Save userspace AltiVec state in stack */ 742*95d80a29SMihai Caraman if (cpu_has_feature(CPU_FTR_ALTIVEC)) 743*95d80a29SMihai Caraman enable_kernel_altivec(); 744*95d80a29SMihai Caraman /* 745*95d80a29SMihai Caraman * Since we can't trap on MSR_VEC in GS-mode, we consider the guest 746*95d80a29SMihai Caraman * as always using the AltiVec. 747*95d80a29SMihai Caraman */ 748*95d80a29SMihai Caraman kvmppc_load_guest_altivec(vcpu); 749*95d80a29SMihai Caraman #endif 750*95d80a29SMihai Caraman 751ce11e48bSBharat Bhushan /* Switch to guest debug context */ 752348ba710SBharat Bhushan debug = vcpu->arch.dbg_reg; 753f5f97210SScott Wood switch_booke_debug_regs(&debug); 754f5f97210SScott Wood debug = current->thread.debug; 755348ba710SBharat Bhushan current->thread.debug = vcpu->arch.dbg_reg; 756ce11e48bSBharat Bhushan 75708c9a188SBharat Bhushan vcpu->arch.pgdir = current->mm->pgd; 7585f1c248fSScott Wood kvmppc_fix_ee_before_entry(); 759f8941fbeSScott Wood 760df6909e5SPaul Mackerras ret = __kvmppc_vcpu_run(kvm_run, vcpu); 7618fae845fSScott Wood 76224afa37bSAlexander Graf /* No need for kvm_guest_exit. It's done in handle_exit. 76324afa37bSAlexander Graf We also get here with interrupts enabled. */ 76424afa37bSAlexander Graf 765ce11e48bSBharat Bhushan /* Switch back to user space debug context */ 766f5f97210SScott Wood switch_booke_debug_regs(&debug); 767f5f97210SScott Wood current->thread.debug = debug; 768ce11e48bSBharat Bhushan 7698fae845fSScott Wood #ifdef CONFIG_PPC_FPU 7708fae845fSScott Wood kvmppc_save_guest_fp(vcpu); 7718fae845fSScott Wood #endif 7728fae845fSScott Wood 773*95d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 774*95d80a29SMihai Caraman kvmppc_save_guest_altivec(vcpu); 775*95d80a29SMihai Caraman #endif 776*95d80a29SMihai Caraman 7771d1ef222SScott Wood out: 778d69c6436SAlexander Graf vcpu->mode = OUTSIDE_GUEST_MODE; 779df6909e5SPaul Mackerras return ret; 780df6909e5SPaul Mackerras } 781df6909e5SPaul Mackerras 782d30f6e48SScott Wood static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu) 783d9fbd03dSHollis Blanchard { 784d9fbd03dSHollis Blanchard enum emulation_result er; 785d9fbd03dSHollis Blanchard 786d9fbd03dSHollis Blanchard er = kvmppc_emulate_instruction(run, vcpu); 787d9fbd03dSHollis Blanchard switch (er) { 788d9fbd03dSHollis Blanchard case EMULATE_DONE: 78973e75b41SHollis Blanchard /* don't overwrite subtypes, just account kvm_stats */ 7907b701591SHollis Blanchard kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS); 791d9fbd03dSHollis Blanchard /* Future optimization: only reload non-volatiles if 792d9fbd03dSHollis Blanchard * they were actually modified by emulation. */ 793d30f6e48SScott Wood return RESUME_GUEST_NV; 794d30f6e48SScott Wood 79551f04726SMihai Caraman case EMULATE_AGAIN: 79651f04726SMihai Caraman return RESUME_GUEST; 79751f04726SMihai Caraman 798d9fbd03dSHollis Blanchard case EMULATE_FAIL: 7995cf8ca22SHollis Blanchard printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n", 800d9fbd03dSHollis Blanchard __func__, vcpu->arch.pc, vcpu->arch.last_inst); 801d9fbd03dSHollis Blanchard /* For debugging, encode the failing instruction and 802d9fbd03dSHollis Blanchard * report it to userspace. */ 803d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason = ~0ULL << 32; 804d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason |= vcpu->arch.last_inst; 805d1ff5499SAlexander Graf kvmppc_core_queue_program(vcpu, ESR_PIL); 806d30f6e48SScott Wood return RESUME_HOST; 807d30f6e48SScott Wood 8089b4f5308SBharat Bhushan case EMULATE_EXIT_USER: 8099b4f5308SBharat Bhushan return RESUME_HOST; 8109b4f5308SBharat Bhushan 811d9fbd03dSHollis Blanchard default: 812d9fbd03dSHollis Blanchard BUG(); 813d9fbd03dSHollis Blanchard } 814d30f6e48SScott Wood } 815d30f6e48SScott Wood 816ce11e48bSBharat Bhushan static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu) 817ce11e48bSBharat Bhushan { 818348ba710SBharat Bhushan struct debug_reg *dbg_reg = &(vcpu->arch.dbg_reg); 819ce11e48bSBharat Bhushan u32 dbsr = vcpu->arch.dbsr; 820ce11e48bSBharat Bhushan 8212190991eSBharat Bhushan /* Clear guest dbsr (vcpu->arch.dbsr) */ 8222190991eSBharat Bhushan vcpu->arch.dbsr = 0; 823ce11e48bSBharat Bhushan run->debug.arch.status = 0; 824ce11e48bSBharat Bhushan run->debug.arch.address = vcpu->arch.pc; 825ce11e48bSBharat Bhushan 826ce11e48bSBharat Bhushan if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) { 827ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT; 828ce11e48bSBharat Bhushan } else { 829ce11e48bSBharat Bhushan if (dbsr & (DBSR_DAC1W | DBSR_DAC2W)) 830ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE; 831ce11e48bSBharat Bhushan else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R)) 832ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ; 833ce11e48bSBharat Bhushan if (dbsr & (DBSR_DAC1R | DBSR_DAC1W)) 834ce11e48bSBharat Bhushan run->debug.arch.address = dbg_reg->dac1; 835ce11e48bSBharat Bhushan else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W)) 836ce11e48bSBharat Bhushan run->debug.arch.address = dbg_reg->dac2; 837ce11e48bSBharat Bhushan } 838ce11e48bSBharat Bhushan 839ce11e48bSBharat Bhushan return RESUME_HOST; 840ce11e48bSBharat Bhushan } 841ce11e48bSBharat Bhushan 8424e642ccbSAlexander Graf static void kvmppc_fill_pt_regs(struct pt_regs *regs) 8434e642ccbSAlexander Graf { 8444e642ccbSAlexander Graf ulong r1, ip, msr, lr; 8454e642ccbSAlexander Graf 8464e642ccbSAlexander Graf asm("mr %0, 1" : "=r"(r1)); 8474e642ccbSAlexander Graf asm("mflr %0" : "=r"(lr)); 8484e642ccbSAlexander Graf asm("mfmsr %0" : "=r"(msr)); 8494e642ccbSAlexander Graf asm("bl 1f; 1: mflr %0" : "=r"(ip)); 8504e642ccbSAlexander Graf 8514e642ccbSAlexander Graf memset(regs, 0, sizeof(*regs)); 8524e642ccbSAlexander Graf regs->gpr[1] = r1; 8534e642ccbSAlexander Graf regs->nip = ip; 8544e642ccbSAlexander Graf regs->msr = msr; 8554e642ccbSAlexander Graf regs->link = lr; 8564e642ccbSAlexander Graf } 8574e642ccbSAlexander Graf 8586328e593SBharat Bhushan /* 8596328e593SBharat Bhushan * For interrupts needed to be handled by host interrupt handlers, 8606328e593SBharat Bhushan * corresponding host handler are called from here in similar way 8616328e593SBharat Bhushan * (but not exact) as they are called from low level handler 8626328e593SBharat Bhushan * (such as from arch/powerpc/kernel/head_fsl_booke.S). 8636328e593SBharat Bhushan */ 8644e642ccbSAlexander Graf static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu, 8654e642ccbSAlexander Graf unsigned int exit_nr) 8664e642ccbSAlexander Graf { 8674e642ccbSAlexander Graf struct pt_regs regs; 8684e642ccbSAlexander Graf 8694e642ccbSAlexander Graf switch (exit_nr) { 8704e642ccbSAlexander Graf case BOOKE_INTERRUPT_EXTERNAL: 8714e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 8724e642ccbSAlexander Graf do_IRQ(®s); 8734e642ccbSAlexander Graf break; 8744e642ccbSAlexander Graf case BOOKE_INTERRUPT_DECREMENTER: 8754e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 8764e642ccbSAlexander Graf timer_interrupt(®s); 8774e642ccbSAlexander Graf break; 8785f17ce8bSTiejun Chen #if defined(CONFIG_PPC_DOORBELL) 8794e642ccbSAlexander Graf case BOOKE_INTERRUPT_DOORBELL: 8804e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 8814e642ccbSAlexander Graf doorbell_exception(®s); 8824e642ccbSAlexander Graf break; 8834e642ccbSAlexander Graf #endif 8844e642ccbSAlexander Graf case BOOKE_INTERRUPT_MACHINE_CHECK: 8854e642ccbSAlexander Graf /* FIXME */ 8864e642ccbSAlexander Graf break; 8877cc1e8eeSAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 8887cc1e8eeSAlexander Graf kvmppc_fill_pt_regs(®s); 8897cc1e8eeSAlexander Graf performance_monitor_exception(®s); 8907cc1e8eeSAlexander Graf break; 8916328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 8926328e593SBharat Bhushan kvmppc_fill_pt_regs(®s); 8936328e593SBharat Bhushan #ifdef CONFIG_BOOKE_WDT 8946328e593SBharat Bhushan WatchdogException(®s); 8956328e593SBharat Bhushan #else 8966328e593SBharat Bhushan unknown_exception(®s); 8976328e593SBharat Bhushan #endif 8986328e593SBharat Bhushan break; 8996328e593SBharat Bhushan case BOOKE_INTERRUPT_CRITICAL: 9006328e593SBharat Bhushan unknown_exception(®s); 9016328e593SBharat Bhushan break; 902ce11e48bSBharat Bhushan case BOOKE_INTERRUPT_DEBUG: 903ce11e48bSBharat Bhushan /* Save DBSR before preemption is enabled */ 904ce11e48bSBharat Bhushan vcpu->arch.dbsr = mfspr(SPRN_DBSR); 905ce11e48bSBharat Bhushan kvmppc_clear_dbsr(); 906ce11e48bSBharat Bhushan break; 9074e642ccbSAlexander Graf } 9084e642ccbSAlexander Graf } 9094e642ccbSAlexander Graf 910f5250471SMihai Caraman static int kvmppc_resume_inst_load(struct kvm_run *run, struct kvm_vcpu *vcpu, 911f5250471SMihai Caraman enum emulation_result emulated, u32 last_inst) 912f5250471SMihai Caraman { 913f5250471SMihai Caraman switch (emulated) { 914f5250471SMihai Caraman case EMULATE_AGAIN: 915f5250471SMihai Caraman return RESUME_GUEST; 916f5250471SMihai Caraman 917f5250471SMihai Caraman case EMULATE_FAIL: 918f5250471SMihai Caraman pr_debug("%s: load instruction from guest address %lx failed\n", 919f5250471SMihai Caraman __func__, vcpu->arch.pc); 920f5250471SMihai Caraman /* For debugging, encode the failing instruction and 921f5250471SMihai Caraman * report it to userspace. */ 922f5250471SMihai Caraman run->hw.hardware_exit_reason = ~0ULL << 32; 923f5250471SMihai Caraman run->hw.hardware_exit_reason |= last_inst; 924f5250471SMihai Caraman kvmppc_core_queue_program(vcpu, ESR_PIL); 925f5250471SMihai Caraman return RESUME_HOST; 926f5250471SMihai Caraman 927f5250471SMihai Caraman default: 928f5250471SMihai Caraman BUG(); 929f5250471SMihai Caraman } 930f5250471SMihai Caraman } 931f5250471SMihai Caraman 932d30f6e48SScott Wood /** 933d30f6e48SScott Wood * kvmppc_handle_exit 934d30f6e48SScott Wood * 935d30f6e48SScott Wood * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV) 936d30f6e48SScott Wood */ 937d30f6e48SScott Wood int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu, 938d30f6e48SScott Wood unsigned int exit_nr) 939d30f6e48SScott Wood { 940d30f6e48SScott Wood int r = RESUME_HOST; 9417ee78855SAlexander Graf int s; 942f1e89028SScott Wood int idx; 943f5250471SMihai Caraman u32 last_inst = KVM_INST_FETCH_FAILED; 944f5250471SMihai Caraman enum emulation_result emulated = EMULATE_DONE; 945d30f6e48SScott Wood 946d30f6e48SScott Wood /* update before a new last_exit_type is rewritten */ 947d30f6e48SScott Wood kvmppc_update_timing_stats(vcpu); 948d30f6e48SScott Wood 9494e642ccbSAlexander Graf /* restart interrupts if they were meant for the host */ 9504e642ccbSAlexander Graf kvmppc_restart_interrupt(vcpu, exit_nr); 951d30f6e48SScott Wood 952f5250471SMihai Caraman /* 953f5250471SMihai Caraman * get last instruction before beeing preempted 954f5250471SMihai Caraman * TODO: for e6500 check also BOOKE_INTERRUPT_LRAT_ERROR & ESR_DATA 955f5250471SMihai Caraman */ 956f5250471SMihai Caraman switch (exit_nr) { 957f5250471SMihai Caraman case BOOKE_INTERRUPT_DATA_STORAGE: 958f5250471SMihai Caraman case BOOKE_INTERRUPT_DTLB_MISS: 959f5250471SMihai Caraman case BOOKE_INTERRUPT_HV_PRIV: 960f5250471SMihai Caraman emulated = kvmppc_get_last_inst(vcpu, false, &last_inst); 961f5250471SMihai Caraman break; 962f5250471SMihai Caraman default: 963f5250471SMihai Caraman break; 964f5250471SMihai Caraman } 965f5250471SMihai Caraman 966d30f6e48SScott Wood local_irq_enable(); 967d30f6e48SScott Wood 96897c95059SAlexander Graf trace_kvm_exit(exit_nr, vcpu); 969706fb730SAlexander Graf kvm_guest_exit(); 97097c95059SAlexander Graf 971d30f6e48SScott Wood run->exit_reason = KVM_EXIT_UNKNOWN; 972d30f6e48SScott Wood run->ready_for_interrupt_injection = 1; 973d30f6e48SScott Wood 974f5250471SMihai Caraman if (emulated != EMULATE_DONE) { 975f5250471SMihai Caraman r = kvmppc_resume_inst_load(run, vcpu, emulated, last_inst); 976f5250471SMihai Caraman goto out; 977f5250471SMihai Caraman } 978f5250471SMihai Caraman 979d30f6e48SScott Wood switch (exit_nr) { 980d30f6e48SScott Wood case BOOKE_INTERRUPT_MACHINE_CHECK: 981c35c9d84SAlexander Graf printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR)); 982c35c9d84SAlexander Graf kvmppc_dump_vcpu(vcpu); 983c35c9d84SAlexander Graf /* For debugging, send invalid exit reason to user space */ 984c35c9d84SAlexander Graf run->hw.hardware_exit_reason = ~1ULL << 32; 985c35c9d84SAlexander Graf run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR); 986c35c9d84SAlexander Graf r = RESUME_HOST; 987d30f6e48SScott Wood break; 988d30f6e48SScott Wood 989d30f6e48SScott Wood case BOOKE_INTERRUPT_EXTERNAL: 990d30f6e48SScott Wood kvmppc_account_exit(vcpu, EXT_INTR_EXITS); 991d30f6e48SScott Wood r = RESUME_GUEST; 992d30f6e48SScott Wood break; 993d30f6e48SScott Wood 994d30f6e48SScott Wood case BOOKE_INTERRUPT_DECREMENTER: 995d30f6e48SScott Wood kvmppc_account_exit(vcpu, DEC_EXITS); 996d30f6e48SScott Wood r = RESUME_GUEST; 997d30f6e48SScott Wood break; 998d30f6e48SScott Wood 9996328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 10006328e593SBharat Bhushan r = RESUME_GUEST; 10016328e593SBharat Bhushan break; 10026328e593SBharat Bhushan 1003d30f6e48SScott Wood case BOOKE_INTERRUPT_DOORBELL: 1004d30f6e48SScott Wood kvmppc_account_exit(vcpu, DBELL_EXITS); 1005d30f6e48SScott Wood r = RESUME_GUEST; 1006d30f6e48SScott Wood break; 1007d30f6e48SScott Wood 1008d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL_CRIT: 1009d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 1010d30f6e48SScott Wood 1011d30f6e48SScott Wood /* 1012d30f6e48SScott Wood * We are here because there is a pending guest interrupt 1013d30f6e48SScott Wood * which could not be delivered as MSR_CE or MSR_ME was not 1014d30f6e48SScott Wood * set. Once we break from here we will retry delivery. 1015d30f6e48SScott Wood */ 1016d30f6e48SScott Wood r = RESUME_GUEST; 1017d30f6e48SScott Wood break; 1018d30f6e48SScott Wood 1019d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL: 1020d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 1021d30f6e48SScott Wood 1022d30f6e48SScott Wood /* 1023d30f6e48SScott Wood * We are here because there is a pending guest interrupt 1024d30f6e48SScott Wood * which could not be delivered as MSR_EE was not set. Once 1025d30f6e48SScott Wood * we break from here we will retry delivery. 1026d30f6e48SScott Wood */ 1027d30f6e48SScott Wood r = RESUME_GUEST; 1028d30f6e48SScott Wood break; 1029d30f6e48SScott Wood 103095f2e921SAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 103195f2e921SAlexander Graf r = RESUME_GUEST; 103295f2e921SAlexander Graf break; 103395f2e921SAlexander Graf 1034d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_PRIV: 1035d30f6e48SScott Wood r = emulation_exit(run, vcpu); 1036d30f6e48SScott Wood break; 1037d30f6e48SScott Wood 1038d30f6e48SScott Wood case BOOKE_INTERRUPT_PROGRAM: 1039d30f6e48SScott Wood if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) { 10400268597cSAlexander Graf /* 10410268597cSAlexander Graf * Program traps generated by user-level software must 10420268597cSAlexander Graf * be handled by the guest kernel. 10430268597cSAlexander Graf * 10440268597cSAlexander Graf * In GS mode, hypervisor privileged instructions trap 10450268597cSAlexander Graf * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are 10460268597cSAlexander Graf * actual program interrupts, handled by the guest. 10470268597cSAlexander Graf */ 1048d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr); 1049d30f6e48SScott Wood r = RESUME_GUEST; 1050d30f6e48SScott Wood kvmppc_account_exit(vcpu, USR_PR_INST); 1051d30f6e48SScott Wood break; 1052d30f6e48SScott Wood } 1053d30f6e48SScott Wood 1054d30f6e48SScott Wood r = emulation_exit(run, vcpu); 1055d9fbd03dSHollis Blanchard break; 1056d9fbd03dSHollis Blanchard 1057d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_FP_UNAVAIL: 1058d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL); 10597b701591SHollis Blanchard kvmppc_account_exit(vcpu, FP_UNAVAIL); 1060d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1061d9fbd03dSHollis Blanchard break; 1062d9fbd03dSHollis Blanchard 10634cd35f67SScott Wood #ifdef CONFIG_SPE 10644cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: { 10654cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) 10664cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 10674cd35f67SScott Wood else 10684cd35f67SScott Wood kvmppc_booke_queue_irqprio(vcpu, 10694cd35f67SScott Wood BOOKE_IRQPRIO_SPE_UNAVAIL); 1070bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1071bb3a8a17SHollis Blanchard break; 10724cd35f67SScott Wood } 1073bb3a8a17SHollis Blanchard 1074bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_DATA: 1075bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA); 1076bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1077bb3a8a17SHollis Blanchard break; 1078bb3a8a17SHollis Blanchard 1079bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_ROUND: 1080bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND); 1081bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1082bb3a8a17SHollis Blanchard break; 1083*95d80a29SMihai Caraman #elif defined(CONFIG_SPE_POSSIBLE) 10844cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: 10854cd35f67SScott Wood /* 10864cd35f67SScott Wood * Guest wants SPE, but host kernel doesn't support it. Send 10874cd35f67SScott Wood * an "unimplemented operation" program check to the guest. 10884cd35f67SScott Wood */ 10894cd35f67SScott Wood kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV); 10904cd35f67SScott Wood r = RESUME_GUEST; 10914cd35f67SScott Wood break; 10924cd35f67SScott Wood 10934cd35f67SScott Wood /* 10944cd35f67SScott Wood * These really should never happen without CONFIG_SPE, 10954cd35f67SScott Wood * as we should never enable the real MSR[SPE] in the guest. 10964cd35f67SScott Wood */ 10974cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_DATA: 10984cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_ROUND: 10994cd35f67SScott Wood printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n", 11004cd35f67SScott Wood __func__, exit_nr, vcpu->arch.pc); 11014cd35f67SScott Wood run->hw.hardware_exit_reason = exit_nr; 11024cd35f67SScott Wood r = RESUME_HOST; 11034cd35f67SScott Wood break; 1104*95d80a29SMihai Caraman #endif /* CONFIG_SPE_POSSIBLE */ 1105*95d80a29SMihai Caraman 1106*95d80a29SMihai Caraman /* 1107*95d80a29SMihai Caraman * On cores with Vector category, KVM is loaded only if CONFIG_ALTIVEC, 1108*95d80a29SMihai Caraman * see kvmppc_core_check_processor_compat(). 1109*95d80a29SMihai Caraman */ 1110*95d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 1111*95d80a29SMihai Caraman case BOOKE_INTERRUPT_ALTIVEC_UNAVAIL: 1112*95d80a29SMihai Caraman kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_UNAVAIL); 1113*95d80a29SMihai Caraman r = RESUME_GUEST; 1114*95d80a29SMihai Caraman break; 1115*95d80a29SMihai Caraman 1116*95d80a29SMihai Caraman case BOOKE_INTERRUPT_ALTIVEC_ASSIST: 1117*95d80a29SMihai Caraman kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_ASSIST); 1118*95d80a29SMihai Caraman r = RESUME_GUEST; 1119*95d80a29SMihai Caraman break; 11204cd35f67SScott Wood #endif 1121bb3a8a17SHollis Blanchard 1122d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DATA_STORAGE: 1123daf5e271SLiu Yu kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear, 1124daf5e271SLiu Yu vcpu->arch.fault_esr); 11257b701591SHollis Blanchard kvmppc_account_exit(vcpu, DSI_EXITS); 1126d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1127d9fbd03dSHollis Blanchard break; 1128d9fbd03dSHollis Blanchard 1129d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_INST_STORAGE: 1130daf5e271SLiu Yu kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr); 11317b701591SHollis Blanchard kvmppc_account_exit(vcpu, ISI_EXITS); 1132d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1133d9fbd03dSHollis Blanchard break; 1134d9fbd03dSHollis Blanchard 1135011da899SAlexander Graf case BOOKE_INTERRUPT_ALIGNMENT: 1136011da899SAlexander Graf kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear, 1137011da899SAlexander Graf vcpu->arch.fault_esr); 1138011da899SAlexander Graf r = RESUME_GUEST; 1139011da899SAlexander Graf break; 1140011da899SAlexander Graf 1141d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 1142d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_SYSCALL: 1143d30f6e48SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR)) { 1144d30f6e48SScott Wood kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 1145d30f6e48SScott Wood } else { 1146d30f6e48SScott Wood /* 1147d30f6e48SScott Wood * hcall from guest userspace -- send privileged 1148d30f6e48SScott Wood * instruction program check. 1149d30f6e48SScott Wood */ 1150d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, ESR_PPR); 1151d30f6e48SScott Wood } 1152d30f6e48SScott Wood 1153d30f6e48SScott Wood r = RESUME_GUEST; 1154d30f6e48SScott Wood break; 1155d30f6e48SScott Wood #else 1156d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_SYSCALL: 11572a342ed5SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_PR) && 11582a342ed5SAlexander Graf (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) { 11592a342ed5SAlexander Graf /* KVM PV hypercalls */ 11602a342ed5SAlexander Graf kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 11612a342ed5SAlexander Graf r = RESUME_GUEST; 11622a342ed5SAlexander Graf } else { 11632a342ed5SAlexander Graf /* Guest syscalls */ 1164d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL); 11652a342ed5SAlexander Graf } 11667b701591SHollis Blanchard kvmppc_account_exit(vcpu, SYSCALL_EXITS); 1167d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1168d9fbd03dSHollis Blanchard break; 1169d30f6e48SScott Wood #endif 1170d9fbd03dSHollis Blanchard 1171d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DTLB_MISS: { 1172d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.fault_dear; 11737924bd41SHollis Blanchard int gtlb_index; 1174475e7cddSHollis Blanchard gpa_t gpaddr; 1175d9fbd03dSHollis Blanchard gfn_t gfn; 1176d9fbd03dSHollis Blanchard 1177bf7ca4bdSAlexander Graf #ifdef CONFIG_KVM_E500V2 1178a4cd8b23SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR) && 1179a4cd8b23SScott Wood (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 1180a4cd8b23SScott Wood kvmppc_map_magic(vcpu); 1181a4cd8b23SScott Wood kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1182a4cd8b23SScott Wood r = RESUME_GUEST; 1183a4cd8b23SScott Wood 1184a4cd8b23SScott Wood break; 1185a4cd8b23SScott Wood } 1186a4cd8b23SScott Wood #endif 1187a4cd8b23SScott Wood 1188d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1189fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 11907924bd41SHollis Blanchard if (gtlb_index < 0) { 1191d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1192daf5e271SLiu Yu kvmppc_core_queue_dtlb_miss(vcpu, 1193daf5e271SLiu Yu vcpu->arch.fault_dear, 1194daf5e271SLiu Yu vcpu->arch.fault_esr); 1195b52a638cSHollis Blanchard kvmppc_mmu_dtlb_miss(vcpu); 11967b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS); 1197d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1198d9fbd03dSHollis Blanchard break; 1199d9fbd03dSHollis Blanchard } 1200d9fbd03dSHollis Blanchard 1201f1e89028SScott Wood idx = srcu_read_lock(&vcpu->kvm->srcu); 1202f1e89028SScott Wood 1203be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 1204475e7cddSHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1205d9fbd03dSHollis Blanchard 1206d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1207d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1208d9fbd03dSHollis Blanchard * didn't, and it is RAM. This could be because: 1209d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1210d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1211d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1212d9fbd03dSHollis Blanchard * invoking the guest. */ 121358a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 12147b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1215d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1216d9fbd03dSHollis Blanchard } else { 1217d9fbd03dSHollis Blanchard /* Guest has mapped and accessed a page which is not 1218d9fbd03dSHollis Blanchard * actually RAM. */ 1219475e7cddSHollis Blanchard vcpu->arch.paddr_accessed = gpaddr; 12206020c0f6SAlexander Graf vcpu->arch.vaddr_accessed = eaddr; 1221d9fbd03dSHollis Blanchard r = kvmppc_emulate_mmio(run, vcpu); 12227b701591SHollis Blanchard kvmppc_account_exit(vcpu, MMIO_EXITS); 1223d9fbd03dSHollis Blanchard } 1224d9fbd03dSHollis Blanchard 1225f1e89028SScott Wood srcu_read_unlock(&vcpu->kvm->srcu, idx); 1226d9fbd03dSHollis Blanchard break; 1227d9fbd03dSHollis Blanchard } 1228d9fbd03dSHollis Blanchard 1229d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_ITLB_MISS: { 1230d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.pc; 123189168618SHollis Blanchard gpa_t gpaddr; 1232d9fbd03dSHollis Blanchard gfn_t gfn; 12337924bd41SHollis Blanchard int gtlb_index; 1234d9fbd03dSHollis Blanchard 1235d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1236d9fbd03dSHollis Blanchard 1237d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1238fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 12397924bd41SHollis Blanchard if (gtlb_index < 0) { 1240d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1241d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 1242b52a638cSHollis Blanchard kvmppc_mmu_itlb_miss(vcpu); 12437b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS); 1244d9fbd03dSHollis Blanchard break; 1245d9fbd03dSHollis Blanchard } 1246d9fbd03dSHollis Blanchard 12477b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS); 1248d9fbd03dSHollis Blanchard 1249f1e89028SScott Wood idx = srcu_read_lock(&vcpu->kvm->srcu); 1250f1e89028SScott Wood 1251be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 125289168618SHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1253d9fbd03dSHollis Blanchard 1254d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1255d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1256d9fbd03dSHollis Blanchard * didn't. This could be because: 1257d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1258d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1259d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1260d9fbd03dSHollis Blanchard * invoking the guest. */ 126158a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 1262d9fbd03dSHollis Blanchard } else { 1263d9fbd03dSHollis Blanchard /* Guest mapped and leaped at non-RAM! */ 1264d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK); 1265d9fbd03dSHollis Blanchard } 1266d9fbd03dSHollis Blanchard 1267f1e89028SScott Wood srcu_read_unlock(&vcpu->kvm->srcu, idx); 1268d9fbd03dSHollis Blanchard break; 1269d9fbd03dSHollis Blanchard } 1270d9fbd03dSHollis Blanchard 1271d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DEBUG: { 1272ce11e48bSBharat Bhushan r = kvmppc_handle_debug(run, vcpu); 1273ce11e48bSBharat Bhushan if (r == RESUME_HOST) 1274d9fbd03dSHollis Blanchard run->exit_reason = KVM_EXIT_DEBUG; 12757b701591SHollis Blanchard kvmppc_account_exit(vcpu, DEBUG_EXITS); 1276d9fbd03dSHollis Blanchard break; 1277d9fbd03dSHollis Blanchard } 1278d9fbd03dSHollis Blanchard 1279d9fbd03dSHollis Blanchard default: 1280d9fbd03dSHollis Blanchard printk(KERN_EMERG "exit_nr %d\n", exit_nr); 1281d9fbd03dSHollis Blanchard BUG(); 1282d9fbd03dSHollis Blanchard } 1283d9fbd03dSHollis Blanchard 1284f5250471SMihai Caraman out: 1285a8e4ef84SAlexander Graf /* 1286a8e4ef84SAlexander Graf * To avoid clobbering exit_reason, only check for signals if we 1287a8e4ef84SAlexander Graf * aren't already exiting to userspace for some other reason. 1288a8e4ef84SAlexander Graf */ 128903660ba2SAlexander Graf if (!(r & RESUME_HOST)) { 12907ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 12916c85f52bSScott Wood if (s <= 0) 12927ee78855SAlexander Graf r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV); 12936c85f52bSScott Wood else { 12946c85f52bSScott Wood /* interrupts now hard-disabled */ 12955f1c248fSScott Wood kvmppc_fix_ee_before_entry(); 12963efc7da6SMihai Caraman kvmppc_load_guest_fp(vcpu); 1297*95d80a29SMihai Caraman kvmppc_load_guest_altivec(vcpu); 129824afa37bSAlexander Graf } 129924afa37bSAlexander Graf } 1300706fb730SAlexander Graf 1301d9fbd03dSHollis Blanchard return r; 1302d9fbd03dSHollis Blanchard } 1303d9fbd03dSHollis Blanchard 1304d26f22c9SBharat Bhushan static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr) 1305d26f22c9SBharat Bhushan { 1306d26f22c9SBharat Bhushan u32 old_tsr = vcpu->arch.tsr; 1307d26f22c9SBharat Bhushan 1308d26f22c9SBharat Bhushan vcpu->arch.tsr = new_tsr; 1309d26f22c9SBharat Bhushan 1310d26f22c9SBharat Bhushan if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS)) 1311d26f22c9SBharat Bhushan arm_next_watchdog(vcpu); 1312d26f22c9SBharat Bhushan 1313d26f22c9SBharat Bhushan update_timer_ints(vcpu); 1314d26f22c9SBharat Bhushan } 1315d26f22c9SBharat Bhushan 1316d9fbd03dSHollis Blanchard /* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */ 1317d9fbd03dSHollis Blanchard int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu) 1318d9fbd03dSHollis Blanchard { 1319082decf2SHollis Blanchard int i; 1320af8f38b3SAlexander Graf int r; 1321082decf2SHollis Blanchard 1322d9fbd03dSHollis Blanchard vcpu->arch.pc = 0; 1323b5904972SScott Wood vcpu->arch.shared->pir = vcpu->vcpu_id; 13248e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */ 1325d30f6e48SScott Wood kvmppc_set_msr(vcpu, 0); 1326d9fbd03dSHollis Blanchard 1327d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 1328ce11e48bSBharat Bhushan vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS; 1329d9fbd03dSHollis Blanchard vcpu->arch.shadow_pid = 1; 1330d30f6e48SScott Wood vcpu->arch.shared->msr = 0; 1331d30f6e48SScott Wood #endif 1332d9fbd03dSHollis Blanchard 1333082decf2SHollis Blanchard /* Eye-catching numbers so we know if the guest takes an interrupt 1334082decf2SHollis Blanchard * before it's programmed its own IVPR/IVORs. */ 1335d9fbd03dSHollis Blanchard vcpu->arch.ivpr = 0x55550000; 1336082decf2SHollis Blanchard for (i = 0; i < BOOKE_IRQPRIO_MAX; i++) 1337082decf2SHollis Blanchard vcpu->arch.ivor[i] = 0x7700 | i * 4; 1338d9fbd03dSHollis Blanchard 133973e75b41SHollis Blanchard kvmppc_init_timing_stats(vcpu); 134073e75b41SHollis Blanchard 1341af8f38b3SAlexander Graf r = kvmppc_core_vcpu_setup(vcpu); 1342af8f38b3SAlexander Graf kvmppc_sanity_check(vcpu); 1343af8f38b3SAlexander Graf return r; 1344d9fbd03dSHollis Blanchard } 1345d9fbd03dSHollis Blanchard 1346f61c94bbSBharat Bhushan int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu) 1347f61c94bbSBharat Bhushan { 1348f61c94bbSBharat Bhushan /* setup watchdog timer once */ 1349f61c94bbSBharat Bhushan spin_lock_init(&vcpu->arch.wdt_lock); 1350f61c94bbSBharat Bhushan setup_timer(&vcpu->arch.wdt_timer, kvmppc_watchdog_func, 1351f61c94bbSBharat Bhushan (unsigned long)vcpu); 1352f61c94bbSBharat Bhushan 1353f61c94bbSBharat Bhushan return 0; 1354f61c94bbSBharat Bhushan } 1355f61c94bbSBharat Bhushan 1356f61c94bbSBharat Bhushan void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu) 1357f61c94bbSBharat Bhushan { 1358f61c94bbSBharat Bhushan del_timer_sync(&vcpu->arch.wdt_timer); 1359f61c94bbSBharat Bhushan } 1360f61c94bbSBharat Bhushan 1361d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1362d9fbd03dSHollis Blanchard { 1363d9fbd03dSHollis Blanchard int i; 1364d9fbd03dSHollis Blanchard 1365d9fbd03dSHollis Blanchard regs->pc = vcpu->arch.pc; 1366992b5b29SAlexander Graf regs->cr = kvmppc_get_cr(vcpu); 1367d9fbd03dSHollis Blanchard regs->ctr = vcpu->arch.ctr; 1368d9fbd03dSHollis Blanchard regs->lr = vcpu->arch.lr; 1369992b5b29SAlexander Graf regs->xer = kvmppc_get_xer(vcpu); 1370666e7252SAlexander Graf regs->msr = vcpu->arch.shared->msr; 137131579eeaSBharat Bhushan regs->srr0 = kvmppc_get_srr0(vcpu); 137231579eeaSBharat Bhushan regs->srr1 = kvmppc_get_srr1(vcpu); 1373d9fbd03dSHollis Blanchard regs->pid = vcpu->arch.pid; 1374c1b8a01bSBharat Bhushan regs->sprg0 = kvmppc_get_sprg0(vcpu); 1375c1b8a01bSBharat Bhushan regs->sprg1 = kvmppc_get_sprg1(vcpu); 1376c1b8a01bSBharat Bhushan regs->sprg2 = kvmppc_get_sprg2(vcpu); 1377c1b8a01bSBharat Bhushan regs->sprg3 = kvmppc_get_sprg3(vcpu); 1378c1b8a01bSBharat Bhushan regs->sprg4 = kvmppc_get_sprg4(vcpu); 1379c1b8a01bSBharat Bhushan regs->sprg5 = kvmppc_get_sprg5(vcpu); 1380c1b8a01bSBharat Bhushan regs->sprg6 = kvmppc_get_sprg6(vcpu); 1381c1b8a01bSBharat Bhushan regs->sprg7 = kvmppc_get_sprg7(vcpu); 1382d9fbd03dSHollis Blanchard 1383d9fbd03dSHollis Blanchard for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 13848e5b26b5SAlexander Graf regs->gpr[i] = kvmppc_get_gpr(vcpu, i); 1385d9fbd03dSHollis Blanchard 1386d9fbd03dSHollis Blanchard return 0; 1387d9fbd03dSHollis Blanchard } 1388d9fbd03dSHollis Blanchard 1389d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1390d9fbd03dSHollis Blanchard { 1391d9fbd03dSHollis Blanchard int i; 1392d9fbd03dSHollis Blanchard 1393d9fbd03dSHollis Blanchard vcpu->arch.pc = regs->pc; 1394992b5b29SAlexander Graf kvmppc_set_cr(vcpu, regs->cr); 1395d9fbd03dSHollis Blanchard vcpu->arch.ctr = regs->ctr; 1396d9fbd03dSHollis Blanchard vcpu->arch.lr = regs->lr; 1397992b5b29SAlexander Graf kvmppc_set_xer(vcpu, regs->xer); 1398b8fd68acSHollis Blanchard kvmppc_set_msr(vcpu, regs->msr); 139931579eeaSBharat Bhushan kvmppc_set_srr0(vcpu, regs->srr0); 140031579eeaSBharat Bhushan kvmppc_set_srr1(vcpu, regs->srr1); 14015ce941eeSScott Wood kvmppc_set_pid(vcpu, regs->pid); 1402c1b8a01bSBharat Bhushan kvmppc_set_sprg0(vcpu, regs->sprg0); 1403c1b8a01bSBharat Bhushan kvmppc_set_sprg1(vcpu, regs->sprg1); 1404c1b8a01bSBharat Bhushan kvmppc_set_sprg2(vcpu, regs->sprg2); 1405c1b8a01bSBharat Bhushan kvmppc_set_sprg3(vcpu, regs->sprg3); 1406c1b8a01bSBharat Bhushan kvmppc_set_sprg4(vcpu, regs->sprg4); 1407c1b8a01bSBharat Bhushan kvmppc_set_sprg5(vcpu, regs->sprg5); 1408c1b8a01bSBharat Bhushan kvmppc_set_sprg6(vcpu, regs->sprg6); 1409c1b8a01bSBharat Bhushan kvmppc_set_sprg7(vcpu, regs->sprg7); 1410d9fbd03dSHollis Blanchard 14118e5b26b5SAlexander Graf for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 14128e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, i, regs->gpr[i]); 1413d9fbd03dSHollis Blanchard 1414d9fbd03dSHollis Blanchard return 0; 1415d9fbd03dSHollis Blanchard } 1416d9fbd03dSHollis Blanchard 14175ce941eeSScott Wood static void get_sregs_base(struct kvm_vcpu *vcpu, 14185ce941eeSScott Wood struct kvm_sregs *sregs) 14195ce941eeSScott Wood { 14205ce941eeSScott Wood u64 tb = get_tb(); 14215ce941eeSScott Wood 14225ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_BASE; 14235ce941eeSScott Wood 14245ce941eeSScott Wood sregs->u.e.csrr0 = vcpu->arch.csrr0; 14255ce941eeSScott Wood sregs->u.e.csrr1 = vcpu->arch.csrr1; 14265ce941eeSScott Wood sregs->u.e.mcsr = vcpu->arch.mcsr; 1427dc168549SBharat Bhushan sregs->u.e.esr = kvmppc_get_esr(vcpu); 1428a5414d4bSBharat Bhushan sregs->u.e.dear = kvmppc_get_dar(vcpu); 14295ce941eeSScott Wood sregs->u.e.tsr = vcpu->arch.tsr; 14305ce941eeSScott Wood sregs->u.e.tcr = vcpu->arch.tcr; 14315ce941eeSScott Wood sregs->u.e.dec = kvmppc_get_dec(vcpu, tb); 14325ce941eeSScott Wood sregs->u.e.tb = tb; 14335ce941eeSScott Wood sregs->u.e.vrsave = vcpu->arch.vrsave; 14345ce941eeSScott Wood } 14355ce941eeSScott Wood 14365ce941eeSScott Wood static int set_sregs_base(struct kvm_vcpu *vcpu, 14375ce941eeSScott Wood struct kvm_sregs *sregs) 14385ce941eeSScott Wood { 14395ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_BASE)) 14405ce941eeSScott Wood return 0; 14415ce941eeSScott Wood 14425ce941eeSScott Wood vcpu->arch.csrr0 = sregs->u.e.csrr0; 14435ce941eeSScott Wood vcpu->arch.csrr1 = sregs->u.e.csrr1; 14445ce941eeSScott Wood vcpu->arch.mcsr = sregs->u.e.mcsr; 1445dc168549SBharat Bhushan kvmppc_set_esr(vcpu, sregs->u.e.esr); 1446a5414d4bSBharat Bhushan kvmppc_set_dar(vcpu, sregs->u.e.dear); 14475ce941eeSScott Wood vcpu->arch.vrsave = sregs->u.e.vrsave; 1448dfd4d47eSScott Wood kvmppc_set_tcr(vcpu, sregs->u.e.tcr); 14495ce941eeSScott Wood 1450dfd4d47eSScott Wood if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) { 14515ce941eeSScott Wood vcpu->arch.dec = sregs->u.e.dec; 14525ce941eeSScott Wood kvmppc_emulate_dec(vcpu); 1453dfd4d47eSScott Wood } 14545ce941eeSScott Wood 1455d26f22c9SBharat Bhushan if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR) 1456d26f22c9SBharat Bhushan kvmppc_set_tsr(vcpu, sregs->u.e.tsr); 14575ce941eeSScott Wood 14585ce941eeSScott Wood return 0; 14595ce941eeSScott Wood } 14605ce941eeSScott Wood 14615ce941eeSScott Wood static void get_sregs_arch206(struct kvm_vcpu *vcpu, 14625ce941eeSScott Wood struct kvm_sregs *sregs) 14635ce941eeSScott Wood { 14645ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_ARCH206; 14655ce941eeSScott Wood 1466841741f2SScott Wood sregs->u.e.pir = vcpu->vcpu_id; 14675ce941eeSScott Wood sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0; 14685ce941eeSScott Wood sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1; 14695ce941eeSScott Wood sregs->u.e.decar = vcpu->arch.decar; 14705ce941eeSScott Wood sregs->u.e.ivpr = vcpu->arch.ivpr; 14715ce941eeSScott Wood } 14725ce941eeSScott Wood 14735ce941eeSScott Wood static int set_sregs_arch206(struct kvm_vcpu *vcpu, 14745ce941eeSScott Wood struct kvm_sregs *sregs) 14755ce941eeSScott Wood { 14765ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206)) 14775ce941eeSScott Wood return 0; 14785ce941eeSScott Wood 1479841741f2SScott Wood if (sregs->u.e.pir != vcpu->vcpu_id) 14805ce941eeSScott Wood return -EINVAL; 14815ce941eeSScott Wood 14825ce941eeSScott Wood vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0; 14835ce941eeSScott Wood vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1; 14845ce941eeSScott Wood vcpu->arch.decar = sregs->u.e.decar; 14855ce941eeSScott Wood vcpu->arch.ivpr = sregs->u.e.ivpr; 14865ce941eeSScott Wood 14875ce941eeSScott Wood return 0; 14885ce941eeSScott Wood } 14895ce941eeSScott Wood 14903a167beaSAneesh Kumar K.V int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 14915ce941eeSScott Wood { 14925ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_IVOR; 14935ce941eeSScott Wood 14945ce941eeSScott Wood sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL]; 14955ce941eeSScott Wood sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK]; 14965ce941eeSScott Wood sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE]; 14975ce941eeSScott Wood sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE]; 14985ce941eeSScott Wood sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL]; 14995ce941eeSScott Wood sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT]; 15005ce941eeSScott Wood sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM]; 15015ce941eeSScott Wood sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL]; 15025ce941eeSScott Wood sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL]; 15035ce941eeSScott Wood sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL]; 15045ce941eeSScott Wood sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER]; 15055ce941eeSScott Wood sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT]; 15065ce941eeSScott Wood sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG]; 15075ce941eeSScott Wood sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS]; 15085ce941eeSScott Wood sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS]; 15095ce941eeSScott Wood sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG]; 15103a167beaSAneesh Kumar K.V return 0; 15115ce941eeSScott Wood } 15125ce941eeSScott Wood 15135ce941eeSScott Wood int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 15145ce941eeSScott Wood { 15155ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_IVOR)) 15165ce941eeSScott Wood return 0; 15175ce941eeSScott Wood 15185ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0]; 15195ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1]; 15205ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2]; 15215ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3]; 15225ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4]; 15235ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5]; 15245ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6]; 15255ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7]; 15265ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8]; 15275ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9]; 15285ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10]; 15295ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11]; 15305ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12]; 15315ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13]; 15325ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14]; 15335ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15]; 15345ce941eeSScott Wood 15355ce941eeSScott Wood return 0; 15365ce941eeSScott Wood } 15375ce941eeSScott Wood 1538d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu, 1539d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1540d9fbd03dSHollis Blanchard { 15415ce941eeSScott Wood sregs->pvr = vcpu->arch.pvr; 15425ce941eeSScott Wood 15435ce941eeSScott Wood get_sregs_base(vcpu, sregs); 15445ce941eeSScott Wood get_sregs_arch206(vcpu, sregs); 1545cbbc58d4SAneesh Kumar K.V return vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs); 1546d9fbd03dSHollis Blanchard } 1547d9fbd03dSHollis Blanchard 1548d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu, 1549d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1550d9fbd03dSHollis Blanchard { 15515ce941eeSScott Wood int ret; 15525ce941eeSScott Wood 15535ce941eeSScott Wood if (vcpu->arch.pvr != sregs->pvr) 15545ce941eeSScott Wood return -EINVAL; 15555ce941eeSScott Wood 15565ce941eeSScott Wood ret = set_sregs_base(vcpu, sregs); 15575ce941eeSScott Wood if (ret < 0) 15585ce941eeSScott Wood return ret; 15595ce941eeSScott Wood 15605ce941eeSScott Wood ret = set_sregs_arch206(vcpu, sregs); 15615ce941eeSScott Wood if (ret < 0) 15625ce941eeSScott Wood return ret; 15635ce941eeSScott Wood 1564cbbc58d4SAneesh Kumar K.V return vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs); 1565d9fbd03dSHollis Blanchard } 1566d9fbd03dSHollis Blanchard 156731f3438eSPaul Mackerras int kvm_vcpu_ioctl_get_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg) 156831f3438eSPaul Mackerras { 156935b299e2SMihai Caraman int r = 0; 157035b299e2SMihai Caraman union kvmppc_one_reg val; 157135b299e2SMihai Caraman int size; 157235b299e2SMihai Caraman 157335b299e2SMihai Caraman size = one_reg_size(reg->id); 157435b299e2SMihai Caraman if (size > sizeof(val)) 157535b299e2SMihai Caraman return -EINVAL; 15766df8d3fcSBharat Bhushan 15776df8d3fcSBharat Bhushan switch (reg->id) { 15786df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 1579547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac1); 15806df8d3fcSBharat Bhushan break; 1581547465efSBharat Bhushan case KVM_REG_PPC_IAC2: 1582547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac2); 1583547465efSBharat Bhushan break; 1584547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1585547465efSBharat Bhushan case KVM_REG_PPC_IAC3: 1586547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac3); 1587547465efSBharat Bhushan break; 1588547465efSBharat Bhushan case KVM_REG_PPC_IAC4: 1589547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac4); 1590547465efSBharat Bhushan break; 1591547465efSBharat Bhushan #endif 15926df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 1593547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.dac1); 1594547465efSBharat Bhushan break; 159535b299e2SMihai Caraman case KVM_REG_PPC_DAC2: 1596547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.dac2); 15976df8d3fcSBharat Bhushan break; 15982c509672SBharat Bhushan case KVM_REG_PPC_DBSR: 15992c509672SBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbsr); 16002c509672SBharat Bhushan break; 1601324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 160234f754b9SBharat Bhushan u32 epr = kvmppc_get_epr(vcpu); 160335b299e2SMihai Caraman val = get_reg_val(reg->id, epr); 1604324b3e63SAlexander Graf break; 1605324b3e63SAlexander Graf } 1606352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1607352df1deSMihai Caraman case KVM_REG_PPC_EPCR: 160835b299e2SMihai Caraman val = get_reg_val(reg->id, vcpu->arch.epcr); 1609352df1deSMihai Caraman break; 1610352df1deSMihai Caraman #endif 161178accda4SBharat Bhushan case KVM_REG_PPC_TCR: 161235b299e2SMihai Caraman val = get_reg_val(reg->id, vcpu->arch.tcr); 161378accda4SBharat Bhushan break; 161478accda4SBharat Bhushan case KVM_REG_PPC_TSR: 161535b299e2SMihai Caraman val = get_reg_val(reg->id, vcpu->arch.tsr); 161678accda4SBharat Bhushan break; 161735b299e2SMihai Caraman case KVM_REG_PPC_DEBUG_INST: 1618b12c7841SBharat Bhushan val = get_reg_val(reg->id, KVMPPC_INST_EHPRIV_DEBUG); 16198c32a2eaSBharat Bhushan break; 16208b75cbbeSPaul Mackerras case KVM_REG_PPC_VRSAVE: 16218b75cbbeSPaul Mackerras val = get_reg_val(reg->id, vcpu->arch.vrsave); 16228c32a2eaSBharat Bhushan break; 16236df8d3fcSBharat Bhushan default: 1624cbbc58d4SAneesh Kumar K.V r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, reg->id, &val); 16256df8d3fcSBharat Bhushan break; 16266df8d3fcSBharat Bhushan } 162735b299e2SMihai Caraman 162835b299e2SMihai Caraman if (r) 162935b299e2SMihai Caraman return r; 163035b299e2SMihai Caraman 163135b299e2SMihai Caraman if (copy_to_user((char __user *)(unsigned long)reg->addr, &val, size)) 163235b299e2SMihai Caraman r = -EFAULT; 163335b299e2SMihai Caraman 16346df8d3fcSBharat Bhushan return r; 163531f3438eSPaul Mackerras } 163631f3438eSPaul Mackerras 163731f3438eSPaul Mackerras int kvm_vcpu_ioctl_set_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg) 163831f3438eSPaul Mackerras { 163935b299e2SMihai Caraman int r = 0; 164035b299e2SMihai Caraman union kvmppc_one_reg val; 164135b299e2SMihai Caraman int size; 164235b299e2SMihai Caraman 164335b299e2SMihai Caraman size = one_reg_size(reg->id); 164435b299e2SMihai Caraman if (size > sizeof(val)) 164535b299e2SMihai Caraman return -EINVAL; 164635b299e2SMihai Caraman 164735b299e2SMihai Caraman if (copy_from_user(&val, (char __user *)(unsigned long)reg->addr, size)) 164835b299e2SMihai Caraman return -EFAULT; 16496df8d3fcSBharat Bhushan 16506df8d3fcSBharat Bhushan switch (reg->id) { 16516df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 1652547465efSBharat Bhushan vcpu->arch.dbg_reg.iac1 = set_reg_val(reg->id, val); 16536df8d3fcSBharat Bhushan break; 1654547465efSBharat Bhushan case KVM_REG_PPC_IAC2: 1655547465efSBharat Bhushan vcpu->arch.dbg_reg.iac2 = set_reg_val(reg->id, val); 1656547465efSBharat Bhushan break; 1657547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1658547465efSBharat Bhushan case KVM_REG_PPC_IAC3: 1659547465efSBharat Bhushan vcpu->arch.dbg_reg.iac3 = set_reg_val(reg->id, val); 1660547465efSBharat Bhushan break; 1661547465efSBharat Bhushan case KVM_REG_PPC_IAC4: 1662547465efSBharat Bhushan vcpu->arch.dbg_reg.iac4 = set_reg_val(reg->id, val); 1663547465efSBharat Bhushan break; 1664547465efSBharat Bhushan #endif 16656df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 1666547465efSBharat Bhushan vcpu->arch.dbg_reg.dac1 = set_reg_val(reg->id, val); 1667547465efSBharat Bhushan break; 166835b299e2SMihai Caraman case KVM_REG_PPC_DAC2: 1669547465efSBharat Bhushan vcpu->arch.dbg_reg.dac2 = set_reg_val(reg->id, val); 16706df8d3fcSBharat Bhushan break; 16712c509672SBharat Bhushan case KVM_REG_PPC_DBSR: 16722c509672SBharat Bhushan vcpu->arch.dbsr = set_reg_val(reg->id, val); 16732c509672SBharat Bhushan break; 1674324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 167535b299e2SMihai Caraman u32 new_epr = set_reg_val(reg->id, val); 1676324b3e63SAlexander Graf kvmppc_set_epr(vcpu, new_epr); 1677324b3e63SAlexander Graf break; 1678324b3e63SAlexander Graf } 1679352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1680352df1deSMihai Caraman case KVM_REG_PPC_EPCR: { 168135b299e2SMihai Caraman u32 new_epcr = set_reg_val(reg->id, val); 1682352df1deSMihai Caraman kvmppc_set_epcr(vcpu, new_epcr); 1683352df1deSMihai Caraman break; 1684352df1deSMihai Caraman } 1685352df1deSMihai Caraman #endif 168678accda4SBharat Bhushan case KVM_REG_PPC_OR_TSR: { 168735b299e2SMihai Caraman u32 tsr_bits = set_reg_val(reg->id, val); 168878accda4SBharat Bhushan kvmppc_set_tsr_bits(vcpu, tsr_bits); 168978accda4SBharat Bhushan break; 169078accda4SBharat Bhushan } 169178accda4SBharat Bhushan case KVM_REG_PPC_CLEAR_TSR: { 169235b299e2SMihai Caraman u32 tsr_bits = set_reg_val(reg->id, val); 169378accda4SBharat Bhushan kvmppc_clr_tsr_bits(vcpu, tsr_bits); 169478accda4SBharat Bhushan break; 169578accda4SBharat Bhushan } 169678accda4SBharat Bhushan case KVM_REG_PPC_TSR: { 169735b299e2SMihai Caraman u32 tsr = set_reg_val(reg->id, val); 169878accda4SBharat Bhushan kvmppc_set_tsr(vcpu, tsr); 169978accda4SBharat Bhushan break; 170078accda4SBharat Bhushan } 170178accda4SBharat Bhushan case KVM_REG_PPC_TCR: { 170235b299e2SMihai Caraman u32 tcr = set_reg_val(reg->id, val); 170378accda4SBharat Bhushan kvmppc_set_tcr(vcpu, tcr); 170478accda4SBharat Bhushan break; 170578accda4SBharat Bhushan } 17068b75cbbeSPaul Mackerras case KVM_REG_PPC_VRSAVE: 17078b75cbbeSPaul Mackerras vcpu->arch.vrsave = set_reg_val(reg->id, val); 17088b75cbbeSPaul Mackerras break; 17096df8d3fcSBharat Bhushan default: 1710cbbc58d4SAneesh Kumar K.V r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, reg->id, &val); 17116df8d3fcSBharat Bhushan break; 17126df8d3fcSBharat Bhushan } 171335b299e2SMihai Caraman 17146df8d3fcSBharat Bhushan return r; 171531f3438eSPaul Mackerras } 171631f3438eSPaul Mackerras 1717d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1718d9fbd03dSHollis Blanchard { 1719d9fbd03dSHollis Blanchard return -ENOTSUPP; 1720d9fbd03dSHollis Blanchard } 1721d9fbd03dSHollis Blanchard 1722d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1723d9fbd03dSHollis Blanchard { 1724d9fbd03dSHollis Blanchard return -ENOTSUPP; 1725d9fbd03dSHollis Blanchard } 1726d9fbd03dSHollis Blanchard 1727d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu, 1728d9fbd03dSHollis Blanchard struct kvm_translation *tr) 1729d9fbd03dSHollis Blanchard { 173098001d8dSAvi Kivity int r; 173198001d8dSAvi Kivity 173298001d8dSAvi Kivity r = kvmppc_core_vcpu_translate(vcpu, tr); 173398001d8dSAvi Kivity return r; 1734d9fbd03dSHollis Blanchard } 1735d9fbd03dSHollis Blanchard 17364e755758SAlexander Graf int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log) 17374e755758SAlexander Graf { 17384e755758SAlexander Graf return -ENOTSUPP; 17394e755758SAlexander Graf } 17404e755758SAlexander Graf 17415587027cSAneesh Kumar K.V void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free, 1742a66b48c3SPaul Mackerras struct kvm_memory_slot *dont) 1743a66b48c3SPaul Mackerras { 1744a66b48c3SPaul Mackerras } 1745a66b48c3SPaul Mackerras 17465587027cSAneesh Kumar K.V int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot, 1747a66b48c3SPaul Mackerras unsigned long npages) 1748a66b48c3SPaul Mackerras { 1749a66b48c3SPaul Mackerras return 0; 1750a66b48c3SPaul Mackerras } 1751a66b48c3SPaul Mackerras 1752f9e0554dSPaul Mackerras int kvmppc_core_prepare_memory_region(struct kvm *kvm, 1753a66b48c3SPaul Mackerras struct kvm_memory_slot *memslot, 1754f9e0554dSPaul Mackerras struct kvm_userspace_memory_region *mem) 1755f9e0554dSPaul Mackerras { 1756f9e0554dSPaul Mackerras return 0; 1757f9e0554dSPaul Mackerras } 1758f9e0554dSPaul Mackerras 1759f9e0554dSPaul Mackerras void kvmppc_core_commit_memory_region(struct kvm *kvm, 1760dfe49dbdSPaul Mackerras struct kvm_userspace_memory_region *mem, 17618482644aSTakuya Yoshikawa const struct kvm_memory_slot *old) 1762dfe49dbdSPaul Mackerras { 1763dfe49dbdSPaul Mackerras } 1764dfe49dbdSPaul Mackerras 1765dfe49dbdSPaul Mackerras void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot) 1766f9e0554dSPaul Mackerras { 1767f9e0554dSPaul Mackerras } 1768f9e0554dSPaul Mackerras 176938f98824SMihai Caraman void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr) 177038f98824SMihai Caraman { 177138f98824SMihai Caraman #if defined(CONFIG_64BIT) 177238f98824SMihai Caraman vcpu->arch.epcr = new_epcr; 177338f98824SMihai Caraman #ifdef CONFIG_KVM_BOOKE_HV 177438f98824SMihai Caraman vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM; 177538f98824SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 177638f98824SMihai Caraman vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM; 177738f98824SMihai Caraman #endif 177838f98824SMihai Caraman #endif 177938f98824SMihai Caraman } 178038f98824SMihai Caraman 1781dfd4d47eSScott Wood void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr) 1782dfd4d47eSScott Wood { 1783dfd4d47eSScott Wood vcpu->arch.tcr = new_tcr; 1784f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1785dfd4d47eSScott Wood update_timer_ints(vcpu); 1786dfd4d47eSScott Wood } 1787dfd4d47eSScott Wood 1788dfd4d47eSScott Wood void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1789dfd4d47eSScott Wood { 1790dfd4d47eSScott Wood set_bits(tsr_bits, &vcpu->arch.tsr); 1791dfd4d47eSScott Wood smp_wmb(); 1792dfd4d47eSScott Wood kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 1793dfd4d47eSScott Wood kvm_vcpu_kick(vcpu); 1794dfd4d47eSScott Wood } 1795dfd4d47eSScott Wood 1796dfd4d47eSScott Wood void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1797dfd4d47eSScott Wood { 1798dfd4d47eSScott Wood clear_bits(tsr_bits, &vcpu->arch.tsr); 1799f61c94bbSBharat Bhushan 1800f61c94bbSBharat Bhushan /* 1801f61c94bbSBharat Bhushan * We may have stopped the watchdog due to 1802f61c94bbSBharat Bhushan * being stuck on final expiration. 1803f61c94bbSBharat Bhushan */ 1804f61c94bbSBharat Bhushan if (tsr_bits & (TSR_ENW | TSR_WIS)) 1805f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1806f61c94bbSBharat Bhushan 1807dfd4d47eSScott Wood update_timer_ints(vcpu); 1808dfd4d47eSScott Wood } 1809dfd4d47eSScott Wood 1810dfd4d47eSScott Wood void kvmppc_decrementer_func(unsigned long data) 1811dfd4d47eSScott Wood { 1812dfd4d47eSScott Wood struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data; 1813dfd4d47eSScott Wood 181421bd000aSBharat Bhushan if (vcpu->arch.tcr & TCR_ARE) { 181521bd000aSBharat Bhushan vcpu->arch.dec = vcpu->arch.decar; 181621bd000aSBharat Bhushan kvmppc_emulate_dec(vcpu); 181721bd000aSBharat Bhushan } 181821bd000aSBharat Bhushan 1819dfd4d47eSScott Wood kvmppc_set_tsr_bits(vcpu, TSR_DIS); 1820dfd4d47eSScott Wood } 1821dfd4d47eSScott Wood 1822ce11e48bSBharat Bhushan static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg, 1823ce11e48bSBharat Bhushan uint64_t addr, int index) 1824ce11e48bSBharat Bhushan { 1825ce11e48bSBharat Bhushan switch (index) { 1826ce11e48bSBharat Bhushan case 0: 1827ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC1; 1828ce11e48bSBharat Bhushan dbg_reg->iac1 = addr; 1829ce11e48bSBharat Bhushan break; 1830ce11e48bSBharat Bhushan case 1: 1831ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC2; 1832ce11e48bSBharat Bhushan dbg_reg->iac2 = addr; 1833ce11e48bSBharat Bhushan break; 1834ce11e48bSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1835ce11e48bSBharat Bhushan case 2: 1836ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC3; 1837ce11e48bSBharat Bhushan dbg_reg->iac3 = addr; 1838ce11e48bSBharat Bhushan break; 1839ce11e48bSBharat Bhushan case 3: 1840ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC4; 1841ce11e48bSBharat Bhushan dbg_reg->iac4 = addr; 1842ce11e48bSBharat Bhushan break; 1843ce11e48bSBharat Bhushan #endif 1844ce11e48bSBharat Bhushan default: 1845ce11e48bSBharat Bhushan return -EINVAL; 1846ce11e48bSBharat Bhushan } 1847ce11e48bSBharat Bhushan 1848ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IDM; 1849ce11e48bSBharat Bhushan return 0; 1850ce11e48bSBharat Bhushan } 1851ce11e48bSBharat Bhushan 1852ce11e48bSBharat Bhushan static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr, 1853ce11e48bSBharat Bhushan int type, int index) 1854ce11e48bSBharat Bhushan { 1855ce11e48bSBharat Bhushan switch (index) { 1856ce11e48bSBharat Bhushan case 0: 1857ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_READ) 1858ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC1R; 1859ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_WRITE) 1860ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC1W; 1861ce11e48bSBharat Bhushan dbg_reg->dac1 = addr; 1862ce11e48bSBharat Bhushan break; 1863ce11e48bSBharat Bhushan case 1: 1864ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_READ) 1865ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC2R; 1866ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_WRITE) 1867ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC2W; 1868ce11e48bSBharat Bhushan dbg_reg->dac2 = addr; 1869ce11e48bSBharat Bhushan break; 1870ce11e48bSBharat Bhushan default: 1871ce11e48bSBharat Bhushan return -EINVAL; 1872ce11e48bSBharat Bhushan } 1873ce11e48bSBharat Bhushan 1874ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IDM; 1875ce11e48bSBharat Bhushan return 0; 1876ce11e48bSBharat Bhushan } 1877ce11e48bSBharat Bhushan void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set) 1878ce11e48bSBharat Bhushan { 1879ce11e48bSBharat Bhushan /* XXX: Add similar MSR protection for BookE-PR */ 1880ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 1881ce11e48bSBharat Bhushan BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP)); 1882ce11e48bSBharat Bhushan if (set) { 1883ce11e48bSBharat Bhushan if (prot_bitmap & MSR_UCLE) 1884ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_UCLEP; 1885ce11e48bSBharat Bhushan if (prot_bitmap & MSR_DE) 1886ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_DEP; 1887ce11e48bSBharat Bhushan if (prot_bitmap & MSR_PMM) 1888ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_PMMP; 1889ce11e48bSBharat Bhushan } else { 1890ce11e48bSBharat Bhushan if (prot_bitmap & MSR_UCLE) 1891ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_UCLEP; 1892ce11e48bSBharat Bhushan if (prot_bitmap & MSR_DE) 1893ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_DEP; 1894ce11e48bSBharat Bhushan if (prot_bitmap & MSR_PMM) 1895ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_PMMP; 1896ce11e48bSBharat Bhushan } 1897ce11e48bSBharat Bhushan #endif 1898ce11e48bSBharat Bhushan } 1899ce11e48bSBharat Bhushan 19007d15c06fSAlexander Graf int kvmppc_xlate(struct kvm_vcpu *vcpu, ulong eaddr, enum xlate_instdata xlid, 19017d15c06fSAlexander Graf enum xlate_readwrite xlrw, struct kvmppc_pte *pte) 19027d15c06fSAlexander Graf { 19037d15c06fSAlexander Graf int gtlb_index; 19047d15c06fSAlexander Graf gpa_t gpaddr; 19057d15c06fSAlexander Graf 19067d15c06fSAlexander Graf #ifdef CONFIG_KVM_E500V2 19077d15c06fSAlexander Graf if (!(vcpu->arch.shared->msr & MSR_PR) && 19087d15c06fSAlexander Graf (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 19097d15c06fSAlexander Graf pte->eaddr = eaddr; 19107d15c06fSAlexander Graf pte->raddr = (vcpu->arch.magic_page_pa & PAGE_MASK) | 19117d15c06fSAlexander Graf (eaddr & ~PAGE_MASK); 19127d15c06fSAlexander Graf pte->vpage = eaddr >> PAGE_SHIFT; 19137d15c06fSAlexander Graf pte->may_read = true; 19147d15c06fSAlexander Graf pte->may_write = true; 19157d15c06fSAlexander Graf pte->may_execute = true; 19167d15c06fSAlexander Graf 19177d15c06fSAlexander Graf return 0; 19187d15c06fSAlexander Graf } 19197d15c06fSAlexander Graf #endif 19207d15c06fSAlexander Graf 19217d15c06fSAlexander Graf /* Check the guest TLB. */ 19227d15c06fSAlexander Graf switch (xlid) { 19237d15c06fSAlexander Graf case XLATE_INST: 19247d15c06fSAlexander Graf gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 19257d15c06fSAlexander Graf break; 19267d15c06fSAlexander Graf case XLATE_DATA: 19277d15c06fSAlexander Graf gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 19287d15c06fSAlexander Graf break; 19297d15c06fSAlexander Graf default: 19307d15c06fSAlexander Graf BUG(); 19317d15c06fSAlexander Graf } 19327d15c06fSAlexander Graf 19337d15c06fSAlexander Graf /* Do we have a TLB entry at all? */ 19347d15c06fSAlexander Graf if (gtlb_index < 0) 19357d15c06fSAlexander Graf return -ENOENT; 19367d15c06fSAlexander Graf 19377d15c06fSAlexander Graf gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 19387d15c06fSAlexander Graf 19397d15c06fSAlexander Graf pte->eaddr = eaddr; 19407d15c06fSAlexander Graf pte->raddr = (gpaddr & PAGE_MASK) | (eaddr & ~PAGE_MASK); 19417d15c06fSAlexander Graf pte->vpage = eaddr >> PAGE_SHIFT; 19427d15c06fSAlexander Graf 19437d15c06fSAlexander Graf /* XXX read permissions from the guest TLB */ 19447d15c06fSAlexander Graf pte->may_read = true; 19457d15c06fSAlexander Graf pte->may_write = true; 19467d15c06fSAlexander Graf pte->may_execute = true; 19477d15c06fSAlexander Graf 19487d15c06fSAlexander Graf return 0; 19497d15c06fSAlexander Graf } 19507d15c06fSAlexander Graf 1951ce11e48bSBharat Bhushan int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu, 1952ce11e48bSBharat Bhushan struct kvm_guest_debug *dbg) 1953ce11e48bSBharat Bhushan { 1954ce11e48bSBharat Bhushan struct debug_reg *dbg_reg; 1955ce11e48bSBharat Bhushan int n, b = 0, w = 0; 1956ce11e48bSBharat Bhushan 1957ce11e48bSBharat Bhushan if (!(dbg->control & KVM_GUESTDBG_ENABLE)) { 1958348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 = 0; 1959ce11e48bSBharat Bhushan vcpu->guest_debug = 0; 1960ce11e48bSBharat Bhushan kvm_guest_protect_msr(vcpu, MSR_DE, false); 1961ce11e48bSBharat Bhushan return 0; 1962ce11e48bSBharat Bhushan } 1963ce11e48bSBharat Bhushan 1964ce11e48bSBharat Bhushan kvm_guest_protect_msr(vcpu, MSR_DE, true); 1965ce11e48bSBharat Bhushan vcpu->guest_debug = dbg->control; 1966348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 = 0; 1967ce11e48bSBharat Bhushan 1968ce11e48bSBharat Bhushan if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) 1969348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC; 1970ce11e48bSBharat Bhushan 1971ce11e48bSBharat Bhushan /* Code below handles only HW breakpoints */ 1972348ba710SBharat Bhushan dbg_reg = &(vcpu->arch.dbg_reg); 1973ce11e48bSBharat Bhushan 1974ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 1975ce11e48bSBharat Bhushan /* 1976ce11e48bSBharat Bhushan * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1 1977ce11e48bSBharat Bhushan * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0 1978ce11e48bSBharat Bhushan */ 1979ce11e48bSBharat Bhushan dbg_reg->dbcr1 = 0; 1980ce11e48bSBharat Bhushan dbg_reg->dbcr2 = 0; 1981ce11e48bSBharat Bhushan #else 1982ce11e48bSBharat Bhushan /* 1983ce11e48bSBharat Bhushan * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1 1984ce11e48bSBharat Bhushan * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR 1985ce11e48bSBharat Bhushan * is set. 1986ce11e48bSBharat Bhushan */ 1987ce11e48bSBharat Bhushan dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US | 1988ce11e48bSBharat Bhushan DBCR1_IAC4US; 1989ce11e48bSBharat Bhushan dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US; 1990ce11e48bSBharat Bhushan #endif 1991ce11e48bSBharat Bhushan 1992ce11e48bSBharat Bhushan if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) 1993ce11e48bSBharat Bhushan return 0; 1994ce11e48bSBharat Bhushan 1995ce11e48bSBharat Bhushan for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) { 1996ce11e48bSBharat Bhushan uint64_t addr = dbg->arch.bp[n].addr; 1997ce11e48bSBharat Bhushan uint32_t type = dbg->arch.bp[n].type; 1998ce11e48bSBharat Bhushan 1999ce11e48bSBharat Bhushan if (type == KVMPPC_DEBUG_NONE) 2000ce11e48bSBharat Bhushan continue; 2001ce11e48bSBharat Bhushan 2002ce11e48bSBharat Bhushan if (type & !(KVMPPC_DEBUG_WATCH_READ | 2003ce11e48bSBharat Bhushan KVMPPC_DEBUG_WATCH_WRITE | 2004ce11e48bSBharat Bhushan KVMPPC_DEBUG_BREAKPOINT)) 2005ce11e48bSBharat Bhushan return -EINVAL; 2006ce11e48bSBharat Bhushan 2007ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_BREAKPOINT) { 2008ce11e48bSBharat Bhushan /* Setting H/W breakpoint */ 2009ce11e48bSBharat Bhushan if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++)) 2010ce11e48bSBharat Bhushan return -EINVAL; 2011ce11e48bSBharat Bhushan } else { 2012ce11e48bSBharat Bhushan /* Setting H/W watchpoint */ 2013ce11e48bSBharat Bhushan if (kvmppc_booke_add_watchpoint(dbg_reg, addr, 2014ce11e48bSBharat Bhushan type, w++)) 2015ce11e48bSBharat Bhushan return -EINVAL; 2016ce11e48bSBharat Bhushan } 2017ce11e48bSBharat Bhushan } 2018ce11e48bSBharat Bhushan 2019ce11e48bSBharat Bhushan return 0; 2020ce11e48bSBharat Bhushan } 2021ce11e48bSBharat Bhushan 202294fa9d99SScott Wood void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 202394fa9d99SScott Wood { 2024a47d72f3SPaul Mackerras vcpu->cpu = smp_processor_id(); 2025d30f6e48SScott Wood current->thread.kvm_vcpu = vcpu; 202694fa9d99SScott Wood } 202794fa9d99SScott Wood 202894fa9d99SScott Wood void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu) 202994fa9d99SScott Wood { 2030d30f6e48SScott Wood current->thread.kvm_vcpu = NULL; 2031a47d72f3SPaul Mackerras vcpu->cpu = -1; 2032ce11e48bSBharat Bhushan 2033ce11e48bSBharat Bhushan /* Clear pending debug event in DBSR */ 2034ce11e48bSBharat Bhushan kvmppc_clear_dbsr(); 203594fa9d99SScott Wood } 203694fa9d99SScott Wood 20373a167beaSAneesh Kumar K.V void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu) 20383a167beaSAneesh Kumar K.V { 2039cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu); 20403a167beaSAneesh Kumar K.V } 20413a167beaSAneesh Kumar K.V 20423a167beaSAneesh Kumar K.V int kvmppc_core_init_vm(struct kvm *kvm) 20433a167beaSAneesh Kumar K.V { 2044cbbc58d4SAneesh Kumar K.V return kvm->arch.kvm_ops->init_vm(kvm); 20453a167beaSAneesh Kumar K.V } 20463a167beaSAneesh Kumar K.V 20473a167beaSAneesh Kumar K.V struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id) 20483a167beaSAneesh Kumar K.V { 2049cbbc58d4SAneesh Kumar K.V return kvm->arch.kvm_ops->vcpu_create(kvm, id); 20503a167beaSAneesh Kumar K.V } 20513a167beaSAneesh Kumar K.V 20523a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu) 20533a167beaSAneesh Kumar K.V { 2054cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu); 20553a167beaSAneesh Kumar K.V } 20563a167beaSAneesh Kumar K.V 20573a167beaSAneesh Kumar K.V void kvmppc_core_destroy_vm(struct kvm *kvm) 20583a167beaSAneesh Kumar K.V { 2059cbbc58d4SAneesh Kumar K.V kvm->arch.kvm_ops->destroy_vm(kvm); 20603a167beaSAneesh Kumar K.V } 20613a167beaSAneesh Kumar K.V 20623a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 20633a167beaSAneesh Kumar K.V { 2064cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu); 20653a167beaSAneesh Kumar K.V } 20663a167beaSAneesh Kumar K.V 20673a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu) 20683a167beaSAneesh Kumar K.V { 2069cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu); 2070d9fbd03dSHollis Blanchard } 2071d9fbd03dSHollis Blanchard 2072d9fbd03dSHollis Blanchard int __init kvmppc_booke_init(void) 2073d9fbd03dSHollis Blanchard { 2074d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 2075d9fbd03dSHollis Blanchard unsigned long ivor[16]; 20761d542d9cSBharat Bhushan unsigned long *handler = kvmppc_booke_handler_addr; 2077d9fbd03dSHollis Blanchard unsigned long max_ivor = 0; 20781d542d9cSBharat Bhushan unsigned long handler_len; 2079d9fbd03dSHollis Blanchard int i; 2080d9fbd03dSHollis Blanchard 2081d9fbd03dSHollis Blanchard /* We install our own exception handlers by hijacking IVPR. IVPR must 2082d9fbd03dSHollis Blanchard * be 16-bit aligned, so we need a 64KB allocation. */ 2083d9fbd03dSHollis Blanchard kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO, 2084d9fbd03dSHollis Blanchard VCPU_SIZE_ORDER); 2085d9fbd03dSHollis Blanchard if (!kvmppc_booke_handlers) 2086d9fbd03dSHollis Blanchard return -ENOMEM; 2087d9fbd03dSHollis Blanchard 2088d9fbd03dSHollis Blanchard /* XXX make sure our handlers are smaller than Linux's */ 2089d9fbd03dSHollis Blanchard 2090d9fbd03dSHollis Blanchard /* Copy our interrupt handlers to match host IVORs. That way we don't 2091d9fbd03dSHollis Blanchard * have to swap the IVORs on every guest/host transition. */ 2092d9fbd03dSHollis Blanchard ivor[0] = mfspr(SPRN_IVOR0); 2093d9fbd03dSHollis Blanchard ivor[1] = mfspr(SPRN_IVOR1); 2094d9fbd03dSHollis Blanchard ivor[2] = mfspr(SPRN_IVOR2); 2095d9fbd03dSHollis Blanchard ivor[3] = mfspr(SPRN_IVOR3); 2096d9fbd03dSHollis Blanchard ivor[4] = mfspr(SPRN_IVOR4); 2097d9fbd03dSHollis Blanchard ivor[5] = mfspr(SPRN_IVOR5); 2098d9fbd03dSHollis Blanchard ivor[6] = mfspr(SPRN_IVOR6); 2099d9fbd03dSHollis Blanchard ivor[7] = mfspr(SPRN_IVOR7); 2100d9fbd03dSHollis Blanchard ivor[8] = mfspr(SPRN_IVOR8); 2101d9fbd03dSHollis Blanchard ivor[9] = mfspr(SPRN_IVOR9); 2102d9fbd03dSHollis Blanchard ivor[10] = mfspr(SPRN_IVOR10); 2103d9fbd03dSHollis Blanchard ivor[11] = mfspr(SPRN_IVOR11); 2104d9fbd03dSHollis Blanchard ivor[12] = mfspr(SPRN_IVOR12); 2105d9fbd03dSHollis Blanchard ivor[13] = mfspr(SPRN_IVOR13); 2106d9fbd03dSHollis Blanchard ivor[14] = mfspr(SPRN_IVOR14); 2107d9fbd03dSHollis Blanchard ivor[15] = mfspr(SPRN_IVOR15); 2108d9fbd03dSHollis Blanchard 2109d9fbd03dSHollis Blanchard for (i = 0; i < 16; i++) { 2110d9fbd03dSHollis Blanchard if (ivor[i] > max_ivor) 21111d542d9cSBharat Bhushan max_ivor = i; 2112d9fbd03dSHollis Blanchard 21131d542d9cSBharat Bhushan handler_len = handler[i + 1] - handler[i]; 2114d9fbd03dSHollis Blanchard memcpy((void *)kvmppc_booke_handlers + ivor[i], 21151d542d9cSBharat Bhushan (void *)handler[i], handler_len); 2116d9fbd03dSHollis Blanchard } 21171d542d9cSBharat Bhushan 21181d542d9cSBharat Bhushan handler_len = handler[max_ivor + 1] - handler[max_ivor]; 21191d542d9cSBharat Bhushan flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers + 21201d542d9cSBharat Bhushan ivor[max_ivor] + handler_len); 2121d30f6e48SScott Wood #endif /* !BOOKE_HV */ 2122db93f574SHollis Blanchard return 0; 2123d9fbd03dSHollis Blanchard } 2124d9fbd03dSHollis Blanchard 2125db93f574SHollis Blanchard void __exit kvmppc_booke_exit(void) 2126d9fbd03dSHollis Blanchard { 2127d9fbd03dSHollis Blanchard free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER); 2128d9fbd03dSHollis Blanchard kvm_exit(); 2129d9fbd03dSHollis Blanchard } 2130