1d9fbd03dSHollis Blanchard /* 2d9fbd03dSHollis Blanchard * This program is free software; you can redistribute it and/or modify 3d9fbd03dSHollis Blanchard * it under the terms of the GNU General Public License, version 2, as 4d9fbd03dSHollis Blanchard * published by the Free Software Foundation. 5d9fbd03dSHollis Blanchard * 6d9fbd03dSHollis Blanchard * This program is distributed in the hope that it will be useful, 7d9fbd03dSHollis Blanchard * but WITHOUT ANY WARRANTY; without even the implied warranty of 8d9fbd03dSHollis Blanchard * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 9d9fbd03dSHollis Blanchard * GNU General Public License for more details. 10d9fbd03dSHollis Blanchard * 11d9fbd03dSHollis Blanchard * You should have received a copy of the GNU General Public License 12d9fbd03dSHollis Blanchard * along with this program; if not, write to the Free Software 13d9fbd03dSHollis Blanchard * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. 14d9fbd03dSHollis Blanchard * 15d9fbd03dSHollis Blanchard * Copyright IBM Corp. 2007 164cd35f67SScott Wood * Copyright 2010-2011 Freescale Semiconductor, Inc. 17d9fbd03dSHollis Blanchard * 18d9fbd03dSHollis Blanchard * Authors: Hollis Blanchard <hollisb@us.ibm.com> 19d9fbd03dSHollis Blanchard * Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com> 20d30f6e48SScott Wood * Scott Wood <scottwood@freescale.com> 21d30f6e48SScott Wood * Varun Sethi <varun.sethi@freescale.com> 22d9fbd03dSHollis Blanchard */ 23d9fbd03dSHollis Blanchard 24d9fbd03dSHollis Blanchard #include <linux/errno.h> 25d9fbd03dSHollis Blanchard #include <linux/err.h> 26d9fbd03dSHollis Blanchard #include <linux/kvm_host.h> 275a0e3ad6STejun Heo #include <linux/gfp.h> 28d9fbd03dSHollis Blanchard #include <linux/module.h> 29d9fbd03dSHollis Blanchard #include <linux/vmalloc.h> 30d9fbd03dSHollis Blanchard #include <linux/fs.h> 317924bd41SHollis Blanchard 32d9fbd03dSHollis Blanchard #include <asm/cputable.h> 33d9fbd03dSHollis Blanchard #include <asm/uaccess.h> 34d9fbd03dSHollis Blanchard #include <asm/kvm_ppc.h> 35d9fbd03dSHollis Blanchard #include <asm/cacheflush.h> 36d30f6e48SScott Wood #include <asm/dbell.h> 37d30f6e48SScott Wood #include <asm/hw_irq.h> 38d30f6e48SScott Wood #include <asm/irq.h> 39b50df19cSMihai Caraman #include <asm/time.h> 40d9fbd03dSHollis Blanchard 41d30f6e48SScott Wood #include "timing.h" 4275f74f0dSHollis Blanchard #include "booke.h" 43dba291f2SAneesh Kumar K.V 44dba291f2SAneesh Kumar K.V #define CREATE_TRACE_POINTS 45dba291f2SAneesh Kumar K.V #include "trace_booke.h" 46d9fbd03dSHollis Blanchard 47d9fbd03dSHollis Blanchard unsigned long kvmppc_booke_handlers; 48d9fbd03dSHollis Blanchard 49d9fbd03dSHollis Blanchard #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM 50d9fbd03dSHollis Blanchard #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU 51d9fbd03dSHollis Blanchard 52d9fbd03dSHollis Blanchard struct kvm_stats_debugfs_item debugfs_entries[] = { 53d9fbd03dSHollis Blanchard { "mmio", VCPU_STAT(mmio_exits) }, 54d9fbd03dSHollis Blanchard { "sig", VCPU_STAT(signal_exits) }, 55d9fbd03dSHollis Blanchard { "itlb_r", VCPU_STAT(itlb_real_miss_exits) }, 56d9fbd03dSHollis Blanchard { "itlb_v", VCPU_STAT(itlb_virt_miss_exits) }, 57d9fbd03dSHollis Blanchard { "dtlb_r", VCPU_STAT(dtlb_real_miss_exits) }, 58d9fbd03dSHollis Blanchard { "dtlb_v", VCPU_STAT(dtlb_virt_miss_exits) }, 59d9fbd03dSHollis Blanchard { "sysc", VCPU_STAT(syscall_exits) }, 60d9fbd03dSHollis Blanchard { "isi", VCPU_STAT(isi_exits) }, 61d9fbd03dSHollis Blanchard { "dsi", VCPU_STAT(dsi_exits) }, 62d9fbd03dSHollis Blanchard { "inst_emu", VCPU_STAT(emulated_inst_exits) }, 63d9fbd03dSHollis Blanchard { "dec", VCPU_STAT(dec_exits) }, 64d9fbd03dSHollis Blanchard { "ext_intr", VCPU_STAT(ext_intr_exits) }, 65d9fbd03dSHollis Blanchard { "halt_wakeup", VCPU_STAT(halt_wakeup) }, 66d30f6e48SScott Wood { "doorbell", VCPU_STAT(dbell_exits) }, 67d30f6e48SScott Wood { "guest doorbell", VCPU_STAT(gdbell_exits) }, 68cf1c5ca4SAlexander Graf { "remote_tlb_flush", VM_STAT(remote_tlb_flush) }, 69d9fbd03dSHollis Blanchard { NULL } 70d9fbd03dSHollis Blanchard }; 71d9fbd03dSHollis Blanchard 72d9fbd03dSHollis Blanchard /* TODO: use vcpu_printf() */ 73d9fbd03dSHollis Blanchard void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu) 74d9fbd03dSHollis Blanchard { 75d9fbd03dSHollis Blanchard int i; 76d9fbd03dSHollis Blanchard 77666e7252SAlexander Graf printk("pc: %08lx msr: %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr); 785cf8ca22SHollis Blanchard printk("lr: %08lx ctr: %08lx\n", vcpu->arch.lr, vcpu->arch.ctr); 79de7906c3SAlexander Graf printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0, 80de7906c3SAlexander Graf vcpu->arch.shared->srr1); 81d9fbd03dSHollis Blanchard 82d9fbd03dSHollis Blanchard printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions); 83d9fbd03dSHollis Blanchard 84d9fbd03dSHollis Blanchard for (i = 0; i < 32; i += 4) { 855cf8ca22SHollis Blanchard printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i, 868e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i), 878e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+1), 888e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+2), 898e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+3)); 90d9fbd03dSHollis Blanchard } 91d9fbd03dSHollis Blanchard } 92d9fbd03dSHollis Blanchard 934cd35f67SScott Wood #ifdef CONFIG_SPE 944cd35f67SScott Wood void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu) 954cd35f67SScott Wood { 964cd35f67SScott Wood preempt_disable(); 974cd35f67SScott Wood enable_kernel_spe(); 984cd35f67SScott Wood kvmppc_save_guest_spe(vcpu); 994cd35f67SScott Wood vcpu->arch.shadow_msr &= ~MSR_SPE; 1004cd35f67SScott Wood preempt_enable(); 1014cd35f67SScott Wood } 1024cd35f67SScott Wood 1034cd35f67SScott Wood static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu) 1044cd35f67SScott Wood { 1054cd35f67SScott Wood preempt_disable(); 1064cd35f67SScott Wood enable_kernel_spe(); 1074cd35f67SScott Wood kvmppc_load_guest_spe(vcpu); 1084cd35f67SScott Wood vcpu->arch.shadow_msr |= MSR_SPE; 1094cd35f67SScott Wood preempt_enable(); 1104cd35f67SScott Wood } 1114cd35f67SScott Wood 1124cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1134cd35f67SScott Wood { 1144cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) { 1154cd35f67SScott Wood if (!(vcpu->arch.shadow_msr & MSR_SPE)) 1164cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 1174cd35f67SScott Wood } else if (vcpu->arch.shadow_msr & MSR_SPE) { 1184cd35f67SScott Wood kvmppc_vcpu_disable_spe(vcpu); 1194cd35f67SScott Wood } 1204cd35f67SScott Wood } 1214cd35f67SScott Wood #else 1224cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1234cd35f67SScott Wood { 1244cd35f67SScott Wood } 1254cd35f67SScott Wood #endif 1264cd35f67SScott Wood 1273efc7da6SMihai Caraman /* 1283efc7da6SMihai Caraman * Load up guest vcpu FP state if it's needed. 1293efc7da6SMihai Caraman * It also set the MSR_FP in thread so that host know 1303efc7da6SMihai Caraman * we're holding FPU, and then host can help to save 1313efc7da6SMihai Caraman * guest vcpu FP state if other threads require to use FPU. 1323efc7da6SMihai Caraman * This simulates an FP unavailable fault. 1333efc7da6SMihai Caraman * 1343efc7da6SMihai Caraman * It requires to be called with preemption disabled. 1353efc7da6SMihai Caraman */ 1363efc7da6SMihai Caraman static inline void kvmppc_load_guest_fp(struct kvm_vcpu *vcpu) 1373efc7da6SMihai Caraman { 1383efc7da6SMihai Caraman #ifdef CONFIG_PPC_FPU 1393efc7da6SMihai Caraman if (!(current->thread.regs->msr & MSR_FP)) { 1403efc7da6SMihai Caraman enable_kernel_fp(); 1413efc7da6SMihai Caraman load_fp_state(&vcpu->arch.fp); 1423efc7da6SMihai Caraman current->thread.fp_save_area = &vcpu->arch.fp; 1433efc7da6SMihai Caraman current->thread.regs->msr |= MSR_FP; 1443efc7da6SMihai Caraman } 1453efc7da6SMihai Caraman #endif 1463efc7da6SMihai Caraman } 1473efc7da6SMihai Caraman 1483efc7da6SMihai Caraman /* 1493efc7da6SMihai Caraman * Save guest vcpu FP state into thread. 1503efc7da6SMihai Caraman * It requires to be called with preemption disabled. 1513efc7da6SMihai Caraman */ 1523efc7da6SMihai Caraman static inline void kvmppc_save_guest_fp(struct kvm_vcpu *vcpu) 1533efc7da6SMihai Caraman { 1543efc7da6SMihai Caraman #ifdef CONFIG_PPC_FPU 1553efc7da6SMihai Caraman if (current->thread.regs->msr & MSR_FP) 1563efc7da6SMihai Caraman giveup_fpu(current); 1573efc7da6SMihai Caraman current->thread.fp_save_area = NULL; 1583efc7da6SMihai Caraman #endif 1593efc7da6SMihai Caraman } 1603efc7da6SMihai Caraman 1617a08c274SAlexander Graf static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu) 1627a08c274SAlexander Graf { 1637a08c274SAlexander Graf #if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV) 1647a08c274SAlexander Graf /* We always treat the FP bit as enabled from the host 1657a08c274SAlexander Graf perspective, so only need to adjust the shadow MSR */ 1667a08c274SAlexander Graf vcpu->arch.shadow_msr &= ~MSR_FP; 1677a08c274SAlexander Graf vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP; 1687a08c274SAlexander Graf #endif 1697a08c274SAlexander Graf } 1707a08c274SAlexander Graf 17195d80a29SMihai Caraman /* 17295d80a29SMihai Caraman * Simulate AltiVec unavailable fault to load guest state 17395d80a29SMihai Caraman * from thread to AltiVec unit. 17495d80a29SMihai Caraman * It requires to be called with preemption disabled. 17595d80a29SMihai Caraman */ 17695d80a29SMihai Caraman static inline void kvmppc_load_guest_altivec(struct kvm_vcpu *vcpu) 17795d80a29SMihai Caraman { 17895d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 17995d80a29SMihai Caraman if (cpu_has_feature(CPU_FTR_ALTIVEC)) { 18095d80a29SMihai Caraman if (!(current->thread.regs->msr & MSR_VEC)) { 18195d80a29SMihai Caraman enable_kernel_altivec(); 18295d80a29SMihai Caraman load_vr_state(&vcpu->arch.vr); 18395d80a29SMihai Caraman current->thread.vr_save_area = &vcpu->arch.vr; 18495d80a29SMihai Caraman current->thread.regs->msr |= MSR_VEC; 18595d80a29SMihai Caraman } 18695d80a29SMihai Caraman } 18795d80a29SMihai Caraman #endif 18895d80a29SMihai Caraman } 18995d80a29SMihai Caraman 19095d80a29SMihai Caraman /* 19195d80a29SMihai Caraman * Save guest vcpu AltiVec state into thread. 19295d80a29SMihai Caraman * It requires to be called with preemption disabled. 19395d80a29SMihai Caraman */ 19495d80a29SMihai Caraman static inline void kvmppc_save_guest_altivec(struct kvm_vcpu *vcpu) 19595d80a29SMihai Caraman { 19695d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 19795d80a29SMihai Caraman if (cpu_has_feature(CPU_FTR_ALTIVEC)) { 19895d80a29SMihai Caraman if (current->thread.regs->msr & MSR_VEC) 19995d80a29SMihai Caraman giveup_altivec(current); 20095d80a29SMihai Caraman current->thread.vr_save_area = NULL; 20195d80a29SMihai Caraman } 20295d80a29SMihai Caraman #endif 20395d80a29SMihai Caraman } 20495d80a29SMihai Caraman 205ce11e48bSBharat Bhushan static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu) 206ce11e48bSBharat Bhushan { 207ce11e48bSBharat Bhushan /* Synchronize guest's desire to get debug interrupts into shadow MSR */ 208ce11e48bSBharat Bhushan #ifndef CONFIG_KVM_BOOKE_HV 209ce11e48bSBharat Bhushan vcpu->arch.shadow_msr &= ~MSR_DE; 210ce11e48bSBharat Bhushan vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE; 211ce11e48bSBharat Bhushan #endif 212ce11e48bSBharat Bhushan 213ce11e48bSBharat Bhushan /* Force enable debug interrupts when user space wants to debug */ 214ce11e48bSBharat Bhushan if (vcpu->guest_debug) { 215ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 216ce11e48bSBharat Bhushan /* 217ce11e48bSBharat Bhushan * Since there is no shadow MSR, sync MSR_DE into the guest 218ce11e48bSBharat Bhushan * visible MSR. 219ce11e48bSBharat Bhushan */ 220ce11e48bSBharat Bhushan vcpu->arch.shared->msr |= MSR_DE; 221ce11e48bSBharat Bhushan #else 222ce11e48bSBharat Bhushan vcpu->arch.shadow_msr |= MSR_DE; 223ce11e48bSBharat Bhushan vcpu->arch.shared->msr &= ~MSR_DE; 224ce11e48bSBharat Bhushan #endif 225ce11e48bSBharat Bhushan } 226ce11e48bSBharat Bhushan } 227ce11e48bSBharat Bhushan 228dd9ebf1fSLiu Yu /* 229dd9ebf1fSLiu Yu * Helper function for "full" MSR writes. No need to call this if only 230dd9ebf1fSLiu Yu * EE/CE/ME/DE/RI are changing. 231dd9ebf1fSLiu Yu */ 2324cd35f67SScott Wood void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr) 2334cd35f67SScott Wood { 234dd9ebf1fSLiu Yu u32 old_msr = vcpu->arch.shared->msr; 2354cd35f67SScott Wood 236d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 237d30f6e48SScott Wood new_msr |= MSR_GS; 238d30f6e48SScott Wood #endif 239d30f6e48SScott Wood 2404cd35f67SScott Wood vcpu->arch.shared->msr = new_msr; 2414cd35f67SScott Wood 242dd9ebf1fSLiu Yu kvmppc_mmu_msr_notify(vcpu, old_msr); 2434cd35f67SScott Wood kvmppc_vcpu_sync_spe(vcpu); 2447a08c274SAlexander Graf kvmppc_vcpu_sync_fpu(vcpu); 245ce11e48bSBharat Bhushan kvmppc_vcpu_sync_debug(vcpu); 2464cd35f67SScott Wood } 2474cd35f67SScott Wood 248d4cf3892SHollis Blanchard static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu, 249d4cf3892SHollis Blanchard unsigned int priority) 2509dd921cfSHollis Blanchard { 2516346046cSAlexander Graf trace_kvm_booke_queue_irqprio(vcpu, priority); 2529dd921cfSHollis Blanchard set_bit(priority, &vcpu->arch.pending_exceptions); 2539dd921cfSHollis Blanchard } 2549dd921cfSHollis Blanchard 2558de12015SAlexander Graf void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu, 256daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 2579dd921cfSHollis Blanchard { 258daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 259daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 260daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS); 261daf5e271SLiu Yu } 262daf5e271SLiu Yu 2638de12015SAlexander Graf void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu, 264daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 265daf5e271SLiu Yu { 266daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 267daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 268daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE); 269daf5e271SLiu Yu } 270daf5e271SLiu Yu 2718de12015SAlexander Graf void kvmppc_core_queue_itlb_miss(struct kvm_vcpu *vcpu) 2728de12015SAlexander Graf { 2738de12015SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 2748de12015SAlexander Graf } 2758de12015SAlexander Graf 2768de12015SAlexander Graf void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, ulong esr_flags) 277daf5e271SLiu Yu { 278daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 279daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE); 280daf5e271SLiu Yu } 281daf5e271SLiu Yu 282011da899SAlexander Graf static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags, 283011da899SAlexander Graf ulong esr_flags) 284011da899SAlexander Graf { 285011da899SAlexander Graf vcpu->arch.queued_dear = dear_flags; 286011da899SAlexander Graf vcpu->arch.queued_esr = esr_flags; 287011da899SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT); 288011da899SAlexander Graf } 289011da899SAlexander Graf 290daf5e271SLiu Yu void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags) 291daf5e271SLiu Yu { 292daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 293d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM); 2949dd921cfSHollis Blanchard } 2959dd921cfSHollis Blanchard 2969dd921cfSHollis Blanchard void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu) 2979dd921cfSHollis Blanchard { 298d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER); 2999dd921cfSHollis Blanchard } 3009dd921cfSHollis Blanchard 3019dd921cfSHollis Blanchard int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu) 3029dd921cfSHollis Blanchard { 303d4cf3892SHollis Blanchard return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 3049dd921cfSHollis Blanchard } 3059dd921cfSHollis Blanchard 3067706664dSAlexander Graf void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu) 3077706664dSAlexander Graf { 3087706664dSAlexander Graf clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 3097706664dSAlexander Graf } 3107706664dSAlexander Graf 3119dd921cfSHollis Blanchard void kvmppc_core_queue_external(struct kvm_vcpu *vcpu, 3129dd921cfSHollis Blanchard struct kvm_interrupt *irq) 3139dd921cfSHollis Blanchard { 314c5335f17SAlexander Graf unsigned int prio = BOOKE_IRQPRIO_EXTERNAL; 315c5335f17SAlexander Graf 316c5335f17SAlexander Graf if (irq->irq == KVM_INTERRUPT_SET_LEVEL) 317c5335f17SAlexander Graf prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL; 318c5335f17SAlexander Graf 319c5335f17SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, prio); 3209dd921cfSHollis Blanchard } 3219dd921cfSHollis Blanchard 3224fe27d2aSPaul Mackerras void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu) 3234496f974SAlexander Graf { 3244496f974SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions); 325c5335f17SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions); 3264496f974SAlexander Graf } 3274496f974SAlexander Graf 328f61c94bbSBharat Bhushan static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu) 329f61c94bbSBharat Bhushan { 330f61c94bbSBharat Bhushan kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG); 331f61c94bbSBharat Bhushan } 332f61c94bbSBharat Bhushan 333f61c94bbSBharat Bhushan static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu) 334f61c94bbSBharat Bhushan { 335f61c94bbSBharat Bhushan clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions); 336f61c94bbSBharat Bhushan } 337f61c94bbSBharat Bhushan 3382f699a59SBharat Bhushan void kvmppc_core_queue_debug(struct kvm_vcpu *vcpu) 3392f699a59SBharat Bhushan { 3402f699a59SBharat Bhushan kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DEBUG); 3412f699a59SBharat Bhushan } 3422f699a59SBharat Bhushan 3432f699a59SBharat Bhushan void kvmppc_core_dequeue_debug(struct kvm_vcpu *vcpu) 3442f699a59SBharat Bhushan { 3452f699a59SBharat Bhushan clear_bit(BOOKE_IRQPRIO_DEBUG, &vcpu->arch.pending_exceptions); 3462f699a59SBharat Bhushan } 3472f699a59SBharat Bhushan 348d30f6e48SScott Wood static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 349d30f6e48SScott Wood { 35031579eeaSBharat Bhushan kvmppc_set_srr0(vcpu, srr0); 35131579eeaSBharat Bhushan kvmppc_set_srr1(vcpu, srr1); 352d30f6e48SScott Wood } 353d30f6e48SScott Wood 354d30f6e48SScott Wood static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 355d30f6e48SScott Wood { 356d30f6e48SScott Wood vcpu->arch.csrr0 = srr0; 357d30f6e48SScott Wood vcpu->arch.csrr1 = srr1; 358d30f6e48SScott Wood } 359d30f6e48SScott Wood 360d30f6e48SScott Wood static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 361d30f6e48SScott Wood { 362d30f6e48SScott Wood if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) { 363d30f6e48SScott Wood vcpu->arch.dsrr0 = srr0; 364d30f6e48SScott Wood vcpu->arch.dsrr1 = srr1; 365d30f6e48SScott Wood } else { 366d30f6e48SScott Wood set_guest_csrr(vcpu, srr0, srr1); 367d30f6e48SScott Wood } 368d30f6e48SScott Wood } 369d30f6e48SScott Wood 370d30f6e48SScott Wood static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 371d30f6e48SScott Wood { 372d30f6e48SScott Wood vcpu->arch.mcsrr0 = srr0; 373d30f6e48SScott Wood vcpu->arch.mcsrr1 = srr1; 374d30f6e48SScott Wood } 375d30f6e48SScott Wood 376d4cf3892SHollis Blanchard /* Deliver the interrupt of the corresponding priority, if possible. */ 377d4cf3892SHollis Blanchard static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu, 378d4cf3892SHollis Blanchard unsigned int priority) 379d9fbd03dSHollis Blanchard { 380d4cf3892SHollis Blanchard int allowed = 0; 38179300f8cSAlexander Graf ulong msr_mask = 0; 3821c810636SAlexander Graf bool update_esr = false, update_dear = false, update_epr = false; 3835c6cedf4SAlexander Graf ulong crit_raw = vcpu->arch.shared->critical; 3845c6cedf4SAlexander Graf ulong crit_r1 = kvmppc_get_gpr(vcpu, 1); 3855c6cedf4SAlexander Graf bool crit; 386c5335f17SAlexander Graf bool keep_irq = false; 387d30f6e48SScott Wood enum int_class int_class; 38895e90b43SMihai Caraman ulong new_msr = vcpu->arch.shared->msr; 3895c6cedf4SAlexander Graf 3905c6cedf4SAlexander Graf /* Truncate crit indicators in 32 bit mode */ 3915c6cedf4SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_SF)) { 3925c6cedf4SAlexander Graf crit_raw &= 0xffffffff; 3935c6cedf4SAlexander Graf crit_r1 &= 0xffffffff; 3945c6cedf4SAlexander Graf } 3955c6cedf4SAlexander Graf 3965c6cedf4SAlexander Graf /* Critical section when crit == r1 */ 3975c6cedf4SAlexander Graf crit = (crit_raw == crit_r1); 3985c6cedf4SAlexander Graf /* ... and we're in supervisor mode */ 3995c6cedf4SAlexander Graf crit = crit && !(vcpu->arch.shared->msr & MSR_PR); 400d9fbd03dSHollis Blanchard 401c5335f17SAlexander Graf if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) { 402c5335f17SAlexander Graf priority = BOOKE_IRQPRIO_EXTERNAL; 403c5335f17SAlexander Graf keep_irq = true; 404c5335f17SAlexander Graf } 405c5335f17SAlexander Graf 4065df554adSScott Wood if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags) 4071c810636SAlexander Graf update_epr = true; 4081c810636SAlexander Graf 409d4cf3892SHollis Blanchard switch (priority) { 410d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DTLB_MISS: 411daf5e271SLiu Yu case BOOKE_IRQPRIO_DATA_STORAGE: 412011da899SAlexander Graf case BOOKE_IRQPRIO_ALIGNMENT: 413daf5e271SLiu Yu update_dear = true; 414daf5e271SLiu Yu /* fall through */ 415daf5e271SLiu Yu case BOOKE_IRQPRIO_INST_STORAGE: 416daf5e271SLiu Yu case BOOKE_IRQPRIO_PROGRAM: 417daf5e271SLiu Yu update_esr = true; 418daf5e271SLiu Yu /* fall through */ 419d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_ITLB_MISS: 420d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_SYSCALL: 421d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FP_UNAVAIL: 42295d80a29SMihai Caraman #ifdef CONFIG_SPE_POSSIBLE 423bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_UNAVAIL: 424bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_DATA: 425bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_ROUND: 42695d80a29SMihai Caraman #endif 42795d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 42895d80a29SMihai Caraman case BOOKE_IRQPRIO_ALTIVEC_UNAVAIL: 42995d80a29SMihai Caraman case BOOKE_IRQPRIO_ALTIVEC_ASSIST: 43095d80a29SMihai Caraman #endif 431d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_AP_UNAVAIL: 432d4cf3892SHollis Blanchard allowed = 1; 43379300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 434d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 435d9fbd03dSHollis Blanchard break; 436f61c94bbSBharat Bhushan case BOOKE_IRQPRIO_WATCHDOG: 437d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_CRITICAL: 4384ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL_CRIT: 439666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_CE; 440d30f6e48SScott Wood allowed = allowed && !crit; 44179300f8cSAlexander Graf msr_mask = MSR_ME; 442d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 443d9fbd03dSHollis Blanchard break; 444d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_MACHINE_CHECK: 445666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_ME; 446d30f6e48SScott Wood allowed = allowed && !crit; 447d30f6e48SScott Wood int_class = INT_CLASS_MC; 448d9fbd03dSHollis Blanchard break; 449d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DECREMENTER: 450d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FIT: 451dfd4d47eSScott Wood keep_irq = true; 452dfd4d47eSScott Wood /* fall through */ 453dfd4d47eSScott Wood case BOOKE_IRQPRIO_EXTERNAL: 4544ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL: 455666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_EE; 4565c6cedf4SAlexander Graf allowed = allowed && !crit; 45779300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 458d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 459d9fbd03dSHollis Blanchard break; 460d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DEBUG: 461666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_DE; 462d30f6e48SScott Wood allowed = allowed && !crit; 46379300f8cSAlexander Graf msr_mask = MSR_ME; 4649fee7563SBharat Bhushan if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) 4659fee7563SBharat Bhushan int_class = INT_CLASS_DBG; 4669fee7563SBharat Bhushan else 467d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 4689fee7563SBharat Bhushan 469d9fbd03dSHollis Blanchard break; 470d9fbd03dSHollis Blanchard } 471d9fbd03dSHollis Blanchard 472d4cf3892SHollis Blanchard if (allowed) { 473d30f6e48SScott Wood switch (int_class) { 474d30f6e48SScott Wood case INT_CLASS_NONCRIT: 475d30f6e48SScott Wood set_guest_srr(vcpu, vcpu->arch.pc, 476d30f6e48SScott Wood vcpu->arch.shared->msr); 477d30f6e48SScott Wood break; 478d30f6e48SScott Wood case INT_CLASS_CRIT: 479d30f6e48SScott Wood set_guest_csrr(vcpu, vcpu->arch.pc, 480d30f6e48SScott Wood vcpu->arch.shared->msr); 481d30f6e48SScott Wood break; 482d30f6e48SScott Wood case INT_CLASS_DBG: 483d30f6e48SScott Wood set_guest_dsrr(vcpu, vcpu->arch.pc, 484d30f6e48SScott Wood vcpu->arch.shared->msr); 485d30f6e48SScott Wood break; 486d30f6e48SScott Wood case INT_CLASS_MC: 487d30f6e48SScott Wood set_guest_mcsrr(vcpu, vcpu->arch.pc, 488d30f6e48SScott Wood vcpu->arch.shared->msr); 489d30f6e48SScott Wood break; 490d30f6e48SScott Wood } 491d30f6e48SScott Wood 492d4cf3892SHollis Blanchard vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority]; 493daf5e271SLiu Yu if (update_esr == true) 494dc168549SBharat Bhushan kvmppc_set_esr(vcpu, vcpu->arch.queued_esr); 495daf5e271SLiu Yu if (update_dear == true) 496a5414d4bSBharat Bhushan kvmppc_set_dar(vcpu, vcpu->arch.queued_dear); 4975df554adSScott Wood if (update_epr == true) { 4985df554adSScott Wood if (vcpu->arch.epr_flags & KVMPPC_EPR_USER) 4991c810636SAlexander Graf kvm_make_request(KVM_REQ_EPR_EXIT, vcpu); 500eb1e4f43SScott Wood else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) { 501eb1e4f43SScott Wood BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC); 502eb1e4f43SScott Wood kvmppc_mpic_set_epr(vcpu); 503eb1e4f43SScott Wood } 5045df554adSScott Wood } 50595e90b43SMihai Caraman 50695e90b43SMihai Caraman new_msr &= msr_mask; 50795e90b43SMihai Caraman #if defined(CONFIG_64BIT) 50895e90b43SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 50995e90b43SMihai Caraman new_msr |= MSR_CM; 51095e90b43SMihai Caraman #endif 51195e90b43SMihai Caraman kvmppc_set_msr(vcpu, new_msr); 512d4cf3892SHollis Blanchard 513c5335f17SAlexander Graf if (!keep_irq) 514d4cf3892SHollis Blanchard clear_bit(priority, &vcpu->arch.pending_exceptions); 515d4cf3892SHollis Blanchard } 516d4cf3892SHollis Blanchard 517d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 518d30f6e48SScott Wood /* 519d30f6e48SScott Wood * If an interrupt is pending but masked, raise a guest doorbell 520d30f6e48SScott Wood * so that we are notified when the guest enables the relevant 521d30f6e48SScott Wood * MSR bit. 522d30f6e48SScott Wood */ 523d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE) 524d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT); 525d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE) 526d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT); 527d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK) 528d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC); 529d30f6e48SScott Wood #endif 530d30f6e48SScott Wood 531d4cf3892SHollis Blanchard return allowed; 532d9fbd03dSHollis Blanchard } 533d9fbd03dSHollis Blanchard 534f61c94bbSBharat Bhushan /* 535f61c94bbSBharat Bhushan * Return the number of jiffies until the next timeout. If the timeout is 536f61c94bbSBharat Bhushan * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA 537f61c94bbSBharat Bhushan * because the larger value can break the timer APIs. 538f61c94bbSBharat Bhushan */ 539f61c94bbSBharat Bhushan static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu) 540f61c94bbSBharat Bhushan { 541f61c94bbSBharat Bhushan u64 tb, wdt_tb, wdt_ticks = 0; 542f61c94bbSBharat Bhushan u64 nr_jiffies = 0; 543f61c94bbSBharat Bhushan u32 period = TCR_GET_WP(vcpu->arch.tcr); 544f61c94bbSBharat Bhushan 545f61c94bbSBharat Bhushan wdt_tb = 1ULL << (63 - period); 546f61c94bbSBharat Bhushan tb = get_tb(); 547f61c94bbSBharat Bhushan /* 548f61c94bbSBharat Bhushan * The watchdog timeout will hapeen when TB bit corresponding 549f61c94bbSBharat Bhushan * to watchdog will toggle from 0 to 1. 550f61c94bbSBharat Bhushan */ 551f61c94bbSBharat Bhushan if (tb & wdt_tb) 552f61c94bbSBharat Bhushan wdt_ticks = wdt_tb; 553f61c94bbSBharat Bhushan 554f61c94bbSBharat Bhushan wdt_ticks += wdt_tb - (tb & (wdt_tb - 1)); 555f61c94bbSBharat Bhushan 556f61c94bbSBharat Bhushan /* Convert timebase ticks to jiffies */ 557f61c94bbSBharat Bhushan nr_jiffies = wdt_ticks; 558f61c94bbSBharat Bhushan 559f61c94bbSBharat Bhushan if (do_div(nr_jiffies, tb_ticks_per_jiffy)) 560f61c94bbSBharat Bhushan nr_jiffies++; 561f61c94bbSBharat Bhushan 562f61c94bbSBharat Bhushan return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA); 563f61c94bbSBharat Bhushan } 564f61c94bbSBharat Bhushan 565f61c94bbSBharat Bhushan static void arm_next_watchdog(struct kvm_vcpu *vcpu) 566f61c94bbSBharat Bhushan { 567f61c94bbSBharat Bhushan unsigned long nr_jiffies; 568f61c94bbSBharat Bhushan unsigned long flags; 569f61c94bbSBharat Bhushan 570f61c94bbSBharat Bhushan /* 571f61c94bbSBharat Bhushan * If TSR_ENW and TSR_WIS are not set then no need to exit to 572f61c94bbSBharat Bhushan * userspace, so clear the KVM_REQ_WATCHDOG request. 573f61c94bbSBharat Bhushan */ 574f61c94bbSBharat Bhushan if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS)) 575f61c94bbSBharat Bhushan clear_bit(KVM_REQ_WATCHDOG, &vcpu->requests); 576f61c94bbSBharat Bhushan 577f61c94bbSBharat Bhushan spin_lock_irqsave(&vcpu->arch.wdt_lock, flags); 578f61c94bbSBharat Bhushan nr_jiffies = watchdog_next_timeout(vcpu); 579f61c94bbSBharat Bhushan /* 580f61c94bbSBharat Bhushan * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA 581f61c94bbSBharat Bhushan * then do not run the watchdog timer as this can break timer APIs. 582f61c94bbSBharat Bhushan */ 583f61c94bbSBharat Bhushan if (nr_jiffies < NEXT_TIMER_MAX_DELTA) 584f61c94bbSBharat Bhushan mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies); 585f61c94bbSBharat Bhushan else 586f61c94bbSBharat Bhushan del_timer(&vcpu->arch.wdt_timer); 587f61c94bbSBharat Bhushan spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags); 588f61c94bbSBharat Bhushan } 589f61c94bbSBharat Bhushan 590f61c94bbSBharat Bhushan void kvmppc_watchdog_func(unsigned long data) 591f61c94bbSBharat Bhushan { 592f61c94bbSBharat Bhushan struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data; 593f61c94bbSBharat Bhushan u32 tsr, new_tsr; 594f61c94bbSBharat Bhushan int final; 595f61c94bbSBharat Bhushan 596f61c94bbSBharat Bhushan do { 597f61c94bbSBharat Bhushan new_tsr = tsr = vcpu->arch.tsr; 598f61c94bbSBharat Bhushan final = 0; 599f61c94bbSBharat Bhushan 600f61c94bbSBharat Bhushan /* Time out event */ 601f61c94bbSBharat Bhushan if (tsr & TSR_ENW) { 602f61c94bbSBharat Bhushan if (tsr & TSR_WIS) 603f61c94bbSBharat Bhushan final = 1; 604f61c94bbSBharat Bhushan else 605f61c94bbSBharat Bhushan new_tsr = tsr | TSR_WIS; 606f61c94bbSBharat Bhushan } else { 607f61c94bbSBharat Bhushan new_tsr = tsr | TSR_ENW; 608f61c94bbSBharat Bhushan } 609f61c94bbSBharat Bhushan } while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr); 610f61c94bbSBharat Bhushan 611f61c94bbSBharat Bhushan if (new_tsr & TSR_WIS) { 612f61c94bbSBharat Bhushan smp_wmb(); 613f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 614f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 615f61c94bbSBharat Bhushan } 616f61c94bbSBharat Bhushan 617f61c94bbSBharat Bhushan /* 618f61c94bbSBharat Bhushan * If this is final watchdog expiry and some action is required 619f61c94bbSBharat Bhushan * then exit to userspace. 620f61c94bbSBharat Bhushan */ 621f61c94bbSBharat Bhushan if (final && (vcpu->arch.tcr & TCR_WRC_MASK) && 622f61c94bbSBharat Bhushan vcpu->arch.watchdog_enabled) { 623f61c94bbSBharat Bhushan smp_wmb(); 624f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_WATCHDOG, vcpu); 625f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 626f61c94bbSBharat Bhushan } 627f61c94bbSBharat Bhushan 628f61c94bbSBharat Bhushan /* 629f61c94bbSBharat Bhushan * Stop running the watchdog timer after final expiration to 630f61c94bbSBharat Bhushan * prevent the host from being flooded with timers if the 631f61c94bbSBharat Bhushan * guest sets a short period. 632f61c94bbSBharat Bhushan * Timers will resume when TSR/TCR is updated next time. 633f61c94bbSBharat Bhushan */ 634f61c94bbSBharat Bhushan if (!final) 635f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 636f61c94bbSBharat Bhushan } 637f61c94bbSBharat Bhushan 638dfd4d47eSScott Wood static void update_timer_ints(struct kvm_vcpu *vcpu) 639dfd4d47eSScott Wood { 640dfd4d47eSScott Wood if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS)) 641dfd4d47eSScott Wood kvmppc_core_queue_dec(vcpu); 642dfd4d47eSScott Wood else 643dfd4d47eSScott Wood kvmppc_core_dequeue_dec(vcpu); 644f61c94bbSBharat Bhushan 645f61c94bbSBharat Bhushan if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS)) 646f61c94bbSBharat Bhushan kvmppc_core_queue_watchdog(vcpu); 647f61c94bbSBharat Bhushan else 648f61c94bbSBharat Bhushan kvmppc_core_dequeue_watchdog(vcpu); 649dfd4d47eSScott Wood } 650dfd4d47eSScott Wood 651c59a6a3eSScott Wood static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu) 652d9fbd03dSHollis Blanchard { 653d9fbd03dSHollis Blanchard unsigned long *pending = &vcpu->arch.pending_exceptions; 654d9fbd03dSHollis Blanchard unsigned int priority; 655d9fbd03dSHollis Blanchard 6569ab80843SHollis Blanchard priority = __ffs(*pending); 6578b3a00fcSAlexander Graf while (priority < BOOKE_IRQPRIO_MAX) { 658d4cf3892SHollis Blanchard if (kvmppc_booke_irqprio_deliver(vcpu, priority)) 659d9fbd03dSHollis Blanchard break; 660d9fbd03dSHollis Blanchard 661d9fbd03dSHollis Blanchard priority = find_next_bit(pending, 662d9fbd03dSHollis Blanchard BITS_PER_BYTE * sizeof(*pending), 663d9fbd03dSHollis Blanchard priority + 1); 664d9fbd03dSHollis Blanchard } 66590bba358SAlexander Graf 66690bba358SAlexander Graf /* Tell the guest about our interrupt status */ 66729ac26efSScott Wood vcpu->arch.shared->int_pending = !!*pending; 668d9fbd03dSHollis Blanchard } 669d9fbd03dSHollis Blanchard 670c59a6a3eSScott Wood /* Check pending exceptions and deliver one, if possible. */ 671a8e4ef84SAlexander Graf int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu) 672c59a6a3eSScott Wood { 673a8e4ef84SAlexander Graf int r = 0; 674c59a6a3eSScott Wood WARN_ON_ONCE(!irqs_disabled()); 675c59a6a3eSScott Wood 676c59a6a3eSScott Wood kvmppc_core_check_exceptions(vcpu); 677c59a6a3eSScott Wood 678b8c649a9SAlexander Graf if (vcpu->requests) { 679b8c649a9SAlexander Graf /* Exception delivery raised request; start over */ 680b8c649a9SAlexander Graf return 1; 681b8c649a9SAlexander Graf } 682b8c649a9SAlexander Graf 683c59a6a3eSScott Wood if (vcpu->arch.shared->msr & MSR_WE) { 684c59a6a3eSScott Wood local_irq_enable(); 685c59a6a3eSScott Wood kvm_vcpu_block(vcpu); 686966cd0f3SAlexander Graf clear_bit(KVM_REQ_UNHALT, &vcpu->requests); 6876c85f52bSScott Wood hard_irq_disable(); 688c59a6a3eSScott Wood 689c59a6a3eSScott Wood kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS); 690a8e4ef84SAlexander Graf r = 1; 691c59a6a3eSScott Wood }; 692a8e4ef84SAlexander Graf 693a8e4ef84SAlexander Graf return r; 694a8e4ef84SAlexander Graf } 695a8e4ef84SAlexander Graf 6967c973a2eSAlexander Graf int kvmppc_core_check_requests(struct kvm_vcpu *vcpu) 6974ffc6356SAlexander Graf { 6987c973a2eSAlexander Graf int r = 1; /* Indicate we want to get back into the guest */ 6997c973a2eSAlexander Graf 7004ffc6356SAlexander Graf if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu)) 7014ffc6356SAlexander Graf update_timer_ints(vcpu); 702862d31f7SAlexander Graf #if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC) 703862d31f7SAlexander Graf if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu)) 704862d31f7SAlexander Graf kvmppc_core_flush_tlb(vcpu); 705862d31f7SAlexander Graf #endif 7067c973a2eSAlexander Graf 707f61c94bbSBharat Bhushan if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) { 708f61c94bbSBharat Bhushan vcpu->run->exit_reason = KVM_EXIT_WATCHDOG; 709f61c94bbSBharat Bhushan r = 0; 710f61c94bbSBharat Bhushan } 711f61c94bbSBharat Bhushan 7121c810636SAlexander Graf if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) { 7131c810636SAlexander Graf vcpu->run->epr.epr = 0; 7141c810636SAlexander Graf vcpu->arch.epr_needed = true; 7151c810636SAlexander Graf vcpu->run->exit_reason = KVM_EXIT_EPR; 7161c810636SAlexander Graf r = 0; 7171c810636SAlexander Graf } 7181c810636SAlexander Graf 7197c973a2eSAlexander Graf return r; 7204ffc6356SAlexander Graf } 7214ffc6356SAlexander Graf 722df6909e5SPaul Mackerras int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu) 723df6909e5SPaul Mackerras { 7247ee78855SAlexander Graf int ret, s; 725f5f97210SScott Wood struct debug_reg debug; 726df6909e5SPaul Mackerras 727af8f38b3SAlexander Graf if (!vcpu->arch.sane) { 728af8f38b3SAlexander Graf kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR; 729af8f38b3SAlexander Graf return -EINVAL; 730af8f38b3SAlexander Graf } 731af8f38b3SAlexander Graf 7327ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 7337ee78855SAlexander Graf if (s <= 0) { 7347ee78855SAlexander Graf ret = s; 7351d1ef222SScott Wood goto out; 7361d1ef222SScott Wood } 7376c85f52bSScott Wood /* interrupts now hard-disabled */ 7381d1ef222SScott Wood 7398fae845fSScott Wood #ifdef CONFIG_PPC_FPU 7408fae845fSScott Wood /* Save userspace FPU state in stack */ 7418fae845fSScott Wood enable_kernel_fp(); 7428fae845fSScott Wood 7438fae845fSScott Wood /* 7448fae845fSScott Wood * Since we can't trap on MSR_FP in GS-mode, we consider the guest 7453efc7da6SMihai Caraman * as always using the FPU. 7468fae845fSScott Wood */ 7478fae845fSScott Wood kvmppc_load_guest_fp(vcpu); 7488fae845fSScott Wood #endif 7498fae845fSScott Wood 75095d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 75195d80a29SMihai Caraman /* Save userspace AltiVec state in stack */ 75295d80a29SMihai Caraman if (cpu_has_feature(CPU_FTR_ALTIVEC)) 75395d80a29SMihai Caraman enable_kernel_altivec(); 75495d80a29SMihai Caraman /* 75595d80a29SMihai Caraman * Since we can't trap on MSR_VEC in GS-mode, we consider the guest 75695d80a29SMihai Caraman * as always using the AltiVec. 75795d80a29SMihai Caraman */ 75895d80a29SMihai Caraman kvmppc_load_guest_altivec(vcpu); 75995d80a29SMihai Caraman #endif 76095d80a29SMihai Caraman 761ce11e48bSBharat Bhushan /* Switch to guest debug context */ 762348ba710SBharat Bhushan debug = vcpu->arch.dbg_reg; 763f5f97210SScott Wood switch_booke_debug_regs(&debug); 764f5f97210SScott Wood debug = current->thread.debug; 765348ba710SBharat Bhushan current->thread.debug = vcpu->arch.dbg_reg; 766ce11e48bSBharat Bhushan 76708c9a188SBharat Bhushan vcpu->arch.pgdir = current->mm->pgd; 7685f1c248fSScott Wood kvmppc_fix_ee_before_entry(); 769f8941fbeSScott Wood 770df6909e5SPaul Mackerras ret = __kvmppc_vcpu_run(kvm_run, vcpu); 7718fae845fSScott Wood 77224afa37bSAlexander Graf /* No need for kvm_guest_exit. It's done in handle_exit. 77324afa37bSAlexander Graf We also get here with interrupts enabled. */ 77424afa37bSAlexander Graf 775ce11e48bSBharat Bhushan /* Switch back to user space debug context */ 776f5f97210SScott Wood switch_booke_debug_regs(&debug); 777f5f97210SScott Wood current->thread.debug = debug; 778ce11e48bSBharat Bhushan 7798fae845fSScott Wood #ifdef CONFIG_PPC_FPU 7808fae845fSScott Wood kvmppc_save_guest_fp(vcpu); 7818fae845fSScott Wood #endif 7828fae845fSScott Wood 78395d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 78495d80a29SMihai Caraman kvmppc_save_guest_altivec(vcpu); 78595d80a29SMihai Caraman #endif 78695d80a29SMihai Caraman 7871d1ef222SScott Wood out: 788d69c6436SAlexander Graf vcpu->mode = OUTSIDE_GUEST_MODE; 789df6909e5SPaul Mackerras return ret; 790df6909e5SPaul Mackerras } 791df6909e5SPaul Mackerras 792d30f6e48SScott Wood static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu) 793d9fbd03dSHollis Blanchard { 794d9fbd03dSHollis Blanchard enum emulation_result er; 795d9fbd03dSHollis Blanchard 796d9fbd03dSHollis Blanchard er = kvmppc_emulate_instruction(run, vcpu); 797d9fbd03dSHollis Blanchard switch (er) { 798d9fbd03dSHollis Blanchard case EMULATE_DONE: 79973e75b41SHollis Blanchard /* don't overwrite subtypes, just account kvm_stats */ 8007b701591SHollis Blanchard kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS); 801d9fbd03dSHollis Blanchard /* Future optimization: only reload non-volatiles if 802d9fbd03dSHollis Blanchard * they were actually modified by emulation. */ 803d30f6e48SScott Wood return RESUME_GUEST_NV; 804d30f6e48SScott Wood 80551f04726SMihai Caraman case EMULATE_AGAIN: 80651f04726SMihai Caraman return RESUME_GUEST; 80751f04726SMihai Caraman 808d9fbd03dSHollis Blanchard case EMULATE_FAIL: 8095cf8ca22SHollis Blanchard printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n", 810d9fbd03dSHollis Blanchard __func__, vcpu->arch.pc, vcpu->arch.last_inst); 811d9fbd03dSHollis Blanchard /* For debugging, encode the failing instruction and 812d9fbd03dSHollis Blanchard * report it to userspace. */ 813d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason = ~0ULL << 32; 814d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason |= vcpu->arch.last_inst; 815d1ff5499SAlexander Graf kvmppc_core_queue_program(vcpu, ESR_PIL); 816d30f6e48SScott Wood return RESUME_HOST; 817d30f6e48SScott Wood 8189b4f5308SBharat Bhushan case EMULATE_EXIT_USER: 8199b4f5308SBharat Bhushan return RESUME_HOST; 8209b4f5308SBharat Bhushan 821d9fbd03dSHollis Blanchard default: 822d9fbd03dSHollis Blanchard BUG(); 823d9fbd03dSHollis Blanchard } 824d30f6e48SScott Wood } 825d30f6e48SScott Wood 826ce11e48bSBharat Bhushan static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu) 827ce11e48bSBharat Bhushan { 828348ba710SBharat Bhushan struct debug_reg *dbg_reg = &(vcpu->arch.dbg_reg); 829ce11e48bSBharat Bhushan u32 dbsr = vcpu->arch.dbsr; 830ce11e48bSBharat Bhushan 8312f699a59SBharat Bhushan if (vcpu->guest_debug == 0) { 8322f699a59SBharat Bhushan /* 8332f699a59SBharat Bhushan * Debug resources belong to Guest. 8342f699a59SBharat Bhushan * Imprecise debug event is not injected 8352f699a59SBharat Bhushan */ 8362f699a59SBharat Bhushan if (dbsr & DBSR_IDE) { 8372f699a59SBharat Bhushan dbsr &= ~DBSR_IDE; 8382f699a59SBharat Bhushan if (!dbsr) 8392f699a59SBharat Bhushan return RESUME_GUEST; 8402f699a59SBharat Bhushan } 8412f699a59SBharat Bhushan 8422f699a59SBharat Bhushan if (dbsr && (vcpu->arch.shared->msr & MSR_DE) && 8432f699a59SBharat Bhushan (vcpu->arch.dbg_reg.dbcr0 & DBCR0_IDM)) 8442f699a59SBharat Bhushan kvmppc_core_queue_debug(vcpu); 8452f699a59SBharat Bhushan 8462f699a59SBharat Bhushan /* Inject a program interrupt if trap debug is not allowed */ 8472f699a59SBharat Bhushan if ((dbsr & DBSR_TIE) && !(vcpu->arch.shared->msr & MSR_DE)) 8482f699a59SBharat Bhushan kvmppc_core_queue_program(vcpu, ESR_PTR); 8492f699a59SBharat Bhushan 8502f699a59SBharat Bhushan return RESUME_GUEST; 8512f699a59SBharat Bhushan } 8522f699a59SBharat Bhushan 8532f699a59SBharat Bhushan /* 8542f699a59SBharat Bhushan * Debug resource owned by userspace. 8552f699a59SBharat Bhushan * Clear guest dbsr (vcpu->arch.dbsr) 8562f699a59SBharat Bhushan */ 8572190991eSBharat Bhushan vcpu->arch.dbsr = 0; 858ce11e48bSBharat Bhushan run->debug.arch.status = 0; 859ce11e48bSBharat Bhushan run->debug.arch.address = vcpu->arch.pc; 860ce11e48bSBharat Bhushan 861ce11e48bSBharat Bhushan if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) { 862ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT; 863ce11e48bSBharat Bhushan } else { 864ce11e48bSBharat Bhushan if (dbsr & (DBSR_DAC1W | DBSR_DAC2W)) 865ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE; 866ce11e48bSBharat Bhushan else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R)) 867ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ; 868ce11e48bSBharat Bhushan if (dbsr & (DBSR_DAC1R | DBSR_DAC1W)) 869ce11e48bSBharat Bhushan run->debug.arch.address = dbg_reg->dac1; 870ce11e48bSBharat Bhushan else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W)) 871ce11e48bSBharat Bhushan run->debug.arch.address = dbg_reg->dac2; 872ce11e48bSBharat Bhushan } 873ce11e48bSBharat Bhushan 874ce11e48bSBharat Bhushan return RESUME_HOST; 875ce11e48bSBharat Bhushan } 876ce11e48bSBharat Bhushan 8774e642ccbSAlexander Graf static void kvmppc_fill_pt_regs(struct pt_regs *regs) 8784e642ccbSAlexander Graf { 8794e642ccbSAlexander Graf ulong r1, ip, msr, lr; 8804e642ccbSAlexander Graf 8814e642ccbSAlexander Graf asm("mr %0, 1" : "=r"(r1)); 8824e642ccbSAlexander Graf asm("mflr %0" : "=r"(lr)); 8834e642ccbSAlexander Graf asm("mfmsr %0" : "=r"(msr)); 8844e642ccbSAlexander Graf asm("bl 1f; 1: mflr %0" : "=r"(ip)); 8854e642ccbSAlexander Graf 8864e642ccbSAlexander Graf memset(regs, 0, sizeof(*regs)); 8874e642ccbSAlexander Graf regs->gpr[1] = r1; 8884e642ccbSAlexander Graf regs->nip = ip; 8894e642ccbSAlexander Graf regs->msr = msr; 8904e642ccbSAlexander Graf regs->link = lr; 8914e642ccbSAlexander Graf } 8924e642ccbSAlexander Graf 8936328e593SBharat Bhushan /* 8946328e593SBharat Bhushan * For interrupts needed to be handled by host interrupt handlers, 8956328e593SBharat Bhushan * corresponding host handler are called from here in similar way 8966328e593SBharat Bhushan * (but not exact) as they are called from low level handler 8976328e593SBharat Bhushan * (such as from arch/powerpc/kernel/head_fsl_booke.S). 8986328e593SBharat Bhushan */ 8994e642ccbSAlexander Graf static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu, 9004e642ccbSAlexander Graf unsigned int exit_nr) 9014e642ccbSAlexander Graf { 9024e642ccbSAlexander Graf struct pt_regs regs; 9034e642ccbSAlexander Graf 9044e642ccbSAlexander Graf switch (exit_nr) { 9054e642ccbSAlexander Graf case BOOKE_INTERRUPT_EXTERNAL: 9064e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 9074e642ccbSAlexander Graf do_IRQ(®s); 9084e642ccbSAlexander Graf break; 9094e642ccbSAlexander Graf case BOOKE_INTERRUPT_DECREMENTER: 9104e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 9114e642ccbSAlexander Graf timer_interrupt(®s); 9124e642ccbSAlexander Graf break; 9135f17ce8bSTiejun Chen #if defined(CONFIG_PPC_DOORBELL) 9144e642ccbSAlexander Graf case BOOKE_INTERRUPT_DOORBELL: 9154e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 9164e642ccbSAlexander Graf doorbell_exception(®s); 9174e642ccbSAlexander Graf break; 9184e642ccbSAlexander Graf #endif 9194e642ccbSAlexander Graf case BOOKE_INTERRUPT_MACHINE_CHECK: 9204e642ccbSAlexander Graf /* FIXME */ 9214e642ccbSAlexander Graf break; 9227cc1e8eeSAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 9237cc1e8eeSAlexander Graf kvmppc_fill_pt_regs(®s); 9247cc1e8eeSAlexander Graf performance_monitor_exception(®s); 9257cc1e8eeSAlexander Graf break; 9266328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 9276328e593SBharat Bhushan kvmppc_fill_pt_regs(®s); 9286328e593SBharat Bhushan #ifdef CONFIG_BOOKE_WDT 9296328e593SBharat Bhushan WatchdogException(®s); 9306328e593SBharat Bhushan #else 9316328e593SBharat Bhushan unknown_exception(®s); 9326328e593SBharat Bhushan #endif 9336328e593SBharat Bhushan break; 9346328e593SBharat Bhushan case BOOKE_INTERRUPT_CRITICAL: 9356328e593SBharat Bhushan unknown_exception(®s); 9366328e593SBharat Bhushan break; 937ce11e48bSBharat Bhushan case BOOKE_INTERRUPT_DEBUG: 938ce11e48bSBharat Bhushan /* Save DBSR before preemption is enabled */ 939ce11e48bSBharat Bhushan vcpu->arch.dbsr = mfspr(SPRN_DBSR); 940ce11e48bSBharat Bhushan kvmppc_clear_dbsr(); 941ce11e48bSBharat Bhushan break; 9424e642ccbSAlexander Graf } 9434e642ccbSAlexander Graf } 9444e642ccbSAlexander Graf 945f5250471SMihai Caraman static int kvmppc_resume_inst_load(struct kvm_run *run, struct kvm_vcpu *vcpu, 946f5250471SMihai Caraman enum emulation_result emulated, u32 last_inst) 947f5250471SMihai Caraman { 948f5250471SMihai Caraman switch (emulated) { 949f5250471SMihai Caraman case EMULATE_AGAIN: 950f5250471SMihai Caraman return RESUME_GUEST; 951f5250471SMihai Caraman 952f5250471SMihai Caraman case EMULATE_FAIL: 953f5250471SMihai Caraman pr_debug("%s: load instruction from guest address %lx failed\n", 954f5250471SMihai Caraman __func__, vcpu->arch.pc); 955f5250471SMihai Caraman /* For debugging, encode the failing instruction and 956f5250471SMihai Caraman * report it to userspace. */ 957f5250471SMihai Caraman run->hw.hardware_exit_reason = ~0ULL << 32; 958f5250471SMihai Caraman run->hw.hardware_exit_reason |= last_inst; 959f5250471SMihai Caraman kvmppc_core_queue_program(vcpu, ESR_PIL); 960f5250471SMihai Caraman return RESUME_HOST; 961f5250471SMihai Caraman 962f5250471SMihai Caraman default: 963f5250471SMihai Caraman BUG(); 964f5250471SMihai Caraman } 965f5250471SMihai Caraman } 966f5250471SMihai Caraman 967d30f6e48SScott Wood /** 968d30f6e48SScott Wood * kvmppc_handle_exit 969d30f6e48SScott Wood * 970d30f6e48SScott Wood * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV) 971d30f6e48SScott Wood */ 972d30f6e48SScott Wood int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu, 973d30f6e48SScott Wood unsigned int exit_nr) 974d30f6e48SScott Wood { 975d30f6e48SScott Wood int r = RESUME_HOST; 9767ee78855SAlexander Graf int s; 977f1e89028SScott Wood int idx; 978f5250471SMihai Caraman u32 last_inst = KVM_INST_FETCH_FAILED; 979f5250471SMihai Caraman enum emulation_result emulated = EMULATE_DONE; 980d30f6e48SScott Wood 981d30f6e48SScott Wood /* update before a new last_exit_type is rewritten */ 982d30f6e48SScott Wood kvmppc_update_timing_stats(vcpu); 983d30f6e48SScott Wood 9844e642ccbSAlexander Graf /* restart interrupts if they were meant for the host */ 9854e642ccbSAlexander Graf kvmppc_restart_interrupt(vcpu, exit_nr); 986d30f6e48SScott Wood 987f5250471SMihai Caraman /* 988f5250471SMihai Caraman * get last instruction before beeing preempted 989f5250471SMihai Caraman * TODO: for e6500 check also BOOKE_INTERRUPT_LRAT_ERROR & ESR_DATA 990f5250471SMihai Caraman */ 991f5250471SMihai Caraman switch (exit_nr) { 992f5250471SMihai Caraman case BOOKE_INTERRUPT_DATA_STORAGE: 993f5250471SMihai Caraman case BOOKE_INTERRUPT_DTLB_MISS: 994f5250471SMihai Caraman case BOOKE_INTERRUPT_HV_PRIV: 995*8d0eff63SAlexander Graf emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst); 996f5250471SMihai Caraman break; 997033aaa14SMadhavan Srinivasan case BOOKE_INTERRUPT_PROGRAM: 998033aaa14SMadhavan Srinivasan /* SW breakpoints arrive as illegal instructions on HV */ 999033aaa14SMadhavan Srinivasan if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP) 1000*8d0eff63SAlexander Graf emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst); 1001033aaa14SMadhavan Srinivasan break; 1002f5250471SMihai Caraman default: 1003f5250471SMihai Caraman break; 1004f5250471SMihai Caraman } 1005f5250471SMihai Caraman 1006d30f6e48SScott Wood local_irq_enable(); 1007d30f6e48SScott Wood 100897c95059SAlexander Graf trace_kvm_exit(exit_nr, vcpu); 1009706fb730SAlexander Graf kvm_guest_exit(); 101097c95059SAlexander Graf 1011d30f6e48SScott Wood run->exit_reason = KVM_EXIT_UNKNOWN; 1012d30f6e48SScott Wood run->ready_for_interrupt_injection = 1; 1013d30f6e48SScott Wood 1014f5250471SMihai Caraman if (emulated != EMULATE_DONE) { 1015f5250471SMihai Caraman r = kvmppc_resume_inst_load(run, vcpu, emulated, last_inst); 1016f5250471SMihai Caraman goto out; 1017f5250471SMihai Caraman } 1018f5250471SMihai Caraman 1019d30f6e48SScott Wood switch (exit_nr) { 1020d30f6e48SScott Wood case BOOKE_INTERRUPT_MACHINE_CHECK: 1021c35c9d84SAlexander Graf printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR)); 1022c35c9d84SAlexander Graf kvmppc_dump_vcpu(vcpu); 1023c35c9d84SAlexander Graf /* For debugging, send invalid exit reason to user space */ 1024c35c9d84SAlexander Graf run->hw.hardware_exit_reason = ~1ULL << 32; 1025c35c9d84SAlexander Graf run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR); 1026c35c9d84SAlexander Graf r = RESUME_HOST; 1027d30f6e48SScott Wood break; 1028d30f6e48SScott Wood 1029d30f6e48SScott Wood case BOOKE_INTERRUPT_EXTERNAL: 1030d30f6e48SScott Wood kvmppc_account_exit(vcpu, EXT_INTR_EXITS); 1031d30f6e48SScott Wood r = RESUME_GUEST; 1032d30f6e48SScott Wood break; 1033d30f6e48SScott Wood 1034d30f6e48SScott Wood case BOOKE_INTERRUPT_DECREMENTER: 1035d30f6e48SScott Wood kvmppc_account_exit(vcpu, DEC_EXITS); 1036d30f6e48SScott Wood r = RESUME_GUEST; 1037d30f6e48SScott Wood break; 1038d30f6e48SScott Wood 10396328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 10406328e593SBharat Bhushan r = RESUME_GUEST; 10416328e593SBharat Bhushan break; 10426328e593SBharat Bhushan 1043d30f6e48SScott Wood case BOOKE_INTERRUPT_DOORBELL: 1044d30f6e48SScott Wood kvmppc_account_exit(vcpu, DBELL_EXITS); 1045d30f6e48SScott Wood r = RESUME_GUEST; 1046d30f6e48SScott Wood break; 1047d30f6e48SScott Wood 1048d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL_CRIT: 1049d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 1050d30f6e48SScott Wood 1051d30f6e48SScott Wood /* 1052d30f6e48SScott Wood * We are here because there is a pending guest interrupt 1053d30f6e48SScott Wood * which could not be delivered as MSR_CE or MSR_ME was not 1054d30f6e48SScott Wood * set. Once we break from here we will retry delivery. 1055d30f6e48SScott Wood */ 1056d30f6e48SScott Wood r = RESUME_GUEST; 1057d30f6e48SScott Wood break; 1058d30f6e48SScott Wood 1059d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL: 1060d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 1061d30f6e48SScott Wood 1062d30f6e48SScott Wood /* 1063d30f6e48SScott Wood * We are here because there is a pending guest interrupt 1064d30f6e48SScott Wood * which could not be delivered as MSR_EE was not set. Once 1065d30f6e48SScott Wood * we break from here we will retry delivery. 1066d30f6e48SScott Wood */ 1067d30f6e48SScott Wood r = RESUME_GUEST; 1068d30f6e48SScott Wood break; 1069d30f6e48SScott Wood 107095f2e921SAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 107195f2e921SAlexander Graf r = RESUME_GUEST; 107295f2e921SAlexander Graf break; 107395f2e921SAlexander Graf 1074d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_PRIV: 1075d30f6e48SScott Wood r = emulation_exit(run, vcpu); 1076d30f6e48SScott Wood break; 1077d30f6e48SScott Wood 1078d30f6e48SScott Wood case BOOKE_INTERRUPT_PROGRAM: 1079033aaa14SMadhavan Srinivasan if ((vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP) && 1080033aaa14SMadhavan Srinivasan (last_inst == KVMPPC_INST_SW_BREAKPOINT)) { 1081033aaa14SMadhavan Srinivasan /* 1082033aaa14SMadhavan Srinivasan * We are here because of an SW breakpoint instr, 1083033aaa14SMadhavan Srinivasan * so lets return to host to handle. 1084033aaa14SMadhavan Srinivasan */ 1085033aaa14SMadhavan Srinivasan r = kvmppc_handle_debug(run, vcpu); 1086033aaa14SMadhavan Srinivasan run->exit_reason = KVM_EXIT_DEBUG; 1087033aaa14SMadhavan Srinivasan kvmppc_account_exit(vcpu, DEBUG_EXITS); 1088033aaa14SMadhavan Srinivasan break; 1089033aaa14SMadhavan Srinivasan } 1090033aaa14SMadhavan Srinivasan 1091d30f6e48SScott Wood if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) { 10920268597cSAlexander Graf /* 10930268597cSAlexander Graf * Program traps generated by user-level software must 10940268597cSAlexander Graf * be handled by the guest kernel. 10950268597cSAlexander Graf * 10960268597cSAlexander Graf * In GS mode, hypervisor privileged instructions trap 10970268597cSAlexander Graf * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are 10980268597cSAlexander Graf * actual program interrupts, handled by the guest. 10990268597cSAlexander Graf */ 1100d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr); 1101d30f6e48SScott Wood r = RESUME_GUEST; 1102d30f6e48SScott Wood kvmppc_account_exit(vcpu, USR_PR_INST); 1103d30f6e48SScott Wood break; 1104d30f6e48SScott Wood } 1105d30f6e48SScott Wood 1106d30f6e48SScott Wood r = emulation_exit(run, vcpu); 1107d9fbd03dSHollis Blanchard break; 1108d9fbd03dSHollis Blanchard 1109d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_FP_UNAVAIL: 1110d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL); 11117b701591SHollis Blanchard kvmppc_account_exit(vcpu, FP_UNAVAIL); 1112d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1113d9fbd03dSHollis Blanchard break; 1114d9fbd03dSHollis Blanchard 11154cd35f67SScott Wood #ifdef CONFIG_SPE 11164cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: { 11174cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) 11184cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 11194cd35f67SScott Wood else 11204cd35f67SScott Wood kvmppc_booke_queue_irqprio(vcpu, 11214cd35f67SScott Wood BOOKE_IRQPRIO_SPE_UNAVAIL); 1122bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1123bb3a8a17SHollis Blanchard break; 11244cd35f67SScott Wood } 1125bb3a8a17SHollis Blanchard 1126bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_DATA: 1127bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA); 1128bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1129bb3a8a17SHollis Blanchard break; 1130bb3a8a17SHollis Blanchard 1131bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_ROUND: 1132bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND); 1133bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1134bb3a8a17SHollis Blanchard break; 113595d80a29SMihai Caraman #elif defined(CONFIG_SPE_POSSIBLE) 11364cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: 11374cd35f67SScott Wood /* 11384cd35f67SScott Wood * Guest wants SPE, but host kernel doesn't support it. Send 11394cd35f67SScott Wood * an "unimplemented operation" program check to the guest. 11404cd35f67SScott Wood */ 11414cd35f67SScott Wood kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV); 11424cd35f67SScott Wood r = RESUME_GUEST; 11434cd35f67SScott Wood break; 11444cd35f67SScott Wood 11454cd35f67SScott Wood /* 11464cd35f67SScott Wood * These really should never happen without CONFIG_SPE, 11474cd35f67SScott Wood * as we should never enable the real MSR[SPE] in the guest. 11484cd35f67SScott Wood */ 11494cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_DATA: 11504cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_ROUND: 11514cd35f67SScott Wood printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n", 11524cd35f67SScott Wood __func__, exit_nr, vcpu->arch.pc); 11534cd35f67SScott Wood run->hw.hardware_exit_reason = exit_nr; 11544cd35f67SScott Wood r = RESUME_HOST; 11554cd35f67SScott Wood break; 115695d80a29SMihai Caraman #endif /* CONFIG_SPE_POSSIBLE */ 115795d80a29SMihai Caraman 115895d80a29SMihai Caraman /* 115995d80a29SMihai Caraman * On cores with Vector category, KVM is loaded only if CONFIG_ALTIVEC, 116095d80a29SMihai Caraman * see kvmppc_core_check_processor_compat(). 116195d80a29SMihai Caraman */ 116295d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 116395d80a29SMihai Caraman case BOOKE_INTERRUPT_ALTIVEC_UNAVAIL: 116495d80a29SMihai Caraman kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_UNAVAIL); 116595d80a29SMihai Caraman r = RESUME_GUEST; 116695d80a29SMihai Caraman break; 116795d80a29SMihai Caraman 116895d80a29SMihai Caraman case BOOKE_INTERRUPT_ALTIVEC_ASSIST: 116995d80a29SMihai Caraman kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_ASSIST); 117095d80a29SMihai Caraman r = RESUME_GUEST; 117195d80a29SMihai Caraman break; 11724cd35f67SScott Wood #endif 1173bb3a8a17SHollis Blanchard 1174d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DATA_STORAGE: 1175daf5e271SLiu Yu kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear, 1176daf5e271SLiu Yu vcpu->arch.fault_esr); 11777b701591SHollis Blanchard kvmppc_account_exit(vcpu, DSI_EXITS); 1178d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1179d9fbd03dSHollis Blanchard break; 1180d9fbd03dSHollis Blanchard 1181d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_INST_STORAGE: 1182daf5e271SLiu Yu kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr); 11837b701591SHollis Blanchard kvmppc_account_exit(vcpu, ISI_EXITS); 1184d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1185d9fbd03dSHollis Blanchard break; 1186d9fbd03dSHollis Blanchard 1187011da899SAlexander Graf case BOOKE_INTERRUPT_ALIGNMENT: 1188011da899SAlexander Graf kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear, 1189011da899SAlexander Graf vcpu->arch.fault_esr); 1190011da899SAlexander Graf r = RESUME_GUEST; 1191011da899SAlexander Graf break; 1192011da899SAlexander Graf 1193d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 1194d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_SYSCALL: 1195d30f6e48SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR)) { 1196d30f6e48SScott Wood kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 1197d30f6e48SScott Wood } else { 1198d30f6e48SScott Wood /* 1199d30f6e48SScott Wood * hcall from guest userspace -- send privileged 1200d30f6e48SScott Wood * instruction program check. 1201d30f6e48SScott Wood */ 1202d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, ESR_PPR); 1203d30f6e48SScott Wood } 1204d30f6e48SScott Wood 1205d30f6e48SScott Wood r = RESUME_GUEST; 1206d30f6e48SScott Wood break; 1207d30f6e48SScott Wood #else 1208d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_SYSCALL: 12092a342ed5SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_PR) && 12102a342ed5SAlexander Graf (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) { 12112a342ed5SAlexander Graf /* KVM PV hypercalls */ 12122a342ed5SAlexander Graf kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 12132a342ed5SAlexander Graf r = RESUME_GUEST; 12142a342ed5SAlexander Graf } else { 12152a342ed5SAlexander Graf /* Guest syscalls */ 1216d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL); 12172a342ed5SAlexander Graf } 12187b701591SHollis Blanchard kvmppc_account_exit(vcpu, SYSCALL_EXITS); 1219d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1220d9fbd03dSHollis Blanchard break; 1221d30f6e48SScott Wood #endif 1222d9fbd03dSHollis Blanchard 1223d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DTLB_MISS: { 1224d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.fault_dear; 12257924bd41SHollis Blanchard int gtlb_index; 1226475e7cddSHollis Blanchard gpa_t gpaddr; 1227d9fbd03dSHollis Blanchard gfn_t gfn; 1228d9fbd03dSHollis Blanchard 1229bf7ca4bdSAlexander Graf #ifdef CONFIG_KVM_E500V2 1230a4cd8b23SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR) && 1231a4cd8b23SScott Wood (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 1232a4cd8b23SScott Wood kvmppc_map_magic(vcpu); 1233a4cd8b23SScott Wood kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1234a4cd8b23SScott Wood r = RESUME_GUEST; 1235a4cd8b23SScott Wood 1236a4cd8b23SScott Wood break; 1237a4cd8b23SScott Wood } 1238a4cd8b23SScott Wood #endif 1239a4cd8b23SScott Wood 1240d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1241fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 12427924bd41SHollis Blanchard if (gtlb_index < 0) { 1243d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1244daf5e271SLiu Yu kvmppc_core_queue_dtlb_miss(vcpu, 1245daf5e271SLiu Yu vcpu->arch.fault_dear, 1246daf5e271SLiu Yu vcpu->arch.fault_esr); 1247b52a638cSHollis Blanchard kvmppc_mmu_dtlb_miss(vcpu); 12487b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS); 1249d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1250d9fbd03dSHollis Blanchard break; 1251d9fbd03dSHollis Blanchard } 1252d9fbd03dSHollis Blanchard 1253f1e89028SScott Wood idx = srcu_read_lock(&vcpu->kvm->srcu); 1254f1e89028SScott Wood 1255be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 1256475e7cddSHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1257d9fbd03dSHollis Blanchard 1258d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1259d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1260d9fbd03dSHollis Blanchard * didn't, and it is RAM. This could be because: 1261d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1262d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1263d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1264d9fbd03dSHollis Blanchard * invoking the guest. */ 126558a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 12667b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1267d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1268d9fbd03dSHollis Blanchard } else { 1269d9fbd03dSHollis Blanchard /* Guest has mapped and accessed a page which is not 1270d9fbd03dSHollis Blanchard * actually RAM. */ 1271475e7cddSHollis Blanchard vcpu->arch.paddr_accessed = gpaddr; 12726020c0f6SAlexander Graf vcpu->arch.vaddr_accessed = eaddr; 1273d9fbd03dSHollis Blanchard r = kvmppc_emulate_mmio(run, vcpu); 12747b701591SHollis Blanchard kvmppc_account_exit(vcpu, MMIO_EXITS); 1275d9fbd03dSHollis Blanchard } 1276d9fbd03dSHollis Blanchard 1277f1e89028SScott Wood srcu_read_unlock(&vcpu->kvm->srcu, idx); 1278d9fbd03dSHollis Blanchard break; 1279d9fbd03dSHollis Blanchard } 1280d9fbd03dSHollis Blanchard 1281d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_ITLB_MISS: { 1282d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.pc; 128389168618SHollis Blanchard gpa_t gpaddr; 1284d9fbd03dSHollis Blanchard gfn_t gfn; 12857924bd41SHollis Blanchard int gtlb_index; 1286d9fbd03dSHollis Blanchard 1287d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1288d9fbd03dSHollis Blanchard 1289d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1290fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 12917924bd41SHollis Blanchard if (gtlb_index < 0) { 1292d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1293d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 1294b52a638cSHollis Blanchard kvmppc_mmu_itlb_miss(vcpu); 12957b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS); 1296d9fbd03dSHollis Blanchard break; 1297d9fbd03dSHollis Blanchard } 1298d9fbd03dSHollis Blanchard 12997b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS); 1300d9fbd03dSHollis Blanchard 1301f1e89028SScott Wood idx = srcu_read_lock(&vcpu->kvm->srcu); 1302f1e89028SScott Wood 1303be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 130489168618SHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1305d9fbd03dSHollis Blanchard 1306d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1307d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1308d9fbd03dSHollis Blanchard * didn't. This could be because: 1309d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1310d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1311d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1312d9fbd03dSHollis Blanchard * invoking the guest. */ 131358a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 1314d9fbd03dSHollis Blanchard } else { 1315d9fbd03dSHollis Blanchard /* Guest mapped and leaped at non-RAM! */ 1316d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK); 1317d9fbd03dSHollis Blanchard } 1318d9fbd03dSHollis Blanchard 1319f1e89028SScott Wood srcu_read_unlock(&vcpu->kvm->srcu, idx); 1320d9fbd03dSHollis Blanchard break; 1321d9fbd03dSHollis Blanchard } 1322d9fbd03dSHollis Blanchard 1323d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DEBUG: { 1324ce11e48bSBharat Bhushan r = kvmppc_handle_debug(run, vcpu); 1325ce11e48bSBharat Bhushan if (r == RESUME_HOST) 1326d9fbd03dSHollis Blanchard run->exit_reason = KVM_EXIT_DEBUG; 13277b701591SHollis Blanchard kvmppc_account_exit(vcpu, DEBUG_EXITS); 1328d9fbd03dSHollis Blanchard break; 1329d9fbd03dSHollis Blanchard } 1330d9fbd03dSHollis Blanchard 1331d9fbd03dSHollis Blanchard default: 1332d9fbd03dSHollis Blanchard printk(KERN_EMERG "exit_nr %d\n", exit_nr); 1333d9fbd03dSHollis Blanchard BUG(); 1334d9fbd03dSHollis Blanchard } 1335d9fbd03dSHollis Blanchard 1336f5250471SMihai Caraman out: 1337a8e4ef84SAlexander Graf /* 1338a8e4ef84SAlexander Graf * To avoid clobbering exit_reason, only check for signals if we 1339a8e4ef84SAlexander Graf * aren't already exiting to userspace for some other reason. 1340a8e4ef84SAlexander Graf */ 134103660ba2SAlexander Graf if (!(r & RESUME_HOST)) { 13427ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 13436c85f52bSScott Wood if (s <= 0) 13447ee78855SAlexander Graf r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV); 13456c85f52bSScott Wood else { 13466c85f52bSScott Wood /* interrupts now hard-disabled */ 13475f1c248fSScott Wood kvmppc_fix_ee_before_entry(); 13483efc7da6SMihai Caraman kvmppc_load_guest_fp(vcpu); 134995d80a29SMihai Caraman kvmppc_load_guest_altivec(vcpu); 135024afa37bSAlexander Graf } 135124afa37bSAlexander Graf } 1352706fb730SAlexander Graf 1353d9fbd03dSHollis Blanchard return r; 1354d9fbd03dSHollis Blanchard } 1355d9fbd03dSHollis Blanchard 1356d26f22c9SBharat Bhushan static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr) 1357d26f22c9SBharat Bhushan { 1358d26f22c9SBharat Bhushan u32 old_tsr = vcpu->arch.tsr; 1359d26f22c9SBharat Bhushan 1360d26f22c9SBharat Bhushan vcpu->arch.tsr = new_tsr; 1361d26f22c9SBharat Bhushan 1362d26f22c9SBharat Bhushan if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS)) 1363d26f22c9SBharat Bhushan arm_next_watchdog(vcpu); 1364d26f22c9SBharat Bhushan 1365d26f22c9SBharat Bhushan update_timer_ints(vcpu); 1366d26f22c9SBharat Bhushan } 1367d26f22c9SBharat Bhushan 1368d9fbd03dSHollis Blanchard /* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */ 1369d9fbd03dSHollis Blanchard int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu) 1370d9fbd03dSHollis Blanchard { 1371082decf2SHollis Blanchard int i; 1372af8f38b3SAlexander Graf int r; 1373082decf2SHollis Blanchard 1374d9fbd03dSHollis Blanchard vcpu->arch.pc = 0; 1375b5904972SScott Wood vcpu->arch.shared->pir = vcpu->vcpu_id; 13768e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */ 1377d30f6e48SScott Wood kvmppc_set_msr(vcpu, 0); 1378d9fbd03dSHollis Blanchard 1379d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 1380ce11e48bSBharat Bhushan vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS; 1381d9fbd03dSHollis Blanchard vcpu->arch.shadow_pid = 1; 1382d30f6e48SScott Wood vcpu->arch.shared->msr = 0; 1383d30f6e48SScott Wood #endif 1384d9fbd03dSHollis Blanchard 1385082decf2SHollis Blanchard /* Eye-catching numbers so we know if the guest takes an interrupt 1386082decf2SHollis Blanchard * before it's programmed its own IVPR/IVORs. */ 1387d9fbd03dSHollis Blanchard vcpu->arch.ivpr = 0x55550000; 1388082decf2SHollis Blanchard for (i = 0; i < BOOKE_IRQPRIO_MAX; i++) 1389082decf2SHollis Blanchard vcpu->arch.ivor[i] = 0x7700 | i * 4; 1390d9fbd03dSHollis Blanchard 139173e75b41SHollis Blanchard kvmppc_init_timing_stats(vcpu); 139273e75b41SHollis Blanchard 1393af8f38b3SAlexander Graf r = kvmppc_core_vcpu_setup(vcpu); 1394af8f38b3SAlexander Graf kvmppc_sanity_check(vcpu); 1395af8f38b3SAlexander Graf return r; 1396d9fbd03dSHollis Blanchard } 1397d9fbd03dSHollis Blanchard 1398f61c94bbSBharat Bhushan int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu) 1399f61c94bbSBharat Bhushan { 1400f61c94bbSBharat Bhushan /* setup watchdog timer once */ 1401f61c94bbSBharat Bhushan spin_lock_init(&vcpu->arch.wdt_lock); 1402f61c94bbSBharat Bhushan setup_timer(&vcpu->arch.wdt_timer, kvmppc_watchdog_func, 1403f61c94bbSBharat Bhushan (unsigned long)vcpu); 1404f61c94bbSBharat Bhushan 14052f699a59SBharat Bhushan /* 14062f699a59SBharat Bhushan * Clear DBSR.MRR to avoid guest debug interrupt as 14072f699a59SBharat Bhushan * this is of host interest 14082f699a59SBharat Bhushan */ 14092f699a59SBharat Bhushan mtspr(SPRN_DBSR, DBSR_MRR); 1410f61c94bbSBharat Bhushan return 0; 1411f61c94bbSBharat Bhushan } 1412f61c94bbSBharat Bhushan 1413f61c94bbSBharat Bhushan void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu) 1414f61c94bbSBharat Bhushan { 1415f61c94bbSBharat Bhushan del_timer_sync(&vcpu->arch.wdt_timer); 1416f61c94bbSBharat Bhushan } 1417f61c94bbSBharat Bhushan 1418d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1419d9fbd03dSHollis Blanchard { 1420d9fbd03dSHollis Blanchard int i; 1421d9fbd03dSHollis Blanchard 1422d9fbd03dSHollis Blanchard regs->pc = vcpu->arch.pc; 1423992b5b29SAlexander Graf regs->cr = kvmppc_get_cr(vcpu); 1424d9fbd03dSHollis Blanchard regs->ctr = vcpu->arch.ctr; 1425d9fbd03dSHollis Blanchard regs->lr = vcpu->arch.lr; 1426992b5b29SAlexander Graf regs->xer = kvmppc_get_xer(vcpu); 1427666e7252SAlexander Graf regs->msr = vcpu->arch.shared->msr; 142831579eeaSBharat Bhushan regs->srr0 = kvmppc_get_srr0(vcpu); 142931579eeaSBharat Bhushan regs->srr1 = kvmppc_get_srr1(vcpu); 1430d9fbd03dSHollis Blanchard regs->pid = vcpu->arch.pid; 1431c1b8a01bSBharat Bhushan regs->sprg0 = kvmppc_get_sprg0(vcpu); 1432c1b8a01bSBharat Bhushan regs->sprg1 = kvmppc_get_sprg1(vcpu); 1433c1b8a01bSBharat Bhushan regs->sprg2 = kvmppc_get_sprg2(vcpu); 1434c1b8a01bSBharat Bhushan regs->sprg3 = kvmppc_get_sprg3(vcpu); 1435c1b8a01bSBharat Bhushan regs->sprg4 = kvmppc_get_sprg4(vcpu); 1436c1b8a01bSBharat Bhushan regs->sprg5 = kvmppc_get_sprg5(vcpu); 1437c1b8a01bSBharat Bhushan regs->sprg6 = kvmppc_get_sprg6(vcpu); 1438c1b8a01bSBharat Bhushan regs->sprg7 = kvmppc_get_sprg7(vcpu); 1439d9fbd03dSHollis Blanchard 1440d9fbd03dSHollis Blanchard for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 14418e5b26b5SAlexander Graf regs->gpr[i] = kvmppc_get_gpr(vcpu, i); 1442d9fbd03dSHollis Blanchard 1443d9fbd03dSHollis Blanchard return 0; 1444d9fbd03dSHollis Blanchard } 1445d9fbd03dSHollis Blanchard 1446d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1447d9fbd03dSHollis Blanchard { 1448d9fbd03dSHollis Blanchard int i; 1449d9fbd03dSHollis Blanchard 1450d9fbd03dSHollis Blanchard vcpu->arch.pc = regs->pc; 1451992b5b29SAlexander Graf kvmppc_set_cr(vcpu, regs->cr); 1452d9fbd03dSHollis Blanchard vcpu->arch.ctr = regs->ctr; 1453d9fbd03dSHollis Blanchard vcpu->arch.lr = regs->lr; 1454992b5b29SAlexander Graf kvmppc_set_xer(vcpu, regs->xer); 1455b8fd68acSHollis Blanchard kvmppc_set_msr(vcpu, regs->msr); 145631579eeaSBharat Bhushan kvmppc_set_srr0(vcpu, regs->srr0); 145731579eeaSBharat Bhushan kvmppc_set_srr1(vcpu, regs->srr1); 14585ce941eeSScott Wood kvmppc_set_pid(vcpu, regs->pid); 1459c1b8a01bSBharat Bhushan kvmppc_set_sprg0(vcpu, regs->sprg0); 1460c1b8a01bSBharat Bhushan kvmppc_set_sprg1(vcpu, regs->sprg1); 1461c1b8a01bSBharat Bhushan kvmppc_set_sprg2(vcpu, regs->sprg2); 1462c1b8a01bSBharat Bhushan kvmppc_set_sprg3(vcpu, regs->sprg3); 1463c1b8a01bSBharat Bhushan kvmppc_set_sprg4(vcpu, regs->sprg4); 1464c1b8a01bSBharat Bhushan kvmppc_set_sprg5(vcpu, regs->sprg5); 1465c1b8a01bSBharat Bhushan kvmppc_set_sprg6(vcpu, regs->sprg6); 1466c1b8a01bSBharat Bhushan kvmppc_set_sprg7(vcpu, regs->sprg7); 1467d9fbd03dSHollis Blanchard 14688e5b26b5SAlexander Graf for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 14698e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, i, regs->gpr[i]); 1470d9fbd03dSHollis Blanchard 1471d9fbd03dSHollis Blanchard return 0; 1472d9fbd03dSHollis Blanchard } 1473d9fbd03dSHollis Blanchard 14745ce941eeSScott Wood static void get_sregs_base(struct kvm_vcpu *vcpu, 14755ce941eeSScott Wood struct kvm_sregs *sregs) 14765ce941eeSScott Wood { 14775ce941eeSScott Wood u64 tb = get_tb(); 14785ce941eeSScott Wood 14795ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_BASE; 14805ce941eeSScott Wood 14815ce941eeSScott Wood sregs->u.e.csrr0 = vcpu->arch.csrr0; 14825ce941eeSScott Wood sregs->u.e.csrr1 = vcpu->arch.csrr1; 14835ce941eeSScott Wood sregs->u.e.mcsr = vcpu->arch.mcsr; 1484dc168549SBharat Bhushan sregs->u.e.esr = kvmppc_get_esr(vcpu); 1485a5414d4bSBharat Bhushan sregs->u.e.dear = kvmppc_get_dar(vcpu); 14865ce941eeSScott Wood sregs->u.e.tsr = vcpu->arch.tsr; 14875ce941eeSScott Wood sregs->u.e.tcr = vcpu->arch.tcr; 14885ce941eeSScott Wood sregs->u.e.dec = kvmppc_get_dec(vcpu, tb); 14895ce941eeSScott Wood sregs->u.e.tb = tb; 14905ce941eeSScott Wood sregs->u.e.vrsave = vcpu->arch.vrsave; 14915ce941eeSScott Wood } 14925ce941eeSScott Wood 14935ce941eeSScott Wood static int set_sregs_base(struct kvm_vcpu *vcpu, 14945ce941eeSScott Wood struct kvm_sregs *sregs) 14955ce941eeSScott Wood { 14965ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_BASE)) 14975ce941eeSScott Wood return 0; 14985ce941eeSScott Wood 14995ce941eeSScott Wood vcpu->arch.csrr0 = sregs->u.e.csrr0; 15005ce941eeSScott Wood vcpu->arch.csrr1 = sregs->u.e.csrr1; 15015ce941eeSScott Wood vcpu->arch.mcsr = sregs->u.e.mcsr; 1502dc168549SBharat Bhushan kvmppc_set_esr(vcpu, sregs->u.e.esr); 1503a5414d4bSBharat Bhushan kvmppc_set_dar(vcpu, sregs->u.e.dear); 15045ce941eeSScott Wood vcpu->arch.vrsave = sregs->u.e.vrsave; 1505dfd4d47eSScott Wood kvmppc_set_tcr(vcpu, sregs->u.e.tcr); 15065ce941eeSScott Wood 1507dfd4d47eSScott Wood if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) { 15085ce941eeSScott Wood vcpu->arch.dec = sregs->u.e.dec; 15095ce941eeSScott Wood kvmppc_emulate_dec(vcpu); 1510dfd4d47eSScott Wood } 15115ce941eeSScott Wood 1512d26f22c9SBharat Bhushan if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR) 1513d26f22c9SBharat Bhushan kvmppc_set_tsr(vcpu, sregs->u.e.tsr); 15145ce941eeSScott Wood 15155ce941eeSScott Wood return 0; 15165ce941eeSScott Wood } 15175ce941eeSScott Wood 15185ce941eeSScott Wood static void get_sregs_arch206(struct kvm_vcpu *vcpu, 15195ce941eeSScott Wood struct kvm_sregs *sregs) 15205ce941eeSScott Wood { 15215ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_ARCH206; 15225ce941eeSScott Wood 1523841741f2SScott Wood sregs->u.e.pir = vcpu->vcpu_id; 15245ce941eeSScott Wood sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0; 15255ce941eeSScott Wood sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1; 15265ce941eeSScott Wood sregs->u.e.decar = vcpu->arch.decar; 15275ce941eeSScott Wood sregs->u.e.ivpr = vcpu->arch.ivpr; 15285ce941eeSScott Wood } 15295ce941eeSScott Wood 15305ce941eeSScott Wood static int set_sregs_arch206(struct kvm_vcpu *vcpu, 15315ce941eeSScott Wood struct kvm_sregs *sregs) 15325ce941eeSScott Wood { 15335ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206)) 15345ce941eeSScott Wood return 0; 15355ce941eeSScott Wood 1536841741f2SScott Wood if (sregs->u.e.pir != vcpu->vcpu_id) 15375ce941eeSScott Wood return -EINVAL; 15385ce941eeSScott Wood 15395ce941eeSScott Wood vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0; 15405ce941eeSScott Wood vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1; 15415ce941eeSScott Wood vcpu->arch.decar = sregs->u.e.decar; 15425ce941eeSScott Wood vcpu->arch.ivpr = sregs->u.e.ivpr; 15435ce941eeSScott Wood 15445ce941eeSScott Wood return 0; 15455ce941eeSScott Wood } 15465ce941eeSScott Wood 15473a167beaSAneesh Kumar K.V int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 15485ce941eeSScott Wood { 15495ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_IVOR; 15505ce941eeSScott Wood 15515ce941eeSScott Wood sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL]; 15525ce941eeSScott Wood sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK]; 15535ce941eeSScott Wood sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE]; 15545ce941eeSScott Wood sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE]; 15555ce941eeSScott Wood sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL]; 15565ce941eeSScott Wood sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT]; 15575ce941eeSScott Wood sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM]; 15585ce941eeSScott Wood sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL]; 15595ce941eeSScott Wood sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL]; 15605ce941eeSScott Wood sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL]; 15615ce941eeSScott Wood sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER]; 15625ce941eeSScott Wood sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT]; 15635ce941eeSScott Wood sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG]; 15645ce941eeSScott Wood sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS]; 15655ce941eeSScott Wood sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS]; 15665ce941eeSScott Wood sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG]; 15673a167beaSAneesh Kumar K.V return 0; 15685ce941eeSScott Wood } 15695ce941eeSScott Wood 15705ce941eeSScott Wood int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 15715ce941eeSScott Wood { 15725ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_IVOR)) 15735ce941eeSScott Wood return 0; 15745ce941eeSScott Wood 15755ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0]; 15765ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1]; 15775ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2]; 15785ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3]; 15795ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4]; 15805ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5]; 15815ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6]; 15825ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7]; 15835ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8]; 15845ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9]; 15855ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10]; 15865ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11]; 15875ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12]; 15885ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13]; 15895ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14]; 15905ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15]; 15915ce941eeSScott Wood 15925ce941eeSScott Wood return 0; 15935ce941eeSScott Wood } 15945ce941eeSScott Wood 1595d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu, 1596d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1597d9fbd03dSHollis Blanchard { 15985ce941eeSScott Wood sregs->pvr = vcpu->arch.pvr; 15995ce941eeSScott Wood 16005ce941eeSScott Wood get_sregs_base(vcpu, sregs); 16015ce941eeSScott Wood get_sregs_arch206(vcpu, sregs); 1602cbbc58d4SAneesh Kumar K.V return vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs); 1603d9fbd03dSHollis Blanchard } 1604d9fbd03dSHollis Blanchard 1605d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu, 1606d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1607d9fbd03dSHollis Blanchard { 16085ce941eeSScott Wood int ret; 16095ce941eeSScott Wood 16105ce941eeSScott Wood if (vcpu->arch.pvr != sregs->pvr) 16115ce941eeSScott Wood return -EINVAL; 16125ce941eeSScott Wood 16135ce941eeSScott Wood ret = set_sregs_base(vcpu, sregs); 16145ce941eeSScott Wood if (ret < 0) 16155ce941eeSScott Wood return ret; 16165ce941eeSScott Wood 16175ce941eeSScott Wood ret = set_sregs_arch206(vcpu, sregs); 16185ce941eeSScott Wood if (ret < 0) 16195ce941eeSScott Wood return ret; 16205ce941eeSScott Wood 1621cbbc58d4SAneesh Kumar K.V return vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs); 1622d9fbd03dSHollis Blanchard } 1623d9fbd03dSHollis Blanchard 16248a41ea53SMihai Caraman int kvmppc_get_one_reg(struct kvm_vcpu *vcpu, u64 id, 16258a41ea53SMihai Caraman union kvmppc_one_reg *val) 162631f3438eSPaul Mackerras { 162735b299e2SMihai Caraman int r = 0; 162835b299e2SMihai Caraman 16298a41ea53SMihai Caraman switch (id) { 16306df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 16318a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac1); 16326df8d3fcSBharat Bhushan break; 1633547465efSBharat Bhushan case KVM_REG_PPC_IAC2: 16348a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac2); 1635547465efSBharat Bhushan break; 1636547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1637547465efSBharat Bhushan case KVM_REG_PPC_IAC3: 16388a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac3); 1639547465efSBharat Bhushan break; 1640547465efSBharat Bhushan case KVM_REG_PPC_IAC4: 16418a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac4); 1642547465efSBharat Bhushan break; 1643547465efSBharat Bhushan #endif 16446df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 16458a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.dac1); 1646547465efSBharat Bhushan break; 164735b299e2SMihai Caraman case KVM_REG_PPC_DAC2: 16488a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.dac2); 16492c509672SBharat Bhushan break; 1650324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 165134f754b9SBharat Bhushan u32 epr = kvmppc_get_epr(vcpu); 16528a41ea53SMihai Caraman *val = get_reg_val(id, epr); 1653324b3e63SAlexander Graf break; 1654324b3e63SAlexander Graf } 1655352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1656352df1deSMihai Caraman case KVM_REG_PPC_EPCR: 16578a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.epcr); 1658352df1deSMihai Caraman break; 1659352df1deSMihai Caraman #endif 166078accda4SBharat Bhushan case KVM_REG_PPC_TCR: 16618a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.tcr); 166278accda4SBharat Bhushan break; 166378accda4SBharat Bhushan case KVM_REG_PPC_TSR: 16648a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.tsr); 166578accda4SBharat Bhushan break; 166635b299e2SMihai Caraman case KVM_REG_PPC_DEBUG_INST: 1667033aaa14SMadhavan Srinivasan *val = get_reg_val(id, KVMPPC_INST_SW_BREAKPOINT); 16688c32a2eaSBharat Bhushan break; 16698b75cbbeSPaul Mackerras case KVM_REG_PPC_VRSAVE: 16708a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.vrsave); 16718c32a2eaSBharat Bhushan break; 16726df8d3fcSBharat Bhushan default: 16738a41ea53SMihai Caraman r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, id, val); 16746df8d3fcSBharat Bhushan break; 16756df8d3fcSBharat Bhushan } 167635b299e2SMihai Caraman 16776df8d3fcSBharat Bhushan return r; 167831f3438eSPaul Mackerras } 167931f3438eSPaul Mackerras 16808a41ea53SMihai Caraman int kvmppc_set_one_reg(struct kvm_vcpu *vcpu, u64 id, 16818a41ea53SMihai Caraman union kvmppc_one_reg *val) 168231f3438eSPaul Mackerras { 168335b299e2SMihai Caraman int r = 0; 168435b299e2SMihai Caraman 16858a41ea53SMihai Caraman switch (id) { 16866df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 16878a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac1 = set_reg_val(id, *val); 16886df8d3fcSBharat Bhushan break; 1689547465efSBharat Bhushan case KVM_REG_PPC_IAC2: 16908a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac2 = set_reg_val(id, *val); 1691547465efSBharat Bhushan break; 1692547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1693547465efSBharat Bhushan case KVM_REG_PPC_IAC3: 16948a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac3 = set_reg_val(id, *val); 1695547465efSBharat Bhushan break; 1696547465efSBharat Bhushan case KVM_REG_PPC_IAC4: 16978a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac4 = set_reg_val(id, *val); 1698547465efSBharat Bhushan break; 1699547465efSBharat Bhushan #endif 17006df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 17018a41ea53SMihai Caraman vcpu->arch.dbg_reg.dac1 = set_reg_val(id, *val); 1702547465efSBharat Bhushan break; 170335b299e2SMihai Caraman case KVM_REG_PPC_DAC2: 17048a41ea53SMihai Caraman vcpu->arch.dbg_reg.dac2 = set_reg_val(id, *val); 17052c509672SBharat Bhushan break; 1706324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 17078a41ea53SMihai Caraman u32 new_epr = set_reg_val(id, *val); 1708324b3e63SAlexander Graf kvmppc_set_epr(vcpu, new_epr); 1709324b3e63SAlexander Graf break; 1710324b3e63SAlexander Graf } 1711352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1712352df1deSMihai Caraman case KVM_REG_PPC_EPCR: { 17138a41ea53SMihai Caraman u32 new_epcr = set_reg_val(id, *val); 1714352df1deSMihai Caraman kvmppc_set_epcr(vcpu, new_epcr); 1715352df1deSMihai Caraman break; 1716352df1deSMihai Caraman } 1717352df1deSMihai Caraman #endif 171878accda4SBharat Bhushan case KVM_REG_PPC_OR_TSR: { 17198a41ea53SMihai Caraman u32 tsr_bits = set_reg_val(id, *val); 172078accda4SBharat Bhushan kvmppc_set_tsr_bits(vcpu, tsr_bits); 172178accda4SBharat Bhushan break; 172278accda4SBharat Bhushan } 172378accda4SBharat Bhushan case KVM_REG_PPC_CLEAR_TSR: { 17248a41ea53SMihai Caraman u32 tsr_bits = set_reg_val(id, *val); 172578accda4SBharat Bhushan kvmppc_clr_tsr_bits(vcpu, tsr_bits); 172678accda4SBharat Bhushan break; 172778accda4SBharat Bhushan } 172878accda4SBharat Bhushan case KVM_REG_PPC_TSR: { 17298a41ea53SMihai Caraman u32 tsr = set_reg_val(id, *val); 173078accda4SBharat Bhushan kvmppc_set_tsr(vcpu, tsr); 173178accda4SBharat Bhushan break; 173278accda4SBharat Bhushan } 173378accda4SBharat Bhushan case KVM_REG_PPC_TCR: { 17348a41ea53SMihai Caraman u32 tcr = set_reg_val(id, *val); 173578accda4SBharat Bhushan kvmppc_set_tcr(vcpu, tcr); 173678accda4SBharat Bhushan break; 173778accda4SBharat Bhushan } 17388b75cbbeSPaul Mackerras case KVM_REG_PPC_VRSAVE: 17398a41ea53SMihai Caraman vcpu->arch.vrsave = set_reg_val(id, *val); 17408b75cbbeSPaul Mackerras break; 17416df8d3fcSBharat Bhushan default: 17428a41ea53SMihai Caraman r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, id, val); 17436df8d3fcSBharat Bhushan break; 17446df8d3fcSBharat Bhushan } 174535b299e2SMihai Caraman 17466df8d3fcSBharat Bhushan return r; 174731f3438eSPaul Mackerras } 174831f3438eSPaul Mackerras 1749d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1750d9fbd03dSHollis Blanchard { 1751d9fbd03dSHollis Blanchard return -ENOTSUPP; 1752d9fbd03dSHollis Blanchard } 1753d9fbd03dSHollis Blanchard 1754d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1755d9fbd03dSHollis Blanchard { 1756d9fbd03dSHollis Blanchard return -ENOTSUPP; 1757d9fbd03dSHollis Blanchard } 1758d9fbd03dSHollis Blanchard 1759d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu, 1760d9fbd03dSHollis Blanchard struct kvm_translation *tr) 1761d9fbd03dSHollis Blanchard { 176298001d8dSAvi Kivity int r; 176398001d8dSAvi Kivity 176498001d8dSAvi Kivity r = kvmppc_core_vcpu_translate(vcpu, tr); 176598001d8dSAvi Kivity return r; 1766d9fbd03dSHollis Blanchard } 1767d9fbd03dSHollis Blanchard 17684e755758SAlexander Graf int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log) 17694e755758SAlexander Graf { 17704e755758SAlexander Graf return -ENOTSUPP; 17714e755758SAlexander Graf } 17724e755758SAlexander Graf 17735587027cSAneesh Kumar K.V void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free, 1774a66b48c3SPaul Mackerras struct kvm_memory_slot *dont) 1775a66b48c3SPaul Mackerras { 1776a66b48c3SPaul Mackerras } 1777a66b48c3SPaul Mackerras 17785587027cSAneesh Kumar K.V int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot, 1779a66b48c3SPaul Mackerras unsigned long npages) 1780a66b48c3SPaul Mackerras { 1781a66b48c3SPaul Mackerras return 0; 1782a66b48c3SPaul Mackerras } 1783a66b48c3SPaul Mackerras 1784f9e0554dSPaul Mackerras int kvmppc_core_prepare_memory_region(struct kvm *kvm, 1785a66b48c3SPaul Mackerras struct kvm_memory_slot *memslot, 1786f9e0554dSPaul Mackerras struct kvm_userspace_memory_region *mem) 1787f9e0554dSPaul Mackerras { 1788f9e0554dSPaul Mackerras return 0; 1789f9e0554dSPaul Mackerras } 1790f9e0554dSPaul Mackerras 1791f9e0554dSPaul Mackerras void kvmppc_core_commit_memory_region(struct kvm *kvm, 1792dfe49dbdSPaul Mackerras struct kvm_userspace_memory_region *mem, 17938482644aSTakuya Yoshikawa const struct kvm_memory_slot *old) 1794dfe49dbdSPaul Mackerras { 1795dfe49dbdSPaul Mackerras } 1796dfe49dbdSPaul Mackerras 1797dfe49dbdSPaul Mackerras void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot) 1798f9e0554dSPaul Mackerras { 1799f9e0554dSPaul Mackerras } 1800f9e0554dSPaul Mackerras 180138f98824SMihai Caraman void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr) 180238f98824SMihai Caraman { 180338f98824SMihai Caraman #if defined(CONFIG_64BIT) 180438f98824SMihai Caraman vcpu->arch.epcr = new_epcr; 180538f98824SMihai Caraman #ifdef CONFIG_KVM_BOOKE_HV 180638f98824SMihai Caraman vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM; 180738f98824SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 180838f98824SMihai Caraman vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM; 180938f98824SMihai Caraman #endif 181038f98824SMihai Caraman #endif 181138f98824SMihai Caraman } 181238f98824SMihai Caraman 1813dfd4d47eSScott Wood void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr) 1814dfd4d47eSScott Wood { 1815dfd4d47eSScott Wood vcpu->arch.tcr = new_tcr; 1816f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1817dfd4d47eSScott Wood update_timer_ints(vcpu); 1818dfd4d47eSScott Wood } 1819dfd4d47eSScott Wood 1820dfd4d47eSScott Wood void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1821dfd4d47eSScott Wood { 1822dfd4d47eSScott Wood set_bits(tsr_bits, &vcpu->arch.tsr); 1823dfd4d47eSScott Wood smp_wmb(); 1824dfd4d47eSScott Wood kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 1825dfd4d47eSScott Wood kvm_vcpu_kick(vcpu); 1826dfd4d47eSScott Wood } 1827dfd4d47eSScott Wood 1828dfd4d47eSScott Wood void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1829dfd4d47eSScott Wood { 1830dfd4d47eSScott Wood clear_bits(tsr_bits, &vcpu->arch.tsr); 1831f61c94bbSBharat Bhushan 1832f61c94bbSBharat Bhushan /* 1833f61c94bbSBharat Bhushan * We may have stopped the watchdog due to 1834f61c94bbSBharat Bhushan * being stuck on final expiration. 1835f61c94bbSBharat Bhushan */ 1836f61c94bbSBharat Bhushan if (tsr_bits & (TSR_ENW | TSR_WIS)) 1837f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1838f61c94bbSBharat Bhushan 1839dfd4d47eSScott Wood update_timer_ints(vcpu); 1840dfd4d47eSScott Wood } 1841dfd4d47eSScott Wood 1842d02d4d15SMihai Caraman void kvmppc_decrementer_func(struct kvm_vcpu *vcpu) 1843dfd4d47eSScott Wood { 184421bd000aSBharat Bhushan if (vcpu->arch.tcr & TCR_ARE) { 184521bd000aSBharat Bhushan vcpu->arch.dec = vcpu->arch.decar; 184621bd000aSBharat Bhushan kvmppc_emulate_dec(vcpu); 184721bd000aSBharat Bhushan } 184821bd000aSBharat Bhushan 1849dfd4d47eSScott Wood kvmppc_set_tsr_bits(vcpu, TSR_DIS); 1850dfd4d47eSScott Wood } 1851dfd4d47eSScott Wood 1852ce11e48bSBharat Bhushan static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg, 1853ce11e48bSBharat Bhushan uint64_t addr, int index) 1854ce11e48bSBharat Bhushan { 1855ce11e48bSBharat Bhushan switch (index) { 1856ce11e48bSBharat Bhushan case 0: 1857ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC1; 1858ce11e48bSBharat Bhushan dbg_reg->iac1 = addr; 1859ce11e48bSBharat Bhushan break; 1860ce11e48bSBharat Bhushan case 1: 1861ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC2; 1862ce11e48bSBharat Bhushan dbg_reg->iac2 = addr; 1863ce11e48bSBharat Bhushan break; 1864ce11e48bSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1865ce11e48bSBharat Bhushan case 2: 1866ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC3; 1867ce11e48bSBharat Bhushan dbg_reg->iac3 = addr; 1868ce11e48bSBharat Bhushan break; 1869ce11e48bSBharat Bhushan case 3: 1870ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC4; 1871ce11e48bSBharat Bhushan dbg_reg->iac4 = addr; 1872ce11e48bSBharat Bhushan break; 1873ce11e48bSBharat Bhushan #endif 1874ce11e48bSBharat Bhushan default: 1875ce11e48bSBharat Bhushan return -EINVAL; 1876ce11e48bSBharat Bhushan } 1877ce11e48bSBharat Bhushan 1878ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IDM; 1879ce11e48bSBharat Bhushan return 0; 1880ce11e48bSBharat Bhushan } 1881ce11e48bSBharat Bhushan 1882ce11e48bSBharat Bhushan static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr, 1883ce11e48bSBharat Bhushan int type, int index) 1884ce11e48bSBharat Bhushan { 1885ce11e48bSBharat Bhushan switch (index) { 1886ce11e48bSBharat Bhushan case 0: 1887ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_READ) 1888ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC1R; 1889ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_WRITE) 1890ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC1W; 1891ce11e48bSBharat Bhushan dbg_reg->dac1 = addr; 1892ce11e48bSBharat Bhushan break; 1893ce11e48bSBharat Bhushan case 1: 1894ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_READ) 1895ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC2R; 1896ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_WRITE) 1897ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC2W; 1898ce11e48bSBharat Bhushan dbg_reg->dac2 = addr; 1899ce11e48bSBharat Bhushan break; 1900ce11e48bSBharat Bhushan default: 1901ce11e48bSBharat Bhushan return -EINVAL; 1902ce11e48bSBharat Bhushan } 1903ce11e48bSBharat Bhushan 1904ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IDM; 1905ce11e48bSBharat Bhushan return 0; 1906ce11e48bSBharat Bhushan } 1907ce11e48bSBharat Bhushan void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set) 1908ce11e48bSBharat Bhushan { 1909ce11e48bSBharat Bhushan /* XXX: Add similar MSR protection for BookE-PR */ 1910ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 1911ce11e48bSBharat Bhushan BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP)); 1912ce11e48bSBharat Bhushan if (set) { 1913ce11e48bSBharat Bhushan if (prot_bitmap & MSR_UCLE) 1914ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_UCLEP; 1915ce11e48bSBharat Bhushan if (prot_bitmap & MSR_DE) 1916ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_DEP; 1917ce11e48bSBharat Bhushan if (prot_bitmap & MSR_PMM) 1918ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_PMMP; 1919ce11e48bSBharat Bhushan } else { 1920ce11e48bSBharat Bhushan if (prot_bitmap & MSR_UCLE) 1921ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_UCLEP; 1922ce11e48bSBharat Bhushan if (prot_bitmap & MSR_DE) 1923ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_DEP; 1924ce11e48bSBharat Bhushan if (prot_bitmap & MSR_PMM) 1925ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_PMMP; 1926ce11e48bSBharat Bhushan } 1927ce11e48bSBharat Bhushan #endif 1928ce11e48bSBharat Bhushan } 1929ce11e48bSBharat Bhushan 19307d15c06fSAlexander Graf int kvmppc_xlate(struct kvm_vcpu *vcpu, ulong eaddr, enum xlate_instdata xlid, 19317d15c06fSAlexander Graf enum xlate_readwrite xlrw, struct kvmppc_pte *pte) 19327d15c06fSAlexander Graf { 19337d15c06fSAlexander Graf int gtlb_index; 19347d15c06fSAlexander Graf gpa_t gpaddr; 19357d15c06fSAlexander Graf 19367d15c06fSAlexander Graf #ifdef CONFIG_KVM_E500V2 19377d15c06fSAlexander Graf if (!(vcpu->arch.shared->msr & MSR_PR) && 19387d15c06fSAlexander Graf (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 19397d15c06fSAlexander Graf pte->eaddr = eaddr; 19407d15c06fSAlexander Graf pte->raddr = (vcpu->arch.magic_page_pa & PAGE_MASK) | 19417d15c06fSAlexander Graf (eaddr & ~PAGE_MASK); 19427d15c06fSAlexander Graf pte->vpage = eaddr >> PAGE_SHIFT; 19437d15c06fSAlexander Graf pte->may_read = true; 19447d15c06fSAlexander Graf pte->may_write = true; 19457d15c06fSAlexander Graf pte->may_execute = true; 19467d15c06fSAlexander Graf 19477d15c06fSAlexander Graf return 0; 19487d15c06fSAlexander Graf } 19497d15c06fSAlexander Graf #endif 19507d15c06fSAlexander Graf 19517d15c06fSAlexander Graf /* Check the guest TLB. */ 19527d15c06fSAlexander Graf switch (xlid) { 19537d15c06fSAlexander Graf case XLATE_INST: 19547d15c06fSAlexander Graf gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 19557d15c06fSAlexander Graf break; 19567d15c06fSAlexander Graf case XLATE_DATA: 19577d15c06fSAlexander Graf gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 19587d15c06fSAlexander Graf break; 19597d15c06fSAlexander Graf default: 19607d15c06fSAlexander Graf BUG(); 19617d15c06fSAlexander Graf } 19627d15c06fSAlexander Graf 19637d15c06fSAlexander Graf /* Do we have a TLB entry at all? */ 19647d15c06fSAlexander Graf if (gtlb_index < 0) 19657d15c06fSAlexander Graf return -ENOENT; 19667d15c06fSAlexander Graf 19677d15c06fSAlexander Graf gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 19687d15c06fSAlexander Graf 19697d15c06fSAlexander Graf pte->eaddr = eaddr; 19707d15c06fSAlexander Graf pte->raddr = (gpaddr & PAGE_MASK) | (eaddr & ~PAGE_MASK); 19717d15c06fSAlexander Graf pte->vpage = eaddr >> PAGE_SHIFT; 19727d15c06fSAlexander Graf 19737d15c06fSAlexander Graf /* XXX read permissions from the guest TLB */ 19747d15c06fSAlexander Graf pte->may_read = true; 19757d15c06fSAlexander Graf pte->may_write = true; 19767d15c06fSAlexander Graf pte->may_execute = true; 19777d15c06fSAlexander Graf 19787d15c06fSAlexander Graf return 0; 19797d15c06fSAlexander Graf } 19807d15c06fSAlexander Graf 1981ce11e48bSBharat Bhushan int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu, 1982ce11e48bSBharat Bhushan struct kvm_guest_debug *dbg) 1983ce11e48bSBharat Bhushan { 1984ce11e48bSBharat Bhushan struct debug_reg *dbg_reg; 1985ce11e48bSBharat Bhushan int n, b = 0, w = 0; 1986ce11e48bSBharat Bhushan 1987ce11e48bSBharat Bhushan if (!(dbg->control & KVM_GUESTDBG_ENABLE)) { 1988348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 = 0; 1989ce11e48bSBharat Bhushan vcpu->guest_debug = 0; 1990ce11e48bSBharat Bhushan kvm_guest_protect_msr(vcpu, MSR_DE, false); 1991ce11e48bSBharat Bhushan return 0; 1992ce11e48bSBharat Bhushan } 1993ce11e48bSBharat Bhushan 1994ce11e48bSBharat Bhushan kvm_guest_protect_msr(vcpu, MSR_DE, true); 1995ce11e48bSBharat Bhushan vcpu->guest_debug = dbg->control; 1996348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 = 0; 1997ce11e48bSBharat Bhushan 1998ce11e48bSBharat Bhushan if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) 1999348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC; 2000ce11e48bSBharat Bhushan 2001ce11e48bSBharat Bhushan /* Code below handles only HW breakpoints */ 2002348ba710SBharat Bhushan dbg_reg = &(vcpu->arch.dbg_reg); 2003ce11e48bSBharat Bhushan 2004ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 2005ce11e48bSBharat Bhushan /* 2006ce11e48bSBharat Bhushan * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1 2007ce11e48bSBharat Bhushan * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0 2008ce11e48bSBharat Bhushan */ 2009ce11e48bSBharat Bhushan dbg_reg->dbcr1 = 0; 2010ce11e48bSBharat Bhushan dbg_reg->dbcr2 = 0; 2011ce11e48bSBharat Bhushan #else 2012ce11e48bSBharat Bhushan /* 2013ce11e48bSBharat Bhushan * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1 2014ce11e48bSBharat Bhushan * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR 2015ce11e48bSBharat Bhushan * is set. 2016ce11e48bSBharat Bhushan */ 2017ce11e48bSBharat Bhushan dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US | 2018ce11e48bSBharat Bhushan DBCR1_IAC4US; 2019ce11e48bSBharat Bhushan dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US; 2020ce11e48bSBharat Bhushan #endif 2021ce11e48bSBharat Bhushan 2022ce11e48bSBharat Bhushan if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) 2023ce11e48bSBharat Bhushan return 0; 2024ce11e48bSBharat Bhushan 2025ce11e48bSBharat Bhushan for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) { 2026ce11e48bSBharat Bhushan uint64_t addr = dbg->arch.bp[n].addr; 2027ce11e48bSBharat Bhushan uint32_t type = dbg->arch.bp[n].type; 2028ce11e48bSBharat Bhushan 2029ce11e48bSBharat Bhushan if (type == KVMPPC_DEBUG_NONE) 2030ce11e48bSBharat Bhushan continue; 2031ce11e48bSBharat Bhushan 2032ce11e48bSBharat Bhushan if (type & !(KVMPPC_DEBUG_WATCH_READ | 2033ce11e48bSBharat Bhushan KVMPPC_DEBUG_WATCH_WRITE | 2034ce11e48bSBharat Bhushan KVMPPC_DEBUG_BREAKPOINT)) 2035ce11e48bSBharat Bhushan return -EINVAL; 2036ce11e48bSBharat Bhushan 2037ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_BREAKPOINT) { 2038ce11e48bSBharat Bhushan /* Setting H/W breakpoint */ 2039ce11e48bSBharat Bhushan if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++)) 2040ce11e48bSBharat Bhushan return -EINVAL; 2041ce11e48bSBharat Bhushan } else { 2042ce11e48bSBharat Bhushan /* Setting H/W watchpoint */ 2043ce11e48bSBharat Bhushan if (kvmppc_booke_add_watchpoint(dbg_reg, addr, 2044ce11e48bSBharat Bhushan type, w++)) 2045ce11e48bSBharat Bhushan return -EINVAL; 2046ce11e48bSBharat Bhushan } 2047ce11e48bSBharat Bhushan } 2048ce11e48bSBharat Bhushan 2049ce11e48bSBharat Bhushan return 0; 2050ce11e48bSBharat Bhushan } 2051ce11e48bSBharat Bhushan 205294fa9d99SScott Wood void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 205394fa9d99SScott Wood { 2054a47d72f3SPaul Mackerras vcpu->cpu = smp_processor_id(); 2055d30f6e48SScott Wood current->thread.kvm_vcpu = vcpu; 205694fa9d99SScott Wood } 205794fa9d99SScott Wood 205894fa9d99SScott Wood void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu) 205994fa9d99SScott Wood { 2060d30f6e48SScott Wood current->thread.kvm_vcpu = NULL; 2061a47d72f3SPaul Mackerras vcpu->cpu = -1; 2062ce11e48bSBharat Bhushan 2063ce11e48bSBharat Bhushan /* Clear pending debug event in DBSR */ 2064ce11e48bSBharat Bhushan kvmppc_clear_dbsr(); 206594fa9d99SScott Wood } 206694fa9d99SScott Wood 20673a167beaSAneesh Kumar K.V void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu) 20683a167beaSAneesh Kumar K.V { 2069cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu); 20703a167beaSAneesh Kumar K.V } 20713a167beaSAneesh Kumar K.V 20723a167beaSAneesh Kumar K.V int kvmppc_core_init_vm(struct kvm *kvm) 20733a167beaSAneesh Kumar K.V { 2074cbbc58d4SAneesh Kumar K.V return kvm->arch.kvm_ops->init_vm(kvm); 20753a167beaSAneesh Kumar K.V } 20763a167beaSAneesh Kumar K.V 20773a167beaSAneesh Kumar K.V struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id) 20783a167beaSAneesh Kumar K.V { 2079cbbc58d4SAneesh Kumar K.V return kvm->arch.kvm_ops->vcpu_create(kvm, id); 20803a167beaSAneesh Kumar K.V } 20813a167beaSAneesh Kumar K.V 20823a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu) 20833a167beaSAneesh Kumar K.V { 2084cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu); 20853a167beaSAneesh Kumar K.V } 20863a167beaSAneesh Kumar K.V 20873a167beaSAneesh Kumar K.V void kvmppc_core_destroy_vm(struct kvm *kvm) 20883a167beaSAneesh Kumar K.V { 2089cbbc58d4SAneesh Kumar K.V kvm->arch.kvm_ops->destroy_vm(kvm); 20903a167beaSAneesh Kumar K.V } 20913a167beaSAneesh Kumar K.V 20923a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 20933a167beaSAneesh Kumar K.V { 2094cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu); 20953a167beaSAneesh Kumar K.V } 20963a167beaSAneesh Kumar K.V 20973a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu) 20983a167beaSAneesh Kumar K.V { 2099cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu); 2100d9fbd03dSHollis Blanchard } 2101d9fbd03dSHollis Blanchard 2102d9fbd03dSHollis Blanchard int __init kvmppc_booke_init(void) 2103d9fbd03dSHollis Blanchard { 2104d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 2105d9fbd03dSHollis Blanchard unsigned long ivor[16]; 21061d542d9cSBharat Bhushan unsigned long *handler = kvmppc_booke_handler_addr; 2107d9fbd03dSHollis Blanchard unsigned long max_ivor = 0; 21081d542d9cSBharat Bhushan unsigned long handler_len; 2109d9fbd03dSHollis Blanchard int i; 2110d9fbd03dSHollis Blanchard 2111d9fbd03dSHollis Blanchard /* We install our own exception handlers by hijacking IVPR. IVPR must 2112d9fbd03dSHollis Blanchard * be 16-bit aligned, so we need a 64KB allocation. */ 2113d9fbd03dSHollis Blanchard kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO, 2114d9fbd03dSHollis Blanchard VCPU_SIZE_ORDER); 2115d9fbd03dSHollis Blanchard if (!kvmppc_booke_handlers) 2116d9fbd03dSHollis Blanchard return -ENOMEM; 2117d9fbd03dSHollis Blanchard 2118d9fbd03dSHollis Blanchard /* XXX make sure our handlers are smaller than Linux's */ 2119d9fbd03dSHollis Blanchard 2120d9fbd03dSHollis Blanchard /* Copy our interrupt handlers to match host IVORs. That way we don't 2121d9fbd03dSHollis Blanchard * have to swap the IVORs on every guest/host transition. */ 2122d9fbd03dSHollis Blanchard ivor[0] = mfspr(SPRN_IVOR0); 2123d9fbd03dSHollis Blanchard ivor[1] = mfspr(SPRN_IVOR1); 2124d9fbd03dSHollis Blanchard ivor[2] = mfspr(SPRN_IVOR2); 2125d9fbd03dSHollis Blanchard ivor[3] = mfspr(SPRN_IVOR3); 2126d9fbd03dSHollis Blanchard ivor[4] = mfspr(SPRN_IVOR4); 2127d9fbd03dSHollis Blanchard ivor[5] = mfspr(SPRN_IVOR5); 2128d9fbd03dSHollis Blanchard ivor[6] = mfspr(SPRN_IVOR6); 2129d9fbd03dSHollis Blanchard ivor[7] = mfspr(SPRN_IVOR7); 2130d9fbd03dSHollis Blanchard ivor[8] = mfspr(SPRN_IVOR8); 2131d9fbd03dSHollis Blanchard ivor[9] = mfspr(SPRN_IVOR9); 2132d9fbd03dSHollis Blanchard ivor[10] = mfspr(SPRN_IVOR10); 2133d9fbd03dSHollis Blanchard ivor[11] = mfspr(SPRN_IVOR11); 2134d9fbd03dSHollis Blanchard ivor[12] = mfspr(SPRN_IVOR12); 2135d9fbd03dSHollis Blanchard ivor[13] = mfspr(SPRN_IVOR13); 2136d9fbd03dSHollis Blanchard ivor[14] = mfspr(SPRN_IVOR14); 2137d9fbd03dSHollis Blanchard ivor[15] = mfspr(SPRN_IVOR15); 2138d9fbd03dSHollis Blanchard 2139d9fbd03dSHollis Blanchard for (i = 0; i < 16; i++) { 2140d9fbd03dSHollis Blanchard if (ivor[i] > max_ivor) 21411d542d9cSBharat Bhushan max_ivor = i; 2142d9fbd03dSHollis Blanchard 21431d542d9cSBharat Bhushan handler_len = handler[i + 1] - handler[i]; 2144d9fbd03dSHollis Blanchard memcpy((void *)kvmppc_booke_handlers + ivor[i], 21451d542d9cSBharat Bhushan (void *)handler[i], handler_len); 2146d9fbd03dSHollis Blanchard } 21471d542d9cSBharat Bhushan 21481d542d9cSBharat Bhushan handler_len = handler[max_ivor + 1] - handler[max_ivor]; 21491d542d9cSBharat Bhushan flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers + 21501d542d9cSBharat Bhushan ivor[max_ivor] + handler_len); 2151d30f6e48SScott Wood #endif /* !BOOKE_HV */ 2152db93f574SHollis Blanchard return 0; 2153d9fbd03dSHollis Blanchard } 2154d9fbd03dSHollis Blanchard 2155db93f574SHollis Blanchard void __exit kvmppc_booke_exit(void) 2156d9fbd03dSHollis Blanchard { 2157d9fbd03dSHollis Blanchard free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER); 2158d9fbd03dSHollis Blanchard kvm_exit(); 2159d9fbd03dSHollis Blanchard } 2160