1d9fbd03dSHollis Blanchard /* 2d9fbd03dSHollis Blanchard * This program is free software; you can redistribute it and/or modify 3d9fbd03dSHollis Blanchard * it under the terms of the GNU General Public License, version 2, as 4d9fbd03dSHollis Blanchard * published by the Free Software Foundation. 5d9fbd03dSHollis Blanchard * 6d9fbd03dSHollis Blanchard * This program is distributed in the hope that it will be useful, 7d9fbd03dSHollis Blanchard * but WITHOUT ANY WARRANTY; without even the implied warranty of 8d9fbd03dSHollis Blanchard * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 9d9fbd03dSHollis Blanchard * GNU General Public License for more details. 10d9fbd03dSHollis Blanchard * 11d9fbd03dSHollis Blanchard * You should have received a copy of the GNU General Public License 12d9fbd03dSHollis Blanchard * along with this program; if not, write to the Free Software 13d9fbd03dSHollis Blanchard * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. 14d9fbd03dSHollis Blanchard * 15d9fbd03dSHollis Blanchard * Copyright IBM Corp. 2007 164cd35f67SScott Wood * Copyright 2010-2011 Freescale Semiconductor, Inc. 17d9fbd03dSHollis Blanchard * 18d9fbd03dSHollis Blanchard * Authors: Hollis Blanchard <hollisb@us.ibm.com> 19d9fbd03dSHollis Blanchard * Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com> 20d30f6e48SScott Wood * Scott Wood <scottwood@freescale.com> 21d30f6e48SScott Wood * Varun Sethi <varun.sethi@freescale.com> 22d9fbd03dSHollis Blanchard */ 23d9fbd03dSHollis Blanchard 24d9fbd03dSHollis Blanchard #include <linux/errno.h> 25d9fbd03dSHollis Blanchard #include <linux/err.h> 26d9fbd03dSHollis Blanchard #include <linux/kvm_host.h> 275a0e3ad6STejun Heo #include <linux/gfp.h> 28d9fbd03dSHollis Blanchard #include <linux/module.h> 29d9fbd03dSHollis Blanchard #include <linux/vmalloc.h> 30d9fbd03dSHollis Blanchard #include <linux/fs.h> 317924bd41SHollis Blanchard 32d9fbd03dSHollis Blanchard #include <asm/cputable.h> 33d9fbd03dSHollis Blanchard #include <asm/uaccess.h> 34d9fbd03dSHollis Blanchard #include <asm/kvm_ppc.h> 35d9fbd03dSHollis Blanchard #include <asm/cacheflush.h> 36d30f6e48SScott Wood #include <asm/dbell.h> 37d30f6e48SScott Wood #include <asm/hw_irq.h> 38d30f6e48SScott Wood #include <asm/irq.h> 39b50df19cSMihai Caraman #include <asm/time.h> 40d9fbd03dSHollis Blanchard 41d30f6e48SScott Wood #include "timing.h" 4275f74f0dSHollis Blanchard #include "booke.h" 43dba291f2SAneesh Kumar K.V 44dba291f2SAneesh Kumar K.V #define CREATE_TRACE_POINTS 45dba291f2SAneesh Kumar K.V #include "trace_booke.h" 46d9fbd03dSHollis Blanchard 47d9fbd03dSHollis Blanchard unsigned long kvmppc_booke_handlers; 48d9fbd03dSHollis Blanchard 49d9fbd03dSHollis Blanchard #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM 50d9fbd03dSHollis Blanchard #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU 51d9fbd03dSHollis Blanchard 52d9fbd03dSHollis Blanchard struct kvm_stats_debugfs_item debugfs_entries[] = { 53d9fbd03dSHollis Blanchard { "mmio", VCPU_STAT(mmio_exits) }, 54d9fbd03dSHollis Blanchard { "sig", VCPU_STAT(signal_exits) }, 55d9fbd03dSHollis Blanchard { "itlb_r", VCPU_STAT(itlb_real_miss_exits) }, 56d9fbd03dSHollis Blanchard { "itlb_v", VCPU_STAT(itlb_virt_miss_exits) }, 57d9fbd03dSHollis Blanchard { "dtlb_r", VCPU_STAT(dtlb_real_miss_exits) }, 58d9fbd03dSHollis Blanchard { "dtlb_v", VCPU_STAT(dtlb_virt_miss_exits) }, 59d9fbd03dSHollis Blanchard { "sysc", VCPU_STAT(syscall_exits) }, 60d9fbd03dSHollis Blanchard { "isi", VCPU_STAT(isi_exits) }, 61d9fbd03dSHollis Blanchard { "dsi", VCPU_STAT(dsi_exits) }, 62d9fbd03dSHollis Blanchard { "inst_emu", VCPU_STAT(emulated_inst_exits) }, 63d9fbd03dSHollis Blanchard { "dec", VCPU_STAT(dec_exits) }, 64d9fbd03dSHollis Blanchard { "ext_intr", VCPU_STAT(ext_intr_exits) }, 65f7819512SPaolo Bonzini { "halt_successful_poll", VCPU_STAT(halt_successful_poll) }, 6662bea5bfSPaolo Bonzini { "halt_attempted_poll", VCPU_STAT(halt_attempted_poll) }, 673491caf2SChristian Borntraeger { "halt_poll_invalid", VCPU_STAT(halt_poll_invalid) }, 68d9fbd03dSHollis Blanchard { "halt_wakeup", VCPU_STAT(halt_wakeup) }, 69d30f6e48SScott Wood { "doorbell", VCPU_STAT(dbell_exits) }, 70d30f6e48SScott Wood { "guest doorbell", VCPU_STAT(gdbell_exits) }, 71cf1c5ca4SAlexander Graf { "remote_tlb_flush", VM_STAT(remote_tlb_flush) }, 72d9fbd03dSHollis Blanchard { NULL } 73d9fbd03dSHollis Blanchard }; 74d9fbd03dSHollis Blanchard 75d9fbd03dSHollis Blanchard /* TODO: use vcpu_printf() */ 76d9fbd03dSHollis Blanchard void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu) 77d9fbd03dSHollis Blanchard { 78d9fbd03dSHollis Blanchard int i; 79d9fbd03dSHollis Blanchard 80666e7252SAlexander Graf printk("pc: %08lx msr: %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr); 815cf8ca22SHollis Blanchard printk("lr: %08lx ctr: %08lx\n", vcpu->arch.lr, vcpu->arch.ctr); 82de7906c3SAlexander Graf printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0, 83de7906c3SAlexander Graf vcpu->arch.shared->srr1); 84d9fbd03dSHollis Blanchard 85d9fbd03dSHollis Blanchard printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions); 86d9fbd03dSHollis Blanchard 87d9fbd03dSHollis Blanchard for (i = 0; i < 32; i += 4) { 885cf8ca22SHollis Blanchard printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i, 898e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i), 908e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+1), 918e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+2), 928e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+3)); 93d9fbd03dSHollis Blanchard } 94d9fbd03dSHollis Blanchard } 95d9fbd03dSHollis Blanchard 964cd35f67SScott Wood #ifdef CONFIG_SPE 974cd35f67SScott Wood void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu) 984cd35f67SScott Wood { 994cd35f67SScott Wood preempt_disable(); 1004cd35f67SScott Wood enable_kernel_spe(); 1014cd35f67SScott Wood kvmppc_save_guest_spe(vcpu); 102dc4fbba1SAnton Blanchard disable_kernel_spe(); 1034cd35f67SScott Wood vcpu->arch.shadow_msr &= ~MSR_SPE; 1044cd35f67SScott Wood preempt_enable(); 1054cd35f67SScott Wood } 1064cd35f67SScott Wood 1074cd35f67SScott Wood static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu) 1084cd35f67SScott Wood { 1094cd35f67SScott Wood preempt_disable(); 1104cd35f67SScott Wood enable_kernel_spe(); 1114cd35f67SScott Wood kvmppc_load_guest_spe(vcpu); 112dc4fbba1SAnton Blanchard disable_kernel_spe(); 1134cd35f67SScott Wood vcpu->arch.shadow_msr |= MSR_SPE; 1144cd35f67SScott Wood preempt_enable(); 1154cd35f67SScott Wood } 1164cd35f67SScott Wood 1174cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1184cd35f67SScott Wood { 1194cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) { 1204cd35f67SScott Wood if (!(vcpu->arch.shadow_msr & MSR_SPE)) 1214cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 1224cd35f67SScott Wood } else if (vcpu->arch.shadow_msr & MSR_SPE) { 1234cd35f67SScott Wood kvmppc_vcpu_disable_spe(vcpu); 1244cd35f67SScott Wood } 1254cd35f67SScott Wood } 1264cd35f67SScott Wood #else 1274cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1284cd35f67SScott Wood { 1294cd35f67SScott Wood } 1304cd35f67SScott Wood #endif 1314cd35f67SScott Wood 1323efc7da6SMihai Caraman /* 1333efc7da6SMihai Caraman * Load up guest vcpu FP state if it's needed. 1343efc7da6SMihai Caraman * It also set the MSR_FP in thread so that host know 1353efc7da6SMihai Caraman * we're holding FPU, and then host can help to save 1363efc7da6SMihai Caraman * guest vcpu FP state if other threads require to use FPU. 1373efc7da6SMihai Caraman * This simulates an FP unavailable fault. 1383efc7da6SMihai Caraman * 1393efc7da6SMihai Caraman * It requires to be called with preemption disabled. 1403efc7da6SMihai Caraman */ 1413efc7da6SMihai Caraman static inline void kvmppc_load_guest_fp(struct kvm_vcpu *vcpu) 1423efc7da6SMihai Caraman { 1433efc7da6SMihai Caraman #ifdef CONFIG_PPC_FPU 1443efc7da6SMihai Caraman if (!(current->thread.regs->msr & MSR_FP)) { 1453efc7da6SMihai Caraman enable_kernel_fp(); 1463efc7da6SMihai Caraman load_fp_state(&vcpu->arch.fp); 147dc4fbba1SAnton Blanchard disable_kernel_fp(); 1483efc7da6SMihai Caraman current->thread.fp_save_area = &vcpu->arch.fp; 1493efc7da6SMihai Caraman current->thread.regs->msr |= MSR_FP; 1503efc7da6SMihai Caraman } 1513efc7da6SMihai Caraman #endif 1523efc7da6SMihai Caraman } 1533efc7da6SMihai Caraman 1543efc7da6SMihai Caraman /* 1553efc7da6SMihai Caraman * Save guest vcpu FP state into thread. 1563efc7da6SMihai Caraman * It requires to be called with preemption disabled. 1573efc7da6SMihai Caraman */ 1583efc7da6SMihai Caraman static inline void kvmppc_save_guest_fp(struct kvm_vcpu *vcpu) 1593efc7da6SMihai Caraman { 1603efc7da6SMihai Caraman #ifdef CONFIG_PPC_FPU 1613efc7da6SMihai Caraman if (current->thread.regs->msr & MSR_FP) 1623efc7da6SMihai Caraman giveup_fpu(current); 1633efc7da6SMihai Caraman current->thread.fp_save_area = NULL; 1643efc7da6SMihai Caraman #endif 1653efc7da6SMihai Caraman } 1663efc7da6SMihai Caraman 1677a08c274SAlexander Graf static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu) 1687a08c274SAlexander Graf { 1697a08c274SAlexander Graf #if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV) 1707a08c274SAlexander Graf /* We always treat the FP bit as enabled from the host 1717a08c274SAlexander Graf perspective, so only need to adjust the shadow MSR */ 1727a08c274SAlexander Graf vcpu->arch.shadow_msr &= ~MSR_FP; 1737a08c274SAlexander Graf vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP; 1747a08c274SAlexander Graf #endif 1757a08c274SAlexander Graf } 1767a08c274SAlexander Graf 17795d80a29SMihai Caraman /* 17895d80a29SMihai Caraman * Simulate AltiVec unavailable fault to load guest state 17995d80a29SMihai Caraman * from thread to AltiVec unit. 18095d80a29SMihai Caraman * It requires to be called with preemption disabled. 18195d80a29SMihai Caraman */ 18295d80a29SMihai Caraman static inline void kvmppc_load_guest_altivec(struct kvm_vcpu *vcpu) 18395d80a29SMihai Caraman { 18495d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 18595d80a29SMihai Caraman if (cpu_has_feature(CPU_FTR_ALTIVEC)) { 18695d80a29SMihai Caraman if (!(current->thread.regs->msr & MSR_VEC)) { 18795d80a29SMihai Caraman enable_kernel_altivec(); 18895d80a29SMihai Caraman load_vr_state(&vcpu->arch.vr); 189dc4fbba1SAnton Blanchard disable_kernel_altivec(); 19095d80a29SMihai Caraman current->thread.vr_save_area = &vcpu->arch.vr; 19195d80a29SMihai Caraman current->thread.regs->msr |= MSR_VEC; 19295d80a29SMihai Caraman } 19395d80a29SMihai Caraman } 19495d80a29SMihai Caraman #endif 19595d80a29SMihai Caraman } 19695d80a29SMihai Caraman 19795d80a29SMihai Caraman /* 19895d80a29SMihai Caraman * Save guest vcpu AltiVec state into thread. 19995d80a29SMihai Caraman * It requires to be called with preemption disabled. 20095d80a29SMihai Caraman */ 20195d80a29SMihai Caraman static inline void kvmppc_save_guest_altivec(struct kvm_vcpu *vcpu) 20295d80a29SMihai Caraman { 20395d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 20495d80a29SMihai Caraman if (cpu_has_feature(CPU_FTR_ALTIVEC)) { 20595d80a29SMihai Caraman if (current->thread.regs->msr & MSR_VEC) 20695d80a29SMihai Caraman giveup_altivec(current); 20795d80a29SMihai Caraman current->thread.vr_save_area = NULL; 20895d80a29SMihai Caraman } 20995d80a29SMihai Caraman #endif 21095d80a29SMihai Caraman } 21195d80a29SMihai Caraman 212ce11e48bSBharat Bhushan static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu) 213ce11e48bSBharat Bhushan { 214ce11e48bSBharat Bhushan /* Synchronize guest's desire to get debug interrupts into shadow MSR */ 215ce11e48bSBharat Bhushan #ifndef CONFIG_KVM_BOOKE_HV 216ce11e48bSBharat Bhushan vcpu->arch.shadow_msr &= ~MSR_DE; 217ce11e48bSBharat Bhushan vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE; 218ce11e48bSBharat Bhushan #endif 219ce11e48bSBharat Bhushan 220ce11e48bSBharat Bhushan /* Force enable debug interrupts when user space wants to debug */ 221ce11e48bSBharat Bhushan if (vcpu->guest_debug) { 222ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 223ce11e48bSBharat Bhushan /* 224ce11e48bSBharat Bhushan * Since there is no shadow MSR, sync MSR_DE into the guest 225ce11e48bSBharat Bhushan * visible MSR. 226ce11e48bSBharat Bhushan */ 227ce11e48bSBharat Bhushan vcpu->arch.shared->msr |= MSR_DE; 228ce11e48bSBharat Bhushan #else 229ce11e48bSBharat Bhushan vcpu->arch.shadow_msr |= MSR_DE; 230ce11e48bSBharat Bhushan vcpu->arch.shared->msr &= ~MSR_DE; 231ce11e48bSBharat Bhushan #endif 232ce11e48bSBharat Bhushan } 233ce11e48bSBharat Bhushan } 234ce11e48bSBharat Bhushan 235dd9ebf1fSLiu Yu /* 236dd9ebf1fSLiu Yu * Helper function for "full" MSR writes. No need to call this if only 237dd9ebf1fSLiu Yu * EE/CE/ME/DE/RI are changing. 238dd9ebf1fSLiu Yu */ 2394cd35f67SScott Wood void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr) 2404cd35f67SScott Wood { 241dd9ebf1fSLiu Yu u32 old_msr = vcpu->arch.shared->msr; 2424cd35f67SScott Wood 243d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 244d30f6e48SScott Wood new_msr |= MSR_GS; 245d30f6e48SScott Wood #endif 246d30f6e48SScott Wood 2474cd35f67SScott Wood vcpu->arch.shared->msr = new_msr; 2484cd35f67SScott Wood 249dd9ebf1fSLiu Yu kvmppc_mmu_msr_notify(vcpu, old_msr); 2504cd35f67SScott Wood kvmppc_vcpu_sync_spe(vcpu); 2517a08c274SAlexander Graf kvmppc_vcpu_sync_fpu(vcpu); 252ce11e48bSBharat Bhushan kvmppc_vcpu_sync_debug(vcpu); 2534cd35f67SScott Wood } 2544cd35f67SScott Wood 255d4cf3892SHollis Blanchard static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu, 256d4cf3892SHollis Blanchard unsigned int priority) 2579dd921cfSHollis Blanchard { 2586346046cSAlexander Graf trace_kvm_booke_queue_irqprio(vcpu, priority); 2599dd921cfSHollis Blanchard set_bit(priority, &vcpu->arch.pending_exceptions); 2609dd921cfSHollis Blanchard } 2619dd921cfSHollis Blanchard 2628de12015SAlexander Graf void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu, 263daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 2649dd921cfSHollis Blanchard { 265daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 266daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 267daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS); 268daf5e271SLiu Yu } 269daf5e271SLiu Yu 2708de12015SAlexander Graf void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu, 271daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 272daf5e271SLiu Yu { 273daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 274daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 275daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE); 276daf5e271SLiu Yu } 277daf5e271SLiu Yu 2788de12015SAlexander Graf void kvmppc_core_queue_itlb_miss(struct kvm_vcpu *vcpu) 2798de12015SAlexander Graf { 2808de12015SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 2818de12015SAlexander Graf } 2828de12015SAlexander Graf 2838de12015SAlexander Graf void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, ulong esr_flags) 284daf5e271SLiu Yu { 285daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 286daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE); 287daf5e271SLiu Yu } 288daf5e271SLiu Yu 289011da899SAlexander Graf static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags, 290011da899SAlexander Graf ulong esr_flags) 291011da899SAlexander Graf { 292011da899SAlexander Graf vcpu->arch.queued_dear = dear_flags; 293011da899SAlexander Graf vcpu->arch.queued_esr = esr_flags; 294011da899SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT); 295011da899SAlexander Graf } 296011da899SAlexander Graf 297daf5e271SLiu Yu void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags) 298daf5e271SLiu Yu { 299daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 300d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM); 3019dd921cfSHollis Blanchard } 3029dd921cfSHollis Blanchard 3039dd921cfSHollis Blanchard void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu) 3049dd921cfSHollis Blanchard { 305d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER); 3069dd921cfSHollis Blanchard } 3079dd921cfSHollis Blanchard 3089dd921cfSHollis Blanchard int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu) 3099dd921cfSHollis Blanchard { 310d4cf3892SHollis Blanchard return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 3119dd921cfSHollis Blanchard } 3129dd921cfSHollis Blanchard 3137706664dSAlexander Graf void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu) 3147706664dSAlexander Graf { 3157706664dSAlexander Graf clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 3167706664dSAlexander Graf } 3177706664dSAlexander Graf 3189dd921cfSHollis Blanchard void kvmppc_core_queue_external(struct kvm_vcpu *vcpu, 3199dd921cfSHollis Blanchard struct kvm_interrupt *irq) 3209dd921cfSHollis Blanchard { 321c5335f17SAlexander Graf unsigned int prio = BOOKE_IRQPRIO_EXTERNAL; 322c5335f17SAlexander Graf 323c5335f17SAlexander Graf if (irq->irq == KVM_INTERRUPT_SET_LEVEL) 324c5335f17SAlexander Graf prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL; 325c5335f17SAlexander Graf 326c5335f17SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, prio); 3279dd921cfSHollis Blanchard } 3289dd921cfSHollis Blanchard 3294fe27d2aSPaul Mackerras void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu) 3304496f974SAlexander Graf { 3314496f974SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions); 332c5335f17SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions); 3334496f974SAlexander Graf } 3344496f974SAlexander Graf 335f61c94bbSBharat Bhushan static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu) 336f61c94bbSBharat Bhushan { 337f61c94bbSBharat Bhushan kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG); 338f61c94bbSBharat Bhushan } 339f61c94bbSBharat Bhushan 340f61c94bbSBharat Bhushan static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu) 341f61c94bbSBharat Bhushan { 342f61c94bbSBharat Bhushan clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions); 343f61c94bbSBharat Bhushan } 344f61c94bbSBharat Bhushan 3452f699a59SBharat Bhushan void kvmppc_core_queue_debug(struct kvm_vcpu *vcpu) 3462f699a59SBharat Bhushan { 3472f699a59SBharat Bhushan kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DEBUG); 3482f699a59SBharat Bhushan } 3492f699a59SBharat Bhushan 3502f699a59SBharat Bhushan void kvmppc_core_dequeue_debug(struct kvm_vcpu *vcpu) 3512f699a59SBharat Bhushan { 3522f699a59SBharat Bhushan clear_bit(BOOKE_IRQPRIO_DEBUG, &vcpu->arch.pending_exceptions); 3532f699a59SBharat Bhushan } 3542f699a59SBharat Bhushan 355d30f6e48SScott Wood static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 356d30f6e48SScott Wood { 35731579eeaSBharat Bhushan kvmppc_set_srr0(vcpu, srr0); 35831579eeaSBharat Bhushan kvmppc_set_srr1(vcpu, srr1); 359d30f6e48SScott Wood } 360d30f6e48SScott Wood 361d30f6e48SScott Wood static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 362d30f6e48SScott Wood { 363d30f6e48SScott Wood vcpu->arch.csrr0 = srr0; 364d30f6e48SScott Wood vcpu->arch.csrr1 = srr1; 365d30f6e48SScott Wood } 366d30f6e48SScott Wood 367d30f6e48SScott Wood static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 368d30f6e48SScott Wood { 369d30f6e48SScott Wood if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) { 370d30f6e48SScott Wood vcpu->arch.dsrr0 = srr0; 371d30f6e48SScott Wood vcpu->arch.dsrr1 = srr1; 372d30f6e48SScott Wood } else { 373d30f6e48SScott Wood set_guest_csrr(vcpu, srr0, srr1); 374d30f6e48SScott Wood } 375d30f6e48SScott Wood } 376d30f6e48SScott Wood 377d30f6e48SScott Wood static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 378d30f6e48SScott Wood { 379d30f6e48SScott Wood vcpu->arch.mcsrr0 = srr0; 380d30f6e48SScott Wood vcpu->arch.mcsrr1 = srr1; 381d30f6e48SScott Wood } 382d30f6e48SScott Wood 383d4cf3892SHollis Blanchard /* Deliver the interrupt of the corresponding priority, if possible. */ 384d4cf3892SHollis Blanchard static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu, 385d4cf3892SHollis Blanchard unsigned int priority) 386d9fbd03dSHollis Blanchard { 387d4cf3892SHollis Blanchard int allowed = 0; 38879300f8cSAlexander Graf ulong msr_mask = 0; 3891c810636SAlexander Graf bool update_esr = false, update_dear = false, update_epr = false; 3905c6cedf4SAlexander Graf ulong crit_raw = vcpu->arch.shared->critical; 3915c6cedf4SAlexander Graf ulong crit_r1 = kvmppc_get_gpr(vcpu, 1); 3925c6cedf4SAlexander Graf bool crit; 393c5335f17SAlexander Graf bool keep_irq = false; 394d30f6e48SScott Wood enum int_class int_class; 39595e90b43SMihai Caraman ulong new_msr = vcpu->arch.shared->msr; 3965c6cedf4SAlexander Graf 3975c6cedf4SAlexander Graf /* Truncate crit indicators in 32 bit mode */ 3985c6cedf4SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_SF)) { 3995c6cedf4SAlexander Graf crit_raw &= 0xffffffff; 4005c6cedf4SAlexander Graf crit_r1 &= 0xffffffff; 4015c6cedf4SAlexander Graf } 4025c6cedf4SAlexander Graf 4035c6cedf4SAlexander Graf /* Critical section when crit == r1 */ 4045c6cedf4SAlexander Graf crit = (crit_raw == crit_r1); 4055c6cedf4SAlexander Graf /* ... and we're in supervisor mode */ 4065c6cedf4SAlexander Graf crit = crit && !(vcpu->arch.shared->msr & MSR_PR); 407d9fbd03dSHollis Blanchard 408c5335f17SAlexander Graf if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) { 409c5335f17SAlexander Graf priority = BOOKE_IRQPRIO_EXTERNAL; 410c5335f17SAlexander Graf keep_irq = true; 411c5335f17SAlexander Graf } 412c5335f17SAlexander Graf 4135df554adSScott Wood if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags) 4141c810636SAlexander Graf update_epr = true; 4151c810636SAlexander Graf 416d4cf3892SHollis Blanchard switch (priority) { 417d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DTLB_MISS: 418daf5e271SLiu Yu case BOOKE_IRQPRIO_DATA_STORAGE: 419011da899SAlexander Graf case BOOKE_IRQPRIO_ALIGNMENT: 420daf5e271SLiu Yu update_dear = true; 421daf5e271SLiu Yu /* fall through */ 422daf5e271SLiu Yu case BOOKE_IRQPRIO_INST_STORAGE: 423daf5e271SLiu Yu case BOOKE_IRQPRIO_PROGRAM: 424daf5e271SLiu Yu update_esr = true; 425daf5e271SLiu Yu /* fall through */ 426d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_ITLB_MISS: 427d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_SYSCALL: 428d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FP_UNAVAIL: 42995d80a29SMihai Caraman #ifdef CONFIG_SPE_POSSIBLE 430bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_UNAVAIL: 431bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_DATA: 432bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_ROUND: 43395d80a29SMihai Caraman #endif 43495d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 43595d80a29SMihai Caraman case BOOKE_IRQPRIO_ALTIVEC_UNAVAIL: 43695d80a29SMihai Caraman case BOOKE_IRQPRIO_ALTIVEC_ASSIST: 43795d80a29SMihai Caraman #endif 438d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_AP_UNAVAIL: 439d4cf3892SHollis Blanchard allowed = 1; 44079300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 441d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 442d9fbd03dSHollis Blanchard break; 443f61c94bbSBharat Bhushan case BOOKE_IRQPRIO_WATCHDOG: 444d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_CRITICAL: 4454ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL_CRIT: 446666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_CE; 447d30f6e48SScott Wood allowed = allowed && !crit; 44879300f8cSAlexander Graf msr_mask = MSR_ME; 449d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 450d9fbd03dSHollis Blanchard break; 451d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_MACHINE_CHECK: 452666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_ME; 453d30f6e48SScott Wood allowed = allowed && !crit; 454d30f6e48SScott Wood int_class = INT_CLASS_MC; 455d9fbd03dSHollis Blanchard break; 456d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DECREMENTER: 457d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FIT: 458dfd4d47eSScott Wood keep_irq = true; 459dfd4d47eSScott Wood /* fall through */ 460dfd4d47eSScott Wood case BOOKE_IRQPRIO_EXTERNAL: 4614ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL: 462666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_EE; 4635c6cedf4SAlexander Graf allowed = allowed && !crit; 46479300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 465d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 466d9fbd03dSHollis Blanchard break; 467d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DEBUG: 468666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_DE; 469d30f6e48SScott Wood allowed = allowed && !crit; 47079300f8cSAlexander Graf msr_mask = MSR_ME; 4719fee7563SBharat Bhushan if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) 4729fee7563SBharat Bhushan int_class = INT_CLASS_DBG; 4739fee7563SBharat Bhushan else 474d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 4759fee7563SBharat Bhushan 476d9fbd03dSHollis Blanchard break; 477d9fbd03dSHollis Blanchard } 478d9fbd03dSHollis Blanchard 479d4cf3892SHollis Blanchard if (allowed) { 480d30f6e48SScott Wood switch (int_class) { 481d30f6e48SScott Wood case INT_CLASS_NONCRIT: 482d30f6e48SScott Wood set_guest_srr(vcpu, vcpu->arch.pc, 483d30f6e48SScott Wood vcpu->arch.shared->msr); 484d30f6e48SScott Wood break; 485d30f6e48SScott Wood case INT_CLASS_CRIT: 486d30f6e48SScott Wood set_guest_csrr(vcpu, vcpu->arch.pc, 487d30f6e48SScott Wood vcpu->arch.shared->msr); 488d30f6e48SScott Wood break; 489d30f6e48SScott Wood case INT_CLASS_DBG: 490d30f6e48SScott Wood set_guest_dsrr(vcpu, vcpu->arch.pc, 491d30f6e48SScott Wood vcpu->arch.shared->msr); 492d30f6e48SScott Wood break; 493d30f6e48SScott Wood case INT_CLASS_MC: 494d30f6e48SScott Wood set_guest_mcsrr(vcpu, vcpu->arch.pc, 495d30f6e48SScott Wood vcpu->arch.shared->msr); 496d30f6e48SScott Wood break; 497d30f6e48SScott Wood } 498d30f6e48SScott Wood 499d4cf3892SHollis Blanchard vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority]; 500daf5e271SLiu Yu if (update_esr == true) 501dc168549SBharat Bhushan kvmppc_set_esr(vcpu, vcpu->arch.queued_esr); 502daf5e271SLiu Yu if (update_dear == true) 503a5414d4bSBharat Bhushan kvmppc_set_dar(vcpu, vcpu->arch.queued_dear); 5045df554adSScott Wood if (update_epr == true) { 5055df554adSScott Wood if (vcpu->arch.epr_flags & KVMPPC_EPR_USER) 5061c810636SAlexander Graf kvm_make_request(KVM_REQ_EPR_EXIT, vcpu); 507eb1e4f43SScott Wood else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) { 508eb1e4f43SScott Wood BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC); 509eb1e4f43SScott Wood kvmppc_mpic_set_epr(vcpu); 510eb1e4f43SScott Wood } 5115df554adSScott Wood } 51295e90b43SMihai Caraman 51395e90b43SMihai Caraman new_msr &= msr_mask; 51495e90b43SMihai Caraman #if defined(CONFIG_64BIT) 51595e90b43SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 51695e90b43SMihai Caraman new_msr |= MSR_CM; 51795e90b43SMihai Caraman #endif 51895e90b43SMihai Caraman kvmppc_set_msr(vcpu, new_msr); 519d4cf3892SHollis Blanchard 520c5335f17SAlexander Graf if (!keep_irq) 521d4cf3892SHollis Blanchard clear_bit(priority, &vcpu->arch.pending_exceptions); 522d4cf3892SHollis Blanchard } 523d4cf3892SHollis Blanchard 524d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 525d30f6e48SScott Wood /* 526d30f6e48SScott Wood * If an interrupt is pending but masked, raise a guest doorbell 527d30f6e48SScott Wood * so that we are notified when the guest enables the relevant 528d30f6e48SScott Wood * MSR bit. 529d30f6e48SScott Wood */ 530d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE) 531d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT); 532d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE) 533d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT); 534d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK) 535d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC); 536d30f6e48SScott Wood #endif 537d30f6e48SScott Wood 538d4cf3892SHollis Blanchard return allowed; 539d9fbd03dSHollis Blanchard } 540d9fbd03dSHollis Blanchard 541f61c94bbSBharat Bhushan /* 542f61c94bbSBharat Bhushan * Return the number of jiffies until the next timeout. If the timeout is 543f61c94bbSBharat Bhushan * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA 544f61c94bbSBharat Bhushan * because the larger value can break the timer APIs. 545f61c94bbSBharat Bhushan */ 546f61c94bbSBharat Bhushan static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu) 547f61c94bbSBharat Bhushan { 548f61c94bbSBharat Bhushan u64 tb, wdt_tb, wdt_ticks = 0; 549f61c94bbSBharat Bhushan u64 nr_jiffies = 0; 550f61c94bbSBharat Bhushan u32 period = TCR_GET_WP(vcpu->arch.tcr); 551f61c94bbSBharat Bhushan 552f61c94bbSBharat Bhushan wdt_tb = 1ULL << (63 - period); 553f61c94bbSBharat Bhushan tb = get_tb(); 554f61c94bbSBharat Bhushan /* 555f61c94bbSBharat Bhushan * The watchdog timeout will hapeen when TB bit corresponding 556f61c94bbSBharat Bhushan * to watchdog will toggle from 0 to 1. 557f61c94bbSBharat Bhushan */ 558f61c94bbSBharat Bhushan if (tb & wdt_tb) 559f61c94bbSBharat Bhushan wdt_ticks = wdt_tb; 560f61c94bbSBharat Bhushan 561f61c94bbSBharat Bhushan wdt_ticks += wdt_tb - (tb & (wdt_tb - 1)); 562f61c94bbSBharat Bhushan 563f61c94bbSBharat Bhushan /* Convert timebase ticks to jiffies */ 564f61c94bbSBharat Bhushan nr_jiffies = wdt_ticks; 565f61c94bbSBharat Bhushan 566f61c94bbSBharat Bhushan if (do_div(nr_jiffies, tb_ticks_per_jiffy)) 567f61c94bbSBharat Bhushan nr_jiffies++; 568f61c94bbSBharat Bhushan 569f61c94bbSBharat Bhushan return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA); 570f61c94bbSBharat Bhushan } 571f61c94bbSBharat Bhushan 572f61c94bbSBharat Bhushan static void arm_next_watchdog(struct kvm_vcpu *vcpu) 573f61c94bbSBharat Bhushan { 574f61c94bbSBharat Bhushan unsigned long nr_jiffies; 575f61c94bbSBharat Bhushan unsigned long flags; 576f61c94bbSBharat Bhushan 577f61c94bbSBharat Bhushan /* 578f61c94bbSBharat Bhushan * If TSR_ENW and TSR_WIS are not set then no need to exit to 579f61c94bbSBharat Bhushan * userspace, so clear the KVM_REQ_WATCHDOG request. 580f61c94bbSBharat Bhushan */ 581f61c94bbSBharat Bhushan if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS)) 582f61c94bbSBharat Bhushan clear_bit(KVM_REQ_WATCHDOG, &vcpu->requests); 583f61c94bbSBharat Bhushan 584f61c94bbSBharat Bhushan spin_lock_irqsave(&vcpu->arch.wdt_lock, flags); 585f61c94bbSBharat Bhushan nr_jiffies = watchdog_next_timeout(vcpu); 586f61c94bbSBharat Bhushan /* 587f61c94bbSBharat Bhushan * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA 588f61c94bbSBharat Bhushan * then do not run the watchdog timer as this can break timer APIs. 589f61c94bbSBharat Bhushan */ 590f61c94bbSBharat Bhushan if (nr_jiffies < NEXT_TIMER_MAX_DELTA) 591f61c94bbSBharat Bhushan mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies); 592f61c94bbSBharat Bhushan else 593f61c94bbSBharat Bhushan del_timer(&vcpu->arch.wdt_timer); 594f61c94bbSBharat Bhushan spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags); 595f61c94bbSBharat Bhushan } 596f61c94bbSBharat Bhushan 597f61c94bbSBharat Bhushan void kvmppc_watchdog_func(unsigned long data) 598f61c94bbSBharat Bhushan { 599f61c94bbSBharat Bhushan struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data; 600f61c94bbSBharat Bhushan u32 tsr, new_tsr; 601f61c94bbSBharat Bhushan int final; 602f61c94bbSBharat Bhushan 603f61c94bbSBharat Bhushan do { 604f61c94bbSBharat Bhushan new_tsr = tsr = vcpu->arch.tsr; 605f61c94bbSBharat Bhushan final = 0; 606f61c94bbSBharat Bhushan 607f61c94bbSBharat Bhushan /* Time out event */ 608f61c94bbSBharat Bhushan if (tsr & TSR_ENW) { 609f61c94bbSBharat Bhushan if (tsr & TSR_WIS) 610f61c94bbSBharat Bhushan final = 1; 611f61c94bbSBharat Bhushan else 612f61c94bbSBharat Bhushan new_tsr = tsr | TSR_WIS; 613f61c94bbSBharat Bhushan } else { 614f61c94bbSBharat Bhushan new_tsr = tsr | TSR_ENW; 615f61c94bbSBharat Bhushan } 616f61c94bbSBharat Bhushan } while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr); 617f61c94bbSBharat Bhushan 618f61c94bbSBharat Bhushan if (new_tsr & TSR_WIS) { 619f61c94bbSBharat Bhushan smp_wmb(); 620f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 621f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 622f61c94bbSBharat Bhushan } 623f61c94bbSBharat Bhushan 624f61c94bbSBharat Bhushan /* 625f61c94bbSBharat Bhushan * If this is final watchdog expiry and some action is required 626f61c94bbSBharat Bhushan * then exit to userspace. 627f61c94bbSBharat Bhushan */ 628f61c94bbSBharat Bhushan if (final && (vcpu->arch.tcr & TCR_WRC_MASK) && 629f61c94bbSBharat Bhushan vcpu->arch.watchdog_enabled) { 630f61c94bbSBharat Bhushan smp_wmb(); 631f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_WATCHDOG, vcpu); 632f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 633f61c94bbSBharat Bhushan } 634f61c94bbSBharat Bhushan 635f61c94bbSBharat Bhushan /* 636f61c94bbSBharat Bhushan * Stop running the watchdog timer after final expiration to 637f61c94bbSBharat Bhushan * prevent the host from being flooded with timers if the 638f61c94bbSBharat Bhushan * guest sets a short period. 639f61c94bbSBharat Bhushan * Timers will resume when TSR/TCR is updated next time. 640f61c94bbSBharat Bhushan */ 641f61c94bbSBharat Bhushan if (!final) 642f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 643f61c94bbSBharat Bhushan } 644f61c94bbSBharat Bhushan 645dfd4d47eSScott Wood static void update_timer_ints(struct kvm_vcpu *vcpu) 646dfd4d47eSScott Wood { 647dfd4d47eSScott Wood if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS)) 648dfd4d47eSScott Wood kvmppc_core_queue_dec(vcpu); 649dfd4d47eSScott Wood else 650dfd4d47eSScott Wood kvmppc_core_dequeue_dec(vcpu); 651f61c94bbSBharat Bhushan 652f61c94bbSBharat Bhushan if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS)) 653f61c94bbSBharat Bhushan kvmppc_core_queue_watchdog(vcpu); 654f61c94bbSBharat Bhushan else 655f61c94bbSBharat Bhushan kvmppc_core_dequeue_watchdog(vcpu); 656dfd4d47eSScott Wood } 657dfd4d47eSScott Wood 658c59a6a3eSScott Wood static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu) 659d9fbd03dSHollis Blanchard { 660d9fbd03dSHollis Blanchard unsigned long *pending = &vcpu->arch.pending_exceptions; 661d9fbd03dSHollis Blanchard unsigned int priority; 662d9fbd03dSHollis Blanchard 6639ab80843SHollis Blanchard priority = __ffs(*pending); 6648b3a00fcSAlexander Graf while (priority < BOOKE_IRQPRIO_MAX) { 665d4cf3892SHollis Blanchard if (kvmppc_booke_irqprio_deliver(vcpu, priority)) 666d9fbd03dSHollis Blanchard break; 667d9fbd03dSHollis Blanchard 668d9fbd03dSHollis Blanchard priority = find_next_bit(pending, 669d9fbd03dSHollis Blanchard BITS_PER_BYTE * sizeof(*pending), 670d9fbd03dSHollis Blanchard priority + 1); 671d9fbd03dSHollis Blanchard } 67290bba358SAlexander Graf 67390bba358SAlexander Graf /* Tell the guest about our interrupt status */ 67429ac26efSScott Wood vcpu->arch.shared->int_pending = !!*pending; 675d9fbd03dSHollis Blanchard } 676d9fbd03dSHollis Blanchard 677c59a6a3eSScott Wood /* Check pending exceptions and deliver one, if possible. */ 678a8e4ef84SAlexander Graf int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu) 679c59a6a3eSScott Wood { 680a8e4ef84SAlexander Graf int r = 0; 681c59a6a3eSScott Wood WARN_ON_ONCE(!irqs_disabled()); 682c59a6a3eSScott Wood 683c59a6a3eSScott Wood kvmppc_core_check_exceptions(vcpu); 684c59a6a3eSScott Wood 685b8c649a9SAlexander Graf if (vcpu->requests) { 686b8c649a9SAlexander Graf /* Exception delivery raised request; start over */ 687b8c649a9SAlexander Graf return 1; 688b8c649a9SAlexander Graf } 689b8c649a9SAlexander Graf 690c59a6a3eSScott Wood if (vcpu->arch.shared->msr & MSR_WE) { 691c59a6a3eSScott Wood local_irq_enable(); 692c59a6a3eSScott Wood kvm_vcpu_block(vcpu); 693966cd0f3SAlexander Graf clear_bit(KVM_REQ_UNHALT, &vcpu->requests); 6946c85f52bSScott Wood hard_irq_disable(); 695c59a6a3eSScott Wood 696c59a6a3eSScott Wood kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS); 697a8e4ef84SAlexander Graf r = 1; 698c59a6a3eSScott Wood }; 699a8e4ef84SAlexander Graf 700a8e4ef84SAlexander Graf return r; 701a8e4ef84SAlexander Graf } 702a8e4ef84SAlexander Graf 7037c973a2eSAlexander Graf int kvmppc_core_check_requests(struct kvm_vcpu *vcpu) 7044ffc6356SAlexander Graf { 7057c973a2eSAlexander Graf int r = 1; /* Indicate we want to get back into the guest */ 7067c973a2eSAlexander Graf 7074ffc6356SAlexander Graf if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu)) 7084ffc6356SAlexander Graf update_timer_ints(vcpu); 709862d31f7SAlexander Graf #if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC) 710862d31f7SAlexander Graf if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu)) 711862d31f7SAlexander Graf kvmppc_core_flush_tlb(vcpu); 712862d31f7SAlexander Graf #endif 7137c973a2eSAlexander Graf 714f61c94bbSBharat Bhushan if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) { 715f61c94bbSBharat Bhushan vcpu->run->exit_reason = KVM_EXIT_WATCHDOG; 716f61c94bbSBharat Bhushan r = 0; 717f61c94bbSBharat Bhushan } 718f61c94bbSBharat Bhushan 7191c810636SAlexander Graf if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) { 7201c810636SAlexander Graf vcpu->run->epr.epr = 0; 7211c810636SAlexander Graf vcpu->arch.epr_needed = true; 7221c810636SAlexander Graf vcpu->run->exit_reason = KVM_EXIT_EPR; 7231c810636SAlexander Graf r = 0; 7241c810636SAlexander Graf } 7251c810636SAlexander Graf 7267c973a2eSAlexander Graf return r; 7274ffc6356SAlexander Graf } 7284ffc6356SAlexander Graf 729df6909e5SPaul Mackerras int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu) 730df6909e5SPaul Mackerras { 7317ee78855SAlexander Graf int ret, s; 732f5f97210SScott Wood struct debug_reg debug; 733df6909e5SPaul Mackerras 734af8f38b3SAlexander Graf if (!vcpu->arch.sane) { 735af8f38b3SAlexander Graf kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR; 736af8f38b3SAlexander Graf return -EINVAL; 737af8f38b3SAlexander Graf } 738af8f38b3SAlexander Graf 7397ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 7407ee78855SAlexander Graf if (s <= 0) { 7417ee78855SAlexander Graf ret = s; 7421d1ef222SScott Wood goto out; 7431d1ef222SScott Wood } 7446c85f52bSScott Wood /* interrupts now hard-disabled */ 7451d1ef222SScott Wood 7468fae845fSScott Wood #ifdef CONFIG_PPC_FPU 7478fae845fSScott Wood /* Save userspace FPU state in stack */ 7488fae845fSScott Wood enable_kernel_fp(); 7498fae845fSScott Wood 7508fae845fSScott Wood /* 7518fae845fSScott Wood * Since we can't trap on MSR_FP in GS-mode, we consider the guest 7523efc7da6SMihai Caraman * as always using the FPU. 7538fae845fSScott Wood */ 7548fae845fSScott Wood kvmppc_load_guest_fp(vcpu); 7558fae845fSScott Wood #endif 7568fae845fSScott Wood 75795d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 75895d80a29SMihai Caraman /* Save userspace AltiVec state in stack */ 75995d80a29SMihai Caraman if (cpu_has_feature(CPU_FTR_ALTIVEC)) 76095d80a29SMihai Caraman enable_kernel_altivec(); 76195d80a29SMihai Caraman /* 76295d80a29SMihai Caraman * Since we can't trap on MSR_VEC in GS-mode, we consider the guest 76395d80a29SMihai Caraman * as always using the AltiVec. 76495d80a29SMihai Caraman */ 76595d80a29SMihai Caraman kvmppc_load_guest_altivec(vcpu); 76695d80a29SMihai Caraman #endif 76795d80a29SMihai Caraman 768ce11e48bSBharat Bhushan /* Switch to guest debug context */ 769348ba710SBharat Bhushan debug = vcpu->arch.dbg_reg; 770f5f97210SScott Wood switch_booke_debug_regs(&debug); 771f5f97210SScott Wood debug = current->thread.debug; 772348ba710SBharat Bhushan current->thread.debug = vcpu->arch.dbg_reg; 773ce11e48bSBharat Bhushan 77408c9a188SBharat Bhushan vcpu->arch.pgdir = current->mm->pgd; 7755f1c248fSScott Wood kvmppc_fix_ee_before_entry(); 776f8941fbeSScott Wood 777df6909e5SPaul Mackerras ret = __kvmppc_vcpu_run(kvm_run, vcpu); 7788fae845fSScott Wood 779*6edaa530SPaolo Bonzini /* No need for guest_exit. It's done in handle_exit. 78024afa37bSAlexander Graf We also get here with interrupts enabled. */ 78124afa37bSAlexander Graf 782ce11e48bSBharat Bhushan /* Switch back to user space debug context */ 783f5f97210SScott Wood switch_booke_debug_regs(&debug); 784f5f97210SScott Wood current->thread.debug = debug; 785ce11e48bSBharat Bhushan 7868fae845fSScott Wood #ifdef CONFIG_PPC_FPU 7878fae845fSScott Wood kvmppc_save_guest_fp(vcpu); 7888fae845fSScott Wood #endif 7898fae845fSScott Wood 79095d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 79195d80a29SMihai Caraman kvmppc_save_guest_altivec(vcpu); 79295d80a29SMihai Caraman #endif 79395d80a29SMihai Caraman 7941d1ef222SScott Wood out: 795d69c6436SAlexander Graf vcpu->mode = OUTSIDE_GUEST_MODE; 796df6909e5SPaul Mackerras return ret; 797df6909e5SPaul Mackerras } 798df6909e5SPaul Mackerras 799d30f6e48SScott Wood static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu) 800d9fbd03dSHollis Blanchard { 801d9fbd03dSHollis Blanchard enum emulation_result er; 802d9fbd03dSHollis Blanchard 803d9fbd03dSHollis Blanchard er = kvmppc_emulate_instruction(run, vcpu); 804d9fbd03dSHollis Blanchard switch (er) { 805d9fbd03dSHollis Blanchard case EMULATE_DONE: 80673e75b41SHollis Blanchard /* don't overwrite subtypes, just account kvm_stats */ 8077b701591SHollis Blanchard kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS); 808d9fbd03dSHollis Blanchard /* Future optimization: only reload non-volatiles if 809d9fbd03dSHollis Blanchard * they were actually modified by emulation. */ 810d30f6e48SScott Wood return RESUME_GUEST_NV; 811d30f6e48SScott Wood 81251f04726SMihai Caraman case EMULATE_AGAIN: 81351f04726SMihai Caraman return RESUME_GUEST; 81451f04726SMihai Caraman 815d9fbd03dSHollis Blanchard case EMULATE_FAIL: 8165cf8ca22SHollis Blanchard printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n", 817d9fbd03dSHollis Blanchard __func__, vcpu->arch.pc, vcpu->arch.last_inst); 818d9fbd03dSHollis Blanchard /* For debugging, encode the failing instruction and 819d9fbd03dSHollis Blanchard * report it to userspace. */ 820d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason = ~0ULL << 32; 821d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason |= vcpu->arch.last_inst; 822d1ff5499SAlexander Graf kvmppc_core_queue_program(vcpu, ESR_PIL); 823d30f6e48SScott Wood return RESUME_HOST; 824d30f6e48SScott Wood 8259b4f5308SBharat Bhushan case EMULATE_EXIT_USER: 8269b4f5308SBharat Bhushan return RESUME_HOST; 8279b4f5308SBharat Bhushan 828d9fbd03dSHollis Blanchard default: 829d9fbd03dSHollis Blanchard BUG(); 830d9fbd03dSHollis Blanchard } 831d30f6e48SScott Wood } 832d30f6e48SScott Wood 833ce11e48bSBharat Bhushan static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu) 834ce11e48bSBharat Bhushan { 835348ba710SBharat Bhushan struct debug_reg *dbg_reg = &(vcpu->arch.dbg_reg); 836ce11e48bSBharat Bhushan u32 dbsr = vcpu->arch.dbsr; 837ce11e48bSBharat Bhushan 8382f699a59SBharat Bhushan if (vcpu->guest_debug == 0) { 8392f699a59SBharat Bhushan /* 8402f699a59SBharat Bhushan * Debug resources belong to Guest. 8412f699a59SBharat Bhushan * Imprecise debug event is not injected 8422f699a59SBharat Bhushan */ 8432f699a59SBharat Bhushan if (dbsr & DBSR_IDE) { 8442f699a59SBharat Bhushan dbsr &= ~DBSR_IDE; 8452f699a59SBharat Bhushan if (!dbsr) 8462f699a59SBharat Bhushan return RESUME_GUEST; 8472f699a59SBharat Bhushan } 8482f699a59SBharat Bhushan 8492f699a59SBharat Bhushan if (dbsr && (vcpu->arch.shared->msr & MSR_DE) && 8502f699a59SBharat Bhushan (vcpu->arch.dbg_reg.dbcr0 & DBCR0_IDM)) 8512f699a59SBharat Bhushan kvmppc_core_queue_debug(vcpu); 8522f699a59SBharat Bhushan 8532f699a59SBharat Bhushan /* Inject a program interrupt if trap debug is not allowed */ 8542f699a59SBharat Bhushan if ((dbsr & DBSR_TIE) && !(vcpu->arch.shared->msr & MSR_DE)) 8552f699a59SBharat Bhushan kvmppc_core_queue_program(vcpu, ESR_PTR); 8562f699a59SBharat Bhushan 8572f699a59SBharat Bhushan return RESUME_GUEST; 8582f699a59SBharat Bhushan } 8592f699a59SBharat Bhushan 8602f699a59SBharat Bhushan /* 8612f699a59SBharat Bhushan * Debug resource owned by userspace. 8622f699a59SBharat Bhushan * Clear guest dbsr (vcpu->arch.dbsr) 8632f699a59SBharat Bhushan */ 8642190991eSBharat Bhushan vcpu->arch.dbsr = 0; 865ce11e48bSBharat Bhushan run->debug.arch.status = 0; 866ce11e48bSBharat Bhushan run->debug.arch.address = vcpu->arch.pc; 867ce11e48bSBharat Bhushan 868ce11e48bSBharat Bhushan if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) { 869ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT; 870ce11e48bSBharat Bhushan } else { 871ce11e48bSBharat Bhushan if (dbsr & (DBSR_DAC1W | DBSR_DAC2W)) 872ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE; 873ce11e48bSBharat Bhushan else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R)) 874ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ; 875ce11e48bSBharat Bhushan if (dbsr & (DBSR_DAC1R | DBSR_DAC1W)) 876ce11e48bSBharat Bhushan run->debug.arch.address = dbg_reg->dac1; 877ce11e48bSBharat Bhushan else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W)) 878ce11e48bSBharat Bhushan run->debug.arch.address = dbg_reg->dac2; 879ce11e48bSBharat Bhushan } 880ce11e48bSBharat Bhushan 881ce11e48bSBharat Bhushan return RESUME_HOST; 882ce11e48bSBharat Bhushan } 883ce11e48bSBharat Bhushan 8844e642ccbSAlexander Graf static void kvmppc_fill_pt_regs(struct pt_regs *regs) 8854e642ccbSAlexander Graf { 8864e642ccbSAlexander Graf ulong r1, ip, msr, lr; 8874e642ccbSAlexander Graf 8884e642ccbSAlexander Graf asm("mr %0, 1" : "=r"(r1)); 8894e642ccbSAlexander Graf asm("mflr %0" : "=r"(lr)); 8904e642ccbSAlexander Graf asm("mfmsr %0" : "=r"(msr)); 8914e642ccbSAlexander Graf asm("bl 1f; 1: mflr %0" : "=r"(ip)); 8924e642ccbSAlexander Graf 8934e642ccbSAlexander Graf memset(regs, 0, sizeof(*regs)); 8944e642ccbSAlexander Graf regs->gpr[1] = r1; 8954e642ccbSAlexander Graf regs->nip = ip; 8964e642ccbSAlexander Graf regs->msr = msr; 8974e642ccbSAlexander Graf regs->link = lr; 8984e642ccbSAlexander Graf } 8994e642ccbSAlexander Graf 9006328e593SBharat Bhushan /* 9016328e593SBharat Bhushan * For interrupts needed to be handled by host interrupt handlers, 9026328e593SBharat Bhushan * corresponding host handler are called from here in similar way 9036328e593SBharat Bhushan * (but not exact) as they are called from low level handler 9046328e593SBharat Bhushan * (such as from arch/powerpc/kernel/head_fsl_booke.S). 9056328e593SBharat Bhushan */ 9064e642ccbSAlexander Graf static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu, 9074e642ccbSAlexander Graf unsigned int exit_nr) 9084e642ccbSAlexander Graf { 9094e642ccbSAlexander Graf struct pt_regs regs; 9104e642ccbSAlexander Graf 9114e642ccbSAlexander Graf switch (exit_nr) { 9124e642ccbSAlexander Graf case BOOKE_INTERRUPT_EXTERNAL: 9134e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 9144e642ccbSAlexander Graf do_IRQ(®s); 9154e642ccbSAlexander Graf break; 9164e642ccbSAlexander Graf case BOOKE_INTERRUPT_DECREMENTER: 9174e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 9184e642ccbSAlexander Graf timer_interrupt(®s); 9194e642ccbSAlexander Graf break; 9205f17ce8bSTiejun Chen #if defined(CONFIG_PPC_DOORBELL) 9214e642ccbSAlexander Graf case BOOKE_INTERRUPT_DOORBELL: 9224e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 9234e642ccbSAlexander Graf doorbell_exception(®s); 9244e642ccbSAlexander Graf break; 9254e642ccbSAlexander Graf #endif 9264e642ccbSAlexander Graf case BOOKE_INTERRUPT_MACHINE_CHECK: 9274e642ccbSAlexander Graf /* FIXME */ 9284e642ccbSAlexander Graf break; 9297cc1e8eeSAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 9307cc1e8eeSAlexander Graf kvmppc_fill_pt_regs(®s); 9317cc1e8eeSAlexander Graf performance_monitor_exception(®s); 9327cc1e8eeSAlexander Graf break; 9336328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 9346328e593SBharat Bhushan kvmppc_fill_pt_regs(®s); 9356328e593SBharat Bhushan #ifdef CONFIG_BOOKE_WDT 9366328e593SBharat Bhushan WatchdogException(®s); 9376328e593SBharat Bhushan #else 9386328e593SBharat Bhushan unknown_exception(®s); 9396328e593SBharat Bhushan #endif 9406328e593SBharat Bhushan break; 9416328e593SBharat Bhushan case BOOKE_INTERRUPT_CRITICAL: 942845ac985STudor Laurentiu kvmppc_fill_pt_regs(®s); 9436328e593SBharat Bhushan unknown_exception(®s); 9446328e593SBharat Bhushan break; 945ce11e48bSBharat Bhushan case BOOKE_INTERRUPT_DEBUG: 946ce11e48bSBharat Bhushan /* Save DBSR before preemption is enabled */ 947ce11e48bSBharat Bhushan vcpu->arch.dbsr = mfspr(SPRN_DBSR); 948ce11e48bSBharat Bhushan kvmppc_clear_dbsr(); 949ce11e48bSBharat Bhushan break; 9504e642ccbSAlexander Graf } 9514e642ccbSAlexander Graf } 9524e642ccbSAlexander Graf 953f5250471SMihai Caraman static int kvmppc_resume_inst_load(struct kvm_run *run, struct kvm_vcpu *vcpu, 954f5250471SMihai Caraman enum emulation_result emulated, u32 last_inst) 955f5250471SMihai Caraman { 956f5250471SMihai Caraman switch (emulated) { 957f5250471SMihai Caraman case EMULATE_AGAIN: 958f5250471SMihai Caraman return RESUME_GUEST; 959f5250471SMihai Caraman 960f5250471SMihai Caraman case EMULATE_FAIL: 961f5250471SMihai Caraman pr_debug("%s: load instruction from guest address %lx failed\n", 962f5250471SMihai Caraman __func__, vcpu->arch.pc); 963f5250471SMihai Caraman /* For debugging, encode the failing instruction and 964f5250471SMihai Caraman * report it to userspace. */ 965f5250471SMihai Caraman run->hw.hardware_exit_reason = ~0ULL << 32; 966f5250471SMihai Caraman run->hw.hardware_exit_reason |= last_inst; 967f5250471SMihai Caraman kvmppc_core_queue_program(vcpu, ESR_PIL); 968f5250471SMihai Caraman return RESUME_HOST; 969f5250471SMihai Caraman 970f5250471SMihai Caraman default: 971f5250471SMihai Caraman BUG(); 972f5250471SMihai Caraman } 973f5250471SMihai Caraman } 974f5250471SMihai Caraman 975d30f6e48SScott Wood /** 976d30f6e48SScott Wood * kvmppc_handle_exit 977d30f6e48SScott Wood * 978d30f6e48SScott Wood * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV) 979d30f6e48SScott Wood */ 980d30f6e48SScott Wood int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu, 981d30f6e48SScott Wood unsigned int exit_nr) 982d30f6e48SScott Wood { 983d30f6e48SScott Wood int r = RESUME_HOST; 9847ee78855SAlexander Graf int s; 985f1e89028SScott Wood int idx; 986f5250471SMihai Caraman u32 last_inst = KVM_INST_FETCH_FAILED; 987f5250471SMihai Caraman enum emulation_result emulated = EMULATE_DONE; 988d30f6e48SScott Wood 989d30f6e48SScott Wood /* update before a new last_exit_type is rewritten */ 990d30f6e48SScott Wood kvmppc_update_timing_stats(vcpu); 991d30f6e48SScott Wood 9924e642ccbSAlexander Graf /* restart interrupts if they were meant for the host */ 9934e642ccbSAlexander Graf kvmppc_restart_interrupt(vcpu, exit_nr); 994d30f6e48SScott Wood 995f5250471SMihai Caraman /* 996446957baSAdam Buchbinder * get last instruction before being preempted 997f5250471SMihai Caraman * TODO: for e6500 check also BOOKE_INTERRUPT_LRAT_ERROR & ESR_DATA 998f5250471SMihai Caraman */ 999f5250471SMihai Caraman switch (exit_nr) { 1000f5250471SMihai Caraman case BOOKE_INTERRUPT_DATA_STORAGE: 1001f5250471SMihai Caraman case BOOKE_INTERRUPT_DTLB_MISS: 1002f5250471SMihai Caraman case BOOKE_INTERRUPT_HV_PRIV: 10038d0eff63SAlexander Graf emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst); 1004f5250471SMihai Caraman break; 1005033aaa14SMadhavan Srinivasan case BOOKE_INTERRUPT_PROGRAM: 1006033aaa14SMadhavan Srinivasan /* SW breakpoints arrive as illegal instructions on HV */ 1007033aaa14SMadhavan Srinivasan if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP) 10088d0eff63SAlexander Graf emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst); 1009033aaa14SMadhavan Srinivasan break; 1010f5250471SMihai Caraman default: 1011f5250471SMihai Caraman break; 1012f5250471SMihai Caraman } 1013f5250471SMihai Caraman 101497c95059SAlexander Graf trace_kvm_exit(exit_nr, vcpu); 1015*6edaa530SPaolo Bonzini guest_exit_irqoff(); 1016e233d54dSPaolo Bonzini 1017e233d54dSPaolo Bonzini local_irq_enable(); 101897c95059SAlexander Graf 1019d30f6e48SScott Wood run->exit_reason = KVM_EXIT_UNKNOWN; 1020d30f6e48SScott Wood run->ready_for_interrupt_injection = 1; 1021d30f6e48SScott Wood 1022f5250471SMihai Caraman if (emulated != EMULATE_DONE) { 1023f5250471SMihai Caraman r = kvmppc_resume_inst_load(run, vcpu, emulated, last_inst); 1024f5250471SMihai Caraman goto out; 1025f5250471SMihai Caraman } 1026f5250471SMihai Caraman 1027d30f6e48SScott Wood switch (exit_nr) { 1028d30f6e48SScott Wood case BOOKE_INTERRUPT_MACHINE_CHECK: 1029c35c9d84SAlexander Graf printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR)); 1030c35c9d84SAlexander Graf kvmppc_dump_vcpu(vcpu); 1031c35c9d84SAlexander Graf /* For debugging, send invalid exit reason to user space */ 1032c35c9d84SAlexander Graf run->hw.hardware_exit_reason = ~1ULL << 32; 1033c35c9d84SAlexander Graf run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR); 1034c35c9d84SAlexander Graf r = RESUME_HOST; 1035d30f6e48SScott Wood break; 1036d30f6e48SScott Wood 1037d30f6e48SScott Wood case BOOKE_INTERRUPT_EXTERNAL: 1038d30f6e48SScott Wood kvmppc_account_exit(vcpu, EXT_INTR_EXITS); 1039d30f6e48SScott Wood r = RESUME_GUEST; 1040d30f6e48SScott Wood break; 1041d30f6e48SScott Wood 1042d30f6e48SScott Wood case BOOKE_INTERRUPT_DECREMENTER: 1043d30f6e48SScott Wood kvmppc_account_exit(vcpu, DEC_EXITS); 1044d30f6e48SScott Wood r = RESUME_GUEST; 1045d30f6e48SScott Wood break; 1046d30f6e48SScott Wood 10476328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 10486328e593SBharat Bhushan r = RESUME_GUEST; 10496328e593SBharat Bhushan break; 10506328e593SBharat Bhushan 1051d30f6e48SScott Wood case BOOKE_INTERRUPT_DOORBELL: 1052d30f6e48SScott Wood kvmppc_account_exit(vcpu, DBELL_EXITS); 1053d30f6e48SScott Wood r = RESUME_GUEST; 1054d30f6e48SScott Wood break; 1055d30f6e48SScott Wood 1056d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL_CRIT: 1057d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 1058d30f6e48SScott Wood 1059d30f6e48SScott Wood /* 1060d30f6e48SScott Wood * We are here because there is a pending guest interrupt 1061d30f6e48SScott Wood * which could not be delivered as MSR_CE or MSR_ME was not 1062d30f6e48SScott Wood * set. Once we break from here we will retry delivery. 1063d30f6e48SScott Wood */ 1064d30f6e48SScott Wood r = RESUME_GUEST; 1065d30f6e48SScott Wood break; 1066d30f6e48SScott Wood 1067d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL: 1068d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 1069d30f6e48SScott Wood 1070d30f6e48SScott Wood /* 1071d30f6e48SScott Wood * We are here because there is a pending guest interrupt 1072d30f6e48SScott Wood * which could not be delivered as MSR_EE was not set. Once 1073d30f6e48SScott Wood * we break from here we will retry delivery. 1074d30f6e48SScott Wood */ 1075d30f6e48SScott Wood r = RESUME_GUEST; 1076d30f6e48SScott Wood break; 1077d30f6e48SScott Wood 107895f2e921SAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 107995f2e921SAlexander Graf r = RESUME_GUEST; 108095f2e921SAlexander Graf break; 108195f2e921SAlexander Graf 1082d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_PRIV: 1083d30f6e48SScott Wood r = emulation_exit(run, vcpu); 1084d30f6e48SScott Wood break; 1085d30f6e48SScott Wood 1086d30f6e48SScott Wood case BOOKE_INTERRUPT_PROGRAM: 1087033aaa14SMadhavan Srinivasan if ((vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP) && 1088033aaa14SMadhavan Srinivasan (last_inst == KVMPPC_INST_SW_BREAKPOINT)) { 1089033aaa14SMadhavan Srinivasan /* 1090033aaa14SMadhavan Srinivasan * We are here because of an SW breakpoint instr, 1091033aaa14SMadhavan Srinivasan * so lets return to host to handle. 1092033aaa14SMadhavan Srinivasan */ 1093033aaa14SMadhavan Srinivasan r = kvmppc_handle_debug(run, vcpu); 1094033aaa14SMadhavan Srinivasan run->exit_reason = KVM_EXIT_DEBUG; 1095033aaa14SMadhavan Srinivasan kvmppc_account_exit(vcpu, DEBUG_EXITS); 1096033aaa14SMadhavan Srinivasan break; 1097033aaa14SMadhavan Srinivasan } 1098033aaa14SMadhavan Srinivasan 1099d30f6e48SScott Wood if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) { 11000268597cSAlexander Graf /* 11010268597cSAlexander Graf * Program traps generated by user-level software must 11020268597cSAlexander Graf * be handled by the guest kernel. 11030268597cSAlexander Graf * 11040268597cSAlexander Graf * In GS mode, hypervisor privileged instructions trap 11050268597cSAlexander Graf * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are 11060268597cSAlexander Graf * actual program interrupts, handled by the guest. 11070268597cSAlexander Graf */ 1108d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr); 1109d30f6e48SScott Wood r = RESUME_GUEST; 1110d30f6e48SScott Wood kvmppc_account_exit(vcpu, USR_PR_INST); 1111d30f6e48SScott Wood break; 1112d30f6e48SScott Wood } 1113d30f6e48SScott Wood 1114d30f6e48SScott Wood r = emulation_exit(run, vcpu); 1115d9fbd03dSHollis Blanchard break; 1116d9fbd03dSHollis Blanchard 1117d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_FP_UNAVAIL: 1118d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL); 11197b701591SHollis Blanchard kvmppc_account_exit(vcpu, FP_UNAVAIL); 1120d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1121d9fbd03dSHollis Blanchard break; 1122d9fbd03dSHollis Blanchard 11234cd35f67SScott Wood #ifdef CONFIG_SPE 11244cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: { 11254cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) 11264cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 11274cd35f67SScott Wood else 11284cd35f67SScott Wood kvmppc_booke_queue_irqprio(vcpu, 11294cd35f67SScott Wood BOOKE_IRQPRIO_SPE_UNAVAIL); 1130bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1131bb3a8a17SHollis Blanchard break; 11324cd35f67SScott Wood } 1133bb3a8a17SHollis Blanchard 1134bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_DATA: 1135bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA); 1136bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1137bb3a8a17SHollis Blanchard break; 1138bb3a8a17SHollis Blanchard 1139bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_ROUND: 1140bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND); 1141bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1142bb3a8a17SHollis Blanchard break; 114395d80a29SMihai Caraman #elif defined(CONFIG_SPE_POSSIBLE) 11444cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: 11454cd35f67SScott Wood /* 11464cd35f67SScott Wood * Guest wants SPE, but host kernel doesn't support it. Send 11474cd35f67SScott Wood * an "unimplemented operation" program check to the guest. 11484cd35f67SScott Wood */ 11494cd35f67SScott Wood kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV); 11504cd35f67SScott Wood r = RESUME_GUEST; 11514cd35f67SScott Wood break; 11524cd35f67SScott Wood 11534cd35f67SScott Wood /* 11544cd35f67SScott Wood * These really should never happen without CONFIG_SPE, 11554cd35f67SScott Wood * as we should never enable the real MSR[SPE] in the guest. 11564cd35f67SScott Wood */ 11574cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_DATA: 11584cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_ROUND: 11594cd35f67SScott Wood printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n", 11604cd35f67SScott Wood __func__, exit_nr, vcpu->arch.pc); 11614cd35f67SScott Wood run->hw.hardware_exit_reason = exit_nr; 11624cd35f67SScott Wood r = RESUME_HOST; 11634cd35f67SScott Wood break; 116495d80a29SMihai Caraman #endif /* CONFIG_SPE_POSSIBLE */ 116595d80a29SMihai Caraman 116695d80a29SMihai Caraman /* 116795d80a29SMihai Caraman * On cores with Vector category, KVM is loaded only if CONFIG_ALTIVEC, 116895d80a29SMihai Caraman * see kvmppc_core_check_processor_compat(). 116995d80a29SMihai Caraman */ 117095d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC 117195d80a29SMihai Caraman case BOOKE_INTERRUPT_ALTIVEC_UNAVAIL: 117295d80a29SMihai Caraman kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_UNAVAIL); 117395d80a29SMihai Caraman r = RESUME_GUEST; 117495d80a29SMihai Caraman break; 117595d80a29SMihai Caraman 117695d80a29SMihai Caraman case BOOKE_INTERRUPT_ALTIVEC_ASSIST: 117795d80a29SMihai Caraman kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_ASSIST); 117895d80a29SMihai Caraman r = RESUME_GUEST; 117995d80a29SMihai Caraman break; 11804cd35f67SScott Wood #endif 1181bb3a8a17SHollis Blanchard 1182d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DATA_STORAGE: 1183daf5e271SLiu Yu kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear, 1184daf5e271SLiu Yu vcpu->arch.fault_esr); 11857b701591SHollis Blanchard kvmppc_account_exit(vcpu, DSI_EXITS); 1186d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1187d9fbd03dSHollis Blanchard break; 1188d9fbd03dSHollis Blanchard 1189d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_INST_STORAGE: 1190daf5e271SLiu Yu kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr); 11917b701591SHollis Blanchard kvmppc_account_exit(vcpu, ISI_EXITS); 1192d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1193d9fbd03dSHollis Blanchard break; 1194d9fbd03dSHollis Blanchard 1195011da899SAlexander Graf case BOOKE_INTERRUPT_ALIGNMENT: 1196011da899SAlexander Graf kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear, 1197011da899SAlexander Graf vcpu->arch.fault_esr); 1198011da899SAlexander Graf r = RESUME_GUEST; 1199011da899SAlexander Graf break; 1200011da899SAlexander Graf 1201d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 1202d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_SYSCALL: 1203d30f6e48SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR)) { 1204d30f6e48SScott Wood kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 1205d30f6e48SScott Wood } else { 1206d30f6e48SScott Wood /* 1207d30f6e48SScott Wood * hcall from guest userspace -- send privileged 1208d30f6e48SScott Wood * instruction program check. 1209d30f6e48SScott Wood */ 1210d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, ESR_PPR); 1211d30f6e48SScott Wood } 1212d30f6e48SScott Wood 1213d30f6e48SScott Wood r = RESUME_GUEST; 1214d30f6e48SScott Wood break; 1215d30f6e48SScott Wood #else 1216d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_SYSCALL: 12172a342ed5SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_PR) && 12182a342ed5SAlexander Graf (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) { 12192a342ed5SAlexander Graf /* KVM PV hypercalls */ 12202a342ed5SAlexander Graf kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 12212a342ed5SAlexander Graf r = RESUME_GUEST; 12222a342ed5SAlexander Graf } else { 12232a342ed5SAlexander Graf /* Guest syscalls */ 1224d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL); 12252a342ed5SAlexander Graf } 12267b701591SHollis Blanchard kvmppc_account_exit(vcpu, SYSCALL_EXITS); 1227d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1228d9fbd03dSHollis Blanchard break; 1229d30f6e48SScott Wood #endif 1230d9fbd03dSHollis Blanchard 1231d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DTLB_MISS: { 1232d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.fault_dear; 12337924bd41SHollis Blanchard int gtlb_index; 1234475e7cddSHollis Blanchard gpa_t gpaddr; 1235d9fbd03dSHollis Blanchard gfn_t gfn; 1236d9fbd03dSHollis Blanchard 1237bf7ca4bdSAlexander Graf #ifdef CONFIG_KVM_E500V2 1238a4cd8b23SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR) && 1239a4cd8b23SScott Wood (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 1240a4cd8b23SScott Wood kvmppc_map_magic(vcpu); 1241a4cd8b23SScott Wood kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1242a4cd8b23SScott Wood r = RESUME_GUEST; 1243a4cd8b23SScott Wood 1244a4cd8b23SScott Wood break; 1245a4cd8b23SScott Wood } 1246a4cd8b23SScott Wood #endif 1247a4cd8b23SScott Wood 1248d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1249fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 12507924bd41SHollis Blanchard if (gtlb_index < 0) { 1251d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1252daf5e271SLiu Yu kvmppc_core_queue_dtlb_miss(vcpu, 1253daf5e271SLiu Yu vcpu->arch.fault_dear, 1254daf5e271SLiu Yu vcpu->arch.fault_esr); 1255b52a638cSHollis Blanchard kvmppc_mmu_dtlb_miss(vcpu); 12567b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS); 1257d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1258d9fbd03dSHollis Blanchard break; 1259d9fbd03dSHollis Blanchard } 1260d9fbd03dSHollis Blanchard 1261f1e89028SScott Wood idx = srcu_read_lock(&vcpu->kvm->srcu); 1262f1e89028SScott Wood 1263be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 1264475e7cddSHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1265d9fbd03dSHollis Blanchard 1266d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1267d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1268d9fbd03dSHollis Blanchard * didn't, and it is RAM. This could be because: 1269d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1270d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1271d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1272d9fbd03dSHollis Blanchard * invoking the guest. */ 127358a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 12747b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1275d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1276d9fbd03dSHollis Blanchard } else { 1277d9fbd03dSHollis Blanchard /* Guest has mapped and accessed a page which is not 1278d9fbd03dSHollis Blanchard * actually RAM. */ 1279475e7cddSHollis Blanchard vcpu->arch.paddr_accessed = gpaddr; 12806020c0f6SAlexander Graf vcpu->arch.vaddr_accessed = eaddr; 1281d9fbd03dSHollis Blanchard r = kvmppc_emulate_mmio(run, vcpu); 12827b701591SHollis Blanchard kvmppc_account_exit(vcpu, MMIO_EXITS); 1283d9fbd03dSHollis Blanchard } 1284d9fbd03dSHollis Blanchard 1285f1e89028SScott Wood srcu_read_unlock(&vcpu->kvm->srcu, idx); 1286d9fbd03dSHollis Blanchard break; 1287d9fbd03dSHollis Blanchard } 1288d9fbd03dSHollis Blanchard 1289d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_ITLB_MISS: { 1290d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.pc; 129189168618SHollis Blanchard gpa_t gpaddr; 1292d9fbd03dSHollis Blanchard gfn_t gfn; 12937924bd41SHollis Blanchard int gtlb_index; 1294d9fbd03dSHollis Blanchard 1295d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1296d9fbd03dSHollis Blanchard 1297d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1298fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 12997924bd41SHollis Blanchard if (gtlb_index < 0) { 1300d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1301d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 1302b52a638cSHollis Blanchard kvmppc_mmu_itlb_miss(vcpu); 13037b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS); 1304d9fbd03dSHollis Blanchard break; 1305d9fbd03dSHollis Blanchard } 1306d9fbd03dSHollis Blanchard 13077b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS); 1308d9fbd03dSHollis Blanchard 1309f1e89028SScott Wood idx = srcu_read_lock(&vcpu->kvm->srcu); 1310f1e89028SScott Wood 1311be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 131289168618SHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1313d9fbd03dSHollis Blanchard 1314d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1315d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1316d9fbd03dSHollis Blanchard * didn't. This could be because: 1317d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1318d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1319d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1320d9fbd03dSHollis Blanchard * invoking the guest. */ 132158a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 1322d9fbd03dSHollis Blanchard } else { 1323d9fbd03dSHollis Blanchard /* Guest mapped and leaped at non-RAM! */ 1324d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK); 1325d9fbd03dSHollis Blanchard } 1326d9fbd03dSHollis Blanchard 1327f1e89028SScott Wood srcu_read_unlock(&vcpu->kvm->srcu, idx); 1328d9fbd03dSHollis Blanchard break; 1329d9fbd03dSHollis Blanchard } 1330d9fbd03dSHollis Blanchard 1331d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DEBUG: { 1332ce11e48bSBharat Bhushan r = kvmppc_handle_debug(run, vcpu); 1333ce11e48bSBharat Bhushan if (r == RESUME_HOST) 1334d9fbd03dSHollis Blanchard run->exit_reason = KVM_EXIT_DEBUG; 13357b701591SHollis Blanchard kvmppc_account_exit(vcpu, DEBUG_EXITS); 1336d9fbd03dSHollis Blanchard break; 1337d9fbd03dSHollis Blanchard } 1338d9fbd03dSHollis Blanchard 1339d9fbd03dSHollis Blanchard default: 1340d9fbd03dSHollis Blanchard printk(KERN_EMERG "exit_nr %d\n", exit_nr); 1341d9fbd03dSHollis Blanchard BUG(); 1342d9fbd03dSHollis Blanchard } 1343d9fbd03dSHollis Blanchard 1344f5250471SMihai Caraman out: 1345a8e4ef84SAlexander Graf /* 1346a8e4ef84SAlexander Graf * To avoid clobbering exit_reason, only check for signals if we 1347a8e4ef84SAlexander Graf * aren't already exiting to userspace for some other reason. 1348a8e4ef84SAlexander Graf */ 134903660ba2SAlexander Graf if (!(r & RESUME_HOST)) { 13507ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 13516c85f52bSScott Wood if (s <= 0) 13527ee78855SAlexander Graf r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV); 13536c85f52bSScott Wood else { 13546c85f52bSScott Wood /* interrupts now hard-disabled */ 13555f1c248fSScott Wood kvmppc_fix_ee_before_entry(); 13563efc7da6SMihai Caraman kvmppc_load_guest_fp(vcpu); 135795d80a29SMihai Caraman kvmppc_load_guest_altivec(vcpu); 135824afa37bSAlexander Graf } 135924afa37bSAlexander Graf } 1360706fb730SAlexander Graf 1361d9fbd03dSHollis Blanchard return r; 1362d9fbd03dSHollis Blanchard } 1363d9fbd03dSHollis Blanchard 1364d26f22c9SBharat Bhushan static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr) 1365d26f22c9SBharat Bhushan { 1366d26f22c9SBharat Bhushan u32 old_tsr = vcpu->arch.tsr; 1367d26f22c9SBharat Bhushan 1368d26f22c9SBharat Bhushan vcpu->arch.tsr = new_tsr; 1369d26f22c9SBharat Bhushan 1370d26f22c9SBharat Bhushan if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS)) 1371d26f22c9SBharat Bhushan arm_next_watchdog(vcpu); 1372d26f22c9SBharat Bhushan 1373d26f22c9SBharat Bhushan update_timer_ints(vcpu); 1374d26f22c9SBharat Bhushan } 1375d26f22c9SBharat Bhushan 1376d9fbd03dSHollis Blanchard /* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */ 1377d9fbd03dSHollis Blanchard int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu) 1378d9fbd03dSHollis Blanchard { 1379082decf2SHollis Blanchard int i; 1380af8f38b3SAlexander Graf int r; 1381082decf2SHollis Blanchard 1382d9fbd03dSHollis Blanchard vcpu->arch.pc = 0; 1383b5904972SScott Wood vcpu->arch.shared->pir = vcpu->vcpu_id; 13848e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */ 1385d30f6e48SScott Wood kvmppc_set_msr(vcpu, 0); 1386d9fbd03dSHollis Blanchard 1387d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 1388ce11e48bSBharat Bhushan vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS; 1389d9fbd03dSHollis Blanchard vcpu->arch.shadow_pid = 1; 1390d30f6e48SScott Wood vcpu->arch.shared->msr = 0; 1391d30f6e48SScott Wood #endif 1392d9fbd03dSHollis Blanchard 1393082decf2SHollis Blanchard /* Eye-catching numbers so we know if the guest takes an interrupt 1394082decf2SHollis Blanchard * before it's programmed its own IVPR/IVORs. */ 1395d9fbd03dSHollis Blanchard vcpu->arch.ivpr = 0x55550000; 1396082decf2SHollis Blanchard for (i = 0; i < BOOKE_IRQPRIO_MAX; i++) 1397082decf2SHollis Blanchard vcpu->arch.ivor[i] = 0x7700 | i * 4; 1398d9fbd03dSHollis Blanchard 139973e75b41SHollis Blanchard kvmppc_init_timing_stats(vcpu); 140073e75b41SHollis Blanchard 1401af8f38b3SAlexander Graf r = kvmppc_core_vcpu_setup(vcpu); 1402af8f38b3SAlexander Graf kvmppc_sanity_check(vcpu); 1403af8f38b3SAlexander Graf return r; 1404d9fbd03dSHollis Blanchard } 1405d9fbd03dSHollis Blanchard 1406f61c94bbSBharat Bhushan int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu) 1407f61c94bbSBharat Bhushan { 1408f61c94bbSBharat Bhushan /* setup watchdog timer once */ 1409f61c94bbSBharat Bhushan spin_lock_init(&vcpu->arch.wdt_lock); 1410f61c94bbSBharat Bhushan setup_timer(&vcpu->arch.wdt_timer, kvmppc_watchdog_func, 1411f61c94bbSBharat Bhushan (unsigned long)vcpu); 1412f61c94bbSBharat Bhushan 14132f699a59SBharat Bhushan /* 14142f699a59SBharat Bhushan * Clear DBSR.MRR to avoid guest debug interrupt as 14152f699a59SBharat Bhushan * this is of host interest 14162f699a59SBharat Bhushan */ 14172f699a59SBharat Bhushan mtspr(SPRN_DBSR, DBSR_MRR); 1418f61c94bbSBharat Bhushan return 0; 1419f61c94bbSBharat Bhushan } 1420f61c94bbSBharat Bhushan 1421f61c94bbSBharat Bhushan void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu) 1422f61c94bbSBharat Bhushan { 1423f61c94bbSBharat Bhushan del_timer_sync(&vcpu->arch.wdt_timer); 1424f61c94bbSBharat Bhushan } 1425f61c94bbSBharat Bhushan 1426d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1427d9fbd03dSHollis Blanchard { 1428d9fbd03dSHollis Blanchard int i; 1429d9fbd03dSHollis Blanchard 1430d9fbd03dSHollis Blanchard regs->pc = vcpu->arch.pc; 1431992b5b29SAlexander Graf regs->cr = kvmppc_get_cr(vcpu); 1432d9fbd03dSHollis Blanchard regs->ctr = vcpu->arch.ctr; 1433d9fbd03dSHollis Blanchard regs->lr = vcpu->arch.lr; 1434992b5b29SAlexander Graf regs->xer = kvmppc_get_xer(vcpu); 1435666e7252SAlexander Graf regs->msr = vcpu->arch.shared->msr; 143631579eeaSBharat Bhushan regs->srr0 = kvmppc_get_srr0(vcpu); 143731579eeaSBharat Bhushan regs->srr1 = kvmppc_get_srr1(vcpu); 1438d9fbd03dSHollis Blanchard regs->pid = vcpu->arch.pid; 1439c1b8a01bSBharat Bhushan regs->sprg0 = kvmppc_get_sprg0(vcpu); 1440c1b8a01bSBharat Bhushan regs->sprg1 = kvmppc_get_sprg1(vcpu); 1441c1b8a01bSBharat Bhushan regs->sprg2 = kvmppc_get_sprg2(vcpu); 1442c1b8a01bSBharat Bhushan regs->sprg3 = kvmppc_get_sprg3(vcpu); 1443c1b8a01bSBharat Bhushan regs->sprg4 = kvmppc_get_sprg4(vcpu); 1444c1b8a01bSBharat Bhushan regs->sprg5 = kvmppc_get_sprg5(vcpu); 1445c1b8a01bSBharat Bhushan regs->sprg6 = kvmppc_get_sprg6(vcpu); 1446c1b8a01bSBharat Bhushan regs->sprg7 = kvmppc_get_sprg7(vcpu); 1447d9fbd03dSHollis Blanchard 1448d9fbd03dSHollis Blanchard for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 14498e5b26b5SAlexander Graf regs->gpr[i] = kvmppc_get_gpr(vcpu, i); 1450d9fbd03dSHollis Blanchard 1451d9fbd03dSHollis Blanchard return 0; 1452d9fbd03dSHollis Blanchard } 1453d9fbd03dSHollis Blanchard 1454d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1455d9fbd03dSHollis Blanchard { 1456d9fbd03dSHollis Blanchard int i; 1457d9fbd03dSHollis Blanchard 1458d9fbd03dSHollis Blanchard vcpu->arch.pc = regs->pc; 1459992b5b29SAlexander Graf kvmppc_set_cr(vcpu, regs->cr); 1460d9fbd03dSHollis Blanchard vcpu->arch.ctr = regs->ctr; 1461d9fbd03dSHollis Blanchard vcpu->arch.lr = regs->lr; 1462992b5b29SAlexander Graf kvmppc_set_xer(vcpu, regs->xer); 1463b8fd68acSHollis Blanchard kvmppc_set_msr(vcpu, regs->msr); 146431579eeaSBharat Bhushan kvmppc_set_srr0(vcpu, regs->srr0); 146531579eeaSBharat Bhushan kvmppc_set_srr1(vcpu, regs->srr1); 14665ce941eeSScott Wood kvmppc_set_pid(vcpu, regs->pid); 1467c1b8a01bSBharat Bhushan kvmppc_set_sprg0(vcpu, regs->sprg0); 1468c1b8a01bSBharat Bhushan kvmppc_set_sprg1(vcpu, regs->sprg1); 1469c1b8a01bSBharat Bhushan kvmppc_set_sprg2(vcpu, regs->sprg2); 1470c1b8a01bSBharat Bhushan kvmppc_set_sprg3(vcpu, regs->sprg3); 1471c1b8a01bSBharat Bhushan kvmppc_set_sprg4(vcpu, regs->sprg4); 1472c1b8a01bSBharat Bhushan kvmppc_set_sprg5(vcpu, regs->sprg5); 1473c1b8a01bSBharat Bhushan kvmppc_set_sprg6(vcpu, regs->sprg6); 1474c1b8a01bSBharat Bhushan kvmppc_set_sprg7(vcpu, regs->sprg7); 1475d9fbd03dSHollis Blanchard 14768e5b26b5SAlexander Graf for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 14778e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, i, regs->gpr[i]); 1478d9fbd03dSHollis Blanchard 1479d9fbd03dSHollis Blanchard return 0; 1480d9fbd03dSHollis Blanchard } 1481d9fbd03dSHollis Blanchard 14825ce941eeSScott Wood static void get_sregs_base(struct kvm_vcpu *vcpu, 14835ce941eeSScott Wood struct kvm_sregs *sregs) 14845ce941eeSScott Wood { 14855ce941eeSScott Wood u64 tb = get_tb(); 14865ce941eeSScott Wood 14875ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_BASE; 14885ce941eeSScott Wood 14895ce941eeSScott Wood sregs->u.e.csrr0 = vcpu->arch.csrr0; 14905ce941eeSScott Wood sregs->u.e.csrr1 = vcpu->arch.csrr1; 14915ce941eeSScott Wood sregs->u.e.mcsr = vcpu->arch.mcsr; 1492dc168549SBharat Bhushan sregs->u.e.esr = kvmppc_get_esr(vcpu); 1493a5414d4bSBharat Bhushan sregs->u.e.dear = kvmppc_get_dar(vcpu); 14945ce941eeSScott Wood sregs->u.e.tsr = vcpu->arch.tsr; 14955ce941eeSScott Wood sregs->u.e.tcr = vcpu->arch.tcr; 14965ce941eeSScott Wood sregs->u.e.dec = kvmppc_get_dec(vcpu, tb); 14975ce941eeSScott Wood sregs->u.e.tb = tb; 14985ce941eeSScott Wood sregs->u.e.vrsave = vcpu->arch.vrsave; 14995ce941eeSScott Wood } 15005ce941eeSScott Wood 15015ce941eeSScott Wood static int set_sregs_base(struct kvm_vcpu *vcpu, 15025ce941eeSScott Wood struct kvm_sregs *sregs) 15035ce941eeSScott Wood { 15045ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_BASE)) 15055ce941eeSScott Wood return 0; 15065ce941eeSScott Wood 15075ce941eeSScott Wood vcpu->arch.csrr0 = sregs->u.e.csrr0; 15085ce941eeSScott Wood vcpu->arch.csrr1 = sregs->u.e.csrr1; 15095ce941eeSScott Wood vcpu->arch.mcsr = sregs->u.e.mcsr; 1510dc168549SBharat Bhushan kvmppc_set_esr(vcpu, sregs->u.e.esr); 1511a5414d4bSBharat Bhushan kvmppc_set_dar(vcpu, sregs->u.e.dear); 15125ce941eeSScott Wood vcpu->arch.vrsave = sregs->u.e.vrsave; 1513dfd4d47eSScott Wood kvmppc_set_tcr(vcpu, sregs->u.e.tcr); 15145ce941eeSScott Wood 1515dfd4d47eSScott Wood if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) { 15165ce941eeSScott Wood vcpu->arch.dec = sregs->u.e.dec; 15175ce941eeSScott Wood kvmppc_emulate_dec(vcpu); 1518dfd4d47eSScott Wood } 15195ce941eeSScott Wood 1520d26f22c9SBharat Bhushan if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR) 1521d26f22c9SBharat Bhushan kvmppc_set_tsr(vcpu, sregs->u.e.tsr); 15225ce941eeSScott Wood 15235ce941eeSScott Wood return 0; 15245ce941eeSScott Wood } 15255ce941eeSScott Wood 15265ce941eeSScott Wood static void get_sregs_arch206(struct kvm_vcpu *vcpu, 15275ce941eeSScott Wood struct kvm_sregs *sregs) 15285ce941eeSScott Wood { 15295ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_ARCH206; 15305ce941eeSScott Wood 1531841741f2SScott Wood sregs->u.e.pir = vcpu->vcpu_id; 15325ce941eeSScott Wood sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0; 15335ce941eeSScott Wood sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1; 15345ce941eeSScott Wood sregs->u.e.decar = vcpu->arch.decar; 15355ce941eeSScott Wood sregs->u.e.ivpr = vcpu->arch.ivpr; 15365ce941eeSScott Wood } 15375ce941eeSScott Wood 15385ce941eeSScott Wood static int set_sregs_arch206(struct kvm_vcpu *vcpu, 15395ce941eeSScott Wood struct kvm_sregs *sregs) 15405ce941eeSScott Wood { 15415ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206)) 15425ce941eeSScott Wood return 0; 15435ce941eeSScott Wood 1544841741f2SScott Wood if (sregs->u.e.pir != vcpu->vcpu_id) 15455ce941eeSScott Wood return -EINVAL; 15465ce941eeSScott Wood 15475ce941eeSScott Wood vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0; 15485ce941eeSScott Wood vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1; 15495ce941eeSScott Wood vcpu->arch.decar = sregs->u.e.decar; 15505ce941eeSScott Wood vcpu->arch.ivpr = sregs->u.e.ivpr; 15515ce941eeSScott Wood 15525ce941eeSScott Wood return 0; 15535ce941eeSScott Wood } 15545ce941eeSScott Wood 15553a167beaSAneesh Kumar K.V int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 15565ce941eeSScott Wood { 15575ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_IVOR; 15585ce941eeSScott Wood 15595ce941eeSScott Wood sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL]; 15605ce941eeSScott Wood sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK]; 15615ce941eeSScott Wood sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE]; 15625ce941eeSScott Wood sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE]; 15635ce941eeSScott Wood sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL]; 15645ce941eeSScott Wood sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT]; 15655ce941eeSScott Wood sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM]; 15665ce941eeSScott Wood sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL]; 15675ce941eeSScott Wood sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL]; 15685ce941eeSScott Wood sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL]; 15695ce941eeSScott Wood sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER]; 15705ce941eeSScott Wood sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT]; 15715ce941eeSScott Wood sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG]; 15725ce941eeSScott Wood sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS]; 15735ce941eeSScott Wood sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS]; 15745ce941eeSScott Wood sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG]; 15753a167beaSAneesh Kumar K.V return 0; 15765ce941eeSScott Wood } 15775ce941eeSScott Wood 15785ce941eeSScott Wood int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 15795ce941eeSScott Wood { 15805ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_IVOR)) 15815ce941eeSScott Wood return 0; 15825ce941eeSScott Wood 15835ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0]; 15845ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1]; 15855ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2]; 15865ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3]; 15875ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4]; 15885ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5]; 15895ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6]; 15905ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7]; 15915ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8]; 15925ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9]; 15935ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10]; 15945ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11]; 15955ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12]; 15965ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13]; 15975ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14]; 15985ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15]; 15995ce941eeSScott Wood 16005ce941eeSScott Wood return 0; 16015ce941eeSScott Wood } 16025ce941eeSScott Wood 1603d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu, 1604d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1605d9fbd03dSHollis Blanchard { 16065ce941eeSScott Wood sregs->pvr = vcpu->arch.pvr; 16075ce941eeSScott Wood 16085ce941eeSScott Wood get_sregs_base(vcpu, sregs); 16095ce941eeSScott Wood get_sregs_arch206(vcpu, sregs); 1610cbbc58d4SAneesh Kumar K.V return vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs); 1611d9fbd03dSHollis Blanchard } 1612d9fbd03dSHollis Blanchard 1613d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu, 1614d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1615d9fbd03dSHollis Blanchard { 16165ce941eeSScott Wood int ret; 16175ce941eeSScott Wood 16185ce941eeSScott Wood if (vcpu->arch.pvr != sregs->pvr) 16195ce941eeSScott Wood return -EINVAL; 16205ce941eeSScott Wood 16215ce941eeSScott Wood ret = set_sregs_base(vcpu, sregs); 16225ce941eeSScott Wood if (ret < 0) 16235ce941eeSScott Wood return ret; 16245ce941eeSScott Wood 16255ce941eeSScott Wood ret = set_sregs_arch206(vcpu, sregs); 16265ce941eeSScott Wood if (ret < 0) 16275ce941eeSScott Wood return ret; 16285ce941eeSScott Wood 1629cbbc58d4SAneesh Kumar K.V return vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs); 1630d9fbd03dSHollis Blanchard } 1631d9fbd03dSHollis Blanchard 16328a41ea53SMihai Caraman int kvmppc_get_one_reg(struct kvm_vcpu *vcpu, u64 id, 16338a41ea53SMihai Caraman union kvmppc_one_reg *val) 163431f3438eSPaul Mackerras { 163535b299e2SMihai Caraman int r = 0; 163635b299e2SMihai Caraman 16378a41ea53SMihai Caraman switch (id) { 16386df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 16398a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac1); 16406df8d3fcSBharat Bhushan break; 1641547465efSBharat Bhushan case KVM_REG_PPC_IAC2: 16428a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac2); 1643547465efSBharat Bhushan break; 1644547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1645547465efSBharat Bhushan case KVM_REG_PPC_IAC3: 16468a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac3); 1647547465efSBharat Bhushan break; 1648547465efSBharat Bhushan case KVM_REG_PPC_IAC4: 16498a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.iac4); 1650547465efSBharat Bhushan break; 1651547465efSBharat Bhushan #endif 16526df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 16538a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.dac1); 1654547465efSBharat Bhushan break; 165535b299e2SMihai Caraman case KVM_REG_PPC_DAC2: 16568a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.dbg_reg.dac2); 16572c509672SBharat Bhushan break; 1658324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 165934f754b9SBharat Bhushan u32 epr = kvmppc_get_epr(vcpu); 16608a41ea53SMihai Caraman *val = get_reg_val(id, epr); 1661324b3e63SAlexander Graf break; 1662324b3e63SAlexander Graf } 1663352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1664352df1deSMihai Caraman case KVM_REG_PPC_EPCR: 16658a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.epcr); 1666352df1deSMihai Caraman break; 1667352df1deSMihai Caraman #endif 166878accda4SBharat Bhushan case KVM_REG_PPC_TCR: 16698a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.tcr); 167078accda4SBharat Bhushan break; 167178accda4SBharat Bhushan case KVM_REG_PPC_TSR: 16728a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.tsr); 167378accda4SBharat Bhushan break; 167435b299e2SMihai Caraman case KVM_REG_PPC_DEBUG_INST: 1675033aaa14SMadhavan Srinivasan *val = get_reg_val(id, KVMPPC_INST_SW_BREAKPOINT); 16768c32a2eaSBharat Bhushan break; 16778b75cbbeSPaul Mackerras case KVM_REG_PPC_VRSAVE: 16788a41ea53SMihai Caraman *val = get_reg_val(id, vcpu->arch.vrsave); 16798c32a2eaSBharat Bhushan break; 16806df8d3fcSBharat Bhushan default: 16818a41ea53SMihai Caraman r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, id, val); 16826df8d3fcSBharat Bhushan break; 16836df8d3fcSBharat Bhushan } 168435b299e2SMihai Caraman 16856df8d3fcSBharat Bhushan return r; 168631f3438eSPaul Mackerras } 168731f3438eSPaul Mackerras 16888a41ea53SMihai Caraman int kvmppc_set_one_reg(struct kvm_vcpu *vcpu, u64 id, 16898a41ea53SMihai Caraman union kvmppc_one_reg *val) 169031f3438eSPaul Mackerras { 169135b299e2SMihai Caraman int r = 0; 169235b299e2SMihai Caraman 16938a41ea53SMihai Caraman switch (id) { 16946df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 16958a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac1 = set_reg_val(id, *val); 16966df8d3fcSBharat Bhushan break; 1697547465efSBharat Bhushan case KVM_REG_PPC_IAC2: 16988a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac2 = set_reg_val(id, *val); 1699547465efSBharat Bhushan break; 1700547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1701547465efSBharat Bhushan case KVM_REG_PPC_IAC3: 17028a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac3 = set_reg_val(id, *val); 1703547465efSBharat Bhushan break; 1704547465efSBharat Bhushan case KVM_REG_PPC_IAC4: 17058a41ea53SMihai Caraman vcpu->arch.dbg_reg.iac4 = set_reg_val(id, *val); 1706547465efSBharat Bhushan break; 1707547465efSBharat Bhushan #endif 17086df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 17098a41ea53SMihai Caraman vcpu->arch.dbg_reg.dac1 = set_reg_val(id, *val); 1710547465efSBharat Bhushan break; 171135b299e2SMihai Caraman case KVM_REG_PPC_DAC2: 17128a41ea53SMihai Caraman vcpu->arch.dbg_reg.dac2 = set_reg_val(id, *val); 17132c509672SBharat Bhushan break; 1714324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 17158a41ea53SMihai Caraman u32 new_epr = set_reg_val(id, *val); 1716324b3e63SAlexander Graf kvmppc_set_epr(vcpu, new_epr); 1717324b3e63SAlexander Graf break; 1718324b3e63SAlexander Graf } 1719352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1720352df1deSMihai Caraman case KVM_REG_PPC_EPCR: { 17218a41ea53SMihai Caraman u32 new_epcr = set_reg_val(id, *val); 1722352df1deSMihai Caraman kvmppc_set_epcr(vcpu, new_epcr); 1723352df1deSMihai Caraman break; 1724352df1deSMihai Caraman } 1725352df1deSMihai Caraman #endif 172678accda4SBharat Bhushan case KVM_REG_PPC_OR_TSR: { 17278a41ea53SMihai Caraman u32 tsr_bits = set_reg_val(id, *val); 172878accda4SBharat Bhushan kvmppc_set_tsr_bits(vcpu, tsr_bits); 172978accda4SBharat Bhushan break; 173078accda4SBharat Bhushan } 173178accda4SBharat Bhushan case KVM_REG_PPC_CLEAR_TSR: { 17328a41ea53SMihai Caraman u32 tsr_bits = set_reg_val(id, *val); 173378accda4SBharat Bhushan kvmppc_clr_tsr_bits(vcpu, tsr_bits); 173478accda4SBharat Bhushan break; 173578accda4SBharat Bhushan } 173678accda4SBharat Bhushan case KVM_REG_PPC_TSR: { 17378a41ea53SMihai Caraman u32 tsr = set_reg_val(id, *val); 173878accda4SBharat Bhushan kvmppc_set_tsr(vcpu, tsr); 173978accda4SBharat Bhushan break; 174078accda4SBharat Bhushan } 174178accda4SBharat Bhushan case KVM_REG_PPC_TCR: { 17428a41ea53SMihai Caraman u32 tcr = set_reg_val(id, *val); 174378accda4SBharat Bhushan kvmppc_set_tcr(vcpu, tcr); 174478accda4SBharat Bhushan break; 174578accda4SBharat Bhushan } 17468b75cbbeSPaul Mackerras case KVM_REG_PPC_VRSAVE: 17478a41ea53SMihai Caraman vcpu->arch.vrsave = set_reg_val(id, *val); 17488b75cbbeSPaul Mackerras break; 17496df8d3fcSBharat Bhushan default: 17508a41ea53SMihai Caraman r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, id, val); 17516df8d3fcSBharat Bhushan break; 17526df8d3fcSBharat Bhushan } 175335b299e2SMihai Caraman 17546df8d3fcSBharat Bhushan return r; 175531f3438eSPaul Mackerras } 175631f3438eSPaul Mackerras 1757d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1758d9fbd03dSHollis Blanchard { 1759d9fbd03dSHollis Blanchard return -ENOTSUPP; 1760d9fbd03dSHollis Blanchard } 1761d9fbd03dSHollis Blanchard 1762d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1763d9fbd03dSHollis Blanchard { 1764d9fbd03dSHollis Blanchard return -ENOTSUPP; 1765d9fbd03dSHollis Blanchard } 1766d9fbd03dSHollis Blanchard 1767d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu, 1768d9fbd03dSHollis Blanchard struct kvm_translation *tr) 1769d9fbd03dSHollis Blanchard { 177098001d8dSAvi Kivity int r; 177198001d8dSAvi Kivity 177298001d8dSAvi Kivity r = kvmppc_core_vcpu_translate(vcpu, tr); 177398001d8dSAvi Kivity return r; 1774d9fbd03dSHollis Blanchard } 1775d9fbd03dSHollis Blanchard 17764e755758SAlexander Graf int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log) 17774e755758SAlexander Graf { 17784e755758SAlexander Graf return -ENOTSUPP; 17794e755758SAlexander Graf } 17804e755758SAlexander Graf 17815587027cSAneesh Kumar K.V void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free, 1782a66b48c3SPaul Mackerras struct kvm_memory_slot *dont) 1783a66b48c3SPaul Mackerras { 1784a66b48c3SPaul Mackerras } 1785a66b48c3SPaul Mackerras 17865587027cSAneesh Kumar K.V int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot, 1787a66b48c3SPaul Mackerras unsigned long npages) 1788a66b48c3SPaul Mackerras { 1789a66b48c3SPaul Mackerras return 0; 1790a66b48c3SPaul Mackerras } 1791a66b48c3SPaul Mackerras 1792f9e0554dSPaul Mackerras int kvmppc_core_prepare_memory_region(struct kvm *kvm, 1793a66b48c3SPaul Mackerras struct kvm_memory_slot *memslot, 179409170a49SPaolo Bonzini const struct kvm_userspace_memory_region *mem) 1795f9e0554dSPaul Mackerras { 1796f9e0554dSPaul Mackerras return 0; 1797f9e0554dSPaul Mackerras } 1798f9e0554dSPaul Mackerras 1799f9e0554dSPaul Mackerras void kvmppc_core_commit_memory_region(struct kvm *kvm, 180009170a49SPaolo Bonzini const struct kvm_userspace_memory_region *mem, 1801f36f3f28SPaolo Bonzini const struct kvm_memory_slot *old, 1802f36f3f28SPaolo Bonzini const struct kvm_memory_slot *new) 1803dfe49dbdSPaul Mackerras { 1804dfe49dbdSPaul Mackerras } 1805dfe49dbdSPaul Mackerras 1806dfe49dbdSPaul Mackerras void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot) 1807f9e0554dSPaul Mackerras { 1808f9e0554dSPaul Mackerras } 1809f9e0554dSPaul Mackerras 181038f98824SMihai Caraman void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr) 181138f98824SMihai Caraman { 181238f98824SMihai Caraman #if defined(CONFIG_64BIT) 181338f98824SMihai Caraman vcpu->arch.epcr = new_epcr; 181438f98824SMihai Caraman #ifdef CONFIG_KVM_BOOKE_HV 181538f98824SMihai Caraman vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM; 181638f98824SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 181738f98824SMihai Caraman vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM; 181838f98824SMihai Caraman #endif 181938f98824SMihai Caraman #endif 182038f98824SMihai Caraman } 182138f98824SMihai Caraman 1822dfd4d47eSScott Wood void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr) 1823dfd4d47eSScott Wood { 1824dfd4d47eSScott Wood vcpu->arch.tcr = new_tcr; 1825f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1826dfd4d47eSScott Wood update_timer_ints(vcpu); 1827dfd4d47eSScott Wood } 1828dfd4d47eSScott Wood 1829dfd4d47eSScott Wood void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1830dfd4d47eSScott Wood { 1831dfd4d47eSScott Wood set_bits(tsr_bits, &vcpu->arch.tsr); 1832dfd4d47eSScott Wood smp_wmb(); 1833dfd4d47eSScott Wood kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 1834dfd4d47eSScott Wood kvm_vcpu_kick(vcpu); 1835dfd4d47eSScott Wood } 1836dfd4d47eSScott Wood 1837dfd4d47eSScott Wood void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1838dfd4d47eSScott Wood { 1839dfd4d47eSScott Wood clear_bits(tsr_bits, &vcpu->arch.tsr); 1840f61c94bbSBharat Bhushan 1841f61c94bbSBharat Bhushan /* 1842f61c94bbSBharat Bhushan * We may have stopped the watchdog due to 1843f61c94bbSBharat Bhushan * being stuck on final expiration. 1844f61c94bbSBharat Bhushan */ 1845f61c94bbSBharat Bhushan if (tsr_bits & (TSR_ENW | TSR_WIS)) 1846f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1847f61c94bbSBharat Bhushan 1848dfd4d47eSScott Wood update_timer_ints(vcpu); 1849dfd4d47eSScott Wood } 1850dfd4d47eSScott Wood 1851d02d4d15SMihai Caraman void kvmppc_decrementer_func(struct kvm_vcpu *vcpu) 1852dfd4d47eSScott Wood { 185321bd000aSBharat Bhushan if (vcpu->arch.tcr & TCR_ARE) { 185421bd000aSBharat Bhushan vcpu->arch.dec = vcpu->arch.decar; 185521bd000aSBharat Bhushan kvmppc_emulate_dec(vcpu); 185621bd000aSBharat Bhushan } 185721bd000aSBharat Bhushan 1858dfd4d47eSScott Wood kvmppc_set_tsr_bits(vcpu, TSR_DIS); 1859dfd4d47eSScott Wood } 1860dfd4d47eSScott Wood 1861ce11e48bSBharat Bhushan static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg, 1862ce11e48bSBharat Bhushan uint64_t addr, int index) 1863ce11e48bSBharat Bhushan { 1864ce11e48bSBharat Bhushan switch (index) { 1865ce11e48bSBharat Bhushan case 0: 1866ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC1; 1867ce11e48bSBharat Bhushan dbg_reg->iac1 = addr; 1868ce11e48bSBharat Bhushan break; 1869ce11e48bSBharat Bhushan case 1: 1870ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC2; 1871ce11e48bSBharat Bhushan dbg_reg->iac2 = addr; 1872ce11e48bSBharat Bhushan break; 1873ce11e48bSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1874ce11e48bSBharat Bhushan case 2: 1875ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC3; 1876ce11e48bSBharat Bhushan dbg_reg->iac3 = addr; 1877ce11e48bSBharat Bhushan break; 1878ce11e48bSBharat Bhushan case 3: 1879ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC4; 1880ce11e48bSBharat Bhushan dbg_reg->iac4 = addr; 1881ce11e48bSBharat Bhushan break; 1882ce11e48bSBharat Bhushan #endif 1883ce11e48bSBharat Bhushan default: 1884ce11e48bSBharat Bhushan return -EINVAL; 1885ce11e48bSBharat Bhushan } 1886ce11e48bSBharat Bhushan 1887ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IDM; 1888ce11e48bSBharat Bhushan return 0; 1889ce11e48bSBharat Bhushan } 1890ce11e48bSBharat Bhushan 1891ce11e48bSBharat Bhushan static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr, 1892ce11e48bSBharat Bhushan int type, int index) 1893ce11e48bSBharat Bhushan { 1894ce11e48bSBharat Bhushan switch (index) { 1895ce11e48bSBharat Bhushan case 0: 1896ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_READ) 1897ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC1R; 1898ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_WRITE) 1899ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC1W; 1900ce11e48bSBharat Bhushan dbg_reg->dac1 = addr; 1901ce11e48bSBharat Bhushan break; 1902ce11e48bSBharat Bhushan case 1: 1903ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_READ) 1904ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC2R; 1905ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_WRITE) 1906ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC2W; 1907ce11e48bSBharat Bhushan dbg_reg->dac2 = addr; 1908ce11e48bSBharat Bhushan break; 1909ce11e48bSBharat Bhushan default: 1910ce11e48bSBharat Bhushan return -EINVAL; 1911ce11e48bSBharat Bhushan } 1912ce11e48bSBharat Bhushan 1913ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IDM; 1914ce11e48bSBharat Bhushan return 0; 1915ce11e48bSBharat Bhushan } 1916ce11e48bSBharat Bhushan void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set) 1917ce11e48bSBharat Bhushan { 1918ce11e48bSBharat Bhushan /* XXX: Add similar MSR protection for BookE-PR */ 1919ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 1920ce11e48bSBharat Bhushan BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP)); 1921ce11e48bSBharat Bhushan if (set) { 1922ce11e48bSBharat Bhushan if (prot_bitmap & MSR_UCLE) 1923ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_UCLEP; 1924ce11e48bSBharat Bhushan if (prot_bitmap & MSR_DE) 1925ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_DEP; 1926ce11e48bSBharat Bhushan if (prot_bitmap & MSR_PMM) 1927ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_PMMP; 1928ce11e48bSBharat Bhushan } else { 1929ce11e48bSBharat Bhushan if (prot_bitmap & MSR_UCLE) 1930ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_UCLEP; 1931ce11e48bSBharat Bhushan if (prot_bitmap & MSR_DE) 1932ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_DEP; 1933ce11e48bSBharat Bhushan if (prot_bitmap & MSR_PMM) 1934ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_PMMP; 1935ce11e48bSBharat Bhushan } 1936ce11e48bSBharat Bhushan #endif 1937ce11e48bSBharat Bhushan } 1938ce11e48bSBharat Bhushan 19397d15c06fSAlexander Graf int kvmppc_xlate(struct kvm_vcpu *vcpu, ulong eaddr, enum xlate_instdata xlid, 19407d15c06fSAlexander Graf enum xlate_readwrite xlrw, struct kvmppc_pte *pte) 19417d15c06fSAlexander Graf { 19427d15c06fSAlexander Graf int gtlb_index; 19437d15c06fSAlexander Graf gpa_t gpaddr; 19447d15c06fSAlexander Graf 19457d15c06fSAlexander Graf #ifdef CONFIG_KVM_E500V2 19467d15c06fSAlexander Graf if (!(vcpu->arch.shared->msr & MSR_PR) && 19477d15c06fSAlexander Graf (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 19487d15c06fSAlexander Graf pte->eaddr = eaddr; 19497d15c06fSAlexander Graf pte->raddr = (vcpu->arch.magic_page_pa & PAGE_MASK) | 19507d15c06fSAlexander Graf (eaddr & ~PAGE_MASK); 19517d15c06fSAlexander Graf pte->vpage = eaddr >> PAGE_SHIFT; 19527d15c06fSAlexander Graf pte->may_read = true; 19537d15c06fSAlexander Graf pte->may_write = true; 19547d15c06fSAlexander Graf pte->may_execute = true; 19557d15c06fSAlexander Graf 19567d15c06fSAlexander Graf return 0; 19577d15c06fSAlexander Graf } 19587d15c06fSAlexander Graf #endif 19597d15c06fSAlexander Graf 19607d15c06fSAlexander Graf /* Check the guest TLB. */ 19617d15c06fSAlexander Graf switch (xlid) { 19627d15c06fSAlexander Graf case XLATE_INST: 19637d15c06fSAlexander Graf gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 19647d15c06fSAlexander Graf break; 19657d15c06fSAlexander Graf case XLATE_DATA: 19667d15c06fSAlexander Graf gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 19677d15c06fSAlexander Graf break; 19687d15c06fSAlexander Graf default: 19697d15c06fSAlexander Graf BUG(); 19707d15c06fSAlexander Graf } 19717d15c06fSAlexander Graf 19727d15c06fSAlexander Graf /* Do we have a TLB entry at all? */ 19737d15c06fSAlexander Graf if (gtlb_index < 0) 19747d15c06fSAlexander Graf return -ENOENT; 19757d15c06fSAlexander Graf 19767d15c06fSAlexander Graf gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 19777d15c06fSAlexander Graf 19787d15c06fSAlexander Graf pte->eaddr = eaddr; 19797d15c06fSAlexander Graf pte->raddr = (gpaddr & PAGE_MASK) | (eaddr & ~PAGE_MASK); 19807d15c06fSAlexander Graf pte->vpage = eaddr >> PAGE_SHIFT; 19817d15c06fSAlexander Graf 19827d15c06fSAlexander Graf /* XXX read permissions from the guest TLB */ 19837d15c06fSAlexander Graf pte->may_read = true; 19847d15c06fSAlexander Graf pte->may_write = true; 19857d15c06fSAlexander Graf pte->may_execute = true; 19867d15c06fSAlexander Graf 19877d15c06fSAlexander Graf return 0; 19887d15c06fSAlexander Graf } 19897d15c06fSAlexander Graf 1990ce11e48bSBharat Bhushan int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu, 1991ce11e48bSBharat Bhushan struct kvm_guest_debug *dbg) 1992ce11e48bSBharat Bhushan { 1993ce11e48bSBharat Bhushan struct debug_reg *dbg_reg; 1994ce11e48bSBharat Bhushan int n, b = 0, w = 0; 1995ce11e48bSBharat Bhushan 1996ce11e48bSBharat Bhushan if (!(dbg->control & KVM_GUESTDBG_ENABLE)) { 1997348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 = 0; 1998ce11e48bSBharat Bhushan vcpu->guest_debug = 0; 1999ce11e48bSBharat Bhushan kvm_guest_protect_msr(vcpu, MSR_DE, false); 2000ce11e48bSBharat Bhushan return 0; 2001ce11e48bSBharat Bhushan } 2002ce11e48bSBharat Bhushan 2003ce11e48bSBharat Bhushan kvm_guest_protect_msr(vcpu, MSR_DE, true); 2004ce11e48bSBharat Bhushan vcpu->guest_debug = dbg->control; 2005348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 = 0; 2006ce11e48bSBharat Bhushan 2007ce11e48bSBharat Bhushan if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) 2008348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC; 2009ce11e48bSBharat Bhushan 2010ce11e48bSBharat Bhushan /* Code below handles only HW breakpoints */ 2011348ba710SBharat Bhushan dbg_reg = &(vcpu->arch.dbg_reg); 2012ce11e48bSBharat Bhushan 2013ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 2014ce11e48bSBharat Bhushan /* 2015ce11e48bSBharat Bhushan * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1 2016ce11e48bSBharat Bhushan * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0 2017ce11e48bSBharat Bhushan */ 2018ce11e48bSBharat Bhushan dbg_reg->dbcr1 = 0; 2019ce11e48bSBharat Bhushan dbg_reg->dbcr2 = 0; 2020ce11e48bSBharat Bhushan #else 2021ce11e48bSBharat Bhushan /* 2022ce11e48bSBharat Bhushan * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1 2023ce11e48bSBharat Bhushan * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR 2024ce11e48bSBharat Bhushan * is set. 2025ce11e48bSBharat Bhushan */ 2026ce11e48bSBharat Bhushan dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US | 2027ce11e48bSBharat Bhushan DBCR1_IAC4US; 2028ce11e48bSBharat Bhushan dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US; 2029ce11e48bSBharat Bhushan #endif 2030ce11e48bSBharat Bhushan 2031ce11e48bSBharat Bhushan if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) 2032ce11e48bSBharat Bhushan return 0; 2033ce11e48bSBharat Bhushan 2034ce11e48bSBharat Bhushan for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) { 2035ce11e48bSBharat Bhushan uint64_t addr = dbg->arch.bp[n].addr; 2036ce11e48bSBharat Bhushan uint32_t type = dbg->arch.bp[n].type; 2037ce11e48bSBharat Bhushan 2038ce11e48bSBharat Bhushan if (type == KVMPPC_DEBUG_NONE) 2039ce11e48bSBharat Bhushan continue; 2040ce11e48bSBharat Bhushan 2041ce11e48bSBharat Bhushan if (type & !(KVMPPC_DEBUG_WATCH_READ | 2042ce11e48bSBharat Bhushan KVMPPC_DEBUG_WATCH_WRITE | 2043ce11e48bSBharat Bhushan KVMPPC_DEBUG_BREAKPOINT)) 2044ce11e48bSBharat Bhushan return -EINVAL; 2045ce11e48bSBharat Bhushan 2046ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_BREAKPOINT) { 2047ce11e48bSBharat Bhushan /* Setting H/W breakpoint */ 2048ce11e48bSBharat Bhushan if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++)) 2049ce11e48bSBharat Bhushan return -EINVAL; 2050ce11e48bSBharat Bhushan } else { 2051ce11e48bSBharat Bhushan /* Setting H/W watchpoint */ 2052ce11e48bSBharat Bhushan if (kvmppc_booke_add_watchpoint(dbg_reg, addr, 2053ce11e48bSBharat Bhushan type, w++)) 2054ce11e48bSBharat Bhushan return -EINVAL; 2055ce11e48bSBharat Bhushan } 2056ce11e48bSBharat Bhushan } 2057ce11e48bSBharat Bhushan 2058ce11e48bSBharat Bhushan return 0; 2059ce11e48bSBharat Bhushan } 2060ce11e48bSBharat Bhushan 206194fa9d99SScott Wood void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 206294fa9d99SScott Wood { 2063a47d72f3SPaul Mackerras vcpu->cpu = smp_processor_id(); 2064d30f6e48SScott Wood current->thread.kvm_vcpu = vcpu; 206594fa9d99SScott Wood } 206694fa9d99SScott Wood 206794fa9d99SScott Wood void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu) 206894fa9d99SScott Wood { 2069d30f6e48SScott Wood current->thread.kvm_vcpu = NULL; 2070a47d72f3SPaul Mackerras vcpu->cpu = -1; 2071ce11e48bSBharat Bhushan 2072ce11e48bSBharat Bhushan /* Clear pending debug event in DBSR */ 2073ce11e48bSBharat Bhushan kvmppc_clear_dbsr(); 207494fa9d99SScott Wood } 207594fa9d99SScott Wood 20763a167beaSAneesh Kumar K.V void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu) 20773a167beaSAneesh Kumar K.V { 2078cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu); 20793a167beaSAneesh Kumar K.V } 20803a167beaSAneesh Kumar K.V 20813a167beaSAneesh Kumar K.V int kvmppc_core_init_vm(struct kvm *kvm) 20823a167beaSAneesh Kumar K.V { 2083cbbc58d4SAneesh Kumar K.V return kvm->arch.kvm_ops->init_vm(kvm); 20843a167beaSAneesh Kumar K.V } 20853a167beaSAneesh Kumar K.V 20863a167beaSAneesh Kumar K.V struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id) 20873a167beaSAneesh Kumar K.V { 2088cbbc58d4SAneesh Kumar K.V return kvm->arch.kvm_ops->vcpu_create(kvm, id); 20893a167beaSAneesh Kumar K.V } 20903a167beaSAneesh Kumar K.V 20913a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu) 20923a167beaSAneesh Kumar K.V { 2093cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu); 20943a167beaSAneesh Kumar K.V } 20953a167beaSAneesh Kumar K.V 20963a167beaSAneesh Kumar K.V void kvmppc_core_destroy_vm(struct kvm *kvm) 20973a167beaSAneesh Kumar K.V { 2098cbbc58d4SAneesh Kumar K.V kvm->arch.kvm_ops->destroy_vm(kvm); 20993a167beaSAneesh Kumar K.V } 21003a167beaSAneesh Kumar K.V 21013a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 21023a167beaSAneesh Kumar K.V { 2103cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu); 21043a167beaSAneesh Kumar K.V } 21053a167beaSAneesh Kumar K.V 21063a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu) 21073a167beaSAneesh Kumar K.V { 2108cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu); 2109d9fbd03dSHollis Blanchard } 2110d9fbd03dSHollis Blanchard 2111d9fbd03dSHollis Blanchard int __init kvmppc_booke_init(void) 2112d9fbd03dSHollis Blanchard { 2113d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 2114d9fbd03dSHollis Blanchard unsigned long ivor[16]; 21151d542d9cSBharat Bhushan unsigned long *handler = kvmppc_booke_handler_addr; 2116d9fbd03dSHollis Blanchard unsigned long max_ivor = 0; 21171d542d9cSBharat Bhushan unsigned long handler_len; 2118d9fbd03dSHollis Blanchard int i; 2119d9fbd03dSHollis Blanchard 2120d9fbd03dSHollis Blanchard /* We install our own exception handlers by hijacking IVPR. IVPR must 2121d9fbd03dSHollis Blanchard * be 16-bit aligned, so we need a 64KB allocation. */ 2122d9fbd03dSHollis Blanchard kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO, 2123d9fbd03dSHollis Blanchard VCPU_SIZE_ORDER); 2124d9fbd03dSHollis Blanchard if (!kvmppc_booke_handlers) 2125d9fbd03dSHollis Blanchard return -ENOMEM; 2126d9fbd03dSHollis Blanchard 2127d9fbd03dSHollis Blanchard /* XXX make sure our handlers are smaller than Linux's */ 2128d9fbd03dSHollis Blanchard 2129d9fbd03dSHollis Blanchard /* Copy our interrupt handlers to match host IVORs. That way we don't 2130d9fbd03dSHollis Blanchard * have to swap the IVORs on every guest/host transition. */ 2131d9fbd03dSHollis Blanchard ivor[0] = mfspr(SPRN_IVOR0); 2132d9fbd03dSHollis Blanchard ivor[1] = mfspr(SPRN_IVOR1); 2133d9fbd03dSHollis Blanchard ivor[2] = mfspr(SPRN_IVOR2); 2134d9fbd03dSHollis Blanchard ivor[3] = mfspr(SPRN_IVOR3); 2135d9fbd03dSHollis Blanchard ivor[4] = mfspr(SPRN_IVOR4); 2136d9fbd03dSHollis Blanchard ivor[5] = mfspr(SPRN_IVOR5); 2137d9fbd03dSHollis Blanchard ivor[6] = mfspr(SPRN_IVOR6); 2138d9fbd03dSHollis Blanchard ivor[7] = mfspr(SPRN_IVOR7); 2139d9fbd03dSHollis Blanchard ivor[8] = mfspr(SPRN_IVOR8); 2140d9fbd03dSHollis Blanchard ivor[9] = mfspr(SPRN_IVOR9); 2141d9fbd03dSHollis Blanchard ivor[10] = mfspr(SPRN_IVOR10); 2142d9fbd03dSHollis Blanchard ivor[11] = mfspr(SPRN_IVOR11); 2143d9fbd03dSHollis Blanchard ivor[12] = mfspr(SPRN_IVOR12); 2144d9fbd03dSHollis Blanchard ivor[13] = mfspr(SPRN_IVOR13); 2145d9fbd03dSHollis Blanchard ivor[14] = mfspr(SPRN_IVOR14); 2146d9fbd03dSHollis Blanchard ivor[15] = mfspr(SPRN_IVOR15); 2147d9fbd03dSHollis Blanchard 2148d9fbd03dSHollis Blanchard for (i = 0; i < 16; i++) { 2149d9fbd03dSHollis Blanchard if (ivor[i] > max_ivor) 21501d542d9cSBharat Bhushan max_ivor = i; 2151d9fbd03dSHollis Blanchard 21521d542d9cSBharat Bhushan handler_len = handler[i + 1] - handler[i]; 2153d9fbd03dSHollis Blanchard memcpy((void *)kvmppc_booke_handlers + ivor[i], 21541d542d9cSBharat Bhushan (void *)handler[i], handler_len); 2155d9fbd03dSHollis Blanchard } 21561d542d9cSBharat Bhushan 21571d542d9cSBharat Bhushan handler_len = handler[max_ivor + 1] - handler[max_ivor]; 21581d542d9cSBharat Bhushan flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers + 21591d542d9cSBharat Bhushan ivor[max_ivor] + handler_len); 2160d30f6e48SScott Wood #endif /* !BOOKE_HV */ 2161db93f574SHollis Blanchard return 0; 2162d9fbd03dSHollis Blanchard } 2163d9fbd03dSHollis Blanchard 2164db93f574SHollis Blanchard void __exit kvmppc_booke_exit(void) 2165d9fbd03dSHollis Blanchard { 2166d9fbd03dSHollis Blanchard free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER); 2167d9fbd03dSHollis Blanchard kvm_exit(); 2168d9fbd03dSHollis Blanchard } 2169