1d9fbd03dSHollis Blanchard /* 2d9fbd03dSHollis Blanchard * This program is free software; you can redistribute it and/or modify 3d9fbd03dSHollis Blanchard * it under the terms of the GNU General Public License, version 2, as 4d9fbd03dSHollis Blanchard * published by the Free Software Foundation. 5d9fbd03dSHollis Blanchard * 6d9fbd03dSHollis Blanchard * This program is distributed in the hope that it will be useful, 7d9fbd03dSHollis Blanchard * but WITHOUT ANY WARRANTY; without even the implied warranty of 8d9fbd03dSHollis Blanchard * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 9d9fbd03dSHollis Blanchard * GNU General Public License for more details. 10d9fbd03dSHollis Blanchard * 11d9fbd03dSHollis Blanchard * You should have received a copy of the GNU General Public License 12d9fbd03dSHollis Blanchard * along with this program; if not, write to the Free Software 13d9fbd03dSHollis Blanchard * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. 14d9fbd03dSHollis Blanchard * 15d9fbd03dSHollis Blanchard * Copyright IBM Corp. 2007 164cd35f67SScott Wood * Copyright 2010-2011 Freescale Semiconductor, Inc. 17d9fbd03dSHollis Blanchard * 18d9fbd03dSHollis Blanchard * Authors: Hollis Blanchard <hollisb@us.ibm.com> 19d9fbd03dSHollis Blanchard * Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com> 20d30f6e48SScott Wood * Scott Wood <scottwood@freescale.com> 21d30f6e48SScott Wood * Varun Sethi <varun.sethi@freescale.com> 22d9fbd03dSHollis Blanchard */ 23d9fbd03dSHollis Blanchard 24d9fbd03dSHollis Blanchard #include <linux/errno.h> 25d9fbd03dSHollis Blanchard #include <linux/err.h> 26d9fbd03dSHollis Blanchard #include <linux/kvm_host.h> 275a0e3ad6STejun Heo #include <linux/gfp.h> 28d9fbd03dSHollis Blanchard #include <linux/module.h> 29d9fbd03dSHollis Blanchard #include <linux/vmalloc.h> 30d9fbd03dSHollis Blanchard #include <linux/fs.h> 317924bd41SHollis Blanchard 32d9fbd03dSHollis Blanchard #include <asm/cputable.h> 33d9fbd03dSHollis Blanchard #include <asm/uaccess.h> 34d9fbd03dSHollis Blanchard #include <asm/kvm_ppc.h> 35d9fbd03dSHollis Blanchard #include <asm/cacheflush.h> 36d30f6e48SScott Wood #include <asm/dbell.h> 37d30f6e48SScott Wood #include <asm/hw_irq.h> 38d30f6e48SScott Wood #include <asm/irq.h> 39b50df19cSMihai Caraman #include <asm/time.h> 40d9fbd03dSHollis Blanchard 41d30f6e48SScott Wood #include "timing.h" 4275f74f0dSHollis Blanchard #include "booke.h" 4397c95059SAlexander Graf #include "trace.h" 44d9fbd03dSHollis Blanchard 45d9fbd03dSHollis Blanchard unsigned long kvmppc_booke_handlers; 46d9fbd03dSHollis Blanchard 47d9fbd03dSHollis Blanchard #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM 48d9fbd03dSHollis Blanchard #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU 49d9fbd03dSHollis Blanchard 50d9fbd03dSHollis Blanchard struct kvm_stats_debugfs_item debugfs_entries[] = { 51d9fbd03dSHollis Blanchard { "mmio", VCPU_STAT(mmio_exits) }, 52d9fbd03dSHollis Blanchard { "dcr", VCPU_STAT(dcr_exits) }, 53d9fbd03dSHollis Blanchard { "sig", VCPU_STAT(signal_exits) }, 54d9fbd03dSHollis Blanchard { "itlb_r", VCPU_STAT(itlb_real_miss_exits) }, 55d9fbd03dSHollis Blanchard { "itlb_v", VCPU_STAT(itlb_virt_miss_exits) }, 56d9fbd03dSHollis Blanchard { "dtlb_r", VCPU_STAT(dtlb_real_miss_exits) }, 57d9fbd03dSHollis Blanchard { "dtlb_v", VCPU_STAT(dtlb_virt_miss_exits) }, 58d9fbd03dSHollis Blanchard { "sysc", VCPU_STAT(syscall_exits) }, 59d9fbd03dSHollis Blanchard { "isi", VCPU_STAT(isi_exits) }, 60d9fbd03dSHollis Blanchard { "dsi", VCPU_STAT(dsi_exits) }, 61d9fbd03dSHollis Blanchard { "inst_emu", VCPU_STAT(emulated_inst_exits) }, 62d9fbd03dSHollis Blanchard { "dec", VCPU_STAT(dec_exits) }, 63d9fbd03dSHollis Blanchard { "ext_intr", VCPU_STAT(ext_intr_exits) }, 64d9fbd03dSHollis Blanchard { "halt_wakeup", VCPU_STAT(halt_wakeup) }, 65d30f6e48SScott Wood { "doorbell", VCPU_STAT(dbell_exits) }, 66d30f6e48SScott Wood { "guest doorbell", VCPU_STAT(gdbell_exits) }, 67cf1c5ca4SAlexander Graf { "remote_tlb_flush", VM_STAT(remote_tlb_flush) }, 68d9fbd03dSHollis Blanchard { NULL } 69d9fbd03dSHollis Blanchard }; 70d9fbd03dSHollis Blanchard 71d9fbd03dSHollis Blanchard /* TODO: use vcpu_printf() */ 72d9fbd03dSHollis Blanchard void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu) 73d9fbd03dSHollis Blanchard { 74d9fbd03dSHollis Blanchard int i; 75d9fbd03dSHollis Blanchard 76666e7252SAlexander Graf printk("pc: %08lx msr: %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr); 775cf8ca22SHollis Blanchard printk("lr: %08lx ctr: %08lx\n", vcpu->arch.lr, vcpu->arch.ctr); 78de7906c3SAlexander Graf printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0, 79de7906c3SAlexander Graf vcpu->arch.shared->srr1); 80d9fbd03dSHollis Blanchard 81d9fbd03dSHollis Blanchard printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions); 82d9fbd03dSHollis Blanchard 83d9fbd03dSHollis Blanchard for (i = 0; i < 32; i += 4) { 845cf8ca22SHollis Blanchard printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i, 858e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i), 868e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+1), 878e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+2), 888e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+3)); 89d9fbd03dSHollis Blanchard } 90d9fbd03dSHollis Blanchard } 91d9fbd03dSHollis Blanchard 924cd35f67SScott Wood #ifdef CONFIG_SPE 934cd35f67SScott Wood void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu) 944cd35f67SScott Wood { 954cd35f67SScott Wood preempt_disable(); 964cd35f67SScott Wood enable_kernel_spe(); 974cd35f67SScott Wood kvmppc_save_guest_spe(vcpu); 984cd35f67SScott Wood vcpu->arch.shadow_msr &= ~MSR_SPE; 994cd35f67SScott Wood preempt_enable(); 1004cd35f67SScott Wood } 1014cd35f67SScott Wood 1024cd35f67SScott Wood static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu) 1034cd35f67SScott Wood { 1044cd35f67SScott Wood preempt_disable(); 1054cd35f67SScott Wood enable_kernel_spe(); 1064cd35f67SScott Wood kvmppc_load_guest_spe(vcpu); 1074cd35f67SScott Wood vcpu->arch.shadow_msr |= MSR_SPE; 1084cd35f67SScott Wood preempt_enable(); 1094cd35f67SScott Wood } 1104cd35f67SScott Wood 1114cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1124cd35f67SScott Wood { 1134cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) { 1144cd35f67SScott Wood if (!(vcpu->arch.shadow_msr & MSR_SPE)) 1154cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 1164cd35f67SScott Wood } else if (vcpu->arch.shadow_msr & MSR_SPE) { 1174cd35f67SScott Wood kvmppc_vcpu_disable_spe(vcpu); 1184cd35f67SScott Wood } 1194cd35f67SScott Wood } 1204cd35f67SScott Wood #else 1214cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1224cd35f67SScott Wood { 1234cd35f67SScott Wood } 1244cd35f67SScott Wood #endif 1254cd35f67SScott Wood 1267a08c274SAlexander Graf static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu) 1277a08c274SAlexander Graf { 1287a08c274SAlexander Graf #if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV) 1297a08c274SAlexander Graf /* We always treat the FP bit as enabled from the host 1307a08c274SAlexander Graf perspective, so only need to adjust the shadow MSR */ 1317a08c274SAlexander Graf vcpu->arch.shadow_msr &= ~MSR_FP; 1327a08c274SAlexander Graf vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP; 1337a08c274SAlexander Graf #endif 1347a08c274SAlexander Graf } 1357a08c274SAlexander Graf 136dd9ebf1fSLiu Yu /* 137dd9ebf1fSLiu Yu * Helper function for "full" MSR writes. No need to call this if only 138dd9ebf1fSLiu Yu * EE/CE/ME/DE/RI are changing. 139dd9ebf1fSLiu Yu */ 1404cd35f67SScott Wood void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr) 1414cd35f67SScott Wood { 142dd9ebf1fSLiu Yu u32 old_msr = vcpu->arch.shared->msr; 1434cd35f67SScott Wood 144d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 145d30f6e48SScott Wood new_msr |= MSR_GS; 146d30f6e48SScott Wood #endif 147d30f6e48SScott Wood 1484cd35f67SScott Wood vcpu->arch.shared->msr = new_msr; 1494cd35f67SScott Wood 150dd9ebf1fSLiu Yu kvmppc_mmu_msr_notify(vcpu, old_msr); 1514cd35f67SScott Wood kvmppc_vcpu_sync_spe(vcpu); 1527a08c274SAlexander Graf kvmppc_vcpu_sync_fpu(vcpu); 1534cd35f67SScott Wood } 1544cd35f67SScott Wood 155d4cf3892SHollis Blanchard static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu, 156d4cf3892SHollis Blanchard unsigned int priority) 1579dd921cfSHollis Blanchard { 1586346046cSAlexander Graf trace_kvm_booke_queue_irqprio(vcpu, priority); 1599dd921cfSHollis Blanchard set_bit(priority, &vcpu->arch.pending_exceptions); 1609dd921cfSHollis Blanchard } 1619dd921cfSHollis Blanchard 162daf5e271SLiu Yu static void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu, 163daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 1649dd921cfSHollis Blanchard { 165daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 166daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 167daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS); 168daf5e271SLiu Yu } 169daf5e271SLiu Yu 170daf5e271SLiu Yu static void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu, 171daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 172daf5e271SLiu Yu { 173daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 174daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 175daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE); 176daf5e271SLiu Yu } 177daf5e271SLiu Yu 178daf5e271SLiu Yu static void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, 179daf5e271SLiu Yu ulong esr_flags) 180daf5e271SLiu Yu { 181daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 182daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE); 183daf5e271SLiu Yu } 184daf5e271SLiu Yu 185011da899SAlexander Graf static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags, 186011da899SAlexander Graf ulong esr_flags) 187011da899SAlexander Graf { 188011da899SAlexander Graf vcpu->arch.queued_dear = dear_flags; 189011da899SAlexander Graf vcpu->arch.queued_esr = esr_flags; 190011da899SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT); 191011da899SAlexander Graf } 192011da899SAlexander Graf 193daf5e271SLiu Yu void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags) 194daf5e271SLiu Yu { 195daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 196d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM); 1979dd921cfSHollis Blanchard } 1989dd921cfSHollis Blanchard 1999dd921cfSHollis Blanchard void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu) 2009dd921cfSHollis Blanchard { 201d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER); 2029dd921cfSHollis Blanchard } 2039dd921cfSHollis Blanchard 2049dd921cfSHollis Blanchard int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu) 2059dd921cfSHollis Blanchard { 206d4cf3892SHollis Blanchard return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 2079dd921cfSHollis Blanchard } 2089dd921cfSHollis Blanchard 2097706664dSAlexander Graf void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu) 2107706664dSAlexander Graf { 2117706664dSAlexander Graf clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 2127706664dSAlexander Graf } 2137706664dSAlexander Graf 2149dd921cfSHollis Blanchard void kvmppc_core_queue_external(struct kvm_vcpu *vcpu, 2159dd921cfSHollis Blanchard struct kvm_interrupt *irq) 2169dd921cfSHollis Blanchard { 217c5335f17SAlexander Graf unsigned int prio = BOOKE_IRQPRIO_EXTERNAL; 218c5335f17SAlexander Graf 219c5335f17SAlexander Graf if (irq->irq == KVM_INTERRUPT_SET_LEVEL) 220c5335f17SAlexander Graf prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL; 221c5335f17SAlexander Graf 222c5335f17SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, prio); 2239dd921cfSHollis Blanchard } 2249dd921cfSHollis Blanchard 2254fe27d2aSPaul Mackerras void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu) 2264496f974SAlexander Graf { 2274496f974SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions); 228c5335f17SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions); 2294496f974SAlexander Graf } 2304496f974SAlexander Graf 231f61c94bbSBharat Bhushan static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu) 232f61c94bbSBharat Bhushan { 233f61c94bbSBharat Bhushan kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG); 234f61c94bbSBharat Bhushan } 235f61c94bbSBharat Bhushan 236f61c94bbSBharat Bhushan static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu) 237f61c94bbSBharat Bhushan { 238f61c94bbSBharat Bhushan clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions); 239f61c94bbSBharat Bhushan } 240f61c94bbSBharat Bhushan 241d30f6e48SScott Wood static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 242d30f6e48SScott Wood { 243d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 244d30f6e48SScott Wood mtspr(SPRN_GSRR0, srr0); 245d30f6e48SScott Wood mtspr(SPRN_GSRR1, srr1); 246d30f6e48SScott Wood #else 247d30f6e48SScott Wood vcpu->arch.shared->srr0 = srr0; 248d30f6e48SScott Wood vcpu->arch.shared->srr1 = srr1; 249d30f6e48SScott Wood #endif 250d30f6e48SScott Wood } 251d30f6e48SScott Wood 252d30f6e48SScott Wood static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 253d30f6e48SScott Wood { 254d30f6e48SScott Wood vcpu->arch.csrr0 = srr0; 255d30f6e48SScott Wood vcpu->arch.csrr1 = srr1; 256d30f6e48SScott Wood } 257d30f6e48SScott Wood 258d30f6e48SScott Wood static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 259d30f6e48SScott Wood { 260d30f6e48SScott Wood if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) { 261d30f6e48SScott Wood vcpu->arch.dsrr0 = srr0; 262d30f6e48SScott Wood vcpu->arch.dsrr1 = srr1; 263d30f6e48SScott Wood } else { 264d30f6e48SScott Wood set_guest_csrr(vcpu, srr0, srr1); 265d30f6e48SScott Wood } 266d30f6e48SScott Wood } 267d30f6e48SScott Wood 268d30f6e48SScott Wood static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 269d30f6e48SScott Wood { 270d30f6e48SScott Wood vcpu->arch.mcsrr0 = srr0; 271d30f6e48SScott Wood vcpu->arch.mcsrr1 = srr1; 272d30f6e48SScott Wood } 273d30f6e48SScott Wood 274d30f6e48SScott Wood static unsigned long get_guest_dear(struct kvm_vcpu *vcpu) 275d30f6e48SScott Wood { 276d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 277d30f6e48SScott Wood return mfspr(SPRN_GDEAR); 278d30f6e48SScott Wood #else 279d30f6e48SScott Wood return vcpu->arch.shared->dar; 280d30f6e48SScott Wood #endif 281d30f6e48SScott Wood } 282d30f6e48SScott Wood 283d30f6e48SScott Wood static void set_guest_dear(struct kvm_vcpu *vcpu, unsigned long dear) 284d30f6e48SScott Wood { 285d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 286d30f6e48SScott Wood mtspr(SPRN_GDEAR, dear); 287d30f6e48SScott Wood #else 288d30f6e48SScott Wood vcpu->arch.shared->dar = dear; 289d30f6e48SScott Wood #endif 290d30f6e48SScott Wood } 291d30f6e48SScott Wood 292d30f6e48SScott Wood static unsigned long get_guest_esr(struct kvm_vcpu *vcpu) 293d30f6e48SScott Wood { 294d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 295d30f6e48SScott Wood return mfspr(SPRN_GESR); 296d30f6e48SScott Wood #else 297d30f6e48SScott Wood return vcpu->arch.shared->esr; 298d30f6e48SScott Wood #endif 299d30f6e48SScott Wood } 300d30f6e48SScott Wood 301d30f6e48SScott Wood static void set_guest_esr(struct kvm_vcpu *vcpu, u32 esr) 302d30f6e48SScott Wood { 303d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 304d30f6e48SScott Wood mtspr(SPRN_GESR, esr); 305d30f6e48SScott Wood #else 306d30f6e48SScott Wood vcpu->arch.shared->esr = esr; 307d30f6e48SScott Wood #endif 308d30f6e48SScott Wood } 309d30f6e48SScott Wood 310324b3e63SAlexander Graf static unsigned long get_guest_epr(struct kvm_vcpu *vcpu) 311324b3e63SAlexander Graf { 312324b3e63SAlexander Graf #ifdef CONFIG_KVM_BOOKE_HV 313324b3e63SAlexander Graf return mfspr(SPRN_GEPR); 314324b3e63SAlexander Graf #else 315324b3e63SAlexander Graf return vcpu->arch.epr; 316324b3e63SAlexander Graf #endif 317324b3e63SAlexander Graf } 318324b3e63SAlexander Graf 319d4cf3892SHollis Blanchard /* Deliver the interrupt of the corresponding priority, if possible. */ 320d4cf3892SHollis Blanchard static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu, 321d4cf3892SHollis Blanchard unsigned int priority) 322d9fbd03dSHollis Blanchard { 323d4cf3892SHollis Blanchard int allowed = 0; 32479300f8cSAlexander Graf ulong msr_mask = 0; 3251c810636SAlexander Graf bool update_esr = false, update_dear = false, update_epr = false; 3265c6cedf4SAlexander Graf ulong crit_raw = vcpu->arch.shared->critical; 3275c6cedf4SAlexander Graf ulong crit_r1 = kvmppc_get_gpr(vcpu, 1); 3285c6cedf4SAlexander Graf bool crit; 329c5335f17SAlexander Graf bool keep_irq = false; 330d30f6e48SScott Wood enum int_class int_class; 33195e90b43SMihai Caraman ulong new_msr = vcpu->arch.shared->msr; 3325c6cedf4SAlexander Graf 3335c6cedf4SAlexander Graf /* Truncate crit indicators in 32 bit mode */ 3345c6cedf4SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_SF)) { 3355c6cedf4SAlexander Graf crit_raw &= 0xffffffff; 3365c6cedf4SAlexander Graf crit_r1 &= 0xffffffff; 3375c6cedf4SAlexander Graf } 3385c6cedf4SAlexander Graf 3395c6cedf4SAlexander Graf /* Critical section when crit == r1 */ 3405c6cedf4SAlexander Graf crit = (crit_raw == crit_r1); 3415c6cedf4SAlexander Graf /* ... and we're in supervisor mode */ 3425c6cedf4SAlexander Graf crit = crit && !(vcpu->arch.shared->msr & MSR_PR); 343d9fbd03dSHollis Blanchard 344c5335f17SAlexander Graf if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) { 345c5335f17SAlexander Graf priority = BOOKE_IRQPRIO_EXTERNAL; 346c5335f17SAlexander Graf keep_irq = true; 347c5335f17SAlexander Graf } 348c5335f17SAlexander Graf 349*5df554adSScott Wood if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags) 3501c810636SAlexander Graf update_epr = true; 3511c810636SAlexander Graf 352d4cf3892SHollis Blanchard switch (priority) { 353d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DTLB_MISS: 354daf5e271SLiu Yu case BOOKE_IRQPRIO_DATA_STORAGE: 355011da899SAlexander Graf case BOOKE_IRQPRIO_ALIGNMENT: 356daf5e271SLiu Yu update_dear = true; 357daf5e271SLiu Yu /* fall through */ 358daf5e271SLiu Yu case BOOKE_IRQPRIO_INST_STORAGE: 359daf5e271SLiu Yu case BOOKE_IRQPRIO_PROGRAM: 360daf5e271SLiu Yu update_esr = true; 361daf5e271SLiu Yu /* fall through */ 362d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_ITLB_MISS: 363d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_SYSCALL: 364d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FP_UNAVAIL: 365bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_UNAVAIL: 366bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_DATA: 367bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_ROUND: 368d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_AP_UNAVAIL: 369d4cf3892SHollis Blanchard allowed = 1; 37079300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 371d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 372d9fbd03dSHollis Blanchard break; 373f61c94bbSBharat Bhushan case BOOKE_IRQPRIO_WATCHDOG: 374d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_CRITICAL: 3754ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL_CRIT: 376666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_CE; 377d30f6e48SScott Wood allowed = allowed && !crit; 37879300f8cSAlexander Graf msr_mask = MSR_ME; 379d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 380d9fbd03dSHollis Blanchard break; 381d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_MACHINE_CHECK: 382666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_ME; 383d30f6e48SScott Wood allowed = allowed && !crit; 384d30f6e48SScott Wood int_class = INT_CLASS_MC; 385d9fbd03dSHollis Blanchard break; 386d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DECREMENTER: 387d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FIT: 388dfd4d47eSScott Wood keep_irq = true; 389dfd4d47eSScott Wood /* fall through */ 390dfd4d47eSScott Wood case BOOKE_IRQPRIO_EXTERNAL: 3914ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL: 392666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_EE; 3935c6cedf4SAlexander Graf allowed = allowed && !crit; 39479300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 395d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 396d9fbd03dSHollis Blanchard break; 397d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DEBUG: 398666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_DE; 399d30f6e48SScott Wood allowed = allowed && !crit; 40079300f8cSAlexander Graf msr_mask = MSR_ME; 401d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 402d9fbd03dSHollis Blanchard break; 403d9fbd03dSHollis Blanchard } 404d9fbd03dSHollis Blanchard 405d4cf3892SHollis Blanchard if (allowed) { 406d30f6e48SScott Wood switch (int_class) { 407d30f6e48SScott Wood case INT_CLASS_NONCRIT: 408d30f6e48SScott Wood set_guest_srr(vcpu, vcpu->arch.pc, 409d30f6e48SScott Wood vcpu->arch.shared->msr); 410d30f6e48SScott Wood break; 411d30f6e48SScott Wood case INT_CLASS_CRIT: 412d30f6e48SScott Wood set_guest_csrr(vcpu, vcpu->arch.pc, 413d30f6e48SScott Wood vcpu->arch.shared->msr); 414d30f6e48SScott Wood break; 415d30f6e48SScott Wood case INT_CLASS_DBG: 416d30f6e48SScott Wood set_guest_dsrr(vcpu, vcpu->arch.pc, 417d30f6e48SScott Wood vcpu->arch.shared->msr); 418d30f6e48SScott Wood break; 419d30f6e48SScott Wood case INT_CLASS_MC: 420d30f6e48SScott Wood set_guest_mcsrr(vcpu, vcpu->arch.pc, 421d30f6e48SScott Wood vcpu->arch.shared->msr); 422d30f6e48SScott Wood break; 423d30f6e48SScott Wood } 424d30f6e48SScott Wood 425d4cf3892SHollis Blanchard vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority]; 426daf5e271SLiu Yu if (update_esr == true) 427d30f6e48SScott Wood set_guest_esr(vcpu, vcpu->arch.queued_esr); 428daf5e271SLiu Yu if (update_dear == true) 429d30f6e48SScott Wood set_guest_dear(vcpu, vcpu->arch.queued_dear); 430*5df554adSScott Wood if (update_epr == true) { 431*5df554adSScott Wood if (vcpu->arch.epr_flags & KVMPPC_EPR_USER) 4321c810636SAlexander Graf kvm_make_request(KVM_REQ_EPR_EXIT, vcpu); 433*5df554adSScott Wood } 43495e90b43SMihai Caraman 43595e90b43SMihai Caraman new_msr &= msr_mask; 43695e90b43SMihai Caraman #if defined(CONFIG_64BIT) 43795e90b43SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 43895e90b43SMihai Caraman new_msr |= MSR_CM; 43995e90b43SMihai Caraman #endif 44095e90b43SMihai Caraman kvmppc_set_msr(vcpu, new_msr); 441d4cf3892SHollis Blanchard 442c5335f17SAlexander Graf if (!keep_irq) 443d4cf3892SHollis Blanchard clear_bit(priority, &vcpu->arch.pending_exceptions); 444d4cf3892SHollis Blanchard } 445d4cf3892SHollis Blanchard 446d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 447d30f6e48SScott Wood /* 448d30f6e48SScott Wood * If an interrupt is pending but masked, raise a guest doorbell 449d30f6e48SScott Wood * so that we are notified when the guest enables the relevant 450d30f6e48SScott Wood * MSR bit. 451d30f6e48SScott Wood */ 452d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE) 453d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT); 454d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE) 455d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT); 456d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK) 457d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC); 458d30f6e48SScott Wood #endif 459d30f6e48SScott Wood 460d4cf3892SHollis Blanchard return allowed; 461d9fbd03dSHollis Blanchard } 462d9fbd03dSHollis Blanchard 463f61c94bbSBharat Bhushan /* 464f61c94bbSBharat Bhushan * Return the number of jiffies until the next timeout. If the timeout is 465f61c94bbSBharat Bhushan * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA 466f61c94bbSBharat Bhushan * because the larger value can break the timer APIs. 467f61c94bbSBharat Bhushan */ 468f61c94bbSBharat Bhushan static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu) 469f61c94bbSBharat Bhushan { 470f61c94bbSBharat Bhushan u64 tb, wdt_tb, wdt_ticks = 0; 471f61c94bbSBharat Bhushan u64 nr_jiffies = 0; 472f61c94bbSBharat Bhushan u32 period = TCR_GET_WP(vcpu->arch.tcr); 473f61c94bbSBharat Bhushan 474f61c94bbSBharat Bhushan wdt_tb = 1ULL << (63 - period); 475f61c94bbSBharat Bhushan tb = get_tb(); 476f61c94bbSBharat Bhushan /* 477f61c94bbSBharat Bhushan * The watchdog timeout will hapeen when TB bit corresponding 478f61c94bbSBharat Bhushan * to watchdog will toggle from 0 to 1. 479f61c94bbSBharat Bhushan */ 480f61c94bbSBharat Bhushan if (tb & wdt_tb) 481f61c94bbSBharat Bhushan wdt_ticks = wdt_tb; 482f61c94bbSBharat Bhushan 483f61c94bbSBharat Bhushan wdt_ticks += wdt_tb - (tb & (wdt_tb - 1)); 484f61c94bbSBharat Bhushan 485f61c94bbSBharat Bhushan /* Convert timebase ticks to jiffies */ 486f61c94bbSBharat Bhushan nr_jiffies = wdt_ticks; 487f61c94bbSBharat Bhushan 488f61c94bbSBharat Bhushan if (do_div(nr_jiffies, tb_ticks_per_jiffy)) 489f61c94bbSBharat Bhushan nr_jiffies++; 490f61c94bbSBharat Bhushan 491f61c94bbSBharat Bhushan return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA); 492f61c94bbSBharat Bhushan } 493f61c94bbSBharat Bhushan 494f61c94bbSBharat Bhushan static void arm_next_watchdog(struct kvm_vcpu *vcpu) 495f61c94bbSBharat Bhushan { 496f61c94bbSBharat Bhushan unsigned long nr_jiffies; 497f61c94bbSBharat Bhushan unsigned long flags; 498f61c94bbSBharat Bhushan 499f61c94bbSBharat Bhushan /* 500f61c94bbSBharat Bhushan * If TSR_ENW and TSR_WIS are not set then no need to exit to 501f61c94bbSBharat Bhushan * userspace, so clear the KVM_REQ_WATCHDOG request. 502f61c94bbSBharat Bhushan */ 503f61c94bbSBharat Bhushan if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS)) 504f61c94bbSBharat Bhushan clear_bit(KVM_REQ_WATCHDOG, &vcpu->requests); 505f61c94bbSBharat Bhushan 506f61c94bbSBharat Bhushan spin_lock_irqsave(&vcpu->arch.wdt_lock, flags); 507f61c94bbSBharat Bhushan nr_jiffies = watchdog_next_timeout(vcpu); 508f61c94bbSBharat Bhushan /* 509f61c94bbSBharat Bhushan * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA 510f61c94bbSBharat Bhushan * then do not run the watchdog timer as this can break timer APIs. 511f61c94bbSBharat Bhushan */ 512f61c94bbSBharat Bhushan if (nr_jiffies < NEXT_TIMER_MAX_DELTA) 513f61c94bbSBharat Bhushan mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies); 514f61c94bbSBharat Bhushan else 515f61c94bbSBharat Bhushan del_timer(&vcpu->arch.wdt_timer); 516f61c94bbSBharat Bhushan spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags); 517f61c94bbSBharat Bhushan } 518f61c94bbSBharat Bhushan 519f61c94bbSBharat Bhushan void kvmppc_watchdog_func(unsigned long data) 520f61c94bbSBharat Bhushan { 521f61c94bbSBharat Bhushan struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data; 522f61c94bbSBharat Bhushan u32 tsr, new_tsr; 523f61c94bbSBharat Bhushan int final; 524f61c94bbSBharat Bhushan 525f61c94bbSBharat Bhushan do { 526f61c94bbSBharat Bhushan new_tsr = tsr = vcpu->arch.tsr; 527f61c94bbSBharat Bhushan final = 0; 528f61c94bbSBharat Bhushan 529f61c94bbSBharat Bhushan /* Time out event */ 530f61c94bbSBharat Bhushan if (tsr & TSR_ENW) { 531f61c94bbSBharat Bhushan if (tsr & TSR_WIS) 532f61c94bbSBharat Bhushan final = 1; 533f61c94bbSBharat Bhushan else 534f61c94bbSBharat Bhushan new_tsr = tsr | TSR_WIS; 535f61c94bbSBharat Bhushan } else { 536f61c94bbSBharat Bhushan new_tsr = tsr | TSR_ENW; 537f61c94bbSBharat Bhushan } 538f61c94bbSBharat Bhushan } while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr); 539f61c94bbSBharat Bhushan 540f61c94bbSBharat Bhushan if (new_tsr & TSR_WIS) { 541f61c94bbSBharat Bhushan smp_wmb(); 542f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 543f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 544f61c94bbSBharat Bhushan } 545f61c94bbSBharat Bhushan 546f61c94bbSBharat Bhushan /* 547f61c94bbSBharat Bhushan * If this is final watchdog expiry and some action is required 548f61c94bbSBharat Bhushan * then exit to userspace. 549f61c94bbSBharat Bhushan */ 550f61c94bbSBharat Bhushan if (final && (vcpu->arch.tcr & TCR_WRC_MASK) && 551f61c94bbSBharat Bhushan vcpu->arch.watchdog_enabled) { 552f61c94bbSBharat Bhushan smp_wmb(); 553f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_WATCHDOG, vcpu); 554f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 555f61c94bbSBharat Bhushan } 556f61c94bbSBharat Bhushan 557f61c94bbSBharat Bhushan /* 558f61c94bbSBharat Bhushan * Stop running the watchdog timer after final expiration to 559f61c94bbSBharat Bhushan * prevent the host from being flooded with timers if the 560f61c94bbSBharat Bhushan * guest sets a short period. 561f61c94bbSBharat Bhushan * Timers will resume when TSR/TCR is updated next time. 562f61c94bbSBharat Bhushan */ 563f61c94bbSBharat Bhushan if (!final) 564f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 565f61c94bbSBharat Bhushan } 566f61c94bbSBharat Bhushan 567dfd4d47eSScott Wood static void update_timer_ints(struct kvm_vcpu *vcpu) 568dfd4d47eSScott Wood { 569dfd4d47eSScott Wood if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS)) 570dfd4d47eSScott Wood kvmppc_core_queue_dec(vcpu); 571dfd4d47eSScott Wood else 572dfd4d47eSScott Wood kvmppc_core_dequeue_dec(vcpu); 573f61c94bbSBharat Bhushan 574f61c94bbSBharat Bhushan if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS)) 575f61c94bbSBharat Bhushan kvmppc_core_queue_watchdog(vcpu); 576f61c94bbSBharat Bhushan else 577f61c94bbSBharat Bhushan kvmppc_core_dequeue_watchdog(vcpu); 578dfd4d47eSScott Wood } 579dfd4d47eSScott Wood 580c59a6a3eSScott Wood static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu) 581d9fbd03dSHollis Blanchard { 582d9fbd03dSHollis Blanchard unsigned long *pending = &vcpu->arch.pending_exceptions; 583d9fbd03dSHollis Blanchard unsigned int priority; 584d9fbd03dSHollis Blanchard 5859ab80843SHollis Blanchard priority = __ffs(*pending); 5868b3a00fcSAlexander Graf while (priority < BOOKE_IRQPRIO_MAX) { 587d4cf3892SHollis Blanchard if (kvmppc_booke_irqprio_deliver(vcpu, priority)) 588d9fbd03dSHollis Blanchard break; 589d9fbd03dSHollis Blanchard 590d9fbd03dSHollis Blanchard priority = find_next_bit(pending, 591d9fbd03dSHollis Blanchard BITS_PER_BYTE * sizeof(*pending), 592d9fbd03dSHollis Blanchard priority + 1); 593d9fbd03dSHollis Blanchard } 59490bba358SAlexander Graf 59590bba358SAlexander Graf /* Tell the guest about our interrupt status */ 59629ac26efSScott Wood vcpu->arch.shared->int_pending = !!*pending; 597d9fbd03dSHollis Blanchard } 598d9fbd03dSHollis Blanchard 599c59a6a3eSScott Wood /* Check pending exceptions and deliver one, if possible. */ 600a8e4ef84SAlexander Graf int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu) 601c59a6a3eSScott Wood { 602a8e4ef84SAlexander Graf int r = 0; 603c59a6a3eSScott Wood WARN_ON_ONCE(!irqs_disabled()); 604c59a6a3eSScott Wood 605c59a6a3eSScott Wood kvmppc_core_check_exceptions(vcpu); 606c59a6a3eSScott Wood 607b8c649a9SAlexander Graf if (vcpu->requests) { 608b8c649a9SAlexander Graf /* Exception delivery raised request; start over */ 609b8c649a9SAlexander Graf return 1; 610b8c649a9SAlexander Graf } 611b8c649a9SAlexander Graf 612c59a6a3eSScott Wood if (vcpu->arch.shared->msr & MSR_WE) { 613c59a6a3eSScott Wood local_irq_enable(); 614c59a6a3eSScott Wood kvm_vcpu_block(vcpu); 615966cd0f3SAlexander Graf clear_bit(KVM_REQ_UNHALT, &vcpu->requests); 616c59a6a3eSScott Wood local_irq_disable(); 617c59a6a3eSScott Wood 618c59a6a3eSScott Wood kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS); 619a8e4ef84SAlexander Graf r = 1; 620c59a6a3eSScott Wood }; 621a8e4ef84SAlexander Graf 622a8e4ef84SAlexander Graf return r; 623a8e4ef84SAlexander Graf } 624a8e4ef84SAlexander Graf 6257c973a2eSAlexander Graf int kvmppc_core_check_requests(struct kvm_vcpu *vcpu) 6264ffc6356SAlexander Graf { 6277c973a2eSAlexander Graf int r = 1; /* Indicate we want to get back into the guest */ 6287c973a2eSAlexander Graf 6294ffc6356SAlexander Graf if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu)) 6304ffc6356SAlexander Graf update_timer_ints(vcpu); 631862d31f7SAlexander Graf #if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC) 632862d31f7SAlexander Graf if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu)) 633862d31f7SAlexander Graf kvmppc_core_flush_tlb(vcpu); 634862d31f7SAlexander Graf #endif 6357c973a2eSAlexander Graf 636f61c94bbSBharat Bhushan if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) { 637f61c94bbSBharat Bhushan vcpu->run->exit_reason = KVM_EXIT_WATCHDOG; 638f61c94bbSBharat Bhushan r = 0; 639f61c94bbSBharat Bhushan } 640f61c94bbSBharat Bhushan 6411c810636SAlexander Graf if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) { 6421c810636SAlexander Graf vcpu->run->epr.epr = 0; 6431c810636SAlexander Graf vcpu->arch.epr_needed = true; 6441c810636SAlexander Graf vcpu->run->exit_reason = KVM_EXIT_EPR; 6451c810636SAlexander Graf r = 0; 6461c810636SAlexander Graf } 6471c810636SAlexander Graf 6487c973a2eSAlexander Graf return r; 6494ffc6356SAlexander Graf } 6504ffc6356SAlexander Graf 651df6909e5SPaul Mackerras int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu) 652df6909e5SPaul Mackerras { 6537ee78855SAlexander Graf int ret, s; 6548fae845fSScott Wood #ifdef CONFIG_PPC_FPU 6558fae845fSScott Wood unsigned int fpscr; 6568fae845fSScott Wood int fpexc_mode; 6578fae845fSScott Wood u64 fpr[32]; 6588fae845fSScott Wood #endif 659df6909e5SPaul Mackerras 660af8f38b3SAlexander Graf if (!vcpu->arch.sane) { 661af8f38b3SAlexander Graf kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR; 662af8f38b3SAlexander Graf return -EINVAL; 663af8f38b3SAlexander Graf } 664af8f38b3SAlexander Graf 665df6909e5SPaul Mackerras local_irq_disable(); 6667ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 6677ee78855SAlexander Graf if (s <= 0) { 66824afa37bSAlexander Graf local_irq_enable(); 6697ee78855SAlexander Graf ret = s; 6701d1ef222SScott Wood goto out; 6711d1ef222SScott Wood } 672bd2be683SAlexander Graf kvmppc_lazy_ee_enable(); 6731d1ef222SScott Wood 674df6909e5SPaul Mackerras kvm_guest_enter(); 6758fae845fSScott Wood 6768fae845fSScott Wood #ifdef CONFIG_PPC_FPU 6778fae845fSScott Wood /* Save userspace FPU state in stack */ 6788fae845fSScott Wood enable_kernel_fp(); 6798fae845fSScott Wood memcpy(fpr, current->thread.fpr, sizeof(current->thread.fpr)); 6808fae845fSScott Wood fpscr = current->thread.fpscr.val; 6818fae845fSScott Wood fpexc_mode = current->thread.fpexc_mode; 6828fae845fSScott Wood 6838fae845fSScott Wood /* Restore guest FPU state to thread */ 6848fae845fSScott Wood memcpy(current->thread.fpr, vcpu->arch.fpr, sizeof(vcpu->arch.fpr)); 6858fae845fSScott Wood current->thread.fpscr.val = vcpu->arch.fpscr; 6868fae845fSScott Wood 6878fae845fSScott Wood /* 6888fae845fSScott Wood * Since we can't trap on MSR_FP in GS-mode, we consider the guest 6898fae845fSScott Wood * as always using the FPU. Kernel usage of FP (via 6908fae845fSScott Wood * enable_kernel_fp()) in this thread must not occur while 6918fae845fSScott Wood * vcpu->fpu_active is set. 6928fae845fSScott Wood */ 6938fae845fSScott Wood vcpu->fpu_active = 1; 6948fae845fSScott Wood 6958fae845fSScott Wood kvmppc_load_guest_fp(vcpu); 6968fae845fSScott Wood #endif 6978fae845fSScott Wood 698df6909e5SPaul Mackerras ret = __kvmppc_vcpu_run(kvm_run, vcpu); 6998fae845fSScott Wood 70024afa37bSAlexander Graf /* No need for kvm_guest_exit. It's done in handle_exit. 70124afa37bSAlexander Graf We also get here with interrupts enabled. */ 70224afa37bSAlexander Graf 7038fae845fSScott Wood #ifdef CONFIG_PPC_FPU 7048fae845fSScott Wood kvmppc_save_guest_fp(vcpu); 7058fae845fSScott Wood 7068fae845fSScott Wood vcpu->fpu_active = 0; 7078fae845fSScott Wood 7088fae845fSScott Wood /* Save guest FPU state from thread */ 7098fae845fSScott Wood memcpy(vcpu->arch.fpr, current->thread.fpr, sizeof(vcpu->arch.fpr)); 7108fae845fSScott Wood vcpu->arch.fpscr = current->thread.fpscr.val; 7118fae845fSScott Wood 7128fae845fSScott Wood /* Restore userspace FPU state from stack */ 7138fae845fSScott Wood memcpy(current->thread.fpr, fpr, sizeof(current->thread.fpr)); 7148fae845fSScott Wood current->thread.fpscr.val = fpscr; 7158fae845fSScott Wood current->thread.fpexc_mode = fpexc_mode; 7168fae845fSScott Wood #endif 7178fae845fSScott Wood 7181d1ef222SScott Wood out: 719d69c6436SAlexander Graf vcpu->mode = OUTSIDE_GUEST_MODE; 720df6909e5SPaul Mackerras return ret; 721df6909e5SPaul Mackerras } 722df6909e5SPaul Mackerras 723d30f6e48SScott Wood static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu) 724d9fbd03dSHollis Blanchard { 725d9fbd03dSHollis Blanchard enum emulation_result er; 726d9fbd03dSHollis Blanchard 727d9fbd03dSHollis Blanchard er = kvmppc_emulate_instruction(run, vcpu); 728d9fbd03dSHollis Blanchard switch (er) { 729d9fbd03dSHollis Blanchard case EMULATE_DONE: 73073e75b41SHollis Blanchard /* don't overwrite subtypes, just account kvm_stats */ 7317b701591SHollis Blanchard kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS); 732d9fbd03dSHollis Blanchard /* Future optimization: only reload non-volatiles if 733d9fbd03dSHollis Blanchard * they were actually modified by emulation. */ 734d30f6e48SScott Wood return RESUME_GUEST_NV; 735d30f6e48SScott Wood 736d9fbd03dSHollis Blanchard case EMULATE_DO_DCR: 737d9fbd03dSHollis Blanchard run->exit_reason = KVM_EXIT_DCR; 738d30f6e48SScott Wood return RESUME_HOST; 739d30f6e48SScott Wood 740d9fbd03dSHollis Blanchard case EMULATE_FAIL: 7415cf8ca22SHollis Blanchard printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n", 742d9fbd03dSHollis Blanchard __func__, vcpu->arch.pc, vcpu->arch.last_inst); 743d9fbd03dSHollis Blanchard /* For debugging, encode the failing instruction and 744d9fbd03dSHollis Blanchard * report it to userspace. */ 745d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason = ~0ULL << 32; 746d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason |= vcpu->arch.last_inst; 747d1ff5499SAlexander Graf kvmppc_core_queue_program(vcpu, ESR_PIL); 748d30f6e48SScott Wood return RESUME_HOST; 749d30f6e48SScott Wood 7509b4f5308SBharat Bhushan case EMULATE_EXIT_USER: 7519b4f5308SBharat Bhushan return RESUME_HOST; 7529b4f5308SBharat Bhushan 753d9fbd03dSHollis Blanchard default: 754d9fbd03dSHollis Blanchard BUG(); 755d9fbd03dSHollis Blanchard } 756d30f6e48SScott Wood } 757d30f6e48SScott Wood 7584e642ccbSAlexander Graf static void kvmppc_fill_pt_regs(struct pt_regs *regs) 7594e642ccbSAlexander Graf { 7604e642ccbSAlexander Graf ulong r1, ip, msr, lr; 7614e642ccbSAlexander Graf 7624e642ccbSAlexander Graf asm("mr %0, 1" : "=r"(r1)); 7634e642ccbSAlexander Graf asm("mflr %0" : "=r"(lr)); 7644e642ccbSAlexander Graf asm("mfmsr %0" : "=r"(msr)); 7654e642ccbSAlexander Graf asm("bl 1f; 1: mflr %0" : "=r"(ip)); 7664e642ccbSAlexander Graf 7674e642ccbSAlexander Graf memset(regs, 0, sizeof(*regs)); 7684e642ccbSAlexander Graf regs->gpr[1] = r1; 7694e642ccbSAlexander Graf regs->nip = ip; 7704e642ccbSAlexander Graf regs->msr = msr; 7714e642ccbSAlexander Graf regs->link = lr; 7724e642ccbSAlexander Graf } 7734e642ccbSAlexander Graf 7746328e593SBharat Bhushan /* 7756328e593SBharat Bhushan * For interrupts needed to be handled by host interrupt handlers, 7766328e593SBharat Bhushan * corresponding host handler are called from here in similar way 7776328e593SBharat Bhushan * (but not exact) as they are called from low level handler 7786328e593SBharat Bhushan * (such as from arch/powerpc/kernel/head_fsl_booke.S). 7796328e593SBharat Bhushan */ 7804e642ccbSAlexander Graf static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu, 7814e642ccbSAlexander Graf unsigned int exit_nr) 7824e642ccbSAlexander Graf { 7834e642ccbSAlexander Graf struct pt_regs regs; 7844e642ccbSAlexander Graf 7854e642ccbSAlexander Graf switch (exit_nr) { 7864e642ccbSAlexander Graf case BOOKE_INTERRUPT_EXTERNAL: 7874e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 7884e642ccbSAlexander Graf do_IRQ(®s); 7894e642ccbSAlexander Graf break; 7904e642ccbSAlexander Graf case BOOKE_INTERRUPT_DECREMENTER: 7914e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 7924e642ccbSAlexander Graf timer_interrupt(®s); 7934e642ccbSAlexander Graf break; 7944e642ccbSAlexander Graf #if defined(CONFIG_PPC_FSL_BOOK3E) || defined(CONFIG_PPC_BOOK3E_64) 7954e642ccbSAlexander Graf case BOOKE_INTERRUPT_DOORBELL: 7964e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 7974e642ccbSAlexander Graf doorbell_exception(®s); 7984e642ccbSAlexander Graf break; 7994e642ccbSAlexander Graf #endif 8004e642ccbSAlexander Graf case BOOKE_INTERRUPT_MACHINE_CHECK: 8014e642ccbSAlexander Graf /* FIXME */ 8024e642ccbSAlexander Graf break; 8037cc1e8eeSAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 8047cc1e8eeSAlexander Graf kvmppc_fill_pt_regs(®s); 8057cc1e8eeSAlexander Graf performance_monitor_exception(®s); 8067cc1e8eeSAlexander Graf break; 8076328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 8086328e593SBharat Bhushan kvmppc_fill_pt_regs(®s); 8096328e593SBharat Bhushan #ifdef CONFIG_BOOKE_WDT 8106328e593SBharat Bhushan WatchdogException(®s); 8116328e593SBharat Bhushan #else 8126328e593SBharat Bhushan unknown_exception(®s); 8136328e593SBharat Bhushan #endif 8146328e593SBharat Bhushan break; 8156328e593SBharat Bhushan case BOOKE_INTERRUPT_CRITICAL: 8166328e593SBharat Bhushan unknown_exception(®s); 8176328e593SBharat Bhushan break; 8184e642ccbSAlexander Graf } 8194e642ccbSAlexander Graf } 8204e642ccbSAlexander Graf 821d30f6e48SScott Wood /** 822d30f6e48SScott Wood * kvmppc_handle_exit 823d30f6e48SScott Wood * 824d30f6e48SScott Wood * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV) 825d30f6e48SScott Wood */ 826d30f6e48SScott Wood int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu, 827d30f6e48SScott Wood unsigned int exit_nr) 828d30f6e48SScott Wood { 829d30f6e48SScott Wood int r = RESUME_HOST; 8307ee78855SAlexander Graf int s; 831d30f6e48SScott Wood 832d30f6e48SScott Wood /* update before a new last_exit_type is rewritten */ 833d30f6e48SScott Wood kvmppc_update_timing_stats(vcpu); 834d30f6e48SScott Wood 8354e642ccbSAlexander Graf /* restart interrupts if they were meant for the host */ 8364e642ccbSAlexander Graf kvmppc_restart_interrupt(vcpu, exit_nr); 837d30f6e48SScott Wood 838d30f6e48SScott Wood local_irq_enable(); 839d30f6e48SScott Wood 84097c95059SAlexander Graf trace_kvm_exit(exit_nr, vcpu); 841706fb730SAlexander Graf kvm_guest_exit(); 84297c95059SAlexander Graf 843d30f6e48SScott Wood run->exit_reason = KVM_EXIT_UNKNOWN; 844d30f6e48SScott Wood run->ready_for_interrupt_injection = 1; 845d30f6e48SScott Wood 846d30f6e48SScott Wood switch (exit_nr) { 847d30f6e48SScott Wood case BOOKE_INTERRUPT_MACHINE_CHECK: 848c35c9d84SAlexander Graf printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR)); 849c35c9d84SAlexander Graf kvmppc_dump_vcpu(vcpu); 850c35c9d84SAlexander Graf /* For debugging, send invalid exit reason to user space */ 851c35c9d84SAlexander Graf run->hw.hardware_exit_reason = ~1ULL << 32; 852c35c9d84SAlexander Graf run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR); 853c35c9d84SAlexander Graf r = RESUME_HOST; 854d30f6e48SScott Wood break; 855d30f6e48SScott Wood 856d30f6e48SScott Wood case BOOKE_INTERRUPT_EXTERNAL: 857d30f6e48SScott Wood kvmppc_account_exit(vcpu, EXT_INTR_EXITS); 858d30f6e48SScott Wood r = RESUME_GUEST; 859d30f6e48SScott Wood break; 860d30f6e48SScott Wood 861d30f6e48SScott Wood case BOOKE_INTERRUPT_DECREMENTER: 862d30f6e48SScott Wood kvmppc_account_exit(vcpu, DEC_EXITS); 863d30f6e48SScott Wood r = RESUME_GUEST; 864d30f6e48SScott Wood break; 865d30f6e48SScott Wood 8666328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 8676328e593SBharat Bhushan r = RESUME_GUEST; 8686328e593SBharat Bhushan break; 8696328e593SBharat Bhushan 870d30f6e48SScott Wood case BOOKE_INTERRUPT_DOORBELL: 871d30f6e48SScott Wood kvmppc_account_exit(vcpu, DBELL_EXITS); 872d30f6e48SScott Wood r = RESUME_GUEST; 873d30f6e48SScott Wood break; 874d30f6e48SScott Wood 875d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL_CRIT: 876d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 877d30f6e48SScott Wood 878d30f6e48SScott Wood /* 879d30f6e48SScott Wood * We are here because there is a pending guest interrupt 880d30f6e48SScott Wood * which could not be delivered as MSR_CE or MSR_ME was not 881d30f6e48SScott Wood * set. Once we break from here we will retry delivery. 882d30f6e48SScott Wood */ 883d30f6e48SScott Wood r = RESUME_GUEST; 884d30f6e48SScott Wood break; 885d30f6e48SScott Wood 886d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL: 887d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 888d30f6e48SScott Wood 889d30f6e48SScott Wood /* 890d30f6e48SScott Wood * We are here because there is a pending guest interrupt 891d30f6e48SScott Wood * which could not be delivered as MSR_EE was not set. Once 892d30f6e48SScott Wood * we break from here we will retry delivery. 893d30f6e48SScott Wood */ 894d30f6e48SScott Wood r = RESUME_GUEST; 895d30f6e48SScott Wood break; 896d30f6e48SScott Wood 89795f2e921SAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 89895f2e921SAlexander Graf r = RESUME_GUEST; 89995f2e921SAlexander Graf break; 90095f2e921SAlexander Graf 901d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_PRIV: 902d30f6e48SScott Wood r = emulation_exit(run, vcpu); 903d30f6e48SScott Wood break; 904d30f6e48SScott Wood 905d30f6e48SScott Wood case BOOKE_INTERRUPT_PROGRAM: 906d30f6e48SScott Wood if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) { 9070268597cSAlexander Graf /* 9080268597cSAlexander Graf * Program traps generated by user-level software must 9090268597cSAlexander Graf * be handled by the guest kernel. 9100268597cSAlexander Graf * 9110268597cSAlexander Graf * In GS mode, hypervisor privileged instructions trap 9120268597cSAlexander Graf * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are 9130268597cSAlexander Graf * actual program interrupts, handled by the guest. 9140268597cSAlexander Graf */ 915d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr); 916d30f6e48SScott Wood r = RESUME_GUEST; 917d30f6e48SScott Wood kvmppc_account_exit(vcpu, USR_PR_INST); 918d30f6e48SScott Wood break; 919d30f6e48SScott Wood } 920d30f6e48SScott Wood 921d30f6e48SScott Wood r = emulation_exit(run, vcpu); 922d9fbd03dSHollis Blanchard break; 923d9fbd03dSHollis Blanchard 924d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_FP_UNAVAIL: 925d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL); 9267b701591SHollis Blanchard kvmppc_account_exit(vcpu, FP_UNAVAIL); 927d9fbd03dSHollis Blanchard r = RESUME_GUEST; 928d9fbd03dSHollis Blanchard break; 929d9fbd03dSHollis Blanchard 9304cd35f67SScott Wood #ifdef CONFIG_SPE 9314cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: { 9324cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) 9334cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 9344cd35f67SScott Wood else 9354cd35f67SScott Wood kvmppc_booke_queue_irqprio(vcpu, 9364cd35f67SScott Wood BOOKE_IRQPRIO_SPE_UNAVAIL); 937bb3a8a17SHollis Blanchard r = RESUME_GUEST; 938bb3a8a17SHollis Blanchard break; 9394cd35f67SScott Wood } 940bb3a8a17SHollis Blanchard 941bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_DATA: 942bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA); 943bb3a8a17SHollis Blanchard r = RESUME_GUEST; 944bb3a8a17SHollis Blanchard break; 945bb3a8a17SHollis Blanchard 946bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_ROUND: 947bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND); 948bb3a8a17SHollis Blanchard r = RESUME_GUEST; 949bb3a8a17SHollis Blanchard break; 9504cd35f67SScott Wood #else 9514cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: 9524cd35f67SScott Wood /* 9534cd35f67SScott Wood * Guest wants SPE, but host kernel doesn't support it. Send 9544cd35f67SScott Wood * an "unimplemented operation" program check to the guest. 9554cd35f67SScott Wood */ 9564cd35f67SScott Wood kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV); 9574cd35f67SScott Wood r = RESUME_GUEST; 9584cd35f67SScott Wood break; 9594cd35f67SScott Wood 9604cd35f67SScott Wood /* 9614cd35f67SScott Wood * These really should never happen without CONFIG_SPE, 9624cd35f67SScott Wood * as we should never enable the real MSR[SPE] in the guest. 9634cd35f67SScott Wood */ 9644cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_DATA: 9654cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_ROUND: 9664cd35f67SScott Wood printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n", 9674cd35f67SScott Wood __func__, exit_nr, vcpu->arch.pc); 9684cd35f67SScott Wood run->hw.hardware_exit_reason = exit_nr; 9694cd35f67SScott Wood r = RESUME_HOST; 9704cd35f67SScott Wood break; 9714cd35f67SScott Wood #endif 972bb3a8a17SHollis Blanchard 973d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DATA_STORAGE: 974daf5e271SLiu Yu kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear, 975daf5e271SLiu Yu vcpu->arch.fault_esr); 9767b701591SHollis Blanchard kvmppc_account_exit(vcpu, DSI_EXITS); 977d9fbd03dSHollis Blanchard r = RESUME_GUEST; 978d9fbd03dSHollis Blanchard break; 979d9fbd03dSHollis Blanchard 980d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_INST_STORAGE: 981daf5e271SLiu Yu kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr); 9827b701591SHollis Blanchard kvmppc_account_exit(vcpu, ISI_EXITS); 983d9fbd03dSHollis Blanchard r = RESUME_GUEST; 984d9fbd03dSHollis Blanchard break; 985d9fbd03dSHollis Blanchard 986011da899SAlexander Graf case BOOKE_INTERRUPT_ALIGNMENT: 987011da899SAlexander Graf kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear, 988011da899SAlexander Graf vcpu->arch.fault_esr); 989011da899SAlexander Graf r = RESUME_GUEST; 990011da899SAlexander Graf break; 991011da899SAlexander Graf 992d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 993d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_SYSCALL: 994d30f6e48SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR)) { 995d30f6e48SScott Wood kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 996d30f6e48SScott Wood } else { 997d30f6e48SScott Wood /* 998d30f6e48SScott Wood * hcall from guest userspace -- send privileged 999d30f6e48SScott Wood * instruction program check. 1000d30f6e48SScott Wood */ 1001d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, ESR_PPR); 1002d30f6e48SScott Wood } 1003d30f6e48SScott Wood 1004d30f6e48SScott Wood r = RESUME_GUEST; 1005d30f6e48SScott Wood break; 1006d30f6e48SScott Wood #else 1007d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_SYSCALL: 10082a342ed5SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_PR) && 10092a342ed5SAlexander Graf (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) { 10102a342ed5SAlexander Graf /* KVM PV hypercalls */ 10112a342ed5SAlexander Graf kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 10122a342ed5SAlexander Graf r = RESUME_GUEST; 10132a342ed5SAlexander Graf } else { 10142a342ed5SAlexander Graf /* Guest syscalls */ 1015d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL); 10162a342ed5SAlexander Graf } 10177b701591SHollis Blanchard kvmppc_account_exit(vcpu, SYSCALL_EXITS); 1018d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1019d9fbd03dSHollis Blanchard break; 1020d30f6e48SScott Wood #endif 1021d9fbd03dSHollis Blanchard 1022d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DTLB_MISS: { 1023d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.fault_dear; 10247924bd41SHollis Blanchard int gtlb_index; 1025475e7cddSHollis Blanchard gpa_t gpaddr; 1026d9fbd03dSHollis Blanchard gfn_t gfn; 1027d9fbd03dSHollis Blanchard 1028bf7ca4bdSAlexander Graf #ifdef CONFIG_KVM_E500V2 1029a4cd8b23SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR) && 1030a4cd8b23SScott Wood (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 1031a4cd8b23SScott Wood kvmppc_map_magic(vcpu); 1032a4cd8b23SScott Wood kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1033a4cd8b23SScott Wood r = RESUME_GUEST; 1034a4cd8b23SScott Wood 1035a4cd8b23SScott Wood break; 1036a4cd8b23SScott Wood } 1037a4cd8b23SScott Wood #endif 1038a4cd8b23SScott Wood 1039d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1040fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 10417924bd41SHollis Blanchard if (gtlb_index < 0) { 1042d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1043daf5e271SLiu Yu kvmppc_core_queue_dtlb_miss(vcpu, 1044daf5e271SLiu Yu vcpu->arch.fault_dear, 1045daf5e271SLiu Yu vcpu->arch.fault_esr); 1046b52a638cSHollis Blanchard kvmppc_mmu_dtlb_miss(vcpu); 10477b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS); 1048d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1049d9fbd03dSHollis Blanchard break; 1050d9fbd03dSHollis Blanchard } 1051d9fbd03dSHollis Blanchard 1052be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 1053475e7cddSHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1054d9fbd03dSHollis Blanchard 1055d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1056d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1057d9fbd03dSHollis Blanchard * didn't, and it is RAM. This could be because: 1058d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1059d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1060d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1061d9fbd03dSHollis Blanchard * invoking the guest. */ 106258a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 10637b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1064d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1065d9fbd03dSHollis Blanchard } else { 1066d9fbd03dSHollis Blanchard /* Guest has mapped and accessed a page which is not 1067d9fbd03dSHollis Blanchard * actually RAM. */ 1068475e7cddSHollis Blanchard vcpu->arch.paddr_accessed = gpaddr; 10696020c0f6SAlexander Graf vcpu->arch.vaddr_accessed = eaddr; 1070d9fbd03dSHollis Blanchard r = kvmppc_emulate_mmio(run, vcpu); 10717b701591SHollis Blanchard kvmppc_account_exit(vcpu, MMIO_EXITS); 1072d9fbd03dSHollis Blanchard } 1073d9fbd03dSHollis Blanchard 1074d9fbd03dSHollis Blanchard break; 1075d9fbd03dSHollis Blanchard } 1076d9fbd03dSHollis Blanchard 1077d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_ITLB_MISS: { 1078d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.pc; 107989168618SHollis Blanchard gpa_t gpaddr; 1080d9fbd03dSHollis Blanchard gfn_t gfn; 10817924bd41SHollis Blanchard int gtlb_index; 1082d9fbd03dSHollis Blanchard 1083d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1084d9fbd03dSHollis Blanchard 1085d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1086fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 10877924bd41SHollis Blanchard if (gtlb_index < 0) { 1088d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1089d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 1090b52a638cSHollis Blanchard kvmppc_mmu_itlb_miss(vcpu); 10917b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS); 1092d9fbd03dSHollis Blanchard break; 1093d9fbd03dSHollis Blanchard } 1094d9fbd03dSHollis Blanchard 10957b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS); 1096d9fbd03dSHollis Blanchard 1097be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 109889168618SHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1099d9fbd03dSHollis Blanchard 1100d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1101d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1102d9fbd03dSHollis Blanchard * didn't. This could be because: 1103d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1104d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1105d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1106d9fbd03dSHollis Blanchard * invoking the guest. */ 110758a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 1108d9fbd03dSHollis Blanchard } else { 1109d9fbd03dSHollis Blanchard /* Guest mapped and leaped at non-RAM! */ 1110d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK); 1111d9fbd03dSHollis Blanchard } 1112d9fbd03dSHollis Blanchard 1113d9fbd03dSHollis Blanchard break; 1114d9fbd03dSHollis Blanchard } 1115d9fbd03dSHollis Blanchard 1116d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DEBUG: { 1117d9fbd03dSHollis Blanchard u32 dbsr; 1118d9fbd03dSHollis Blanchard 1119d9fbd03dSHollis Blanchard vcpu->arch.pc = mfspr(SPRN_CSRR0); 1120d9fbd03dSHollis Blanchard 1121d9fbd03dSHollis Blanchard /* clear IAC events in DBSR register */ 1122d9fbd03dSHollis Blanchard dbsr = mfspr(SPRN_DBSR); 1123d9fbd03dSHollis Blanchard dbsr &= DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4; 1124d9fbd03dSHollis Blanchard mtspr(SPRN_DBSR, dbsr); 1125d9fbd03dSHollis Blanchard 1126d9fbd03dSHollis Blanchard run->exit_reason = KVM_EXIT_DEBUG; 11277b701591SHollis Blanchard kvmppc_account_exit(vcpu, DEBUG_EXITS); 1128d9fbd03dSHollis Blanchard r = RESUME_HOST; 1129d9fbd03dSHollis Blanchard break; 1130d9fbd03dSHollis Blanchard } 1131d9fbd03dSHollis Blanchard 1132d9fbd03dSHollis Blanchard default: 1133d9fbd03dSHollis Blanchard printk(KERN_EMERG "exit_nr %d\n", exit_nr); 1134d9fbd03dSHollis Blanchard BUG(); 1135d9fbd03dSHollis Blanchard } 1136d9fbd03dSHollis Blanchard 1137a8e4ef84SAlexander Graf /* 1138a8e4ef84SAlexander Graf * To avoid clobbering exit_reason, only check for signals if we 1139a8e4ef84SAlexander Graf * aren't already exiting to userspace for some other reason. 1140a8e4ef84SAlexander Graf */ 114103660ba2SAlexander Graf if (!(r & RESUME_HOST)) { 1142d9fbd03dSHollis Blanchard local_irq_disable(); 11437ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 11447ee78855SAlexander Graf if (s <= 0) { 114524afa37bSAlexander Graf local_irq_enable(); 11467ee78855SAlexander Graf r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV); 114724afa37bSAlexander Graf } else { 1148bd2be683SAlexander Graf kvmppc_lazy_ee_enable(); 114924afa37bSAlexander Graf } 115024afa37bSAlexander Graf } 1151706fb730SAlexander Graf 1152d9fbd03dSHollis Blanchard return r; 1153d9fbd03dSHollis Blanchard } 1154d9fbd03dSHollis Blanchard 1155d26f22c9SBharat Bhushan static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr) 1156d26f22c9SBharat Bhushan { 1157d26f22c9SBharat Bhushan u32 old_tsr = vcpu->arch.tsr; 1158d26f22c9SBharat Bhushan 1159d26f22c9SBharat Bhushan vcpu->arch.tsr = new_tsr; 1160d26f22c9SBharat Bhushan 1161d26f22c9SBharat Bhushan if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS)) 1162d26f22c9SBharat Bhushan arm_next_watchdog(vcpu); 1163d26f22c9SBharat Bhushan 1164d26f22c9SBharat Bhushan update_timer_ints(vcpu); 1165d26f22c9SBharat Bhushan } 1166d26f22c9SBharat Bhushan 1167d9fbd03dSHollis Blanchard /* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */ 1168d9fbd03dSHollis Blanchard int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu) 1169d9fbd03dSHollis Blanchard { 1170082decf2SHollis Blanchard int i; 1171af8f38b3SAlexander Graf int r; 1172082decf2SHollis Blanchard 1173d9fbd03dSHollis Blanchard vcpu->arch.pc = 0; 1174b5904972SScott Wood vcpu->arch.shared->pir = vcpu->vcpu_id; 11758e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */ 1176d30f6e48SScott Wood kvmppc_set_msr(vcpu, 0); 1177d9fbd03dSHollis Blanchard 1178d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 1179d30f6e48SScott Wood vcpu->arch.shadow_msr = MSR_USER | MSR_DE | MSR_IS | MSR_DS; 1180d9fbd03dSHollis Blanchard vcpu->arch.shadow_pid = 1; 1181d30f6e48SScott Wood vcpu->arch.shared->msr = 0; 1182d30f6e48SScott Wood #endif 1183d9fbd03dSHollis Blanchard 1184082decf2SHollis Blanchard /* Eye-catching numbers so we know if the guest takes an interrupt 1185082decf2SHollis Blanchard * before it's programmed its own IVPR/IVORs. */ 1186d9fbd03dSHollis Blanchard vcpu->arch.ivpr = 0x55550000; 1187082decf2SHollis Blanchard for (i = 0; i < BOOKE_IRQPRIO_MAX; i++) 1188082decf2SHollis Blanchard vcpu->arch.ivor[i] = 0x7700 | i * 4; 1189d9fbd03dSHollis Blanchard 119073e75b41SHollis Blanchard kvmppc_init_timing_stats(vcpu); 119173e75b41SHollis Blanchard 1192af8f38b3SAlexander Graf r = kvmppc_core_vcpu_setup(vcpu); 1193af8f38b3SAlexander Graf kvmppc_sanity_check(vcpu); 1194af8f38b3SAlexander Graf return r; 1195d9fbd03dSHollis Blanchard } 1196d9fbd03dSHollis Blanchard 1197f61c94bbSBharat Bhushan int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu) 1198f61c94bbSBharat Bhushan { 1199f61c94bbSBharat Bhushan /* setup watchdog timer once */ 1200f61c94bbSBharat Bhushan spin_lock_init(&vcpu->arch.wdt_lock); 1201f61c94bbSBharat Bhushan setup_timer(&vcpu->arch.wdt_timer, kvmppc_watchdog_func, 1202f61c94bbSBharat Bhushan (unsigned long)vcpu); 1203f61c94bbSBharat Bhushan 1204f61c94bbSBharat Bhushan return 0; 1205f61c94bbSBharat Bhushan } 1206f61c94bbSBharat Bhushan 1207f61c94bbSBharat Bhushan void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu) 1208f61c94bbSBharat Bhushan { 1209f61c94bbSBharat Bhushan del_timer_sync(&vcpu->arch.wdt_timer); 1210f61c94bbSBharat Bhushan } 1211f61c94bbSBharat Bhushan 1212d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1213d9fbd03dSHollis Blanchard { 1214d9fbd03dSHollis Blanchard int i; 1215d9fbd03dSHollis Blanchard 1216d9fbd03dSHollis Blanchard regs->pc = vcpu->arch.pc; 1217992b5b29SAlexander Graf regs->cr = kvmppc_get_cr(vcpu); 1218d9fbd03dSHollis Blanchard regs->ctr = vcpu->arch.ctr; 1219d9fbd03dSHollis Blanchard regs->lr = vcpu->arch.lr; 1220992b5b29SAlexander Graf regs->xer = kvmppc_get_xer(vcpu); 1221666e7252SAlexander Graf regs->msr = vcpu->arch.shared->msr; 1222de7906c3SAlexander Graf regs->srr0 = vcpu->arch.shared->srr0; 1223de7906c3SAlexander Graf regs->srr1 = vcpu->arch.shared->srr1; 1224d9fbd03dSHollis Blanchard regs->pid = vcpu->arch.pid; 1225a73a9599SAlexander Graf regs->sprg0 = vcpu->arch.shared->sprg0; 1226a73a9599SAlexander Graf regs->sprg1 = vcpu->arch.shared->sprg1; 1227a73a9599SAlexander Graf regs->sprg2 = vcpu->arch.shared->sprg2; 1228a73a9599SAlexander Graf regs->sprg3 = vcpu->arch.shared->sprg3; 1229b5904972SScott Wood regs->sprg4 = vcpu->arch.shared->sprg4; 1230b5904972SScott Wood regs->sprg5 = vcpu->arch.shared->sprg5; 1231b5904972SScott Wood regs->sprg6 = vcpu->arch.shared->sprg6; 1232b5904972SScott Wood regs->sprg7 = vcpu->arch.shared->sprg7; 1233d9fbd03dSHollis Blanchard 1234d9fbd03dSHollis Blanchard for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 12358e5b26b5SAlexander Graf regs->gpr[i] = kvmppc_get_gpr(vcpu, i); 1236d9fbd03dSHollis Blanchard 1237d9fbd03dSHollis Blanchard return 0; 1238d9fbd03dSHollis Blanchard } 1239d9fbd03dSHollis Blanchard 1240d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1241d9fbd03dSHollis Blanchard { 1242d9fbd03dSHollis Blanchard int i; 1243d9fbd03dSHollis Blanchard 1244d9fbd03dSHollis Blanchard vcpu->arch.pc = regs->pc; 1245992b5b29SAlexander Graf kvmppc_set_cr(vcpu, regs->cr); 1246d9fbd03dSHollis Blanchard vcpu->arch.ctr = regs->ctr; 1247d9fbd03dSHollis Blanchard vcpu->arch.lr = regs->lr; 1248992b5b29SAlexander Graf kvmppc_set_xer(vcpu, regs->xer); 1249b8fd68acSHollis Blanchard kvmppc_set_msr(vcpu, regs->msr); 1250de7906c3SAlexander Graf vcpu->arch.shared->srr0 = regs->srr0; 1251de7906c3SAlexander Graf vcpu->arch.shared->srr1 = regs->srr1; 12525ce941eeSScott Wood kvmppc_set_pid(vcpu, regs->pid); 1253a73a9599SAlexander Graf vcpu->arch.shared->sprg0 = regs->sprg0; 1254a73a9599SAlexander Graf vcpu->arch.shared->sprg1 = regs->sprg1; 1255a73a9599SAlexander Graf vcpu->arch.shared->sprg2 = regs->sprg2; 1256a73a9599SAlexander Graf vcpu->arch.shared->sprg3 = regs->sprg3; 1257b5904972SScott Wood vcpu->arch.shared->sprg4 = regs->sprg4; 1258b5904972SScott Wood vcpu->arch.shared->sprg5 = regs->sprg5; 1259b5904972SScott Wood vcpu->arch.shared->sprg6 = regs->sprg6; 1260b5904972SScott Wood vcpu->arch.shared->sprg7 = regs->sprg7; 1261d9fbd03dSHollis Blanchard 12628e5b26b5SAlexander Graf for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 12638e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, i, regs->gpr[i]); 1264d9fbd03dSHollis Blanchard 1265d9fbd03dSHollis Blanchard return 0; 1266d9fbd03dSHollis Blanchard } 1267d9fbd03dSHollis Blanchard 12685ce941eeSScott Wood static void get_sregs_base(struct kvm_vcpu *vcpu, 12695ce941eeSScott Wood struct kvm_sregs *sregs) 12705ce941eeSScott Wood { 12715ce941eeSScott Wood u64 tb = get_tb(); 12725ce941eeSScott Wood 12735ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_BASE; 12745ce941eeSScott Wood 12755ce941eeSScott Wood sregs->u.e.csrr0 = vcpu->arch.csrr0; 12765ce941eeSScott Wood sregs->u.e.csrr1 = vcpu->arch.csrr1; 12775ce941eeSScott Wood sregs->u.e.mcsr = vcpu->arch.mcsr; 1278d30f6e48SScott Wood sregs->u.e.esr = get_guest_esr(vcpu); 1279d30f6e48SScott Wood sregs->u.e.dear = get_guest_dear(vcpu); 12805ce941eeSScott Wood sregs->u.e.tsr = vcpu->arch.tsr; 12815ce941eeSScott Wood sregs->u.e.tcr = vcpu->arch.tcr; 12825ce941eeSScott Wood sregs->u.e.dec = kvmppc_get_dec(vcpu, tb); 12835ce941eeSScott Wood sregs->u.e.tb = tb; 12845ce941eeSScott Wood sregs->u.e.vrsave = vcpu->arch.vrsave; 12855ce941eeSScott Wood } 12865ce941eeSScott Wood 12875ce941eeSScott Wood static int set_sregs_base(struct kvm_vcpu *vcpu, 12885ce941eeSScott Wood struct kvm_sregs *sregs) 12895ce941eeSScott Wood { 12905ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_BASE)) 12915ce941eeSScott Wood return 0; 12925ce941eeSScott Wood 12935ce941eeSScott Wood vcpu->arch.csrr0 = sregs->u.e.csrr0; 12945ce941eeSScott Wood vcpu->arch.csrr1 = sregs->u.e.csrr1; 12955ce941eeSScott Wood vcpu->arch.mcsr = sregs->u.e.mcsr; 1296d30f6e48SScott Wood set_guest_esr(vcpu, sregs->u.e.esr); 1297d30f6e48SScott Wood set_guest_dear(vcpu, sregs->u.e.dear); 12985ce941eeSScott Wood vcpu->arch.vrsave = sregs->u.e.vrsave; 1299dfd4d47eSScott Wood kvmppc_set_tcr(vcpu, sregs->u.e.tcr); 13005ce941eeSScott Wood 1301dfd4d47eSScott Wood if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) { 13025ce941eeSScott Wood vcpu->arch.dec = sregs->u.e.dec; 13035ce941eeSScott Wood kvmppc_emulate_dec(vcpu); 1304dfd4d47eSScott Wood } 13055ce941eeSScott Wood 1306d26f22c9SBharat Bhushan if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR) 1307d26f22c9SBharat Bhushan kvmppc_set_tsr(vcpu, sregs->u.e.tsr); 13085ce941eeSScott Wood 13095ce941eeSScott Wood return 0; 13105ce941eeSScott Wood } 13115ce941eeSScott Wood 13125ce941eeSScott Wood static void get_sregs_arch206(struct kvm_vcpu *vcpu, 13135ce941eeSScott Wood struct kvm_sregs *sregs) 13145ce941eeSScott Wood { 13155ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_ARCH206; 13165ce941eeSScott Wood 1317841741f2SScott Wood sregs->u.e.pir = vcpu->vcpu_id; 13185ce941eeSScott Wood sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0; 13195ce941eeSScott Wood sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1; 13205ce941eeSScott Wood sregs->u.e.decar = vcpu->arch.decar; 13215ce941eeSScott Wood sregs->u.e.ivpr = vcpu->arch.ivpr; 13225ce941eeSScott Wood } 13235ce941eeSScott Wood 13245ce941eeSScott Wood static int set_sregs_arch206(struct kvm_vcpu *vcpu, 13255ce941eeSScott Wood struct kvm_sregs *sregs) 13265ce941eeSScott Wood { 13275ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206)) 13285ce941eeSScott Wood return 0; 13295ce941eeSScott Wood 1330841741f2SScott Wood if (sregs->u.e.pir != vcpu->vcpu_id) 13315ce941eeSScott Wood return -EINVAL; 13325ce941eeSScott Wood 13335ce941eeSScott Wood vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0; 13345ce941eeSScott Wood vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1; 13355ce941eeSScott Wood vcpu->arch.decar = sregs->u.e.decar; 13365ce941eeSScott Wood vcpu->arch.ivpr = sregs->u.e.ivpr; 13375ce941eeSScott Wood 13385ce941eeSScott Wood return 0; 13395ce941eeSScott Wood } 13405ce941eeSScott Wood 13415ce941eeSScott Wood void kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 13425ce941eeSScott Wood { 13435ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_IVOR; 13445ce941eeSScott Wood 13455ce941eeSScott Wood sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL]; 13465ce941eeSScott Wood sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK]; 13475ce941eeSScott Wood sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE]; 13485ce941eeSScott Wood sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE]; 13495ce941eeSScott Wood sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL]; 13505ce941eeSScott Wood sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT]; 13515ce941eeSScott Wood sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM]; 13525ce941eeSScott Wood sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL]; 13535ce941eeSScott Wood sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL]; 13545ce941eeSScott Wood sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL]; 13555ce941eeSScott Wood sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER]; 13565ce941eeSScott Wood sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT]; 13575ce941eeSScott Wood sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG]; 13585ce941eeSScott Wood sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS]; 13595ce941eeSScott Wood sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS]; 13605ce941eeSScott Wood sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG]; 13615ce941eeSScott Wood } 13625ce941eeSScott Wood 13635ce941eeSScott Wood int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 13645ce941eeSScott Wood { 13655ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_IVOR)) 13665ce941eeSScott Wood return 0; 13675ce941eeSScott Wood 13685ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0]; 13695ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1]; 13705ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2]; 13715ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3]; 13725ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4]; 13735ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5]; 13745ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6]; 13755ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7]; 13765ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8]; 13775ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9]; 13785ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10]; 13795ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11]; 13805ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12]; 13815ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13]; 13825ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14]; 13835ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15]; 13845ce941eeSScott Wood 13855ce941eeSScott Wood return 0; 13865ce941eeSScott Wood } 13875ce941eeSScott Wood 1388d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu, 1389d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1390d9fbd03dSHollis Blanchard { 13915ce941eeSScott Wood sregs->pvr = vcpu->arch.pvr; 13925ce941eeSScott Wood 13935ce941eeSScott Wood get_sregs_base(vcpu, sregs); 13945ce941eeSScott Wood get_sregs_arch206(vcpu, sregs); 13955ce941eeSScott Wood kvmppc_core_get_sregs(vcpu, sregs); 13965ce941eeSScott Wood return 0; 1397d9fbd03dSHollis Blanchard } 1398d9fbd03dSHollis Blanchard 1399d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu, 1400d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1401d9fbd03dSHollis Blanchard { 14025ce941eeSScott Wood int ret; 14035ce941eeSScott Wood 14045ce941eeSScott Wood if (vcpu->arch.pvr != sregs->pvr) 14055ce941eeSScott Wood return -EINVAL; 14065ce941eeSScott Wood 14075ce941eeSScott Wood ret = set_sregs_base(vcpu, sregs); 14085ce941eeSScott Wood if (ret < 0) 14095ce941eeSScott Wood return ret; 14105ce941eeSScott Wood 14115ce941eeSScott Wood ret = set_sregs_arch206(vcpu, sregs); 14125ce941eeSScott Wood if (ret < 0) 14135ce941eeSScott Wood return ret; 14145ce941eeSScott Wood 14155ce941eeSScott Wood return kvmppc_core_set_sregs(vcpu, sregs); 1416d9fbd03dSHollis Blanchard } 1417d9fbd03dSHollis Blanchard 141831f3438eSPaul Mackerras int kvm_vcpu_ioctl_get_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg) 141931f3438eSPaul Mackerras { 142035b299e2SMihai Caraman int r = 0; 142135b299e2SMihai Caraman union kvmppc_one_reg val; 142235b299e2SMihai Caraman int size; 142335b299e2SMihai Caraman long int i; 142435b299e2SMihai Caraman 142535b299e2SMihai Caraman size = one_reg_size(reg->id); 142635b299e2SMihai Caraman if (size > sizeof(val)) 142735b299e2SMihai Caraman return -EINVAL; 14286df8d3fcSBharat Bhushan 14296df8d3fcSBharat Bhushan switch (reg->id) { 14306df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 14316df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC2: 14326df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC3: 143335b299e2SMihai Caraman case KVM_REG_PPC_IAC4: 143435b299e2SMihai Caraman i = reg->id - KVM_REG_PPC_IAC1; 143535b299e2SMihai Caraman val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac[i]); 14366df8d3fcSBharat Bhushan break; 14376df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 143835b299e2SMihai Caraman case KVM_REG_PPC_DAC2: 143935b299e2SMihai Caraman i = reg->id - KVM_REG_PPC_DAC1; 144035b299e2SMihai Caraman val = get_reg_val(reg->id, vcpu->arch.dbg_reg.dac[i]); 14416df8d3fcSBharat Bhushan break; 1442324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 1443324b3e63SAlexander Graf u32 epr = get_guest_epr(vcpu); 144435b299e2SMihai Caraman val = get_reg_val(reg->id, epr); 1445324b3e63SAlexander Graf break; 1446324b3e63SAlexander Graf } 1447352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1448352df1deSMihai Caraman case KVM_REG_PPC_EPCR: 144935b299e2SMihai Caraman val = get_reg_val(reg->id, vcpu->arch.epcr); 1450352df1deSMihai Caraman break; 1451352df1deSMihai Caraman #endif 145278accda4SBharat Bhushan case KVM_REG_PPC_TCR: 145335b299e2SMihai Caraman val = get_reg_val(reg->id, vcpu->arch.tcr); 145478accda4SBharat Bhushan break; 145578accda4SBharat Bhushan case KVM_REG_PPC_TSR: 145635b299e2SMihai Caraman val = get_reg_val(reg->id, vcpu->arch.tsr); 145778accda4SBharat Bhushan break; 145835b299e2SMihai Caraman case KVM_REG_PPC_DEBUG_INST: 145935b299e2SMihai Caraman val = get_reg_val(reg->id, KVMPPC_INST_EHPRIV); 14608c32a2eaSBharat Bhushan break; 14616df8d3fcSBharat Bhushan default: 146235b299e2SMihai Caraman r = kvmppc_get_one_reg(vcpu, reg->id, &val); 14636df8d3fcSBharat Bhushan break; 14646df8d3fcSBharat Bhushan } 146535b299e2SMihai Caraman 146635b299e2SMihai Caraman if (r) 146735b299e2SMihai Caraman return r; 146835b299e2SMihai Caraman 146935b299e2SMihai Caraman if (copy_to_user((char __user *)(unsigned long)reg->addr, &val, size)) 147035b299e2SMihai Caraman r = -EFAULT; 147135b299e2SMihai Caraman 14726df8d3fcSBharat Bhushan return r; 147331f3438eSPaul Mackerras } 147431f3438eSPaul Mackerras 147531f3438eSPaul Mackerras int kvm_vcpu_ioctl_set_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg) 147631f3438eSPaul Mackerras { 147735b299e2SMihai Caraman int r = 0; 147835b299e2SMihai Caraman union kvmppc_one_reg val; 147935b299e2SMihai Caraman int size; 148035b299e2SMihai Caraman long int i; 148135b299e2SMihai Caraman 148235b299e2SMihai Caraman size = one_reg_size(reg->id); 148335b299e2SMihai Caraman if (size > sizeof(val)) 148435b299e2SMihai Caraman return -EINVAL; 148535b299e2SMihai Caraman 148635b299e2SMihai Caraman if (copy_from_user(&val, (char __user *)(unsigned long)reg->addr, size)) 148735b299e2SMihai Caraman return -EFAULT; 14886df8d3fcSBharat Bhushan 14896df8d3fcSBharat Bhushan switch (reg->id) { 14906df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 14916df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC2: 14926df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC3: 149335b299e2SMihai Caraman case KVM_REG_PPC_IAC4: 149435b299e2SMihai Caraman i = reg->id - KVM_REG_PPC_IAC1; 149535b299e2SMihai Caraman vcpu->arch.dbg_reg.iac[i] = set_reg_val(reg->id, val); 14966df8d3fcSBharat Bhushan break; 14976df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 149835b299e2SMihai Caraman case KVM_REG_PPC_DAC2: 149935b299e2SMihai Caraman i = reg->id - KVM_REG_PPC_DAC1; 150035b299e2SMihai Caraman vcpu->arch.dbg_reg.dac[i] = set_reg_val(reg->id, val); 15016df8d3fcSBharat Bhushan break; 1502324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 150335b299e2SMihai Caraman u32 new_epr = set_reg_val(reg->id, val); 1504324b3e63SAlexander Graf kvmppc_set_epr(vcpu, new_epr); 1505324b3e63SAlexander Graf break; 1506324b3e63SAlexander Graf } 1507352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1508352df1deSMihai Caraman case KVM_REG_PPC_EPCR: { 150935b299e2SMihai Caraman u32 new_epcr = set_reg_val(reg->id, val); 1510352df1deSMihai Caraman kvmppc_set_epcr(vcpu, new_epcr); 1511352df1deSMihai Caraman break; 1512352df1deSMihai Caraman } 1513352df1deSMihai Caraman #endif 151478accda4SBharat Bhushan case KVM_REG_PPC_OR_TSR: { 151535b299e2SMihai Caraman u32 tsr_bits = set_reg_val(reg->id, val); 151678accda4SBharat Bhushan kvmppc_set_tsr_bits(vcpu, tsr_bits); 151778accda4SBharat Bhushan break; 151878accda4SBharat Bhushan } 151978accda4SBharat Bhushan case KVM_REG_PPC_CLEAR_TSR: { 152035b299e2SMihai Caraman u32 tsr_bits = set_reg_val(reg->id, val); 152178accda4SBharat Bhushan kvmppc_clr_tsr_bits(vcpu, tsr_bits); 152278accda4SBharat Bhushan break; 152378accda4SBharat Bhushan } 152478accda4SBharat Bhushan case KVM_REG_PPC_TSR: { 152535b299e2SMihai Caraman u32 tsr = set_reg_val(reg->id, val); 152678accda4SBharat Bhushan kvmppc_set_tsr(vcpu, tsr); 152778accda4SBharat Bhushan break; 152878accda4SBharat Bhushan } 152978accda4SBharat Bhushan case KVM_REG_PPC_TCR: { 153035b299e2SMihai Caraman u32 tcr = set_reg_val(reg->id, val); 153178accda4SBharat Bhushan kvmppc_set_tcr(vcpu, tcr); 153278accda4SBharat Bhushan break; 153378accda4SBharat Bhushan } 15346df8d3fcSBharat Bhushan default: 153535b299e2SMihai Caraman r = kvmppc_set_one_reg(vcpu, reg->id, &val); 15366df8d3fcSBharat Bhushan break; 15376df8d3fcSBharat Bhushan } 153835b299e2SMihai Caraman 15396df8d3fcSBharat Bhushan return r; 154031f3438eSPaul Mackerras } 154131f3438eSPaul Mackerras 1542092d62eeSBharat Bhushan int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu, 1543092d62eeSBharat Bhushan struct kvm_guest_debug *dbg) 1544092d62eeSBharat Bhushan { 1545092d62eeSBharat Bhushan return -EINVAL; 1546092d62eeSBharat Bhushan } 1547092d62eeSBharat Bhushan 1548d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1549d9fbd03dSHollis Blanchard { 1550d9fbd03dSHollis Blanchard return -ENOTSUPP; 1551d9fbd03dSHollis Blanchard } 1552d9fbd03dSHollis Blanchard 1553d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1554d9fbd03dSHollis Blanchard { 1555d9fbd03dSHollis Blanchard return -ENOTSUPP; 1556d9fbd03dSHollis Blanchard } 1557d9fbd03dSHollis Blanchard 1558d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu, 1559d9fbd03dSHollis Blanchard struct kvm_translation *tr) 1560d9fbd03dSHollis Blanchard { 156198001d8dSAvi Kivity int r; 156298001d8dSAvi Kivity 156398001d8dSAvi Kivity r = kvmppc_core_vcpu_translate(vcpu, tr); 156498001d8dSAvi Kivity return r; 1565d9fbd03dSHollis Blanchard } 1566d9fbd03dSHollis Blanchard 15674e755758SAlexander Graf int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log) 15684e755758SAlexander Graf { 15694e755758SAlexander Graf return -ENOTSUPP; 15704e755758SAlexander Graf } 15714e755758SAlexander Graf 1572a66b48c3SPaul Mackerras void kvmppc_core_free_memslot(struct kvm_memory_slot *free, 1573a66b48c3SPaul Mackerras struct kvm_memory_slot *dont) 1574a66b48c3SPaul Mackerras { 1575a66b48c3SPaul Mackerras } 1576a66b48c3SPaul Mackerras 1577a66b48c3SPaul Mackerras int kvmppc_core_create_memslot(struct kvm_memory_slot *slot, 1578a66b48c3SPaul Mackerras unsigned long npages) 1579a66b48c3SPaul Mackerras { 1580a66b48c3SPaul Mackerras return 0; 1581a66b48c3SPaul Mackerras } 1582a66b48c3SPaul Mackerras 1583f9e0554dSPaul Mackerras int kvmppc_core_prepare_memory_region(struct kvm *kvm, 1584a66b48c3SPaul Mackerras struct kvm_memory_slot *memslot, 1585f9e0554dSPaul Mackerras struct kvm_userspace_memory_region *mem) 1586f9e0554dSPaul Mackerras { 1587f9e0554dSPaul Mackerras return 0; 1588f9e0554dSPaul Mackerras } 1589f9e0554dSPaul Mackerras 1590f9e0554dSPaul Mackerras void kvmppc_core_commit_memory_region(struct kvm *kvm, 1591dfe49dbdSPaul Mackerras struct kvm_userspace_memory_region *mem, 15928482644aSTakuya Yoshikawa const struct kvm_memory_slot *old) 1593dfe49dbdSPaul Mackerras { 1594dfe49dbdSPaul Mackerras } 1595dfe49dbdSPaul Mackerras 1596dfe49dbdSPaul Mackerras void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot) 1597f9e0554dSPaul Mackerras { 1598f9e0554dSPaul Mackerras } 1599f9e0554dSPaul Mackerras 160038f98824SMihai Caraman void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr) 160138f98824SMihai Caraman { 160238f98824SMihai Caraman #if defined(CONFIG_64BIT) 160338f98824SMihai Caraman vcpu->arch.epcr = new_epcr; 160438f98824SMihai Caraman #ifdef CONFIG_KVM_BOOKE_HV 160538f98824SMihai Caraman vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM; 160638f98824SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 160738f98824SMihai Caraman vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM; 160838f98824SMihai Caraman #endif 160938f98824SMihai Caraman #endif 161038f98824SMihai Caraman } 161138f98824SMihai Caraman 1612dfd4d47eSScott Wood void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr) 1613dfd4d47eSScott Wood { 1614dfd4d47eSScott Wood vcpu->arch.tcr = new_tcr; 1615f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1616dfd4d47eSScott Wood update_timer_ints(vcpu); 1617dfd4d47eSScott Wood } 1618dfd4d47eSScott Wood 1619dfd4d47eSScott Wood void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1620dfd4d47eSScott Wood { 1621dfd4d47eSScott Wood set_bits(tsr_bits, &vcpu->arch.tsr); 1622dfd4d47eSScott Wood smp_wmb(); 1623dfd4d47eSScott Wood kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 1624dfd4d47eSScott Wood kvm_vcpu_kick(vcpu); 1625dfd4d47eSScott Wood } 1626dfd4d47eSScott Wood 1627dfd4d47eSScott Wood void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1628dfd4d47eSScott Wood { 1629dfd4d47eSScott Wood clear_bits(tsr_bits, &vcpu->arch.tsr); 1630f61c94bbSBharat Bhushan 1631f61c94bbSBharat Bhushan /* 1632f61c94bbSBharat Bhushan * We may have stopped the watchdog due to 1633f61c94bbSBharat Bhushan * being stuck on final expiration. 1634f61c94bbSBharat Bhushan */ 1635f61c94bbSBharat Bhushan if (tsr_bits & (TSR_ENW | TSR_WIS)) 1636f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1637f61c94bbSBharat Bhushan 1638dfd4d47eSScott Wood update_timer_ints(vcpu); 1639dfd4d47eSScott Wood } 1640dfd4d47eSScott Wood 1641dfd4d47eSScott Wood void kvmppc_decrementer_func(unsigned long data) 1642dfd4d47eSScott Wood { 1643dfd4d47eSScott Wood struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data; 1644dfd4d47eSScott Wood 164521bd000aSBharat Bhushan if (vcpu->arch.tcr & TCR_ARE) { 164621bd000aSBharat Bhushan vcpu->arch.dec = vcpu->arch.decar; 164721bd000aSBharat Bhushan kvmppc_emulate_dec(vcpu); 164821bd000aSBharat Bhushan } 164921bd000aSBharat Bhushan 1650dfd4d47eSScott Wood kvmppc_set_tsr_bits(vcpu, TSR_DIS); 1651dfd4d47eSScott Wood } 1652dfd4d47eSScott Wood 165394fa9d99SScott Wood void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 165494fa9d99SScott Wood { 1655a47d72f3SPaul Mackerras vcpu->cpu = smp_processor_id(); 1656d30f6e48SScott Wood current->thread.kvm_vcpu = vcpu; 165794fa9d99SScott Wood } 165894fa9d99SScott Wood 165994fa9d99SScott Wood void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu) 166094fa9d99SScott Wood { 1661d30f6e48SScott Wood current->thread.kvm_vcpu = NULL; 1662a47d72f3SPaul Mackerras vcpu->cpu = -1; 166394fa9d99SScott Wood } 166494fa9d99SScott Wood 16652986b8c7SStephen Rothwell int __init kvmppc_booke_init(void) 1666d9fbd03dSHollis Blanchard { 1667d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 1668d9fbd03dSHollis Blanchard unsigned long ivor[16]; 16691d542d9cSBharat Bhushan unsigned long *handler = kvmppc_booke_handler_addr; 1670d9fbd03dSHollis Blanchard unsigned long max_ivor = 0; 16711d542d9cSBharat Bhushan unsigned long handler_len; 1672d9fbd03dSHollis Blanchard int i; 1673d9fbd03dSHollis Blanchard 1674d9fbd03dSHollis Blanchard /* We install our own exception handlers by hijacking IVPR. IVPR must 1675d9fbd03dSHollis Blanchard * be 16-bit aligned, so we need a 64KB allocation. */ 1676d9fbd03dSHollis Blanchard kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO, 1677d9fbd03dSHollis Blanchard VCPU_SIZE_ORDER); 1678d9fbd03dSHollis Blanchard if (!kvmppc_booke_handlers) 1679d9fbd03dSHollis Blanchard return -ENOMEM; 1680d9fbd03dSHollis Blanchard 1681d9fbd03dSHollis Blanchard /* XXX make sure our handlers are smaller than Linux's */ 1682d9fbd03dSHollis Blanchard 1683d9fbd03dSHollis Blanchard /* Copy our interrupt handlers to match host IVORs. That way we don't 1684d9fbd03dSHollis Blanchard * have to swap the IVORs on every guest/host transition. */ 1685d9fbd03dSHollis Blanchard ivor[0] = mfspr(SPRN_IVOR0); 1686d9fbd03dSHollis Blanchard ivor[1] = mfspr(SPRN_IVOR1); 1687d9fbd03dSHollis Blanchard ivor[2] = mfspr(SPRN_IVOR2); 1688d9fbd03dSHollis Blanchard ivor[3] = mfspr(SPRN_IVOR3); 1689d9fbd03dSHollis Blanchard ivor[4] = mfspr(SPRN_IVOR4); 1690d9fbd03dSHollis Blanchard ivor[5] = mfspr(SPRN_IVOR5); 1691d9fbd03dSHollis Blanchard ivor[6] = mfspr(SPRN_IVOR6); 1692d9fbd03dSHollis Blanchard ivor[7] = mfspr(SPRN_IVOR7); 1693d9fbd03dSHollis Blanchard ivor[8] = mfspr(SPRN_IVOR8); 1694d9fbd03dSHollis Blanchard ivor[9] = mfspr(SPRN_IVOR9); 1695d9fbd03dSHollis Blanchard ivor[10] = mfspr(SPRN_IVOR10); 1696d9fbd03dSHollis Blanchard ivor[11] = mfspr(SPRN_IVOR11); 1697d9fbd03dSHollis Blanchard ivor[12] = mfspr(SPRN_IVOR12); 1698d9fbd03dSHollis Blanchard ivor[13] = mfspr(SPRN_IVOR13); 1699d9fbd03dSHollis Blanchard ivor[14] = mfspr(SPRN_IVOR14); 1700d9fbd03dSHollis Blanchard ivor[15] = mfspr(SPRN_IVOR15); 1701d9fbd03dSHollis Blanchard 1702d9fbd03dSHollis Blanchard for (i = 0; i < 16; i++) { 1703d9fbd03dSHollis Blanchard if (ivor[i] > max_ivor) 17041d542d9cSBharat Bhushan max_ivor = i; 1705d9fbd03dSHollis Blanchard 17061d542d9cSBharat Bhushan handler_len = handler[i + 1] - handler[i]; 1707d9fbd03dSHollis Blanchard memcpy((void *)kvmppc_booke_handlers + ivor[i], 17081d542d9cSBharat Bhushan (void *)handler[i], handler_len); 1709d9fbd03dSHollis Blanchard } 17101d542d9cSBharat Bhushan 17111d542d9cSBharat Bhushan handler_len = handler[max_ivor + 1] - handler[max_ivor]; 17121d542d9cSBharat Bhushan flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers + 17131d542d9cSBharat Bhushan ivor[max_ivor] + handler_len); 1714d30f6e48SScott Wood #endif /* !BOOKE_HV */ 1715db93f574SHollis Blanchard return 0; 1716d9fbd03dSHollis Blanchard } 1717d9fbd03dSHollis Blanchard 1718db93f574SHollis Blanchard void __exit kvmppc_booke_exit(void) 1719d9fbd03dSHollis Blanchard { 1720d9fbd03dSHollis Blanchard free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER); 1721d9fbd03dSHollis Blanchard kvm_exit(); 1722d9fbd03dSHollis Blanchard } 1723