xref: /openbmc/linux/arch/powerpc/kvm/booke.c (revision 51f047261e717b74b226f837a16455994b61ae30)
1d9fbd03dSHollis Blanchard /*
2d9fbd03dSHollis Blanchard  * This program is free software; you can redistribute it and/or modify
3d9fbd03dSHollis Blanchard  * it under the terms of the GNU General Public License, version 2, as
4d9fbd03dSHollis Blanchard  * published by the Free Software Foundation.
5d9fbd03dSHollis Blanchard  *
6d9fbd03dSHollis Blanchard  * This program is distributed in the hope that it will be useful,
7d9fbd03dSHollis Blanchard  * but WITHOUT ANY WARRANTY; without even the implied warranty of
8d9fbd03dSHollis Blanchard  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
9d9fbd03dSHollis Blanchard  * GNU General Public License for more details.
10d9fbd03dSHollis Blanchard  *
11d9fbd03dSHollis Blanchard  * You should have received a copy of the GNU General Public License
12d9fbd03dSHollis Blanchard  * along with this program; if not, write to the Free Software
13d9fbd03dSHollis Blanchard  * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.
14d9fbd03dSHollis Blanchard  *
15d9fbd03dSHollis Blanchard  * Copyright IBM Corp. 2007
164cd35f67SScott Wood  * Copyright 2010-2011 Freescale Semiconductor, Inc.
17d9fbd03dSHollis Blanchard  *
18d9fbd03dSHollis Blanchard  * Authors: Hollis Blanchard <hollisb@us.ibm.com>
19d9fbd03dSHollis Blanchard  *          Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com>
20d30f6e48SScott Wood  *          Scott Wood <scottwood@freescale.com>
21d30f6e48SScott Wood  *          Varun Sethi <varun.sethi@freescale.com>
22d9fbd03dSHollis Blanchard  */
23d9fbd03dSHollis Blanchard 
24d9fbd03dSHollis Blanchard #include <linux/errno.h>
25d9fbd03dSHollis Blanchard #include <linux/err.h>
26d9fbd03dSHollis Blanchard #include <linux/kvm_host.h>
275a0e3ad6STejun Heo #include <linux/gfp.h>
28d9fbd03dSHollis Blanchard #include <linux/module.h>
29d9fbd03dSHollis Blanchard #include <linux/vmalloc.h>
30d9fbd03dSHollis Blanchard #include <linux/fs.h>
317924bd41SHollis Blanchard 
32d9fbd03dSHollis Blanchard #include <asm/cputable.h>
33d9fbd03dSHollis Blanchard #include <asm/uaccess.h>
34d9fbd03dSHollis Blanchard #include <asm/kvm_ppc.h>
35d9fbd03dSHollis Blanchard #include <asm/cacheflush.h>
36d30f6e48SScott Wood #include <asm/dbell.h>
37d30f6e48SScott Wood #include <asm/hw_irq.h>
38d30f6e48SScott Wood #include <asm/irq.h>
39b50df19cSMihai Caraman #include <asm/time.h>
40d9fbd03dSHollis Blanchard 
41d30f6e48SScott Wood #include "timing.h"
4275f74f0dSHollis Blanchard #include "booke.h"
43dba291f2SAneesh Kumar K.V 
44dba291f2SAneesh Kumar K.V #define CREATE_TRACE_POINTS
45dba291f2SAneesh Kumar K.V #include "trace_booke.h"
46d9fbd03dSHollis Blanchard 
47d9fbd03dSHollis Blanchard unsigned long kvmppc_booke_handlers;
48d9fbd03dSHollis Blanchard 
49d9fbd03dSHollis Blanchard #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
50d9fbd03dSHollis Blanchard #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
51d9fbd03dSHollis Blanchard 
52d9fbd03dSHollis Blanchard struct kvm_stats_debugfs_item debugfs_entries[] = {
53d9fbd03dSHollis Blanchard 	{ "mmio",       VCPU_STAT(mmio_exits) },
54d9fbd03dSHollis Blanchard 	{ "dcr",        VCPU_STAT(dcr_exits) },
55d9fbd03dSHollis Blanchard 	{ "sig",        VCPU_STAT(signal_exits) },
56d9fbd03dSHollis Blanchard 	{ "itlb_r",     VCPU_STAT(itlb_real_miss_exits) },
57d9fbd03dSHollis Blanchard 	{ "itlb_v",     VCPU_STAT(itlb_virt_miss_exits) },
58d9fbd03dSHollis Blanchard 	{ "dtlb_r",     VCPU_STAT(dtlb_real_miss_exits) },
59d9fbd03dSHollis Blanchard 	{ "dtlb_v",     VCPU_STAT(dtlb_virt_miss_exits) },
60d9fbd03dSHollis Blanchard 	{ "sysc",       VCPU_STAT(syscall_exits) },
61d9fbd03dSHollis Blanchard 	{ "isi",        VCPU_STAT(isi_exits) },
62d9fbd03dSHollis Blanchard 	{ "dsi",        VCPU_STAT(dsi_exits) },
63d9fbd03dSHollis Blanchard 	{ "inst_emu",   VCPU_STAT(emulated_inst_exits) },
64d9fbd03dSHollis Blanchard 	{ "dec",        VCPU_STAT(dec_exits) },
65d9fbd03dSHollis Blanchard 	{ "ext_intr",   VCPU_STAT(ext_intr_exits) },
66d9fbd03dSHollis Blanchard 	{ "halt_wakeup", VCPU_STAT(halt_wakeup) },
67d30f6e48SScott Wood 	{ "doorbell", VCPU_STAT(dbell_exits) },
68d30f6e48SScott Wood 	{ "guest doorbell", VCPU_STAT(gdbell_exits) },
69cf1c5ca4SAlexander Graf 	{ "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
70d9fbd03dSHollis Blanchard 	{ NULL }
71d9fbd03dSHollis Blanchard };
72d9fbd03dSHollis Blanchard 
73d9fbd03dSHollis Blanchard /* TODO: use vcpu_printf() */
74d9fbd03dSHollis Blanchard void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu)
75d9fbd03dSHollis Blanchard {
76d9fbd03dSHollis Blanchard 	int i;
77d9fbd03dSHollis Blanchard 
78666e7252SAlexander Graf 	printk("pc:   %08lx msr:  %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr);
795cf8ca22SHollis Blanchard 	printk("lr:   %08lx ctr:  %08lx\n", vcpu->arch.lr, vcpu->arch.ctr);
80de7906c3SAlexander Graf 	printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0,
81de7906c3SAlexander Graf 					    vcpu->arch.shared->srr1);
82d9fbd03dSHollis Blanchard 
83d9fbd03dSHollis Blanchard 	printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions);
84d9fbd03dSHollis Blanchard 
85d9fbd03dSHollis Blanchard 	for (i = 0; i < 32; i += 4) {
865cf8ca22SHollis Blanchard 		printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i,
878e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i),
888e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i+1),
898e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i+2),
908e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i+3));
91d9fbd03dSHollis Blanchard 	}
92d9fbd03dSHollis Blanchard }
93d9fbd03dSHollis Blanchard 
944cd35f67SScott Wood #ifdef CONFIG_SPE
954cd35f67SScott Wood void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu)
964cd35f67SScott Wood {
974cd35f67SScott Wood 	preempt_disable();
984cd35f67SScott Wood 	enable_kernel_spe();
994cd35f67SScott Wood 	kvmppc_save_guest_spe(vcpu);
1004cd35f67SScott Wood 	vcpu->arch.shadow_msr &= ~MSR_SPE;
1014cd35f67SScott Wood 	preempt_enable();
1024cd35f67SScott Wood }
1034cd35f67SScott Wood 
1044cd35f67SScott Wood static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu)
1054cd35f67SScott Wood {
1064cd35f67SScott Wood 	preempt_disable();
1074cd35f67SScott Wood 	enable_kernel_spe();
1084cd35f67SScott Wood 	kvmppc_load_guest_spe(vcpu);
1094cd35f67SScott Wood 	vcpu->arch.shadow_msr |= MSR_SPE;
1104cd35f67SScott Wood 	preempt_enable();
1114cd35f67SScott Wood }
1124cd35f67SScott Wood 
1134cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
1144cd35f67SScott Wood {
1154cd35f67SScott Wood 	if (vcpu->arch.shared->msr & MSR_SPE) {
1164cd35f67SScott Wood 		if (!(vcpu->arch.shadow_msr & MSR_SPE))
1174cd35f67SScott Wood 			kvmppc_vcpu_enable_spe(vcpu);
1184cd35f67SScott Wood 	} else if (vcpu->arch.shadow_msr & MSR_SPE) {
1194cd35f67SScott Wood 		kvmppc_vcpu_disable_spe(vcpu);
1204cd35f67SScott Wood 	}
1214cd35f67SScott Wood }
1224cd35f67SScott Wood #else
1234cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
1244cd35f67SScott Wood {
1254cd35f67SScott Wood }
1264cd35f67SScott Wood #endif
1274cd35f67SScott Wood 
1287a08c274SAlexander Graf static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu)
1297a08c274SAlexander Graf {
1307a08c274SAlexander Graf #if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV)
1317a08c274SAlexander Graf 	/* We always treat the FP bit as enabled from the host
1327a08c274SAlexander Graf 	   perspective, so only need to adjust the shadow MSR */
1337a08c274SAlexander Graf 	vcpu->arch.shadow_msr &= ~MSR_FP;
1347a08c274SAlexander Graf 	vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP;
1357a08c274SAlexander Graf #endif
1367a08c274SAlexander Graf }
1377a08c274SAlexander Graf 
138ce11e48bSBharat Bhushan static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu)
139ce11e48bSBharat Bhushan {
140ce11e48bSBharat Bhushan 	/* Synchronize guest's desire to get debug interrupts into shadow MSR */
141ce11e48bSBharat Bhushan #ifndef CONFIG_KVM_BOOKE_HV
142ce11e48bSBharat Bhushan 	vcpu->arch.shadow_msr &= ~MSR_DE;
143ce11e48bSBharat Bhushan 	vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE;
144ce11e48bSBharat Bhushan #endif
145ce11e48bSBharat Bhushan 
146ce11e48bSBharat Bhushan 	/* Force enable debug interrupts when user space wants to debug */
147ce11e48bSBharat Bhushan 	if (vcpu->guest_debug) {
148ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV
149ce11e48bSBharat Bhushan 		/*
150ce11e48bSBharat Bhushan 		 * Since there is no shadow MSR, sync MSR_DE into the guest
151ce11e48bSBharat Bhushan 		 * visible MSR.
152ce11e48bSBharat Bhushan 		 */
153ce11e48bSBharat Bhushan 		vcpu->arch.shared->msr |= MSR_DE;
154ce11e48bSBharat Bhushan #else
155ce11e48bSBharat Bhushan 		vcpu->arch.shadow_msr |= MSR_DE;
156ce11e48bSBharat Bhushan 		vcpu->arch.shared->msr &= ~MSR_DE;
157ce11e48bSBharat Bhushan #endif
158ce11e48bSBharat Bhushan 	}
159ce11e48bSBharat Bhushan }
160ce11e48bSBharat Bhushan 
161dd9ebf1fSLiu Yu /*
162dd9ebf1fSLiu Yu  * Helper function for "full" MSR writes.  No need to call this if only
163dd9ebf1fSLiu Yu  * EE/CE/ME/DE/RI are changing.
164dd9ebf1fSLiu Yu  */
1654cd35f67SScott Wood void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr)
1664cd35f67SScott Wood {
167dd9ebf1fSLiu Yu 	u32 old_msr = vcpu->arch.shared->msr;
1684cd35f67SScott Wood 
169d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV
170d30f6e48SScott Wood 	new_msr |= MSR_GS;
171d30f6e48SScott Wood #endif
172d30f6e48SScott Wood 
1734cd35f67SScott Wood 	vcpu->arch.shared->msr = new_msr;
1744cd35f67SScott Wood 
175dd9ebf1fSLiu Yu 	kvmppc_mmu_msr_notify(vcpu, old_msr);
1764cd35f67SScott Wood 	kvmppc_vcpu_sync_spe(vcpu);
1777a08c274SAlexander Graf 	kvmppc_vcpu_sync_fpu(vcpu);
178ce11e48bSBharat Bhushan 	kvmppc_vcpu_sync_debug(vcpu);
1794cd35f67SScott Wood }
1804cd35f67SScott Wood 
181d4cf3892SHollis Blanchard static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu,
182d4cf3892SHollis Blanchard                                        unsigned int priority)
1839dd921cfSHollis Blanchard {
1846346046cSAlexander Graf 	trace_kvm_booke_queue_irqprio(vcpu, priority);
1859dd921cfSHollis Blanchard 	set_bit(priority, &vcpu->arch.pending_exceptions);
1869dd921cfSHollis Blanchard }
1879dd921cfSHollis Blanchard 
188daf5e271SLiu Yu static void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu,
189daf5e271SLiu Yu                                         ulong dear_flags, ulong esr_flags)
1909dd921cfSHollis Blanchard {
191daf5e271SLiu Yu 	vcpu->arch.queued_dear = dear_flags;
192daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
193daf5e271SLiu Yu 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS);
194daf5e271SLiu Yu }
195daf5e271SLiu Yu 
196daf5e271SLiu Yu static void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu,
197daf5e271SLiu Yu                                            ulong dear_flags, ulong esr_flags)
198daf5e271SLiu Yu {
199daf5e271SLiu Yu 	vcpu->arch.queued_dear = dear_flags;
200daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
201daf5e271SLiu Yu 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE);
202daf5e271SLiu Yu }
203daf5e271SLiu Yu 
204daf5e271SLiu Yu static void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu,
205daf5e271SLiu Yu                                            ulong esr_flags)
206daf5e271SLiu Yu {
207daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
208daf5e271SLiu Yu 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE);
209daf5e271SLiu Yu }
210daf5e271SLiu Yu 
211011da899SAlexander Graf static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags,
212011da899SAlexander Graf 					ulong esr_flags)
213011da899SAlexander Graf {
214011da899SAlexander Graf 	vcpu->arch.queued_dear = dear_flags;
215011da899SAlexander Graf 	vcpu->arch.queued_esr = esr_flags;
216011da899SAlexander Graf 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT);
217011da899SAlexander Graf }
218011da899SAlexander Graf 
219daf5e271SLiu Yu void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags)
220daf5e271SLiu Yu {
221daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
222d4cf3892SHollis Blanchard 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM);
2239dd921cfSHollis Blanchard }
2249dd921cfSHollis Blanchard 
2259dd921cfSHollis Blanchard void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu)
2269dd921cfSHollis Blanchard {
227d4cf3892SHollis Blanchard 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER);
2289dd921cfSHollis Blanchard }
2299dd921cfSHollis Blanchard 
2309dd921cfSHollis Blanchard int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu)
2319dd921cfSHollis Blanchard {
232d4cf3892SHollis Blanchard 	return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
2339dd921cfSHollis Blanchard }
2349dd921cfSHollis Blanchard 
2357706664dSAlexander Graf void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu)
2367706664dSAlexander Graf {
2377706664dSAlexander Graf 	clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
2387706664dSAlexander Graf }
2397706664dSAlexander Graf 
2409dd921cfSHollis Blanchard void kvmppc_core_queue_external(struct kvm_vcpu *vcpu,
2419dd921cfSHollis Blanchard                                 struct kvm_interrupt *irq)
2429dd921cfSHollis Blanchard {
243c5335f17SAlexander Graf 	unsigned int prio = BOOKE_IRQPRIO_EXTERNAL;
244c5335f17SAlexander Graf 
245c5335f17SAlexander Graf 	if (irq->irq == KVM_INTERRUPT_SET_LEVEL)
246c5335f17SAlexander Graf 		prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL;
247c5335f17SAlexander Graf 
248c5335f17SAlexander Graf 	kvmppc_booke_queue_irqprio(vcpu, prio);
2499dd921cfSHollis Blanchard }
2509dd921cfSHollis Blanchard 
2514fe27d2aSPaul Mackerras void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu)
2524496f974SAlexander Graf {
2534496f974SAlexander Graf 	clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions);
254c5335f17SAlexander Graf 	clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions);
2554496f974SAlexander Graf }
2564496f974SAlexander Graf 
257f61c94bbSBharat Bhushan static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu)
258f61c94bbSBharat Bhushan {
259f61c94bbSBharat Bhushan 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG);
260f61c94bbSBharat Bhushan }
261f61c94bbSBharat Bhushan 
262f61c94bbSBharat Bhushan static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu)
263f61c94bbSBharat Bhushan {
264f61c94bbSBharat Bhushan 	clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions);
265f61c94bbSBharat Bhushan }
266f61c94bbSBharat Bhushan 
267d30f6e48SScott Wood static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
268d30f6e48SScott Wood {
26931579eeaSBharat Bhushan 	kvmppc_set_srr0(vcpu, srr0);
27031579eeaSBharat Bhushan 	kvmppc_set_srr1(vcpu, srr1);
271d30f6e48SScott Wood }
272d30f6e48SScott Wood 
273d30f6e48SScott Wood static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
274d30f6e48SScott Wood {
275d30f6e48SScott Wood 	vcpu->arch.csrr0 = srr0;
276d30f6e48SScott Wood 	vcpu->arch.csrr1 = srr1;
277d30f6e48SScott Wood }
278d30f6e48SScott Wood 
279d30f6e48SScott Wood static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
280d30f6e48SScott Wood {
281d30f6e48SScott Wood 	if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) {
282d30f6e48SScott Wood 		vcpu->arch.dsrr0 = srr0;
283d30f6e48SScott Wood 		vcpu->arch.dsrr1 = srr1;
284d30f6e48SScott Wood 	} else {
285d30f6e48SScott Wood 		set_guest_csrr(vcpu, srr0, srr1);
286d30f6e48SScott Wood 	}
287d30f6e48SScott Wood }
288d30f6e48SScott Wood 
289d30f6e48SScott Wood static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
290d30f6e48SScott Wood {
291d30f6e48SScott Wood 	vcpu->arch.mcsrr0 = srr0;
292d30f6e48SScott Wood 	vcpu->arch.mcsrr1 = srr1;
293d30f6e48SScott Wood }
294d30f6e48SScott Wood 
295d4cf3892SHollis Blanchard /* Deliver the interrupt of the corresponding priority, if possible. */
296d4cf3892SHollis Blanchard static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu,
297d4cf3892SHollis Blanchard                                         unsigned int priority)
298d9fbd03dSHollis Blanchard {
299d4cf3892SHollis Blanchard 	int allowed = 0;
30079300f8cSAlexander Graf 	ulong msr_mask = 0;
3011c810636SAlexander Graf 	bool update_esr = false, update_dear = false, update_epr = false;
3025c6cedf4SAlexander Graf 	ulong crit_raw = vcpu->arch.shared->critical;
3035c6cedf4SAlexander Graf 	ulong crit_r1 = kvmppc_get_gpr(vcpu, 1);
3045c6cedf4SAlexander Graf 	bool crit;
305c5335f17SAlexander Graf 	bool keep_irq = false;
306d30f6e48SScott Wood 	enum int_class int_class;
30795e90b43SMihai Caraman 	ulong new_msr = vcpu->arch.shared->msr;
3085c6cedf4SAlexander Graf 
3095c6cedf4SAlexander Graf 	/* Truncate crit indicators in 32 bit mode */
3105c6cedf4SAlexander Graf 	if (!(vcpu->arch.shared->msr & MSR_SF)) {
3115c6cedf4SAlexander Graf 		crit_raw &= 0xffffffff;
3125c6cedf4SAlexander Graf 		crit_r1 &= 0xffffffff;
3135c6cedf4SAlexander Graf 	}
3145c6cedf4SAlexander Graf 
3155c6cedf4SAlexander Graf 	/* Critical section when crit == r1 */
3165c6cedf4SAlexander Graf 	crit = (crit_raw == crit_r1);
3175c6cedf4SAlexander Graf 	/* ... and we're in supervisor mode */
3185c6cedf4SAlexander Graf 	crit = crit && !(vcpu->arch.shared->msr & MSR_PR);
319d9fbd03dSHollis Blanchard 
320c5335f17SAlexander Graf 	if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) {
321c5335f17SAlexander Graf 		priority = BOOKE_IRQPRIO_EXTERNAL;
322c5335f17SAlexander Graf 		keep_irq = true;
323c5335f17SAlexander Graf 	}
324c5335f17SAlexander Graf 
3255df554adSScott Wood 	if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags)
3261c810636SAlexander Graf 		update_epr = true;
3271c810636SAlexander Graf 
328d4cf3892SHollis Blanchard 	switch (priority) {
329d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_DTLB_MISS:
330daf5e271SLiu Yu 	case BOOKE_IRQPRIO_DATA_STORAGE:
331011da899SAlexander Graf 	case BOOKE_IRQPRIO_ALIGNMENT:
332daf5e271SLiu Yu 		update_dear = true;
333daf5e271SLiu Yu 		/* fall through */
334daf5e271SLiu Yu 	case BOOKE_IRQPRIO_INST_STORAGE:
335daf5e271SLiu Yu 	case BOOKE_IRQPRIO_PROGRAM:
336daf5e271SLiu Yu 		update_esr = true;
337daf5e271SLiu Yu 		/* fall through */
338d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_ITLB_MISS:
339d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_SYSCALL:
340d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_FP_UNAVAIL:
341bb3a8a17SHollis Blanchard 	case BOOKE_IRQPRIO_SPE_UNAVAIL:
342bb3a8a17SHollis Blanchard 	case BOOKE_IRQPRIO_SPE_FP_DATA:
343bb3a8a17SHollis Blanchard 	case BOOKE_IRQPRIO_SPE_FP_ROUND:
344d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_AP_UNAVAIL:
345d4cf3892SHollis Blanchard 		allowed = 1;
34679300f8cSAlexander Graf 		msr_mask = MSR_CE | MSR_ME | MSR_DE;
347d30f6e48SScott Wood 		int_class = INT_CLASS_NONCRIT;
348d9fbd03dSHollis Blanchard 		break;
349f61c94bbSBharat Bhushan 	case BOOKE_IRQPRIO_WATCHDOG:
350d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_CRITICAL:
3514ab96919SAlexander Graf 	case BOOKE_IRQPRIO_DBELL_CRIT:
352666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_CE;
353d30f6e48SScott Wood 		allowed = allowed && !crit;
35479300f8cSAlexander Graf 		msr_mask = MSR_ME;
355d30f6e48SScott Wood 		int_class = INT_CLASS_CRIT;
356d9fbd03dSHollis Blanchard 		break;
357d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_MACHINE_CHECK:
358666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_ME;
359d30f6e48SScott Wood 		allowed = allowed && !crit;
360d30f6e48SScott Wood 		int_class = INT_CLASS_MC;
361d9fbd03dSHollis Blanchard 		break;
362d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_DECREMENTER:
363d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_FIT:
364dfd4d47eSScott Wood 		keep_irq = true;
365dfd4d47eSScott Wood 		/* fall through */
366dfd4d47eSScott Wood 	case BOOKE_IRQPRIO_EXTERNAL:
3674ab96919SAlexander Graf 	case BOOKE_IRQPRIO_DBELL:
368666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_EE;
3695c6cedf4SAlexander Graf 		allowed = allowed && !crit;
37079300f8cSAlexander Graf 		msr_mask = MSR_CE | MSR_ME | MSR_DE;
371d30f6e48SScott Wood 		int_class = INT_CLASS_NONCRIT;
372d9fbd03dSHollis Blanchard 		break;
373d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_DEBUG:
374666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_DE;
375d30f6e48SScott Wood 		allowed = allowed && !crit;
37679300f8cSAlexander Graf 		msr_mask = MSR_ME;
377d30f6e48SScott Wood 		int_class = INT_CLASS_CRIT;
378d9fbd03dSHollis Blanchard 		break;
379d9fbd03dSHollis Blanchard 	}
380d9fbd03dSHollis Blanchard 
381d4cf3892SHollis Blanchard 	if (allowed) {
382d30f6e48SScott Wood 		switch (int_class) {
383d30f6e48SScott Wood 		case INT_CLASS_NONCRIT:
384d30f6e48SScott Wood 			set_guest_srr(vcpu, vcpu->arch.pc,
385d30f6e48SScott Wood 				      vcpu->arch.shared->msr);
386d30f6e48SScott Wood 			break;
387d30f6e48SScott Wood 		case INT_CLASS_CRIT:
388d30f6e48SScott Wood 			set_guest_csrr(vcpu, vcpu->arch.pc,
389d30f6e48SScott Wood 				       vcpu->arch.shared->msr);
390d30f6e48SScott Wood 			break;
391d30f6e48SScott Wood 		case INT_CLASS_DBG:
392d30f6e48SScott Wood 			set_guest_dsrr(vcpu, vcpu->arch.pc,
393d30f6e48SScott Wood 				       vcpu->arch.shared->msr);
394d30f6e48SScott Wood 			break;
395d30f6e48SScott Wood 		case INT_CLASS_MC:
396d30f6e48SScott Wood 			set_guest_mcsrr(vcpu, vcpu->arch.pc,
397d30f6e48SScott Wood 					vcpu->arch.shared->msr);
398d30f6e48SScott Wood 			break;
399d30f6e48SScott Wood 		}
400d30f6e48SScott Wood 
401d4cf3892SHollis Blanchard 		vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority];
402daf5e271SLiu Yu 		if (update_esr == true)
403dc168549SBharat Bhushan 			kvmppc_set_esr(vcpu, vcpu->arch.queued_esr);
404daf5e271SLiu Yu 		if (update_dear == true)
405a5414d4bSBharat Bhushan 			kvmppc_set_dar(vcpu, vcpu->arch.queued_dear);
4065df554adSScott Wood 		if (update_epr == true) {
4075df554adSScott Wood 			if (vcpu->arch.epr_flags & KVMPPC_EPR_USER)
4081c810636SAlexander Graf 				kvm_make_request(KVM_REQ_EPR_EXIT, vcpu);
409eb1e4f43SScott Wood 			else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) {
410eb1e4f43SScott Wood 				BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC);
411eb1e4f43SScott Wood 				kvmppc_mpic_set_epr(vcpu);
412eb1e4f43SScott Wood 			}
4135df554adSScott Wood 		}
41495e90b43SMihai Caraman 
41595e90b43SMihai Caraman 		new_msr &= msr_mask;
41695e90b43SMihai Caraman #if defined(CONFIG_64BIT)
41795e90b43SMihai Caraman 		if (vcpu->arch.epcr & SPRN_EPCR_ICM)
41895e90b43SMihai Caraman 			new_msr |= MSR_CM;
41995e90b43SMihai Caraman #endif
42095e90b43SMihai Caraman 		kvmppc_set_msr(vcpu, new_msr);
421d4cf3892SHollis Blanchard 
422c5335f17SAlexander Graf 		if (!keep_irq)
423d4cf3892SHollis Blanchard 			clear_bit(priority, &vcpu->arch.pending_exceptions);
424d4cf3892SHollis Blanchard 	}
425d4cf3892SHollis Blanchard 
426d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV
427d30f6e48SScott Wood 	/*
428d30f6e48SScott Wood 	 * If an interrupt is pending but masked, raise a guest doorbell
429d30f6e48SScott Wood 	 * so that we are notified when the guest enables the relevant
430d30f6e48SScott Wood 	 * MSR bit.
431d30f6e48SScott Wood 	 */
432d30f6e48SScott Wood 	if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE)
433d30f6e48SScott Wood 		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT);
434d30f6e48SScott Wood 	if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE)
435d30f6e48SScott Wood 		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT);
436d30f6e48SScott Wood 	if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK)
437d30f6e48SScott Wood 		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC);
438d30f6e48SScott Wood #endif
439d30f6e48SScott Wood 
440d4cf3892SHollis Blanchard 	return allowed;
441d9fbd03dSHollis Blanchard }
442d9fbd03dSHollis Blanchard 
443f61c94bbSBharat Bhushan /*
444f61c94bbSBharat Bhushan  * Return the number of jiffies until the next timeout.  If the timeout is
445f61c94bbSBharat Bhushan  * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA
446f61c94bbSBharat Bhushan  * because the larger value can break the timer APIs.
447f61c94bbSBharat Bhushan  */
448f61c94bbSBharat Bhushan static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu)
449f61c94bbSBharat Bhushan {
450f61c94bbSBharat Bhushan 	u64 tb, wdt_tb, wdt_ticks = 0;
451f61c94bbSBharat Bhushan 	u64 nr_jiffies = 0;
452f61c94bbSBharat Bhushan 	u32 period = TCR_GET_WP(vcpu->arch.tcr);
453f61c94bbSBharat Bhushan 
454f61c94bbSBharat Bhushan 	wdt_tb = 1ULL << (63 - period);
455f61c94bbSBharat Bhushan 	tb = get_tb();
456f61c94bbSBharat Bhushan 	/*
457f61c94bbSBharat Bhushan 	 * The watchdog timeout will hapeen when TB bit corresponding
458f61c94bbSBharat Bhushan 	 * to watchdog will toggle from 0 to 1.
459f61c94bbSBharat Bhushan 	 */
460f61c94bbSBharat Bhushan 	if (tb & wdt_tb)
461f61c94bbSBharat Bhushan 		wdt_ticks = wdt_tb;
462f61c94bbSBharat Bhushan 
463f61c94bbSBharat Bhushan 	wdt_ticks += wdt_tb - (tb & (wdt_tb - 1));
464f61c94bbSBharat Bhushan 
465f61c94bbSBharat Bhushan 	/* Convert timebase ticks to jiffies */
466f61c94bbSBharat Bhushan 	nr_jiffies = wdt_ticks;
467f61c94bbSBharat Bhushan 
468f61c94bbSBharat Bhushan 	if (do_div(nr_jiffies, tb_ticks_per_jiffy))
469f61c94bbSBharat Bhushan 		nr_jiffies++;
470f61c94bbSBharat Bhushan 
471f61c94bbSBharat Bhushan 	return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA);
472f61c94bbSBharat Bhushan }
473f61c94bbSBharat Bhushan 
474f61c94bbSBharat Bhushan static void arm_next_watchdog(struct kvm_vcpu *vcpu)
475f61c94bbSBharat Bhushan {
476f61c94bbSBharat Bhushan 	unsigned long nr_jiffies;
477f61c94bbSBharat Bhushan 	unsigned long flags;
478f61c94bbSBharat Bhushan 
479f61c94bbSBharat Bhushan 	/*
480f61c94bbSBharat Bhushan 	 * If TSR_ENW and TSR_WIS are not set then no need to exit to
481f61c94bbSBharat Bhushan 	 * userspace, so clear the KVM_REQ_WATCHDOG request.
482f61c94bbSBharat Bhushan 	 */
483f61c94bbSBharat Bhushan 	if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS))
484f61c94bbSBharat Bhushan 		clear_bit(KVM_REQ_WATCHDOG, &vcpu->requests);
485f61c94bbSBharat Bhushan 
486f61c94bbSBharat Bhushan 	spin_lock_irqsave(&vcpu->arch.wdt_lock, flags);
487f61c94bbSBharat Bhushan 	nr_jiffies = watchdog_next_timeout(vcpu);
488f61c94bbSBharat Bhushan 	/*
489f61c94bbSBharat Bhushan 	 * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA
490f61c94bbSBharat Bhushan 	 * then do not run the watchdog timer as this can break timer APIs.
491f61c94bbSBharat Bhushan 	 */
492f61c94bbSBharat Bhushan 	if (nr_jiffies < NEXT_TIMER_MAX_DELTA)
493f61c94bbSBharat Bhushan 		mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies);
494f61c94bbSBharat Bhushan 	else
495f61c94bbSBharat Bhushan 		del_timer(&vcpu->arch.wdt_timer);
496f61c94bbSBharat Bhushan 	spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags);
497f61c94bbSBharat Bhushan }
498f61c94bbSBharat Bhushan 
499f61c94bbSBharat Bhushan void kvmppc_watchdog_func(unsigned long data)
500f61c94bbSBharat Bhushan {
501f61c94bbSBharat Bhushan 	struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data;
502f61c94bbSBharat Bhushan 	u32 tsr, new_tsr;
503f61c94bbSBharat Bhushan 	int final;
504f61c94bbSBharat Bhushan 
505f61c94bbSBharat Bhushan 	do {
506f61c94bbSBharat Bhushan 		new_tsr = tsr = vcpu->arch.tsr;
507f61c94bbSBharat Bhushan 		final = 0;
508f61c94bbSBharat Bhushan 
509f61c94bbSBharat Bhushan 		/* Time out event */
510f61c94bbSBharat Bhushan 		if (tsr & TSR_ENW) {
511f61c94bbSBharat Bhushan 			if (tsr & TSR_WIS)
512f61c94bbSBharat Bhushan 				final = 1;
513f61c94bbSBharat Bhushan 			else
514f61c94bbSBharat Bhushan 				new_tsr = tsr | TSR_WIS;
515f61c94bbSBharat Bhushan 		} else {
516f61c94bbSBharat Bhushan 			new_tsr = tsr | TSR_ENW;
517f61c94bbSBharat Bhushan 		}
518f61c94bbSBharat Bhushan 	} while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr);
519f61c94bbSBharat Bhushan 
520f61c94bbSBharat Bhushan 	if (new_tsr & TSR_WIS) {
521f61c94bbSBharat Bhushan 		smp_wmb();
522f61c94bbSBharat Bhushan 		kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
523f61c94bbSBharat Bhushan 		kvm_vcpu_kick(vcpu);
524f61c94bbSBharat Bhushan 	}
525f61c94bbSBharat Bhushan 
526f61c94bbSBharat Bhushan 	/*
527f61c94bbSBharat Bhushan 	 * If this is final watchdog expiry and some action is required
528f61c94bbSBharat Bhushan 	 * then exit to userspace.
529f61c94bbSBharat Bhushan 	 */
530f61c94bbSBharat Bhushan 	if (final && (vcpu->arch.tcr & TCR_WRC_MASK) &&
531f61c94bbSBharat Bhushan 	    vcpu->arch.watchdog_enabled) {
532f61c94bbSBharat Bhushan 		smp_wmb();
533f61c94bbSBharat Bhushan 		kvm_make_request(KVM_REQ_WATCHDOG, vcpu);
534f61c94bbSBharat Bhushan 		kvm_vcpu_kick(vcpu);
535f61c94bbSBharat Bhushan 	}
536f61c94bbSBharat Bhushan 
537f61c94bbSBharat Bhushan 	/*
538f61c94bbSBharat Bhushan 	 * Stop running the watchdog timer after final expiration to
539f61c94bbSBharat Bhushan 	 * prevent the host from being flooded with timers if the
540f61c94bbSBharat Bhushan 	 * guest sets a short period.
541f61c94bbSBharat Bhushan 	 * Timers will resume when TSR/TCR is updated next time.
542f61c94bbSBharat Bhushan 	 */
543f61c94bbSBharat Bhushan 	if (!final)
544f61c94bbSBharat Bhushan 		arm_next_watchdog(vcpu);
545f61c94bbSBharat Bhushan }
546f61c94bbSBharat Bhushan 
547dfd4d47eSScott Wood static void update_timer_ints(struct kvm_vcpu *vcpu)
548dfd4d47eSScott Wood {
549dfd4d47eSScott Wood 	if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS))
550dfd4d47eSScott Wood 		kvmppc_core_queue_dec(vcpu);
551dfd4d47eSScott Wood 	else
552dfd4d47eSScott Wood 		kvmppc_core_dequeue_dec(vcpu);
553f61c94bbSBharat Bhushan 
554f61c94bbSBharat Bhushan 	if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS))
555f61c94bbSBharat Bhushan 		kvmppc_core_queue_watchdog(vcpu);
556f61c94bbSBharat Bhushan 	else
557f61c94bbSBharat Bhushan 		kvmppc_core_dequeue_watchdog(vcpu);
558dfd4d47eSScott Wood }
559dfd4d47eSScott Wood 
560c59a6a3eSScott Wood static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu)
561d9fbd03dSHollis Blanchard {
562d9fbd03dSHollis Blanchard 	unsigned long *pending = &vcpu->arch.pending_exceptions;
563d9fbd03dSHollis Blanchard 	unsigned int priority;
564d9fbd03dSHollis Blanchard 
5659ab80843SHollis Blanchard 	priority = __ffs(*pending);
5668b3a00fcSAlexander Graf 	while (priority < BOOKE_IRQPRIO_MAX) {
567d4cf3892SHollis Blanchard 		if (kvmppc_booke_irqprio_deliver(vcpu, priority))
568d9fbd03dSHollis Blanchard 			break;
569d9fbd03dSHollis Blanchard 
570d9fbd03dSHollis Blanchard 		priority = find_next_bit(pending,
571d9fbd03dSHollis Blanchard 		                         BITS_PER_BYTE * sizeof(*pending),
572d9fbd03dSHollis Blanchard 		                         priority + 1);
573d9fbd03dSHollis Blanchard 	}
57490bba358SAlexander Graf 
57590bba358SAlexander Graf 	/* Tell the guest about our interrupt status */
57629ac26efSScott Wood 	vcpu->arch.shared->int_pending = !!*pending;
577d9fbd03dSHollis Blanchard }
578d9fbd03dSHollis Blanchard 
579c59a6a3eSScott Wood /* Check pending exceptions and deliver one, if possible. */
580a8e4ef84SAlexander Graf int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu)
581c59a6a3eSScott Wood {
582a8e4ef84SAlexander Graf 	int r = 0;
583c59a6a3eSScott Wood 	WARN_ON_ONCE(!irqs_disabled());
584c59a6a3eSScott Wood 
585c59a6a3eSScott Wood 	kvmppc_core_check_exceptions(vcpu);
586c59a6a3eSScott Wood 
587b8c649a9SAlexander Graf 	if (vcpu->requests) {
588b8c649a9SAlexander Graf 		/* Exception delivery raised request; start over */
589b8c649a9SAlexander Graf 		return 1;
590b8c649a9SAlexander Graf 	}
591b8c649a9SAlexander Graf 
592c59a6a3eSScott Wood 	if (vcpu->arch.shared->msr & MSR_WE) {
593c59a6a3eSScott Wood 		local_irq_enable();
594c59a6a3eSScott Wood 		kvm_vcpu_block(vcpu);
595966cd0f3SAlexander Graf 		clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
5966c85f52bSScott Wood 		hard_irq_disable();
597c59a6a3eSScott Wood 
598c59a6a3eSScott Wood 		kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS);
599a8e4ef84SAlexander Graf 		r = 1;
600c59a6a3eSScott Wood 	};
601a8e4ef84SAlexander Graf 
602a8e4ef84SAlexander Graf 	return r;
603a8e4ef84SAlexander Graf }
604a8e4ef84SAlexander Graf 
6057c973a2eSAlexander Graf int kvmppc_core_check_requests(struct kvm_vcpu *vcpu)
6064ffc6356SAlexander Graf {
6077c973a2eSAlexander Graf 	int r = 1; /* Indicate we want to get back into the guest */
6087c973a2eSAlexander Graf 
6094ffc6356SAlexander Graf 	if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu))
6104ffc6356SAlexander Graf 		update_timer_ints(vcpu);
611862d31f7SAlexander Graf #if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC)
612862d31f7SAlexander Graf 	if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
613862d31f7SAlexander Graf 		kvmppc_core_flush_tlb(vcpu);
614862d31f7SAlexander Graf #endif
6157c973a2eSAlexander Graf 
616f61c94bbSBharat Bhushan 	if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) {
617f61c94bbSBharat Bhushan 		vcpu->run->exit_reason = KVM_EXIT_WATCHDOG;
618f61c94bbSBharat Bhushan 		r = 0;
619f61c94bbSBharat Bhushan 	}
620f61c94bbSBharat Bhushan 
6211c810636SAlexander Graf 	if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) {
6221c810636SAlexander Graf 		vcpu->run->epr.epr = 0;
6231c810636SAlexander Graf 		vcpu->arch.epr_needed = true;
6241c810636SAlexander Graf 		vcpu->run->exit_reason = KVM_EXIT_EPR;
6251c810636SAlexander Graf 		r = 0;
6261c810636SAlexander Graf 	}
6271c810636SAlexander Graf 
6287c973a2eSAlexander Graf 	return r;
6294ffc6356SAlexander Graf }
6304ffc6356SAlexander Graf 
631df6909e5SPaul Mackerras int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
632df6909e5SPaul Mackerras {
6337ee78855SAlexander Graf 	int ret, s;
634f5f97210SScott Wood 	struct debug_reg debug;
635df6909e5SPaul Mackerras 
636af8f38b3SAlexander Graf 	if (!vcpu->arch.sane) {
637af8f38b3SAlexander Graf 		kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
638af8f38b3SAlexander Graf 		return -EINVAL;
639af8f38b3SAlexander Graf 	}
640af8f38b3SAlexander Graf 
6417ee78855SAlexander Graf 	s = kvmppc_prepare_to_enter(vcpu);
6427ee78855SAlexander Graf 	if (s <= 0) {
6437ee78855SAlexander Graf 		ret = s;
6441d1ef222SScott Wood 		goto out;
6451d1ef222SScott Wood 	}
6466c85f52bSScott Wood 	/* interrupts now hard-disabled */
6471d1ef222SScott Wood 
6488fae845fSScott Wood #ifdef CONFIG_PPC_FPU
6498fae845fSScott Wood 	/* Save userspace FPU state in stack */
6508fae845fSScott Wood 	enable_kernel_fp();
6518fae845fSScott Wood 
6528fae845fSScott Wood 	/*
6538fae845fSScott Wood 	 * Since we can't trap on MSR_FP in GS-mode, we consider the guest
6548fae845fSScott Wood 	 * as always using the FPU.  Kernel usage of FP (via
6558fae845fSScott Wood 	 * enable_kernel_fp()) in this thread must not occur while
6568fae845fSScott Wood 	 * vcpu->fpu_active is set.
6578fae845fSScott Wood 	 */
6588fae845fSScott Wood 	vcpu->fpu_active = 1;
6598fae845fSScott Wood 
6608fae845fSScott Wood 	kvmppc_load_guest_fp(vcpu);
6618fae845fSScott Wood #endif
6628fae845fSScott Wood 
663ce11e48bSBharat Bhushan 	/* Switch to guest debug context */
664f5f97210SScott Wood 	debug = vcpu->arch.shadow_dbg_reg;
665f5f97210SScott Wood 	switch_booke_debug_regs(&debug);
666f5f97210SScott Wood 	debug = current->thread.debug;
667ce11e48bSBharat Bhushan 	current->thread.debug = vcpu->arch.shadow_dbg_reg;
668ce11e48bSBharat Bhushan 
66908c9a188SBharat Bhushan 	vcpu->arch.pgdir = current->mm->pgd;
6705f1c248fSScott Wood 	kvmppc_fix_ee_before_entry();
671f8941fbeSScott Wood 
672df6909e5SPaul Mackerras 	ret = __kvmppc_vcpu_run(kvm_run, vcpu);
6738fae845fSScott Wood 
67424afa37bSAlexander Graf 	/* No need for kvm_guest_exit. It's done in handle_exit.
67524afa37bSAlexander Graf 	   We also get here with interrupts enabled. */
67624afa37bSAlexander Graf 
677ce11e48bSBharat Bhushan 	/* Switch back to user space debug context */
678f5f97210SScott Wood 	switch_booke_debug_regs(&debug);
679f5f97210SScott Wood 	current->thread.debug = debug;
680ce11e48bSBharat Bhushan 
6818fae845fSScott Wood #ifdef CONFIG_PPC_FPU
6828fae845fSScott Wood 	kvmppc_save_guest_fp(vcpu);
6838fae845fSScott Wood 
6848fae845fSScott Wood 	vcpu->fpu_active = 0;
6858fae845fSScott Wood #endif
6868fae845fSScott Wood 
6871d1ef222SScott Wood out:
688d69c6436SAlexander Graf 	vcpu->mode = OUTSIDE_GUEST_MODE;
689df6909e5SPaul Mackerras 	return ret;
690df6909e5SPaul Mackerras }
691df6909e5SPaul Mackerras 
692d30f6e48SScott Wood static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu)
693d9fbd03dSHollis Blanchard {
694d9fbd03dSHollis Blanchard 	enum emulation_result er;
695d9fbd03dSHollis Blanchard 
696d9fbd03dSHollis Blanchard 	er = kvmppc_emulate_instruction(run, vcpu);
697d9fbd03dSHollis Blanchard 	switch (er) {
698d9fbd03dSHollis Blanchard 	case EMULATE_DONE:
69973e75b41SHollis Blanchard 		/* don't overwrite subtypes, just account kvm_stats */
7007b701591SHollis Blanchard 		kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS);
701d9fbd03dSHollis Blanchard 		/* Future optimization: only reload non-volatiles if
702d9fbd03dSHollis Blanchard 		 * they were actually modified by emulation. */
703d30f6e48SScott Wood 		return RESUME_GUEST_NV;
704d30f6e48SScott Wood 
705*51f04726SMihai Caraman 	case EMULATE_AGAIN:
706*51f04726SMihai Caraman 		return RESUME_GUEST;
707*51f04726SMihai Caraman 
708d9fbd03dSHollis Blanchard 	case EMULATE_DO_DCR:
709d9fbd03dSHollis Blanchard 		run->exit_reason = KVM_EXIT_DCR;
710d30f6e48SScott Wood 		return RESUME_HOST;
711d30f6e48SScott Wood 
712d9fbd03dSHollis Blanchard 	case EMULATE_FAIL:
7135cf8ca22SHollis Blanchard 		printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n",
714d9fbd03dSHollis Blanchard 		       __func__, vcpu->arch.pc, vcpu->arch.last_inst);
715d9fbd03dSHollis Blanchard 		/* For debugging, encode the failing instruction and
716d9fbd03dSHollis Blanchard 		 * report it to userspace. */
717d9fbd03dSHollis Blanchard 		run->hw.hardware_exit_reason = ~0ULL << 32;
718d9fbd03dSHollis Blanchard 		run->hw.hardware_exit_reason |= vcpu->arch.last_inst;
719d1ff5499SAlexander Graf 		kvmppc_core_queue_program(vcpu, ESR_PIL);
720d30f6e48SScott Wood 		return RESUME_HOST;
721d30f6e48SScott Wood 
7229b4f5308SBharat Bhushan 	case EMULATE_EXIT_USER:
7239b4f5308SBharat Bhushan 		return RESUME_HOST;
7249b4f5308SBharat Bhushan 
725d9fbd03dSHollis Blanchard 	default:
726d9fbd03dSHollis Blanchard 		BUG();
727d9fbd03dSHollis Blanchard 	}
728d30f6e48SScott Wood }
729d30f6e48SScott Wood 
730ce11e48bSBharat Bhushan static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu)
731ce11e48bSBharat Bhushan {
732ce11e48bSBharat Bhushan 	struct debug_reg *dbg_reg = &(vcpu->arch.shadow_dbg_reg);
733ce11e48bSBharat Bhushan 	u32 dbsr = vcpu->arch.dbsr;
734ce11e48bSBharat Bhushan 
735ce11e48bSBharat Bhushan 	run->debug.arch.status = 0;
736ce11e48bSBharat Bhushan 	run->debug.arch.address = vcpu->arch.pc;
737ce11e48bSBharat Bhushan 
738ce11e48bSBharat Bhushan 	if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) {
739ce11e48bSBharat Bhushan 		run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT;
740ce11e48bSBharat Bhushan 	} else {
741ce11e48bSBharat Bhushan 		if (dbsr & (DBSR_DAC1W | DBSR_DAC2W))
742ce11e48bSBharat Bhushan 			run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE;
743ce11e48bSBharat Bhushan 		else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R))
744ce11e48bSBharat Bhushan 			run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ;
745ce11e48bSBharat Bhushan 		if (dbsr & (DBSR_DAC1R | DBSR_DAC1W))
746ce11e48bSBharat Bhushan 			run->debug.arch.address = dbg_reg->dac1;
747ce11e48bSBharat Bhushan 		else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W))
748ce11e48bSBharat Bhushan 			run->debug.arch.address = dbg_reg->dac2;
749ce11e48bSBharat Bhushan 	}
750ce11e48bSBharat Bhushan 
751ce11e48bSBharat Bhushan 	return RESUME_HOST;
752ce11e48bSBharat Bhushan }
753ce11e48bSBharat Bhushan 
7544e642ccbSAlexander Graf static void kvmppc_fill_pt_regs(struct pt_regs *regs)
7554e642ccbSAlexander Graf {
7564e642ccbSAlexander Graf 	ulong r1, ip, msr, lr;
7574e642ccbSAlexander Graf 
7584e642ccbSAlexander Graf 	asm("mr %0, 1" : "=r"(r1));
7594e642ccbSAlexander Graf 	asm("mflr %0" : "=r"(lr));
7604e642ccbSAlexander Graf 	asm("mfmsr %0" : "=r"(msr));
7614e642ccbSAlexander Graf 	asm("bl 1f; 1: mflr %0" : "=r"(ip));
7624e642ccbSAlexander Graf 
7634e642ccbSAlexander Graf 	memset(regs, 0, sizeof(*regs));
7644e642ccbSAlexander Graf 	regs->gpr[1] = r1;
7654e642ccbSAlexander Graf 	regs->nip = ip;
7664e642ccbSAlexander Graf 	regs->msr = msr;
7674e642ccbSAlexander Graf 	regs->link = lr;
7684e642ccbSAlexander Graf }
7694e642ccbSAlexander Graf 
7706328e593SBharat Bhushan /*
7716328e593SBharat Bhushan  * For interrupts needed to be handled by host interrupt handlers,
7726328e593SBharat Bhushan  * corresponding host handler are called from here in similar way
7736328e593SBharat Bhushan  * (but not exact) as they are called from low level handler
7746328e593SBharat Bhushan  * (such as from arch/powerpc/kernel/head_fsl_booke.S).
7756328e593SBharat Bhushan  */
7764e642ccbSAlexander Graf static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu,
7774e642ccbSAlexander Graf 				     unsigned int exit_nr)
7784e642ccbSAlexander Graf {
7794e642ccbSAlexander Graf 	struct pt_regs regs;
7804e642ccbSAlexander Graf 
7814e642ccbSAlexander Graf 	switch (exit_nr) {
7824e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_EXTERNAL:
7834e642ccbSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
7844e642ccbSAlexander Graf 		do_IRQ(&regs);
7854e642ccbSAlexander Graf 		break;
7864e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_DECREMENTER:
7874e642ccbSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
7884e642ccbSAlexander Graf 		timer_interrupt(&regs);
7894e642ccbSAlexander Graf 		break;
7905f17ce8bSTiejun Chen #if defined(CONFIG_PPC_DOORBELL)
7914e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_DOORBELL:
7924e642ccbSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
7934e642ccbSAlexander Graf 		doorbell_exception(&regs);
7944e642ccbSAlexander Graf 		break;
7954e642ccbSAlexander Graf #endif
7964e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_MACHINE_CHECK:
7974e642ccbSAlexander Graf 		/* FIXME */
7984e642ccbSAlexander Graf 		break;
7997cc1e8eeSAlexander Graf 	case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
8007cc1e8eeSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
8017cc1e8eeSAlexander Graf 		performance_monitor_exception(&regs);
8027cc1e8eeSAlexander Graf 		break;
8036328e593SBharat Bhushan 	case BOOKE_INTERRUPT_WATCHDOG:
8046328e593SBharat Bhushan 		kvmppc_fill_pt_regs(&regs);
8056328e593SBharat Bhushan #ifdef CONFIG_BOOKE_WDT
8066328e593SBharat Bhushan 		WatchdogException(&regs);
8076328e593SBharat Bhushan #else
8086328e593SBharat Bhushan 		unknown_exception(&regs);
8096328e593SBharat Bhushan #endif
8106328e593SBharat Bhushan 		break;
8116328e593SBharat Bhushan 	case BOOKE_INTERRUPT_CRITICAL:
8126328e593SBharat Bhushan 		unknown_exception(&regs);
8136328e593SBharat Bhushan 		break;
814ce11e48bSBharat Bhushan 	case BOOKE_INTERRUPT_DEBUG:
815ce11e48bSBharat Bhushan 		/* Save DBSR before preemption is enabled */
816ce11e48bSBharat Bhushan 		vcpu->arch.dbsr = mfspr(SPRN_DBSR);
817ce11e48bSBharat Bhushan 		kvmppc_clear_dbsr();
818ce11e48bSBharat Bhushan 		break;
8194e642ccbSAlexander Graf 	}
8204e642ccbSAlexander Graf }
8214e642ccbSAlexander Graf 
822d30f6e48SScott Wood /**
823d30f6e48SScott Wood  * kvmppc_handle_exit
824d30f6e48SScott Wood  *
825d30f6e48SScott Wood  * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV)
826d30f6e48SScott Wood  */
827d30f6e48SScott Wood int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu,
828d30f6e48SScott Wood                        unsigned int exit_nr)
829d30f6e48SScott Wood {
830d30f6e48SScott Wood 	int r = RESUME_HOST;
8317ee78855SAlexander Graf 	int s;
832f1e89028SScott Wood 	int idx;
833d30f6e48SScott Wood 
834d30f6e48SScott Wood 	/* update before a new last_exit_type is rewritten */
835d30f6e48SScott Wood 	kvmppc_update_timing_stats(vcpu);
836d30f6e48SScott Wood 
8374e642ccbSAlexander Graf 	/* restart interrupts if they were meant for the host */
8384e642ccbSAlexander Graf 	kvmppc_restart_interrupt(vcpu, exit_nr);
839d30f6e48SScott Wood 
840d30f6e48SScott Wood 	local_irq_enable();
841d30f6e48SScott Wood 
84297c95059SAlexander Graf 	trace_kvm_exit(exit_nr, vcpu);
843706fb730SAlexander Graf 	kvm_guest_exit();
84497c95059SAlexander Graf 
845d30f6e48SScott Wood 	run->exit_reason = KVM_EXIT_UNKNOWN;
846d30f6e48SScott Wood 	run->ready_for_interrupt_injection = 1;
847d30f6e48SScott Wood 
848d30f6e48SScott Wood 	switch (exit_nr) {
849d30f6e48SScott Wood 	case BOOKE_INTERRUPT_MACHINE_CHECK:
850c35c9d84SAlexander Graf 		printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR));
851c35c9d84SAlexander Graf 		kvmppc_dump_vcpu(vcpu);
852c35c9d84SAlexander Graf 		/* For debugging, send invalid exit reason to user space */
853c35c9d84SAlexander Graf 		run->hw.hardware_exit_reason = ~1ULL << 32;
854c35c9d84SAlexander Graf 		run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR);
855c35c9d84SAlexander Graf 		r = RESUME_HOST;
856d30f6e48SScott Wood 		break;
857d30f6e48SScott Wood 
858d30f6e48SScott Wood 	case BOOKE_INTERRUPT_EXTERNAL:
859d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, EXT_INTR_EXITS);
860d30f6e48SScott Wood 		r = RESUME_GUEST;
861d30f6e48SScott Wood 		break;
862d30f6e48SScott Wood 
863d30f6e48SScott Wood 	case BOOKE_INTERRUPT_DECREMENTER:
864d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, DEC_EXITS);
865d30f6e48SScott Wood 		r = RESUME_GUEST;
866d30f6e48SScott Wood 		break;
867d30f6e48SScott Wood 
8686328e593SBharat Bhushan 	case BOOKE_INTERRUPT_WATCHDOG:
8696328e593SBharat Bhushan 		r = RESUME_GUEST;
8706328e593SBharat Bhushan 		break;
8716328e593SBharat Bhushan 
872d30f6e48SScott Wood 	case BOOKE_INTERRUPT_DOORBELL:
873d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, DBELL_EXITS);
874d30f6e48SScott Wood 		r = RESUME_GUEST;
875d30f6e48SScott Wood 		break;
876d30f6e48SScott Wood 
877d30f6e48SScott Wood 	case BOOKE_INTERRUPT_GUEST_DBELL_CRIT:
878d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, GDBELL_EXITS);
879d30f6e48SScott Wood 
880d30f6e48SScott Wood 		/*
881d30f6e48SScott Wood 		 * We are here because there is a pending guest interrupt
882d30f6e48SScott Wood 		 * which could not be delivered as MSR_CE or MSR_ME was not
883d30f6e48SScott Wood 		 * set.  Once we break from here we will retry delivery.
884d30f6e48SScott Wood 		 */
885d30f6e48SScott Wood 		r = RESUME_GUEST;
886d30f6e48SScott Wood 		break;
887d30f6e48SScott Wood 
888d30f6e48SScott Wood 	case BOOKE_INTERRUPT_GUEST_DBELL:
889d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, GDBELL_EXITS);
890d30f6e48SScott Wood 
891d30f6e48SScott Wood 		/*
892d30f6e48SScott Wood 		 * We are here because there is a pending guest interrupt
893d30f6e48SScott Wood 		 * which could not be delivered as MSR_EE was not set.  Once
894d30f6e48SScott Wood 		 * we break from here we will retry delivery.
895d30f6e48SScott Wood 		 */
896d30f6e48SScott Wood 		r = RESUME_GUEST;
897d30f6e48SScott Wood 		break;
898d30f6e48SScott Wood 
89995f2e921SAlexander Graf 	case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
90095f2e921SAlexander Graf 		r = RESUME_GUEST;
90195f2e921SAlexander Graf 		break;
90295f2e921SAlexander Graf 
903d30f6e48SScott Wood 	case BOOKE_INTERRUPT_HV_PRIV:
904d30f6e48SScott Wood 		r = emulation_exit(run, vcpu);
905d30f6e48SScott Wood 		break;
906d30f6e48SScott Wood 
907d30f6e48SScott Wood 	case BOOKE_INTERRUPT_PROGRAM:
908d30f6e48SScott Wood 		if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) {
9090268597cSAlexander Graf 			/*
9100268597cSAlexander Graf 			 * Program traps generated by user-level software must
9110268597cSAlexander Graf 			 * be handled by the guest kernel.
9120268597cSAlexander Graf 			 *
9130268597cSAlexander Graf 			 * In GS mode, hypervisor privileged instructions trap
9140268597cSAlexander Graf 			 * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are
9150268597cSAlexander Graf 			 * actual program interrupts, handled by the guest.
9160268597cSAlexander Graf 			 */
917d30f6e48SScott Wood 			kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr);
918d30f6e48SScott Wood 			r = RESUME_GUEST;
919d30f6e48SScott Wood 			kvmppc_account_exit(vcpu, USR_PR_INST);
920d30f6e48SScott Wood 			break;
921d30f6e48SScott Wood 		}
922d30f6e48SScott Wood 
923d30f6e48SScott Wood 		r = emulation_exit(run, vcpu);
924d9fbd03dSHollis Blanchard 		break;
925d9fbd03dSHollis Blanchard 
926d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_FP_UNAVAIL:
927d4cf3892SHollis Blanchard 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL);
9287b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, FP_UNAVAIL);
929d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
930d9fbd03dSHollis Blanchard 		break;
931d9fbd03dSHollis Blanchard 
9324cd35f67SScott Wood #ifdef CONFIG_SPE
9334cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_UNAVAIL: {
9344cd35f67SScott Wood 		if (vcpu->arch.shared->msr & MSR_SPE)
9354cd35f67SScott Wood 			kvmppc_vcpu_enable_spe(vcpu);
9364cd35f67SScott Wood 		else
9374cd35f67SScott Wood 			kvmppc_booke_queue_irqprio(vcpu,
9384cd35f67SScott Wood 						   BOOKE_IRQPRIO_SPE_UNAVAIL);
939bb3a8a17SHollis Blanchard 		r = RESUME_GUEST;
940bb3a8a17SHollis Blanchard 		break;
9414cd35f67SScott Wood 	}
942bb3a8a17SHollis Blanchard 
943bb3a8a17SHollis Blanchard 	case BOOKE_INTERRUPT_SPE_FP_DATA:
944bb3a8a17SHollis Blanchard 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA);
945bb3a8a17SHollis Blanchard 		r = RESUME_GUEST;
946bb3a8a17SHollis Blanchard 		break;
947bb3a8a17SHollis Blanchard 
948bb3a8a17SHollis Blanchard 	case BOOKE_INTERRUPT_SPE_FP_ROUND:
949bb3a8a17SHollis Blanchard 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND);
950bb3a8a17SHollis Blanchard 		r = RESUME_GUEST;
951bb3a8a17SHollis Blanchard 		break;
9524cd35f67SScott Wood #else
9534cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_UNAVAIL:
9544cd35f67SScott Wood 		/*
9554cd35f67SScott Wood 		 * Guest wants SPE, but host kernel doesn't support it.  Send
9564cd35f67SScott Wood 		 * an "unimplemented operation" program check to the guest.
9574cd35f67SScott Wood 		 */
9584cd35f67SScott Wood 		kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV);
9594cd35f67SScott Wood 		r = RESUME_GUEST;
9604cd35f67SScott Wood 		break;
9614cd35f67SScott Wood 
9624cd35f67SScott Wood 	/*
9634cd35f67SScott Wood 	 * These really should never happen without CONFIG_SPE,
9644cd35f67SScott Wood 	 * as we should never enable the real MSR[SPE] in the guest.
9654cd35f67SScott Wood 	 */
9664cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_FP_DATA:
9674cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_FP_ROUND:
9684cd35f67SScott Wood 		printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n",
9694cd35f67SScott Wood 		       __func__, exit_nr, vcpu->arch.pc);
9704cd35f67SScott Wood 		run->hw.hardware_exit_reason = exit_nr;
9714cd35f67SScott Wood 		r = RESUME_HOST;
9724cd35f67SScott Wood 		break;
9734cd35f67SScott Wood #endif
974bb3a8a17SHollis Blanchard 
975d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_DATA_STORAGE:
976daf5e271SLiu Yu 		kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear,
977daf5e271SLiu Yu 		                               vcpu->arch.fault_esr);
9787b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, DSI_EXITS);
979d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
980d9fbd03dSHollis Blanchard 		break;
981d9fbd03dSHollis Blanchard 
982d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_INST_STORAGE:
983daf5e271SLiu Yu 		kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr);
9847b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, ISI_EXITS);
985d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
986d9fbd03dSHollis Blanchard 		break;
987d9fbd03dSHollis Blanchard 
988011da899SAlexander Graf 	case BOOKE_INTERRUPT_ALIGNMENT:
989011da899SAlexander Graf 		kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear,
990011da899SAlexander Graf 		                            vcpu->arch.fault_esr);
991011da899SAlexander Graf 		r = RESUME_GUEST;
992011da899SAlexander Graf 		break;
993011da899SAlexander Graf 
994d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV
995d30f6e48SScott Wood 	case BOOKE_INTERRUPT_HV_SYSCALL:
996d30f6e48SScott Wood 		if (!(vcpu->arch.shared->msr & MSR_PR)) {
997d30f6e48SScott Wood 			kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
998d30f6e48SScott Wood 		} else {
999d30f6e48SScott Wood 			/*
1000d30f6e48SScott Wood 			 * hcall from guest userspace -- send privileged
1001d30f6e48SScott Wood 			 * instruction program check.
1002d30f6e48SScott Wood 			 */
1003d30f6e48SScott Wood 			kvmppc_core_queue_program(vcpu, ESR_PPR);
1004d30f6e48SScott Wood 		}
1005d30f6e48SScott Wood 
1006d30f6e48SScott Wood 		r = RESUME_GUEST;
1007d30f6e48SScott Wood 		break;
1008d30f6e48SScott Wood #else
1009d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_SYSCALL:
10102a342ed5SAlexander Graf 		if (!(vcpu->arch.shared->msr & MSR_PR) &&
10112a342ed5SAlexander Graf 		    (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) {
10122a342ed5SAlexander Graf 			/* KVM PV hypercalls */
10132a342ed5SAlexander Graf 			kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
10142a342ed5SAlexander Graf 			r = RESUME_GUEST;
10152a342ed5SAlexander Graf 		} else {
10162a342ed5SAlexander Graf 			/* Guest syscalls */
1017d4cf3892SHollis Blanchard 			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL);
10182a342ed5SAlexander Graf 		}
10197b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, SYSCALL_EXITS);
1020d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
1021d9fbd03dSHollis Blanchard 		break;
1022d30f6e48SScott Wood #endif
1023d9fbd03dSHollis Blanchard 
1024d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_DTLB_MISS: {
1025d9fbd03dSHollis Blanchard 		unsigned long eaddr = vcpu->arch.fault_dear;
10267924bd41SHollis Blanchard 		int gtlb_index;
1027475e7cddSHollis Blanchard 		gpa_t gpaddr;
1028d9fbd03dSHollis Blanchard 		gfn_t gfn;
1029d9fbd03dSHollis Blanchard 
1030bf7ca4bdSAlexander Graf #ifdef CONFIG_KVM_E500V2
1031a4cd8b23SScott Wood 		if (!(vcpu->arch.shared->msr & MSR_PR) &&
1032a4cd8b23SScott Wood 		    (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
1033a4cd8b23SScott Wood 			kvmppc_map_magic(vcpu);
1034a4cd8b23SScott Wood 			kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
1035a4cd8b23SScott Wood 			r = RESUME_GUEST;
1036a4cd8b23SScott Wood 
1037a4cd8b23SScott Wood 			break;
1038a4cd8b23SScott Wood 		}
1039a4cd8b23SScott Wood #endif
1040a4cd8b23SScott Wood 
1041d9fbd03dSHollis Blanchard 		/* Check the guest TLB. */
1042fa86b8ddSHollis Blanchard 		gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
10437924bd41SHollis Blanchard 		if (gtlb_index < 0) {
1044d9fbd03dSHollis Blanchard 			/* The guest didn't have a mapping for it. */
1045daf5e271SLiu Yu 			kvmppc_core_queue_dtlb_miss(vcpu,
1046daf5e271SLiu Yu 			                            vcpu->arch.fault_dear,
1047daf5e271SLiu Yu 			                            vcpu->arch.fault_esr);
1048b52a638cSHollis Blanchard 			kvmppc_mmu_dtlb_miss(vcpu);
10497b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS);
1050d9fbd03dSHollis Blanchard 			r = RESUME_GUEST;
1051d9fbd03dSHollis Blanchard 			break;
1052d9fbd03dSHollis Blanchard 		}
1053d9fbd03dSHollis Blanchard 
1054f1e89028SScott Wood 		idx = srcu_read_lock(&vcpu->kvm->srcu);
1055f1e89028SScott Wood 
1056be8d1caeSHollis Blanchard 		gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
1057475e7cddSHollis Blanchard 		gfn = gpaddr >> PAGE_SHIFT;
1058d9fbd03dSHollis Blanchard 
1059d9fbd03dSHollis Blanchard 		if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
1060d9fbd03dSHollis Blanchard 			/* The guest TLB had a mapping, but the shadow TLB
1061d9fbd03dSHollis Blanchard 			 * didn't, and it is RAM. This could be because:
1062d9fbd03dSHollis Blanchard 			 * a) the entry is mapping the host kernel, or
1063d9fbd03dSHollis Blanchard 			 * b) the guest used a large mapping which we're faking
1064d9fbd03dSHollis Blanchard 			 * Either way, we need to satisfy the fault without
1065d9fbd03dSHollis Blanchard 			 * invoking the guest. */
106658a96214SHollis Blanchard 			kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
10677b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
1068d9fbd03dSHollis Blanchard 			r = RESUME_GUEST;
1069d9fbd03dSHollis Blanchard 		} else {
1070d9fbd03dSHollis Blanchard 			/* Guest has mapped and accessed a page which is not
1071d9fbd03dSHollis Blanchard 			 * actually RAM. */
1072475e7cddSHollis Blanchard 			vcpu->arch.paddr_accessed = gpaddr;
10736020c0f6SAlexander Graf 			vcpu->arch.vaddr_accessed = eaddr;
1074d9fbd03dSHollis Blanchard 			r = kvmppc_emulate_mmio(run, vcpu);
10757b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, MMIO_EXITS);
1076d9fbd03dSHollis Blanchard 		}
1077d9fbd03dSHollis Blanchard 
1078f1e89028SScott Wood 		srcu_read_unlock(&vcpu->kvm->srcu, idx);
1079d9fbd03dSHollis Blanchard 		break;
1080d9fbd03dSHollis Blanchard 	}
1081d9fbd03dSHollis Blanchard 
1082d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_ITLB_MISS: {
1083d9fbd03dSHollis Blanchard 		unsigned long eaddr = vcpu->arch.pc;
108489168618SHollis Blanchard 		gpa_t gpaddr;
1085d9fbd03dSHollis Blanchard 		gfn_t gfn;
10867924bd41SHollis Blanchard 		int gtlb_index;
1087d9fbd03dSHollis Blanchard 
1088d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
1089d9fbd03dSHollis Blanchard 
1090d9fbd03dSHollis Blanchard 		/* Check the guest TLB. */
1091fa86b8ddSHollis Blanchard 		gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
10927924bd41SHollis Blanchard 		if (gtlb_index < 0) {
1093d9fbd03dSHollis Blanchard 			/* The guest didn't have a mapping for it. */
1094d4cf3892SHollis Blanchard 			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
1095b52a638cSHollis Blanchard 			kvmppc_mmu_itlb_miss(vcpu);
10967b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS);
1097d9fbd03dSHollis Blanchard 			break;
1098d9fbd03dSHollis Blanchard 		}
1099d9fbd03dSHollis Blanchard 
11007b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS);
1101d9fbd03dSHollis Blanchard 
1102f1e89028SScott Wood 		idx = srcu_read_lock(&vcpu->kvm->srcu);
1103f1e89028SScott Wood 
1104be8d1caeSHollis Blanchard 		gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
110589168618SHollis Blanchard 		gfn = gpaddr >> PAGE_SHIFT;
1106d9fbd03dSHollis Blanchard 
1107d9fbd03dSHollis Blanchard 		if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
1108d9fbd03dSHollis Blanchard 			/* The guest TLB had a mapping, but the shadow TLB
1109d9fbd03dSHollis Blanchard 			 * didn't. This could be because:
1110d9fbd03dSHollis Blanchard 			 * a) the entry is mapping the host kernel, or
1111d9fbd03dSHollis Blanchard 			 * b) the guest used a large mapping which we're faking
1112d9fbd03dSHollis Blanchard 			 * Either way, we need to satisfy the fault without
1113d9fbd03dSHollis Blanchard 			 * invoking the guest. */
111458a96214SHollis Blanchard 			kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
1115d9fbd03dSHollis Blanchard 		} else {
1116d9fbd03dSHollis Blanchard 			/* Guest mapped and leaped at non-RAM! */
1117d4cf3892SHollis Blanchard 			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK);
1118d9fbd03dSHollis Blanchard 		}
1119d9fbd03dSHollis Blanchard 
1120f1e89028SScott Wood 		srcu_read_unlock(&vcpu->kvm->srcu, idx);
1121d9fbd03dSHollis Blanchard 		break;
1122d9fbd03dSHollis Blanchard 	}
1123d9fbd03dSHollis Blanchard 
1124d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_DEBUG: {
1125ce11e48bSBharat Bhushan 		r = kvmppc_handle_debug(run, vcpu);
1126ce11e48bSBharat Bhushan 		if (r == RESUME_HOST)
1127d9fbd03dSHollis Blanchard 			run->exit_reason = KVM_EXIT_DEBUG;
11287b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, DEBUG_EXITS);
1129d9fbd03dSHollis Blanchard 		break;
1130d9fbd03dSHollis Blanchard 	}
1131d9fbd03dSHollis Blanchard 
1132d9fbd03dSHollis Blanchard 	default:
1133d9fbd03dSHollis Blanchard 		printk(KERN_EMERG "exit_nr %d\n", exit_nr);
1134d9fbd03dSHollis Blanchard 		BUG();
1135d9fbd03dSHollis Blanchard 	}
1136d9fbd03dSHollis Blanchard 
1137a8e4ef84SAlexander Graf 	/*
1138a8e4ef84SAlexander Graf 	 * To avoid clobbering exit_reason, only check for signals if we
1139a8e4ef84SAlexander Graf 	 * aren't already exiting to userspace for some other reason.
1140a8e4ef84SAlexander Graf 	 */
114103660ba2SAlexander Graf 	if (!(r & RESUME_HOST)) {
11427ee78855SAlexander Graf 		s = kvmppc_prepare_to_enter(vcpu);
11436c85f52bSScott Wood 		if (s <= 0)
11447ee78855SAlexander Graf 			r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV);
11456c85f52bSScott Wood 		else {
11466c85f52bSScott Wood 			/* interrupts now hard-disabled */
11475f1c248fSScott Wood 			kvmppc_fix_ee_before_entry();
114824afa37bSAlexander Graf 		}
114924afa37bSAlexander Graf 	}
1150706fb730SAlexander Graf 
1151d9fbd03dSHollis Blanchard 	return r;
1152d9fbd03dSHollis Blanchard }
1153d9fbd03dSHollis Blanchard 
1154d26f22c9SBharat Bhushan static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr)
1155d26f22c9SBharat Bhushan {
1156d26f22c9SBharat Bhushan 	u32 old_tsr = vcpu->arch.tsr;
1157d26f22c9SBharat Bhushan 
1158d26f22c9SBharat Bhushan 	vcpu->arch.tsr = new_tsr;
1159d26f22c9SBharat Bhushan 
1160d26f22c9SBharat Bhushan 	if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS))
1161d26f22c9SBharat Bhushan 		arm_next_watchdog(vcpu);
1162d26f22c9SBharat Bhushan 
1163d26f22c9SBharat Bhushan 	update_timer_ints(vcpu);
1164d26f22c9SBharat Bhushan }
1165d26f22c9SBharat Bhushan 
1166d9fbd03dSHollis Blanchard /* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */
1167d9fbd03dSHollis Blanchard int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
1168d9fbd03dSHollis Blanchard {
1169082decf2SHollis Blanchard 	int i;
1170af8f38b3SAlexander Graf 	int r;
1171082decf2SHollis Blanchard 
1172d9fbd03dSHollis Blanchard 	vcpu->arch.pc = 0;
1173b5904972SScott Wood 	vcpu->arch.shared->pir = vcpu->vcpu_id;
11748e5b26b5SAlexander Graf 	kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */
1175d30f6e48SScott Wood 	kvmppc_set_msr(vcpu, 0);
1176d9fbd03dSHollis Blanchard 
1177d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV
1178ce11e48bSBharat Bhushan 	vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS;
1179d9fbd03dSHollis Blanchard 	vcpu->arch.shadow_pid = 1;
1180d30f6e48SScott Wood 	vcpu->arch.shared->msr = 0;
1181d30f6e48SScott Wood #endif
1182d9fbd03dSHollis Blanchard 
1183082decf2SHollis Blanchard 	/* Eye-catching numbers so we know if the guest takes an interrupt
1184082decf2SHollis Blanchard 	 * before it's programmed its own IVPR/IVORs. */
1185d9fbd03dSHollis Blanchard 	vcpu->arch.ivpr = 0x55550000;
1186082decf2SHollis Blanchard 	for (i = 0; i < BOOKE_IRQPRIO_MAX; i++)
1187082decf2SHollis Blanchard 		vcpu->arch.ivor[i] = 0x7700 | i * 4;
1188d9fbd03dSHollis Blanchard 
118973e75b41SHollis Blanchard 	kvmppc_init_timing_stats(vcpu);
119073e75b41SHollis Blanchard 
1191af8f38b3SAlexander Graf 	r = kvmppc_core_vcpu_setup(vcpu);
1192af8f38b3SAlexander Graf 	kvmppc_sanity_check(vcpu);
1193af8f38b3SAlexander Graf 	return r;
1194d9fbd03dSHollis Blanchard }
1195d9fbd03dSHollis Blanchard 
1196f61c94bbSBharat Bhushan int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu)
1197f61c94bbSBharat Bhushan {
1198f61c94bbSBharat Bhushan 	/* setup watchdog timer once */
1199f61c94bbSBharat Bhushan 	spin_lock_init(&vcpu->arch.wdt_lock);
1200f61c94bbSBharat Bhushan 	setup_timer(&vcpu->arch.wdt_timer, kvmppc_watchdog_func,
1201f61c94bbSBharat Bhushan 		    (unsigned long)vcpu);
1202f61c94bbSBharat Bhushan 
1203f61c94bbSBharat Bhushan 	return 0;
1204f61c94bbSBharat Bhushan }
1205f61c94bbSBharat Bhushan 
1206f61c94bbSBharat Bhushan void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu)
1207f61c94bbSBharat Bhushan {
1208f61c94bbSBharat Bhushan 	del_timer_sync(&vcpu->arch.wdt_timer);
1209f61c94bbSBharat Bhushan }
1210f61c94bbSBharat Bhushan 
1211d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1212d9fbd03dSHollis Blanchard {
1213d9fbd03dSHollis Blanchard 	int i;
1214d9fbd03dSHollis Blanchard 
1215d9fbd03dSHollis Blanchard 	regs->pc = vcpu->arch.pc;
1216992b5b29SAlexander Graf 	regs->cr = kvmppc_get_cr(vcpu);
1217d9fbd03dSHollis Blanchard 	regs->ctr = vcpu->arch.ctr;
1218d9fbd03dSHollis Blanchard 	regs->lr = vcpu->arch.lr;
1219992b5b29SAlexander Graf 	regs->xer = kvmppc_get_xer(vcpu);
1220666e7252SAlexander Graf 	regs->msr = vcpu->arch.shared->msr;
122131579eeaSBharat Bhushan 	regs->srr0 = kvmppc_get_srr0(vcpu);
122231579eeaSBharat Bhushan 	regs->srr1 = kvmppc_get_srr1(vcpu);
1223d9fbd03dSHollis Blanchard 	regs->pid = vcpu->arch.pid;
1224c1b8a01bSBharat Bhushan 	regs->sprg0 = kvmppc_get_sprg0(vcpu);
1225c1b8a01bSBharat Bhushan 	regs->sprg1 = kvmppc_get_sprg1(vcpu);
1226c1b8a01bSBharat Bhushan 	regs->sprg2 = kvmppc_get_sprg2(vcpu);
1227c1b8a01bSBharat Bhushan 	regs->sprg3 = kvmppc_get_sprg3(vcpu);
1228c1b8a01bSBharat Bhushan 	regs->sprg4 = kvmppc_get_sprg4(vcpu);
1229c1b8a01bSBharat Bhushan 	regs->sprg5 = kvmppc_get_sprg5(vcpu);
1230c1b8a01bSBharat Bhushan 	regs->sprg6 = kvmppc_get_sprg6(vcpu);
1231c1b8a01bSBharat Bhushan 	regs->sprg7 = kvmppc_get_sprg7(vcpu);
1232d9fbd03dSHollis Blanchard 
1233d9fbd03dSHollis Blanchard 	for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
12348e5b26b5SAlexander Graf 		regs->gpr[i] = kvmppc_get_gpr(vcpu, i);
1235d9fbd03dSHollis Blanchard 
1236d9fbd03dSHollis Blanchard 	return 0;
1237d9fbd03dSHollis Blanchard }
1238d9fbd03dSHollis Blanchard 
1239d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1240d9fbd03dSHollis Blanchard {
1241d9fbd03dSHollis Blanchard 	int i;
1242d9fbd03dSHollis Blanchard 
1243d9fbd03dSHollis Blanchard 	vcpu->arch.pc = regs->pc;
1244992b5b29SAlexander Graf 	kvmppc_set_cr(vcpu, regs->cr);
1245d9fbd03dSHollis Blanchard 	vcpu->arch.ctr = regs->ctr;
1246d9fbd03dSHollis Blanchard 	vcpu->arch.lr = regs->lr;
1247992b5b29SAlexander Graf 	kvmppc_set_xer(vcpu, regs->xer);
1248b8fd68acSHollis Blanchard 	kvmppc_set_msr(vcpu, regs->msr);
124931579eeaSBharat Bhushan 	kvmppc_set_srr0(vcpu, regs->srr0);
125031579eeaSBharat Bhushan 	kvmppc_set_srr1(vcpu, regs->srr1);
12515ce941eeSScott Wood 	kvmppc_set_pid(vcpu, regs->pid);
1252c1b8a01bSBharat Bhushan 	kvmppc_set_sprg0(vcpu, regs->sprg0);
1253c1b8a01bSBharat Bhushan 	kvmppc_set_sprg1(vcpu, regs->sprg1);
1254c1b8a01bSBharat Bhushan 	kvmppc_set_sprg2(vcpu, regs->sprg2);
1255c1b8a01bSBharat Bhushan 	kvmppc_set_sprg3(vcpu, regs->sprg3);
1256c1b8a01bSBharat Bhushan 	kvmppc_set_sprg4(vcpu, regs->sprg4);
1257c1b8a01bSBharat Bhushan 	kvmppc_set_sprg5(vcpu, regs->sprg5);
1258c1b8a01bSBharat Bhushan 	kvmppc_set_sprg6(vcpu, regs->sprg6);
1259c1b8a01bSBharat Bhushan 	kvmppc_set_sprg7(vcpu, regs->sprg7);
1260d9fbd03dSHollis Blanchard 
12618e5b26b5SAlexander Graf 	for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
12628e5b26b5SAlexander Graf 		kvmppc_set_gpr(vcpu, i, regs->gpr[i]);
1263d9fbd03dSHollis Blanchard 
1264d9fbd03dSHollis Blanchard 	return 0;
1265d9fbd03dSHollis Blanchard }
1266d9fbd03dSHollis Blanchard 
12675ce941eeSScott Wood static void get_sregs_base(struct kvm_vcpu *vcpu,
12685ce941eeSScott Wood                            struct kvm_sregs *sregs)
12695ce941eeSScott Wood {
12705ce941eeSScott Wood 	u64 tb = get_tb();
12715ce941eeSScott Wood 
12725ce941eeSScott Wood 	sregs->u.e.features |= KVM_SREGS_E_BASE;
12735ce941eeSScott Wood 
12745ce941eeSScott Wood 	sregs->u.e.csrr0 = vcpu->arch.csrr0;
12755ce941eeSScott Wood 	sregs->u.e.csrr1 = vcpu->arch.csrr1;
12765ce941eeSScott Wood 	sregs->u.e.mcsr = vcpu->arch.mcsr;
1277dc168549SBharat Bhushan 	sregs->u.e.esr = kvmppc_get_esr(vcpu);
1278a5414d4bSBharat Bhushan 	sregs->u.e.dear = kvmppc_get_dar(vcpu);
12795ce941eeSScott Wood 	sregs->u.e.tsr = vcpu->arch.tsr;
12805ce941eeSScott Wood 	sregs->u.e.tcr = vcpu->arch.tcr;
12815ce941eeSScott Wood 	sregs->u.e.dec = kvmppc_get_dec(vcpu, tb);
12825ce941eeSScott Wood 	sregs->u.e.tb = tb;
12835ce941eeSScott Wood 	sregs->u.e.vrsave = vcpu->arch.vrsave;
12845ce941eeSScott Wood }
12855ce941eeSScott Wood 
12865ce941eeSScott Wood static int set_sregs_base(struct kvm_vcpu *vcpu,
12875ce941eeSScott Wood                           struct kvm_sregs *sregs)
12885ce941eeSScott Wood {
12895ce941eeSScott Wood 	if (!(sregs->u.e.features & KVM_SREGS_E_BASE))
12905ce941eeSScott Wood 		return 0;
12915ce941eeSScott Wood 
12925ce941eeSScott Wood 	vcpu->arch.csrr0 = sregs->u.e.csrr0;
12935ce941eeSScott Wood 	vcpu->arch.csrr1 = sregs->u.e.csrr1;
12945ce941eeSScott Wood 	vcpu->arch.mcsr = sregs->u.e.mcsr;
1295dc168549SBharat Bhushan 	kvmppc_set_esr(vcpu, sregs->u.e.esr);
1296a5414d4bSBharat Bhushan 	kvmppc_set_dar(vcpu, sregs->u.e.dear);
12975ce941eeSScott Wood 	vcpu->arch.vrsave = sregs->u.e.vrsave;
1298dfd4d47eSScott Wood 	kvmppc_set_tcr(vcpu, sregs->u.e.tcr);
12995ce941eeSScott Wood 
1300dfd4d47eSScott Wood 	if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) {
13015ce941eeSScott Wood 		vcpu->arch.dec = sregs->u.e.dec;
13025ce941eeSScott Wood 		kvmppc_emulate_dec(vcpu);
1303dfd4d47eSScott Wood 	}
13045ce941eeSScott Wood 
1305d26f22c9SBharat Bhushan 	if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR)
1306d26f22c9SBharat Bhushan 		kvmppc_set_tsr(vcpu, sregs->u.e.tsr);
13075ce941eeSScott Wood 
13085ce941eeSScott Wood 	return 0;
13095ce941eeSScott Wood }
13105ce941eeSScott Wood 
13115ce941eeSScott Wood static void get_sregs_arch206(struct kvm_vcpu *vcpu,
13125ce941eeSScott Wood                               struct kvm_sregs *sregs)
13135ce941eeSScott Wood {
13145ce941eeSScott Wood 	sregs->u.e.features |= KVM_SREGS_E_ARCH206;
13155ce941eeSScott Wood 
1316841741f2SScott Wood 	sregs->u.e.pir = vcpu->vcpu_id;
13175ce941eeSScott Wood 	sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0;
13185ce941eeSScott Wood 	sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1;
13195ce941eeSScott Wood 	sregs->u.e.decar = vcpu->arch.decar;
13205ce941eeSScott Wood 	sregs->u.e.ivpr = vcpu->arch.ivpr;
13215ce941eeSScott Wood }
13225ce941eeSScott Wood 
13235ce941eeSScott Wood static int set_sregs_arch206(struct kvm_vcpu *vcpu,
13245ce941eeSScott Wood                              struct kvm_sregs *sregs)
13255ce941eeSScott Wood {
13265ce941eeSScott Wood 	if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206))
13275ce941eeSScott Wood 		return 0;
13285ce941eeSScott Wood 
1329841741f2SScott Wood 	if (sregs->u.e.pir != vcpu->vcpu_id)
13305ce941eeSScott Wood 		return -EINVAL;
13315ce941eeSScott Wood 
13325ce941eeSScott Wood 	vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0;
13335ce941eeSScott Wood 	vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1;
13345ce941eeSScott Wood 	vcpu->arch.decar = sregs->u.e.decar;
13355ce941eeSScott Wood 	vcpu->arch.ivpr = sregs->u.e.ivpr;
13365ce941eeSScott Wood 
13375ce941eeSScott Wood 	return 0;
13385ce941eeSScott Wood }
13395ce941eeSScott Wood 
13403a167beaSAneesh Kumar K.V int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
13415ce941eeSScott Wood {
13425ce941eeSScott Wood 	sregs->u.e.features |= KVM_SREGS_E_IVOR;
13435ce941eeSScott Wood 
13445ce941eeSScott Wood 	sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL];
13455ce941eeSScott Wood 	sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK];
13465ce941eeSScott Wood 	sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE];
13475ce941eeSScott Wood 	sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE];
13485ce941eeSScott Wood 	sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL];
13495ce941eeSScott Wood 	sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT];
13505ce941eeSScott Wood 	sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM];
13515ce941eeSScott Wood 	sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL];
13525ce941eeSScott Wood 	sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL];
13535ce941eeSScott Wood 	sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL];
13545ce941eeSScott Wood 	sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER];
13555ce941eeSScott Wood 	sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT];
13565ce941eeSScott Wood 	sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG];
13575ce941eeSScott Wood 	sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS];
13585ce941eeSScott Wood 	sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS];
13595ce941eeSScott Wood 	sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG];
13603a167beaSAneesh Kumar K.V 	return 0;
13615ce941eeSScott Wood }
13625ce941eeSScott Wood 
13635ce941eeSScott Wood int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
13645ce941eeSScott Wood {
13655ce941eeSScott Wood 	if (!(sregs->u.e.features & KVM_SREGS_E_IVOR))
13665ce941eeSScott Wood 		return 0;
13675ce941eeSScott Wood 
13685ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0];
13695ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1];
13705ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2];
13715ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3];
13725ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4];
13735ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5];
13745ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6];
13755ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7];
13765ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8];
13775ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9];
13785ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10];
13795ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11];
13805ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12];
13815ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13];
13825ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14];
13835ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15];
13845ce941eeSScott Wood 
13855ce941eeSScott Wood 	return 0;
13865ce941eeSScott Wood }
13875ce941eeSScott Wood 
1388d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
1389d9fbd03dSHollis Blanchard                                   struct kvm_sregs *sregs)
1390d9fbd03dSHollis Blanchard {
13915ce941eeSScott Wood 	sregs->pvr = vcpu->arch.pvr;
13925ce941eeSScott Wood 
13935ce941eeSScott Wood 	get_sregs_base(vcpu, sregs);
13945ce941eeSScott Wood 	get_sregs_arch206(vcpu, sregs);
1395cbbc58d4SAneesh Kumar K.V 	return vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs);
1396d9fbd03dSHollis Blanchard }
1397d9fbd03dSHollis Blanchard 
1398d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
1399d9fbd03dSHollis Blanchard                                   struct kvm_sregs *sregs)
1400d9fbd03dSHollis Blanchard {
14015ce941eeSScott Wood 	int ret;
14025ce941eeSScott Wood 
14035ce941eeSScott Wood 	if (vcpu->arch.pvr != sregs->pvr)
14045ce941eeSScott Wood 		return -EINVAL;
14055ce941eeSScott Wood 
14065ce941eeSScott Wood 	ret = set_sregs_base(vcpu, sregs);
14075ce941eeSScott Wood 	if (ret < 0)
14085ce941eeSScott Wood 		return ret;
14095ce941eeSScott Wood 
14105ce941eeSScott Wood 	ret = set_sregs_arch206(vcpu, sregs);
14115ce941eeSScott Wood 	if (ret < 0)
14125ce941eeSScott Wood 		return ret;
14135ce941eeSScott Wood 
1414cbbc58d4SAneesh Kumar K.V 	return vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs);
1415d9fbd03dSHollis Blanchard }
1416d9fbd03dSHollis Blanchard 
141731f3438eSPaul Mackerras int kvm_vcpu_ioctl_get_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg)
141831f3438eSPaul Mackerras {
141935b299e2SMihai Caraman 	int r = 0;
142035b299e2SMihai Caraman 	union kvmppc_one_reg val;
142135b299e2SMihai Caraman 	int size;
142235b299e2SMihai Caraman 
142335b299e2SMihai Caraman 	size = one_reg_size(reg->id);
142435b299e2SMihai Caraman 	if (size > sizeof(val))
142535b299e2SMihai Caraman 		return -EINVAL;
14266df8d3fcSBharat Bhushan 
14276df8d3fcSBharat Bhushan 	switch (reg->id) {
14286df8d3fcSBharat Bhushan 	case KVM_REG_PPC_IAC1:
1429547465efSBharat Bhushan 		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac1);
14306df8d3fcSBharat Bhushan 		break;
1431547465efSBharat Bhushan 	case KVM_REG_PPC_IAC2:
1432547465efSBharat Bhushan 		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac2);
1433547465efSBharat Bhushan 		break;
1434547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2
1435547465efSBharat Bhushan 	case KVM_REG_PPC_IAC3:
1436547465efSBharat Bhushan 		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac3);
1437547465efSBharat Bhushan 		break;
1438547465efSBharat Bhushan 	case KVM_REG_PPC_IAC4:
1439547465efSBharat Bhushan 		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac4);
1440547465efSBharat Bhushan 		break;
1441547465efSBharat Bhushan #endif
14426df8d3fcSBharat Bhushan 	case KVM_REG_PPC_DAC1:
1443547465efSBharat Bhushan 		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.dac1);
1444547465efSBharat Bhushan 		break;
144535b299e2SMihai Caraman 	case KVM_REG_PPC_DAC2:
1446547465efSBharat Bhushan 		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.dac2);
14476df8d3fcSBharat Bhushan 		break;
1448324b3e63SAlexander Graf 	case KVM_REG_PPC_EPR: {
144934f754b9SBharat Bhushan 		u32 epr = kvmppc_get_epr(vcpu);
145035b299e2SMihai Caraman 		val = get_reg_val(reg->id, epr);
1451324b3e63SAlexander Graf 		break;
1452324b3e63SAlexander Graf 	}
1453352df1deSMihai Caraman #if defined(CONFIG_64BIT)
1454352df1deSMihai Caraman 	case KVM_REG_PPC_EPCR:
145535b299e2SMihai Caraman 		val = get_reg_val(reg->id, vcpu->arch.epcr);
1456352df1deSMihai Caraman 		break;
1457352df1deSMihai Caraman #endif
145878accda4SBharat Bhushan 	case KVM_REG_PPC_TCR:
145935b299e2SMihai Caraman 		val = get_reg_val(reg->id, vcpu->arch.tcr);
146078accda4SBharat Bhushan 		break;
146178accda4SBharat Bhushan 	case KVM_REG_PPC_TSR:
146235b299e2SMihai Caraman 		val = get_reg_val(reg->id, vcpu->arch.tsr);
146378accda4SBharat Bhushan 		break;
146435b299e2SMihai Caraman 	case KVM_REG_PPC_DEBUG_INST:
1465b12c7841SBharat Bhushan 		val = get_reg_val(reg->id, KVMPPC_INST_EHPRIV_DEBUG);
14668c32a2eaSBharat Bhushan 		break;
14678b75cbbeSPaul Mackerras 	case KVM_REG_PPC_VRSAVE:
14688b75cbbeSPaul Mackerras 		val = get_reg_val(reg->id, vcpu->arch.vrsave);
14698c32a2eaSBharat Bhushan 		break;
14706df8d3fcSBharat Bhushan 	default:
1471cbbc58d4SAneesh Kumar K.V 		r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, reg->id, &val);
14726df8d3fcSBharat Bhushan 		break;
14736df8d3fcSBharat Bhushan 	}
147435b299e2SMihai Caraman 
147535b299e2SMihai Caraman 	if (r)
147635b299e2SMihai Caraman 		return r;
147735b299e2SMihai Caraman 
147835b299e2SMihai Caraman 	if (copy_to_user((char __user *)(unsigned long)reg->addr, &val, size))
147935b299e2SMihai Caraman 		r = -EFAULT;
148035b299e2SMihai Caraman 
14816df8d3fcSBharat Bhushan 	return r;
148231f3438eSPaul Mackerras }
148331f3438eSPaul Mackerras 
148431f3438eSPaul Mackerras int kvm_vcpu_ioctl_set_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg)
148531f3438eSPaul Mackerras {
148635b299e2SMihai Caraman 	int r = 0;
148735b299e2SMihai Caraman 	union kvmppc_one_reg val;
148835b299e2SMihai Caraman 	int size;
148935b299e2SMihai Caraman 
149035b299e2SMihai Caraman 	size = one_reg_size(reg->id);
149135b299e2SMihai Caraman 	if (size > sizeof(val))
149235b299e2SMihai Caraman 		return -EINVAL;
149335b299e2SMihai Caraman 
149435b299e2SMihai Caraman 	if (copy_from_user(&val, (char __user *)(unsigned long)reg->addr, size))
149535b299e2SMihai Caraman 		return -EFAULT;
14966df8d3fcSBharat Bhushan 
14976df8d3fcSBharat Bhushan 	switch (reg->id) {
14986df8d3fcSBharat Bhushan 	case KVM_REG_PPC_IAC1:
1499547465efSBharat Bhushan 		vcpu->arch.dbg_reg.iac1 = set_reg_val(reg->id, val);
15006df8d3fcSBharat Bhushan 		break;
1501547465efSBharat Bhushan 	case KVM_REG_PPC_IAC2:
1502547465efSBharat Bhushan 		vcpu->arch.dbg_reg.iac2 = set_reg_val(reg->id, val);
1503547465efSBharat Bhushan 		break;
1504547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2
1505547465efSBharat Bhushan 	case KVM_REG_PPC_IAC3:
1506547465efSBharat Bhushan 		vcpu->arch.dbg_reg.iac3 = set_reg_val(reg->id, val);
1507547465efSBharat Bhushan 		break;
1508547465efSBharat Bhushan 	case KVM_REG_PPC_IAC4:
1509547465efSBharat Bhushan 		vcpu->arch.dbg_reg.iac4 = set_reg_val(reg->id, val);
1510547465efSBharat Bhushan 		break;
1511547465efSBharat Bhushan #endif
15126df8d3fcSBharat Bhushan 	case KVM_REG_PPC_DAC1:
1513547465efSBharat Bhushan 		vcpu->arch.dbg_reg.dac1 = set_reg_val(reg->id, val);
1514547465efSBharat Bhushan 		break;
151535b299e2SMihai Caraman 	case KVM_REG_PPC_DAC2:
1516547465efSBharat Bhushan 		vcpu->arch.dbg_reg.dac2 = set_reg_val(reg->id, val);
15176df8d3fcSBharat Bhushan 		break;
1518324b3e63SAlexander Graf 	case KVM_REG_PPC_EPR: {
151935b299e2SMihai Caraman 		u32 new_epr = set_reg_val(reg->id, val);
1520324b3e63SAlexander Graf 		kvmppc_set_epr(vcpu, new_epr);
1521324b3e63SAlexander Graf 		break;
1522324b3e63SAlexander Graf 	}
1523352df1deSMihai Caraman #if defined(CONFIG_64BIT)
1524352df1deSMihai Caraman 	case KVM_REG_PPC_EPCR: {
152535b299e2SMihai Caraman 		u32 new_epcr = set_reg_val(reg->id, val);
1526352df1deSMihai Caraman 		kvmppc_set_epcr(vcpu, new_epcr);
1527352df1deSMihai Caraman 		break;
1528352df1deSMihai Caraman 	}
1529352df1deSMihai Caraman #endif
153078accda4SBharat Bhushan 	case KVM_REG_PPC_OR_TSR: {
153135b299e2SMihai Caraman 		u32 tsr_bits = set_reg_val(reg->id, val);
153278accda4SBharat Bhushan 		kvmppc_set_tsr_bits(vcpu, tsr_bits);
153378accda4SBharat Bhushan 		break;
153478accda4SBharat Bhushan 	}
153578accda4SBharat Bhushan 	case KVM_REG_PPC_CLEAR_TSR: {
153635b299e2SMihai Caraman 		u32 tsr_bits = set_reg_val(reg->id, val);
153778accda4SBharat Bhushan 		kvmppc_clr_tsr_bits(vcpu, tsr_bits);
153878accda4SBharat Bhushan 		break;
153978accda4SBharat Bhushan 	}
154078accda4SBharat Bhushan 	case KVM_REG_PPC_TSR: {
154135b299e2SMihai Caraman 		u32 tsr = set_reg_val(reg->id, val);
154278accda4SBharat Bhushan 		kvmppc_set_tsr(vcpu, tsr);
154378accda4SBharat Bhushan 		break;
154478accda4SBharat Bhushan 	}
154578accda4SBharat Bhushan 	case KVM_REG_PPC_TCR: {
154635b299e2SMihai Caraman 		u32 tcr = set_reg_val(reg->id, val);
154778accda4SBharat Bhushan 		kvmppc_set_tcr(vcpu, tcr);
154878accda4SBharat Bhushan 		break;
154978accda4SBharat Bhushan 	}
15508b75cbbeSPaul Mackerras 	case KVM_REG_PPC_VRSAVE:
15518b75cbbeSPaul Mackerras 		vcpu->arch.vrsave = set_reg_val(reg->id, val);
15528b75cbbeSPaul Mackerras 		break;
15536df8d3fcSBharat Bhushan 	default:
1554cbbc58d4SAneesh Kumar K.V 		r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, reg->id, &val);
15556df8d3fcSBharat Bhushan 		break;
15566df8d3fcSBharat Bhushan 	}
155735b299e2SMihai Caraman 
15586df8d3fcSBharat Bhushan 	return r;
155931f3438eSPaul Mackerras }
156031f3438eSPaul Mackerras 
1561d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1562d9fbd03dSHollis Blanchard {
1563d9fbd03dSHollis Blanchard 	return -ENOTSUPP;
1564d9fbd03dSHollis Blanchard }
1565d9fbd03dSHollis Blanchard 
1566d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1567d9fbd03dSHollis Blanchard {
1568d9fbd03dSHollis Blanchard 	return -ENOTSUPP;
1569d9fbd03dSHollis Blanchard }
1570d9fbd03dSHollis Blanchard 
1571d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
1572d9fbd03dSHollis Blanchard                                   struct kvm_translation *tr)
1573d9fbd03dSHollis Blanchard {
157498001d8dSAvi Kivity 	int r;
157598001d8dSAvi Kivity 
157698001d8dSAvi Kivity 	r = kvmppc_core_vcpu_translate(vcpu, tr);
157798001d8dSAvi Kivity 	return r;
1578d9fbd03dSHollis Blanchard }
1579d9fbd03dSHollis Blanchard 
15804e755758SAlexander Graf int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
15814e755758SAlexander Graf {
15824e755758SAlexander Graf 	return -ENOTSUPP;
15834e755758SAlexander Graf }
15844e755758SAlexander Graf 
15855587027cSAneesh Kumar K.V void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free,
1586a66b48c3SPaul Mackerras 			      struct kvm_memory_slot *dont)
1587a66b48c3SPaul Mackerras {
1588a66b48c3SPaul Mackerras }
1589a66b48c3SPaul Mackerras 
15905587027cSAneesh Kumar K.V int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
1591a66b48c3SPaul Mackerras 			       unsigned long npages)
1592a66b48c3SPaul Mackerras {
1593a66b48c3SPaul Mackerras 	return 0;
1594a66b48c3SPaul Mackerras }
1595a66b48c3SPaul Mackerras 
1596f9e0554dSPaul Mackerras int kvmppc_core_prepare_memory_region(struct kvm *kvm,
1597a66b48c3SPaul Mackerras 				      struct kvm_memory_slot *memslot,
1598f9e0554dSPaul Mackerras 				      struct kvm_userspace_memory_region *mem)
1599f9e0554dSPaul Mackerras {
1600f9e0554dSPaul Mackerras 	return 0;
1601f9e0554dSPaul Mackerras }
1602f9e0554dSPaul Mackerras 
1603f9e0554dSPaul Mackerras void kvmppc_core_commit_memory_region(struct kvm *kvm,
1604dfe49dbdSPaul Mackerras 				struct kvm_userspace_memory_region *mem,
16058482644aSTakuya Yoshikawa 				const struct kvm_memory_slot *old)
1606dfe49dbdSPaul Mackerras {
1607dfe49dbdSPaul Mackerras }
1608dfe49dbdSPaul Mackerras 
1609dfe49dbdSPaul Mackerras void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot)
1610f9e0554dSPaul Mackerras {
1611f9e0554dSPaul Mackerras }
1612f9e0554dSPaul Mackerras 
161338f98824SMihai Caraman void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr)
161438f98824SMihai Caraman {
161538f98824SMihai Caraman #if defined(CONFIG_64BIT)
161638f98824SMihai Caraman 	vcpu->arch.epcr = new_epcr;
161738f98824SMihai Caraman #ifdef CONFIG_KVM_BOOKE_HV
161838f98824SMihai Caraman 	vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM;
161938f98824SMihai Caraman 	if (vcpu->arch.epcr  & SPRN_EPCR_ICM)
162038f98824SMihai Caraman 		vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM;
162138f98824SMihai Caraman #endif
162238f98824SMihai Caraman #endif
162338f98824SMihai Caraman }
162438f98824SMihai Caraman 
1625dfd4d47eSScott Wood void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr)
1626dfd4d47eSScott Wood {
1627dfd4d47eSScott Wood 	vcpu->arch.tcr = new_tcr;
1628f61c94bbSBharat Bhushan 	arm_next_watchdog(vcpu);
1629dfd4d47eSScott Wood 	update_timer_ints(vcpu);
1630dfd4d47eSScott Wood }
1631dfd4d47eSScott Wood 
1632dfd4d47eSScott Wood void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
1633dfd4d47eSScott Wood {
1634dfd4d47eSScott Wood 	set_bits(tsr_bits, &vcpu->arch.tsr);
1635dfd4d47eSScott Wood 	smp_wmb();
1636dfd4d47eSScott Wood 	kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1637dfd4d47eSScott Wood 	kvm_vcpu_kick(vcpu);
1638dfd4d47eSScott Wood }
1639dfd4d47eSScott Wood 
1640dfd4d47eSScott Wood void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
1641dfd4d47eSScott Wood {
1642dfd4d47eSScott Wood 	clear_bits(tsr_bits, &vcpu->arch.tsr);
1643f61c94bbSBharat Bhushan 
1644f61c94bbSBharat Bhushan 	/*
1645f61c94bbSBharat Bhushan 	 * We may have stopped the watchdog due to
1646f61c94bbSBharat Bhushan 	 * being stuck on final expiration.
1647f61c94bbSBharat Bhushan 	 */
1648f61c94bbSBharat Bhushan 	if (tsr_bits & (TSR_ENW | TSR_WIS))
1649f61c94bbSBharat Bhushan 		arm_next_watchdog(vcpu);
1650f61c94bbSBharat Bhushan 
1651dfd4d47eSScott Wood 	update_timer_ints(vcpu);
1652dfd4d47eSScott Wood }
1653dfd4d47eSScott Wood 
1654dfd4d47eSScott Wood void kvmppc_decrementer_func(unsigned long data)
1655dfd4d47eSScott Wood {
1656dfd4d47eSScott Wood 	struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data;
1657dfd4d47eSScott Wood 
165821bd000aSBharat Bhushan 	if (vcpu->arch.tcr & TCR_ARE) {
165921bd000aSBharat Bhushan 		vcpu->arch.dec = vcpu->arch.decar;
166021bd000aSBharat Bhushan 		kvmppc_emulate_dec(vcpu);
166121bd000aSBharat Bhushan 	}
166221bd000aSBharat Bhushan 
1663dfd4d47eSScott Wood 	kvmppc_set_tsr_bits(vcpu, TSR_DIS);
1664dfd4d47eSScott Wood }
1665dfd4d47eSScott Wood 
1666ce11e48bSBharat Bhushan static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg,
1667ce11e48bSBharat Bhushan 				       uint64_t addr, int index)
1668ce11e48bSBharat Bhushan {
1669ce11e48bSBharat Bhushan 	switch (index) {
1670ce11e48bSBharat Bhushan 	case 0:
1671ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC1;
1672ce11e48bSBharat Bhushan 		dbg_reg->iac1 = addr;
1673ce11e48bSBharat Bhushan 		break;
1674ce11e48bSBharat Bhushan 	case 1:
1675ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC2;
1676ce11e48bSBharat Bhushan 		dbg_reg->iac2 = addr;
1677ce11e48bSBharat Bhushan 		break;
1678ce11e48bSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2
1679ce11e48bSBharat Bhushan 	case 2:
1680ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC3;
1681ce11e48bSBharat Bhushan 		dbg_reg->iac3 = addr;
1682ce11e48bSBharat Bhushan 		break;
1683ce11e48bSBharat Bhushan 	case 3:
1684ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC4;
1685ce11e48bSBharat Bhushan 		dbg_reg->iac4 = addr;
1686ce11e48bSBharat Bhushan 		break;
1687ce11e48bSBharat Bhushan #endif
1688ce11e48bSBharat Bhushan 	default:
1689ce11e48bSBharat Bhushan 		return -EINVAL;
1690ce11e48bSBharat Bhushan 	}
1691ce11e48bSBharat Bhushan 
1692ce11e48bSBharat Bhushan 	dbg_reg->dbcr0 |= DBCR0_IDM;
1693ce11e48bSBharat Bhushan 	return 0;
1694ce11e48bSBharat Bhushan }
1695ce11e48bSBharat Bhushan 
1696ce11e48bSBharat Bhushan static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr,
1697ce11e48bSBharat Bhushan 				       int type, int index)
1698ce11e48bSBharat Bhushan {
1699ce11e48bSBharat Bhushan 	switch (index) {
1700ce11e48bSBharat Bhushan 	case 0:
1701ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_READ)
1702ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC1R;
1703ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_WRITE)
1704ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC1W;
1705ce11e48bSBharat Bhushan 		dbg_reg->dac1 = addr;
1706ce11e48bSBharat Bhushan 		break;
1707ce11e48bSBharat Bhushan 	case 1:
1708ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_READ)
1709ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC2R;
1710ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_WRITE)
1711ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC2W;
1712ce11e48bSBharat Bhushan 		dbg_reg->dac2 = addr;
1713ce11e48bSBharat Bhushan 		break;
1714ce11e48bSBharat Bhushan 	default:
1715ce11e48bSBharat Bhushan 		return -EINVAL;
1716ce11e48bSBharat Bhushan 	}
1717ce11e48bSBharat Bhushan 
1718ce11e48bSBharat Bhushan 	dbg_reg->dbcr0 |= DBCR0_IDM;
1719ce11e48bSBharat Bhushan 	return 0;
1720ce11e48bSBharat Bhushan }
1721ce11e48bSBharat Bhushan void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set)
1722ce11e48bSBharat Bhushan {
1723ce11e48bSBharat Bhushan 	/* XXX: Add similar MSR protection for BookE-PR */
1724ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV
1725ce11e48bSBharat Bhushan 	BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP));
1726ce11e48bSBharat Bhushan 	if (set) {
1727ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_UCLE)
1728ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp |= MSRP_UCLEP;
1729ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_DE)
1730ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp |= MSRP_DEP;
1731ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_PMM)
1732ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp |= MSRP_PMMP;
1733ce11e48bSBharat Bhushan 	} else {
1734ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_UCLE)
1735ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp &= ~MSRP_UCLEP;
1736ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_DE)
1737ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp &= ~MSRP_DEP;
1738ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_PMM)
1739ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp &= ~MSRP_PMMP;
1740ce11e48bSBharat Bhushan 	}
1741ce11e48bSBharat Bhushan #endif
1742ce11e48bSBharat Bhushan }
1743ce11e48bSBharat Bhushan 
1744ce11e48bSBharat Bhushan int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
1745ce11e48bSBharat Bhushan 					 struct kvm_guest_debug *dbg)
1746ce11e48bSBharat Bhushan {
1747ce11e48bSBharat Bhushan 	struct debug_reg *dbg_reg;
1748ce11e48bSBharat Bhushan 	int n, b = 0, w = 0;
1749ce11e48bSBharat Bhushan 
1750ce11e48bSBharat Bhushan 	if (!(dbg->control & KVM_GUESTDBG_ENABLE)) {
1751ce11e48bSBharat Bhushan 		vcpu->arch.shadow_dbg_reg.dbcr0 = 0;
1752ce11e48bSBharat Bhushan 		vcpu->guest_debug = 0;
1753ce11e48bSBharat Bhushan 		kvm_guest_protect_msr(vcpu, MSR_DE, false);
1754ce11e48bSBharat Bhushan 		return 0;
1755ce11e48bSBharat Bhushan 	}
1756ce11e48bSBharat Bhushan 
1757ce11e48bSBharat Bhushan 	kvm_guest_protect_msr(vcpu, MSR_DE, true);
1758ce11e48bSBharat Bhushan 	vcpu->guest_debug = dbg->control;
1759ce11e48bSBharat Bhushan 	vcpu->arch.shadow_dbg_reg.dbcr0 = 0;
1760ce11e48bSBharat Bhushan 	/* Set DBCR0_EDM in guest visible DBCR0 register. */
1761ce11e48bSBharat Bhushan 	vcpu->arch.dbg_reg.dbcr0 = DBCR0_EDM;
1762ce11e48bSBharat Bhushan 
1763ce11e48bSBharat Bhushan 	if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
1764ce11e48bSBharat Bhushan 		vcpu->arch.shadow_dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC;
1765ce11e48bSBharat Bhushan 
1766ce11e48bSBharat Bhushan 	/* Code below handles only HW breakpoints */
1767ce11e48bSBharat Bhushan 	dbg_reg = &(vcpu->arch.shadow_dbg_reg);
1768ce11e48bSBharat Bhushan 
1769ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV
1770ce11e48bSBharat Bhushan 	/*
1771ce11e48bSBharat Bhushan 	 * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1
1772ce11e48bSBharat Bhushan 	 * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0
1773ce11e48bSBharat Bhushan 	 */
1774ce11e48bSBharat Bhushan 	dbg_reg->dbcr1 = 0;
1775ce11e48bSBharat Bhushan 	dbg_reg->dbcr2 = 0;
1776ce11e48bSBharat Bhushan #else
1777ce11e48bSBharat Bhushan 	/*
1778ce11e48bSBharat Bhushan 	 * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1
1779ce11e48bSBharat Bhushan 	 * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR
1780ce11e48bSBharat Bhushan 	 * is set.
1781ce11e48bSBharat Bhushan 	 */
1782ce11e48bSBharat Bhushan 	dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US |
1783ce11e48bSBharat Bhushan 			  DBCR1_IAC4US;
1784ce11e48bSBharat Bhushan 	dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
1785ce11e48bSBharat Bhushan #endif
1786ce11e48bSBharat Bhushan 
1787ce11e48bSBharat Bhushan 	if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
1788ce11e48bSBharat Bhushan 		return 0;
1789ce11e48bSBharat Bhushan 
1790ce11e48bSBharat Bhushan 	for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) {
1791ce11e48bSBharat Bhushan 		uint64_t addr = dbg->arch.bp[n].addr;
1792ce11e48bSBharat Bhushan 		uint32_t type = dbg->arch.bp[n].type;
1793ce11e48bSBharat Bhushan 
1794ce11e48bSBharat Bhushan 		if (type == KVMPPC_DEBUG_NONE)
1795ce11e48bSBharat Bhushan 			continue;
1796ce11e48bSBharat Bhushan 
1797ce11e48bSBharat Bhushan 		if (type & !(KVMPPC_DEBUG_WATCH_READ |
1798ce11e48bSBharat Bhushan 			     KVMPPC_DEBUG_WATCH_WRITE |
1799ce11e48bSBharat Bhushan 			     KVMPPC_DEBUG_BREAKPOINT))
1800ce11e48bSBharat Bhushan 			return -EINVAL;
1801ce11e48bSBharat Bhushan 
1802ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_BREAKPOINT) {
1803ce11e48bSBharat Bhushan 			/* Setting H/W breakpoint */
1804ce11e48bSBharat Bhushan 			if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++))
1805ce11e48bSBharat Bhushan 				return -EINVAL;
1806ce11e48bSBharat Bhushan 		} else {
1807ce11e48bSBharat Bhushan 			/* Setting H/W watchpoint */
1808ce11e48bSBharat Bhushan 			if (kvmppc_booke_add_watchpoint(dbg_reg, addr,
1809ce11e48bSBharat Bhushan 							type, w++))
1810ce11e48bSBharat Bhushan 				return -EINVAL;
1811ce11e48bSBharat Bhushan 		}
1812ce11e48bSBharat Bhushan 	}
1813ce11e48bSBharat Bhushan 
1814ce11e48bSBharat Bhushan 	return 0;
1815ce11e48bSBharat Bhushan }
1816ce11e48bSBharat Bhushan 
181794fa9d99SScott Wood void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
181894fa9d99SScott Wood {
1819a47d72f3SPaul Mackerras 	vcpu->cpu = smp_processor_id();
1820d30f6e48SScott Wood 	current->thread.kvm_vcpu = vcpu;
182194fa9d99SScott Wood }
182294fa9d99SScott Wood 
182394fa9d99SScott Wood void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu)
182494fa9d99SScott Wood {
1825d30f6e48SScott Wood 	current->thread.kvm_vcpu = NULL;
1826a47d72f3SPaul Mackerras 	vcpu->cpu = -1;
1827ce11e48bSBharat Bhushan 
1828ce11e48bSBharat Bhushan 	/* Clear pending debug event in DBSR */
1829ce11e48bSBharat Bhushan 	kvmppc_clear_dbsr();
183094fa9d99SScott Wood }
183194fa9d99SScott Wood 
18323a167beaSAneesh Kumar K.V void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu)
18333a167beaSAneesh Kumar K.V {
1834cbbc58d4SAneesh Kumar K.V 	vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu);
18353a167beaSAneesh Kumar K.V }
18363a167beaSAneesh Kumar K.V 
18373a167beaSAneesh Kumar K.V int kvmppc_core_init_vm(struct kvm *kvm)
18383a167beaSAneesh Kumar K.V {
1839cbbc58d4SAneesh Kumar K.V 	return kvm->arch.kvm_ops->init_vm(kvm);
18403a167beaSAneesh Kumar K.V }
18413a167beaSAneesh Kumar K.V 
18423a167beaSAneesh Kumar K.V struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id)
18433a167beaSAneesh Kumar K.V {
1844cbbc58d4SAneesh Kumar K.V 	return kvm->arch.kvm_ops->vcpu_create(kvm, id);
18453a167beaSAneesh Kumar K.V }
18463a167beaSAneesh Kumar K.V 
18473a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu)
18483a167beaSAneesh Kumar K.V {
1849cbbc58d4SAneesh Kumar K.V 	vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu);
18503a167beaSAneesh Kumar K.V }
18513a167beaSAneesh Kumar K.V 
18523a167beaSAneesh Kumar K.V void kvmppc_core_destroy_vm(struct kvm *kvm)
18533a167beaSAneesh Kumar K.V {
1854cbbc58d4SAneesh Kumar K.V 	kvm->arch.kvm_ops->destroy_vm(kvm);
18553a167beaSAneesh Kumar K.V }
18563a167beaSAneesh Kumar K.V 
18573a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
18583a167beaSAneesh Kumar K.V {
1859cbbc58d4SAneesh Kumar K.V 	vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu);
18603a167beaSAneesh Kumar K.V }
18613a167beaSAneesh Kumar K.V 
18623a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu)
18633a167beaSAneesh Kumar K.V {
1864cbbc58d4SAneesh Kumar K.V 	vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu);
1865d9fbd03dSHollis Blanchard }
1866d9fbd03dSHollis Blanchard 
1867d9fbd03dSHollis Blanchard int __init kvmppc_booke_init(void)
1868d9fbd03dSHollis Blanchard {
1869d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV
1870d9fbd03dSHollis Blanchard 	unsigned long ivor[16];
18711d542d9cSBharat Bhushan 	unsigned long *handler = kvmppc_booke_handler_addr;
1872d9fbd03dSHollis Blanchard 	unsigned long max_ivor = 0;
18731d542d9cSBharat Bhushan 	unsigned long handler_len;
1874d9fbd03dSHollis Blanchard 	int i;
1875d9fbd03dSHollis Blanchard 
1876d9fbd03dSHollis Blanchard 	/* We install our own exception handlers by hijacking IVPR. IVPR must
1877d9fbd03dSHollis Blanchard 	 * be 16-bit aligned, so we need a 64KB allocation. */
1878d9fbd03dSHollis Blanchard 	kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO,
1879d9fbd03dSHollis Blanchard 	                                         VCPU_SIZE_ORDER);
1880d9fbd03dSHollis Blanchard 	if (!kvmppc_booke_handlers)
1881d9fbd03dSHollis Blanchard 		return -ENOMEM;
1882d9fbd03dSHollis Blanchard 
1883d9fbd03dSHollis Blanchard 	/* XXX make sure our handlers are smaller than Linux's */
1884d9fbd03dSHollis Blanchard 
1885d9fbd03dSHollis Blanchard 	/* Copy our interrupt handlers to match host IVORs. That way we don't
1886d9fbd03dSHollis Blanchard 	 * have to swap the IVORs on every guest/host transition. */
1887d9fbd03dSHollis Blanchard 	ivor[0] = mfspr(SPRN_IVOR0);
1888d9fbd03dSHollis Blanchard 	ivor[1] = mfspr(SPRN_IVOR1);
1889d9fbd03dSHollis Blanchard 	ivor[2] = mfspr(SPRN_IVOR2);
1890d9fbd03dSHollis Blanchard 	ivor[3] = mfspr(SPRN_IVOR3);
1891d9fbd03dSHollis Blanchard 	ivor[4] = mfspr(SPRN_IVOR4);
1892d9fbd03dSHollis Blanchard 	ivor[5] = mfspr(SPRN_IVOR5);
1893d9fbd03dSHollis Blanchard 	ivor[6] = mfspr(SPRN_IVOR6);
1894d9fbd03dSHollis Blanchard 	ivor[7] = mfspr(SPRN_IVOR7);
1895d9fbd03dSHollis Blanchard 	ivor[8] = mfspr(SPRN_IVOR8);
1896d9fbd03dSHollis Blanchard 	ivor[9] = mfspr(SPRN_IVOR9);
1897d9fbd03dSHollis Blanchard 	ivor[10] = mfspr(SPRN_IVOR10);
1898d9fbd03dSHollis Blanchard 	ivor[11] = mfspr(SPRN_IVOR11);
1899d9fbd03dSHollis Blanchard 	ivor[12] = mfspr(SPRN_IVOR12);
1900d9fbd03dSHollis Blanchard 	ivor[13] = mfspr(SPRN_IVOR13);
1901d9fbd03dSHollis Blanchard 	ivor[14] = mfspr(SPRN_IVOR14);
1902d9fbd03dSHollis Blanchard 	ivor[15] = mfspr(SPRN_IVOR15);
1903d9fbd03dSHollis Blanchard 
1904d9fbd03dSHollis Blanchard 	for (i = 0; i < 16; i++) {
1905d9fbd03dSHollis Blanchard 		if (ivor[i] > max_ivor)
19061d542d9cSBharat Bhushan 			max_ivor = i;
1907d9fbd03dSHollis Blanchard 
19081d542d9cSBharat Bhushan 		handler_len = handler[i + 1] - handler[i];
1909d9fbd03dSHollis Blanchard 		memcpy((void *)kvmppc_booke_handlers + ivor[i],
19101d542d9cSBharat Bhushan 		       (void *)handler[i], handler_len);
1911d9fbd03dSHollis Blanchard 	}
19121d542d9cSBharat Bhushan 
19131d542d9cSBharat Bhushan 	handler_len = handler[max_ivor + 1] - handler[max_ivor];
19141d542d9cSBharat Bhushan 	flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers +
19151d542d9cSBharat Bhushan 			   ivor[max_ivor] + handler_len);
1916d30f6e48SScott Wood #endif /* !BOOKE_HV */
1917db93f574SHollis Blanchard 	return 0;
1918d9fbd03dSHollis Blanchard }
1919d9fbd03dSHollis Blanchard 
1920db93f574SHollis Blanchard void __exit kvmppc_booke_exit(void)
1921d9fbd03dSHollis Blanchard {
1922d9fbd03dSHollis Blanchard 	free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER);
1923d9fbd03dSHollis Blanchard 	kvm_exit();
1924d9fbd03dSHollis Blanchard }
1925