xref: /openbmc/linux/arch/powerpc/kvm/booke.c (revision 446957ba5127141ee007fc61509e24a9e60853d9)
1d9fbd03dSHollis Blanchard /*
2d9fbd03dSHollis Blanchard  * This program is free software; you can redistribute it and/or modify
3d9fbd03dSHollis Blanchard  * it under the terms of the GNU General Public License, version 2, as
4d9fbd03dSHollis Blanchard  * published by the Free Software Foundation.
5d9fbd03dSHollis Blanchard  *
6d9fbd03dSHollis Blanchard  * This program is distributed in the hope that it will be useful,
7d9fbd03dSHollis Blanchard  * but WITHOUT ANY WARRANTY; without even the implied warranty of
8d9fbd03dSHollis Blanchard  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
9d9fbd03dSHollis Blanchard  * GNU General Public License for more details.
10d9fbd03dSHollis Blanchard  *
11d9fbd03dSHollis Blanchard  * You should have received a copy of the GNU General Public License
12d9fbd03dSHollis Blanchard  * along with this program; if not, write to the Free Software
13d9fbd03dSHollis Blanchard  * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.
14d9fbd03dSHollis Blanchard  *
15d9fbd03dSHollis Blanchard  * Copyright IBM Corp. 2007
164cd35f67SScott Wood  * Copyright 2010-2011 Freescale Semiconductor, Inc.
17d9fbd03dSHollis Blanchard  *
18d9fbd03dSHollis Blanchard  * Authors: Hollis Blanchard <hollisb@us.ibm.com>
19d9fbd03dSHollis Blanchard  *          Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com>
20d30f6e48SScott Wood  *          Scott Wood <scottwood@freescale.com>
21d30f6e48SScott Wood  *          Varun Sethi <varun.sethi@freescale.com>
22d9fbd03dSHollis Blanchard  */
23d9fbd03dSHollis Blanchard 
24d9fbd03dSHollis Blanchard #include <linux/errno.h>
25d9fbd03dSHollis Blanchard #include <linux/err.h>
26d9fbd03dSHollis Blanchard #include <linux/kvm_host.h>
275a0e3ad6STejun Heo #include <linux/gfp.h>
28d9fbd03dSHollis Blanchard #include <linux/module.h>
29d9fbd03dSHollis Blanchard #include <linux/vmalloc.h>
30d9fbd03dSHollis Blanchard #include <linux/fs.h>
317924bd41SHollis Blanchard 
32d9fbd03dSHollis Blanchard #include <asm/cputable.h>
33d9fbd03dSHollis Blanchard #include <asm/uaccess.h>
34d9fbd03dSHollis Blanchard #include <asm/kvm_ppc.h>
35d9fbd03dSHollis Blanchard #include <asm/cacheflush.h>
36d30f6e48SScott Wood #include <asm/dbell.h>
37d30f6e48SScott Wood #include <asm/hw_irq.h>
38d30f6e48SScott Wood #include <asm/irq.h>
39b50df19cSMihai Caraman #include <asm/time.h>
40d9fbd03dSHollis Blanchard 
41d30f6e48SScott Wood #include "timing.h"
4275f74f0dSHollis Blanchard #include "booke.h"
43dba291f2SAneesh Kumar K.V 
44dba291f2SAneesh Kumar K.V #define CREATE_TRACE_POINTS
45dba291f2SAneesh Kumar K.V #include "trace_booke.h"
46d9fbd03dSHollis Blanchard 
47d9fbd03dSHollis Blanchard unsigned long kvmppc_booke_handlers;
48d9fbd03dSHollis Blanchard 
49d9fbd03dSHollis Blanchard #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
50d9fbd03dSHollis Blanchard #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
51d9fbd03dSHollis Blanchard 
52d9fbd03dSHollis Blanchard struct kvm_stats_debugfs_item debugfs_entries[] = {
53d9fbd03dSHollis Blanchard 	{ "mmio",       VCPU_STAT(mmio_exits) },
54d9fbd03dSHollis Blanchard 	{ "sig",        VCPU_STAT(signal_exits) },
55d9fbd03dSHollis Blanchard 	{ "itlb_r",     VCPU_STAT(itlb_real_miss_exits) },
56d9fbd03dSHollis Blanchard 	{ "itlb_v",     VCPU_STAT(itlb_virt_miss_exits) },
57d9fbd03dSHollis Blanchard 	{ "dtlb_r",     VCPU_STAT(dtlb_real_miss_exits) },
58d9fbd03dSHollis Blanchard 	{ "dtlb_v",     VCPU_STAT(dtlb_virt_miss_exits) },
59d9fbd03dSHollis Blanchard 	{ "sysc",       VCPU_STAT(syscall_exits) },
60d9fbd03dSHollis Blanchard 	{ "isi",        VCPU_STAT(isi_exits) },
61d9fbd03dSHollis Blanchard 	{ "dsi",        VCPU_STAT(dsi_exits) },
62d9fbd03dSHollis Blanchard 	{ "inst_emu",   VCPU_STAT(emulated_inst_exits) },
63d9fbd03dSHollis Blanchard 	{ "dec",        VCPU_STAT(dec_exits) },
64d9fbd03dSHollis Blanchard 	{ "ext_intr",   VCPU_STAT(ext_intr_exits) },
65f7819512SPaolo Bonzini 	{ "halt_successful_poll", VCPU_STAT(halt_successful_poll) },
6662bea5bfSPaolo Bonzini 	{ "halt_attempted_poll", VCPU_STAT(halt_attempted_poll) },
67d9fbd03dSHollis Blanchard 	{ "halt_wakeup", VCPU_STAT(halt_wakeup) },
68d30f6e48SScott Wood 	{ "doorbell", VCPU_STAT(dbell_exits) },
69d30f6e48SScott Wood 	{ "guest doorbell", VCPU_STAT(gdbell_exits) },
70cf1c5ca4SAlexander Graf 	{ "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
71d9fbd03dSHollis Blanchard 	{ NULL }
72d9fbd03dSHollis Blanchard };
73d9fbd03dSHollis Blanchard 
74d9fbd03dSHollis Blanchard /* TODO: use vcpu_printf() */
75d9fbd03dSHollis Blanchard void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu)
76d9fbd03dSHollis Blanchard {
77d9fbd03dSHollis Blanchard 	int i;
78d9fbd03dSHollis Blanchard 
79666e7252SAlexander Graf 	printk("pc:   %08lx msr:  %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr);
805cf8ca22SHollis Blanchard 	printk("lr:   %08lx ctr:  %08lx\n", vcpu->arch.lr, vcpu->arch.ctr);
81de7906c3SAlexander Graf 	printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0,
82de7906c3SAlexander Graf 					    vcpu->arch.shared->srr1);
83d9fbd03dSHollis Blanchard 
84d9fbd03dSHollis Blanchard 	printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions);
85d9fbd03dSHollis Blanchard 
86d9fbd03dSHollis Blanchard 	for (i = 0; i < 32; i += 4) {
875cf8ca22SHollis Blanchard 		printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i,
888e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i),
898e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i+1),
908e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i+2),
918e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i+3));
92d9fbd03dSHollis Blanchard 	}
93d9fbd03dSHollis Blanchard }
94d9fbd03dSHollis Blanchard 
954cd35f67SScott Wood #ifdef CONFIG_SPE
964cd35f67SScott Wood void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu)
974cd35f67SScott Wood {
984cd35f67SScott Wood 	preempt_disable();
994cd35f67SScott Wood 	enable_kernel_spe();
1004cd35f67SScott Wood 	kvmppc_save_guest_spe(vcpu);
101dc4fbba1SAnton Blanchard 	disable_kernel_spe();
1024cd35f67SScott Wood 	vcpu->arch.shadow_msr &= ~MSR_SPE;
1034cd35f67SScott Wood 	preempt_enable();
1044cd35f67SScott Wood }
1054cd35f67SScott Wood 
1064cd35f67SScott Wood static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu)
1074cd35f67SScott Wood {
1084cd35f67SScott Wood 	preempt_disable();
1094cd35f67SScott Wood 	enable_kernel_spe();
1104cd35f67SScott Wood 	kvmppc_load_guest_spe(vcpu);
111dc4fbba1SAnton Blanchard 	disable_kernel_spe();
1124cd35f67SScott Wood 	vcpu->arch.shadow_msr |= MSR_SPE;
1134cd35f67SScott Wood 	preempt_enable();
1144cd35f67SScott Wood }
1154cd35f67SScott Wood 
1164cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
1174cd35f67SScott Wood {
1184cd35f67SScott Wood 	if (vcpu->arch.shared->msr & MSR_SPE) {
1194cd35f67SScott Wood 		if (!(vcpu->arch.shadow_msr & MSR_SPE))
1204cd35f67SScott Wood 			kvmppc_vcpu_enable_spe(vcpu);
1214cd35f67SScott Wood 	} else if (vcpu->arch.shadow_msr & MSR_SPE) {
1224cd35f67SScott Wood 		kvmppc_vcpu_disable_spe(vcpu);
1234cd35f67SScott Wood 	}
1244cd35f67SScott Wood }
1254cd35f67SScott Wood #else
1264cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
1274cd35f67SScott Wood {
1284cd35f67SScott Wood }
1294cd35f67SScott Wood #endif
1304cd35f67SScott Wood 
1313efc7da6SMihai Caraman /*
1323efc7da6SMihai Caraman  * Load up guest vcpu FP state if it's needed.
1333efc7da6SMihai Caraman  * It also set the MSR_FP in thread so that host know
1343efc7da6SMihai Caraman  * we're holding FPU, and then host can help to save
1353efc7da6SMihai Caraman  * guest vcpu FP state if other threads require to use FPU.
1363efc7da6SMihai Caraman  * This simulates an FP unavailable fault.
1373efc7da6SMihai Caraman  *
1383efc7da6SMihai Caraman  * It requires to be called with preemption disabled.
1393efc7da6SMihai Caraman  */
1403efc7da6SMihai Caraman static inline void kvmppc_load_guest_fp(struct kvm_vcpu *vcpu)
1413efc7da6SMihai Caraman {
1423efc7da6SMihai Caraman #ifdef CONFIG_PPC_FPU
1433efc7da6SMihai Caraman 	if (!(current->thread.regs->msr & MSR_FP)) {
1443efc7da6SMihai Caraman 		enable_kernel_fp();
1453efc7da6SMihai Caraman 		load_fp_state(&vcpu->arch.fp);
146dc4fbba1SAnton Blanchard 		disable_kernel_fp();
1473efc7da6SMihai Caraman 		current->thread.fp_save_area = &vcpu->arch.fp;
1483efc7da6SMihai Caraman 		current->thread.regs->msr |= MSR_FP;
1493efc7da6SMihai Caraman 	}
1503efc7da6SMihai Caraman #endif
1513efc7da6SMihai Caraman }
1523efc7da6SMihai Caraman 
1533efc7da6SMihai Caraman /*
1543efc7da6SMihai Caraman  * Save guest vcpu FP state into thread.
1553efc7da6SMihai Caraman  * It requires to be called with preemption disabled.
1563efc7da6SMihai Caraman  */
1573efc7da6SMihai Caraman static inline void kvmppc_save_guest_fp(struct kvm_vcpu *vcpu)
1583efc7da6SMihai Caraman {
1593efc7da6SMihai Caraman #ifdef CONFIG_PPC_FPU
1603efc7da6SMihai Caraman 	if (current->thread.regs->msr & MSR_FP)
1613efc7da6SMihai Caraman 		giveup_fpu(current);
1623efc7da6SMihai Caraman 	current->thread.fp_save_area = NULL;
1633efc7da6SMihai Caraman #endif
1643efc7da6SMihai Caraman }
1653efc7da6SMihai Caraman 
1667a08c274SAlexander Graf static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu)
1677a08c274SAlexander Graf {
1687a08c274SAlexander Graf #if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV)
1697a08c274SAlexander Graf 	/* We always treat the FP bit as enabled from the host
1707a08c274SAlexander Graf 	   perspective, so only need to adjust the shadow MSR */
1717a08c274SAlexander Graf 	vcpu->arch.shadow_msr &= ~MSR_FP;
1727a08c274SAlexander Graf 	vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP;
1737a08c274SAlexander Graf #endif
1747a08c274SAlexander Graf }
1757a08c274SAlexander Graf 
17695d80a29SMihai Caraman /*
17795d80a29SMihai Caraman  * Simulate AltiVec unavailable fault to load guest state
17895d80a29SMihai Caraman  * from thread to AltiVec unit.
17995d80a29SMihai Caraman  * It requires to be called with preemption disabled.
18095d80a29SMihai Caraman  */
18195d80a29SMihai Caraman static inline void kvmppc_load_guest_altivec(struct kvm_vcpu *vcpu)
18295d80a29SMihai Caraman {
18395d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC
18495d80a29SMihai Caraman 	if (cpu_has_feature(CPU_FTR_ALTIVEC)) {
18595d80a29SMihai Caraman 		if (!(current->thread.regs->msr & MSR_VEC)) {
18695d80a29SMihai Caraman 			enable_kernel_altivec();
18795d80a29SMihai Caraman 			load_vr_state(&vcpu->arch.vr);
188dc4fbba1SAnton Blanchard 			disable_kernel_altivec();
18995d80a29SMihai Caraman 			current->thread.vr_save_area = &vcpu->arch.vr;
19095d80a29SMihai Caraman 			current->thread.regs->msr |= MSR_VEC;
19195d80a29SMihai Caraman 		}
19295d80a29SMihai Caraman 	}
19395d80a29SMihai Caraman #endif
19495d80a29SMihai Caraman }
19595d80a29SMihai Caraman 
19695d80a29SMihai Caraman /*
19795d80a29SMihai Caraman  * Save guest vcpu AltiVec state into thread.
19895d80a29SMihai Caraman  * It requires to be called with preemption disabled.
19995d80a29SMihai Caraman  */
20095d80a29SMihai Caraman static inline void kvmppc_save_guest_altivec(struct kvm_vcpu *vcpu)
20195d80a29SMihai Caraman {
20295d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC
20395d80a29SMihai Caraman 	if (cpu_has_feature(CPU_FTR_ALTIVEC)) {
20495d80a29SMihai Caraman 		if (current->thread.regs->msr & MSR_VEC)
20595d80a29SMihai Caraman 			giveup_altivec(current);
20695d80a29SMihai Caraman 		current->thread.vr_save_area = NULL;
20795d80a29SMihai Caraman 	}
20895d80a29SMihai Caraman #endif
20995d80a29SMihai Caraman }
21095d80a29SMihai Caraman 
211ce11e48bSBharat Bhushan static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu)
212ce11e48bSBharat Bhushan {
213ce11e48bSBharat Bhushan 	/* Synchronize guest's desire to get debug interrupts into shadow MSR */
214ce11e48bSBharat Bhushan #ifndef CONFIG_KVM_BOOKE_HV
215ce11e48bSBharat Bhushan 	vcpu->arch.shadow_msr &= ~MSR_DE;
216ce11e48bSBharat Bhushan 	vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE;
217ce11e48bSBharat Bhushan #endif
218ce11e48bSBharat Bhushan 
219ce11e48bSBharat Bhushan 	/* Force enable debug interrupts when user space wants to debug */
220ce11e48bSBharat Bhushan 	if (vcpu->guest_debug) {
221ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV
222ce11e48bSBharat Bhushan 		/*
223ce11e48bSBharat Bhushan 		 * Since there is no shadow MSR, sync MSR_DE into the guest
224ce11e48bSBharat Bhushan 		 * visible MSR.
225ce11e48bSBharat Bhushan 		 */
226ce11e48bSBharat Bhushan 		vcpu->arch.shared->msr |= MSR_DE;
227ce11e48bSBharat Bhushan #else
228ce11e48bSBharat Bhushan 		vcpu->arch.shadow_msr |= MSR_DE;
229ce11e48bSBharat Bhushan 		vcpu->arch.shared->msr &= ~MSR_DE;
230ce11e48bSBharat Bhushan #endif
231ce11e48bSBharat Bhushan 	}
232ce11e48bSBharat Bhushan }
233ce11e48bSBharat Bhushan 
234dd9ebf1fSLiu Yu /*
235dd9ebf1fSLiu Yu  * Helper function for "full" MSR writes.  No need to call this if only
236dd9ebf1fSLiu Yu  * EE/CE/ME/DE/RI are changing.
237dd9ebf1fSLiu Yu  */
2384cd35f67SScott Wood void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr)
2394cd35f67SScott Wood {
240dd9ebf1fSLiu Yu 	u32 old_msr = vcpu->arch.shared->msr;
2414cd35f67SScott Wood 
242d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV
243d30f6e48SScott Wood 	new_msr |= MSR_GS;
244d30f6e48SScott Wood #endif
245d30f6e48SScott Wood 
2464cd35f67SScott Wood 	vcpu->arch.shared->msr = new_msr;
2474cd35f67SScott Wood 
248dd9ebf1fSLiu Yu 	kvmppc_mmu_msr_notify(vcpu, old_msr);
2494cd35f67SScott Wood 	kvmppc_vcpu_sync_spe(vcpu);
2507a08c274SAlexander Graf 	kvmppc_vcpu_sync_fpu(vcpu);
251ce11e48bSBharat Bhushan 	kvmppc_vcpu_sync_debug(vcpu);
2524cd35f67SScott Wood }
2534cd35f67SScott Wood 
254d4cf3892SHollis Blanchard static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu,
255d4cf3892SHollis Blanchard                                        unsigned int priority)
2569dd921cfSHollis Blanchard {
2576346046cSAlexander Graf 	trace_kvm_booke_queue_irqprio(vcpu, priority);
2589dd921cfSHollis Blanchard 	set_bit(priority, &vcpu->arch.pending_exceptions);
2599dd921cfSHollis Blanchard }
2609dd921cfSHollis Blanchard 
2618de12015SAlexander Graf void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu,
262daf5e271SLiu Yu 				 ulong dear_flags, ulong esr_flags)
2639dd921cfSHollis Blanchard {
264daf5e271SLiu Yu 	vcpu->arch.queued_dear = dear_flags;
265daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
266daf5e271SLiu Yu 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS);
267daf5e271SLiu Yu }
268daf5e271SLiu Yu 
2698de12015SAlexander Graf void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu,
270daf5e271SLiu Yu 				    ulong dear_flags, ulong esr_flags)
271daf5e271SLiu Yu {
272daf5e271SLiu Yu 	vcpu->arch.queued_dear = dear_flags;
273daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
274daf5e271SLiu Yu 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE);
275daf5e271SLiu Yu }
276daf5e271SLiu Yu 
2778de12015SAlexander Graf void kvmppc_core_queue_itlb_miss(struct kvm_vcpu *vcpu)
2788de12015SAlexander Graf {
2798de12015SAlexander Graf 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
2808de12015SAlexander Graf }
2818de12015SAlexander Graf 
2828de12015SAlexander Graf void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, ulong esr_flags)
283daf5e271SLiu Yu {
284daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
285daf5e271SLiu Yu 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE);
286daf5e271SLiu Yu }
287daf5e271SLiu Yu 
288011da899SAlexander Graf static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags,
289011da899SAlexander Graf 					ulong esr_flags)
290011da899SAlexander Graf {
291011da899SAlexander Graf 	vcpu->arch.queued_dear = dear_flags;
292011da899SAlexander Graf 	vcpu->arch.queued_esr = esr_flags;
293011da899SAlexander Graf 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT);
294011da899SAlexander Graf }
295011da899SAlexander Graf 
296daf5e271SLiu Yu void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags)
297daf5e271SLiu Yu {
298daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
299d4cf3892SHollis Blanchard 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM);
3009dd921cfSHollis Blanchard }
3019dd921cfSHollis Blanchard 
3029dd921cfSHollis Blanchard void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu)
3039dd921cfSHollis Blanchard {
304d4cf3892SHollis Blanchard 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER);
3059dd921cfSHollis Blanchard }
3069dd921cfSHollis Blanchard 
3079dd921cfSHollis Blanchard int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu)
3089dd921cfSHollis Blanchard {
309d4cf3892SHollis Blanchard 	return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
3109dd921cfSHollis Blanchard }
3119dd921cfSHollis Blanchard 
3127706664dSAlexander Graf void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu)
3137706664dSAlexander Graf {
3147706664dSAlexander Graf 	clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
3157706664dSAlexander Graf }
3167706664dSAlexander Graf 
3179dd921cfSHollis Blanchard void kvmppc_core_queue_external(struct kvm_vcpu *vcpu,
3189dd921cfSHollis Blanchard                                 struct kvm_interrupt *irq)
3199dd921cfSHollis Blanchard {
320c5335f17SAlexander Graf 	unsigned int prio = BOOKE_IRQPRIO_EXTERNAL;
321c5335f17SAlexander Graf 
322c5335f17SAlexander Graf 	if (irq->irq == KVM_INTERRUPT_SET_LEVEL)
323c5335f17SAlexander Graf 		prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL;
324c5335f17SAlexander Graf 
325c5335f17SAlexander Graf 	kvmppc_booke_queue_irqprio(vcpu, prio);
3269dd921cfSHollis Blanchard }
3279dd921cfSHollis Blanchard 
3284fe27d2aSPaul Mackerras void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu)
3294496f974SAlexander Graf {
3304496f974SAlexander Graf 	clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions);
331c5335f17SAlexander Graf 	clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions);
3324496f974SAlexander Graf }
3334496f974SAlexander Graf 
334f61c94bbSBharat Bhushan static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu)
335f61c94bbSBharat Bhushan {
336f61c94bbSBharat Bhushan 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG);
337f61c94bbSBharat Bhushan }
338f61c94bbSBharat Bhushan 
339f61c94bbSBharat Bhushan static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu)
340f61c94bbSBharat Bhushan {
341f61c94bbSBharat Bhushan 	clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions);
342f61c94bbSBharat Bhushan }
343f61c94bbSBharat Bhushan 
3442f699a59SBharat Bhushan void kvmppc_core_queue_debug(struct kvm_vcpu *vcpu)
3452f699a59SBharat Bhushan {
3462f699a59SBharat Bhushan 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DEBUG);
3472f699a59SBharat Bhushan }
3482f699a59SBharat Bhushan 
3492f699a59SBharat Bhushan void kvmppc_core_dequeue_debug(struct kvm_vcpu *vcpu)
3502f699a59SBharat Bhushan {
3512f699a59SBharat Bhushan 	clear_bit(BOOKE_IRQPRIO_DEBUG, &vcpu->arch.pending_exceptions);
3522f699a59SBharat Bhushan }
3532f699a59SBharat Bhushan 
354d30f6e48SScott Wood static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
355d30f6e48SScott Wood {
35631579eeaSBharat Bhushan 	kvmppc_set_srr0(vcpu, srr0);
35731579eeaSBharat Bhushan 	kvmppc_set_srr1(vcpu, srr1);
358d30f6e48SScott Wood }
359d30f6e48SScott Wood 
360d30f6e48SScott Wood static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
361d30f6e48SScott Wood {
362d30f6e48SScott Wood 	vcpu->arch.csrr0 = srr0;
363d30f6e48SScott Wood 	vcpu->arch.csrr1 = srr1;
364d30f6e48SScott Wood }
365d30f6e48SScott Wood 
366d30f6e48SScott Wood static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
367d30f6e48SScott Wood {
368d30f6e48SScott Wood 	if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) {
369d30f6e48SScott Wood 		vcpu->arch.dsrr0 = srr0;
370d30f6e48SScott Wood 		vcpu->arch.dsrr1 = srr1;
371d30f6e48SScott Wood 	} else {
372d30f6e48SScott Wood 		set_guest_csrr(vcpu, srr0, srr1);
373d30f6e48SScott Wood 	}
374d30f6e48SScott Wood }
375d30f6e48SScott Wood 
376d30f6e48SScott Wood static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
377d30f6e48SScott Wood {
378d30f6e48SScott Wood 	vcpu->arch.mcsrr0 = srr0;
379d30f6e48SScott Wood 	vcpu->arch.mcsrr1 = srr1;
380d30f6e48SScott Wood }
381d30f6e48SScott Wood 
382d4cf3892SHollis Blanchard /* Deliver the interrupt of the corresponding priority, if possible. */
383d4cf3892SHollis Blanchard static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu,
384d4cf3892SHollis Blanchard                                         unsigned int priority)
385d9fbd03dSHollis Blanchard {
386d4cf3892SHollis Blanchard 	int allowed = 0;
38779300f8cSAlexander Graf 	ulong msr_mask = 0;
3881c810636SAlexander Graf 	bool update_esr = false, update_dear = false, update_epr = false;
3895c6cedf4SAlexander Graf 	ulong crit_raw = vcpu->arch.shared->critical;
3905c6cedf4SAlexander Graf 	ulong crit_r1 = kvmppc_get_gpr(vcpu, 1);
3915c6cedf4SAlexander Graf 	bool crit;
392c5335f17SAlexander Graf 	bool keep_irq = false;
393d30f6e48SScott Wood 	enum int_class int_class;
39495e90b43SMihai Caraman 	ulong new_msr = vcpu->arch.shared->msr;
3955c6cedf4SAlexander Graf 
3965c6cedf4SAlexander Graf 	/* Truncate crit indicators in 32 bit mode */
3975c6cedf4SAlexander Graf 	if (!(vcpu->arch.shared->msr & MSR_SF)) {
3985c6cedf4SAlexander Graf 		crit_raw &= 0xffffffff;
3995c6cedf4SAlexander Graf 		crit_r1 &= 0xffffffff;
4005c6cedf4SAlexander Graf 	}
4015c6cedf4SAlexander Graf 
4025c6cedf4SAlexander Graf 	/* Critical section when crit == r1 */
4035c6cedf4SAlexander Graf 	crit = (crit_raw == crit_r1);
4045c6cedf4SAlexander Graf 	/* ... and we're in supervisor mode */
4055c6cedf4SAlexander Graf 	crit = crit && !(vcpu->arch.shared->msr & MSR_PR);
406d9fbd03dSHollis Blanchard 
407c5335f17SAlexander Graf 	if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) {
408c5335f17SAlexander Graf 		priority = BOOKE_IRQPRIO_EXTERNAL;
409c5335f17SAlexander Graf 		keep_irq = true;
410c5335f17SAlexander Graf 	}
411c5335f17SAlexander Graf 
4125df554adSScott Wood 	if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags)
4131c810636SAlexander Graf 		update_epr = true;
4141c810636SAlexander Graf 
415d4cf3892SHollis Blanchard 	switch (priority) {
416d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_DTLB_MISS:
417daf5e271SLiu Yu 	case BOOKE_IRQPRIO_DATA_STORAGE:
418011da899SAlexander Graf 	case BOOKE_IRQPRIO_ALIGNMENT:
419daf5e271SLiu Yu 		update_dear = true;
420daf5e271SLiu Yu 		/* fall through */
421daf5e271SLiu Yu 	case BOOKE_IRQPRIO_INST_STORAGE:
422daf5e271SLiu Yu 	case BOOKE_IRQPRIO_PROGRAM:
423daf5e271SLiu Yu 		update_esr = true;
424daf5e271SLiu Yu 		/* fall through */
425d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_ITLB_MISS:
426d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_SYSCALL:
427d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_FP_UNAVAIL:
42895d80a29SMihai Caraman #ifdef CONFIG_SPE_POSSIBLE
429bb3a8a17SHollis Blanchard 	case BOOKE_IRQPRIO_SPE_UNAVAIL:
430bb3a8a17SHollis Blanchard 	case BOOKE_IRQPRIO_SPE_FP_DATA:
431bb3a8a17SHollis Blanchard 	case BOOKE_IRQPRIO_SPE_FP_ROUND:
43295d80a29SMihai Caraman #endif
43395d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC
43495d80a29SMihai Caraman 	case BOOKE_IRQPRIO_ALTIVEC_UNAVAIL:
43595d80a29SMihai Caraman 	case BOOKE_IRQPRIO_ALTIVEC_ASSIST:
43695d80a29SMihai Caraman #endif
437d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_AP_UNAVAIL:
438d4cf3892SHollis Blanchard 		allowed = 1;
43979300f8cSAlexander Graf 		msr_mask = MSR_CE | MSR_ME | MSR_DE;
440d30f6e48SScott Wood 		int_class = INT_CLASS_NONCRIT;
441d9fbd03dSHollis Blanchard 		break;
442f61c94bbSBharat Bhushan 	case BOOKE_IRQPRIO_WATCHDOG:
443d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_CRITICAL:
4444ab96919SAlexander Graf 	case BOOKE_IRQPRIO_DBELL_CRIT:
445666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_CE;
446d30f6e48SScott Wood 		allowed = allowed && !crit;
44779300f8cSAlexander Graf 		msr_mask = MSR_ME;
448d30f6e48SScott Wood 		int_class = INT_CLASS_CRIT;
449d9fbd03dSHollis Blanchard 		break;
450d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_MACHINE_CHECK:
451666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_ME;
452d30f6e48SScott Wood 		allowed = allowed && !crit;
453d30f6e48SScott Wood 		int_class = INT_CLASS_MC;
454d9fbd03dSHollis Blanchard 		break;
455d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_DECREMENTER:
456d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_FIT:
457dfd4d47eSScott Wood 		keep_irq = true;
458dfd4d47eSScott Wood 		/* fall through */
459dfd4d47eSScott Wood 	case BOOKE_IRQPRIO_EXTERNAL:
4604ab96919SAlexander Graf 	case BOOKE_IRQPRIO_DBELL:
461666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_EE;
4625c6cedf4SAlexander Graf 		allowed = allowed && !crit;
46379300f8cSAlexander Graf 		msr_mask = MSR_CE | MSR_ME | MSR_DE;
464d30f6e48SScott Wood 		int_class = INT_CLASS_NONCRIT;
465d9fbd03dSHollis Blanchard 		break;
466d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_DEBUG:
467666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_DE;
468d30f6e48SScott Wood 		allowed = allowed && !crit;
46979300f8cSAlexander Graf 		msr_mask = MSR_ME;
4709fee7563SBharat Bhushan 		if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC))
4719fee7563SBharat Bhushan 			int_class = INT_CLASS_DBG;
4729fee7563SBharat Bhushan 		else
473d30f6e48SScott Wood 			int_class = INT_CLASS_CRIT;
4749fee7563SBharat Bhushan 
475d9fbd03dSHollis Blanchard 		break;
476d9fbd03dSHollis Blanchard 	}
477d9fbd03dSHollis Blanchard 
478d4cf3892SHollis Blanchard 	if (allowed) {
479d30f6e48SScott Wood 		switch (int_class) {
480d30f6e48SScott Wood 		case INT_CLASS_NONCRIT:
481d30f6e48SScott Wood 			set_guest_srr(vcpu, vcpu->arch.pc,
482d30f6e48SScott Wood 				      vcpu->arch.shared->msr);
483d30f6e48SScott Wood 			break;
484d30f6e48SScott Wood 		case INT_CLASS_CRIT:
485d30f6e48SScott Wood 			set_guest_csrr(vcpu, vcpu->arch.pc,
486d30f6e48SScott Wood 				       vcpu->arch.shared->msr);
487d30f6e48SScott Wood 			break;
488d30f6e48SScott Wood 		case INT_CLASS_DBG:
489d30f6e48SScott Wood 			set_guest_dsrr(vcpu, vcpu->arch.pc,
490d30f6e48SScott Wood 				       vcpu->arch.shared->msr);
491d30f6e48SScott Wood 			break;
492d30f6e48SScott Wood 		case INT_CLASS_MC:
493d30f6e48SScott Wood 			set_guest_mcsrr(vcpu, vcpu->arch.pc,
494d30f6e48SScott Wood 					vcpu->arch.shared->msr);
495d30f6e48SScott Wood 			break;
496d30f6e48SScott Wood 		}
497d30f6e48SScott Wood 
498d4cf3892SHollis Blanchard 		vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority];
499daf5e271SLiu Yu 		if (update_esr == true)
500dc168549SBharat Bhushan 			kvmppc_set_esr(vcpu, vcpu->arch.queued_esr);
501daf5e271SLiu Yu 		if (update_dear == true)
502a5414d4bSBharat Bhushan 			kvmppc_set_dar(vcpu, vcpu->arch.queued_dear);
5035df554adSScott Wood 		if (update_epr == true) {
5045df554adSScott Wood 			if (vcpu->arch.epr_flags & KVMPPC_EPR_USER)
5051c810636SAlexander Graf 				kvm_make_request(KVM_REQ_EPR_EXIT, vcpu);
506eb1e4f43SScott Wood 			else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) {
507eb1e4f43SScott Wood 				BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC);
508eb1e4f43SScott Wood 				kvmppc_mpic_set_epr(vcpu);
509eb1e4f43SScott Wood 			}
5105df554adSScott Wood 		}
51195e90b43SMihai Caraman 
51295e90b43SMihai Caraman 		new_msr &= msr_mask;
51395e90b43SMihai Caraman #if defined(CONFIG_64BIT)
51495e90b43SMihai Caraman 		if (vcpu->arch.epcr & SPRN_EPCR_ICM)
51595e90b43SMihai Caraman 			new_msr |= MSR_CM;
51695e90b43SMihai Caraman #endif
51795e90b43SMihai Caraman 		kvmppc_set_msr(vcpu, new_msr);
518d4cf3892SHollis Blanchard 
519c5335f17SAlexander Graf 		if (!keep_irq)
520d4cf3892SHollis Blanchard 			clear_bit(priority, &vcpu->arch.pending_exceptions);
521d4cf3892SHollis Blanchard 	}
522d4cf3892SHollis Blanchard 
523d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV
524d30f6e48SScott Wood 	/*
525d30f6e48SScott Wood 	 * If an interrupt is pending but masked, raise a guest doorbell
526d30f6e48SScott Wood 	 * so that we are notified when the guest enables the relevant
527d30f6e48SScott Wood 	 * MSR bit.
528d30f6e48SScott Wood 	 */
529d30f6e48SScott Wood 	if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE)
530d30f6e48SScott Wood 		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT);
531d30f6e48SScott Wood 	if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE)
532d30f6e48SScott Wood 		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT);
533d30f6e48SScott Wood 	if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK)
534d30f6e48SScott Wood 		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC);
535d30f6e48SScott Wood #endif
536d30f6e48SScott Wood 
537d4cf3892SHollis Blanchard 	return allowed;
538d9fbd03dSHollis Blanchard }
539d9fbd03dSHollis Blanchard 
540f61c94bbSBharat Bhushan /*
541f61c94bbSBharat Bhushan  * Return the number of jiffies until the next timeout.  If the timeout is
542f61c94bbSBharat Bhushan  * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA
543f61c94bbSBharat Bhushan  * because the larger value can break the timer APIs.
544f61c94bbSBharat Bhushan  */
545f61c94bbSBharat Bhushan static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu)
546f61c94bbSBharat Bhushan {
547f61c94bbSBharat Bhushan 	u64 tb, wdt_tb, wdt_ticks = 0;
548f61c94bbSBharat Bhushan 	u64 nr_jiffies = 0;
549f61c94bbSBharat Bhushan 	u32 period = TCR_GET_WP(vcpu->arch.tcr);
550f61c94bbSBharat Bhushan 
551f61c94bbSBharat Bhushan 	wdt_tb = 1ULL << (63 - period);
552f61c94bbSBharat Bhushan 	tb = get_tb();
553f61c94bbSBharat Bhushan 	/*
554f61c94bbSBharat Bhushan 	 * The watchdog timeout will hapeen when TB bit corresponding
555f61c94bbSBharat Bhushan 	 * to watchdog will toggle from 0 to 1.
556f61c94bbSBharat Bhushan 	 */
557f61c94bbSBharat Bhushan 	if (tb & wdt_tb)
558f61c94bbSBharat Bhushan 		wdt_ticks = wdt_tb;
559f61c94bbSBharat Bhushan 
560f61c94bbSBharat Bhushan 	wdt_ticks += wdt_tb - (tb & (wdt_tb - 1));
561f61c94bbSBharat Bhushan 
562f61c94bbSBharat Bhushan 	/* Convert timebase ticks to jiffies */
563f61c94bbSBharat Bhushan 	nr_jiffies = wdt_ticks;
564f61c94bbSBharat Bhushan 
565f61c94bbSBharat Bhushan 	if (do_div(nr_jiffies, tb_ticks_per_jiffy))
566f61c94bbSBharat Bhushan 		nr_jiffies++;
567f61c94bbSBharat Bhushan 
568f61c94bbSBharat Bhushan 	return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA);
569f61c94bbSBharat Bhushan }
570f61c94bbSBharat Bhushan 
571f61c94bbSBharat Bhushan static void arm_next_watchdog(struct kvm_vcpu *vcpu)
572f61c94bbSBharat Bhushan {
573f61c94bbSBharat Bhushan 	unsigned long nr_jiffies;
574f61c94bbSBharat Bhushan 	unsigned long flags;
575f61c94bbSBharat Bhushan 
576f61c94bbSBharat Bhushan 	/*
577f61c94bbSBharat Bhushan 	 * If TSR_ENW and TSR_WIS are not set then no need to exit to
578f61c94bbSBharat Bhushan 	 * userspace, so clear the KVM_REQ_WATCHDOG request.
579f61c94bbSBharat Bhushan 	 */
580f61c94bbSBharat Bhushan 	if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS))
581f61c94bbSBharat Bhushan 		clear_bit(KVM_REQ_WATCHDOG, &vcpu->requests);
582f61c94bbSBharat Bhushan 
583f61c94bbSBharat Bhushan 	spin_lock_irqsave(&vcpu->arch.wdt_lock, flags);
584f61c94bbSBharat Bhushan 	nr_jiffies = watchdog_next_timeout(vcpu);
585f61c94bbSBharat Bhushan 	/*
586f61c94bbSBharat Bhushan 	 * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA
587f61c94bbSBharat Bhushan 	 * then do not run the watchdog timer as this can break timer APIs.
588f61c94bbSBharat Bhushan 	 */
589f61c94bbSBharat Bhushan 	if (nr_jiffies < NEXT_TIMER_MAX_DELTA)
590f61c94bbSBharat Bhushan 		mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies);
591f61c94bbSBharat Bhushan 	else
592f61c94bbSBharat Bhushan 		del_timer(&vcpu->arch.wdt_timer);
593f61c94bbSBharat Bhushan 	spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags);
594f61c94bbSBharat Bhushan }
595f61c94bbSBharat Bhushan 
596f61c94bbSBharat Bhushan void kvmppc_watchdog_func(unsigned long data)
597f61c94bbSBharat Bhushan {
598f61c94bbSBharat Bhushan 	struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data;
599f61c94bbSBharat Bhushan 	u32 tsr, new_tsr;
600f61c94bbSBharat Bhushan 	int final;
601f61c94bbSBharat Bhushan 
602f61c94bbSBharat Bhushan 	do {
603f61c94bbSBharat Bhushan 		new_tsr = tsr = vcpu->arch.tsr;
604f61c94bbSBharat Bhushan 		final = 0;
605f61c94bbSBharat Bhushan 
606f61c94bbSBharat Bhushan 		/* Time out event */
607f61c94bbSBharat Bhushan 		if (tsr & TSR_ENW) {
608f61c94bbSBharat Bhushan 			if (tsr & TSR_WIS)
609f61c94bbSBharat Bhushan 				final = 1;
610f61c94bbSBharat Bhushan 			else
611f61c94bbSBharat Bhushan 				new_tsr = tsr | TSR_WIS;
612f61c94bbSBharat Bhushan 		} else {
613f61c94bbSBharat Bhushan 			new_tsr = tsr | TSR_ENW;
614f61c94bbSBharat Bhushan 		}
615f61c94bbSBharat Bhushan 	} while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr);
616f61c94bbSBharat Bhushan 
617f61c94bbSBharat Bhushan 	if (new_tsr & TSR_WIS) {
618f61c94bbSBharat Bhushan 		smp_wmb();
619f61c94bbSBharat Bhushan 		kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
620f61c94bbSBharat Bhushan 		kvm_vcpu_kick(vcpu);
621f61c94bbSBharat Bhushan 	}
622f61c94bbSBharat Bhushan 
623f61c94bbSBharat Bhushan 	/*
624f61c94bbSBharat Bhushan 	 * If this is final watchdog expiry and some action is required
625f61c94bbSBharat Bhushan 	 * then exit to userspace.
626f61c94bbSBharat Bhushan 	 */
627f61c94bbSBharat Bhushan 	if (final && (vcpu->arch.tcr & TCR_WRC_MASK) &&
628f61c94bbSBharat Bhushan 	    vcpu->arch.watchdog_enabled) {
629f61c94bbSBharat Bhushan 		smp_wmb();
630f61c94bbSBharat Bhushan 		kvm_make_request(KVM_REQ_WATCHDOG, vcpu);
631f61c94bbSBharat Bhushan 		kvm_vcpu_kick(vcpu);
632f61c94bbSBharat Bhushan 	}
633f61c94bbSBharat Bhushan 
634f61c94bbSBharat Bhushan 	/*
635f61c94bbSBharat Bhushan 	 * Stop running the watchdog timer after final expiration to
636f61c94bbSBharat Bhushan 	 * prevent the host from being flooded with timers if the
637f61c94bbSBharat Bhushan 	 * guest sets a short period.
638f61c94bbSBharat Bhushan 	 * Timers will resume when TSR/TCR is updated next time.
639f61c94bbSBharat Bhushan 	 */
640f61c94bbSBharat Bhushan 	if (!final)
641f61c94bbSBharat Bhushan 		arm_next_watchdog(vcpu);
642f61c94bbSBharat Bhushan }
643f61c94bbSBharat Bhushan 
644dfd4d47eSScott Wood static void update_timer_ints(struct kvm_vcpu *vcpu)
645dfd4d47eSScott Wood {
646dfd4d47eSScott Wood 	if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS))
647dfd4d47eSScott Wood 		kvmppc_core_queue_dec(vcpu);
648dfd4d47eSScott Wood 	else
649dfd4d47eSScott Wood 		kvmppc_core_dequeue_dec(vcpu);
650f61c94bbSBharat Bhushan 
651f61c94bbSBharat Bhushan 	if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS))
652f61c94bbSBharat Bhushan 		kvmppc_core_queue_watchdog(vcpu);
653f61c94bbSBharat Bhushan 	else
654f61c94bbSBharat Bhushan 		kvmppc_core_dequeue_watchdog(vcpu);
655dfd4d47eSScott Wood }
656dfd4d47eSScott Wood 
657c59a6a3eSScott Wood static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu)
658d9fbd03dSHollis Blanchard {
659d9fbd03dSHollis Blanchard 	unsigned long *pending = &vcpu->arch.pending_exceptions;
660d9fbd03dSHollis Blanchard 	unsigned int priority;
661d9fbd03dSHollis Blanchard 
6629ab80843SHollis Blanchard 	priority = __ffs(*pending);
6638b3a00fcSAlexander Graf 	while (priority < BOOKE_IRQPRIO_MAX) {
664d4cf3892SHollis Blanchard 		if (kvmppc_booke_irqprio_deliver(vcpu, priority))
665d9fbd03dSHollis Blanchard 			break;
666d9fbd03dSHollis Blanchard 
667d9fbd03dSHollis Blanchard 		priority = find_next_bit(pending,
668d9fbd03dSHollis Blanchard 		                         BITS_PER_BYTE * sizeof(*pending),
669d9fbd03dSHollis Blanchard 		                         priority + 1);
670d9fbd03dSHollis Blanchard 	}
67190bba358SAlexander Graf 
67290bba358SAlexander Graf 	/* Tell the guest about our interrupt status */
67329ac26efSScott Wood 	vcpu->arch.shared->int_pending = !!*pending;
674d9fbd03dSHollis Blanchard }
675d9fbd03dSHollis Blanchard 
676c59a6a3eSScott Wood /* Check pending exceptions and deliver one, if possible. */
677a8e4ef84SAlexander Graf int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu)
678c59a6a3eSScott Wood {
679a8e4ef84SAlexander Graf 	int r = 0;
680c59a6a3eSScott Wood 	WARN_ON_ONCE(!irqs_disabled());
681c59a6a3eSScott Wood 
682c59a6a3eSScott Wood 	kvmppc_core_check_exceptions(vcpu);
683c59a6a3eSScott Wood 
684b8c649a9SAlexander Graf 	if (vcpu->requests) {
685b8c649a9SAlexander Graf 		/* Exception delivery raised request; start over */
686b8c649a9SAlexander Graf 		return 1;
687b8c649a9SAlexander Graf 	}
688b8c649a9SAlexander Graf 
689c59a6a3eSScott Wood 	if (vcpu->arch.shared->msr & MSR_WE) {
690c59a6a3eSScott Wood 		local_irq_enable();
691c59a6a3eSScott Wood 		kvm_vcpu_block(vcpu);
692966cd0f3SAlexander Graf 		clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
6936c85f52bSScott Wood 		hard_irq_disable();
694c59a6a3eSScott Wood 
695c59a6a3eSScott Wood 		kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS);
696a8e4ef84SAlexander Graf 		r = 1;
697c59a6a3eSScott Wood 	};
698a8e4ef84SAlexander Graf 
699a8e4ef84SAlexander Graf 	return r;
700a8e4ef84SAlexander Graf }
701a8e4ef84SAlexander Graf 
7027c973a2eSAlexander Graf int kvmppc_core_check_requests(struct kvm_vcpu *vcpu)
7034ffc6356SAlexander Graf {
7047c973a2eSAlexander Graf 	int r = 1; /* Indicate we want to get back into the guest */
7057c973a2eSAlexander Graf 
7064ffc6356SAlexander Graf 	if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu))
7074ffc6356SAlexander Graf 		update_timer_ints(vcpu);
708862d31f7SAlexander Graf #if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC)
709862d31f7SAlexander Graf 	if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
710862d31f7SAlexander Graf 		kvmppc_core_flush_tlb(vcpu);
711862d31f7SAlexander Graf #endif
7127c973a2eSAlexander Graf 
713f61c94bbSBharat Bhushan 	if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) {
714f61c94bbSBharat Bhushan 		vcpu->run->exit_reason = KVM_EXIT_WATCHDOG;
715f61c94bbSBharat Bhushan 		r = 0;
716f61c94bbSBharat Bhushan 	}
717f61c94bbSBharat Bhushan 
7181c810636SAlexander Graf 	if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) {
7191c810636SAlexander Graf 		vcpu->run->epr.epr = 0;
7201c810636SAlexander Graf 		vcpu->arch.epr_needed = true;
7211c810636SAlexander Graf 		vcpu->run->exit_reason = KVM_EXIT_EPR;
7221c810636SAlexander Graf 		r = 0;
7231c810636SAlexander Graf 	}
7241c810636SAlexander Graf 
7257c973a2eSAlexander Graf 	return r;
7264ffc6356SAlexander Graf }
7274ffc6356SAlexander Graf 
728df6909e5SPaul Mackerras int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
729df6909e5SPaul Mackerras {
7307ee78855SAlexander Graf 	int ret, s;
731f5f97210SScott Wood 	struct debug_reg debug;
732df6909e5SPaul Mackerras 
733af8f38b3SAlexander Graf 	if (!vcpu->arch.sane) {
734af8f38b3SAlexander Graf 		kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
735af8f38b3SAlexander Graf 		return -EINVAL;
736af8f38b3SAlexander Graf 	}
737af8f38b3SAlexander Graf 
7387ee78855SAlexander Graf 	s = kvmppc_prepare_to_enter(vcpu);
7397ee78855SAlexander Graf 	if (s <= 0) {
7407ee78855SAlexander Graf 		ret = s;
7411d1ef222SScott Wood 		goto out;
7421d1ef222SScott Wood 	}
7436c85f52bSScott Wood 	/* interrupts now hard-disabled */
7441d1ef222SScott Wood 
7458fae845fSScott Wood #ifdef CONFIG_PPC_FPU
7468fae845fSScott Wood 	/* Save userspace FPU state in stack */
7478fae845fSScott Wood 	enable_kernel_fp();
7488fae845fSScott Wood 
7498fae845fSScott Wood 	/*
7508fae845fSScott Wood 	 * Since we can't trap on MSR_FP in GS-mode, we consider the guest
7513efc7da6SMihai Caraman 	 * as always using the FPU.
7528fae845fSScott Wood 	 */
7538fae845fSScott Wood 	kvmppc_load_guest_fp(vcpu);
7548fae845fSScott Wood #endif
7558fae845fSScott Wood 
75695d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC
75795d80a29SMihai Caraman 	/* Save userspace AltiVec state in stack */
75895d80a29SMihai Caraman 	if (cpu_has_feature(CPU_FTR_ALTIVEC))
75995d80a29SMihai Caraman 		enable_kernel_altivec();
76095d80a29SMihai Caraman 	/*
76195d80a29SMihai Caraman 	 * Since we can't trap on MSR_VEC in GS-mode, we consider the guest
76295d80a29SMihai Caraman 	 * as always using the AltiVec.
76395d80a29SMihai Caraman 	 */
76495d80a29SMihai Caraman 	kvmppc_load_guest_altivec(vcpu);
76595d80a29SMihai Caraman #endif
76695d80a29SMihai Caraman 
767ce11e48bSBharat Bhushan 	/* Switch to guest debug context */
768348ba710SBharat Bhushan 	debug = vcpu->arch.dbg_reg;
769f5f97210SScott Wood 	switch_booke_debug_regs(&debug);
770f5f97210SScott Wood 	debug = current->thread.debug;
771348ba710SBharat Bhushan 	current->thread.debug = vcpu->arch.dbg_reg;
772ce11e48bSBharat Bhushan 
77308c9a188SBharat Bhushan 	vcpu->arch.pgdir = current->mm->pgd;
7745f1c248fSScott Wood 	kvmppc_fix_ee_before_entry();
775f8941fbeSScott Wood 
776df6909e5SPaul Mackerras 	ret = __kvmppc_vcpu_run(kvm_run, vcpu);
7778fae845fSScott Wood 
77824afa37bSAlexander Graf 	/* No need for kvm_guest_exit. It's done in handle_exit.
77924afa37bSAlexander Graf 	   We also get here with interrupts enabled. */
78024afa37bSAlexander Graf 
781ce11e48bSBharat Bhushan 	/* Switch back to user space debug context */
782f5f97210SScott Wood 	switch_booke_debug_regs(&debug);
783f5f97210SScott Wood 	current->thread.debug = debug;
784ce11e48bSBharat Bhushan 
7858fae845fSScott Wood #ifdef CONFIG_PPC_FPU
7868fae845fSScott Wood 	kvmppc_save_guest_fp(vcpu);
7878fae845fSScott Wood #endif
7888fae845fSScott Wood 
78995d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC
79095d80a29SMihai Caraman 	kvmppc_save_guest_altivec(vcpu);
79195d80a29SMihai Caraman #endif
79295d80a29SMihai Caraman 
7931d1ef222SScott Wood out:
794d69c6436SAlexander Graf 	vcpu->mode = OUTSIDE_GUEST_MODE;
795df6909e5SPaul Mackerras 	return ret;
796df6909e5SPaul Mackerras }
797df6909e5SPaul Mackerras 
798d30f6e48SScott Wood static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu)
799d9fbd03dSHollis Blanchard {
800d9fbd03dSHollis Blanchard 	enum emulation_result er;
801d9fbd03dSHollis Blanchard 
802d9fbd03dSHollis Blanchard 	er = kvmppc_emulate_instruction(run, vcpu);
803d9fbd03dSHollis Blanchard 	switch (er) {
804d9fbd03dSHollis Blanchard 	case EMULATE_DONE:
80573e75b41SHollis Blanchard 		/* don't overwrite subtypes, just account kvm_stats */
8067b701591SHollis Blanchard 		kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS);
807d9fbd03dSHollis Blanchard 		/* Future optimization: only reload non-volatiles if
808d9fbd03dSHollis Blanchard 		 * they were actually modified by emulation. */
809d30f6e48SScott Wood 		return RESUME_GUEST_NV;
810d30f6e48SScott Wood 
81151f04726SMihai Caraman 	case EMULATE_AGAIN:
81251f04726SMihai Caraman 		return RESUME_GUEST;
81351f04726SMihai Caraman 
814d9fbd03dSHollis Blanchard 	case EMULATE_FAIL:
8155cf8ca22SHollis Blanchard 		printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n",
816d9fbd03dSHollis Blanchard 		       __func__, vcpu->arch.pc, vcpu->arch.last_inst);
817d9fbd03dSHollis Blanchard 		/* For debugging, encode the failing instruction and
818d9fbd03dSHollis Blanchard 		 * report it to userspace. */
819d9fbd03dSHollis Blanchard 		run->hw.hardware_exit_reason = ~0ULL << 32;
820d9fbd03dSHollis Blanchard 		run->hw.hardware_exit_reason |= vcpu->arch.last_inst;
821d1ff5499SAlexander Graf 		kvmppc_core_queue_program(vcpu, ESR_PIL);
822d30f6e48SScott Wood 		return RESUME_HOST;
823d30f6e48SScott Wood 
8249b4f5308SBharat Bhushan 	case EMULATE_EXIT_USER:
8259b4f5308SBharat Bhushan 		return RESUME_HOST;
8269b4f5308SBharat Bhushan 
827d9fbd03dSHollis Blanchard 	default:
828d9fbd03dSHollis Blanchard 		BUG();
829d9fbd03dSHollis Blanchard 	}
830d30f6e48SScott Wood }
831d30f6e48SScott Wood 
832ce11e48bSBharat Bhushan static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu)
833ce11e48bSBharat Bhushan {
834348ba710SBharat Bhushan 	struct debug_reg *dbg_reg = &(vcpu->arch.dbg_reg);
835ce11e48bSBharat Bhushan 	u32 dbsr = vcpu->arch.dbsr;
836ce11e48bSBharat Bhushan 
8372f699a59SBharat Bhushan 	if (vcpu->guest_debug == 0) {
8382f699a59SBharat Bhushan 		/*
8392f699a59SBharat Bhushan 		 * Debug resources belong to Guest.
8402f699a59SBharat Bhushan 		 * Imprecise debug event is not injected
8412f699a59SBharat Bhushan 		 */
8422f699a59SBharat Bhushan 		if (dbsr & DBSR_IDE) {
8432f699a59SBharat Bhushan 			dbsr &= ~DBSR_IDE;
8442f699a59SBharat Bhushan 			if (!dbsr)
8452f699a59SBharat Bhushan 				return RESUME_GUEST;
8462f699a59SBharat Bhushan 		}
8472f699a59SBharat Bhushan 
8482f699a59SBharat Bhushan 		if (dbsr && (vcpu->arch.shared->msr & MSR_DE) &&
8492f699a59SBharat Bhushan 			    (vcpu->arch.dbg_reg.dbcr0 & DBCR0_IDM))
8502f699a59SBharat Bhushan 			kvmppc_core_queue_debug(vcpu);
8512f699a59SBharat Bhushan 
8522f699a59SBharat Bhushan 		/* Inject a program interrupt if trap debug is not allowed */
8532f699a59SBharat Bhushan 		if ((dbsr & DBSR_TIE) && !(vcpu->arch.shared->msr & MSR_DE))
8542f699a59SBharat Bhushan 			kvmppc_core_queue_program(vcpu, ESR_PTR);
8552f699a59SBharat Bhushan 
8562f699a59SBharat Bhushan 		return RESUME_GUEST;
8572f699a59SBharat Bhushan 	}
8582f699a59SBharat Bhushan 
8592f699a59SBharat Bhushan 	/*
8602f699a59SBharat Bhushan 	 * Debug resource owned by userspace.
8612f699a59SBharat Bhushan 	 * Clear guest dbsr (vcpu->arch.dbsr)
8622f699a59SBharat Bhushan 	 */
8632190991eSBharat Bhushan 	vcpu->arch.dbsr = 0;
864ce11e48bSBharat Bhushan 	run->debug.arch.status = 0;
865ce11e48bSBharat Bhushan 	run->debug.arch.address = vcpu->arch.pc;
866ce11e48bSBharat Bhushan 
867ce11e48bSBharat Bhushan 	if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) {
868ce11e48bSBharat Bhushan 		run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT;
869ce11e48bSBharat Bhushan 	} else {
870ce11e48bSBharat Bhushan 		if (dbsr & (DBSR_DAC1W | DBSR_DAC2W))
871ce11e48bSBharat Bhushan 			run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE;
872ce11e48bSBharat Bhushan 		else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R))
873ce11e48bSBharat Bhushan 			run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ;
874ce11e48bSBharat Bhushan 		if (dbsr & (DBSR_DAC1R | DBSR_DAC1W))
875ce11e48bSBharat Bhushan 			run->debug.arch.address = dbg_reg->dac1;
876ce11e48bSBharat Bhushan 		else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W))
877ce11e48bSBharat Bhushan 			run->debug.arch.address = dbg_reg->dac2;
878ce11e48bSBharat Bhushan 	}
879ce11e48bSBharat Bhushan 
880ce11e48bSBharat Bhushan 	return RESUME_HOST;
881ce11e48bSBharat Bhushan }
882ce11e48bSBharat Bhushan 
8834e642ccbSAlexander Graf static void kvmppc_fill_pt_regs(struct pt_regs *regs)
8844e642ccbSAlexander Graf {
8854e642ccbSAlexander Graf 	ulong r1, ip, msr, lr;
8864e642ccbSAlexander Graf 
8874e642ccbSAlexander Graf 	asm("mr %0, 1" : "=r"(r1));
8884e642ccbSAlexander Graf 	asm("mflr %0" : "=r"(lr));
8894e642ccbSAlexander Graf 	asm("mfmsr %0" : "=r"(msr));
8904e642ccbSAlexander Graf 	asm("bl 1f; 1: mflr %0" : "=r"(ip));
8914e642ccbSAlexander Graf 
8924e642ccbSAlexander Graf 	memset(regs, 0, sizeof(*regs));
8934e642ccbSAlexander Graf 	regs->gpr[1] = r1;
8944e642ccbSAlexander Graf 	regs->nip = ip;
8954e642ccbSAlexander Graf 	regs->msr = msr;
8964e642ccbSAlexander Graf 	regs->link = lr;
8974e642ccbSAlexander Graf }
8984e642ccbSAlexander Graf 
8996328e593SBharat Bhushan /*
9006328e593SBharat Bhushan  * For interrupts needed to be handled by host interrupt handlers,
9016328e593SBharat Bhushan  * corresponding host handler are called from here in similar way
9026328e593SBharat Bhushan  * (but not exact) as they are called from low level handler
9036328e593SBharat Bhushan  * (such as from arch/powerpc/kernel/head_fsl_booke.S).
9046328e593SBharat Bhushan  */
9054e642ccbSAlexander Graf static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu,
9064e642ccbSAlexander Graf 				     unsigned int exit_nr)
9074e642ccbSAlexander Graf {
9084e642ccbSAlexander Graf 	struct pt_regs regs;
9094e642ccbSAlexander Graf 
9104e642ccbSAlexander Graf 	switch (exit_nr) {
9114e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_EXTERNAL:
9124e642ccbSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
9134e642ccbSAlexander Graf 		do_IRQ(&regs);
9144e642ccbSAlexander Graf 		break;
9154e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_DECREMENTER:
9164e642ccbSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
9174e642ccbSAlexander Graf 		timer_interrupt(&regs);
9184e642ccbSAlexander Graf 		break;
9195f17ce8bSTiejun Chen #if defined(CONFIG_PPC_DOORBELL)
9204e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_DOORBELL:
9214e642ccbSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
9224e642ccbSAlexander Graf 		doorbell_exception(&regs);
9234e642ccbSAlexander Graf 		break;
9244e642ccbSAlexander Graf #endif
9254e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_MACHINE_CHECK:
9264e642ccbSAlexander Graf 		/* FIXME */
9274e642ccbSAlexander Graf 		break;
9287cc1e8eeSAlexander Graf 	case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
9297cc1e8eeSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
9307cc1e8eeSAlexander Graf 		performance_monitor_exception(&regs);
9317cc1e8eeSAlexander Graf 		break;
9326328e593SBharat Bhushan 	case BOOKE_INTERRUPT_WATCHDOG:
9336328e593SBharat Bhushan 		kvmppc_fill_pt_regs(&regs);
9346328e593SBharat Bhushan #ifdef CONFIG_BOOKE_WDT
9356328e593SBharat Bhushan 		WatchdogException(&regs);
9366328e593SBharat Bhushan #else
9376328e593SBharat Bhushan 		unknown_exception(&regs);
9386328e593SBharat Bhushan #endif
9396328e593SBharat Bhushan 		break;
9406328e593SBharat Bhushan 	case BOOKE_INTERRUPT_CRITICAL:
941845ac985STudor Laurentiu 		kvmppc_fill_pt_regs(&regs);
9426328e593SBharat Bhushan 		unknown_exception(&regs);
9436328e593SBharat Bhushan 		break;
944ce11e48bSBharat Bhushan 	case BOOKE_INTERRUPT_DEBUG:
945ce11e48bSBharat Bhushan 		/* Save DBSR before preemption is enabled */
946ce11e48bSBharat Bhushan 		vcpu->arch.dbsr = mfspr(SPRN_DBSR);
947ce11e48bSBharat Bhushan 		kvmppc_clear_dbsr();
948ce11e48bSBharat Bhushan 		break;
9494e642ccbSAlexander Graf 	}
9504e642ccbSAlexander Graf }
9514e642ccbSAlexander Graf 
952f5250471SMihai Caraman static int kvmppc_resume_inst_load(struct kvm_run *run, struct kvm_vcpu *vcpu,
953f5250471SMihai Caraman 				  enum emulation_result emulated, u32 last_inst)
954f5250471SMihai Caraman {
955f5250471SMihai Caraman 	switch (emulated) {
956f5250471SMihai Caraman 	case EMULATE_AGAIN:
957f5250471SMihai Caraman 		return RESUME_GUEST;
958f5250471SMihai Caraman 
959f5250471SMihai Caraman 	case EMULATE_FAIL:
960f5250471SMihai Caraman 		pr_debug("%s: load instruction from guest address %lx failed\n",
961f5250471SMihai Caraman 		       __func__, vcpu->arch.pc);
962f5250471SMihai Caraman 		/* For debugging, encode the failing instruction and
963f5250471SMihai Caraman 		 * report it to userspace. */
964f5250471SMihai Caraman 		run->hw.hardware_exit_reason = ~0ULL << 32;
965f5250471SMihai Caraman 		run->hw.hardware_exit_reason |= last_inst;
966f5250471SMihai Caraman 		kvmppc_core_queue_program(vcpu, ESR_PIL);
967f5250471SMihai Caraman 		return RESUME_HOST;
968f5250471SMihai Caraman 
969f5250471SMihai Caraman 	default:
970f5250471SMihai Caraman 		BUG();
971f5250471SMihai Caraman 	}
972f5250471SMihai Caraman }
973f5250471SMihai Caraman 
974d30f6e48SScott Wood /**
975d30f6e48SScott Wood  * kvmppc_handle_exit
976d30f6e48SScott Wood  *
977d30f6e48SScott Wood  * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV)
978d30f6e48SScott Wood  */
979d30f6e48SScott Wood int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu,
980d30f6e48SScott Wood                        unsigned int exit_nr)
981d30f6e48SScott Wood {
982d30f6e48SScott Wood 	int r = RESUME_HOST;
9837ee78855SAlexander Graf 	int s;
984f1e89028SScott Wood 	int idx;
985f5250471SMihai Caraman 	u32 last_inst = KVM_INST_FETCH_FAILED;
986f5250471SMihai Caraman 	enum emulation_result emulated = EMULATE_DONE;
987d30f6e48SScott Wood 
988d30f6e48SScott Wood 	/* update before a new last_exit_type is rewritten */
989d30f6e48SScott Wood 	kvmppc_update_timing_stats(vcpu);
990d30f6e48SScott Wood 
9914e642ccbSAlexander Graf 	/* restart interrupts if they were meant for the host */
9924e642ccbSAlexander Graf 	kvmppc_restart_interrupt(vcpu, exit_nr);
993d30f6e48SScott Wood 
994f5250471SMihai Caraman 	/*
995*446957baSAdam Buchbinder 	 * get last instruction before being preempted
996f5250471SMihai Caraman 	 * TODO: for e6500 check also BOOKE_INTERRUPT_LRAT_ERROR & ESR_DATA
997f5250471SMihai Caraman 	 */
998f5250471SMihai Caraman 	switch (exit_nr) {
999f5250471SMihai Caraman 	case BOOKE_INTERRUPT_DATA_STORAGE:
1000f5250471SMihai Caraman 	case BOOKE_INTERRUPT_DTLB_MISS:
1001f5250471SMihai Caraman 	case BOOKE_INTERRUPT_HV_PRIV:
10028d0eff63SAlexander Graf 		emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst);
1003f5250471SMihai Caraman 		break;
1004033aaa14SMadhavan Srinivasan 	case BOOKE_INTERRUPT_PROGRAM:
1005033aaa14SMadhavan Srinivasan 		/* SW breakpoints arrive as illegal instructions on HV */
1006033aaa14SMadhavan Srinivasan 		if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
10078d0eff63SAlexander Graf 			emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst);
1008033aaa14SMadhavan Srinivasan 		break;
1009f5250471SMihai Caraman 	default:
1010f5250471SMihai Caraman 		break;
1011f5250471SMihai Caraman 	}
1012f5250471SMihai Caraman 
101397c95059SAlexander Graf 	trace_kvm_exit(exit_nr, vcpu);
1014e233d54dSPaolo Bonzini 	__kvm_guest_exit();
1015e233d54dSPaolo Bonzini 
1016e233d54dSPaolo Bonzini 	local_irq_enable();
101797c95059SAlexander Graf 
1018d30f6e48SScott Wood 	run->exit_reason = KVM_EXIT_UNKNOWN;
1019d30f6e48SScott Wood 	run->ready_for_interrupt_injection = 1;
1020d30f6e48SScott Wood 
1021f5250471SMihai Caraman 	if (emulated != EMULATE_DONE) {
1022f5250471SMihai Caraman 		r = kvmppc_resume_inst_load(run, vcpu, emulated, last_inst);
1023f5250471SMihai Caraman 		goto out;
1024f5250471SMihai Caraman 	}
1025f5250471SMihai Caraman 
1026d30f6e48SScott Wood 	switch (exit_nr) {
1027d30f6e48SScott Wood 	case BOOKE_INTERRUPT_MACHINE_CHECK:
1028c35c9d84SAlexander Graf 		printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR));
1029c35c9d84SAlexander Graf 		kvmppc_dump_vcpu(vcpu);
1030c35c9d84SAlexander Graf 		/* For debugging, send invalid exit reason to user space */
1031c35c9d84SAlexander Graf 		run->hw.hardware_exit_reason = ~1ULL << 32;
1032c35c9d84SAlexander Graf 		run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR);
1033c35c9d84SAlexander Graf 		r = RESUME_HOST;
1034d30f6e48SScott Wood 		break;
1035d30f6e48SScott Wood 
1036d30f6e48SScott Wood 	case BOOKE_INTERRUPT_EXTERNAL:
1037d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, EXT_INTR_EXITS);
1038d30f6e48SScott Wood 		r = RESUME_GUEST;
1039d30f6e48SScott Wood 		break;
1040d30f6e48SScott Wood 
1041d30f6e48SScott Wood 	case BOOKE_INTERRUPT_DECREMENTER:
1042d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, DEC_EXITS);
1043d30f6e48SScott Wood 		r = RESUME_GUEST;
1044d30f6e48SScott Wood 		break;
1045d30f6e48SScott Wood 
10466328e593SBharat Bhushan 	case BOOKE_INTERRUPT_WATCHDOG:
10476328e593SBharat Bhushan 		r = RESUME_GUEST;
10486328e593SBharat Bhushan 		break;
10496328e593SBharat Bhushan 
1050d30f6e48SScott Wood 	case BOOKE_INTERRUPT_DOORBELL:
1051d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, DBELL_EXITS);
1052d30f6e48SScott Wood 		r = RESUME_GUEST;
1053d30f6e48SScott Wood 		break;
1054d30f6e48SScott Wood 
1055d30f6e48SScott Wood 	case BOOKE_INTERRUPT_GUEST_DBELL_CRIT:
1056d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, GDBELL_EXITS);
1057d30f6e48SScott Wood 
1058d30f6e48SScott Wood 		/*
1059d30f6e48SScott Wood 		 * We are here because there is a pending guest interrupt
1060d30f6e48SScott Wood 		 * which could not be delivered as MSR_CE or MSR_ME was not
1061d30f6e48SScott Wood 		 * set.  Once we break from here we will retry delivery.
1062d30f6e48SScott Wood 		 */
1063d30f6e48SScott Wood 		r = RESUME_GUEST;
1064d30f6e48SScott Wood 		break;
1065d30f6e48SScott Wood 
1066d30f6e48SScott Wood 	case BOOKE_INTERRUPT_GUEST_DBELL:
1067d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, GDBELL_EXITS);
1068d30f6e48SScott Wood 
1069d30f6e48SScott Wood 		/*
1070d30f6e48SScott Wood 		 * We are here because there is a pending guest interrupt
1071d30f6e48SScott Wood 		 * which could not be delivered as MSR_EE was not set.  Once
1072d30f6e48SScott Wood 		 * we break from here we will retry delivery.
1073d30f6e48SScott Wood 		 */
1074d30f6e48SScott Wood 		r = RESUME_GUEST;
1075d30f6e48SScott Wood 		break;
1076d30f6e48SScott Wood 
107795f2e921SAlexander Graf 	case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
107895f2e921SAlexander Graf 		r = RESUME_GUEST;
107995f2e921SAlexander Graf 		break;
108095f2e921SAlexander Graf 
1081d30f6e48SScott Wood 	case BOOKE_INTERRUPT_HV_PRIV:
1082d30f6e48SScott Wood 		r = emulation_exit(run, vcpu);
1083d30f6e48SScott Wood 		break;
1084d30f6e48SScott Wood 
1085d30f6e48SScott Wood 	case BOOKE_INTERRUPT_PROGRAM:
1086033aaa14SMadhavan Srinivasan 		if ((vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP) &&
1087033aaa14SMadhavan Srinivasan 			(last_inst == KVMPPC_INST_SW_BREAKPOINT)) {
1088033aaa14SMadhavan Srinivasan 			/*
1089033aaa14SMadhavan Srinivasan 			 * We are here because of an SW breakpoint instr,
1090033aaa14SMadhavan Srinivasan 			 * so lets return to host to handle.
1091033aaa14SMadhavan Srinivasan 			 */
1092033aaa14SMadhavan Srinivasan 			r = kvmppc_handle_debug(run, vcpu);
1093033aaa14SMadhavan Srinivasan 			run->exit_reason = KVM_EXIT_DEBUG;
1094033aaa14SMadhavan Srinivasan 			kvmppc_account_exit(vcpu, DEBUG_EXITS);
1095033aaa14SMadhavan Srinivasan 			break;
1096033aaa14SMadhavan Srinivasan 		}
1097033aaa14SMadhavan Srinivasan 
1098d30f6e48SScott Wood 		if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) {
10990268597cSAlexander Graf 			/*
11000268597cSAlexander Graf 			 * Program traps generated by user-level software must
11010268597cSAlexander Graf 			 * be handled by the guest kernel.
11020268597cSAlexander Graf 			 *
11030268597cSAlexander Graf 			 * In GS mode, hypervisor privileged instructions trap
11040268597cSAlexander Graf 			 * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are
11050268597cSAlexander Graf 			 * actual program interrupts, handled by the guest.
11060268597cSAlexander Graf 			 */
1107d30f6e48SScott Wood 			kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr);
1108d30f6e48SScott Wood 			r = RESUME_GUEST;
1109d30f6e48SScott Wood 			kvmppc_account_exit(vcpu, USR_PR_INST);
1110d30f6e48SScott Wood 			break;
1111d30f6e48SScott Wood 		}
1112d30f6e48SScott Wood 
1113d30f6e48SScott Wood 		r = emulation_exit(run, vcpu);
1114d9fbd03dSHollis Blanchard 		break;
1115d9fbd03dSHollis Blanchard 
1116d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_FP_UNAVAIL:
1117d4cf3892SHollis Blanchard 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL);
11187b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, FP_UNAVAIL);
1119d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
1120d9fbd03dSHollis Blanchard 		break;
1121d9fbd03dSHollis Blanchard 
11224cd35f67SScott Wood #ifdef CONFIG_SPE
11234cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_UNAVAIL: {
11244cd35f67SScott Wood 		if (vcpu->arch.shared->msr & MSR_SPE)
11254cd35f67SScott Wood 			kvmppc_vcpu_enable_spe(vcpu);
11264cd35f67SScott Wood 		else
11274cd35f67SScott Wood 			kvmppc_booke_queue_irqprio(vcpu,
11284cd35f67SScott Wood 						   BOOKE_IRQPRIO_SPE_UNAVAIL);
1129bb3a8a17SHollis Blanchard 		r = RESUME_GUEST;
1130bb3a8a17SHollis Blanchard 		break;
11314cd35f67SScott Wood 	}
1132bb3a8a17SHollis Blanchard 
1133bb3a8a17SHollis Blanchard 	case BOOKE_INTERRUPT_SPE_FP_DATA:
1134bb3a8a17SHollis Blanchard 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA);
1135bb3a8a17SHollis Blanchard 		r = RESUME_GUEST;
1136bb3a8a17SHollis Blanchard 		break;
1137bb3a8a17SHollis Blanchard 
1138bb3a8a17SHollis Blanchard 	case BOOKE_INTERRUPT_SPE_FP_ROUND:
1139bb3a8a17SHollis Blanchard 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND);
1140bb3a8a17SHollis Blanchard 		r = RESUME_GUEST;
1141bb3a8a17SHollis Blanchard 		break;
114295d80a29SMihai Caraman #elif defined(CONFIG_SPE_POSSIBLE)
11434cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_UNAVAIL:
11444cd35f67SScott Wood 		/*
11454cd35f67SScott Wood 		 * Guest wants SPE, but host kernel doesn't support it.  Send
11464cd35f67SScott Wood 		 * an "unimplemented operation" program check to the guest.
11474cd35f67SScott Wood 		 */
11484cd35f67SScott Wood 		kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV);
11494cd35f67SScott Wood 		r = RESUME_GUEST;
11504cd35f67SScott Wood 		break;
11514cd35f67SScott Wood 
11524cd35f67SScott Wood 	/*
11534cd35f67SScott Wood 	 * These really should never happen without CONFIG_SPE,
11544cd35f67SScott Wood 	 * as we should never enable the real MSR[SPE] in the guest.
11554cd35f67SScott Wood 	 */
11564cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_FP_DATA:
11574cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_FP_ROUND:
11584cd35f67SScott Wood 		printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n",
11594cd35f67SScott Wood 		       __func__, exit_nr, vcpu->arch.pc);
11604cd35f67SScott Wood 		run->hw.hardware_exit_reason = exit_nr;
11614cd35f67SScott Wood 		r = RESUME_HOST;
11624cd35f67SScott Wood 		break;
116395d80a29SMihai Caraman #endif /* CONFIG_SPE_POSSIBLE */
116495d80a29SMihai Caraman 
116595d80a29SMihai Caraman /*
116695d80a29SMihai Caraman  * On cores with Vector category, KVM is loaded only if CONFIG_ALTIVEC,
116795d80a29SMihai Caraman  * see kvmppc_core_check_processor_compat().
116895d80a29SMihai Caraman  */
116995d80a29SMihai Caraman #ifdef CONFIG_ALTIVEC
117095d80a29SMihai Caraman 	case BOOKE_INTERRUPT_ALTIVEC_UNAVAIL:
117195d80a29SMihai Caraman 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_UNAVAIL);
117295d80a29SMihai Caraman 		r = RESUME_GUEST;
117395d80a29SMihai Caraman 		break;
117495d80a29SMihai Caraman 
117595d80a29SMihai Caraman 	case BOOKE_INTERRUPT_ALTIVEC_ASSIST:
117695d80a29SMihai Caraman 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_ASSIST);
117795d80a29SMihai Caraman 		r = RESUME_GUEST;
117895d80a29SMihai Caraman 		break;
11794cd35f67SScott Wood #endif
1180bb3a8a17SHollis Blanchard 
1181d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_DATA_STORAGE:
1182daf5e271SLiu Yu 		kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear,
1183daf5e271SLiu Yu 		                               vcpu->arch.fault_esr);
11847b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, DSI_EXITS);
1185d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
1186d9fbd03dSHollis Blanchard 		break;
1187d9fbd03dSHollis Blanchard 
1188d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_INST_STORAGE:
1189daf5e271SLiu Yu 		kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr);
11907b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, ISI_EXITS);
1191d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
1192d9fbd03dSHollis Blanchard 		break;
1193d9fbd03dSHollis Blanchard 
1194011da899SAlexander Graf 	case BOOKE_INTERRUPT_ALIGNMENT:
1195011da899SAlexander Graf 		kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear,
1196011da899SAlexander Graf 		                            vcpu->arch.fault_esr);
1197011da899SAlexander Graf 		r = RESUME_GUEST;
1198011da899SAlexander Graf 		break;
1199011da899SAlexander Graf 
1200d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV
1201d30f6e48SScott Wood 	case BOOKE_INTERRUPT_HV_SYSCALL:
1202d30f6e48SScott Wood 		if (!(vcpu->arch.shared->msr & MSR_PR)) {
1203d30f6e48SScott Wood 			kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
1204d30f6e48SScott Wood 		} else {
1205d30f6e48SScott Wood 			/*
1206d30f6e48SScott Wood 			 * hcall from guest userspace -- send privileged
1207d30f6e48SScott Wood 			 * instruction program check.
1208d30f6e48SScott Wood 			 */
1209d30f6e48SScott Wood 			kvmppc_core_queue_program(vcpu, ESR_PPR);
1210d30f6e48SScott Wood 		}
1211d30f6e48SScott Wood 
1212d30f6e48SScott Wood 		r = RESUME_GUEST;
1213d30f6e48SScott Wood 		break;
1214d30f6e48SScott Wood #else
1215d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_SYSCALL:
12162a342ed5SAlexander Graf 		if (!(vcpu->arch.shared->msr & MSR_PR) &&
12172a342ed5SAlexander Graf 		    (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) {
12182a342ed5SAlexander Graf 			/* KVM PV hypercalls */
12192a342ed5SAlexander Graf 			kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
12202a342ed5SAlexander Graf 			r = RESUME_GUEST;
12212a342ed5SAlexander Graf 		} else {
12222a342ed5SAlexander Graf 			/* Guest syscalls */
1223d4cf3892SHollis Blanchard 			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL);
12242a342ed5SAlexander Graf 		}
12257b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, SYSCALL_EXITS);
1226d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
1227d9fbd03dSHollis Blanchard 		break;
1228d30f6e48SScott Wood #endif
1229d9fbd03dSHollis Blanchard 
1230d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_DTLB_MISS: {
1231d9fbd03dSHollis Blanchard 		unsigned long eaddr = vcpu->arch.fault_dear;
12327924bd41SHollis Blanchard 		int gtlb_index;
1233475e7cddSHollis Blanchard 		gpa_t gpaddr;
1234d9fbd03dSHollis Blanchard 		gfn_t gfn;
1235d9fbd03dSHollis Blanchard 
1236bf7ca4bdSAlexander Graf #ifdef CONFIG_KVM_E500V2
1237a4cd8b23SScott Wood 		if (!(vcpu->arch.shared->msr & MSR_PR) &&
1238a4cd8b23SScott Wood 		    (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
1239a4cd8b23SScott Wood 			kvmppc_map_magic(vcpu);
1240a4cd8b23SScott Wood 			kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
1241a4cd8b23SScott Wood 			r = RESUME_GUEST;
1242a4cd8b23SScott Wood 
1243a4cd8b23SScott Wood 			break;
1244a4cd8b23SScott Wood 		}
1245a4cd8b23SScott Wood #endif
1246a4cd8b23SScott Wood 
1247d9fbd03dSHollis Blanchard 		/* Check the guest TLB. */
1248fa86b8ddSHollis Blanchard 		gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
12497924bd41SHollis Blanchard 		if (gtlb_index < 0) {
1250d9fbd03dSHollis Blanchard 			/* The guest didn't have a mapping for it. */
1251daf5e271SLiu Yu 			kvmppc_core_queue_dtlb_miss(vcpu,
1252daf5e271SLiu Yu 			                            vcpu->arch.fault_dear,
1253daf5e271SLiu Yu 			                            vcpu->arch.fault_esr);
1254b52a638cSHollis Blanchard 			kvmppc_mmu_dtlb_miss(vcpu);
12557b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS);
1256d9fbd03dSHollis Blanchard 			r = RESUME_GUEST;
1257d9fbd03dSHollis Blanchard 			break;
1258d9fbd03dSHollis Blanchard 		}
1259d9fbd03dSHollis Blanchard 
1260f1e89028SScott Wood 		idx = srcu_read_lock(&vcpu->kvm->srcu);
1261f1e89028SScott Wood 
1262be8d1caeSHollis Blanchard 		gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
1263475e7cddSHollis Blanchard 		gfn = gpaddr >> PAGE_SHIFT;
1264d9fbd03dSHollis Blanchard 
1265d9fbd03dSHollis Blanchard 		if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
1266d9fbd03dSHollis Blanchard 			/* The guest TLB had a mapping, but the shadow TLB
1267d9fbd03dSHollis Blanchard 			 * didn't, and it is RAM. This could be because:
1268d9fbd03dSHollis Blanchard 			 * a) the entry is mapping the host kernel, or
1269d9fbd03dSHollis Blanchard 			 * b) the guest used a large mapping which we're faking
1270d9fbd03dSHollis Blanchard 			 * Either way, we need to satisfy the fault without
1271d9fbd03dSHollis Blanchard 			 * invoking the guest. */
127258a96214SHollis Blanchard 			kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
12737b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
1274d9fbd03dSHollis Blanchard 			r = RESUME_GUEST;
1275d9fbd03dSHollis Blanchard 		} else {
1276d9fbd03dSHollis Blanchard 			/* Guest has mapped and accessed a page which is not
1277d9fbd03dSHollis Blanchard 			 * actually RAM. */
1278475e7cddSHollis Blanchard 			vcpu->arch.paddr_accessed = gpaddr;
12796020c0f6SAlexander Graf 			vcpu->arch.vaddr_accessed = eaddr;
1280d9fbd03dSHollis Blanchard 			r = kvmppc_emulate_mmio(run, vcpu);
12817b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, MMIO_EXITS);
1282d9fbd03dSHollis Blanchard 		}
1283d9fbd03dSHollis Blanchard 
1284f1e89028SScott Wood 		srcu_read_unlock(&vcpu->kvm->srcu, idx);
1285d9fbd03dSHollis Blanchard 		break;
1286d9fbd03dSHollis Blanchard 	}
1287d9fbd03dSHollis Blanchard 
1288d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_ITLB_MISS: {
1289d9fbd03dSHollis Blanchard 		unsigned long eaddr = vcpu->arch.pc;
129089168618SHollis Blanchard 		gpa_t gpaddr;
1291d9fbd03dSHollis Blanchard 		gfn_t gfn;
12927924bd41SHollis Blanchard 		int gtlb_index;
1293d9fbd03dSHollis Blanchard 
1294d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
1295d9fbd03dSHollis Blanchard 
1296d9fbd03dSHollis Blanchard 		/* Check the guest TLB. */
1297fa86b8ddSHollis Blanchard 		gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
12987924bd41SHollis Blanchard 		if (gtlb_index < 0) {
1299d9fbd03dSHollis Blanchard 			/* The guest didn't have a mapping for it. */
1300d4cf3892SHollis Blanchard 			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
1301b52a638cSHollis Blanchard 			kvmppc_mmu_itlb_miss(vcpu);
13027b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS);
1303d9fbd03dSHollis Blanchard 			break;
1304d9fbd03dSHollis Blanchard 		}
1305d9fbd03dSHollis Blanchard 
13067b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS);
1307d9fbd03dSHollis Blanchard 
1308f1e89028SScott Wood 		idx = srcu_read_lock(&vcpu->kvm->srcu);
1309f1e89028SScott Wood 
1310be8d1caeSHollis Blanchard 		gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
131189168618SHollis Blanchard 		gfn = gpaddr >> PAGE_SHIFT;
1312d9fbd03dSHollis Blanchard 
1313d9fbd03dSHollis Blanchard 		if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
1314d9fbd03dSHollis Blanchard 			/* The guest TLB had a mapping, but the shadow TLB
1315d9fbd03dSHollis Blanchard 			 * didn't. This could be because:
1316d9fbd03dSHollis Blanchard 			 * a) the entry is mapping the host kernel, or
1317d9fbd03dSHollis Blanchard 			 * b) the guest used a large mapping which we're faking
1318d9fbd03dSHollis Blanchard 			 * Either way, we need to satisfy the fault without
1319d9fbd03dSHollis Blanchard 			 * invoking the guest. */
132058a96214SHollis Blanchard 			kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
1321d9fbd03dSHollis Blanchard 		} else {
1322d9fbd03dSHollis Blanchard 			/* Guest mapped and leaped at non-RAM! */
1323d4cf3892SHollis Blanchard 			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK);
1324d9fbd03dSHollis Blanchard 		}
1325d9fbd03dSHollis Blanchard 
1326f1e89028SScott Wood 		srcu_read_unlock(&vcpu->kvm->srcu, idx);
1327d9fbd03dSHollis Blanchard 		break;
1328d9fbd03dSHollis Blanchard 	}
1329d9fbd03dSHollis Blanchard 
1330d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_DEBUG: {
1331ce11e48bSBharat Bhushan 		r = kvmppc_handle_debug(run, vcpu);
1332ce11e48bSBharat Bhushan 		if (r == RESUME_HOST)
1333d9fbd03dSHollis Blanchard 			run->exit_reason = KVM_EXIT_DEBUG;
13347b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, DEBUG_EXITS);
1335d9fbd03dSHollis Blanchard 		break;
1336d9fbd03dSHollis Blanchard 	}
1337d9fbd03dSHollis Blanchard 
1338d9fbd03dSHollis Blanchard 	default:
1339d9fbd03dSHollis Blanchard 		printk(KERN_EMERG "exit_nr %d\n", exit_nr);
1340d9fbd03dSHollis Blanchard 		BUG();
1341d9fbd03dSHollis Blanchard 	}
1342d9fbd03dSHollis Blanchard 
1343f5250471SMihai Caraman out:
1344a8e4ef84SAlexander Graf 	/*
1345a8e4ef84SAlexander Graf 	 * To avoid clobbering exit_reason, only check for signals if we
1346a8e4ef84SAlexander Graf 	 * aren't already exiting to userspace for some other reason.
1347a8e4ef84SAlexander Graf 	 */
134803660ba2SAlexander Graf 	if (!(r & RESUME_HOST)) {
13497ee78855SAlexander Graf 		s = kvmppc_prepare_to_enter(vcpu);
13506c85f52bSScott Wood 		if (s <= 0)
13517ee78855SAlexander Graf 			r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV);
13526c85f52bSScott Wood 		else {
13536c85f52bSScott Wood 			/* interrupts now hard-disabled */
13545f1c248fSScott Wood 			kvmppc_fix_ee_before_entry();
13553efc7da6SMihai Caraman 			kvmppc_load_guest_fp(vcpu);
135695d80a29SMihai Caraman 			kvmppc_load_guest_altivec(vcpu);
135724afa37bSAlexander Graf 		}
135824afa37bSAlexander Graf 	}
1359706fb730SAlexander Graf 
1360d9fbd03dSHollis Blanchard 	return r;
1361d9fbd03dSHollis Blanchard }
1362d9fbd03dSHollis Blanchard 
1363d26f22c9SBharat Bhushan static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr)
1364d26f22c9SBharat Bhushan {
1365d26f22c9SBharat Bhushan 	u32 old_tsr = vcpu->arch.tsr;
1366d26f22c9SBharat Bhushan 
1367d26f22c9SBharat Bhushan 	vcpu->arch.tsr = new_tsr;
1368d26f22c9SBharat Bhushan 
1369d26f22c9SBharat Bhushan 	if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS))
1370d26f22c9SBharat Bhushan 		arm_next_watchdog(vcpu);
1371d26f22c9SBharat Bhushan 
1372d26f22c9SBharat Bhushan 	update_timer_ints(vcpu);
1373d26f22c9SBharat Bhushan }
1374d26f22c9SBharat Bhushan 
1375d9fbd03dSHollis Blanchard /* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */
1376d9fbd03dSHollis Blanchard int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
1377d9fbd03dSHollis Blanchard {
1378082decf2SHollis Blanchard 	int i;
1379af8f38b3SAlexander Graf 	int r;
1380082decf2SHollis Blanchard 
1381d9fbd03dSHollis Blanchard 	vcpu->arch.pc = 0;
1382b5904972SScott Wood 	vcpu->arch.shared->pir = vcpu->vcpu_id;
13838e5b26b5SAlexander Graf 	kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */
1384d30f6e48SScott Wood 	kvmppc_set_msr(vcpu, 0);
1385d9fbd03dSHollis Blanchard 
1386d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV
1387ce11e48bSBharat Bhushan 	vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS;
1388d9fbd03dSHollis Blanchard 	vcpu->arch.shadow_pid = 1;
1389d30f6e48SScott Wood 	vcpu->arch.shared->msr = 0;
1390d30f6e48SScott Wood #endif
1391d9fbd03dSHollis Blanchard 
1392082decf2SHollis Blanchard 	/* Eye-catching numbers so we know if the guest takes an interrupt
1393082decf2SHollis Blanchard 	 * before it's programmed its own IVPR/IVORs. */
1394d9fbd03dSHollis Blanchard 	vcpu->arch.ivpr = 0x55550000;
1395082decf2SHollis Blanchard 	for (i = 0; i < BOOKE_IRQPRIO_MAX; i++)
1396082decf2SHollis Blanchard 		vcpu->arch.ivor[i] = 0x7700 | i * 4;
1397d9fbd03dSHollis Blanchard 
139873e75b41SHollis Blanchard 	kvmppc_init_timing_stats(vcpu);
139973e75b41SHollis Blanchard 
1400af8f38b3SAlexander Graf 	r = kvmppc_core_vcpu_setup(vcpu);
1401af8f38b3SAlexander Graf 	kvmppc_sanity_check(vcpu);
1402af8f38b3SAlexander Graf 	return r;
1403d9fbd03dSHollis Blanchard }
1404d9fbd03dSHollis Blanchard 
1405f61c94bbSBharat Bhushan int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu)
1406f61c94bbSBharat Bhushan {
1407f61c94bbSBharat Bhushan 	/* setup watchdog timer once */
1408f61c94bbSBharat Bhushan 	spin_lock_init(&vcpu->arch.wdt_lock);
1409f61c94bbSBharat Bhushan 	setup_timer(&vcpu->arch.wdt_timer, kvmppc_watchdog_func,
1410f61c94bbSBharat Bhushan 		    (unsigned long)vcpu);
1411f61c94bbSBharat Bhushan 
14122f699a59SBharat Bhushan 	/*
14132f699a59SBharat Bhushan 	 * Clear DBSR.MRR to avoid guest debug interrupt as
14142f699a59SBharat Bhushan 	 * this is of host interest
14152f699a59SBharat Bhushan 	 */
14162f699a59SBharat Bhushan 	mtspr(SPRN_DBSR, DBSR_MRR);
1417f61c94bbSBharat Bhushan 	return 0;
1418f61c94bbSBharat Bhushan }
1419f61c94bbSBharat Bhushan 
1420f61c94bbSBharat Bhushan void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu)
1421f61c94bbSBharat Bhushan {
1422f61c94bbSBharat Bhushan 	del_timer_sync(&vcpu->arch.wdt_timer);
1423f61c94bbSBharat Bhushan }
1424f61c94bbSBharat Bhushan 
1425d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1426d9fbd03dSHollis Blanchard {
1427d9fbd03dSHollis Blanchard 	int i;
1428d9fbd03dSHollis Blanchard 
1429d9fbd03dSHollis Blanchard 	regs->pc = vcpu->arch.pc;
1430992b5b29SAlexander Graf 	regs->cr = kvmppc_get_cr(vcpu);
1431d9fbd03dSHollis Blanchard 	regs->ctr = vcpu->arch.ctr;
1432d9fbd03dSHollis Blanchard 	regs->lr = vcpu->arch.lr;
1433992b5b29SAlexander Graf 	regs->xer = kvmppc_get_xer(vcpu);
1434666e7252SAlexander Graf 	regs->msr = vcpu->arch.shared->msr;
143531579eeaSBharat Bhushan 	regs->srr0 = kvmppc_get_srr0(vcpu);
143631579eeaSBharat Bhushan 	regs->srr1 = kvmppc_get_srr1(vcpu);
1437d9fbd03dSHollis Blanchard 	regs->pid = vcpu->arch.pid;
1438c1b8a01bSBharat Bhushan 	regs->sprg0 = kvmppc_get_sprg0(vcpu);
1439c1b8a01bSBharat Bhushan 	regs->sprg1 = kvmppc_get_sprg1(vcpu);
1440c1b8a01bSBharat Bhushan 	regs->sprg2 = kvmppc_get_sprg2(vcpu);
1441c1b8a01bSBharat Bhushan 	regs->sprg3 = kvmppc_get_sprg3(vcpu);
1442c1b8a01bSBharat Bhushan 	regs->sprg4 = kvmppc_get_sprg4(vcpu);
1443c1b8a01bSBharat Bhushan 	regs->sprg5 = kvmppc_get_sprg5(vcpu);
1444c1b8a01bSBharat Bhushan 	regs->sprg6 = kvmppc_get_sprg6(vcpu);
1445c1b8a01bSBharat Bhushan 	regs->sprg7 = kvmppc_get_sprg7(vcpu);
1446d9fbd03dSHollis Blanchard 
1447d9fbd03dSHollis Blanchard 	for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
14488e5b26b5SAlexander Graf 		regs->gpr[i] = kvmppc_get_gpr(vcpu, i);
1449d9fbd03dSHollis Blanchard 
1450d9fbd03dSHollis Blanchard 	return 0;
1451d9fbd03dSHollis Blanchard }
1452d9fbd03dSHollis Blanchard 
1453d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1454d9fbd03dSHollis Blanchard {
1455d9fbd03dSHollis Blanchard 	int i;
1456d9fbd03dSHollis Blanchard 
1457d9fbd03dSHollis Blanchard 	vcpu->arch.pc = regs->pc;
1458992b5b29SAlexander Graf 	kvmppc_set_cr(vcpu, regs->cr);
1459d9fbd03dSHollis Blanchard 	vcpu->arch.ctr = regs->ctr;
1460d9fbd03dSHollis Blanchard 	vcpu->arch.lr = regs->lr;
1461992b5b29SAlexander Graf 	kvmppc_set_xer(vcpu, regs->xer);
1462b8fd68acSHollis Blanchard 	kvmppc_set_msr(vcpu, regs->msr);
146331579eeaSBharat Bhushan 	kvmppc_set_srr0(vcpu, regs->srr0);
146431579eeaSBharat Bhushan 	kvmppc_set_srr1(vcpu, regs->srr1);
14655ce941eeSScott Wood 	kvmppc_set_pid(vcpu, regs->pid);
1466c1b8a01bSBharat Bhushan 	kvmppc_set_sprg0(vcpu, regs->sprg0);
1467c1b8a01bSBharat Bhushan 	kvmppc_set_sprg1(vcpu, regs->sprg1);
1468c1b8a01bSBharat Bhushan 	kvmppc_set_sprg2(vcpu, regs->sprg2);
1469c1b8a01bSBharat Bhushan 	kvmppc_set_sprg3(vcpu, regs->sprg3);
1470c1b8a01bSBharat Bhushan 	kvmppc_set_sprg4(vcpu, regs->sprg4);
1471c1b8a01bSBharat Bhushan 	kvmppc_set_sprg5(vcpu, regs->sprg5);
1472c1b8a01bSBharat Bhushan 	kvmppc_set_sprg6(vcpu, regs->sprg6);
1473c1b8a01bSBharat Bhushan 	kvmppc_set_sprg7(vcpu, regs->sprg7);
1474d9fbd03dSHollis Blanchard 
14758e5b26b5SAlexander Graf 	for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
14768e5b26b5SAlexander Graf 		kvmppc_set_gpr(vcpu, i, regs->gpr[i]);
1477d9fbd03dSHollis Blanchard 
1478d9fbd03dSHollis Blanchard 	return 0;
1479d9fbd03dSHollis Blanchard }
1480d9fbd03dSHollis Blanchard 
14815ce941eeSScott Wood static void get_sregs_base(struct kvm_vcpu *vcpu,
14825ce941eeSScott Wood                            struct kvm_sregs *sregs)
14835ce941eeSScott Wood {
14845ce941eeSScott Wood 	u64 tb = get_tb();
14855ce941eeSScott Wood 
14865ce941eeSScott Wood 	sregs->u.e.features |= KVM_SREGS_E_BASE;
14875ce941eeSScott Wood 
14885ce941eeSScott Wood 	sregs->u.e.csrr0 = vcpu->arch.csrr0;
14895ce941eeSScott Wood 	sregs->u.e.csrr1 = vcpu->arch.csrr1;
14905ce941eeSScott Wood 	sregs->u.e.mcsr = vcpu->arch.mcsr;
1491dc168549SBharat Bhushan 	sregs->u.e.esr = kvmppc_get_esr(vcpu);
1492a5414d4bSBharat Bhushan 	sregs->u.e.dear = kvmppc_get_dar(vcpu);
14935ce941eeSScott Wood 	sregs->u.e.tsr = vcpu->arch.tsr;
14945ce941eeSScott Wood 	sregs->u.e.tcr = vcpu->arch.tcr;
14955ce941eeSScott Wood 	sregs->u.e.dec = kvmppc_get_dec(vcpu, tb);
14965ce941eeSScott Wood 	sregs->u.e.tb = tb;
14975ce941eeSScott Wood 	sregs->u.e.vrsave = vcpu->arch.vrsave;
14985ce941eeSScott Wood }
14995ce941eeSScott Wood 
15005ce941eeSScott Wood static int set_sregs_base(struct kvm_vcpu *vcpu,
15015ce941eeSScott Wood                           struct kvm_sregs *sregs)
15025ce941eeSScott Wood {
15035ce941eeSScott Wood 	if (!(sregs->u.e.features & KVM_SREGS_E_BASE))
15045ce941eeSScott Wood 		return 0;
15055ce941eeSScott Wood 
15065ce941eeSScott Wood 	vcpu->arch.csrr0 = sregs->u.e.csrr0;
15075ce941eeSScott Wood 	vcpu->arch.csrr1 = sregs->u.e.csrr1;
15085ce941eeSScott Wood 	vcpu->arch.mcsr = sregs->u.e.mcsr;
1509dc168549SBharat Bhushan 	kvmppc_set_esr(vcpu, sregs->u.e.esr);
1510a5414d4bSBharat Bhushan 	kvmppc_set_dar(vcpu, sregs->u.e.dear);
15115ce941eeSScott Wood 	vcpu->arch.vrsave = sregs->u.e.vrsave;
1512dfd4d47eSScott Wood 	kvmppc_set_tcr(vcpu, sregs->u.e.tcr);
15135ce941eeSScott Wood 
1514dfd4d47eSScott Wood 	if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) {
15155ce941eeSScott Wood 		vcpu->arch.dec = sregs->u.e.dec;
15165ce941eeSScott Wood 		kvmppc_emulate_dec(vcpu);
1517dfd4d47eSScott Wood 	}
15185ce941eeSScott Wood 
1519d26f22c9SBharat Bhushan 	if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR)
1520d26f22c9SBharat Bhushan 		kvmppc_set_tsr(vcpu, sregs->u.e.tsr);
15215ce941eeSScott Wood 
15225ce941eeSScott Wood 	return 0;
15235ce941eeSScott Wood }
15245ce941eeSScott Wood 
15255ce941eeSScott Wood static void get_sregs_arch206(struct kvm_vcpu *vcpu,
15265ce941eeSScott Wood                               struct kvm_sregs *sregs)
15275ce941eeSScott Wood {
15285ce941eeSScott Wood 	sregs->u.e.features |= KVM_SREGS_E_ARCH206;
15295ce941eeSScott Wood 
1530841741f2SScott Wood 	sregs->u.e.pir = vcpu->vcpu_id;
15315ce941eeSScott Wood 	sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0;
15325ce941eeSScott Wood 	sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1;
15335ce941eeSScott Wood 	sregs->u.e.decar = vcpu->arch.decar;
15345ce941eeSScott Wood 	sregs->u.e.ivpr = vcpu->arch.ivpr;
15355ce941eeSScott Wood }
15365ce941eeSScott Wood 
15375ce941eeSScott Wood static int set_sregs_arch206(struct kvm_vcpu *vcpu,
15385ce941eeSScott Wood                              struct kvm_sregs *sregs)
15395ce941eeSScott Wood {
15405ce941eeSScott Wood 	if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206))
15415ce941eeSScott Wood 		return 0;
15425ce941eeSScott Wood 
1543841741f2SScott Wood 	if (sregs->u.e.pir != vcpu->vcpu_id)
15445ce941eeSScott Wood 		return -EINVAL;
15455ce941eeSScott Wood 
15465ce941eeSScott Wood 	vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0;
15475ce941eeSScott Wood 	vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1;
15485ce941eeSScott Wood 	vcpu->arch.decar = sregs->u.e.decar;
15495ce941eeSScott Wood 	vcpu->arch.ivpr = sregs->u.e.ivpr;
15505ce941eeSScott Wood 
15515ce941eeSScott Wood 	return 0;
15525ce941eeSScott Wood }
15535ce941eeSScott Wood 
15543a167beaSAneesh Kumar K.V int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
15555ce941eeSScott Wood {
15565ce941eeSScott Wood 	sregs->u.e.features |= KVM_SREGS_E_IVOR;
15575ce941eeSScott Wood 
15585ce941eeSScott Wood 	sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL];
15595ce941eeSScott Wood 	sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK];
15605ce941eeSScott Wood 	sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE];
15615ce941eeSScott Wood 	sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE];
15625ce941eeSScott Wood 	sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL];
15635ce941eeSScott Wood 	sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT];
15645ce941eeSScott Wood 	sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM];
15655ce941eeSScott Wood 	sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL];
15665ce941eeSScott Wood 	sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL];
15675ce941eeSScott Wood 	sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL];
15685ce941eeSScott Wood 	sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER];
15695ce941eeSScott Wood 	sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT];
15705ce941eeSScott Wood 	sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG];
15715ce941eeSScott Wood 	sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS];
15725ce941eeSScott Wood 	sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS];
15735ce941eeSScott Wood 	sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG];
15743a167beaSAneesh Kumar K.V 	return 0;
15755ce941eeSScott Wood }
15765ce941eeSScott Wood 
15775ce941eeSScott Wood int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
15785ce941eeSScott Wood {
15795ce941eeSScott Wood 	if (!(sregs->u.e.features & KVM_SREGS_E_IVOR))
15805ce941eeSScott Wood 		return 0;
15815ce941eeSScott Wood 
15825ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0];
15835ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1];
15845ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2];
15855ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3];
15865ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4];
15875ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5];
15885ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6];
15895ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7];
15905ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8];
15915ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9];
15925ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10];
15935ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11];
15945ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12];
15955ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13];
15965ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14];
15975ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15];
15985ce941eeSScott Wood 
15995ce941eeSScott Wood 	return 0;
16005ce941eeSScott Wood }
16015ce941eeSScott Wood 
1602d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
1603d9fbd03dSHollis Blanchard                                   struct kvm_sregs *sregs)
1604d9fbd03dSHollis Blanchard {
16055ce941eeSScott Wood 	sregs->pvr = vcpu->arch.pvr;
16065ce941eeSScott Wood 
16075ce941eeSScott Wood 	get_sregs_base(vcpu, sregs);
16085ce941eeSScott Wood 	get_sregs_arch206(vcpu, sregs);
1609cbbc58d4SAneesh Kumar K.V 	return vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs);
1610d9fbd03dSHollis Blanchard }
1611d9fbd03dSHollis Blanchard 
1612d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
1613d9fbd03dSHollis Blanchard                                   struct kvm_sregs *sregs)
1614d9fbd03dSHollis Blanchard {
16155ce941eeSScott Wood 	int ret;
16165ce941eeSScott Wood 
16175ce941eeSScott Wood 	if (vcpu->arch.pvr != sregs->pvr)
16185ce941eeSScott Wood 		return -EINVAL;
16195ce941eeSScott Wood 
16205ce941eeSScott Wood 	ret = set_sregs_base(vcpu, sregs);
16215ce941eeSScott Wood 	if (ret < 0)
16225ce941eeSScott Wood 		return ret;
16235ce941eeSScott Wood 
16245ce941eeSScott Wood 	ret = set_sregs_arch206(vcpu, sregs);
16255ce941eeSScott Wood 	if (ret < 0)
16265ce941eeSScott Wood 		return ret;
16275ce941eeSScott Wood 
1628cbbc58d4SAneesh Kumar K.V 	return vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs);
1629d9fbd03dSHollis Blanchard }
1630d9fbd03dSHollis Blanchard 
16318a41ea53SMihai Caraman int kvmppc_get_one_reg(struct kvm_vcpu *vcpu, u64 id,
16328a41ea53SMihai Caraman 			union kvmppc_one_reg *val)
163331f3438eSPaul Mackerras {
163435b299e2SMihai Caraman 	int r = 0;
163535b299e2SMihai Caraman 
16368a41ea53SMihai Caraman 	switch (id) {
16376df8d3fcSBharat Bhushan 	case KVM_REG_PPC_IAC1:
16388a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac1);
16396df8d3fcSBharat Bhushan 		break;
1640547465efSBharat Bhushan 	case KVM_REG_PPC_IAC2:
16418a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac2);
1642547465efSBharat Bhushan 		break;
1643547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2
1644547465efSBharat Bhushan 	case KVM_REG_PPC_IAC3:
16458a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac3);
1646547465efSBharat Bhushan 		break;
1647547465efSBharat Bhushan 	case KVM_REG_PPC_IAC4:
16488a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.dbg_reg.iac4);
1649547465efSBharat Bhushan 		break;
1650547465efSBharat Bhushan #endif
16516df8d3fcSBharat Bhushan 	case KVM_REG_PPC_DAC1:
16528a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.dbg_reg.dac1);
1653547465efSBharat Bhushan 		break;
165435b299e2SMihai Caraman 	case KVM_REG_PPC_DAC2:
16558a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.dbg_reg.dac2);
16562c509672SBharat Bhushan 		break;
1657324b3e63SAlexander Graf 	case KVM_REG_PPC_EPR: {
165834f754b9SBharat Bhushan 		u32 epr = kvmppc_get_epr(vcpu);
16598a41ea53SMihai Caraman 		*val = get_reg_val(id, epr);
1660324b3e63SAlexander Graf 		break;
1661324b3e63SAlexander Graf 	}
1662352df1deSMihai Caraman #if defined(CONFIG_64BIT)
1663352df1deSMihai Caraman 	case KVM_REG_PPC_EPCR:
16648a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.epcr);
1665352df1deSMihai Caraman 		break;
1666352df1deSMihai Caraman #endif
166778accda4SBharat Bhushan 	case KVM_REG_PPC_TCR:
16688a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.tcr);
166978accda4SBharat Bhushan 		break;
167078accda4SBharat Bhushan 	case KVM_REG_PPC_TSR:
16718a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.tsr);
167278accda4SBharat Bhushan 		break;
167335b299e2SMihai Caraman 	case KVM_REG_PPC_DEBUG_INST:
1674033aaa14SMadhavan Srinivasan 		*val = get_reg_val(id, KVMPPC_INST_SW_BREAKPOINT);
16758c32a2eaSBharat Bhushan 		break;
16768b75cbbeSPaul Mackerras 	case KVM_REG_PPC_VRSAVE:
16778a41ea53SMihai Caraman 		*val = get_reg_val(id, vcpu->arch.vrsave);
16788c32a2eaSBharat Bhushan 		break;
16796df8d3fcSBharat Bhushan 	default:
16808a41ea53SMihai Caraman 		r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, id, val);
16816df8d3fcSBharat Bhushan 		break;
16826df8d3fcSBharat Bhushan 	}
168335b299e2SMihai Caraman 
16846df8d3fcSBharat Bhushan 	return r;
168531f3438eSPaul Mackerras }
168631f3438eSPaul Mackerras 
16878a41ea53SMihai Caraman int kvmppc_set_one_reg(struct kvm_vcpu *vcpu, u64 id,
16888a41ea53SMihai Caraman 			union kvmppc_one_reg *val)
168931f3438eSPaul Mackerras {
169035b299e2SMihai Caraman 	int r = 0;
169135b299e2SMihai Caraman 
16928a41ea53SMihai Caraman 	switch (id) {
16936df8d3fcSBharat Bhushan 	case KVM_REG_PPC_IAC1:
16948a41ea53SMihai Caraman 		vcpu->arch.dbg_reg.iac1 = set_reg_val(id, *val);
16956df8d3fcSBharat Bhushan 		break;
1696547465efSBharat Bhushan 	case KVM_REG_PPC_IAC2:
16978a41ea53SMihai Caraman 		vcpu->arch.dbg_reg.iac2 = set_reg_val(id, *val);
1698547465efSBharat Bhushan 		break;
1699547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2
1700547465efSBharat Bhushan 	case KVM_REG_PPC_IAC3:
17018a41ea53SMihai Caraman 		vcpu->arch.dbg_reg.iac3 = set_reg_val(id, *val);
1702547465efSBharat Bhushan 		break;
1703547465efSBharat Bhushan 	case KVM_REG_PPC_IAC4:
17048a41ea53SMihai Caraman 		vcpu->arch.dbg_reg.iac4 = set_reg_val(id, *val);
1705547465efSBharat Bhushan 		break;
1706547465efSBharat Bhushan #endif
17076df8d3fcSBharat Bhushan 	case KVM_REG_PPC_DAC1:
17088a41ea53SMihai Caraman 		vcpu->arch.dbg_reg.dac1 = set_reg_val(id, *val);
1709547465efSBharat Bhushan 		break;
171035b299e2SMihai Caraman 	case KVM_REG_PPC_DAC2:
17118a41ea53SMihai Caraman 		vcpu->arch.dbg_reg.dac2 = set_reg_val(id, *val);
17122c509672SBharat Bhushan 		break;
1713324b3e63SAlexander Graf 	case KVM_REG_PPC_EPR: {
17148a41ea53SMihai Caraman 		u32 new_epr = set_reg_val(id, *val);
1715324b3e63SAlexander Graf 		kvmppc_set_epr(vcpu, new_epr);
1716324b3e63SAlexander Graf 		break;
1717324b3e63SAlexander Graf 	}
1718352df1deSMihai Caraman #if defined(CONFIG_64BIT)
1719352df1deSMihai Caraman 	case KVM_REG_PPC_EPCR: {
17208a41ea53SMihai Caraman 		u32 new_epcr = set_reg_val(id, *val);
1721352df1deSMihai Caraman 		kvmppc_set_epcr(vcpu, new_epcr);
1722352df1deSMihai Caraman 		break;
1723352df1deSMihai Caraman 	}
1724352df1deSMihai Caraman #endif
172578accda4SBharat Bhushan 	case KVM_REG_PPC_OR_TSR: {
17268a41ea53SMihai Caraman 		u32 tsr_bits = set_reg_val(id, *val);
172778accda4SBharat Bhushan 		kvmppc_set_tsr_bits(vcpu, tsr_bits);
172878accda4SBharat Bhushan 		break;
172978accda4SBharat Bhushan 	}
173078accda4SBharat Bhushan 	case KVM_REG_PPC_CLEAR_TSR: {
17318a41ea53SMihai Caraman 		u32 tsr_bits = set_reg_val(id, *val);
173278accda4SBharat Bhushan 		kvmppc_clr_tsr_bits(vcpu, tsr_bits);
173378accda4SBharat Bhushan 		break;
173478accda4SBharat Bhushan 	}
173578accda4SBharat Bhushan 	case KVM_REG_PPC_TSR: {
17368a41ea53SMihai Caraman 		u32 tsr = set_reg_val(id, *val);
173778accda4SBharat Bhushan 		kvmppc_set_tsr(vcpu, tsr);
173878accda4SBharat Bhushan 		break;
173978accda4SBharat Bhushan 	}
174078accda4SBharat Bhushan 	case KVM_REG_PPC_TCR: {
17418a41ea53SMihai Caraman 		u32 tcr = set_reg_val(id, *val);
174278accda4SBharat Bhushan 		kvmppc_set_tcr(vcpu, tcr);
174378accda4SBharat Bhushan 		break;
174478accda4SBharat Bhushan 	}
17458b75cbbeSPaul Mackerras 	case KVM_REG_PPC_VRSAVE:
17468a41ea53SMihai Caraman 		vcpu->arch.vrsave = set_reg_val(id, *val);
17478b75cbbeSPaul Mackerras 		break;
17486df8d3fcSBharat Bhushan 	default:
17498a41ea53SMihai Caraman 		r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, id, val);
17506df8d3fcSBharat Bhushan 		break;
17516df8d3fcSBharat Bhushan 	}
175235b299e2SMihai Caraman 
17536df8d3fcSBharat Bhushan 	return r;
175431f3438eSPaul Mackerras }
175531f3438eSPaul Mackerras 
1756d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1757d9fbd03dSHollis Blanchard {
1758d9fbd03dSHollis Blanchard 	return -ENOTSUPP;
1759d9fbd03dSHollis Blanchard }
1760d9fbd03dSHollis Blanchard 
1761d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1762d9fbd03dSHollis Blanchard {
1763d9fbd03dSHollis Blanchard 	return -ENOTSUPP;
1764d9fbd03dSHollis Blanchard }
1765d9fbd03dSHollis Blanchard 
1766d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
1767d9fbd03dSHollis Blanchard                                   struct kvm_translation *tr)
1768d9fbd03dSHollis Blanchard {
176998001d8dSAvi Kivity 	int r;
177098001d8dSAvi Kivity 
177198001d8dSAvi Kivity 	r = kvmppc_core_vcpu_translate(vcpu, tr);
177298001d8dSAvi Kivity 	return r;
1773d9fbd03dSHollis Blanchard }
1774d9fbd03dSHollis Blanchard 
17754e755758SAlexander Graf int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
17764e755758SAlexander Graf {
17774e755758SAlexander Graf 	return -ENOTSUPP;
17784e755758SAlexander Graf }
17794e755758SAlexander Graf 
17805587027cSAneesh Kumar K.V void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free,
1781a66b48c3SPaul Mackerras 			      struct kvm_memory_slot *dont)
1782a66b48c3SPaul Mackerras {
1783a66b48c3SPaul Mackerras }
1784a66b48c3SPaul Mackerras 
17855587027cSAneesh Kumar K.V int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
1786a66b48c3SPaul Mackerras 			       unsigned long npages)
1787a66b48c3SPaul Mackerras {
1788a66b48c3SPaul Mackerras 	return 0;
1789a66b48c3SPaul Mackerras }
1790a66b48c3SPaul Mackerras 
1791f9e0554dSPaul Mackerras int kvmppc_core_prepare_memory_region(struct kvm *kvm,
1792a66b48c3SPaul Mackerras 				      struct kvm_memory_slot *memslot,
179309170a49SPaolo Bonzini 				      const struct kvm_userspace_memory_region *mem)
1794f9e0554dSPaul Mackerras {
1795f9e0554dSPaul Mackerras 	return 0;
1796f9e0554dSPaul Mackerras }
1797f9e0554dSPaul Mackerras 
1798f9e0554dSPaul Mackerras void kvmppc_core_commit_memory_region(struct kvm *kvm,
179909170a49SPaolo Bonzini 				const struct kvm_userspace_memory_region *mem,
1800f36f3f28SPaolo Bonzini 				const struct kvm_memory_slot *old,
1801f36f3f28SPaolo Bonzini 				const struct kvm_memory_slot *new)
1802dfe49dbdSPaul Mackerras {
1803dfe49dbdSPaul Mackerras }
1804dfe49dbdSPaul Mackerras 
1805dfe49dbdSPaul Mackerras void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot)
1806f9e0554dSPaul Mackerras {
1807f9e0554dSPaul Mackerras }
1808f9e0554dSPaul Mackerras 
180938f98824SMihai Caraman void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr)
181038f98824SMihai Caraman {
181138f98824SMihai Caraman #if defined(CONFIG_64BIT)
181238f98824SMihai Caraman 	vcpu->arch.epcr = new_epcr;
181338f98824SMihai Caraman #ifdef CONFIG_KVM_BOOKE_HV
181438f98824SMihai Caraman 	vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM;
181538f98824SMihai Caraman 	if (vcpu->arch.epcr  & SPRN_EPCR_ICM)
181638f98824SMihai Caraman 		vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM;
181738f98824SMihai Caraman #endif
181838f98824SMihai Caraman #endif
181938f98824SMihai Caraman }
182038f98824SMihai Caraman 
1821dfd4d47eSScott Wood void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr)
1822dfd4d47eSScott Wood {
1823dfd4d47eSScott Wood 	vcpu->arch.tcr = new_tcr;
1824f61c94bbSBharat Bhushan 	arm_next_watchdog(vcpu);
1825dfd4d47eSScott Wood 	update_timer_ints(vcpu);
1826dfd4d47eSScott Wood }
1827dfd4d47eSScott Wood 
1828dfd4d47eSScott Wood void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
1829dfd4d47eSScott Wood {
1830dfd4d47eSScott Wood 	set_bits(tsr_bits, &vcpu->arch.tsr);
1831dfd4d47eSScott Wood 	smp_wmb();
1832dfd4d47eSScott Wood 	kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1833dfd4d47eSScott Wood 	kvm_vcpu_kick(vcpu);
1834dfd4d47eSScott Wood }
1835dfd4d47eSScott Wood 
1836dfd4d47eSScott Wood void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
1837dfd4d47eSScott Wood {
1838dfd4d47eSScott Wood 	clear_bits(tsr_bits, &vcpu->arch.tsr);
1839f61c94bbSBharat Bhushan 
1840f61c94bbSBharat Bhushan 	/*
1841f61c94bbSBharat Bhushan 	 * We may have stopped the watchdog due to
1842f61c94bbSBharat Bhushan 	 * being stuck on final expiration.
1843f61c94bbSBharat Bhushan 	 */
1844f61c94bbSBharat Bhushan 	if (tsr_bits & (TSR_ENW | TSR_WIS))
1845f61c94bbSBharat Bhushan 		arm_next_watchdog(vcpu);
1846f61c94bbSBharat Bhushan 
1847dfd4d47eSScott Wood 	update_timer_ints(vcpu);
1848dfd4d47eSScott Wood }
1849dfd4d47eSScott Wood 
1850d02d4d15SMihai Caraman void kvmppc_decrementer_func(struct kvm_vcpu *vcpu)
1851dfd4d47eSScott Wood {
185221bd000aSBharat Bhushan 	if (vcpu->arch.tcr & TCR_ARE) {
185321bd000aSBharat Bhushan 		vcpu->arch.dec = vcpu->arch.decar;
185421bd000aSBharat Bhushan 		kvmppc_emulate_dec(vcpu);
185521bd000aSBharat Bhushan 	}
185621bd000aSBharat Bhushan 
1857dfd4d47eSScott Wood 	kvmppc_set_tsr_bits(vcpu, TSR_DIS);
1858dfd4d47eSScott Wood }
1859dfd4d47eSScott Wood 
1860ce11e48bSBharat Bhushan static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg,
1861ce11e48bSBharat Bhushan 				       uint64_t addr, int index)
1862ce11e48bSBharat Bhushan {
1863ce11e48bSBharat Bhushan 	switch (index) {
1864ce11e48bSBharat Bhushan 	case 0:
1865ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC1;
1866ce11e48bSBharat Bhushan 		dbg_reg->iac1 = addr;
1867ce11e48bSBharat Bhushan 		break;
1868ce11e48bSBharat Bhushan 	case 1:
1869ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC2;
1870ce11e48bSBharat Bhushan 		dbg_reg->iac2 = addr;
1871ce11e48bSBharat Bhushan 		break;
1872ce11e48bSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2
1873ce11e48bSBharat Bhushan 	case 2:
1874ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC3;
1875ce11e48bSBharat Bhushan 		dbg_reg->iac3 = addr;
1876ce11e48bSBharat Bhushan 		break;
1877ce11e48bSBharat Bhushan 	case 3:
1878ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC4;
1879ce11e48bSBharat Bhushan 		dbg_reg->iac4 = addr;
1880ce11e48bSBharat Bhushan 		break;
1881ce11e48bSBharat Bhushan #endif
1882ce11e48bSBharat Bhushan 	default:
1883ce11e48bSBharat Bhushan 		return -EINVAL;
1884ce11e48bSBharat Bhushan 	}
1885ce11e48bSBharat Bhushan 
1886ce11e48bSBharat Bhushan 	dbg_reg->dbcr0 |= DBCR0_IDM;
1887ce11e48bSBharat Bhushan 	return 0;
1888ce11e48bSBharat Bhushan }
1889ce11e48bSBharat Bhushan 
1890ce11e48bSBharat Bhushan static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr,
1891ce11e48bSBharat Bhushan 				       int type, int index)
1892ce11e48bSBharat Bhushan {
1893ce11e48bSBharat Bhushan 	switch (index) {
1894ce11e48bSBharat Bhushan 	case 0:
1895ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_READ)
1896ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC1R;
1897ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_WRITE)
1898ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC1W;
1899ce11e48bSBharat Bhushan 		dbg_reg->dac1 = addr;
1900ce11e48bSBharat Bhushan 		break;
1901ce11e48bSBharat Bhushan 	case 1:
1902ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_READ)
1903ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC2R;
1904ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_WRITE)
1905ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC2W;
1906ce11e48bSBharat Bhushan 		dbg_reg->dac2 = addr;
1907ce11e48bSBharat Bhushan 		break;
1908ce11e48bSBharat Bhushan 	default:
1909ce11e48bSBharat Bhushan 		return -EINVAL;
1910ce11e48bSBharat Bhushan 	}
1911ce11e48bSBharat Bhushan 
1912ce11e48bSBharat Bhushan 	dbg_reg->dbcr0 |= DBCR0_IDM;
1913ce11e48bSBharat Bhushan 	return 0;
1914ce11e48bSBharat Bhushan }
1915ce11e48bSBharat Bhushan void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set)
1916ce11e48bSBharat Bhushan {
1917ce11e48bSBharat Bhushan 	/* XXX: Add similar MSR protection for BookE-PR */
1918ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV
1919ce11e48bSBharat Bhushan 	BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP));
1920ce11e48bSBharat Bhushan 	if (set) {
1921ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_UCLE)
1922ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp |= MSRP_UCLEP;
1923ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_DE)
1924ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp |= MSRP_DEP;
1925ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_PMM)
1926ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp |= MSRP_PMMP;
1927ce11e48bSBharat Bhushan 	} else {
1928ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_UCLE)
1929ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp &= ~MSRP_UCLEP;
1930ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_DE)
1931ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp &= ~MSRP_DEP;
1932ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_PMM)
1933ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp &= ~MSRP_PMMP;
1934ce11e48bSBharat Bhushan 	}
1935ce11e48bSBharat Bhushan #endif
1936ce11e48bSBharat Bhushan }
1937ce11e48bSBharat Bhushan 
19387d15c06fSAlexander Graf int kvmppc_xlate(struct kvm_vcpu *vcpu, ulong eaddr, enum xlate_instdata xlid,
19397d15c06fSAlexander Graf 		 enum xlate_readwrite xlrw, struct kvmppc_pte *pte)
19407d15c06fSAlexander Graf {
19417d15c06fSAlexander Graf 	int gtlb_index;
19427d15c06fSAlexander Graf 	gpa_t gpaddr;
19437d15c06fSAlexander Graf 
19447d15c06fSAlexander Graf #ifdef CONFIG_KVM_E500V2
19457d15c06fSAlexander Graf 	if (!(vcpu->arch.shared->msr & MSR_PR) &&
19467d15c06fSAlexander Graf 	    (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
19477d15c06fSAlexander Graf 		pte->eaddr = eaddr;
19487d15c06fSAlexander Graf 		pte->raddr = (vcpu->arch.magic_page_pa & PAGE_MASK) |
19497d15c06fSAlexander Graf 			     (eaddr & ~PAGE_MASK);
19507d15c06fSAlexander Graf 		pte->vpage = eaddr >> PAGE_SHIFT;
19517d15c06fSAlexander Graf 		pte->may_read = true;
19527d15c06fSAlexander Graf 		pte->may_write = true;
19537d15c06fSAlexander Graf 		pte->may_execute = true;
19547d15c06fSAlexander Graf 
19557d15c06fSAlexander Graf 		return 0;
19567d15c06fSAlexander Graf 	}
19577d15c06fSAlexander Graf #endif
19587d15c06fSAlexander Graf 
19597d15c06fSAlexander Graf 	/* Check the guest TLB. */
19607d15c06fSAlexander Graf 	switch (xlid) {
19617d15c06fSAlexander Graf 	case XLATE_INST:
19627d15c06fSAlexander Graf 		gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
19637d15c06fSAlexander Graf 		break;
19647d15c06fSAlexander Graf 	case XLATE_DATA:
19657d15c06fSAlexander Graf 		gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
19667d15c06fSAlexander Graf 		break;
19677d15c06fSAlexander Graf 	default:
19687d15c06fSAlexander Graf 		BUG();
19697d15c06fSAlexander Graf 	}
19707d15c06fSAlexander Graf 
19717d15c06fSAlexander Graf 	/* Do we have a TLB entry at all? */
19727d15c06fSAlexander Graf 	if (gtlb_index < 0)
19737d15c06fSAlexander Graf 		return -ENOENT;
19747d15c06fSAlexander Graf 
19757d15c06fSAlexander Graf 	gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
19767d15c06fSAlexander Graf 
19777d15c06fSAlexander Graf 	pte->eaddr = eaddr;
19787d15c06fSAlexander Graf 	pte->raddr = (gpaddr & PAGE_MASK) | (eaddr & ~PAGE_MASK);
19797d15c06fSAlexander Graf 	pte->vpage = eaddr >> PAGE_SHIFT;
19807d15c06fSAlexander Graf 
19817d15c06fSAlexander Graf 	/* XXX read permissions from the guest TLB */
19827d15c06fSAlexander Graf 	pte->may_read = true;
19837d15c06fSAlexander Graf 	pte->may_write = true;
19847d15c06fSAlexander Graf 	pte->may_execute = true;
19857d15c06fSAlexander Graf 
19867d15c06fSAlexander Graf 	return 0;
19877d15c06fSAlexander Graf }
19887d15c06fSAlexander Graf 
1989ce11e48bSBharat Bhushan int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
1990ce11e48bSBharat Bhushan 					 struct kvm_guest_debug *dbg)
1991ce11e48bSBharat Bhushan {
1992ce11e48bSBharat Bhushan 	struct debug_reg *dbg_reg;
1993ce11e48bSBharat Bhushan 	int n, b = 0, w = 0;
1994ce11e48bSBharat Bhushan 
1995ce11e48bSBharat Bhushan 	if (!(dbg->control & KVM_GUESTDBG_ENABLE)) {
1996348ba710SBharat Bhushan 		vcpu->arch.dbg_reg.dbcr0 = 0;
1997ce11e48bSBharat Bhushan 		vcpu->guest_debug = 0;
1998ce11e48bSBharat Bhushan 		kvm_guest_protect_msr(vcpu, MSR_DE, false);
1999ce11e48bSBharat Bhushan 		return 0;
2000ce11e48bSBharat Bhushan 	}
2001ce11e48bSBharat Bhushan 
2002ce11e48bSBharat Bhushan 	kvm_guest_protect_msr(vcpu, MSR_DE, true);
2003ce11e48bSBharat Bhushan 	vcpu->guest_debug = dbg->control;
2004348ba710SBharat Bhushan 	vcpu->arch.dbg_reg.dbcr0 = 0;
2005ce11e48bSBharat Bhushan 
2006ce11e48bSBharat Bhushan 	if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
2007348ba710SBharat Bhushan 		vcpu->arch.dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC;
2008ce11e48bSBharat Bhushan 
2009ce11e48bSBharat Bhushan 	/* Code below handles only HW breakpoints */
2010348ba710SBharat Bhushan 	dbg_reg = &(vcpu->arch.dbg_reg);
2011ce11e48bSBharat Bhushan 
2012ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV
2013ce11e48bSBharat Bhushan 	/*
2014ce11e48bSBharat Bhushan 	 * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1
2015ce11e48bSBharat Bhushan 	 * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0
2016ce11e48bSBharat Bhushan 	 */
2017ce11e48bSBharat Bhushan 	dbg_reg->dbcr1 = 0;
2018ce11e48bSBharat Bhushan 	dbg_reg->dbcr2 = 0;
2019ce11e48bSBharat Bhushan #else
2020ce11e48bSBharat Bhushan 	/*
2021ce11e48bSBharat Bhushan 	 * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1
2022ce11e48bSBharat Bhushan 	 * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR
2023ce11e48bSBharat Bhushan 	 * is set.
2024ce11e48bSBharat Bhushan 	 */
2025ce11e48bSBharat Bhushan 	dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US |
2026ce11e48bSBharat Bhushan 			  DBCR1_IAC4US;
2027ce11e48bSBharat Bhushan 	dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
2028ce11e48bSBharat Bhushan #endif
2029ce11e48bSBharat Bhushan 
2030ce11e48bSBharat Bhushan 	if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
2031ce11e48bSBharat Bhushan 		return 0;
2032ce11e48bSBharat Bhushan 
2033ce11e48bSBharat Bhushan 	for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) {
2034ce11e48bSBharat Bhushan 		uint64_t addr = dbg->arch.bp[n].addr;
2035ce11e48bSBharat Bhushan 		uint32_t type = dbg->arch.bp[n].type;
2036ce11e48bSBharat Bhushan 
2037ce11e48bSBharat Bhushan 		if (type == KVMPPC_DEBUG_NONE)
2038ce11e48bSBharat Bhushan 			continue;
2039ce11e48bSBharat Bhushan 
2040ce11e48bSBharat Bhushan 		if (type & !(KVMPPC_DEBUG_WATCH_READ |
2041ce11e48bSBharat Bhushan 			     KVMPPC_DEBUG_WATCH_WRITE |
2042ce11e48bSBharat Bhushan 			     KVMPPC_DEBUG_BREAKPOINT))
2043ce11e48bSBharat Bhushan 			return -EINVAL;
2044ce11e48bSBharat Bhushan 
2045ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_BREAKPOINT) {
2046ce11e48bSBharat Bhushan 			/* Setting H/W breakpoint */
2047ce11e48bSBharat Bhushan 			if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++))
2048ce11e48bSBharat Bhushan 				return -EINVAL;
2049ce11e48bSBharat Bhushan 		} else {
2050ce11e48bSBharat Bhushan 			/* Setting H/W watchpoint */
2051ce11e48bSBharat Bhushan 			if (kvmppc_booke_add_watchpoint(dbg_reg, addr,
2052ce11e48bSBharat Bhushan 							type, w++))
2053ce11e48bSBharat Bhushan 				return -EINVAL;
2054ce11e48bSBharat Bhushan 		}
2055ce11e48bSBharat Bhushan 	}
2056ce11e48bSBharat Bhushan 
2057ce11e48bSBharat Bhushan 	return 0;
2058ce11e48bSBharat Bhushan }
2059ce11e48bSBharat Bhushan 
206094fa9d99SScott Wood void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
206194fa9d99SScott Wood {
2062a47d72f3SPaul Mackerras 	vcpu->cpu = smp_processor_id();
2063d30f6e48SScott Wood 	current->thread.kvm_vcpu = vcpu;
206494fa9d99SScott Wood }
206594fa9d99SScott Wood 
206694fa9d99SScott Wood void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu)
206794fa9d99SScott Wood {
2068d30f6e48SScott Wood 	current->thread.kvm_vcpu = NULL;
2069a47d72f3SPaul Mackerras 	vcpu->cpu = -1;
2070ce11e48bSBharat Bhushan 
2071ce11e48bSBharat Bhushan 	/* Clear pending debug event in DBSR */
2072ce11e48bSBharat Bhushan 	kvmppc_clear_dbsr();
207394fa9d99SScott Wood }
207494fa9d99SScott Wood 
20753a167beaSAneesh Kumar K.V void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu)
20763a167beaSAneesh Kumar K.V {
2077cbbc58d4SAneesh Kumar K.V 	vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu);
20783a167beaSAneesh Kumar K.V }
20793a167beaSAneesh Kumar K.V 
20803a167beaSAneesh Kumar K.V int kvmppc_core_init_vm(struct kvm *kvm)
20813a167beaSAneesh Kumar K.V {
2082cbbc58d4SAneesh Kumar K.V 	return kvm->arch.kvm_ops->init_vm(kvm);
20833a167beaSAneesh Kumar K.V }
20843a167beaSAneesh Kumar K.V 
20853a167beaSAneesh Kumar K.V struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id)
20863a167beaSAneesh Kumar K.V {
2087cbbc58d4SAneesh Kumar K.V 	return kvm->arch.kvm_ops->vcpu_create(kvm, id);
20883a167beaSAneesh Kumar K.V }
20893a167beaSAneesh Kumar K.V 
20903a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu)
20913a167beaSAneesh Kumar K.V {
2092cbbc58d4SAneesh Kumar K.V 	vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu);
20933a167beaSAneesh Kumar K.V }
20943a167beaSAneesh Kumar K.V 
20953a167beaSAneesh Kumar K.V void kvmppc_core_destroy_vm(struct kvm *kvm)
20963a167beaSAneesh Kumar K.V {
2097cbbc58d4SAneesh Kumar K.V 	kvm->arch.kvm_ops->destroy_vm(kvm);
20983a167beaSAneesh Kumar K.V }
20993a167beaSAneesh Kumar K.V 
21003a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
21013a167beaSAneesh Kumar K.V {
2102cbbc58d4SAneesh Kumar K.V 	vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu);
21033a167beaSAneesh Kumar K.V }
21043a167beaSAneesh Kumar K.V 
21053a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu)
21063a167beaSAneesh Kumar K.V {
2107cbbc58d4SAneesh Kumar K.V 	vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu);
2108d9fbd03dSHollis Blanchard }
2109d9fbd03dSHollis Blanchard 
2110d9fbd03dSHollis Blanchard int __init kvmppc_booke_init(void)
2111d9fbd03dSHollis Blanchard {
2112d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV
2113d9fbd03dSHollis Blanchard 	unsigned long ivor[16];
21141d542d9cSBharat Bhushan 	unsigned long *handler = kvmppc_booke_handler_addr;
2115d9fbd03dSHollis Blanchard 	unsigned long max_ivor = 0;
21161d542d9cSBharat Bhushan 	unsigned long handler_len;
2117d9fbd03dSHollis Blanchard 	int i;
2118d9fbd03dSHollis Blanchard 
2119d9fbd03dSHollis Blanchard 	/* We install our own exception handlers by hijacking IVPR. IVPR must
2120d9fbd03dSHollis Blanchard 	 * be 16-bit aligned, so we need a 64KB allocation. */
2121d9fbd03dSHollis Blanchard 	kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO,
2122d9fbd03dSHollis Blanchard 	                                         VCPU_SIZE_ORDER);
2123d9fbd03dSHollis Blanchard 	if (!kvmppc_booke_handlers)
2124d9fbd03dSHollis Blanchard 		return -ENOMEM;
2125d9fbd03dSHollis Blanchard 
2126d9fbd03dSHollis Blanchard 	/* XXX make sure our handlers are smaller than Linux's */
2127d9fbd03dSHollis Blanchard 
2128d9fbd03dSHollis Blanchard 	/* Copy our interrupt handlers to match host IVORs. That way we don't
2129d9fbd03dSHollis Blanchard 	 * have to swap the IVORs on every guest/host transition. */
2130d9fbd03dSHollis Blanchard 	ivor[0] = mfspr(SPRN_IVOR0);
2131d9fbd03dSHollis Blanchard 	ivor[1] = mfspr(SPRN_IVOR1);
2132d9fbd03dSHollis Blanchard 	ivor[2] = mfspr(SPRN_IVOR2);
2133d9fbd03dSHollis Blanchard 	ivor[3] = mfspr(SPRN_IVOR3);
2134d9fbd03dSHollis Blanchard 	ivor[4] = mfspr(SPRN_IVOR4);
2135d9fbd03dSHollis Blanchard 	ivor[5] = mfspr(SPRN_IVOR5);
2136d9fbd03dSHollis Blanchard 	ivor[6] = mfspr(SPRN_IVOR6);
2137d9fbd03dSHollis Blanchard 	ivor[7] = mfspr(SPRN_IVOR7);
2138d9fbd03dSHollis Blanchard 	ivor[8] = mfspr(SPRN_IVOR8);
2139d9fbd03dSHollis Blanchard 	ivor[9] = mfspr(SPRN_IVOR9);
2140d9fbd03dSHollis Blanchard 	ivor[10] = mfspr(SPRN_IVOR10);
2141d9fbd03dSHollis Blanchard 	ivor[11] = mfspr(SPRN_IVOR11);
2142d9fbd03dSHollis Blanchard 	ivor[12] = mfspr(SPRN_IVOR12);
2143d9fbd03dSHollis Blanchard 	ivor[13] = mfspr(SPRN_IVOR13);
2144d9fbd03dSHollis Blanchard 	ivor[14] = mfspr(SPRN_IVOR14);
2145d9fbd03dSHollis Blanchard 	ivor[15] = mfspr(SPRN_IVOR15);
2146d9fbd03dSHollis Blanchard 
2147d9fbd03dSHollis Blanchard 	for (i = 0; i < 16; i++) {
2148d9fbd03dSHollis Blanchard 		if (ivor[i] > max_ivor)
21491d542d9cSBharat Bhushan 			max_ivor = i;
2150d9fbd03dSHollis Blanchard 
21511d542d9cSBharat Bhushan 		handler_len = handler[i + 1] - handler[i];
2152d9fbd03dSHollis Blanchard 		memcpy((void *)kvmppc_booke_handlers + ivor[i],
21531d542d9cSBharat Bhushan 		       (void *)handler[i], handler_len);
2154d9fbd03dSHollis Blanchard 	}
21551d542d9cSBharat Bhushan 
21561d542d9cSBharat Bhushan 	handler_len = handler[max_ivor + 1] - handler[max_ivor];
21571d542d9cSBharat Bhushan 	flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers +
21581d542d9cSBharat Bhushan 			   ivor[max_ivor] + handler_len);
2159d30f6e48SScott Wood #endif /* !BOOKE_HV */
2160db93f574SHollis Blanchard 	return 0;
2161d9fbd03dSHollis Blanchard }
2162d9fbd03dSHollis Blanchard 
2163db93f574SHollis Blanchard void __exit kvmppc_booke_exit(void)
2164d9fbd03dSHollis Blanchard {
2165d9fbd03dSHollis Blanchard 	free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER);
2166d9fbd03dSHollis Blanchard 	kvm_exit();
2167d9fbd03dSHollis Blanchard }
2168