1d9fbd03dSHollis Blanchard /* 2d9fbd03dSHollis Blanchard * This program is free software; you can redistribute it and/or modify 3d9fbd03dSHollis Blanchard * it under the terms of the GNU General Public License, version 2, as 4d9fbd03dSHollis Blanchard * published by the Free Software Foundation. 5d9fbd03dSHollis Blanchard * 6d9fbd03dSHollis Blanchard * This program is distributed in the hope that it will be useful, 7d9fbd03dSHollis Blanchard * but WITHOUT ANY WARRANTY; without even the implied warranty of 8d9fbd03dSHollis Blanchard * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 9d9fbd03dSHollis Blanchard * GNU General Public License for more details. 10d9fbd03dSHollis Blanchard * 11d9fbd03dSHollis Blanchard * You should have received a copy of the GNU General Public License 12d9fbd03dSHollis Blanchard * along with this program; if not, write to the Free Software 13d9fbd03dSHollis Blanchard * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. 14d9fbd03dSHollis Blanchard * 15d9fbd03dSHollis Blanchard * Copyright IBM Corp. 2007 164cd35f67SScott Wood * Copyright 2010-2011 Freescale Semiconductor, Inc. 17d9fbd03dSHollis Blanchard * 18d9fbd03dSHollis Blanchard * Authors: Hollis Blanchard <hollisb@us.ibm.com> 19d9fbd03dSHollis Blanchard * Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com> 20d30f6e48SScott Wood * Scott Wood <scottwood@freescale.com> 21d30f6e48SScott Wood * Varun Sethi <varun.sethi@freescale.com> 22d9fbd03dSHollis Blanchard */ 23d9fbd03dSHollis Blanchard 24d9fbd03dSHollis Blanchard #include <linux/errno.h> 25d9fbd03dSHollis Blanchard #include <linux/err.h> 26d9fbd03dSHollis Blanchard #include <linux/kvm_host.h> 275a0e3ad6STejun Heo #include <linux/gfp.h> 28d9fbd03dSHollis Blanchard #include <linux/module.h> 29d9fbd03dSHollis Blanchard #include <linux/vmalloc.h> 30d9fbd03dSHollis Blanchard #include <linux/fs.h> 317924bd41SHollis Blanchard 32d9fbd03dSHollis Blanchard #include <asm/cputable.h> 33d9fbd03dSHollis Blanchard #include <asm/uaccess.h> 34d9fbd03dSHollis Blanchard #include <asm/kvm_ppc.h> 35d9fbd03dSHollis Blanchard #include <asm/cacheflush.h> 36d30f6e48SScott Wood #include <asm/dbell.h> 37d30f6e48SScott Wood #include <asm/hw_irq.h> 38d30f6e48SScott Wood #include <asm/irq.h> 39b50df19cSMihai Caraman #include <asm/time.h> 40d9fbd03dSHollis Blanchard 41d30f6e48SScott Wood #include "timing.h" 4275f74f0dSHollis Blanchard #include "booke.h" 43dba291f2SAneesh Kumar K.V 44dba291f2SAneesh Kumar K.V #define CREATE_TRACE_POINTS 45dba291f2SAneesh Kumar K.V #include "trace_booke.h" 46d9fbd03dSHollis Blanchard 47d9fbd03dSHollis Blanchard unsigned long kvmppc_booke_handlers; 48d9fbd03dSHollis Blanchard 49d9fbd03dSHollis Blanchard #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM 50d9fbd03dSHollis Blanchard #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU 51d9fbd03dSHollis Blanchard 52d9fbd03dSHollis Blanchard struct kvm_stats_debugfs_item debugfs_entries[] = { 53d9fbd03dSHollis Blanchard { "mmio", VCPU_STAT(mmio_exits) }, 54d9fbd03dSHollis Blanchard { "sig", VCPU_STAT(signal_exits) }, 55d9fbd03dSHollis Blanchard { "itlb_r", VCPU_STAT(itlb_real_miss_exits) }, 56d9fbd03dSHollis Blanchard { "itlb_v", VCPU_STAT(itlb_virt_miss_exits) }, 57d9fbd03dSHollis Blanchard { "dtlb_r", VCPU_STAT(dtlb_real_miss_exits) }, 58d9fbd03dSHollis Blanchard { "dtlb_v", VCPU_STAT(dtlb_virt_miss_exits) }, 59d9fbd03dSHollis Blanchard { "sysc", VCPU_STAT(syscall_exits) }, 60d9fbd03dSHollis Blanchard { "isi", VCPU_STAT(isi_exits) }, 61d9fbd03dSHollis Blanchard { "dsi", VCPU_STAT(dsi_exits) }, 62d9fbd03dSHollis Blanchard { "inst_emu", VCPU_STAT(emulated_inst_exits) }, 63d9fbd03dSHollis Blanchard { "dec", VCPU_STAT(dec_exits) }, 64d9fbd03dSHollis Blanchard { "ext_intr", VCPU_STAT(ext_intr_exits) }, 65d9fbd03dSHollis Blanchard { "halt_wakeup", VCPU_STAT(halt_wakeup) }, 66d30f6e48SScott Wood { "doorbell", VCPU_STAT(dbell_exits) }, 67d30f6e48SScott Wood { "guest doorbell", VCPU_STAT(gdbell_exits) }, 68cf1c5ca4SAlexander Graf { "remote_tlb_flush", VM_STAT(remote_tlb_flush) }, 69d9fbd03dSHollis Blanchard { NULL } 70d9fbd03dSHollis Blanchard }; 71d9fbd03dSHollis Blanchard 72d9fbd03dSHollis Blanchard /* TODO: use vcpu_printf() */ 73d9fbd03dSHollis Blanchard void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu) 74d9fbd03dSHollis Blanchard { 75d9fbd03dSHollis Blanchard int i; 76d9fbd03dSHollis Blanchard 77666e7252SAlexander Graf printk("pc: %08lx msr: %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr); 785cf8ca22SHollis Blanchard printk("lr: %08lx ctr: %08lx\n", vcpu->arch.lr, vcpu->arch.ctr); 79de7906c3SAlexander Graf printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0, 80de7906c3SAlexander Graf vcpu->arch.shared->srr1); 81d9fbd03dSHollis Blanchard 82d9fbd03dSHollis Blanchard printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions); 83d9fbd03dSHollis Blanchard 84d9fbd03dSHollis Blanchard for (i = 0; i < 32; i += 4) { 855cf8ca22SHollis Blanchard printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i, 868e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i), 878e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+1), 888e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+2), 898e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+3)); 90d9fbd03dSHollis Blanchard } 91d9fbd03dSHollis Blanchard } 92d9fbd03dSHollis Blanchard 934cd35f67SScott Wood #ifdef CONFIG_SPE 944cd35f67SScott Wood void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu) 954cd35f67SScott Wood { 964cd35f67SScott Wood preempt_disable(); 974cd35f67SScott Wood enable_kernel_spe(); 984cd35f67SScott Wood kvmppc_save_guest_spe(vcpu); 994cd35f67SScott Wood vcpu->arch.shadow_msr &= ~MSR_SPE; 1004cd35f67SScott Wood preempt_enable(); 1014cd35f67SScott Wood } 1024cd35f67SScott Wood 1034cd35f67SScott Wood static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu) 1044cd35f67SScott Wood { 1054cd35f67SScott Wood preempt_disable(); 1064cd35f67SScott Wood enable_kernel_spe(); 1074cd35f67SScott Wood kvmppc_load_guest_spe(vcpu); 1084cd35f67SScott Wood vcpu->arch.shadow_msr |= MSR_SPE; 1094cd35f67SScott Wood preempt_enable(); 1104cd35f67SScott Wood } 1114cd35f67SScott Wood 1124cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1134cd35f67SScott Wood { 1144cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) { 1154cd35f67SScott Wood if (!(vcpu->arch.shadow_msr & MSR_SPE)) 1164cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 1174cd35f67SScott Wood } else if (vcpu->arch.shadow_msr & MSR_SPE) { 1184cd35f67SScott Wood kvmppc_vcpu_disable_spe(vcpu); 1194cd35f67SScott Wood } 1204cd35f67SScott Wood } 1214cd35f67SScott Wood #else 1224cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1234cd35f67SScott Wood { 1244cd35f67SScott Wood } 1254cd35f67SScott Wood #endif 1264cd35f67SScott Wood 127*3efc7da6SMihai Caraman /* 128*3efc7da6SMihai Caraman * Load up guest vcpu FP state if it's needed. 129*3efc7da6SMihai Caraman * It also set the MSR_FP in thread so that host know 130*3efc7da6SMihai Caraman * we're holding FPU, and then host can help to save 131*3efc7da6SMihai Caraman * guest vcpu FP state if other threads require to use FPU. 132*3efc7da6SMihai Caraman * This simulates an FP unavailable fault. 133*3efc7da6SMihai Caraman * 134*3efc7da6SMihai Caraman * It requires to be called with preemption disabled. 135*3efc7da6SMihai Caraman */ 136*3efc7da6SMihai Caraman static inline void kvmppc_load_guest_fp(struct kvm_vcpu *vcpu) 137*3efc7da6SMihai Caraman { 138*3efc7da6SMihai Caraman #ifdef CONFIG_PPC_FPU 139*3efc7da6SMihai Caraman if (!(current->thread.regs->msr & MSR_FP)) { 140*3efc7da6SMihai Caraman enable_kernel_fp(); 141*3efc7da6SMihai Caraman load_fp_state(&vcpu->arch.fp); 142*3efc7da6SMihai Caraman current->thread.fp_save_area = &vcpu->arch.fp; 143*3efc7da6SMihai Caraman current->thread.regs->msr |= MSR_FP; 144*3efc7da6SMihai Caraman } 145*3efc7da6SMihai Caraman #endif 146*3efc7da6SMihai Caraman } 147*3efc7da6SMihai Caraman 148*3efc7da6SMihai Caraman /* 149*3efc7da6SMihai Caraman * Save guest vcpu FP state into thread. 150*3efc7da6SMihai Caraman * It requires to be called with preemption disabled. 151*3efc7da6SMihai Caraman */ 152*3efc7da6SMihai Caraman static inline void kvmppc_save_guest_fp(struct kvm_vcpu *vcpu) 153*3efc7da6SMihai Caraman { 154*3efc7da6SMihai Caraman #ifdef CONFIG_PPC_FPU 155*3efc7da6SMihai Caraman if (current->thread.regs->msr & MSR_FP) 156*3efc7da6SMihai Caraman giveup_fpu(current); 157*3efc7da6SMihai Caraman current->thread.fp_save_area = NULL; 158*3efc7da6SMihai Caraman #endif 159*3efc7da6SMihai Caraman } 160*3efc7da6SMihai Caraman 1617a08c274SAlexander Graf static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu) 1627a08c274SAlexander Graf { 1637a08c274SAlexander Graf #if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV) 1647a08c274SAlexander Graf /* We always treat the FP bit as enabled from the host 1657a08c274SAlexander Graf perspective, so only need to adjust the shadow MSR */ 1667a08c274SAlexander Graf vcpu->arch.shadow_msr &= ~MSR_FP; 1677a08c274SAlexander Graf vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP; 1687a08c274SAlexander Graf #endif 1697a08c274SAlexander Graf } 1707a08c274SAlexander Graf 171ce11e48bSBharat Bhushan static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu) 172ce11e48bSBharat Bhushan { 173ce11e48bSBharat Bhushan /* Synchronize guest's desire to get debug interrupts into shadow MSR */ 174ce11e48bSBharat Bhushan #ifndef CONFIG_KVM_BOOKE_HV 175ce11e48bSBharat Bhushan vcpu->arch.shadow_msr &= ~MSR_DE; 176ce11e48bSBharat Bhushan vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE; 177ce11e48bSBharat Bhushan #endif 178ce11e48bSBharat Bhushan 179ce11e48bSBharat Bhushan /* Force enable debug interrupts when user space wants to debug */ 180ce11e48bSBharat Bhushan if (vcpu->guest_debug) { 181ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 182ce11e48bSBharat Bhushan /* 183ce11e48bSBharat Bhushan * Since there is no shadow MSR, sync MSR_DE into the guest 184ce11e48bSBharat Bhushan * visible MSR. 185ce11e48bSBharat Bhushan */ 186ce11e48bSBharat Bhushan vcpu->arch.shared->msr |= MSR_DE; 187ce11e48bSBharat Bhushan #else 188ce11e48bSBharat Bhushan vcpu->arch.shadow_msr |= MSR_DE; 189ce11e48bSBharat Bhushan vcpu->arch.shared->msr &= ~MSR_DE; 190ce11e48bSBharat Bhushan #endif 191ce11e48bSBharat Bhushan } 192ce11e48bSBharat Bhushan } 193ce11e48bSBharat Bhushan 194dd9ebf1fSLiu Yu /* 195dd9ebf1fSLiu Yu * Helper function for "full" MSR writes. No need to call this if only 196dd9ebf1fSLiu Yu * EE/CE/ME/DE/RI are changing. 197dd9ebf1fSLiu Yu */ 1984cd35f67SScott Wood void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr) 1994cd35f67SScott Wood { 200dd9ebf1fSLiu Yu u32 old_msr = vcpu->arch.shared->msr; 2014cd35f67SScott Wood 202d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 203d30f6e48SScott Wood new_msr |= MSR_GS; 204d30f6e48SScott Wood #endif 205d30f6e48SScott Wood 2064cd35f67SScott Wood vcpu->arch.shared->msr = new_msr; 2074cd35f67SScott Wood 208dd9ebf1fSLiu Yu kvmppc_mmu_msr_notify(vcpu, old_msr); 2094cd35f67SScott Wood kvmppc_vcpu_sync_spe(vcpu); 2107a08c274SAlexander Graf kvmppc_vcpu_sync_fpu(vcpu); 211ce11e48bSBharat Bhushan kvmppc_vcpu_sync_debug(vcpu); 2124cd35f67SScott Wood } 2134cd35f67SScott Wood 214d4cf3892SHollis Blanchard static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu, 215d4cf3892SHollis Blanchard unsigned int priority) 2169dd921cfSHollis Blanchard { 2176346046cSAlexander Graf trace_kvm_booke_queue_irqprio(vcpu, priority); 2189dd921cfSHollis Blanchard set_bit(priority, &vcpu->arch.pending_exceptions); 2199dd921cfSHollis Blanchard } 2209dd921cfSHollis Blanchard 2218de12015SAlexander Graf void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu, 222daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 2239dd921cfSHollis Blanchard { 224daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 225daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 226daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS); 227daf5e271SLiu Yu } 228daf5e271SLiu Yu 2298de12015SAlexander Graf void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu, 230daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 231daf5e271SLiu Yu { 232daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 233daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 234daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE); 235daf5e271SLiu Yu } 236daf5e271SLiu Yu 2378de12015SAlexander Graf void kvmppc_core_queue_itlb_miss(struct kvm_vcpu *vcpu) 2388de12015SAlexander Graf { 2398de12015SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 2408de12015SAlexander Graf } 2418de12015SAlexander Graf 2428de12015SAlexander Graf void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, ulong esr_flags) 243daf5e271SLiu Yu { 244daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 245daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE); 246daf5e271SLiu Yu } 247daf5e271SLiu Yu 248011da899SAlexander Graf static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags, 249011da899SAlexander Graf ulong esr_flags) 250011da899SAlexander Graf { 251011da899SAlexander Graf vcpu->arch.queued_dear = dear_flags; 252011da899SAlexander Graf vcpu->arch.queued_esr = esr_flags; 253011da899SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT); 254011da899SAlexander Graf } 255011da899SAlexander Graf 256daf5e271SLiu Yu void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags) 257daf5e271SLiu Yu { 258daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 259d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM); 2609dd921cfSHollis Blanchard } 2619dd921cfSHollis Blanchard 2629dd921cfSHollis Blanchard void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu) 2639dd921cfSHollis Blanchard { 264d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER); 2659dd921cfSHollis Blanchard } 2669dd921cfSHollis Blanchard 2679dd921cfSHollis Blanchard int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu) 2689dd921cfSHollis Blanchard { 269d4cf3892SHollis Blanchard return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 2709dd921cfSHollis Blanchard } 2719dd921cfSHollis Blanchard 2727706664dSAlexander Graf void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu) 2737706664dSAlexander Graf { 2747706664dSAlexander Graf clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 2757706664dSAlexander Graf } 2767706664dSAlexander Graf 2779dd921cfSHollis Blanchard void kvmppc_core_queue_external(struct kvm_vcpu *vcpu, 2789dd921cfSHollis Blanchard struct kvm_interrupt *irq) 2799dd921cfSHollis Blanchard { 280c5335f17SAlexander Graf unsigned int prio = BOOKE_IRQPRIO_EXTERNAL; 281c5335f17SAlexander Graf 282c5335f17SAlexander Graf if (irq->irq == KVM_INTERRUPT_SET_LEVEL) 283c5335f17SAlexander Graf prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL; 284c5335f17SAlexander Graf 285c5335f17SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, prio); 2869dd921cfSHollis Blanchard } 2879dd921cfSHollis Blanchard 2884fe27d2aSPaul Mackerras void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu) 2894496f974SAlexander Graf { 2904496f974SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions); 291c5335f17SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions); 2924496f974SAlexander Graf } 2934496f974SAlexander Graf 294f61c94bbSBharat Bhushan static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu) 295f61c94bbSBharat Bhushan { 296f61c94bbSBharat Bhushan kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG); 297f61c94bbSBharat Bhushan } 298f61c94bbSBharat Bhushan 299f61c94bbSBharat Bhushan static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu) 300f61c94bbSBharat Bhushan { 301f61c94bbSBharat Bhushan clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions); 302f61c94bbSBharat Bhushan } 303f61c94bbSBharat Bhushan 304d30f6e48SScott Wood static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 305d30f6e48SScott Wood { 30631579eeaSBharat Bhushan kvmppc_set_srr0(vcpu, srr0); 30731579eeaSBharat Bhushan kvmppc_set_srr1(vcpu, srr1); 308d30f6e48SScott Wood } 309d30f6e48SScott Wood 310d30f6e48SScott Wood static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 311d30f6e48SScott Wood { 312d30f6e48SScott Wood vcpu->arch.csrr0 = srr0; 313d30f6e48SScott Wood vcpu->arch.csrr1 = srr1; 314d30f6e48SScott Wood } 315d30f6e48SScott Wood 316d30f6e48SScott Wood static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 317d30f6e48SScott Wood { 318d30f6e48SScott Wood if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) { 319d30f6e48SScott Wood vcpu->arch.dsrr0 = srr0; 320d30f6e48SScott Wood vcpu->arch.dsrr1 = srr1; 321d30f6e48SScott Wood } else { 322d30f6e48SScott Wood set_guest_csrr(vcpu, srr0, srr1); 323d30f6e48SScott Wood } 324d30f6e48SScott Wood } 325d30f6e48SScott Wood 326d30f6e48SScott Wood static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 327d30f6e48SScott Wood { 328d30f6e48SScott Wood vcpu->arch.mcsrr0 = srr0; 329d30f6e48SScott Wood vcpu->arch.mcsrr1 = srr1; 330d30f6e48SScott Wood } 331d30f6e48SScott Wood 332d4cf3892SHollis Blanchard /* Deliver the interrupt of the corresponding priority, if possible. */ 333d4cf3892SHollis Blanchard static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu, 334d4cf3892SHollis Blanchard unsigned int priority) 335d9fbd03dSHollis Blanchard { 336d4cf3892SHollis Blanchard int allowed = 0; 33779300f8cSAlexander Graf ulong msr_mask = 0; 3381c810636SAlexander Graf bool update_esr = false, update_dear = false, update_epr = false; 3395c6cedf4SAlexander Graf ulong crit_raw = vcpu->arch.shared->critical; 3405c6cedf4SAlexander Graf ulong crit_r1 = kvmppc_get_gpr(vcpu, 1); 3415c6cedf4SAlexander Graf bool crit; 342c5335f17SAlexander Graf bool keep_irq = false; 343d30f6e48SScott Wood enum int_class int_class; 34495e90b43SMihai Caraman ulong new_msr = vcpu->arch.shared->msr; 3455c6cedf4SAlexander Graf 3465c6cedf4SAlexander Graf /* Truncate crit indicators in 32 bit mode */ 3475c6cedf4SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_SF)) { 3485c6cedf4SAlexander Graf crit_raw &= 0xffffffff; 3495c6cedf4SAlexander Graf crit_r1 &= 0xffffffff; 3505c6cedf4SAlexander Graf } 3515c6cedf4SAlexander Graf 3525c6cedf4SAlexander Graf /* Critical section when crit == r1 */ 3535c6cedf4SAlexander Graf crit = (crit_raw == crit_r1); 3545c6cedf4SAlexander Graf /* ... and we're in supervisor mode */ 3555c6cedf4SAlexander Graf crit = crit && !(vcpu->arch.shared->msr & MSR_PR); 356d9fbd03dSHollis Blanchard 357c5335f17SAlexander Graf if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) { 358c5335f17SAlexander Graf priority = BOOKE_IRQPRIO_EXTERNAL; 359c5335f17SAlexander Graf keep_irq = true; 360c5335f17SAlexander Graf } 361c5335f17SAlexander Graf 3625df554adSScott Wood if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags) 3631c810636SAlexander Graf update_epr = true; 3641c810636SAlexander Graf 365d4cf3892SHollis Blanchard switch (priority) { 366d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DTLB_MISS: 367daf5e271SLiu Yu case BOOKE_IRQPRIO_DATA_STORAGE: 368011da899SAlexander Graf case BOOKE_IRQPRIO_ALIGNMENT: 369daf5e271SLiu Yu update_dear = true; 370daf5e271SLiu Yu /* fall through */ 371daf5e271SLiu Yu case BOOKE_IRQPRIO_INST_STORAGE: 372daf5e271SLiu Yu case BOOKE_IRQPRIO_PROGRAM: 373daf5e271SLiu Yu update_esr = true; 374daf5e271SLiu Yu /* fall through */ 375d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_ITLB_MISS: 376d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_SYSCALL: 377d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FP_UNAVAIL: 378bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_UNAVAIL: 379bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_DATA: 380bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_ROUND: 381d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_AP_UNAVAIL: 382d4cf3892SHollis Blanchard allowed = 1; 38379300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 384d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 385d9fbd03dSHollis Blanchard break; 386f61c94bbSBharat Bhushan case BOOKE_IRQPRIO_WATCHDOG: 387d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_CRITICAL: 3884ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL_CRIT: 389666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_CE; 390d30f6e48SScott Wood allowed = allowed && !crit; 39179300f8cSAlexander Graf msr_mask = MSR_ME; 392d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 393d9fbd03dSHollis Blanchard break; 394d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_MACHINE_CHECK: 395666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_ME; 396d30f6e48SScott Wood allowed = allowed && !crit; 397d30f6e48SScott Wood int_class = INT_CLASS_MC; 398d9fbd03dSHollis Blanchard break; 399d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DECREMENTER: 400d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FIT: 401dfd4d47eSScott Wood keep_irq = true; 402dfd4d47eSScott Wood /* fall through */ 403dfd4d47eSScott Wood case BOOKE_IRQPRIO_EXTERNAL: 4044ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL: 405666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_EE; 4065c6cedf4SAlexander Graf allowed = allowed && !crit; 40779300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 408d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 409d9fbd03dSHollis Blanchard break; 410d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DEBUG: 411666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_DE; 412d30f6e48SScott Wood allowed = allowed && !crit; 41379300f8cSAlexander Graf msr_mask = MSR_ME; 4149fee7563SBharat Bhushan if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) 4159fee7563SBharat Bhushan int_class = INT_CLASS_DBG; 4169fee7563SBharat Bhushan else 417d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 4189fee7563SBharat Bhushan 419d9fbd03dSHollis Blanchard break; 420d9fbd03dSHollis Blanchard } 421d9fbd03dSHollis Blanchard 422d4cf3892SHollis Blanchard if (allowed) { 423d30f6e48SScott Wood switch (int_class) { 424d30f6e48SScott Wood case INT_CLASS_NONCRIT: 425d30f6e48SScott Wood set_guest_srr(vcpu, vcpu->arch.pc, 426d30f6e48SScott Wood vcpu->arch.shared->msr); 427d30f6e48SScott Wood break; 428d30f6e48SScott Wood case INT_CLASS_CRIT: 429d30f6e48SScott Wood set_guest_csrr(vcpu, vcpu->arch.pc, 430d30f6e48SScott Wood vcpu->arch.shared->msr); 431d30f6e48SScott Wood break; 432d30f6e48SScott Wood case INT_CLASS_DBG: 433d30f6e48SScott Wood set_guest_dsrr(vcpu, vcpu->arch.pc, 434d30f6e48SScott Wood vcpu->arch.shared->msr); 435d30f6e48SScott Wood break; 436d30f6e48SScott Wood case INT_CLASS_MC: 437d30f6e48SScott Wood set_guest_mcsrr(vcpu, vcpu->arch.pc, 438d30f6e48SScott Wood vcpu->arch.shared->msr); 439d30f6e48SScott Wood break; 440d30f6e48SScott Wood } 441d30f6e48SScott Wood 442d4cf3892SHollis Blanchard vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority]; 443daf5e271SLiu Yu if (update_esr == true) 444dc168549SBharat Bhushan kvmppc_set_esr(vcpu, vcpu->arch.queued_esr); 445daf5e271SLiu Yu if (update_dear == true) 446a5414d4bSBharat Bhushan kvmppc_set_dar(vcpu, vcpu->arch.queued_dear); 4475df554adSScott Wood if (update_epr == true) { 4485df554adSScott Wood if (vcpu->arch.epr_flags & KVMPPC_EPR_USER) 4491c810636SAlexander Graf kvm_make_request(KVM_REQ_EPR_EXIT, vcpu); 450eb1e4f43SScott Wood else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) { 451eb1e4f43SScott Wood BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC); 452eb1e4f43SScott Wood kvmppc_mpic_set_epr(vcpu); 453eb1e4f43SScott Wood } 4545df554adSScott Wood } 45595e90b43SMihai Caraman 45695e90b43SMihai Caraman new_msr &= msr_mask; 45795e90b43SMihai Caraman #if defined(CONFIG_64BIT) 45895e90b43SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 45995e90b43SMihai Caraman new_msr |= MSR_CM; 46095e90b43SMihai Caraman #endif 46195e90b43SMihai Caraman kvmppc_set_msr(vcpu, new_msr); 462d4cf3892SHollis Blanchard 463c5335f17SAlexander Graf if (!keep_irq) 464d4cf3892SHollis Blanchard clear_bit(priority, &vcpu->arch.pending_exceptions); 465d4cf3892SHollis Blanchard } 466d4cf3892SHollis Blanchard 467d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 468d30f6e48SScott Wood /* 469d30f6e48SScott Wood * If an interrupt is pending but masked, raise a guest doorbell 470d30f6e48SScott Wood * so that we are notified when the guest enables the relevant 471d30f6e48SScott Wood * MSR bit. 472d30f6e48SScott Wood */ 473d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE) 474d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT); 475d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE) 476d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT); 477d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK) 478d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC); 479d30f6e48SScott Wood #endif 480d30f6e48SScott Wood 481d4cf3892SHollis Blanchard return allowed; 482d9fbd03dSHollis Blanchard } 483d9fbd03dSHollis Blanchard 484f61c94bbSBharat Bhushan /* 485f61c94bbSBharat Bhushan * Return the number of jiffies until the next timeout. If the timeout is 486f61c94bbSBharat Bhushan * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA 487f61c94bbSBharat Bhushan * because the larger value can break the timer APIs. 488f61c94bbSBharat Bhushan */ 489f61c94bbSBharat Bhushan static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu) 490f61c94bbSBharat Bhushan { 491f61c94bbSBharat Bhushan u64 tb, wdt_tb, wdt_ticks = 0; 492f61c94bbSBharat Bhushan u64 nr_jiffies = 0; 493f61c94bbSBharat Bhushan u32 period = TCR_GET_WP(vcpu->arch.tcr); 494f61c94bbSBharat Bhushan 495f61c94bbSBharat Bhushan wdt_tb = 1ULL << (63 - period); 496f61c94bbSBharat Bhushan tb = get_tb(); 497f61c94bbSBharat Bhushan /* 498f61c94bbSBharat Bhushan * The watchdog timeout will hapeen when TB bit corresponding 499f61c94bbSBharat Bhushan * to watchdog will toggle from 0 to 1. 500f61c94bbSBharat Bhushan */ 501f61c94bbSBharat Bhushan if (tb & wdt_tb) 502f61c94bbSBharat Bhushan wdt_ticks = wdt_tb; 503f61c94bbSBharat Bhushan 504f61c94bbSBharat Bhushan wdt_ticks += wdt_tb - (tb & (wdt_tb - 1)); 505f61c94bbSBharat Bhushan 506f61c94bbSBharat Bhushan /* Convert timebase ticks to jiffies */ 507f61c94bbSBharat Bhushan nr_jiffies = wdt_ticks; 508f61c94bbSBharat Bhushan 509f61c94bbSBharat Bhushan if (do_div(nr_jiffies, tb_ticks_per_jiffy)) 510f61c94bbSBharat Bhushan nr_jiffies++; 511f61c94bbSBharat Bhushan 512f61c94bbSBharat Bhushan return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA); 513f61c94bbSBharat Bhushan } 514f61c94bbSBharat Bhushan 515f61c94bbSBharat Bhushan static void arm_next_watchdog(struct kvm_vcpu *vcpu) 516f61c94bbSBharat Bhushan { 517f61c94bbSBharat Bhushan unsigned long nr_jiffies; 518f61c94bbSBharat Bhushan unsigned long flags; 519f61c94bbSBharat Bhushan 520f61c94bbSBharat Bhushan /* 521f61c94bbSBharat Bhushan * If TSR_ENW and TSR_WIS are not set then no need to exit to 522f61c94bbSBharat Bhushan * userspace, so clear the KVM_REQ_WATCHDOG request. 523f61c94bbSBharat Bhushan */ 524f61c94bbSBharat Bhushan if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS)) 525f61c94bbSBharat Bhushan clear_bit(KVM_REQ_WATCHDOG, &vcpu->requests); 526f61c94bbSBharat Bhushan 527f61c94bbSBharat Bhushan spin_lock_irqsave(&vcpu->arch.wdt_lock, flags); 528f61c94bbSBharat Bhushan nr_jiffies = watchdog_next_timeout(vcpu); 529f61c94bbSBharat Bhushan /* 530f61c94bbSBharat Bhushan * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA 531f61c94bbSBharat Bhushan * then do not run the watchdog timer as this can break timer APIs. 532f61c94bbSBharat Bhushan */ 533f61c94bbSBharat Bhushan if (nr_jiffies < NEXT_TIMER_MAX_DELTA) 534f61c94bbSBharat Bhushan mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies); 535f61c94bbSBharat Bhushan else 536f61c94bbSBharat Bhushan del_timer(&vcpu->arch.wdt_timer); 537f61c94bbSBharat Bhushan spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags); 538f61c94bbSBharat Bhushan } 539f61c94bbSBharat Bhushan 540f61c94bbSBharat Bhushan void kvmppc_watchdog_func(unsigned long data) 541f61c94bbSBharat Bhushan { 542f61c94bbSBharat Bhushan struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data; 543f61c94bbSBharat Bhushan u32 tsr, new_tsr; 544f61c94bbSBharat Bhushan int final; 545f61c94bbSBharat Bhushan 546f61c94bbSBharat Bhushan do { 547f61c94bbSBharat Bhushan new_tsr = tsr = vcpu->arch.tsr; 548f61c94bbSBharat Bhushan final = 0; 549f61c94bbSBharat Bhushan 550f61c94bbSBharat Bhushan /* Time out event */ 551f61c94bbSBharat Bhushan if (tsr & TSR_ENW) { 552f61c94bbSBharat Bhushan if (tsr & TSR_WIS) 553f61c94bbSBharat Bhushan final = 1; 554f61c94bbSBharat Bhushan else 555f61c94bbSBharat Bhushan new_tsr = tsr | TSR_WIS; 556f61c94bbSBharat Bhushan } else { 557f61c94bbSBharat Bhushan new_tsr = tsr | TSR_ENW; 558f61c94bbSBharat Bhushan } 559f61c94bbSBharat Bhushan } while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr); 560f61c94bbSBharat Bhushan 561f61c94bbSBharat Bhushan if (new_tsr & TSR_WIS) { 562f61c94bbSBharat Bhushan smp_wmb(); 563f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 564f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 565f61c94bbSBharat Bhushan } 566f61c94bbSBharat Bhushan 567f61c94bbSBharat Bhushan /* 568f61c94bbSBharat Bhushan * If this is final watchdog expiry and some action is required 569f61c94bbSBharat Bhushan * then exit to userspace. 570f61c94bbSBharat Bhushan */ 571f61c94bbSBharat Bhushan if (final && (vcpu->arch.tcr & TCR_WRC_MASK) && 572f61c94bbSBharat Bhushan vcpu->arch.watchdog_enabled) { 573f61c94bbSBharat Bhushan smp_wmb(); 574f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_WATCHDOG, vcpu); 575f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 576f61c94bbSBharat Bhushan } 577f61c94bbSBharat Bhushan 578f61c94bbSBharat Bhushan /* 579f61c94bbSBharat Bhushan * Stop running the watchdog timer after final expiration to 580f61c94bbSBharat Bhushan * prevent the host from being flooded with timers if the 581f61c94bbSBharat Bhushan * guest sets a short period. 582f61c94bbSBharat Bhushan * Timers will resume when TSR/TCR is updated next time. 583f61c94bbSBharat Bhushan */ 584f61c94bbSBharat Bhushan if (!final) 585f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 586f61c94bbSBharat Bhushan } 587f61c94bbSBharat Bhushan 588dfd4d47eSScott Wood static void update_timer_ints(struct kvm_vcpu *vcpu) 589dfd4d47eSScott Wood { 590dfd4d47eSScott Wood if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS)) 591dfd4d47eSScott Wood kvmppc_core_queue_dec(vcpu); 592dfd4d47eSScott Wood else 593dfd4d47eSScott Wood kvmppc_core_dequeue_dec(vcpu); 594f61c94bbSBharat Bhushan 595f61c94bbSBharat Bhushan if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS)) 596f61c94bbSBharat Bhushan kvmppc_core_queue_watchdog(vcpu); 597f61c94bbSBharat Bhushan else 598f61c94bbSBharat Bhushan kvmppc_core_dequeue_watchdog(vcpu); 599dfd4d47eSScott Wood } 600dfd4d47eSScott Wood 601c59a6a3eSScott Wood static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu) 602d9fbd03dSHollis Blanchard { 603d9fbd03dSHollis Blanchard unsigned long *pending = &vcpu->arch.pending_exceptions; 604d9fbd03dSHollis Blanchard unsigned int priority; 605d9fbd03dSHollis Blanchard 6069ab80843SHollis Blanchard priority = __ffs(*pending); 6078b3a00fcSAlexander Graf while (priority < BOOKE_IRQPRIO_MAX) { 608d4cf3892SHollis Blanchard if (kvmppc_booke_irqprio_deliver(vcpu, priority)) 609d9fbd03dSHollis Blanchard break; 610d9fbd03dSHollis Blanchard 611d9fbd03dSHollis Blanchard priority = find_next_bit(pending, 612d9fbd03dSHollis Blanchard BITS_PER_BYTE * sizeof(*pending), 613d9fbd03dSHollis Blanchard priority + 1); 614d9fbd03dSHollis Blanchard } 61590bba358SAlexander Graf 61690bba358SAlexander Graf /* Tell the guest about our interrupt status */ 61729ac26efSScott Wood vcpu->arch.shared->int_pending = !!*pending; 618d9fbd03dSHollis Blanchard } 619d9fbd03dSHollis Blanchard 620c59a6a3eSScott Wood /* Check pending exceptions and deliver one, if possible. */ 621a8e4ef84SAlexander Graf int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu) 622c59a6a3eSScott Wood { 623a8e4ef84SAlexander Graf int r = 0; 624c59a6a3eSScott Wood WARN_ON_ONCE(!irqs_disabled()); 625c59a6a3eSScott Wood 626c59a6a3eSScott Wood kvmppc_core_check_exceptions(vcpu); 627c59a6a3eSScott Wood 628b8c649a9SAlexander Graf if (vcpu->requests) { 629b8c649a9SAlexander Graf /* Exception delivery raised request; start over */ 630b8c649a9SAlexander Graf return 1; 631b8c649a9SAlexander Graf } 632b8c649a9SAlexander Graf 633c59a6a3eSScott Wood if (vcpu->arch.shared->msr & MSR_WE) { 634c59a6a3eSScott Wood local_irq_enable(); 635c59a6a3eSScott Wood kvm_vcpu_block(vcpu); 636966cd0f3SAlexander Graf clear_bit(KVM_REQ_UNHALT, &vcpu->requests); 6376c85f52bSScott Wood hard_irq_disable(); 638c59a6a3eSScott Wood 639c59a6a3eSScott Wood kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS); 640a8e4ef84SAlexander Graf r = 1; 641c59a6a3eSScott Wood }; 642a8e4ef84SAlexander Graf 643a8e4ef84SAlexander Graf return r; 644a8e4ef84SAlexander Graf } 645a8e4ef84SAlexander Graf 6467c973a2eSAlexander Graf int kvmppc_core_check_requests(struct kvm_vcpu *vcpu) 6474ffc6356SAlexander Graf { 6487c973a2eSAlexander Graf int r = 1; /* Indicate we want to get back into the guest */ 6497c973a2eSAlexander Graf 6504ffc6356SAlexander Graf if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu)) 6514ffc6356SAlexander Graf update_timer_ints(vcpu); 652862d31f7SAlexander Graf #if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC) 653862d31f7SAlexander Graf if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu)) 654862d31f7SAlexander Graf kvmppc_core_flush_tlb(vcpu); 655862d31f7SAlexander Graf #endif 6567c973a2eSAlexander Graf 657f61c94bbSBharat Bhushan if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) { 658f61c94bbSBharat Bhushan vcpu->run->exit_reason = KVM_EXIT_WATCHDOG; 659f61c94bbSBharat Bhushan r = 0; 660f61c94bbSBharat Bhushan } 661f61c94bbSBharat Bhushan 6621c810636SAlexander Graf if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) { 6631c810636SAlexander Graf vcpu->run->epr.epr = 0; 6641c810636SAlexander Graf vcpu->arch.epr_needed = true; 6651c810636SAlexander Graf vcpu->run->exit_reason = KVM_EXIT_EPR; 6661c810636SAlexander Graf r = 0; 6671c810636SAlexander Graf } 6681c810636SAlexander Graf 6697c973a2eSAlexander Graf return r; 6704ffc6356SAlexander Graf } 6714ffc6356SAlexander Graf 672df6909e5SPaul Mackerras int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu) 673df6909e5SPaul Mackerras { 6747ee78855SAlexander Graf int ret, s; 675f5f97210SScott Wood struct debug_reg debug; 676df6909e5SPaul Mackerras 677af8f38b3SAlexander Graf if (!vcpu->arch.sane) { 678af8f38b3SAlexander Graf kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR; 679af8f38b3SAlexander Graf return -EINVAL; 680af8f38b3SAlexander Graf } 681af8f38b3SAlexander Graf 6827ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 6837ee78855SAlexander Graf if (s <= 0) { 6847ee78855SAlexander Graf ret = s; 6851d1ef222SScott Wood goto out; 6861d1ef222SScott Wood } 6876c85f52bSScott Wood /* interrupts now hard-disabled */ 6881d1ef222SScott Wood 6898fae845fSScott Wood #ifdef CONFIG_PPC_FPU 6908fae845fSScott Wood /* Save userspace FPU state in stack */ 6918fae845fSScott Wood enable_kernel_fp(); 6928fae845fSScott Wood 6938fae845fSScott Wood /* 6948fae845fSScott Wood * Since we can't trap on MSR_FP in GS-mode, we consider the guest 695*3efc7da6SMihai Caraman * as always using the FPU. 6968fae845fSScott Wood */ 6978fae845fSScott Wood kvmppc_load_guest_fp(vcpu); 6988fae845fSScott Wood #endif 6998fae845fSScott Wood 700ce11e48bSBharat Bhushan /* Switch to guest debug context */ 701348ba710SBharat Bhushan debug = vcpu->arch.dbg_reg; 702f5f97210SScott Wood switch_booke_debug_regs(&debug); 703f5f97210SScott Wood debug = current->thread.debug; 704348ba710SBharat Bhushan current->thread.debug = vcpu->arch.dbg_reg; 705ce11e48bSBharat Bhushan 70608c9a188SBharat Bhushan vcpu->arch.pgdir = current->mm->pgd; 7075f1c248fSScott Wood kvmppc_fix_ee_before_entry(); 708f8941fbeSScott Wood 709df6909e5SPaul Mackerras ret = __kvmppc_vcpu_run(kvm_run, vcpu); 7108fae845fSScott Wood 71124afa37bSAlexander Graf /* No need for kvm_guest_exit. It's done in handle_exit. 71224afa37bSAlexander Graf We also get here with interrupts enabled. */ 71324afa37bSAlexander Graf 714ce11e48bSBharat Bhushan /* Switch back to user space debug context */ 715f5f97210SScott Wood switch_booke_debug_regs(&debug); 716f5f97210SScott Wood current->thread.debug = debug; 717ce11e48bSBharat Bhushan 7188fae845fSScott Wood #ifdef CONFIG_PPC_FPU 7198fae845fSScott Wood kvmppc_save_guest_fp(vcpu); 7208fae845fSScott Wood #endif 7218fae845fSScott Wood 7221d1ef222SScott Wood out: 723d69c6436SAlexander Graf vcpu->mode = OUTSIDE_GUEST_MODE; 724df6909e5SPaul Mackerras return ret; 725df6909e5SPaul Mackerras } 726df6909e5SPaul Mackerras 727d30f6e48SScott Wood static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu) 728d9fbd03dSHollis Blanchard { 729d9fbd03dSHollis Blanchard enum emulation_result er; 730d9fbd03dSHollis Blanchard 731d9fbd03dSHollis Blanchard er = kvmppc_emulate_instruction(run, vcpu); 732d9fbd03dSHollis Blanchard switch (er) { 733d9fbd03dSHollis Blanchard case EMULATE_DONE: 73473e75b41SHollis Blanchard /* don't overwrite subtypes, just account kvm_stats */ 7357b701591SHollis Blanchard kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS); 736d9fbd03dSHollis Blanchard /* Future optimization: only reload non-volatiles if 737d9fbd03dSHollis Blanchard * they were actually modified by emulation. */ 738d30f6e48SScott Wood return RESUME_GUEST_NV; 739d30f6e48SScott Wood 74051f04726SMihai Caraman case EMULATE_AGAIN: 74151f04726SMihai Caraman return RESUME_GUEST; 74251f04726SMihai Caraman 743d9fbd03dSHollis Blanchard case EMULATE_FAIL: 7445cf8ca22SHollis Blanchard printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n", 745d9fbd03dSHollis Blanchard __func__, vcpu->arch.pc, vcpu->arch.last_inst); 746d9fbd03dSHollis Blanchard /* For debugging, encode the failing instruction and 747d9fbd03dSHollis Blanchard * report it to userspace. */ 748d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason = ~0ULL << 32; 749d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason |= vcpu->arch.last_inst; 750d1ff5499SAlexander Graf kvmppc_core_queue_program(vcpu, ESR_PIL); 751d30f6e48SScott Wood return RESUME_HOST; 752d30f6e48SScott Wood 7539b4f5308SBharat Bhushan case EMULATE_EXIT_USER: 7549b4f5308SBharat Bhushan return RESUME_HOST; 7559b4f5308SBharat Bhushan 756d9fbd03dSHollis Blanchard default: 757d9fbd03dSHollis Blanchard BUG(); 758d9fbd03dSHollis Blanchard } 759d30f6e48SScott Wood } 760d30f6e48SScott Wood 761ce11e48bSBharat Bhushan static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu) 762ce11e48bSBharat Bhushan { 763348ba710SBharat Bhushan struct debug_reg *dbg_reg = &(vcpu->arch.dbg_reg); 764ce11e48bSBharat Bhushan u32 dbsr = vcpu->arch.dbsr; 765ce11e48bSBharat Bhushan 7662190991eSBharat Bhushan /* Clear guest dbsr (vcpu->arch.dbsr) */ 7672190991eSBharat Bhushan vcpu->arch.dbsr = 0; 768ce11e48bSBharat Bhushan run->debug.arch.status = 0; 769ce11e48bSBharat Bhushan run->debug.arch.address = vcpu->arch.pc; 770ce11e48bSBharat Bhushan 771ce11e48bSBharat Bhushan if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) { 772ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT; 773ce11e48bSBharat Bhushan } else { 774ce11e48bSBharat Bhushan if (dbsr & (DBSR_DAC1W | DBSR_DAC2W)) 775ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE; 776ce11e48bSBharat Bhushan else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R)) 777ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ; 778ce11e48bSBharat Bhushan if (dbsr & (DBSR_DAC1R | DBSR_DAC1W)) 779ce11e48bSBharat Bhushan run->debug.arch.address = dbg_reg->dac1; 780ce11e48bSBharat Bhushan else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W)) 781ce11e48bSBharat Bhushan run->debug.arch.address = dbg_reg->dac2; 782ce11e48bSBharat Bhushan } 783ce11e48bSBharat Bhushan 784ce11e48bSBharat Bhushan return RESUME_HOST; 785ce11e48bSBharat Bhushan } 786ce11e48bSBharat Bhushan 7874e642ccbSAlexander Graf static void kvmppc_fill_pt_regs(struct pt_regs *regs) 7884e642ccbSAlexander Graf { 7894e642ccbSAlexander Graf ulong r1, ip, msr, lr; 7904e642ccbSAlexander Graf 7914e642ccbSAlexander Graf asm("mr %0, 1" : "=r"(r1)); 7924e642ccbSAlexander Graf asm("mflr %0" : "=r"(lr)); 7934e642ccbSAlexander Graf asm("mfmsr %0" : "=r"(msr)); 7944e642ccbSAlexander Graf asm("bl 1f; 1: mflr %0" : "=r"(ip)); 7954e642ccbSAlexander Graf 7964e642ccbSAlexander Graf memset(regs, 0, sizeof(*regs)); 7974e642ccbSAlexander Graf regs->gpr[1] = r1; 7984e642ccbSAlexander Graf regs->nip = ip; 7994e642ccbSAlexander Graf regs->msr = msr; 8004e642ccbSAlexander Graf regs->link = lr; 8014e642ccbSAlexander Graf } 8024e642ccbSAlexander Graf 8036328e593SBharat Bhushan /* 8046328e593SBharat Bhushan * For interrupts needed to be handled by host interrupt handlers, 8056328e593SBharat Bhushan * corresponding host handler are called from here in similar way 8066328e593SBharat Bhushan * (but not exact) as they are called from low level handler 8076328e593SBharat Bhushan * (such as from arch/powerpc/kernel/head_fsl_booke.S). 8086328e593SBharat Bhushan */ 8094e642ccbSAlexander Graf static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu, 8104e642ccbSAlexander Graf unsigned int exit_nr) 8114e642ccbSAlexander Graf { 8124e642ccbSAlexander Graf struct pt_regs regs; 8134e642ccbSAlexander Graf 8144e642ccbSAlexander Graf switch (exit_nr) { 8154e642ccbSAlexander Graf case BOOKE_INTERRUPT_EXTERNAL: 8164e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 8174e642ccbSAlexander Graf do_IRQ(®s); 8184e642ccbSAlexander Graf break; 8194e642ccbSAlexander Graf case BOOKE_INTERRUPT_DECREMENTER: 8204e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 8214e642ccbSAlexander Graf timer_interrupt(®s); 8224e642ccbSAlexander Graf break; 8235f17ce8bSTiejun Chen #if defined(CONFIG_PPC_DOORBELL) 8244e642ccbSAlexander Graf case BOOKE_INTERRUPT_DOORBELL: 8254e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 8264e642ccbSAlexander Graf doorbell_exception(®s); 8274e642ccbSAlexander Graf break; 8284e642ccbSAlexander Graf #endif 8294e642ccbSAlexander Graf case BOOKE_INTERRUPT_MACHINE_CHECK: 8304e642ccbSAlexander Graf /* FIXME */ 8314e642ccbSAlexander Graf break; 8327cc1e8eeSAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 8337cc1e8eeSAlexander Graf kvmppc_fill_pt_regs(®s); 8347cc1e8eeSAlexander Graf performance_monitor_exception(®s); 8357cc1e8eeSAlexander Graf break; 8366328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 8376328e593SBharat Bhushan kvmppc_fill_pt_regs(®s); 8386328e593SBharat Bhushan #ifdef CONFIG_BOOKE_WDT 8396328e593SBharat Bhushan WatchdogException(®s); 8406328e593SBharat Bhushan #else 8416328e593SBharat Bhushan unknown_exception(®s); 8426328e593SBharat Bhushan #endif 8436328e593SBharat Bhushan break; 8446328e593SBharat Bhushan case BOOKE_INTERRUPT_CRITICAL: 8456328e593SBharat Bhushan unknown_exception(®s); 8466328e593SBharat Bhushan break; 847ce11e48bSBharat Bhushan case BOOKE_INTERRUPT_DEBUG: 848ce11e48bSBharat Bhushan /* Save DBSR before preemption is enabled */ 849ce11e48bSBharat Bhushan vcpu->arch.dbsr = mfspr(SPRN_DBSR); 850ce11e48bSBharat Bhushan kvmppc_clear_dbsr(); 851ce11e48bSBharat Bhushan break; 8524e642ccbSAlexander Graf } 8534e642ccbSAlexander Graf } 8544e642ccbSAlexander Graf 855f5250471SMihai Caraman static int kvmppc_resume_inst_load(struct kvm_run *run, struct kvm_vcpu *vcpu, 856f5250471SMihai Caraman enum emulation_result emulated, u32 last_inst) 857f5250471SMihai Caraman { 858f5250471SMihai Caraman switch (emulated) { 859f5250471SMihai Caraman case EMULATE_AGAIN: 860f5250471SMihai Caraman return RESUME_GUEST; 861f5250471SMihai Caraman 862f5250471SMihai Caraman case EMULATE_FAIL: 863f5250471SMihai Caraman pr_debug("%s: load instruction from guest address %lx failed\n", 864f5250471SMihai Caraman __func__, vcpu->arch.pc); 865f5250471SMihai Caraman /* For debugging, encode the failing instruction and 866f5250471SMihai Caraman * report it to userspace. */ 867f5250471SMihai Caraman run->hw.hardware_exit_reason = ~0ULL << 32; 868f5250471SMihai Caraman run->hw.hardware_exit_reason |= last_inst; 869f5250471SMihai Caraman kvmppc_core_queue_program(vcpu, ESR_PIL); 870f5250471SMihai Caraman return RESUME_HOST; 871f5250471SMihai Caraman 872f5250471SMihai Caraman default: 873f5250471SMihai Caraman BUG(); 874f5250471SMihai Caraman } 875f5250471SMihai Caraman } 876f5250471SMihai Caraman 877d30f6e48SScott Wood /** 878d30f6e48SScott Wood * kvmppc_handle_exit 879d30f6e48SScott Wood * 880d30f6e48SScott Wood * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV) 881d30f6e48SScott Wood */ 882d30f6e48SScott Wood int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu, 883d30f6e48SScott Wood unsigned int exit_nr) 884d30f6e48SScott Wood { 885d30f6e48SScott Wood int r = RESUME_HOST; 8867ee78855SAlexander Graf int s; 887f1e89028SScott Wood int idx; 888f5250471SMihai Caraman u32 last_inst = KVM_INST_FETCH_FAILED; 889f5250471SMihai Caraman enum emulation_result emulated = EMULATE_DONE; 890d30f6e48SScott Wood 891d30f6e48SScott Wood /* update before a new last_exit_type is rewritten */ 892d30f6e48SScott Wood kvmppc_update_timing_stats(vcpu); 893d30f6e48SScott Wood 8944e642ccbSAlexander Graf /* restart interrupts if they were meant for the host */ 8954e642ccbSAlexander Graf kvmppc_restart_interrupt(vcpu, exit_nr); 896d30f6e48SScott Wood 897f5250471SMihai Caraman /* 898f5250471SMihai Caraman * get last instruction before beeing preempted 899f5250471SMihai Caraman * TODO: for e6500 check also BOOKE_INTERRUPT_LRAT_ERROR & ESR_DATA 900f5250471SMihai Caraman */ 901f5250471SMihai Caraman switch (exit_nr) { 902f5250471SMihai Caraman case BOOKE_INTERRUPT_DATA_STORAGE: 903f5250471SMihai Caraman case BOOKE_INTERRUPT_DTLB_MISS: 904f5250471SMihai Caraman case BOOKE_INTERRUPT_HV_PRIV: 905f5250471SMihai Caraman emulated = kvmppc_get_last_inst(vcpu, false, &last_inst); 906f5250471SMihai Caraman break; 907f5250471SMihai Caraman default: 908f5250471SMihai Caraman break; 909f5250471SMihai Caraman } 910f5250471SMihai Caraman 911d30f6e48SScott Wood local_irq_enable(); 912d30f6e48SScott Wood 91397c95059SAlexander Graf trace_kvm_exit(exit_nr, vcpu); 914706fb730SAlexander Graf kvm_guest_exit(); 91597c95059SAlexander Graf 916d30f6e48SScott Wood run->exit_reason = KVM_EXIT_UNKNOWN; 917d30f6e48SScott Wood run->ready_for_interrupt_injection = 1; 918d30f6e48SScott Wood 919f5250471SMihai Caraman if (emulated != EMULATE_DONE) { 920f5250471SMihai Caraman r = kvmppc_resume_inst_load(run, vcpu, emulated, last_inst); 921f5250471SMihai Caraman goto out; 922f5250471SMihai Caraman } 923f5250471SMihai Caraman 924d30f6e48SScott Wood switch (exit_nr) { 925d30f6e48SScott Wood case BOOKE_INTERRUPT_MACHINE_CHECK: 926c35c9d84SAlexander Graf printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR)); 927c35c9d84SAlexander Graf kvmppc_dump_vcpu(vcpu); 928c35c9d84SAlexander Graf /* For debugging, send invalid exit reason to user space */ 929c35c9d84SAlexander Graf run->hw.hardware_exit_reason = ~1ULL << 32; 930c35c9d84SAlexander Graf run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR); 931c35c9d84SAlexander Graf r = RESUME_HOST; 932d30f6e48SScott Wood break; 933d30f6e48SScott Wood 934d30f6e48SScott Wood case BOOKE_INTERRUPT_EXTERNAL: 935d30f6e48SScott Wood kvmppc_account_exit(vcpu, EXT_INTR_EXITS); 936d30f6e48SScott Wood r = RESUME_GUEST; 937d30f6e48SScott Wood break; 938d30f6e48SScott Wood 939d30f6e48SScott Wood case BOOKE_INTERRUPT_DECREMENTER: 940d30f6e48SScott Wood kvmppc_account_exit(vcpu, DEC_EXITS); 941d30f6e48SScott Wood r = RESUME_GUEST; 942d30f6e48SScott Wood break; 943d30f6e48SScott Wood 9446328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 9456328e593SBharat Bhushan r = RESUME_GUEST; 9466328e593SBharat Bhushan break; 9476328e593SBharat Bhushan 948d30f6e48SScott Wood case BOOKE_INTERRUPT_DOORBELL: 949d30f6e48SScott Wood kvmppc_account_exit(vcpu, DBELL_EXITS); 950d30f6e48SScott Wood r = RESUME_GUEST; 951d30f6e48SScott Wood break; 952d30f6e48SScott Wood 953d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL_CRIT: 954d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 955d30f6e48SScott Wood 956d30f6e48SScott Wood /* 957d30f6e48SScott Wood * We are here because there is a pending guest interrupt 958d30f6e48SScott Wood * which could not be delivered as MSR_CE or MSR_ME was not 959d30f6e48SScott Wood * set. Once we break from here we will retry delivery. 960d30f6e48SScott Wood */ 961d30f6e48SScott Wood r = RESUME_GUEST; 962d30f6e48SScott Wood break; 963d30f6e48SScott Wood 964d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL: 965d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 966d30f6e48SScott Wood 967d30f6e48SScott Wood /* 968d30f6e48SScott Wood * We are here because there is a pending guest interrupt 969d30f6e48SScott Wood * which could not be delivered as MSR_EE was not set. Once 970d30f6e48SScott Wood * we break from here we will retry delivery. 971d30f6e48SScott Wood */ 972d30f6e48SScott Wood r = RESUME_GUEST; 973d30f6e48SScott Wood break; 974d30f6e48SScott Wood 97595f2e921SAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 97695f2e921SAlexander Graf r = RESUME_GUEST; 97795f2e921SAlexander Graf break; 97895f2e921SAlexander Graf 979d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_PRIV: 980d30f6e48SScott Wood r = emulation_exit(run, vcpu); 981d30f6e48SScott Wood break; 982d30f6e48SScott Wood 983d30f6e48SScott Wood case BOOKE_INTERRUPT_PROGRAM: 984d30f6e48SScott Wood if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) { 9850268597cSAlexander Graf /* 9860268597cSAlexander Graf * Program traps generated by user-level software must 9870268597cSAlexander Graf * be handled by the guest kernel. 9880268597cSAlexander Graf * 9890268597cSAlexander Graf * In GS mode, hypervisor privileged instructions trap 9900268597cSAlexander Graf * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are 9910268597cSAlexander Graf * actual program interrupts, handled by the guest. 9920268597cSAlexander Graf */ 993d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr); 994d30f6e48SScott Wood r = RESUME_GUEST; 995d30f6e48SScott Wood kvmppc_account_exit(vcpu, USR_PR_INST); 996d30f6e48SScott Wood break; 997d30f6e48SScott Wood } 998d30f6e48SScott Wood 999d30f6e48SScott Wood r = emulation_exit(run, vcpu); 1000d9fbd03dSHollis Blanchard break; 1001d9fbd03dSHollis Blanchard 1002d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_FP_UNAVAIL: 1003d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL); 10047b701591SHollis Blanchard kvmppc_account_exit(vcpu, FP_UNAVAIL); 1005d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1006d9fbd03dSHollis Blanchard break; 1007d9fbd03dSHollis Blanchard 10084cd35f67SScott Wood #ifdef CONFIG_SPE 10094cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: { 10104cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) 10114cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 10124cd35f67SScott Wood else 10134cd35f67SScott Wood kvmppc_booke_queue_irqprio(vcpu, 10144cd35f67SScott Wood BOOKE_IRQPRIO_SPE_UNAVAIL); 1015bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1016bb3a8a17SHollis Blanchard break; 10174cd35f67SScott Wood } 1018bb3a8a17SHollis Blanchard 1019bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_DATA: 1020bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA); 1021bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1022bb3a8a17SHollis Blanchard break; 1023bb3a8a17SHollis Blanchard 1024bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_ROUND: 1025bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND); 1026bb3a8a17SHollis Blanchard r = RESUME_GUEST; 1027bb3a8a17SHollis Blanchard break; 10284cd35f67SScott Wood #else 10294cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: 10304cd35f67SScott Wood /* 10314cd35f67SScott Wood * Guest wants SPE, but host kernel doesn't support it. Send 10324cd35f67SScott Wood * an "unimplemented operation" program check to the guest. 10334cd35f67SScott Wood */ 10344cd35f67SScott Wood kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV); 10354cd35f67SScott Wood r = RESUME_GUEST; 10364cd35f67SScott Wood break; 10374cd35f67SScott Wood 10384cd35f67SScott Wood /* 10394cd35f67SScott Wood * These really should never happen without CONFIG_SPE, 10404cd35f67SScott Wood * as we should never enable the real MSR[SPE] in the guest. 10414cd35f67SScott Wood */ 10424cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_DATA: 10434cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_ROUND: 10444cd35f67SScott Wood printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n", 10454cd35f67SScott Wood __func__, exit_nr, vcpu->arch.pc); 10464cd35f67SScott Wood run->hw.hardware_exit_reason = exit_nr; 10474cd35f67SScott Wood r = RESUME_HOST; 10484cd35f67SScott Wood break; 10494cd35f67SScott Wood #endif 1050bb3a8a17SHollis Blanchard 1051d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DATA_STORAGE: 1052daf5e271SLiu Yu kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear, 1053daf5e271SLiu Yu vcpu->arch.fault_esr); 10547b701591SHollis Blanchard kvmppc_account_exit(vcpu, DSI_EXITS); 1055d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1056d9fbd03dSHollis Blanchard break; 1057d9fbd03dSHollis Blanchard 1058d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_INST_STORAGE: 1059daf5e271SLiu Yu kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr); 10607b701591SHollis Blanchard kvmppc_account_exit(vcpu, ISI_EXITS); 1061d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1062d9fbd03dSHollis Blanchard break; 1063d9fbd03dSHollis Blanchard 1064011da899SAlexander Graf case BOOKE_INTERRUPT_ALIGNMENT: 1065011da899SAlexander Graf kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear, 1066011da899SAlexander Graf vcpu->arch.fault_esr); 1067011da899SAlexander Graf r = RESUME_GUEST; 1068011da899SAlexander Graf break; 1069011da899SAlexander Graf 1070d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 1071d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_SYSCALL: 1072d30f6e48SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR)) { 1073d30f6e48SScott Wood kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 1074d30f6e48SScott Wood } else { 1075d30f6e48SScott Wood /* 1076d30f6e48SScott Wood * hcall from guest userspace -- send privileged 1077d30f6e48SScott Wood * instruction program check. 1078d30f6e48SScott Wood */ 1079d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, ESR_PPR); 1080d30f6e48SScott Wood } 1081d30f6e48SScott Wood 1082d30f6e48SScott Wood r = RESUME_GUEST; 1083d30f6e48SScott Wood break; 1084d30f6e48SScott Wood #else 1085d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_SYSCALL: 10862a342ed5SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_PR) && 10872a342ed5SAlexander Graf (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) { 10882a342ed5SAlexander Graf /* KVM PV hypercalls */ 10892a342ed5SAlexander Graf kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 10902a342ed5SAlexander Graf r = RESUME_GUEST; 10912a342ed5SAlexander Graf } else { 10922a342ed5SAlexander Graf /* Guest syscalls */ 1093d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL); 10942a342ed5SAlexander Graf } 10957b701591SHollis Blanchard kvmppc_account_exit(vcpu, SYSCALL_EXITS); 1096d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1097d9fbd03dSHollis Blanchard break; 1098d30f6e48SScott Wood #endif 1099d9fbd03dSHollis Blanchard 1100d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DTLB_MISS: { 1101d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.fault_dear; 11027924bd41SHollis Blanchard int gtlb_index; 1103475e7cddSHollis Blanchard gpa_t gpaddr; 1104d9fbd03dSHollis Blanchard gfn_t gfn; 1105d9fbd03dSHollis Blanchard 1106bf7ca4bdSAlexander Graf #ifdef CONFIG_KVM_E500V2 1107a4cd8b23SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR) && 1108a4cd8b23SScott Wood (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 1109a4cd8b23SScott Wood kvmppc_map_magic(vcpu); 1110a4cd8b23SScott Wood kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1111a4cd8b23SScott Wood r = RESUME_GUEST; 1112a4cd8b23SScott Wood 1113a4cd8b23SScott Wood break; 1114a4cd8b23SScott Wood } 1115a4cd8b23SScott Wood #endif 1116a4cd8b23SScott Wood 1117d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1118fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 11197924bd41SHollis Blanchard if (gtlb_index < 0) { 1120d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1121daf5e271SLiu Yu kvmppc_core_queue_dtlb_miss(vcpu, 1122daf5e271SLiu Yu vcpu->arch.fault_dear, 1123daf5e271SLiu Yu vcpu->arch.fault_esr); 1124b52a638cSHollis Blanchard kvmppc_mmu_dtlb_miss(vcpu); 11257b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS); 1126d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1127d9fbd03dSHollis Blanchard break; 1128d9fbd03dSHollis Blanchard } 1129d9fbd03dSHollis Blanchard 1130f1e89028SScott Wood idx = srcu_read_lock(&vcpu->kvm->srcu); 1131f1e89028SScott Wood 1132be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 1133475e7cddSHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1134d9fbd03dSHollis Blanchard 1135d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1136d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1137d9fbd03dSHollis Blanchard * didn't, and it is RAM. This could be because: 1138d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1139d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1140d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1141d9fbd03dSHollis Blanchard * invoking the guest. */ 114258a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 11437b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1144d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1145d9fbd03dSHollis Blanchard } else { 1146d9fbd03dSHollis Blanchard /* Guest has mapped and accessed a page which is not 1147d9fbd03dSHollis Blanchard * actually RAM. */ 1148475e7cddSHollis Blanchard vcpu->arch.paddr_accessed = gpaddr; 11496020c0f6SAlexander Graf vcpu->arch.vaddr_accessed = eaddr; 1150d9fbd03dSHollis Blanchard r = kvmppc_emulate_mmio(run, vcpu); 11517b701591SHollis Blanchard kvmppc_account_exit(vcpu, MMIO_EXITS); 1152d9fbd03dSHollis Blanchard } 1153d9fbd03dSHollis Blanchard 1154f1e89028SScott Wood srcu_read_unlock(&vcpu->kvm->srcu, idx); 1155d9fbd03dSHollis Blanchard break; 1156d9fbd03dSHollis Blanchard } 1157d9fbd03dSHollis Blanchard 1158d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_ITLB_MISS: { 1159d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.pc; 116089168618SHollis Blanchard gpa_t gpaddr; 1161d9fbd03dSHollis Blanchard gfn_t gfn; 11627924bd41SHollis Blanchard int gtlb_index; 1163d9fbd03dSHollis Blanchard 1164d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1165d9fbd03dSHollis Blanchard 1166d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1167fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 11687924bd41SHollis Blanchard if (gtlb_index < 0) { 1169d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1170d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 1171b52a638cSHollis Blanchard kvmppc_mmu_itlb_miss(vcpu); 11727b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS); 1173d9fbd03dSHollis Blanchard break; 1174d9fbd03dSHollis Blanchard } 1175d9fbd03dSHollis Blanchard 11767b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS); 1177d9fbd03dSHollis Blanchard 1178f1e89028SScott Wood idx = srcu_read_lock(&vcpu->kvm->srcu); 1179f1e89028SScott Wood 1180be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 118189168618SHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1182d9fbd03dSHollis Blanchard 1183d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1184d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1185d9fbd03dSHollis Blanchard * didn't. This could be because: 1186d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1187d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1188d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1189d9fbd03dSHollis Blanchard * invoking the guest. */ 119058a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 1191d9fbd03dSHollis Blanchard } else { 1192d9fbd03dSHollis Blanchard /* Guest mapped and leaped at non-RAM! */ 1193d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK); 1194d9fbd03dSHollis Blanchard } 1195d9fbd03dSHollis Blanchard 1196f1e89028SScott Wood srcu_read_unlock(&vcpu->kvm->srcu, idx); 1197d9fbd03dSHollis Blanchard break; 1198d9fbd03dSHollis Blanchard } 1199d9fbd03dSHollis Blanchard 1200d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DEBUG: { 1201ce11e48bSBharat Bhushan r = kvmppc_handle_debug(run, vcpu); 1202ce11e48bSBharat Bhushan if (r == RESUME_HOST) 1203d9fbd03dSHollis Blanchard run->exit_reason = KVM_EXIT_DEBUG; 12047b701591SHollis Blanchard kvmppc_account_exit(vcpu, DEBUG_EXITS); 1205d9fbd03dSHollis Blanchard break; 1206d9fbd03dSHollis Blanchard } 1207d9fbd03dSHollis Blanchard 1208d9fbd03dSHollis Blanchard default: 1209d9fbd03dSHollis Blanchard printk(KERN_EMERG "exit_nr %d\n", exit_nr); 1210d9fbd03dSHollis Blanchard BUG(); 1211d9fbd03dSHollis Blanchard } 1212d9fbd03dSHollis Blanchard 1213f5250471SMihai Caraman out: 1214a8e4ef84SAlexander Graf /* 1215a8e4ef84SAlexander Graf * To avoid clobbering exit_reason, only check for signals if we 1216a8e4ef84SAlexander Graf * aren't already exiting to userspace for some other reason. 1217a8e4ef84SAlexander Graf */ 121803660ba2SAlexander Graf if (!(r & RESUME_HOST)) { 12197ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 12206c85f52bSScott Wood if (s <= 0) 12217ee78855SAlexander Graf r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV); 12226c85f52bSScott Wood else { 12236c85f52bSScott Wood /* interrupts now hard-disabled */ 12245f1c248fSScott Wood kvmppc_fix_ee_before_entry(); 1225*3efc7da6SMihai Caraman kvmppc_load_guest_fp(vcpu); 122624afa37bSAlexander Graf } 122724afa37bSAlexander Graf } 1228706fb730SAlexander Graf 1229d9fbd03dSHollis Blanchard return r; 1230d9fbd03dSHollis Blanchard } 1231d9fbd03dSHollis Blanchard 1232d26f22c9SBharat Bhushan static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr) 1233d26f22c9SBharat Bhushan { 1234d26f22c9SBharat Bhushan u32 old_tsr = vcpu->arch.tsr; 1235d26f22c9SBharat Bhushan 1236d26f22c9SBharat Bhushan vcpu->arch.tsr = new_tsr; 1237d26f22c9SBharat Bhushan 1238d26f22c9SBharat Bhushan if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS)) 1239d26f22c9SBharat Bhushan arm_next_watchdog(vcpu); 1240d26f22c9SBharat Bhushan 1241d26f22c9SBharat Bhushan update_timer_ints(vcpu); 1242d26f22c9SBharat Bhushan } 1243d26f22c9SBharat Bhushan 1244d9fbd03dSHollis Blanchard /* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */ 1245d9fbd03dSHollis Blanchard int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu) 1246d9fbd03dSHollis Blanchard { 1247082decf2SHollis Blanchard int i; 1248af8f38b3SAlexander Graf int r; 1249082decf2SHollis Blanchard 1250d9fbd03dSHollis Blanchard vcpu->arch.pc = 0; 1251b5904972SScott Wood vcpu->arch.shared->pir = vcpu->vcpu_id; 12528e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */ 1253d30f6e48SScott Wood kvmppc_set_msr(vcpu, 0); 1254d9fbd03dSHollis Blanchard 1255d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 1256ce11e48bSBharat Bhushan vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS; 1257d9fbd03dSHollis Blanchard vcpu->arch.shadow_pid = 1; 1258d30f6e48SScott Wood vcpu->arch.shared->msr = 0; 1259d30f6e48SScott Wood #endif 1260d9fbd03dSHollis Blanchard 1261082decf2SHollis Blanchard /* Eye-catching numbers so we know if the guest takes an interrupt 1262082decf2SHollis Blanchard * before it's programmed its own IVPR/IVORs. */ 1263d9fbd03dSHollis Blanchard vcpu->arch.ivpr = 0x55550000; 1264082decf2SHollis Blanchard for (i = 0; i < BOOKE_IRQPRIO_MAX; i++) 1265082decf2SHollis Blanchard vcpu->arch.ivor[i] = 0x7700 | i * 4; 1266d9fbd03dSHollis Blanchard 126773e75b41SHollis Blanchard kvmppc_init_timing_stats(vcpu); 126873e75b41SHollis Blanchard 1269af8f38b3SAlexander Graf r = kvmppc_core_vcpu_setup(vcpu); 1270af8f38b3SAlexander Graf kvmppc_sanity_check(vcpu); 1271af8f38b3SAlexander Graf return r; 1272d9fbd03dSHollis Blanchard } 1273d9fbd03dSHollis Blanchard 1274f61c94bbSBharat Bhushan int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu) 1275f61c94bbSBharat Bhushan { 1276f61c94bbSBharat Bhushan /* setup watchdog timer once */ 1277f61c94bbSBharat Bhushan spin_lock_init(&vcpu->arch.wdt_lock); 1278f61c94bbSBharat Bhushan setup_timer(&vcpu->arch.wdt_timer, kvmppc_watchdog_func, 1279f61c94bbSBharat Bhushan (unsigned long)vcpu); 1280f61c94bbSBharat Bhushan 1281f61c94bbSBharat Bhushan return 0; 1282f61c94bbSBharat Bhushan } 1283f61c94bbSBharat Bhushan 1284f61c94bbSBharat Bhushan void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu) 1285f61c94bbSBharat Bhushan { 1286f61c94bbSBharat Bhushan del_timer_sync(&vcpu->arch.wdt_timer); 1287f61c94bbSBharat Bhushan } 1288f61c94bbSBharat Bhushan 1289d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1290d9fbd03dSHollis Blanchard { 1291d9fbd03dSHollis Blanchard int i; 1292d9fbd03dSHollis Blanchard 1293d9fbd03dSHollis Blanchard regs->pc = vcpu->arch.pc; 1294992b5b29SAlexander Graf regs->cr = kvmppc_get_cr(vcpu); 1295d9fbd03dSHollis Blanchard regs->ctr = vcpu->arch.ctr; 1296d9fbd03dSHollis Blanchard regs->lr = vcpu->arch.lr; 1297992b5b29SAlexander Graf regs->xer = kvmppc_get_xer(vcpu); 1298666e7252SAlexander Graf regs->msr = vcpu->arch.shared->msr; 129931579eeaSBharat Bhushan regs->srr0 = kvmppc_get_srr0(vcpu); 130031579eeaSBharat Bhushan regs->srr1 = kvmppc_get_srr1(vcpu); 1301d9fbd03dSHollis Blanchard regs->pid = vcpu->arch.pid; 1302c1b8a01bSBharat Bhushan regs->sprg0 = kvmppc_get_sprg0(vcpu); 1303c1b8a01bSBharat Bhushan regs->sprg1 = kvmppc_get_sprg1(vcpu); 1304c1b8a01bSBharat Bhushan regs->sprg2 = kvmppc_get_sprg2(vcpu); 1305c1b8a01bSBharat Bhushan regs->sprg3 = kvmppc_get_sprg3(vcpu); 1306c1b8a01bSBharat Bhushan regs->sprg4 = kvmppc_get_sprg4(vcpu); 1307c1b8a01bSBharat Bhushan regs->sprg5 = kvmppc_get_sprg5(vcpu); 1308c1b8a01bSBharat Bhushan regs->sprg6 = kvmppc_get_sprg6(vcpu); 1309c1b8a01bSBharat Bhushan regs->sprg7 = kvmppc_get_sprg7(vcpu); 1310d9fbd03dSHollis Blanchard 1311d9fbd03dSHollis Blanchard for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 13128e5b26b5SAlexander Graf regs->gpr[i] = kvmppc_get_gpr(vcpu, i); 1313d9fbd03dSHollis Blanchard 1314d9fbd03dSHollis Blanchard return 0; 1315d9fbd03dSHollis Blanchard } 1316d9fbd03dSHollis Blanchard 1317d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1318d9fbd03dSHollis Blanchard { 1319d9fbd03dSHollis Blanchard int i; 1320d9fbd03dSHollis Blanchard 1321d9fbd03dSHollis Blanchard vcpu->arch.pc = regs->pc; 1322992b5b29SAlexander Graf kvmppc_set_cr(vcpu, regs->cr); 1323d9fbd03dSHollis Blanchard vcpu->arch.ctr = regs->ctr; 1324d9fbd03dSHollis Blanchard vcpu->arch.lr = regs->lr; 1325992b5b29SAlexander Graf kvmppc_set_xer(vcpu, regs->xer); 1326b8fd68acSHollis Blanchard kvmppc_set_msr(vcpu, regs->msr); 132731579eeaSBharat Bhushan kvmppc_set_srr0(vcpu, regs->srr0); 132831579eeaSBharat Bhushan kvmppc_set_srr1(vcpu, regs->srr1); 13295ce941eeSScott Wood kvmppc_set_pid(vcpu, regs->pid); 1330c1b8a01bSBharat Bhushan kvmppc_set_sprg0(vcpu, regs->sprg0); 1331c1b8a01bSBharat Bhushan kvmppc_set_sprg1(vcpu, regs->sprg1); 1332c1b8a01bSBharat Bhushan kvmppc_set_sprg2(vcpu, regs->sprg2); 1333c1b8a01bSBharat Bhushan kvmppc_set_sprg3(vcpu, regs->sprg3); 1334c1b8a01bSBharat Bhushan kvmppc_set_sprg4(vcpu, regs->sprg4); 1335c1b8a01bSBharat Bhushan kvmppc_set_sprg5(vcpu, regs->sprg5); 1336c1b8a01bSBharat Bhushan kvmppc_set_sprg6(vcpu, regs->sprg6); 1337c1b8a01bSBharat Bhushan kvmppc_set_sprg7(vcpu, regs->sprg7); 1338d9fbd03dSHollis Blanchard 13398e5b26b5SAlexander Graf for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 13408e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, i, regs->gpr[i]); 1341d9fbd03dSHollis Blanchard 1342d9fbd03dSHollis Blanchard return 0; 1343d9fbd03dSHollis Blanchard } 1344d9fbd03dSHollis Blanchard 13455ce941eeSScott Wood static void get_sregs_base(struct kvm_vcpu *vcpu, 13465ce941eeSScott Wood struct kvm_sregs *sregs) 13475ce941eeSScott Wood { 13485ce941eeSScott Wood u64 tb = get_tb(); 13495ce941eeSScott Wood 13505ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_BASE; 13515ce941eeSScott Wood 13525ce941eeSScott Wood sregs->u.e.csrr0 = vcpu->arch.csrr0; 13535ce941eeSScott Wood sregs->u.e.csrr1 = vcpu->arch.csrr1; 13545ce941eeSScott Wood sregs->u.e.mcsr = vcpu->arch.mcsr; 1355dc168549SBharat Bhushan sregs->u.e.esr = kvmppc_get_esr(vcpu); 1356a5414d4bSBharat Bhushan sregs->u.e.dear = kvmppc_get_dar(vcpu); 13575ce941eeSScott Wood sregs->u.e.tsr = vcpu->arch.tsr; 13585ce941eeSScott Wood sregs->u.e.tcr = vcpu->arch.tcr; 13595ce941eeSScott Wood sregs->u.e.dec = kvmppc_get_dec(vcpu, tb); 13605ce941eeSScott Wood sregs->u.e.tb = tb; 13615ce941eeSScott Wood sregs->u.e.vrsave = vcpu->arch.vrsave; 13625ce941eeSScott Wood } 13635ce941eeSScott Wood 13645ce941eeSScott Wood static int set_sregs_base(struct kvm_vcpu *vcpu, 13655ce941eeSScott Wood struct kvm_sregs *sregs) 13665ce941eeSScott Wood { 13675ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_BASE)) 13685ce941eeSScott Wood return 0; 13695ce941eeSScott Wood 13705ce941eeSScott Wood vcpu->arch.csrr0 = sregs->u.e.csrr0; 13715ce941eeSScott Wood vcpu->arch.csrr1 = sregs->u.e.csrr1; 13725ce941eeSScott Wood vcpu->arch.mcsr = sregs->u.e.mcsr; 1373dc168549SBharat Bhushan kvmppc_set_esr(vcpu, sregs->u.e.esr); 1374a5414d4bSBharat Bhushan kvmppc_set_dar(vcpu, sregs->u.e.dear); 13755ce941eeSScott Wood vcpu->arch.vrsave = sregs->u.e.vrsave; 1376dfd4d47eSScott Wood kvmppc_set_tcr(vcpu, sregs->u.e.tcr); 13775ce941eeSScott Wood 1378dfd4d47eSScott Wood if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) { 13795ce941eeSScott Wood vcpu->arch.dec = sregs->u.e.dec; 13805ce941eeSScott Wood kvmppc_emulate_dec(vcpu); 1381dfd4d47eSScott Wood } 13825ce941eeSScott Wood 1383d26f22c9SBharat Bhushan if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR) 1384d26f22c9SBharat Bhushan kvmppc_set_tsr(vcpu, sregs->u.e.tsr); 13855ce941eeSScott Wood 13865ce941eeSScott Wood return 0; 13875ce941eeSScott Wood } 13885ce941eeSScott Wood 13895ce941eeSScott Wood static void get_sregs_arch206(struct kvm_vcpu *vcpu, 13905ce941eeSScott Wood struct kvm_sregs *sregs) 13915ce941eeSScott Wood { 13925ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_ARCH206; 13935ce941eeSScott Wood 1394841741f2SScott Wood sregs->u.e.pir = vcpu->vcpu_id; 13955ce941eeSScott Wood sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0; 13965ce941eeSScott Wood sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1; 13975ce941eeSScott Wood sregs->u.e.decar = vcpu->arch.decar; 13985ce941eeSScott Wood sregs->u.e.ivpr = vcpu->arch.ivpr; 13995ce941eeSScott Wood } 14005ce941eeSScott Wood 14015ce941eeSScott Wood static int set_sregs_arch206(struct kvm_vcpu *vcpu, 14025ce941eeSScott Wood struct kvm_sregs *sregs) 14035ce941eeSScott Wood { 14045ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206)) 14055ce941eeSScott Wood return 0; 14065ce941eeSScott Wood 1407841741f2SScott Wood if (sregs->u.e.pir != vcpu->vcpu_id) 14085ce941eeSScott Wood return -EINVAL; 14095ce941eeSScott Wood 14105ce941eeSScott Wood vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0; 14115ce941eeSScott Wood vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1; 14125ce941eeSScott Wood vcpu->arch.decar = sregs->u.e.decar; 14135ce941eeSScott Wood vcpu->arch.ivpr = sregs->u.e.ivpr; 14145ce941eeSScott Wood 14155ce941eeSScott Wood return 0; 14165ce941eeSScott Wood } 14175ce941eeSScott Wood 14183a167beaSAneesh Kumar K.V int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 14195ce941eeSScott Wood { 14205ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_IVOR; 14215ce941eeSScott Wood 14225ce941eeSScott Wood sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL]; 14235ce941eeSScott Wood sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK]; 14245ce941eeSScott Wood sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE]; 14255ce941eeSScott Wood sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE]; 14265ce941eeSScott Wood sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL]; 14275ce941eeSScott Wood sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT]; 14285ce941eeSScott Wood sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM]; 14295ce941eeSScott Wood sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL]; 14305ce941eeSScott Wood sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL]; 14315ce941eeSScott Wood sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL]; 14325ce941eeSScott Wood sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER]; 14335ce941eeSScott Wood sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT]; 14345ce941eeSScott Wood sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG]; 14355ce941eeSScott Wood sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS]; 14365ce941eeSScott Wood sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS]; 14375ce941eeSScott Wood sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG]; 14383a167beaSAneesh Kumar K.V return 0; 14395ce941eeSScott Wood } 14405ce941eeSScott Wood 14415ce941eeSScott Wood int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 14425ce941eeSScott Wood { 14435ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_IVOR)) 14445ce941eeSScott Wood return 0; 14455ce941eeSScott Wood 14465ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0]; 14475ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1]; 14485ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2]; 14495ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3]; 14505ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4]; 14515ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5]; 14525ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6]; 14535ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7]; 14545ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8]; 14555ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9]; 14565ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10]; 14575ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11]; 14585ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12]; 14595ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13]; 14605ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14]; 14615ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15]; 14625ce941eeSScott Wood 14635ce941eeSScott Wood return 0; 14645ce941eeSScott Wood } 14655ce941eeSScott Wood 1466d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu, 1467d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1468d9fbd03dSHollis Blanchard { 14695ce941eeSScott Wood sregs->pvr = vcpu->arch.pvr; 14705ce941eeSScott Wood 14715ce941eeSScott Wood get_sregs_base(vcpu, sregs); 14725ce941eeSScott Wood get_sregs_arch206(vcpu, sregs); 1473cbbc58d4SAneesh Kumar K.V return vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs); 1474d9fbd03dSHollis Blanchard } 1475d9fbd03dSHollis Blanchard 1476d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu, 1477d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1478d9fbd03dSHollis Blanchard { 14795ce941eeSScott Wood int ret; 14805ce941eeSScott Wood 14815ce941eeSScott Wood if (vcpu->arch.pvr != sregs->pvr) 14825ce941eeSScott Wood return -EINVAL; 14835ce941eeSScott Wood 14845ce941eeSScott Wood ret = set_sregs_base(vcpu, sregs); 14855ce941eeSScott Wood if (ret < 0) 14865ce941eeSScott Wood return ret; 14875ce941eeSScott Wood 14885ce941eeSScott Wood ret = set_sregs_arch206(vcpu, sregs); 14895ce941eeSScott Wood if (ret < 0) 14905ce941eeSScott Wood return ret; 14915ce941eeSScott Wood 1492cbbc58d4SAneesh Kumar K.V return vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs); 1493d9fbd03dSHollis Blanchard } 1494d9fbd03dSHollis Blanchard 149531f3438eSPaul Mackerras int kvm_vcpu_ioctl_get_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg) 149631f3438eSPaul Mackerras { 149735b299e2SMihai Caraman int r = 0; 149835b299e2SMihai Caraman union kvmppc_one_reg val; 149935b299e2SMihai Caraman int size; 150035b299e2SMihai Caraman 150135b299e2SMihai Caraman size = one_reg_size(reg->id); 150235b299e2SMihai Caraman if (size > sizeof(val)) 150335b299e2SMihai Caraman return -EINVAL; 15046df8d3fcSBharat Bhushan 15056df8d3fcSBharat Bhushan switch (reg->id) { 15066df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 1507547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac1); 15086df8d3fcSBharat Bhushan break; 1509547465efSBharat Bhushan case KVM_REG_PPC_IAC2: 1510547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac2); 1511547465efSBharat Bhushan break; 1512547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1513547465efSBharat Bhushan case KVM_REG_PPC_IAC3: 1514547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac3); 1515547465efSBharat Bhushan break; 1516547465efSBharat Bhushan case KVM_REG_PPC_IAC4: 1517547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac4); 1518547465efSBharat Bhushan break; 1519547465efSBharat Bhushan #endif 15206df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 1521547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.dac1); 1522547465efSBharat Bhushan break; 152335b299e2SMihai Caraman case KVM_REG_PPC_DAC2: 1524547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.dac2); 15256df8d3fcSBharat Bhushan break; 15262c509672SBharat Bhushan case KVM_REG_PPC_DBSR: 15272c509672SBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbsr); 15282c509672SBharat Bhushan break; 1529324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 153034f754b9SBharat Bhushan u32 epr = kvmppc_get_epr(vcpu); 153135b299e2SMihai Caraman val = get_reg_val(reg->id, epr); 1532324b3e63SAlexander Graf break; 1533324b3e63SAlexander Graf } 1534352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1535352df1deSMihai Caraman case KVM_REG_PPC_EPCR: 153635b299e2SMihai Caraman val = get_reg_val(reg->id, vcpu->arch.epcr); 1537352df1deSMihai Caraman break; 1538352df1deSMihai Caraman #endif 153978accda4SBharat Bhushan case KVM_REG_PPC_TCR: 154035b299e2SMihai Caraman val = get_reg_val(reg->id, vcpu->arch.tcr); 154178accda4SBharat Bhushan break; 154278accda4SBharat Bhushan case KVM_REG_PPC_TSR: 154335b299e2SMihai Caraman val = get_reg_val(reg->id, vcpu->arch.tsr); 154478accda4SBharat Bhushan break; 154535b299e2SMihai Caraman case KVM_REG_PPC_DEBUG_INST: 1546b12c7841SBharat Bhushan val = get_reg_val(reg->id, KVMPPC_INST_EHPRIV_DEBUG); 15478c32a2eaSBharat Bhushan break; 15488b75cbbeSPaul Mackerras case KVM_REG_PPC_VRSAVE: 15498b75cbbeSPaul Mackerras val = get_reg_val(reg->id, vcpu->arch.vrsave); 15508c32a2eaSBharat Bhushan break; 15516df8d3fcSBharat Bhushan default: 1552cbbc58d4SAneesh Kumar K.V r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, reg->id, &val); 15536df8d3fcSBharat Bhushan break; 15546df8d3fcSBharat Bhushan } 155535b299e2SMihai Caraman 155635b299e2SMihai Caraman if (r) 155735b299e2SMihai Caraman return r; 155835b299e2SMihai Caraman 155935b299e2SMihai Caraman if (copy_to_user((char __user *)(unsigned long)reg->addr, &val, size)) 156035b299e2SMihai Caraman r = -EFAULT; 156135b299e2SMihai Caraman 15626df8d3fcSBharat Bhushan return r; 156331f3438eSPaul Mackerras } 156431f3438eSPaul Mackerras 156531f3438eSPaul Mackerras int kvm_vcpu_ioctl_set_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg) 156631f3438eSPaul Mackerras { 156735b299e2SMihai Caraman int r = 0; 156835b299e2SMihai Caraman union kvmppc_one_reg val; 156935b299e2SMihai Caraman int size; 157035b299e2SMihai Caraman 157135b299e2SMihai Caraman size = one_reg_size(reg->id); 157235b299e2SMihai Caraman if (size > sizeof(val)) 157335b299e2SMihai Caraman return -EINVAL; 157435b299e2SMihai Caraman 157535b299e2SMihai Caraman if (copy_from_user(&val, (char __user *)(unsigned long)reg->addr, size)) 157635b299e2SMihai Caraman return -EFAULT; 15776df8d3fcSBharat Bhushan 15786df8d3fcSBharat Bhushan switch (reg->id) { 15796df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 1580547465efSBharat Bhushan vcpu->arch.dbg_reg.iac1 = set_reg_val(reg->id, val); 15816df8d3fcSBharat Bhushan break; 1582547465efSBharat Bhushan case KVM_REG_PPC_IAC2: 1583547465efSBharat Bhushan vcpu->arch.dbg_reg.iac2 = set_reg_val(reg->id, val); 1584547465efSBharat Bhushan break; 1585547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1586547465efSBharat Bhushan case KVM_REG_PPC_IAC3: 1587547465efSBharat Bhushan vcpu->arch.dbg_reg.iac3 = set_reg_val(reg->id, val); 1588547465efSBharat Bhushan break; 1589547465efSBharat Bhushan case KVM_REG_PPC_IAC4: 1590547465efSBharat Bhushan vcpu->arch.dbg_reg.iac4 = set_reg_val(reg->id, val); 1591547465efSBharat Bhushan break; 1592547465efSBharat Bhushan #endif 15936df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 1594547465efSBharat Bhushan vcpu->arch.dbg_reg.dac1 = set_reg_val(reg->id, val); 1595547465efSBharat Bhushan break; 159635b299e2SMihai Caraman case KVM_REG_PPC_DAC2: 1597547465efSBharat Bhushan vcpu->arch.dbg_reg.dac2 = set_reg_val(reg->id, val); 15986df8d3fcSBharat Bhushan break; 15992c509672SBharat Bhushan case KVM_REG_PPC_DBSR: 16002c509672SBharat Bhushan vcpu->arch.dbsr = set_reg_val(reg->id, val); 16012c509672SBharat Bhushan break; 1602324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 160335b299e2SMihai Caraman u32 new_epr = set_reg_val(reg->id, val); 1604324b3e63SAlexander Graf kvmppc_set_epr(vcpu, new_epr); 1605324b3e63SAlexander Graf break; 1606324b3e63SAlexander Graf } 1607352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1608352df1deSMihai Caraman case KVM_REG_PPC_EPCR: { 160935b299e2SMihai Caraman u32 new_epcr = set_reg_val(reg->id, val); 1610352df1deSMihai Caraman kvmppc_set_epcr(vcpu, new_epcr); 1611352df1deSMihai Caraman break; 1612352df1deSMihai Caraman } 1613352df1deSMihai Caraman #endif 161478accda4SBharat Bhushan case KVM_REG_PPC_OR_TSR: { 161535b299e2SMihai Caraman u32 tsr_bits = set_reg_val(reg->id, val); 161678accda4SBharat Bhushan kvmppc_set_tsr_bits(vcpu, tsr_bits); 161778accda4SBharat Bhushan break; 161878accda4SBharat Bhushan } 161978accda4SBharat Bhushan case KVM_REG_PPC_CLEAR_TSR: { 162035b299e2SMihai Caraman u32 tsr_bits = set_reg_val(reg->id, val); 162178accda4SBharat Bhushan kvmppc_clr_tsr_bits(vcpu, tsr_bits); 162278accda4SBharat Bhushan break; 162378accda4SBharat Bhushan } 162478accda4SBharat Bhushan case KVM_REG_PPC_TSR: { 162535b299e2SMihai Caraman u32 tsr = set_reg_val(reg->id, val); 162678accda4SBharat Bhushan kvmppc_set_tsr(vcpu, tsr); 162778accda4SBharat Bhushan break; 162878accda4SBharat Bhushan } 162978accda4SBharat Bhushan case KVM_REG_PPC_TCR: { 163035b299e2SMihai Caraman u32 tcr = set_reg_val(reg->id, val); 163178accda4SBharat Bhushan kvmppc_set_tcr(vcpu, tcr); 163278accda4SBharat Bhushan break; 163378accda4SBharat Bhushan } 16348b75cbbeSPaul Mackerras case KVM_REG_PPC_VRSAVE: 16358b75cbbeSPaul Mackerras vcpu->arch.vrsave = set_reg_val(reg->id, val); 16368b75cbbeSPaul Mackerras break; 16376df8d3fcSBharat Bhushan default: 1638cbbc58d4SAneesh Kumar K.V r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, reg->id, &val); 16396df8d3fcSBharat Bhushan break; 16406df8d3fcSBharat Bhushan } 164135b299e2SMihai Caraman 16426df8d3fcSBharat Bhushan return r; 164331f3438eSPaul Mackerras } 164431f3438eSPaul Mackerras 1645d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1646d9fbd03dSHollis Blanchard { 1647d9fbd03dSHollis Blanchard return -ENOTSUPP; 1648d9fbd03dSHollis Blanchard } 1649d9fbd03dSHollis Blanchard 1650d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1651d9fbd03dSHollis Blanchard { 1652d9fbd03dSHollis Blanchard return -ENOTSUPP; 1653d9fbd03dSHollis Blanchard } 1654d9fbd03dSHollis Blanchard 1655d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu, 1656d9fbd03dSHollis Blanchard struct kvm_translation *tr) 1657d9fbd03dSHollis Blanchard { 165898001d8dSAvi Kivity int r; 165998001d8dSAvi Kivity 166098001d8dSAvi Kivity r = kvmppc_core_vcpu_translate(vcpu, tr); 166198001d8dSAvi Kivity return r; 1662d9fbd03dSHollis Blanchard } 1663d9fbd03dSHollis Blanchard 16644e755758SAlexander Graf int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log) 16654e755758SAlexander Graf { 16664e755758SAlexander Graf return -ENOTSUPP; 16674e755758SAlexander Graf } 16684e755758SAlexander Graf 16695587027cSAneesh Kumar K.V void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free, 1670a66b48c3SPaul Mackerras struct kvm_memory_slot *dont) 1671a66b48c3SPaul Mackerras { 1672a66b48c3SPaul Mackerras } 1673a66b48c3SPaul Mackerras 16745587027cSAneesh Kumar K.V int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot, 1675a66b48c3SPaul Mackerras unsigned long npages) 1676a66b48c3SPaul Mackerras { 1677a66b48c3SPaul Mackerras return 0; 1678a66b48c3SPaul Mackerras } 1679a66b48c3SPaul Mackerras 1680f9e0554dSPaul Mackerras int kvmppc_core_prepare_memory_region(struct kvm *kvm, 1681a66b48c3SPaul Mackerras struct kvm_memory_slot *memslot, 1682f9e0554dSPaul Mackerras struct kvm_userspace_memory_region *mem) 1683f9e0554dSPaul Mackerras { 1684f9e0554dSPaul Mackerras return 0; 1685f9e0554dSPaul Mackerras } 1686f9e0554dSPaul Mackerras 1687f9e0554dSPaul Mackerras void kvmppc_core_commit_memory_region(struct kvm *kvm, 1688dfe49dbdSPaul Mackerras struct kvm_userspace_memory_region *mem, 16898482644aSTakuya Yoshikawa const struct kvm_memory_slot *old) 1690dfe49dbdSPaul Mackerras { 1691dfe49dbdSPaul Mackerras } 1692dfe49dbdSPaul Mackerras 1693dfe49dbdSPaul Mackerras void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot) 1694f9e0554dSPaul Mackerras { 1695f9e0554dSPaul Mackerras } 1696f9e0554dSPaul Mackerras 169738f98824SMihai Caraman void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr) 169838f98824SMihai Caraman { 169938f98824SMihai Caraman #if defined(CONFIG_64BIT) 170038f98824SMihai Caraman vcpu->arch.epcr = new_epcr; 170138f98824SMihai Caraman #ifdef CONFIG_KVM_BOOKE_HV 170238f98824SMihai Caraman vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM; 170338f98824SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 170438f98824SMihai Caraman vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM; 170538f98824SMihai Caraman #endif 170638f98824SMihai Caraman #endif 170738f98824SMihai Caraman } 170838f98824SMihai Caraman 1709dfd4d47eSScott Wood void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr) 1710dfd4d47eSScott Wood { 1711dfd4d47eSScott Wood vcpu->arch.tcr = new_tcr; 1712f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1713dfd4d47eSScott Wood update_timer_ints(vcpu); 1714dfd4d47eSScott Wood } 1715dfd4d47eSScott Wood 1716dfd4d47eSScott Wood void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1717dfd4d47eSScott Wood { 1718dfd4d47eSScott Wood set_bits(tsr_bits, &vcpu->arch.tsr); 1719dfd4d47eSScott Wood smp_wmb(); 1720dfd4d47eSScott Wood kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 1721dfd4d47eSScott Wood kvm_vcpu_kick(vcpu); 1722dfd4d47eSScott Wood } 1723dfd4d47eSScott Wood 1724dfd4d47eSScott Wood void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1725dfd4d47eSScott Wood { 1726dfd4d47eSScott Wood clear_bits(tsr_bits, &vcpu->arch.tsr); 1727f61c94bbSBharat Bhushan 1728f61c94bbSBharat Bhushan /* 1729f61c94bbSBharat Bhushan * We may have stopped the watchdog due to 1730f61c94bbSBharat Bhushan * being stuck on final expiration. 1731f61c94bbSBharat Bhushan */ 1732f61c94bbSBharat Bhushan if (tsr_bits & (TSR_ENW | TSR_WIS)) 1733f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1734f61c94bbSBharat Bhushan 1735dfd4d47eSScott Wood update_timer_ints(vcpu); 1736dfd4d47eSScott Wood } 1737dfd4d47eSScott Wood 1738dfd4d47eSScott Wood void kvmppc_decrementer_func(unsigned long data) 1739dfd4d47eSScott Wood { 1740dfd4d47eSScott Wood struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data; 1741dfd4d47eSScott Wood 174221bd000aSBharat Bhushan if (vcpu->arch.tcr & TCR_ARE) { 174321bd000aSBharat Bhushan vcpu->arch.dec = vcpu->arch.decar; 174421bd000aSBharat Bhushan kvmppc_emulate_dec(vcpu); 174521bd000aSBharat Bhushan } 174621bd000aSBharat Bhushan 1747dfd4d47eSScott Wood kvmppc_set_tsr_bits(vcpu, TSR_DIS); 1748dfd4d47eSScott Wood } 1749dfd4d47eSScott Wood 1750ce11e48bSBharat Bhushan static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg, 1751ce11e48bSBharat Bhushan uint64_t addr, int index) 1752ce11e48bSBharat Bhushan { 1753ce11e48bSBharat Bhushan switch (index) { 1754ce11e48bSBharat Bhushan case 0: 1755ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC1; 1756ce11e48bSBharat Bhushan dbg_reg->iac1 = addr; 1757ce11e48bSBharat Bhushan break; 1758ce11e48bSBharat Bhushan case 1: 1759ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC2; 1760ce11e48bSBharat Bhushan dbg_reg->iac2 = addr; 1761ce11e48bSBharat Bhushan break; 1762ce11e48bSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1763ce11e48bSBharat Bhushan case 2: 1764ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC3; 1765ce11e48bSBharat Bhushan dbg_reg->iac3 = addr; 1766ce11e48bSBharat Bhushan break; 1767ce11e48bSBharat Bhushan case 3: 1768ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC4; 1769ce11e48bSBharat Bhushan dbg_reg->iac4 = addr; 1770ce11e48bSBharat Bhushan break; 1771ce11e48bSBharat Bhushan #endif 1772ce11e48bSBharat Bhushan default: 1773ce11e48bSBharat Bhushan return -EINVAL; 1774ce11e48bSBharat Bhushan } 1775ce11e48bSBharat Bhushan 1776ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IDM; 1777ce11e48bSBharat Bhushan return 0; 1778ce11e48bSBharat Bhushan } 1779ce11e48bSBharat Bhushan 1780ce11e48bSBharat Bhushan static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr, 1781ce11e48bSBharat Bhushan int type, int index) 1782ce11e48bSBharat Bhushan { 1783ce11e48bSBharat Bhushan switch (index) { 1784ce11e48bSBharat Bhushan case 0: 1785ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_READ) 1786ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC1R; 1787ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_WRITE) 1788ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC1W; 1789ce11e48bSBharat Bhushan dbg_reg->dac1 = addr; 1790ce11e48bSBharat Bhushan break; 1791ce11e48bSBharat Bhushan case 1: 1792ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_READ) 1793ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC2R; 1794ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_WRITE) 1795ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC2W; 1796ce11e48bSBharat Bhushan dbg_reg->dac2 = addr; 1797ce11e48bSBharat Bhushan break; 1798ce11e48bSBharat Bhushan default: 1799ce11e48bSBharat Bhushan return -EINVAL; 1800ce11e48bSBharat Bhushan } 1801ce11e48bSBharat Bhushan 1802ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IDM; 1803ce11e48bSBharat Bhushan return 0; 1804ce11e48bSBharat Bhushan } 1805ce11e48bSBharat Bhushan void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set) 1806ce11e48bSBharat Bhushan { 1807ce11e48bSBharat Bhushan /* XXX: Add similar MSR protection for BookE-PR */ 1808ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 1809ce11e48bSBharat Bhushan BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP)); 1810ce11e48bSBharat Bhushan if (set) { 1811ce11e48bSBharat Bhushan if (prot_bitmap & MSR_UCLE) 1812ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_UCLEP; 1813ce11e48bSBharat Bhushan if (prot_bitmap & MSR_DE) 1814ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_DEP; 1815ce11e48bSBharat Bhushan if (prot_bitmap & MSR_PMM) 1816ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_PMMP; 1817ce11e48bSBharat Bhushan } else { 1818ce11e48bSBharat Bhushan if (prot_bitmap & MSR_UCLE) 1819ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_UCLEP; 1820ce11e48bSBharat Bhushan if (prot_bitmap & MSR_DE) 1821ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_DEP; 1822ce11e48bSBharat Bhushan if (prot_bitmap & MSR_PMM) 1823ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_PMMP; 1824ce11e48bSBharat Bhushan } 1825ce11e48bSBharat Bhushan #endif 1826ce11e48bSBharat Bhushan } 1827ce11e48bSBharat Bhushan 18287d15c06fSAlexander Graf int kvmppc_xlate(struct kvm_vcpu *vcpu, ulong eaddr, enum xlate_instdata xlid, 18297d15c06fSAlexander Graf enum xlate_readwrite xlrw, struct kvmppc_pte *pte) 18307d15c06fSAlexander Graf { 18317d15c06fSAlexander Graf int gtlb_index; 18327d15c06fSAlexander Graf gpa_t gpaddr; 18337d15c06fSAlexander Graf 18347d15c06fSAlexander Graf #ifdef CONFIG_KVM_E500V2 18357d15c06fSAlexander Graf if (!(vcpu->arch.shared->msr & MSR_PR) && 18367d15c06fSAlexander Graf (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 18377d15c06fSAlexander Graf pte->eaddr = eaddr; 18387d15c06fSAlexander Graf pte->raddr = (vcpu->arch.magic_page_pa & PAGE_MASK) | 18397d15c06fSAlexander Graf (eaddr & ~PAGE_MASK); 18407d15c06fSAlexander Graf pte->vpage = eaddr >> PAGE_SHIFT; 18417d15c06fSAlexander Graf pte->may_read = true; 18427d15c06fSAlexander Graf pte->may_write = true; 18437d15c06fSAlexander Graf pte->may_execute = true; 18447d15c06fSAlexander Graf 18457d15c06fSAlexander Graf return 0; 18467d15c06fSAlexander Graf } 18477d15c06fSAlexander Graf #endif 18487d15c06fSAlexander Graf 18497d15c06fSAlexander Graf /* Check the guest TLB. */ 18507d15c06fSAlexander Graf switch (xlid) { 18517d15c06fSAlexander Graf case XLATE_INST: 18527d15c06fSAlexander Graf gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 18537d15c06fSAlexander Graf break; 18547d15c06fSAlexander Graf case XLATE_DATA: 18557d15c06fSAlexander Graf gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 18567d15c06fSAlexander Graf break; 18577d15c06fSAlexander Graf default: 18587d15c06fSAlexander Graf BUG(); 18597d15c06fSAlexander Graf } 18607d15c06fSAlexander Graf 18617d15c06fSAlexander Graf /* Do we have a TLB entry at all? */ 18627d15c06fSAlexander Graf if (gtlb_index < 0) 18637d15c06fSAlexander Graf return -ENOENT; 18647d15c06fSAlexander Graf 18657d15c06fSAlexander Graf gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 18667d15c06fSAlexander Graf 18677d15c06fSAlexander Graf pte->eaddr = eaddr; 18687d15c06fSAlexander Graf pte->raddr = (gpaddr & PAGE_MASK) | (eaddr & ~PAGE_MASK); 18697d15c06fSAlexander Graf pte->vpage = eaddr >> PAGE_SHIFT; 18707d15c06fSAlexander Graf 18717d15c06fSAlexander Graf /* XXX read permissions from the guest TLB */ 18727d15c06fSAlexander Graf pte->may_read = true; 18737d15c06fSAlexander Graf pte->may_write = true; 18747d15c06fSAlexander Graf pte->may_execute = true; 18757d15c06fSAlexander Graf 18767d15c06fSAlexander Graf return 0; 18777d15c06fSAlexander Graf } 18787d15c06fSAlexander Graf 1879ce11e48bSBharat Bhushan int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu, 1880ce11e48bSBharat Bhushan struct kvm_guest_debug *dbg) 1881ce11e48bSBharat Bhushan { 1882ce11e48bSBharat Bhushan struct debug_reg *dbg_reg; 1883ce11e48bSBharat Bhushan int n, b = 0, w = 0; 1884ce11e48bSBharat Bhushan 1885ce11e48bSBharat Bhushan if (!(dbg->control & KVM_GUESTDBG_ENABLE)) { 1886348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 = 0; 1887ce11e48bSBharat Bhushan vcpu->guest_debug = 0; 1888ce11e48bSBharat Bhushan kvm_guest_protect_msr(vcpu, MSR_DE, false); 1889ce11e48bSBharat Bhushan return 0; 1890ce11e48bSBharat Bhushan } 1891ce11e48bSBharat Bhushan 1892ce11e48bSBharat Bhushan kvm_guest_protect_msr(vcpu, MSR_DE, true); 1893ce11e48bSBharat Bhushan vcpu->guest_debug = dbg->control; 1894348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 = 0; 1895ce11e48bSBharat Bhushan 1896ce11e48bSBharat Bhushan if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) 1897348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC; 1898ce11e48bSBharat Bhushan 1899ce11e48bSBharat Bhushan /* Code below handles only HW breakpoints */ 1900348ba710SBharat Bhushan dbg_reg = &(vcpu->arch.dbg_reg); 1901ce11e48bSBharat Bhushan 1902ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 1903ce11e48bSBharat Bhushan /* 1904ce11e48bSBharat Bhushan * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1 1905ce11e48bSBharat Bhushan * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0 1906ce11e48bSBharat Bhushan */ 1907ce11e48bSBharat Bhushan dbg_reg->dbcr1 = 0; 1908ce11e48bSBharat Bhushan dbg_reg->dbcr2 = 0; 1909ce11e48bSBharat Bhushan #else 1910ce11e48bSBharat Bhushan /* 1911ce11e48bSBharat Bhushan * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1 1912ce11e48bSBharat Bhushan * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR 1913ce11e48bSBharat Bhushan * is set. 1914ce11e48bSBharat Bhushan */ 1915ce11e48bSBharat Bhushan dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US | 1916ce11e48bSBharat Bhushan DBCR1_IAC4US; 1917ce11e48bSBharat Bhushan dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US; 1918ce11e48bSBharat Bhushan #endif 1919ce11e48bSBharat Bhushan 1920ce11e48bSBharat Bhushan if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) 1921ce11e48bSBharat Bhushan return 0; 1922ce11e48bSBharat Bhushan 1923ce11e48bSBharat Bhushan for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) { 1924ce11e48bSBharat Bhushan uint64_t addr = dbg->arch.bp[n].addr; 1925ce11e48bSBharat Bhushan uint32_t type = dbg->arch.bp[n].type; 1926ce11e48bSBharat Bhushan 1927ce11e48bSBharat Bhushan if (type == KVMPPC_DEBUG_NONE) 1928ce11e48bSBharat Bhushan continue; 1929ce11e48bSBharat Bhushan 1930ce11e48bSBharat Bhushan if (type & !(KVMPPC_DEBUG_WATCH_READ | 1931ce11e48bSBharat Bhushan KVMPPC_DEBUG_WATCH_WRITE | 1932ce11e48bSBharat Bhushan KVMPPC_DEBUG_BREAKPOINT)) 1933ce11e48bSBharat Bhushan return -EINVAL; 1934ce11e48bSBharat Bhushan 1935ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_BREAKPOINT) { 1936ce11e48bSBharat Bhushan /* Setting H/W breakpoint */ 1937ce11e48bSBharat Bhushan if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++)) 1938ce11e48bSBharat Bhushan return -EINVAL; 1939ce11e48bSBharat Bhushan } else { 1940ce11e48bSBharat Bhushan /* Setting H/W watchpoint */ 1941ce11e48bSBharat Bhushan if (kvmppc_booke_add_watchpoint(dbg_reg, addr, 1942ce11e48bSBharat Bhushan type, w++)) 1943ce11e48bSBharat Bhushan return -EINVAL; 1944ce11e48bSBharat Bhushan } 1945ce11e48bSBharat Bhushan } 1946ce11e48bSBharat Bhushan 1947ce11e48bSBharat Bhushan return 0; 1948ce11e48bSBharat Bhushan } 1949ce11e48bSBharat Bhushan 195094fa9d99SScott Wood void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 195194fa9d99SScott Wood { 1952a47d72f3SPaul Mackerras vcpu->cpu = smp_processor_id(); 1953d30f6e48SScott Wood current->thread.kvm_vcpu = vcpu; 195494fa9d99SScott Wood } 195594fa9d99SScott Wood 195694fa9d99SScott Wood void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu) 195794fa9d99SScott Wood { 1958d30f6e48SScott Wood current->thread.kvm_vcpu = NULL; 1959a47d72f3SPaul Mackerras vcpu->cpu = -1; 1960ce11e48bSBharat Bhushan 1961ce11e48bSBharat Bhushan /* Clear pending debug event in DBSR */ 1962ce11e48bSBharat Bhushan kvmppc_clear_dbsr(); 196394fa9d99SScott Wood } 196494fa9d99SScott Wood 19653a167beaSAneesh Kumar K.V void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu) 19663a167beaSAneesh Kumar K.V { 1967cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu); 19683a167beaSAneesh Kumar K.V } 19693a167beaSAneesh Kumar K.V 19703a167beaSAneesh Kumar K.V int kvmppc_core_init_vm(struct kvm *kvm) 19713a167beaSAneesh Kumar K.V { 1972cbbc58d4SAneesh Kumar K.V return kvm->arch.kvm_ops->init_vm(kvm); 19733a167beaSAneesh Kumar K.V } 19743a167beaSAneesh Kumar K.V 19753a167beaSAneesh Kumar K.V struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id) 19763a167beaSAneesh Kumar K.V { 1977cbbc58d4SAneesh Kumar K.V return kvm->arch.kvm_ops->vcpu_create(kvm, id); 19783a167beaSAneesh Kumar K.V } 19793a167beaSAneesh Kumar K.V 19803a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu) 19813a167beaSAneesh Kumar K.V { 1982cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu); 19833a167beaSAneesh Kumar K.V } 19843a167beaSAneesh Kumar K.V 19853a167beaSAneesh Kumar K.V void kvmppc_core_destroy_vm(struct kvm *kvm) 19863a167beaSAneesh Kumar K.V { 1987cbbc58d4SAneesh Kumar K.V kvm->arch.kvm_ops->destroy_vm(kvm); 19883a167beaSAneesh Kumar K.V } 19893a167beaSAneesh Kumar K.V 19903a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 19913a167beaSAneesh Kumar K.V { 1992cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu); 19933a167beaSAneesh Kumar K.V } 19943a167beaSAneesh Kumar K.V 19953a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu) 19963a167beaSAneesh Kumar K.V { 1997cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu); 1998d9fbd03dSHollis Blanchard } 1999d9fbd03dSHollis Blanchard 2000d9fbd03dSHollis Blanchard int __init kvmppc_booke_init(void) 2001d9fbd03dSHollis Blanchard { 2002d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 2003d9fbd03dSHollis Blanchard unsigned long ivor[16]; 20041d542d9cSBharat Bhushan unsigned long *handler = kvmppc_booke_handler_addr; 2005d9fbd03dSHollis Blanchard unsigned long max_ivor = 0; 20061d542d9cSBharat Bhushan unsigned long handler_len; 2007d9fbd03dSHollis Blanchard int i; 2008d9fbd03dSHollis Blanchard 2009d9fbd03dSHollis Blanchard /* We install our own exception handlers by hijacking IVPR. IVPR must 2010d9fbd03dSHollis Blanchard * be 16-bit aligned, so we need a 64KB allocation. */ 2011d9fbd03dSHollis Blanchard kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO, 2012d9fbd03dSHollis Blanchard VCPU_SIZE_ORDER); 2013d9fbd03dSHollis Blanchard if (!kvmppc_booke_handlers) 2014d9fbd03dSHollis Blanchard return -ENOMEM; 2015d9fbd03dSHollis Blanchard 2016d9fbd03dSHollis Blanchard /* XXX make sure our handlers are smaller than Linux's */ 2017d9fbd03dSHollis Blanchard 2018d9fbd03dSHollis Blanchard /* Copy our interrupt handlers to match host IVORs. That way we don't 2019d9fbd03dSHollis Blanchard * have to swap the IVORs on every guest/host transition. */ 2020d9fbd03dSHollis Blanchard ivor[0] = mfspr(SPRN_IVOR0); 2021d9fbd03dSHollis Blanchard ivor[1] = mfspr(SPRN_IVOR1); 2022d9fbd03dSHollis Blanchard ivor[2] = mfspr(SPRN_IVOR2); 2023d9fbd03dSHollis Blanchard ivor[3] = mfspr(SPRN_IVOR3); 2024d9fbd03dSHollis Blanchard ivor[4] = mfspr(SPRN_IVOR4); 2025d9fbd03dSHollis Blanchard ivor[5] = mfspr(SPRN_IVOR5); 2026d9fbd03dSHollis Blanchard ivor[6] = mfspr(SPRN_IVOR6); 2027d9fbd03dSHollis Blanchard ivor[7] = mfspr(SPRN_IVOR7); 2028d9fbd03dSHollis Blanchard ivor[8] = mfspr(SPRN_IVOR8); 2029d9fbd03dSHollis Blanchard ivor[9] = mfspr(SPRN_IVOR9); 2030d9fbd03dSHollis Blanchard ivor[10] = mfspr(SPRN_IVOR10); 2031d9fbd03dSHollis Blanchard ivor[11] = mfspr(SPRN_IVOR11); 2032d9fbd03dSHollis Blanchard ivor[12] = mfspr(SPRN_IVOR12); 2033d9fbd03dSHollis Blanchard ivor[13] = mfspr(SPRN_IVOR13); 2034d9fbd03dSHollis Blanchard ivor[14] = mfspr(SPRN_IVOR14); 2035d9fbd03dSHollis Blanchard ivor[15] = mfspr(SPRN_IVOR15); 2036d9fbd03dSHollis Blanchard 2037d9fbd03dSHollis Blanchard for (i = 0; i < 16; i++) { 2038d9fbd03dSHollis Blanchard if (ivor[i] > max_ivor) 20391d542d9cSBharat Bhushan max_ivor = i; 2040d9fbd03dSHollis Blanchard 20411d542d9cSBharat Bhushan handler_len = handler[i + 1] - handler[i]; 2042d9fbd03dSHollis Blanchard memcpy((void *)kvmppc_booke_handlers + ivor[i], 20431d542d9cSBharat Bhushan (void *)handler[i], handler_len); 2044d9fbd03dSHollis Blanchard } 20451d542d9cSBharat Bhushan 20461d542d9cSBharat Bhushan handler_len = handler[max_ivor + 1] - handler[max_ivor]; 20471d542d9cSBharat Bhushan flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers + 20481d542d9cSBharat Bhushan ivor[max_ivor] + handler_len); 2049d30f6e48SScott Wood #endif /* !BOOKE_HV */ 2050db93f574SHollis Blanchard return 0; 2051d9fbd03dSHollis Blanchard } 2052d9fbd03dSHollis Blanchard 2053db93f574SHollis Blanchard void __exit kvmppc_booke_exit(void) 2054d9fbd03dSHollis Blanchard { 2055d9fbd03dSHollis Blanchard free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER); 2056d9fbd03dSHollis Blanchard kvm_exit(); 2057d9fbd03dSHollis Blanchard } 2058