1d9fbd03dSHollis Blanchard /* 2d9fbd03dSHollis Blanchard * This program is free software; you can redistribute it and/or modify 3d9fbd03dSHollis Blanchard * it under the terms of the GNU General Public License, version 2, as 4d9fbd03dSHollis Blanchard * published by the Free Software Foundation. 5d9fbd03dSHollis Blanchard * 6d9fbd03dSHollis Blanchard * This program is distributed in the hope that it will be useful, 7d9fbd03dSHollis Blanchard * but WITHOUT ANY WARRANTY; without even the implied warranty of 8d9fbd03dSHollis Blanchard * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 9d9fbd03dSHollis Blanchard * GNU General Public License for more details. 10d9fbd03dSHollis Blanchard * 11d9fbd03dSHollis Blanchard * You should have received a copy of the GNU General Public License 12d9fbd03dSHollis Blanchard * along with this program; if not, write to the Free Software 13d9fbd03dSHollis Blanchard * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. 14d9fbd03dSHollis Blanchard * 15d9fbd03dSHollis Blanchard * Copyright IBM Corp. 2007 164cd35f67SScott Wood * Copyright 2010-2011 Freescale Semiconductor, Inc. 17d9fbd03dSHollis Blanchard * 18d9fbd03dSHollis Blanchard * Authors: Hollis Blanchard <hollisb@us.ibm.com> 19d9fbd03dSHollis Blanchard * Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com> 20d30f6e48SScott Wood * Scott Wood <scottwood@freescale.com> 21d30f6e48SScott Wood * Varun Sethi <varun.sethi@freescale.com> 22d9fbd03dSHollis Blanchard */ 23d9fbd03dSHollis Blanchard 24d9fbd03dSHollis Blanchard #include <linux/errno.h> 25d9fbd03dSHollis Blanchard #include <linux/err.h> 26d9fbd03dSHollis Blanchard #include <linux/kvm_host.h> 275a0e3ad6STejun Heo #include <linux/gfp.h> 28d9fbd03dSHollis Blanchard #include <linux/module.h> 29d9fbd03dSHollis Blanchard #include <linux/vmalloc.h> 30d9fbd03dSHollis Blanchard #include <linux/fs.h> 317924bd41SHollis Blanchard 32d9fbd03dSHollis Blanchard #include <asm/cputable.h> 33d9fbd03dSHollis Blanchard #include <asm/uaccess.h> 34d9fbd03dSHollis Blanchard #include <asm/kvm_ppc.h> 35d9fbd03dSHollis Blanchard #include <asm/cacheflush.h> 36d30f6e48SScott Wood #include <asm/dbell.h> 37d30f6e48SScott Wood #include <asm/hw_irq.h> 38d30f6e48SScott Wood #include <asm/irq.h> 39b50df19cSMihai Caraman #include <asm/time.h> 40d9fbd03dSHollis Blanchard 41d30f6e48SScott Wood #include "timing.h" 4275f74f0dSHollis Blanchard #include "booke.h" 4397c95059SAlexander Graf #include "trace.h" 44d9fbd03dSHollis Blanchard 45d9fbd03dSHollis Blanchard unsigned long kvmppc_booke_handlers; 46d9fbd03dSHollis Blanchard 47d9fbd03dSHollis Blanchard #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM 48d9fbd03dSHollis Blanchard #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU 49d9fbd03dSHollis Blanchard 50d9fbd03dSHollis Blanchard struct kvm_stats_debugfs_item debugfs_entries[] = { 51d9fbd03dSHollis Blanchard { "mmio", VCPU_STAT(mmio_exits) }, 52d9fbd03dSHollis Blanchard { "dcr", VCPU_STAT(dcr_exits) }, 53d9fbd03dSHollis Blanchard { "sig", VCPU_STAT(signal_exits) }, 54d9fbd03dSHollis Blanchard { "itlb_r", VCPU_STAT(itlb_real_miss_exits) }, 55d9fbd03dSHollis Blanchard { "itlb_v", VCPU_STAT(itlb_virt_miss_exits) }, 56d9fbd03dSHollis Blanchard { "dtlb_r", VCPU_STAT(dtlb_real_miss_exits) }, 57d9fbd03dSHollis Blanchard { "dtlb_v", VCPU_STAT(dtlb_virt_miss_exits) }, 58d9fbd03dSHollis Blanchard { "sysc", VCPU_STAT(syscall_exits) }, 59d9fbd03dSHollis Blanchard { "isi", VCPU_STAT(isi_exits) }, 60d9fbd03dSHollis Blanchard { "dsi", VCPU_STAT(dsi_exits) }, 61d9fbd03dSHollis Blanchard { "inst_emu", VCPU_STAT(emulated_inst_exits) }, 62d9fbd03dSHollis Blanchard { "dec", VCPU_STAT(dec_exits) }, 63d9fbd03dSHollis Blanchard { "ext_intr", VCPU_STAT(ext_intr_exits) }, 64d9fbd03dSHollis Blanchard { "halt_wakeup", VCPU_STAT(halt_wakeup) }, 65d30f6e48SScott Wood { "doorbell", VCPU_STAT(dbell_exits) }, 66d30f6e48SScott Wood { "guest doorbell", VCPU_STAT(gdbell_exits) }, 67cf1c5ca4SAlexander Graf { "remote_tlb_flush", VM_STAT(remote_tlb_flush) }, 68d9fbd03dSHollis Blanchard { NULL } 69d9fbd03dSHollis Blanchard }; 70d9fbd03dSHollis Blanchard 71d9fbd03dSHollis Blanchard /* TODO: use vcpu_printf() */ 72d9fbd03dSHollis Blanchard void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu) 73d9fbd03dSHollis Blanchard { 74d9fbd03dSHollis Blanchard int i; 75d9fbd03dSHollis Blanchard 76666e7252SAlexander Graf printk("pc: %08lx msr: %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr); 775cf8ca22SHollis Blanchard printk("lr: %08lx ctr: %08lx\n", vcpu->arch.lr, vcpu->arch.ctr); 78de7906c3SAlexander Graf printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0, 79de7906c3SAlexander Graf vcpu->arch.shared->srr1); 80d9fbd03dSHollis Blanchard 81d9fbd03dSHollis Blanchard printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions); 82d9fbd03dSHollis Blanchard 83d9fbd03dSHollis Blanchard for (i = 0; i < 32; i += 4) { 845cf8ca22SHollis Blanchard printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i, 858e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i), 868e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+1), 878e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+2), 888e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+3)); 89d9fbd03dSHollis Blanchard } 90d9fbd03dSHollis Blanchard } 91d9fbd03dSHollis Blanchard 924cd35f67SScott Wood #ifdef CONFIG_SPE 934cd35f67SScott Wood void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu) 944cd35f67SScott Wood { 954cd35f67SScott Wood preempt_disable(); 964cd35f67SScott Wood enable_kernel_spe(); 974cd35f67SScott Wood kvmppc_save_guest_spe(vcpu); 984cd35f67SScott Wood vcpu->arch.shadow_msr &= ~MSR_SPE; 994cd35f67SScott Wood preempt_enable(); 1004cd35f67SScott Wood } 1014cd35f67SScott Wood 1024cd35f67SScott Wood static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu) 1034cd35f67SScott Wood { 1044cd35f67SScott Wood preempt_disable(); 1054cd35f67SScott Wood enable_kernel_spe(); 1064cd35f67SScott Wood kvmppc_load_guest_spe(vcpu); 1074cd35f67SScott Wood vcpu->arch.shadow_msr |= MSR_SPE; 1084cd35f67SScott Wood preempt_enable(); 1094cd35f67SScott Wood } 1104cd35f67SScott Wood 1114cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1124cd35f67SScott Wood { 1134cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) { 1144cd35f67SScott Wood if (!(vcpu->arch.shadow_msr & MSR_SPE)) 1154cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 1164cd35f67SScott Wood } else if (vcpu->arch.shadow_msr & MSR_SPE) { 1174cd35f67SScott Wood kvmppc_vcpu_disable_spe(vcpu); 1184cd35f67SScott Wood } 1194cd35f67SScott Wood } 1204cd35f67SScott Wood #else 1214cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1224cd35f67SScott Wood { 1234cd35f67SScott Wood } 1244cd35f67SScott Wood #endif 1254cd35f67SScott Wood 1267a08c274SAlexander Graf static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu) 1277a08c274SAlexander Graf { 1287a08c274SAlexander Graf #if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV) 1297a08c274SAlexander Graf /* We always treat the FP bit as enabled from the host 1307a08c274SAlexander Graf perspective, so only need to adjust the shadow MSR */ 1317a08c274SAlexander Graf vcpu->arch.shadow_msr &= ~MSR_FP; 1327a08c274SAlexander Graf vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP; 1337a08c274SAlexander Graf #endif 1347a08c274SAlexander Graf } 1357a08c274SAlexander Graf 136dd9ebf1fSLiu Yu /* 137dd9ebf1fSLiu Yu * Helper function for "full" MSR writes. No need to call this if only 138dd9ebf1fSLiu Yu * EE/CE/ME/DE/RI are changing. 139dd9ebf1fSLiu Yu */ 1404cd35f67SScott Wood void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr) 1414cd35f67SScott Wood { 142dd9ebf1fSLiu Yu u32 old_msr = vcpu->arch.shared->msr; 1434cd35f67SScott Wood 144d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 145d30f6e48SScott Wood new_msr |= MSR_GS; 146d30f6e48SScott Wood #endif 147d30f6e48SScott Wood 1484cd35f67SScott Wood vcpu->arch.shared->msr = new_msr; 1494cd35f67SScott Wood 150dd9ebf1fSLiu Yu kvmppc_mmu_msr_notify(vcpu, old_msr); 1514cd35f67SScott Wood kvmppc_vcpu_sync_spe(vcpu); 1527a08c274SAlexander Graf kvmppc_vcpu_sync_fpu(vcpu); 1534cd35f67SScott Wood } 1544cd35f67SScott Wood 155d4cf3892SHollis Blanchard static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu, 156d4cf3892SHollis Blanchard unsigned int priority) 1579dd921cfSHollis Blanchard { 1586346046cSAlexander Graf trace_kvm_booke_queue_irqprio(vcpu, priority); 1599dd921cfSHollis Blanchard set_bit(priority, &vcpu->arch.pending_exceptions); 1609dd921cfSHollis Blanchard } 1619dd921cfSHollis Blanchard 162daf5e271SLiu Yu static void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu, 163daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 1649dd921cfSHollis Blanchard { 165daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 166daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 167daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS); 168daf5e271SLiu Yu } 169daf5e271SLiu Yu 170daf5e271SLiu Yu static void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu, 171daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 172daf5e271SLiu Yu { 173daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 174daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 175daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE); 176daf5e271SLiu Yu } 177daf5e271SLiu Yu 178daf5e271SLiu Yu static void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, 179daf5e271SLiu Yu ulong esr_flags) 180daf5e271SLiu Yu { 181daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 182daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE); 183daf5e271SLiu Yu } 184daf5e271SLiu Yu 185daf5e271SLiu Yu void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags) 186daf5e271SLiu Yu { 187daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 188d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM); 1899dd921cfSHollis Blanchard } 1909dd921cfSHollis Blanchard 1919dd921cfSHollis Blanchard void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu) 1929dd921cfSHollis Blanchard { 193d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER); 1949dd921cfSHollis Blanchard } 1959dd921cfSHollis Blanchard 1969dd921cfSHollis Blanchard int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu) 1979dd921cfSHollis Blanchard { 198d4cf3892SHollis Blanchard return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 1999dd921cfSHollis Blanchard } 2009dd921cfSHollis Blanchard 2017706664dSAlexander Graf void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu) 2027706664dSAlexander Graf { 2037706664dSAlexander Graf clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 2047706664dSAlexander Graf } 2057706664dSAlexander Graf 2069dd921cfSHollis Blanchard void kvmppc_core_queue_external(struct kvm_vcpu *vcpu, 2079dd921cfSHollis Blanchard struct kvm_interrupt *irq) 2089dd921cfSHollis Blanchard { 209c5335f17SAlexander Graf unsigned int prio = BOOKE_IRQPRIO_EXTERNAL; 210c5335f17SAlexander Graf 211c5335f17SAlexander Graf if (irq->irq == KVM_INTERRUPT_SET_LEVEL) 212c5335f17SAlexander Graf prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL; 213c5335f17SAlexander Graf 214c5335f17SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, prio); 2159dd921cfSHollis Blanchard } 2169dd921cfSHollis Blanchard 2174496f974SAlexander Graf void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu, 2184496f974SAlexander Graf struct kvm_interrupt *irq) 2194496f974SAlexander Graf { 2204496f974SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions); 221c5335f17SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions); 2224496f974SAlexander Graf } 2234496f974SAlexander Graf 224f61c94bbSBharat Bhushan static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu) 225f61c94bbSBharat Bhushan { 226f61c94bbSBharat Bhushan kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG); 227f61c94bbSBharat Bhushan } 228f61c94bbSBharat Bhushan 229f61c94bbSBharat Bhushan static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu) 230f61c94bbSBharat Bhushan { 231f61c94bbSBharat Bhushan clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions); 232f61c94bbSBharat Bhushan } 233f61c94bbSBharat Bhushan 234d30f6e48SScott Wood static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 235d30f6e48SScott Wood { 236d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 237d30f6e48SScott Wood mtspr(SPRN_GSRR0, srr0); 238d30f6e48SScott Wood mtspr(SPRN_GSRR1, srr1); 239d30f6e48SScott Wood #else 240d30f6e48SScott Wood vcpu->arch.shared->srr0 = srr0; 241d30f6e48SScott Wood vcpu->arch.shared->srr1 = srr1; 242d30f6e48SScott Wood #endif 243d30f6e48SScott Wood } 244d30f6e48SScott Wood 245d30f6e48SScott Wood static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 246d30f6e48SScott Wood { 247d30f6e48SScott Wood vcpu->arch.csrr0 = srr0; 248d30f6e48SScott Wood vcpu->arch.csrr1 = srr1; 249d30f6e48SScott Wood } 250d30f6e48SScott Wood 251d30f6e48SScott Wood static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 252d30f6e48SScott Wood { 253d30f6e48SScott Wood if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) { 254d30f6e48SScott Wood vcpu->arch.dsrr0 = srr0; 255d30f6e48SScott Wood vcpu->arch.dsrr1 = srr1; 256d30f6e48SScott Wood } else { 257d30f6e48SScott Wood set_guest_csrr(vcpu, srr0, srr1); 258d30f6e48SScott Wood } 259d30f6e48SScott Wood } 260d30f6e48SScott Wood 261d30f6e48SScott Wood static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 262d30f6e48SScott Wood { 263d30f6e48SScott Wood vcpu->arch.mcsrr0 = srr0; 264d30f6e48SScott Wood vcpu->arch.mcsrr1 = srr1; 265d30f6e48SScott Wood } 266d30f6e48SScott Wood 267d30f6e48SScott Wood static unsigned long get_guest_dear(struct kvm_vcpu *vcpu) 268d30f6e48SScott Wood { 269d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 270d30f6e48SScott Wood return mfspr(SPRN_GDEAR); 271d30f6e48SScott Wood #else 272d30f6e48SScott Wood return vcpu->arch.shared->dar; 273d30f6e48SScott Wood #endif 274d30f6e48SScott Wood } 275d30f6e48SScott Wood 276d30f6e48SScott Wood static void set_guest_dear(struct kvm_vcpu *vcpu, unsigned long dear) 277d30f6e48SScott Wood { 278d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 279d30f6e48SScott Wood mtspr(SPRN_GDEAR, dear); 280d30f6e48SScott Wood #else 281d30f6e48SScott Wood vcpu->arch.shared->dar = dear; 282d30f6e48SScott Wood #endif 283d30f6e48SScott Wood } 284d30f6e48SScott Wood 285d30f6e48SScott Wood static unsigned long get_guest_esr(struct kvm_vcpu *vcpu) 286d30f6e48SScott Wood { 287d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 288d30f6e48SScott Wood return mfspr(SPRN_GESR); 289d30f6e48SScott Wood #else 290d30f6e48SScott Wood return vcpu->arch.shared->esr; 291d30f6e48SScott Wood #endif 292d30f6e48SScott Wood } 293d30f6e48SScott Wood 294d30f6e48SScott Wood static void set_guest_esr(struct kvm_vcpu *vcpu, u32 esr) 295d30f6e48SScott Wood { 296d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 297d30f6e48SScott Wood mtspr(SPRN_GESR, esr); 298d30f6e48SScott Wood #else 299d30f6e48SScott Wood vcpu->arch.shared->esr = esr; 300d30f6e48SScott Wood #endif 301d30f6e48SScott Wood } 302d30f6e48SScott Wood 303d4cf3892SHollis Blanchard /* Deliver the interrupt of the corresponding priority, if possible. */ 304d4cf3892SHollis Blanchard static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu, 305d4cf3892SHollis Blanchard unsigned int priority) 306d9fbd03dSHollis Blanchard { 307d4cf3892SHollis Blanchard int allowed = 0; 30879300f8cSAlexander Graf ulong msr_mask = 0; 309daf5e271SLiu Yu bool update_esr = false, update_dear = false; 3105c6cedf4SAlexander Graf ulong crit_raw = vcpu->arch.shared->critical; 3115c6cedf4SAlexander Graf ulong crit_r1 = kvmppc_get_gpr(vcpu, 1); 3125c6cedf4SAlexander Graf bool crit; 313c5335f17SAlexander Graf bool keep_irq = false; 314d30f6e48SScott Wood enum int_class int_class; 31595e90b43SMihai Caraman ulong new_msr = vcpu->arch.shared->msr; 3165c6cedf4SAlexander Graf 3175c6cedf4SAlexander Graf /* Truncate crit indicators in 32 bit mode */ 3185c6cedf4SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_SF)) { 3195c6cedf4SAlexander Graf crit_raw &= 0xffffffff; 3205c6cedf4SAlexander Graf crit_r1 &= 0xffffffff; 3215c6cedf4SAlexander Graf } 3225c6cedf4SAlexander Graf 3235c6cedf4SAlexander Graf /* Critical section when crit == r1 */ 3245c6cedf4SAlexander Graf crit = (crit_raw == crit_r1); 3255c6cedf4SAlexander Graf /* ... and we're in supervisor mode */ 3265c6cedf4SAlexander Graf crit = crit && !(vcpu->arch.shared->msr & MSR_PR); 327d9fbd03dSHollis Blanchard 328c5335f17SAlexander Graf if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) { 329c5335f17SAlexander Graf priority = BOOKE_IRQPRIO_EXTERNAL; 330c5335f17SAlexander Graf keep_irq = true; 331c5335f17SAlexander Graf } 332c5335f17SAlexander Graf 333d4cf3892SHollis Blanchard switch (priority) { 334d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DTLB_MISS: 335daf5e271SLiu Yu case BOOKE_IRQPRIO_DATA_STORAGE: 336daf5e271SLiu Yu update_dear = true; 337daf5e271SLiu Yu /* fall through */ 338daf5e271SLiu Yu case BOOKE_IRQPRIO_INST_STORAGE: 339daf5e271SLiu Yu case BOOKE_IRQPRIO_PROGRAM: 340daf5e271SLiu Yu update_esr = true; 341daf5e271SLiu Yu /* fall through */ 342d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_ITLB_MISS: 343d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_SYSCALL: 344d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FP_UNAVAIL: 345bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_UNAVAIL: 346bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_DATA: 347bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_ROUND: 348d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_AP_UNAVAIL: 349d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_ALIGNMENT: 350d4cf3892SHollis Blanchard allowed = 1; 35179300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 352d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 353d9fbd03dSHollis Blanchard break; 354f61c94bbSBharat Bhushan case BOOKE_IRQPRIO_WATCHDOG: 355d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_CRITICAL: 3564ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL_CRIT: 357666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_CE; 358d30f6e48SScott Wood allowed = allowed && !crit; 35979300f8cSAlexander Graf msr_mask = MSR_ME; 360d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 361d9fbd03dSHollis Blanchard break; 362d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_MACHINE_CHECK: 363666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_ME; 364d30f6e48SScott Wood allowed = allowed && !crit; 365d30f6e48SScott Wood int_class = INT_CLASS_MC; 366d9fbd03dSHollis Blanchard break; 367d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DECREMENTER: 368d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FIT: 369dfd4d47eSScott Wood keep_irq = true; 370dfd4d47eSScott Wood /* fall through */ 371dfd4d47eSScott Wood case BOOKE_IRQPRIO_EXTERNAL: 3724ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL: 373666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_EE; 3745c6cedf4SAlexander Graf allowed = allowed && !crit; 37579300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 376d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 377d9fbd03dSHollis Blanchard break; 378d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DEBUG: 379666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_DE; 380d30f6e48SScott Wood allowed = allowed && !crit; 38179300f8cSAlexander Graf msr_mask = MSR_ME; 382d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 383d9fbd03dSHollis Blanchard break; 384d9fbd03dSHollis Blanchard } 385d9fbd03dSHollis Blanchard 386d4cf3892SHollis Blanchard if (allowed) { 387d30f6e48SScott Wood switch (int_class) { 388d30f6e48SScott Wood case INT_CLASS_NONCRIT: 389d30f6e48SScott Wood set_guest_srr(vcpu, vcpu->arch.pc, 390d30f6e48SScott Wood vcpu->arch.shared->msr); 391d30f6e48SScott Wood break; 392d30f6e48SScott Wood case INT_CLASS_CRIT: 393d30f6e48SScott Wood set_guest_csrr(vcpu, vcpu->arch.pc, 394d30f6e48SScott Wood vcpu->arch.shared->msr); 395d30f6e48SScott Wood break; 396d30f6e48SScott Wood case INT_CLASS_DBG: 397d30f6e48SScott Wood set_guest_dsrr(vcpu, vcpu->arch.pc, 398d30f6e48SScott Wood vcpu->arch.shared->msr); 399d30f6e48SScott Wood break; 400d30f6e48SScott Wood case INT_CLASS_MC: 401d30f6e48SScott Wood set_guest_mcsrr(vcpu, vcpu->arch.pc, 402d30f6e48SScott Wood vcpu->arch.shared->msr); 403d30f6e48SScott Wood break; 404d30f6e48SScott Wood } 405d30f6e48SScott Wood 406d4cf3892SHollis Blanchard vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority]; 407daf5e271SLiu Yu if (update_esr == true) 408d30f6e48SScott Wood set_guest_esr(vcpu, vcpu->arch.queued_esr); 409daf5e271SLiu Yu if (update_dear == true) 410d30f6e48SScott Wood set_guest_dear(vcpu, vcpu->arch.queued_dear); 41195e90b43SMihai Caraman 41295e90b43SMihai Caraman new_msr &= msr_mask; 41395e90b43SMihai Caraman #if defined(CONFIG_64BIT) 41495e90b43SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 41595e90b43SMihai Caraman new_msr |= MSR_CM; 41695e90b43SMihai Caraman #endif 41795e90b43SMihai Caraman kvmppc_set_msr(vcpu, new_msr); 418d4cf3892SHollis Blanchard 419c5335f17SAlexander Graf if (!keep_irq) 420d4cf3892SHollis Blanchard clear_bit(priority, &vcpu->arch.pending_exceptions); 421d4cf3892SHollis Blanchard } 422d4cf3892SHollis Blanchard 423d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 424d30f6e48SScott Wood /* 425d30f6e48SScott Wood * If an interrupt is pending but masked, raise a guest doorbell 426d30f6e48SScott Wood * so that we are notified when the guest enables the relevant 427d30f6e48SScott Wood * MSR bit. 428d30f6e48SScott Wood */ 429d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE) 430d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT); 431d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE) 432d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT); 433d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK) 434d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC); 435d30f6e48SScott Wood #endif 436d30f6e48SScott Wood 437d4cf3892SHollis Blanchard return allowed; 438d9fbd03dSHollis Blanchard } 439d9fbd03dSHollis Blanchard 440f61c94bbSBharat Bhushan /* 441f61c94bbSBharat Bhushan * Return the number of jiffies until the next timeout. If the timeout is 442f61c94bbSBharat Bhushan * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA 443f61c94bbSBharat Bhushan * because the larger value can break the timer APIs. 444f61c94bbSBharat Bhushan */ 445f61c94bbSBharat Bhushan static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu) 446f61c94bbSBharat Bhushan { 447f61c94bbSBharat Bhushan u64 tb, wdt_tb, wdt_ticks = 0; 448f61c94bbSBharat Bhushan u64 nr_jiffies = 0; 449f61c94bbSBharat Bhushan u32 period = TCR_GET_WP(vcpu->arch.tcr); 450f61c94bbSBharat Bhushan 451f61c94bbSBharat Bhushan wdt_tb = 1ULL << (63 - period); 452f61c94bbSBharat Bhushan tb = get_tb(); 453f61c94bbSBharat Bhushan /* 454f61c94bbSBharat Bhushan * The watchdog timeout will hapeen when TB bit corresponding 455f61c94bbSBharat Bhushan * to watchdog will toggle from 0 to 1. 456f61c94bbSBharat Bhushan */ 457f61c94bbSBharat Bhushan if (tb & wdt_tb) 458f61c94bbSBharat Bhushan wdt_ticks = wdt_tb; 459f61c94bbSBharat Bhushan 460f61c94bbSBharat Bhushan wdt_ticks += wdt_tb - (tb & (wdt_tb - 1)); 461f61c94bbSBharat Bhushan 462f61c94bbSBharat Bhushan /* Convert timebase ticks to jiffies */ 463f61c94bbSBharat Bhushan nr_jiffies = wdt_ticks; 464f61c94bbSBharat Bhushan 465f61c94bbSBharat Bhushan if (do_div(nr_jiffies, tb_ticks_per_jiffy)) 466f61c94bbSBharat Bhushan nr_jiffies++; 467f61c94bbSBharat Bhushan 468f61c94bbSBharat Bhushan return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA); 469f61c94bbSBharat Bhushan } 470f61c94bbSBharat Bhushan 471f61c94bbSBharat Bhushan static void arm_next_watchdog(struct kvm_vcpu *vcpu) 472f61c94bbSBharat Bhushan { 473f61c94bbSBharat Bhushan unsigned long nr_jiffies; 474f61c94bbSBharat Bhushan unsigned long flags; 475f61c94bbSBharat Bhushan 476f61c94bbSBharat Bhushan /* 477f61c94bbSBharat Bhushan * If TSR_ENW and TSR_WIS are not set then no need to exit to 478f61c94bbSBharat Bhushan * userspace, so clear the KVM_REQ_WATCHDOG request. 479f61c94bbSBharat Bhushan */ 480f61c94bbSBharat Bhushan if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS)) 481f61c94bbSBharat Bhushan clear_bit(KVM_REQ_WATCHDOG, &vcpu->requests); 482f61c94bbSBharat Bhushan 483f61c94bbSBharat Bhushan spin_lock_irqsave(&vcpu->arch.wdt_lock, flags); 484f61c94bbSBharat Bhushan nr_jiffies = watchdog_next_timeout(vcpu); 485f61c94bbSBharat Bhushan /* 486f61c94bbSBharat Bhushan * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA 487f61c94bbSBharat Bhushan * then do not run the watchdog timer as this can break timer APIs. 488f61c94bbSBharat Bhushan */ 489f61c94bbSBharat Bhushan if (nr_jiffies < NEXT_TIMER_MAX_DELTA) 490f61c94bbSBharat Bhushan mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies); 491f61c94bbSBharat Bhushan else 492f61c94bbSBharat Bhushan del_timer(&vcpu->arch.wdt_timer); 493f61c94bbSBharat Bhushan spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags); 494f61c94bbSBharat Bhushan } 495f61c94bbSBharat Bhushan 496f61c94bbSBharat Bhushan void kvmppc_watchdog_func(unsigned long data) 497f61c94bbSBharat Bhushan { 498f61c94bbSBharat Bhushan struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data; 499f61c94bbSBharat Bhushan u32 tsr, new_tsr; 500f61c94bbSBharat Bhushan int final; 501f61c94bbSBharat Bhushan 502f61c94bbSBharat Bhushan do { 503f61c94bbSBharat Bhushan new_tsr = tsr = vcpu->arch.tsr; 504f61c94bbSBharat Bhushan final = 0; 505f61c94bbSBharat Bhushan 506f61c94bbSBharat Bhushan /* Time out event */ 507f61c94bbSBharat Bhushan if (tsr & TSR_ENW) { 508f61c94bbSBharat Bhushan if (tsr & TSR_WIS) 509f61c94bbSBharat Bhushan final = 1; 510f61c94bbSBharat Bhushan else 511f61c94bbSBharat Bhushan new_tsr = tsr | TSR_WIS; 512f61c94bbSBharat Bhushan } else { 513f61c94bbSBharat Bhushan new_tsr = tsr | TSR_ENW; 514f61c94bbSBharat Bhushan } 515f61c94bbSBharat Bhushan } while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr); 516f61c94bbSBharat Bhushan 517f61c94bbSBharat Bhushan if (new_tsr & TSR_WIS) { 518f61c94bbSBharat Bhushan smp_wmb(); 519f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 520f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 521f61c94bbSBharat Bhushan } 522f61c94bbSBharat Bhushan 523f61c94bbSBharat Bhushan /* 524f61c94bbSBharat Bhushan * If this is final watchdog expiry and some action is required 525f61c94bbSBharat Bhushan * then exit to userspace. 526f61c94bbSBharat Bhushan */ 527f61c94bbSBharat Bhushan if (final && (vcpu->arch.tcr & TCR_WRC_MASK) && 528f61c94bbSBharat Bhushan vcpu->arch.watchdog_enabled) { 529f61c94bbSBharat Bhushan smp_wmb(); 530f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_WATCHDOG, vcpu); 531f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 532f61c94bbSBharat Bhushan } 533f61c94bbSBharat Bhushan 534f61c94bbSBharat Bhushan /* 535f61c94bbSBharat Bhushan * Stop running the watchdog timer after final expiration to 536f61c94bbSBharat Bhushan * prevent the host from being flooded with timers if the 537f61c94bbSBharat Bhushan * guest sets a short period. 538f61c94bbSBharat Bhushan * Timers will resume when TSR/TCR is updated next time. 539f61c94bbSBharat Bhushan */ 540f61c94bbSBharat Bhushan if (!final) 541f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 542f61c94bbSBharat Bhushan } 543f61c94bbSBharat Bhushan 544dfd4d47eSScott Wood static void update_timer_ints(struct kvm_vcpu *vcpu) 545dfd4d47eSScott Wood { 546dfd4d47eSScott Wood if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS)) 547dfd4d47eSScott Wood kvmppc_core_queue_dec(vcpu); 548dfd4d47eSScott Wood else 549dfd4d47eSScott Wood kvmppc_core_dequeue_dec(vcpu); 550f61c94bbSBharat Bhushan 551f61c94bbSBharat Bhushan if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS)) 552f61c94bbSBharat Bhushan kvmppc_core_queue_watchdog(vcpu); 553f61c94bbSBharat Bhushan else 554f61c94bbSBharat Bhushan kvmppc_core_dequeue_watchdog(vcpu); 555dfd4d47eSScott Wood } 556dfd4d47eSScott Wood 557c59a6a3eSScott Wood static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu) 558d9fbd03dSHollis Blanchard { 559d9fbd03dSHollis Blanchard unsigned long *pending = &vcpu->arch.pending_exceptions; 560d9fbd03dSHollis Blanchard unsigned int priority; 561d9fbd03dSHollis Blanchard 5629ab80843SHollis Blanchard priority = __ffs(*pending); 5638b3a00fcSAlexander Graf while (priority < BOOKE_IRQPRIO_MAX) { 564d4cf3892SHollis Blanchard if (kvmppc_booke_irqprio_deliver(vcpu, priority)) 565d9fbd03dSHollis Blanchard break; 566d9fbd03dSHollis Blanchard 567d9fbd03dSHollis Blanchard priority = find_next_bit(pending, 568d9fbd03dSHollis Blanchard BITS_PER_BYTE * sizeof(*pending), 569d9fbd03dSHollis Blanchard priority + 1); 570d9fbd03dSHollis Blanchard } 57190bba358SAlexander Graf 57290bba358SAlexander Graf /* Tell the guest about our interrupt status */ 57329ac26efSScott Wood vcpu->arch.shared->int_pending = !!*pending; 574d9fbd03dSHollis Blanchard } 575d9fbd03dSHollis Blanchard 576c59a6a3eSScott Wood /* Check pending exceptions and deliver one, if possible. */ 577a8e4ef84SAlexander Graf int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu) 578c59a6a3eSScott Wood { 579a8e4ef84SAlexander Graf int r = 0; 580c59a6a3eSScott Wood WARN_ON_ONCE(!irqs_disabled()); 581c59a6a3eSScott Wood 582c59a6a3eSScott Wood kvmppc_core_check_exceptions(vcpu); 583c59a6a3eSScott Wood 584c59a6a3eSScott Wood if (vcpu->arch.shared->msr & MSR_WE) { 585c59a6a3eSScott Wood local_irq_enable(); 586c59a6a3eSScott Wood kvm_vcpu_block(vcpu); 587966cd0f3SAlexander Graf clear_bit(KVM_REQ_UNHALT, &vcpu->requests); 588c59a6a3eSScott Wood local_irq_disable(); 589c59a6a3eSScott Wood 590c59a6a3eSScott Wood kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS); 591a8e4ef84SAlexander Graf r = 1; 592c59a6a3eSScott Wood }; 593a8e4ef84SAlexander Graf 594a8e4ef84SAlexander Graf return r; 595a8e4ef84SAlexander Graf } 596a8e4ef84SAlexander Graf 5977c973a2eSAlexander Graf int kvmppc_core_check_requests(struct kvm_vcpu *vcpu) 5984ffc6356SAlexander Graf { 5997c973a2eSAlexander Graf int r = 1; /* Indicate we want to get back into the guest */ 6007c973a2eSAlexander Graf 6014ffc6356SAlexander Graf if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu)) 6024ffc6356SAlexander Graf update_timer_ints(vcpu); 603862d31f7SAlexander Graf #if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC) 604862d31f7SAlexander Graf if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu)) 605862d31f7SAlexander Graf kvmppc_core_flush_tlb(vcpu); 606862d31f7SAlexander Graf #endif 6077c973a2eSAlexander Graf 608f61c94bbSBharat Bhushan if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) { 609f61c94bbSBharat Bhushan vcpu->run->exit_reason = KVM_EXIT_WATCHDOG; 610f61c94bbSBharat Bhushan r = 0; 611f61c94bbSBharat Bhushan } 612f61c94bbSBharat Bhushan 6137c973a2eSAlexander Graf return r; 6144ffc6356SAlexander Graf } 6154ffc6356SAlexander Graf 616df6909e5SPaul Mackerras int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu) 617df6909e5SPaul Mackerras { 6187ee78855SAlexander Graf int ret, s; 6198fae845fSScott Wood #ifdef CONFIG_PPC_FPU 6208fae845fSScott Wood unsigned int fpscr; 6218fae845fSScott Wood int fpexc_mode; 6228fae845fSScott Wood u64 fpr[32]; 6238fae845fSScott Wood #endif 624df6909e5SPaul Mackerras 625af8f38b3SAlexander Graf if (!vcpu->arch.sane) { 626af8f38b3SAlexander Graf kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR; 627af8f38b3SAlexander Graf return -EINVAL; 628af8f38b3SAlexander Graf } 629af8f38b3SAlexander Graf 630df6909e5SPaul Mackerras local_irq_disable(); 6317ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 6327ee78855SAlexander Graf if (s <= 0) { 63324afa37bSAlexander Graf local_irq_enable(); 6347ee78855SAlexander Graf ret = s; 6351d1ef222SScott Wood goto out; 6361d1ef222SScott Wood } 637bd2be683SAlexander Graf kvmppc_lazy_ee_enable(); 6381d1ef222SScott Wood 639df6909e5SPaul Mackerras kvm_guest_enter(); 6408fae845fSScott Wood 6418fae845fSScott Wood #ifdef CONFIG_PPC_FPU 6428fae845fSScott Wood /* Save userspace FPU state in stack */ 6438fae845fSScott Wood enable_kernel_fp(); 6448fae845fSScott Wood memcpy(fpr, current->thread.fpr, sizeof(current->thread.fpr)); 6458fae845fSScott Wood fpscr = current->thread.fpscr.val; 6468fae845fSScott Wood fpexc_mode = current->thread.fpexc_mode; 6478fae845fSScott Wood 6488fae845fSScott Wood /* Restore guest FPU state to thread */ 6498fae845fSScott Wood memcpy(current->thread.fpr, vcpu->arch.fpr, sizeof(vcpu->arch.fpr)); 6508fae845fSScott Wood current->thread.fpscr.val = vcpu->arch.fpscr; 6518fae845fSScott Wood 6528fae845fSScott Wood /* 6538fae845fSScott Wood * Since we can't trap on MSR_FP in GS-mode, we consider the guest 6548fae845fSScott Wood * as always using the FPU. Kernel usage of FP (via 6558fae845fSScott Wood * enable_kernel_fp()) in this thread must not occur while 6568fae845fSScott Wood * vcpu->fpu_active is set. 6578fae845fSScott Wood */ 6588fae845fSScott Wood vcpu->fpu_active = 1; 6598fae845fSScott Wood 6608fae845fSScott Wood kvmppc_load_guest_fp(vcpu); 6618fae845fSScott Wood #endif 6628fae845fSScott Wood 663df6909e5SPaul Mackerras ret = __kvmppc_vcpu_run(kvm_run, vcpu); 6648fae845fSScott Wood 66524afa37bSAlexander Graf /* No need for kvm_guest_exit. It's done in handle_exit. 66624afa37bSAlexander Graf We also get here with interrupts enabled. */ 66724afa37bSAlexander Graf 6688fae845fSScott Wood #ifdef CONFIG_PPC_FPU 6698fae845fSScott Wood kvmppc_save_guest_fp(vcpu); 6708fae845fSScott Wood 6718fae845fSScott Wood vcpu->fpu_active = 0; 6728fae845fSScott Wood 6738fae845fSScott Wood /* Save guest FPU state from thread */ 6748fae845fSScott Wood memcpy(vcpu->arch.fpr, current->thread.fpr, sizeof(vcpu->arch.fpr)); 6758fae845fSScott Wood vcpu->arch.fpscr = current->thread.fpscr.val; 6768fae845fSScott Wood 6778fae845fSScott Wood /* Restore userspace FPU state from stack */ 6788fae845fSScott Wood memcpy(current->thread.fpr, fpr, sizeof(current->thread.fpr)); 6798fae845fSScott Wood current->thread.fpscr.val = fpscr; 6808fae845fSScott Wood current->thread.fpexc_mode = fpexc_mode; 6818fae845fSScott Wood #endif 6828fae845fSScott Wood 6831d1ef222SScott Wood out: 684d69c6436SAlexander Graf vcpu->mode = OUTSIDE_GUEST_MODE; 685df6909e5SPaul Mackerras return ret; 686df6909e5SPaul Mackerras } 687df6909e5SPaul Mackerras 688d30f6e48SScott Wood static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu) 689d9fbd03dSHollis Blanchard { 690d9fbd03dSHollis Blanchard enum emulation_result er; 691d9fbd03dSHollis Blanchard 692d9fbd03dSHollis Blanchard er = kvmppc_emulate_instruction(run, vcpu); 693d9fbd03dSHollis Blanchard switch (er) { 694d9fbd03dSHollis Blanchard case EMULATE_DONE: 69573e75b41SHollis Blanchard /* don't overwrite subtypes, just account kvm_stats */ 6967b701591SHollis Blanchard kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS); 697d9fbd03dSHollis Blanchard /* Future optimization: only reload non-volatiles if 698d9fbd03dSHollis Blanchard * they were actually modified by emulation. */ 699d30f6e48SScott Wood return RESUME_GUEST_NV; 700d30f6e48SScott Wood 701d9fbd03dSHollis Blanchard case EMULATE_DO_DCR: 702d9fbd03dSHollis Blanchard run->exit_reason = KVM_EXIT_DCR; 703d30f6e48SScott Wood return RESUME_HOST; 704d30f6e48SScott Wood 705d9fbd03dSHollis Blanchard case EMULATE_FAIL: 7065cf8ca22SHollis Blanchard printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n", 707d9fbd03dSHollis Blanchard __func__, vcpu->arch.pc, vcpu->arch.last_inst); 708d9fbd03dSHollis Blanchard /* For debugging, encode the failing instruction and 709d9fbd03dSHollis Blanchard * report it to userspace. */ 710d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason = ~0ULL << 32; 711d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason |= vcpu->arch.last_inst; 712d1ff5499SAlexander Graf kvmppc_core_queue_program(vcpu, ESR_PIL); 713d30f6e48SScott Wood return RESUME_HOST; 714d30f6e48SScott Wood 715d9fbd03dSHollis Blanchard default: 716d9fbd03dSHollis Blanchard BUG(); 717d9fbd03dSHollis Blanchard } 718d30f6e48SScott Wood } 719d30f6e48SScott Wood 7204e642ccbSAlexander Graf static void kvmppc_fill_pt_regs(struct pt_regs *regs) 7214e642ccbSAlexander Graf { 7224e642ccbSAlexander Graf ulong r1, ip, msr, lr; 7234e642ccbSAlexander Graf 7244e642ccbSAlexander Graf asm("mr %0, 1" : "=r"(r1)); 7254e642ccbSAlexander Graf asm("mflr %0" : "=r"(lr)); 7264e642ccbSAlexander Graf asm("mfmsr %0" : "=r"(msr)); 7274e642ccbSAlexander Graf asm("bl 1f; 1: mflr %0" : "=r"(ip)); 7284e642ccbSAlexander Graf 7294e642ccbSAlexander Graf memset(regs, 0, sizeof(*regs)); 7304e642ccbSAlexander Graf regs->gpr[1] = r1; 7314e642ccbSAlexander Graf regs->nip = ip; 7324e642ccbSAlexander Graf regs->msr = msr; 7334e642ccbSAlexander Graf regs->link = lr; 7344e642ccbSAlexander Graf } 7354e642ccbSAlexander Graf 7366328e593SBharat Bhushan /* 7376328e593SBharat Bhushan * For interrupts needed to be handled by host interrupt handlers, 7386328e593SBharat Bhushan * corresponding host handler are called from here in similar way 7396328e593SBharat Bhushan * (but not exact) as they are called from low level handler 7406328e593SBharat Bhushan * (such as from arch/powerpc/kernel/head_fsl_booke.S). 7416328e593SBharat Bhushan */ 7424e642ccbSAlexander Graf static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu, 7434e642ccbSAlexander Graf unsigned int exit_nr) 7444e642ccbSAlexander Graf { 7454e642ccbSAlexander Graf struct pt_regs regs; 7464e642ccbSAlexander Graf 7474e642ccbSAlexander Graf switch (exit_nr) { 7484e642ccbSAlexander Graf case BOOKE_INTERRUPT_EXTERNAL: 7494e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 7504e642ccbSAlexander Graf do_IRQ(®s); 7514e642ccbSAlexander Graf break; 7524e642ccbSAlexander Graf case BOOKE_INTERRUPT_DECREMENTER: 7534e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 7544e642ccbSAlexander Graf timer_interrupt(®s); 7554e642ccbSAlexander Graf break; 7564e642ccbSAlexander Graf #if defined(CONFIG_PPC_FSL_BOOK3E) || defined(CONFIG_PPC_BOOK3E_64) 7574e642ccbSAlexander Graf case BOOKE_INTERRUPT_DOORBELL: 7584e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 7594e642ccbSAlexander Graf doorbell_exception(®s); 7604e642ccbSAlexander Graf break; 7614e642ccbSAlexander Graf #endif 7624e642ccbSAlexander Graf case BOOKE_INTERRUPT_MACHINE_CHECK: 7634e642ccbSAlexander Graf /* FIXME */ 7644e642ccbSAlexander Graf break; 7657cc1e8eeSAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 7667cc1e8eeSAlexander Graf kvmppc_fill_pt_regs(®s); 7677cc1e8eeSAlexander Graf performance_monitor_exception(®s); 7687cc1e8eeSAlexander Graf break; 7696328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 7706328e593SBharat Bhushan kvmppc_fill_pt_regs(®s); 7716328e593SBharat Bhushan #ifdef CONFIG_BOOKE_WDT 7726328e593SBharat Bhushan WatchdogException(®s); 7736328e593SBharat Bhushan #else 7746328e593SBharat Bhushan unknown_exception(®s); 7756328e593SBharat Bhushan #endif 7766328e593SBharat Bhushan break; 7776328e593SBharat Bhushan case BOOKE_INTERRUPT_CRITICAL: 7786328e593SBharat Bhushan unknown_exception(®s); 7796328e593SBharat Bhushan break; 7804e642ccbSAlexander Graf } 7814e642ccbSAlexander Graf } 7824e642ccbSAlexander Graf 783d30f6e48SScott Wood /** 784d30f6e48SScott Wood * kvmppc_handle_exit 785d30f6e48SScott Wood * 786d30f6e48SScott Wood * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV) 787d30f6e48SScott Wood */ 788d30f6e48SScott Wood int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu, 789d30f6e48SScott Wood unsigned int exit_nr) 790d30f6e48SScott Wood { 791d30f6e48SScott Wood int r = RESUME_HOST; 7927ee78855SAlexander Graf int s; 793d30f6e48SScott Wood 794d30f6e48SScott Wood /* update before a new last_exit_type is rewritten */ 795d30f6e48SScott Wood kvmppc_update_timing_stats(vcpu); 796d30f6e48SScott Wood 7974e642ccbSAlexander Graf /* restart interrupts if they were meant for the host */ 7984e642ccbSAlexander Graf kvmppc_restart_interrupt(vcpu, exit_nr); 799d30f6e48SScott Wood 800d30f6e48SScott Wood local_irq_enable(); 801d30f6e48SScott Wood 80297c95059SAlexander Graf trace_kvm_exit(exit_nr, vcpu); 803706fb730SAlexander Graf kvm_guest_exit(); 80497c95059SAlexander Graf 805d30f6e48SScott Wood run->exit_reason = KVM_EXIT_UNKNOWN; 806d30f6e48SScott Wood run->ready_for_interrupt_injection = 1; 807d30f6e48SScott Wood 808d30f6e48SScott Wood switch (exit_nr) { 809d30f6e48SScott Wood case BOOKE_INTERRUPT_MACHINE_CHECK: 810c35c9d84SAlexander Graf printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR)); 811c35c9d84SAlexander Graf kvmppc_dump_vcpu(vcpu); 812c35c9d84SAlexander Graf /* For debugging, send invalid exit reason to user space */ 813c35c9d84SAlexander Graf run->hw.hardware_exit_reason = ~1ULL << 32; 814c35c9d84SAlexander Graf run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR); 815c35c9d84SAlexander Graf r = RESUME_HOST; 816d30f6e48SScott Wood break; 817d30f6e48SScott Wood 818d30f6e48SScott Wood case BOOKE_INTERRUPT_EXTERNAL: 819d30f6e48SScott Wood kvmppc_account_exit(vcpu, EXT_INTR_EXITS); 820d30f6e48SScott Wood r = RESUME_GUEST; 821d30f6e48SScott Wood break; 822d30f6e48SScott Wood 823d30f6e48SScott Wood case BOOKE_INTERRUPT_DECREMENTER: 824d30f6e48SScott Wood kvmppc_account_exit(vcpu, DEC_EXITS); 825d30f6e48SScott Wood r = RESUME_GUEST; 826d30f6e48SScott Wood break; 827d30f6e48SScott Wood 8286328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 8296328e593SBharat Bhushan r = RESUME_GUEST; 8306328e593SBharat Bhushan break; 8316328e593SBharat Bhushan 832d30f6e48SScott Wood case BOOKE_INTERRUPT_DOORBELL: 833d30f6e48SScott Wood kvmppc_account_exit(vcpu, DBELL_EXITS); 834d30f6e48SScott Wood r = RESUME_GUEST; 835d30f6e48SScott Wood break; 836d30f6e48SScott Wood 837d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL_CRIT: 838d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 839d30f6e48SScott Wood 840d30f6e48SScott Wood /* 841d30f6e48SScott Wood * We are here because there is a pending guest interrupt 842d30f6e48SScott Wood * which could not be delivered as MSR_CE or MSR_ME was not 843d30f6e48SScott Wood * set. Once we break from here we will retry delivery. 844d30f6e48SScott Wood */ 845d30f6e48SScott Wood r = RESUME_GUEST; 846d30f6e48SScott Wood break; 847d30f6e48SScott Wood 848d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL: 849d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 850d30f6e48SScott Wood 851d30f6e48SScott Wood /* 852d30f6e48SScott Wood * We are here because there is a pending guest interrupt 853d30f6e48SScott Wood * which could not be delivered as MSR_EE was not set. Once 854d30f6e48SScott Wood * we break from here we will retry delivery. 855d30f6e48SScott Wood */ 856d30f6e48SScott Wood r = RESUME_GUEST; 857d30f6e48SScott Wood break; 858d30f6e48SScott Wood 85995f2e921SAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 86095f2e921SAlexander Graf r = RESUME_GUEST; 86195f2e921SAlexander Graf break; 86295f2e921SAlexander Graf 863d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_PRIV: 864d30f6e48SScott Wood r = emulation_exit(run, vcpu); 865d30f6e48SScott Wood break; 866d30f6e48SScott Wood 867d30f6e48SScott Wood case BOOKE_INTERRUPT_PROGRAM: 868d30f6e48SScott Wood if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) { 8690268597cSAlexander Graf /* 8700268597cSAlexander Graf * Program traps generated by user-level software must 8710268597cSAlexander Graf * be handled by the guest kernel. 8720268597cSAlexander Graf * 8730268597cSAlexander Graf * In GS mode, hypervisor privileged instructions trap 8740268597cSAlexander Graf * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are 8750268597cSAlexander Graf * actual program interrupts, handled by the guest. 8760268597cSAlexander Graf */ 877d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr); 878d30f6e48SScott Wood r = RESUME_GUEST; 879d30f6e48SScott Wood kvmppc_account_exit(vcpu, USR_PR_INST); 880d30f6e48SScott Wood break; 881d30f6e48SScott Wood } 882d30f6e48SScott Wood 883d30f6e48SScott Wood r = emulation_exit(run, vcpu); 884d9fbd03dSHollis Blanchard break; 885d9fbd03dSHollis Blanchard 886d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_FP_UNAVAIL: 887d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL); 8887b701591SHollis Blanchard kvmppc_account_exit(vcpu, FP_UNAVAIL); 889d9fbd03dSHollis Blanchard r = RESUME_GUEST; 890d9fbd03dSHollis Blanchard break; 891d9fbd03dSHollis Blanchard 8924cd35f67SScott Wood #ifdef CONFIG_SPE 8934cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: { 8944cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) 8954cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 8964cd35f67SScott Wood else 8974cd35f67SScott Wood kvmppc_booke_queue_irqprio(vcpu, 8984cd35f67SScott Wood BOOKE_IRQPRIO_SPE_UNAVAIL); 899bb3a8a17SHollis Blanchard r = RESUME_GUEST; 900bb3a8a17SHollis Blanchard break; 9014cd35f67SScott Wood } 902bb3a8a17SHollis Blanchard 903bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_DATA: 904bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA); 905bb3a8a17SHollis Blanchard r = RESUME_GUEST; 906bb3a8a17SHollis Blanchard break; 907bb3a8a17SHollis Blanchard 908bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_ROUND: 909bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND); 910bb3a8a17SHollis Blanchard r = RESUME_GUEST; 911bb3a8a17SHollis Blanchard break; 9124cd35f67SScott Wood #else 9134cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: 9144cd35f67SScott Wood /* 9154cd35f67SScott Wood * Guest wants SPE, but host kernel doesn't support it. Send 9164cd35f67SScott Wood * an "unimplemented operation" program check to the guest. 9174cd35f67SScott Wood */ 9184cd35f67SScott Wood kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV); 9194cd35f67SScott Wood r = RESUME_GUEST; 9204cd35f67SScott Wood break; 9214cd35f67SScott Wood 9224cd35f67SScott Wood /* 9234cd35f67SScott Wood * These really should never happen without CONFIG_SPE, 9244cd35f67SScott Wood * as we should never enable the real MSR[SPE] in the guest. 9254cd35f67SScott Wood */ 9264cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_DATA: 9274cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_ROUND: 9284cd35f67SScott Wood printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n", 9294cd35f67SScott Wood __func__, exit_nr, vcpu->arch.pc); 9304cd35f67SScott Wood run->hw.hardware_exit_reason = exit_nr; 9314cd35f67SScott Wood r = RESUME_HOST; 9324cd35f67SScott Wood break; 9334cd35f67SScott Wood #endif 934bb3a8a17SHollis Blanchard 935d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DATA_STORAGE: 936daf5e271SLiu Yu kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear, 937daf5e271SLiu Yu vcpu->arch.fault_esr); 9387b701591SHollis Blanchard kvmppc_account_exit(vcpu, DSI_EXITS); 939d9fbd03dSHollis Blanchard r = RESUME_GUEST; 940d9fbd03dSHollis Blanchard break; 941d9fbd03dSHollis Blanchard 942d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_INST_STORAGE: 943daf5e271SLiu Yu kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr); 9447b701591SHollis Blanchard kvmppc_account_exit(vcpu, ISI_EXITS); 945d9fbd03dSHollis Blanchard r = RESUME_GUEST; 946d9fbd03dSHollis Blanchard break; 947d9fbd03dSHollis Blanchard 948d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 949d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_SYSCALL: 950d30f6e48SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR)) { 951d30f6e48SScott Wood kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 952d30f6e48SScott Wood } else { 953d30f6e48SScott Wood /* 954d30f6e48SScott Wood * hcall from guest userspace -- send privileged 955d30f6e48SScott Wood * instruction program check. 956d30f6e48SScott Wood */ 957d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, ESR_PPR); 958d30f6e48SScott Wood } 959d30f6e48SScott Wood 960d30f6e48SScott Wood r = RESUME_GUEST; 961d30f6e48SScott Wood break; 962d30f6e48SScott Wood #else 963d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_SYSCALL: 9642a342ed5SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_PR) && 9652a342ed5SAlexander Graf (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) { 9662a342ed5SAlexander Graf /* KVM PV hypercalls */ 9672a342ed5SAlexander Graf kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 9682a342ed5SAlexander Graf r = RESUME_GUEST; 9692a342ed5SAlexander Graf } else { 9702a342ed5SAlexander Graf /* Guest syscalls */ 971d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL); 9722a342ed5SAlexander Graf } 9737b701591SHollis Blanchard kvmppc_account_exit(vcpu, SYSCALL_EXITS); 974d9fbd03dSHollis Blanchard r = RESUME_GUEST; 975d9fbd03dSHollis Blanchard break; 976d30f6e48SScott Wood #endif 977d9fbd03dSHollis Blanchard 978d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DTLB_MISS: { 979d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.fault_dear; 9807924bd41SHollis Blanchard int gtlb_index; 981475e7cddSHollis Blanchard gpa_t gpaddr; 982d9fbd03dSHollis Blanchard gfn_t gfn; 983d9fbd03dSHollis Blanchard 984bf7ca4bdSAlexander Graf #ifdef CONFIG_KVM_E500V2 985a4cd8b23SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR) && 986a4cd8b23SScott Wood (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 987a4cd8b23SScott Wood kvmppc_map_magic(vcpu); 988a4cd8b23SScott Wood kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 989a4cd8b23SScott Wood r = RESUME_GUEST; 990a4cd8b23SScott Wood 991a4cd8b23SScott Wood break; 992a4cd8b23SScott Wood } 993a4cd8b23SScott Wood #endif 994a4cd8b23SScott Wood 995d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 996fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 9977924bd41SHollis Blanchard if (gtlb_index < 0) { 998d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 999daf5e271SLiu Yu kvmppc_core_queue_dtlb_miss(vcpu, 1000daf5e271SLiu Yu vcpu->arch.fault_dear, 1001daf5e271SLiu Yu vcpu->arch.fault_esr); 1002b52a638cSHollis Blanchard kvmppc_mmu_dtlb_miss(vcpu); 10037b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS); 1004d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1005d9fbd03dSHollis Blanchard break; 1006d9fbd03dSHollis Blanchard } 1007d9fbd03dSHollis Blanchard 1008be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 1009475e7cddSHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1010d9fbd03dSHollis Blanchard 1011d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1012d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1013d9fbd03dSHollis Blanchard * didn't, and it is RAM. This could be because: 1014d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1015d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1016d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1017d9fbd03dSHollis Blanchard * invoking the guest. */ 101858a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 10197b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1020d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1021d9fbd03dSHollis Blanchard } else { 1022d9fbd03dSHollis Blanchard /* Guest has mapped and accessed a page which is not 1023d9fbd03dSHollis Blanchard * actually RAM. */ 1024475e7cddSHollis Blanchard vcpu->arch.paddr_accessed = gpaddr; 10256020c0f6SAlexander Graf vcpu->arch.vaddr_accessed = eaddr; 1026d9fbd03dSHollis Blanchard r = kvmppc_emulate_mmio(run, vcpu); 10277b701591SHollis Blanchard kvmppc_account_exit(vcpu, MMIO_EXITS); 1028d9fbd03dSHollis Blanchard } 1029d9fbd03dSHollis Blanchard 1030d9fbd03dSHollis Blanchard break; 1031d9fbd03dSHollis Blanchard } 1032d9fbd03dSHollis Blanchard 1033d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_ITLB_MISS: { 1034d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.pc; 103589168618SHollis Blanchard gpa_t gpaddr; 1036d9fbd03dSHollis Blanchard gfn_t gfn; 10377924bd41SHollis Blanchard int gtlb_index; 1038d9fbd03dSHollis Blanchard 1039d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1040d9fbd03dSHollis Blanchard 1041d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1042fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 10437924bd41SHollis Blanchard if (gtlb_index < 0) { 1044d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1045d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 1046b52a638cSHollis Blanchard kvmppc_mmu_itlb_miss(vcpu); 10477b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS); 1048d9fbd03dSHollis Blanchard break; 1049d9fbd03dSHollis Blanchard } 1050d9fbd03dSHollis Blanchard 10517b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS); 1052d9fbd03dSHollis Blanchard 1053be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 105489168618SHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1055d9fbd03dSHollis Blanchard 1056d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1057d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1058d9fbd03dSHollis Blanchard * didn't. This could be because: 1059d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1060d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1061d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1062d9fbd03dSHollis Blanchard * invoking the guest. */ 106358a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 1064d9fbd03dSHollis Blanchard } else { 1065d9fbd03dSHollis Blanchard /* Guest mapped and leaped at non-RAM! */ 1066d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK); 1067d9fbd03dSHollis Blanchard } 1068d9fbd03dSHollis Blanchard 1069d9fbd03dSHollis Blanchard break; 1070d9fbd03dSHollis Blanchard } 1071d9fbd03dSHollis Blanchard 1072d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DEBUG: { 1073d9fbd03dSHollis Blanchard u32 dbsr; 1074d9fbd03dSHollis Blanchard 1075d9fbd03dSHollis Blanchard vcpu->arch.pc = mfspr(SPRN_CSRR0); 1076d9fbd03dSHollis Blanchard 1077d9fbd03dSHollis Blanchard /* clear IAC events in DBSR register */ 1078d9fbd03dSHollis Blanchard dbsr = mfspr(SPRN_DBSR); 1079d9fbd03dSHollis Blanchard dbsr &= DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4; 1080d9fbd03dSHollis Blanchard mtspr(SPRN_DBSR, dbsr); 1081d9fbd03dSHollis Blanchard 1082d9fbd03dSHollis Blanchard run->exit_reason = KVM_EXIT_DEBUG; 10837b701591SHollis Blanchard kvmppc_account_exit(vcpu, DEBUG_EXITS); 1084d9fbd03dSHollis Blanchard r = RESUME_HOST; 1085d9fbd03dSHollis Blanchard break; 1086d9fbd03dSHollis Blanchard } 1087d9fbd03dSHollis Blanchard 1088d9fbd03dSHollis Blanchard default: 1089d9fbd03dSHollis Blanchard printk(KERN_EMERG "exit_nr %d\n", exit_nr); 1090d9fbd03dSHollis Blanchard BUG(); 1091d9fbd03dSHollis Blanchard } 1092d9fbd03dSHollis Blanchard 1093a8e4ef84SAlexander Graf /* 1094a8e4ef84SAlexander Graf * To avoid clobbering exit_reason, only check for signals if we 1095a8e4ef84SAlexander Graf * aren't already exiting to userspace for some other reason. 1096a8e4ef84SAlexander Graf */ 109703660ba2SAlexander Graf if (!(r & RESUME_HOST)) { 1098d9fbd03dSHollis Blanchard local_irq_disable(); 10997ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 11007ee78855SAlexander Graf if (s <= 0) { 110124afa37bSAlexander Graf local_irq_enable(); 11027ee78855SAlexander Graf r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV); 110324afa37bSAlexander Graf } else { 1104bd2be683SAlexander Graf kvmppc_lazy_ee_enable(); 110524afa37bSAlexander Graf } 110624afa37bSAlexander Graf } 1107706fb730SAlexander Graf 1108d9fbd03dSHollis Blanchard return r; 1109d9fbd03dSHollis Blanchard } 1110d9fbd03dSHollis Blanchard 1111d9fbd03dSHollis Blanchard /* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */ 1112d9fbd03dSHollis Blanchard int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu) 1113d9fbd03dSHollis Blanchard { 1114082decf2SHollis Blanchard int i; 1115af8f38b3SAlexander Graf int r; 1116082decf2SHollis Blanchard 1117d9fbd03dSHollis Blanchard vcpu->arch.pc = 0; 1118b5904972SScott Wood vcpu->arch.shared->pir = vcpu->vcpu_id; 11198e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */ 1120d30f6e48SScott Wood kvmppc_set_msr(vcpu, 0); 1121d9fbd03dSHollis Blanchard 1122d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 1123d30f6e48SScott Wood vcpu->arch.shadow_msr = MSR_USER | MSR_DE | MSR_IS | MSR_DS; 1124d9fbd03dSHollis Blanchard vcpu->arch.shadow_pid = 1; 1125d30f6e48SScott Wood vcpu->arch.shared->msr = 0; 1126d30f6e48SScott Wood #endif 1127d9fbd03dSHollis Blanchard 1128082decf2SHollis Blanchard /* Eye-catching numbers so we know if the guest takes an interrupt 1129082decf2SHollis Blanchard * before it's programmed its own IVPR/IVORs. */ 1130d9fbd03dSHollis Blanchard vcpu->arch.ivpr = 0x55550000; 1131082decf2SHollis Blanchard for (i = 0; i < BOOKE_IRQPRIO_MAX; i++) 1132082decf2SHollis Blanchard vcpu->arch.ivor[i] = 0x7700 | i * 4; 1133d9fbd03dSHollis Blanchard 113473e75b41SHollis Blanchard kvmppc_init_timing_stats(vcpu); 113573e75b41SHollis Blanchard 1136af8f38b3SAlexander Graf r = kvmppc_core_vcpu_setup(vcpu); 1137af8f38b3SAlexander Graf kvmppc_sanity_check(vcpu); 1138af8f38b3SAlexander Graf return r; 1139d9fbd03dSHollis Blanchard } 1140d9fbd03dSHollis Blanchard 1141f61c94bbSBharat Bhushan int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu) 1142f61c94bbSBharat Bhushan { 1143f61c94bbSBharat Bhushan /* setup watchdog timer once */ 1144f61c94bbSBharat Bhushan spin_lock_init(&vcpu->arch.wdt_lock); 1145f61c94bbSBharat Bhushan setup_timer(&vcpu->arch.wdt_timer, kvmppc_watchdog_func, 1146f61c94bbSBharat Bhushan (unsigned long)vcpu); 1147f61c94bbSBharat Bhushan 1148f61c94bbSBharat Bhushan return 0; 1149f61c94bbSBharat Bhushan } 1150f61c94bbSBharat Bhushan 1151f61c94bbSBharat Bhushan void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu) 1152f61c94bbSBharat Bhushan { 1153f61c94bbSBharat Bhushan del_timer_sync(&vcpu->arch.wdt_timer); 1154f61c94bbSBharat Bhushan } 1155f61c94bbSBharat Bhushan 1156d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1157d9fbd03dSHollis Blanchard { 1158d9fbd03dSHollis Blanchard int i; 1159d9fbd03dSHollis Blanchard 1160d9fbd03dSHollis Blanchard regs->pc = vcpu->arch.pc; 1161992b5b29SAlexander Graf regs->cr = kvmppc_get_cr(vcpu); 1162d9fbd03dSHollis Blanchard regs->ctr = vcpu->arch.ctr; 1163d9fbd03dSHollis Blanchard regs->lr = vcpu->arch.lr; 1164992b5b29SAlexander Graf regs->xer = kvmppc_get_xer(vcpu); 1165666e7252SAlexander Graf regs->msr = vcpu->arch.shared->msr; 1166de7906c3SAlexander Graf regs->srr0 = vcpu->arch.shared->srr0; 1167de7906c3SAlexander Graf regs->srr1 = vcpu->arch.shared->srr1; 1168d9fbd03dSHollis Blanchard regs->pid = vcpu->arch.pid; 1169a73a9599SAlexander Graf regs->sprg0 = vcpu->arch.shared->sprg0; 1170a73a9599SAlexander Graf regs->sprg1 = vcpu->arch.shared->sprg1; 1171a73a9599SAlexander Graf regs->sprg2 = vcpu->arch.shared->sprg2; 1172a73a9599SAlexander Graf regs->sprg3 = vcpu->arch.shared->sprg3; 1173b5904972SScott Wood regs->sprg4 = vcpu->arch.shared->sprg4; 1174b5904972SScott Wood regs->sprg5 = vcpu->arch.shared->sprg5; 1175b5904972SScott Wood regs->sprg6 = vcpu->arch.shared->sprg6; 1176b5904972SScott Wood regs->sprg7 = vcpu->arch.shared->sprg7; 1177d9fbd03dSHollis Blanchard 1178d9fbd03dSHollis Blanchard for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 11798e5b26b5SAlexander Graf regs->gpr[i] = kvmppc_get_gpr(vcpu, i); 1180d9fbd03dSHollis Blanchard 1181d9fbd03dSHollis Blanchard return 0; 1182d9fbd03dSHollis Blanchard } 1183d9fbd03dSHollis Blanchard 1184d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1185d9fbd03dSHollis Blanchard { 1186d9fbd03dSHollis Blanchard int i; 1187d9fbd03dSHollis Blanchard 1188d9fbd03dSHollis Blanchard vcpu->arch.pc = regs->pc; 1189992b5b29SAlexander Graf kvmppc_set_cr(vcpu, regs->cr); 1190d9fbd03dSHollis Blanchard vcpu->arch.ctr = regs->ctr; 1191d9fbd03dSHollis Blanchard vcpu->arch.lr = regs->lr; 1192992b5b29SAlexander Graf kvmppc_set_xer(vcpu, regs->xer); 1193b8fd68acSHollis Blanchard kvmppc_set_msr(vcpu, regs->msr); 1194de7906c3SAlexander Graf vcpu->arch.shared->srr0 = regs->srr0; 1195de7906c3SAlexander Graf vcpu->arch.shared->srr1 = regs->srr1; 11965ce941eeSScott Wood kvmppc_set_pid(vcpu, regs->pid); 1197a73a9599SAlexander Graf vcpu->arch.shared->sprg0 = regs->sprg0; 1198a73a9599SAlexander Graf vcpu->arch.shared->sprg1 = regs->sprg1; 1199a73a9599SAlexander Graf vcpu->arch.shared->sprg2 = regs->sprg2; 1200a73a9599SAlexander Graf vcpu->arch.shared->sprg3 = regs->sprg3; 1201b5904972SScott Wood vcpu->arch.shared->sprg4 = regs->sprg4; 1202b5904972SScott Wood vcpu->arch.shared->sprg5 = regs->sprg5; 1203b5904972SScott Wood vcpu->arch.shared->sprg6 = regs->sprg6; 1204b5904972SScott Wood vcpu->arch.shared->sprg7 = regs->sprg7; 1205d9fbd03dSHollis Blanchard 12068e5b26b5SAlexander Graf for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 12078e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, i, regs->gpr[i]); 1208d9fbd03dSHollis Blanchard 1209d9fbd03dSHollis Blanchard return 0; 1210d9fbd03dSHollis Blanchard } 1211d9fbd03dSHollis Blanchard 12125ce941eeSScott Wood static void get_sregs_base(struct kvm_vcpu *vcpu, 12135ce941eeSScott Wood struct kvm_sregs *sregs) 12145ce941eeSScott Wood { 12155ce941eeSScott Wood u64 tb = get_tb(); 12165ce941eeSScott Wood 12175ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_BASE; 12185ce941eeSScott Wood 12195ce941eeSScott Wood sregs->u.e.csrr0 = vcpu->arch.csrr0; 12205ce941eeSScott Wood sregs->u.e.csrr1 = vcpu->arch.csrr1; 12215ce941eeSScott Wood sregs->u.e.mcsr = vcpu->arch.mcsr; 1222d30f6e48SScott Wood sregs->u.e.esr = get_guest_esr(vcpu); 1223d30f6e48SScott Wood sregs->u.e.dear = get_guest_dear(vcpu); 12245ce941eeSScott Wood sregs->u.e.tsr = vcpu->arch.tsr; 12255ce941eeSScott Wood sregs->u.e.tcr = vcpu->arch.tcr; 12265ce941eeSScott Wood sregs->u.e.dec = kvmppc_get_dec(vcpu, tb); 12275ce941eeSScott Wood sregs->u.e.tb = tb; 12285ce941eeSScott Wood sregs->u.e.vrsave = vcpu->arch.vrsave; 12295ce941eeSScott Wood } 12305ce941eeSScott Wood 12315ce941eeSScott Wood static int set_sregs_base(struct kvm_vcpu *vcpu, 12325ce941eeSScott Wood struct kvm_sregs *sregs) 12335ce941eeSScott Wood { 12345ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_BASE)) 12355ce941eeSScott Wood return 0; 12365ce941eeSScott Wood 12375ce941eeSScott Wood vcpu->arch.csrr0 = sregs->u.e.csrr0; 12385ce941eeSScott Wood vcpu->arch.csrr1 = sregs->u.e.csrr1; 12395ce941eeSScott Wood vcpu->arch.mcsr = sregs->u.e.mcsr; 1240d30f6e48SScott Wood set_guest_esr(vcpu, sregs->u.e.esr); 1241d30f6e48SScott Wood set_guest_dear(vcpu, sregs->u.e.dear); 12425ce941eeSScott Wood vcpu->arch.vrsave = sregs->u.e.vrsave; 1243dfd4d47eSScott Wood kvmppc_set_tcr(vcpu, sregs->u.e.tcr); 12445ce941eeSScott Wood 1245dfd4d47eSScott Wood if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) { 12465ce941eeSScott Wood vcpu->arch.dec = sregs->u.e.dec; 12475ce941eeSScott Wood kvmppc_emulate_dec(vcpu); 1248dfd4d47eSScott Wood } 12495ce941eeSScott Wood 12505ce941eeSScott Wood if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR) { 1251f61c94bbSBharat Bhushan u32 old_tsr = vcpu->arch.tsr; 1252f61c94bbSBharat Bhushan 1253dfd4d47eSScott Wood vcpu->arch.tsr = sregs->u.e.tsr; 1254f61c94bbSBharat Bhushan 1255f61c94bbSBharat Bhushan if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS)) 1256f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1257f61c94bbSBharat Bhushan 1258dfd4d47eSScott Wood update_timer_ints(vcpu); 12595ce941eeSScott Wood } 12605ce941eeSScott Wood 12615ce941eeSScott Wood return 0; 12625ce941eeSScott Wood } 12635ce941eeSScott Wood 12645ce941eeSScott Wood static void get_sregs_arch206(struct kvm_vcpu *vcpu, 12655ce941eeSScott Wood struct kvm_sregs *sregs) 12665ce941eeSScott Wood { 12675ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_ARCH206; 12685ce941eeSScott Wood 1269841741f2SScott Wood sregs->u.e.pir = vcpu->vcpu_id; 12705ce941eeSScott Wood sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0; 12715ce941eeSScott Wood sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1; 12725ce941eeSScott Wood sregs->u.e.decar = vcpu->arch.decar; 12735ce941eeSScott Wood sregs->u.e.ivpr = vcpu->arch.ivpr; 12745ce941eeSScott Wood } 12755ce941eeSScott Wood 12765ce941eeSScott Wood static int set_sregs_arch206(struct kvm_vcpu *vcpu, 12775ce941eeSScott Wood struct kvm_sregs *sregs) 12785ce941eeSScott Wood { 12795ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206)) 12805ce941eeSScott Wood return 0; 12815ce941eeSScott Wood 1282841741f2SScott Wood if (sregs->u.e.pir != vcpu->vcpu_id) 12835ce941eeSScott Wood return -EINVAL; 12845ce941eeSScott Wood 12855ce941eeSScott Wood vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0; 12865ce941eeSScott Wood vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1; 12875ce941eeSScott Wood vcpu->arch.decar = sregs->u.e.decar; 12885ce941eeSScott Wood vcpu->arch.ivpr = sregs->u.e.ivpr; 12895ce941eeSScott Wood 12905ce941eeSScott Wood return 0; 12915ce941eeSScott Wood } 12925ce941eeSScott Wood 12935ce941eeSScott Wood void kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 12945ce941eeSScott Wood { 12955ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_IVOR; 12965ce941eeSScott Wood 12975ce941eeSScott Wood sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL]; 12985ce941eeSScott Wood sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK]; 12995ce941eeSScott Wood sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE]; 13005ce941eeSScott Wood sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE]; 13015ce941eeSScott Wood sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL]; 13025ce941eeSScott Wood sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT]; 13035ce941eeSScott Wood sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM]; 13045ce941eeSScott Wood sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL]; 13055ce941eeSScott Wood sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL]; 13065ce941eeSScott Wood sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL]; 13075ce941eeSScott Wood sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER]; 13085ce941eeSScott Wood sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT]; 13095ce941eeSScott Wood sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG]; 13105ce941eeSScott Wood sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS]; 13115ce941eeSScott Wood sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS]; 13125ce941eeSScott Wood sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG]; 13135ce941eeSScott Wood } 13145ce941eeSScott Wood 13155ce941eeSScott Wood int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 13165ce941eeSScott Wood { 13175ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_IVOR)) 13185ce941eeSScott Wood return 0; 13195ce941eeSScott Wood 13205ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0]; 13215ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1]; 13225ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2]; 13235ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3]; 13245ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4]; 13255ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5]; 13265ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6]; 13275ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7]; 13285ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8]; 13295ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9]; 13305ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10]; 13315ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11]; 13325ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12]; 13335ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13]; 13345ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14]; 13355ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15]; 13365ce941eeSScott Wood 13375ce941eeSScott Wood return 0; 13385ce941eeSScott Wood } 13395ce941eeSScott Wood 1340d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu, 1341d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1342d9fbd03dSHollis Blanchard { 13435ce941eeSScott Wood sregs->pvr = vcpu->arch.pvr; 13445ce941eeSScott Wood 13455ce941eeSScott Wood get_sregs_base(vcpu, sregs); 13465ce941eeSScott Wood get_sregs_arch206(vcpu, sregs); 13475ce941eeSScott Wood kvmppc_core_get_sregs(vcpu, sregs); 13485ce941eeSScott Wood return 0; 1349d9fbd03dSHollis Blanchard } 1350d9fbd03dSHollis Blanchard 1351d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu, 1352d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1353d9fbd03dSHollis Blanchard { 13545ce941eeSScott Wood int ret; 13555ce941eeSScott Wood 13565ce941eeSScott Wood if (vcpu->arch.pvr != sregs->pvr) 13575ce941eeSScott Wood return -EINVAL; 13585ce941eeSScott Wood 13595ce941eeSScott Wood ret = set_sregs_base(vcpu, sregs); 13605ce941eeSScott Wood if (ret < 0) 13615ce941eeSScott Wood return ret; 13625ce941eeSScott Wood 13635ce941eeSScott Wood ret = set_sregs_arch206(vcpu, sregs); 13645ce941eeSScott Wood if (ret < 0) 13655ce941eeSScott Wood return ret; 13665ce941eeSScott Wood 13675ce941eeSScott Wood return kvmppc_core_set_sregs(vcpu, sregs); 1368d9fbd03dSHollis Blanchard } 1369d9fbd03dSHollis Blanchard 137031f3438eSPaul Mackerras int kvm_vcpu_ioctl_get_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg) 137131f3438eSPaul Mackerras { 13726df8d3fcSBharat Bhushan int r = -EINVAL; 13736df8d3fcSBharat Bhushan 13746df8d3fcSBharat Bhushan switch (reg->id) { 13756df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 13766df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC2: 13776df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC3: 13786df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC4: { 13796df8d3fcSBharat Bhushan int iac = reg->id - KVM_REG_PPC_IAC1; 13806df8d3fcSBharat Bhushan r = copy_to_user((u64 __user *)(long)reg->addr, 13816df8d3fcSBharat Bhushan &vcpu->arch.dbg_reg.iac[iac], sizeof(u64)); 13826df8d3fcSBharat Bhushan break; 13836df8d3fcSBharat Bhushan } 13846df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 13856df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC2: { 13866df8d3fcSBharat Bhushan int dac = reg->id - KVM_REG_PPC_DAC1; 13876df8d3fcSBharat Bhushan r = copy_to_user((u64 __user *)(long)reg->addr, 13886df8d3fcSBharat Bhushan &vcpu->arch.dbg_reg.dac[dac], sizeof(u64)); 13896df8d3fcSBharat Bhushan break; 13906df8d3fcSBharat Bhushan } 1391*352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1392*352df1deSMihai Caraman case KVM_REG_PPC_EPCR: 1393*352df1deSMihai Caraman r = put_user(vcpu->arch.epcr, (u32 __user *)(long)reg->addr); 1394*352df1deSMihai Caraman break; 1395*352df1deSMihai Caraman #endif 13966df8d3fcSBharat Bhushan default: 13976df8d3fcSBharat Bhushan break; 13986df8d3fcSBharat Bhushan } 13996df8d3fcSBharat Bhushan return r; 140031f3438eSPaul Mackerras } 140131f3438eSPaul Mackerras 140231f3438eSPaul Mackerras int kvm_vcpu_ioctl_set_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg) 140331f3438eSPaul Mackerras { 14046df8d3fcSBharat Bhushan int r = -EINVAL; 14056df8d3fcSBharat Bhushan 14066df8d3fcSBharat Bhushan switch (reg->id) { 14076df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 14086df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC2: 14096df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC3: 14106df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC4: { 14116df8d3fcSBharat Bhushan int iac = reg->id - KVM_REG_PPC_IAC1; 14126df8d3fcSBharat Bhushan r = copy_from_user(&vcpu->arch.dbg_reg.iac[iac], 14136df8d3fcSBharat Bhushan (u64 __user *)(long)reg->addr, sizeof(u64)); 14146df8d3fcSBharat Bhushan break; 14156df8d3fcSBharat Bhushan } 14166df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 14176df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC2: { 14186df8d3fcSBharat Bhushan int dac = reg->id - KVM_REG_PPC_DAC1; 14196df8d3fcSBharat Bhushan r = copy_from_user(&vcpu->arch.dbg_reg.dac[dac], 14206df8d3fcSBharat Bhushan (u64 __user *)(long)reg->addr, sizeof(u64)); 14216df8d3fcSBharat Bhushan break; 14226df8d3fcSBharat Bhushan } 1423*352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1424*352df1deSMihai Caraman case KVM_REG_PPC_EPCR: { 1425*352df1deSMihai Caraman u32 new_epcr; 1426*352df1deSMihai Caraman r = get_user(new_epcr, (u32 __user *)(long)reg->addr); 1427*352df1deSMihai Caraman if (r == 0) 1428*352df1deSMihai Caraman kvmppc_set_epcr(vcpu, new_epcr); 1429*352df1deSMihai Caraman break; 1430*352df1deSMihai Caraman } 1431*352df1deSMihai Caraman #endif 14326df8d3fcSBharat Bhushan default: 14336df8d3fcSBharat Bhushan break; 14346df8d3fcSBharat Bhushan } 14356df8d3fcSBharat Bhushan return r; 143631f3438eSPaul Mackerras } 143731f3438eSPaul Mackerras 1438d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1439d9fbd03dSHollis Blanchard { 1440d9fbd03dSHollis Blanchard return -ENOTSUPP; 1441d9fbd03dSHollis Blanchard } 1442d9fbd03dSHollis Blanchard 1443d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1444d9fbd03dSHollis Blanchard { 1445d9fbd03dSHollis Blanchard return -ENOTSUPP; 1446d9fbd03dSHollis Blanchard } 1447d9fbd03dSHollis Blanchard 1448d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu, 1449d9fbd03dSHollis Blanchard struct kvm_translation *tr) 1450d9fbd03dSHollis Blanchard { 145198001d8dSAvi Kivity int r; 145298001d8dSAvi Kivity 145398001d8dSAvi Kivity r = kvmppc_core_vcpu_translate(vcpu, tr); 145498001d8dSAvi Kivity return r; 1455d9fbd03dSHollis Blanchard } 1456d9fbd03dSHollis Blanchard 14574e755758SAlexander Graf int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log) 14584e755758SAlexander Graf { 14594e755758SAlexander Graf return -ENOTSUPP; 14604e755758SAlexander Graf } 14614e755758SAlexander Graf 1462a66b48c3SPaul Mackerras void kvmppc_core_free_memslot(struct kvm_memory_slot *free, 1463a66b48c3SPaul Mackerras struct kvm_memory_slot *dont) 1464a66b48c3SPaul Mackerras { 1465a66b48c3SPaul Mackerras } 1466a66b48c3SPaul Mackerras 1467a66b48c3SPaul Mackerras int kvmppc_core_create_memslot(struct kvm_memory_slot *slot, 1468a66b48c3SPaul Mackerras unsigned long npages) 1469a66b48c3SPaul Mackerras { 1470a66b48c3SPaul Mackerras return 0; 1471a66b48c3SPaul Mackerras } 1472a66b48c3SPaul Mackerras 1473f9e0554dSPaul Mackerras int kvmppc_core_prepare_memory_region(struct kvm *kvm, 1474a66b48c3SPaul Mackerras struct kvm_memory_slot *memslot, 1475f9e0554dSPaul Mackerras struct kvm_userspace_memory_region *mem) 1476f9e0554dSPaul Mackerras { 1477f9e0554dSPaul Mackerras return 0; 1478f9e0554dSPaul Mackerras } 1479f9e0554dSPaul Mackerras 1480f9e0554dSPaul Mackerras void kvmppc_core_commit_memory_region(struct kvm *kvm, 1481dfe49dbdSPaul Mackerras struct kvm_userspace_memory_region *mem, 1482dfe49dbdSPaul Mackerras struct kvm_memory_slot old) 1483dfe49dbdSPaul Mackerras { 1484dfe49dbdSPaul Mackerras } 1485dfe49dbdSPaul Mackerras 1486dfe49dbdSPaul Mackerras void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot) 1487f9e0554dSPaul Mackerras { 1488f9e0554dSPaul Mackerras } 1489f9e0554dSPaul Mackerras 149038f98824SMihai Caraman void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr) 149138f98824SMihai Caraman { 149238f98824SMihai Caraman #if defined(CONFIG_64BIT) 149338f98824SMihai Caraman vcpu->arch.epcr = new_epcr; 149438f98824SMihai Caraman #ifdef CONFIG_KVM_BOOKE_HV 149538f98824SMihai Caraman vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM; 149638f98824SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 149738f98824SMihai Caraman vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM; 149838f98824SMihai Caraman #endif 149938f98824SMihai Caraman #endif 150038f98824SMihai Caraman } 150138f98824SMihai Caraman 1502dfd4d47eSScott Wood void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr) 1503dfd4d47eSScott Wood { 1504dfd4d47eSScott Wood vcpu->arch.tcr = new_tcr; 1505f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1506dfd4d47eSScott Wood update_timer_ints(vcpu); 1507dfd4d47eSScott Wood } 1508dfd4d47eSScott Wood 1509dfd4d47eSScott Wood void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1510dfd4d47eSScott Wood { 1511dfd4d47eSScott Wood set_bits(tsr_bits, &vcpu->arch.tsr); 1512dfd4d47eSScott Wood smp_wmb(); 1513dfd4d47eSScott Wood kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 1514dfd4d47eSScott Wood kvm_vcpu_kick(vcpu); 1515dfd4d47eSScott Wood } 1516dfd4d47eSScott Wood 1517dfd4d47eSScott Wood void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1518dfd4d47eSScott Wood { 1519dfd4d47eSScott Wood clear_bits(tsr_bits, &vcpu->arch.tsr); 1520f61c94bbSBharat Bhushan 1521f61c94bbSBharat Bhushan /* 1522f61c94bbSBharat Bhushan * We may have stopped the watchdog due to 1523f61c94bbSBharat Bhushan * being stuck on final expiration. 1524f61c94bbSBharat Bhushan */ 1525f61c94bbSBharat Bhushan if (tsr_bits & (TSR_ENW | TSR_WIS)) 1526f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1527f61c94bbSBharat Bhushan 1528dfd4d47eSScott Wood update_timer_ints(vcpu); 1529dfd4d47eSScott Wood } 1530dfd4d47eSScott Wood 1531dfd4d47eSScott Wood void kvmppc_decrementer_func(unsigned long data) 1532dfd4d47eSScott Wood { 1533dfd4d47eSScott Wood struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data; 1534dfd4d47eSScott Wood 153521bd000aSBharat Bhushan if (vcpu->arch.tcr & TCR_ARE) { 153621bd000aSBharat Bhushan vcpu->arch.dec = vcpu->arch.decar; 153721bd000aSBharat Bhushan kvmppc_emulate_dec(vcpu); 153821bd000aSBharat Bhushan } 153921bd000aSBharat Bhushan 1540dfd4d47eSScott Wood kvmppc_set_tsr_bits(vcpu, TSR_DIS); 1541dfd4d47eSScott Wood } 1542dfd4d47eSScott Wood 154394fa9d99SScott Wood void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 154494fa9d99SScott Wood { 1545a47d72f3SPaul Mackerras vcpu->cpu = smp_processor_id(); 1546d30f6e48SScott Wood current->thread.kvm_vcpu = vcpu; 154794fa9d99SScott Wood } 154894fa9d99SScott Wood 154994fa9d99SScott Wood void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu) 155094fa9d99SScott Wood { 1551d30f6e48SScott Wood current->thread.kvm_vcpu = NULL; 1552a47d72f3SPaul Mackerras vcpu->cpu = -1; 155394fa9d99SScott Wood } 155494fa9d99SScott Wood 15552986b8c7SStephen Rothwell int __init kvmppc_booke_init(void) 1556d9fbd03dSHollis Blanchard { 1557d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 1558d9fbd03dSHollis Blanchard unsigned long ivor[16]; 1559d9fbd03dSHollis Blanchard unsigned long max_ivor = 0; 1560d9fbd03dSHollis Blanchard int i; 1561d9fbd03dSHollis Blanchard 1562d9fbd03dSHollis Blanchard /* We install our own exception handlers by hijacking IVPR. IVPR must 1563d9fbd03dSHollis Blanchard * be 16-bit aligned, so we need a 64KB allocation. */ 1564d9fbd03dSHollis Blanchard kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO, 1565d9fbd03dSHollis Blanchard VCPU_SIZE_ORDER); 1566d9fbd03dSHollis Blanchard if (!kvmppc_booke_handlers) 1567d9fbd03dSHollis Blanchard return -ENOMEM; 1568d9fbd03dSHollis Blanchard 1569d9fbd03dSHollis Blanchard /* XXX make sure our handlers are smaller than Linux's */ 1570d9fbd03dSHollis Blanchard 1571d9fbd03dSHollis Blanchard /* Copy our interrupt handlers to match host IVORs. That way we don't 1572d9fbd03dSHollis Blanchard * have to swap the IVORs on every guest/host transition. */ 1573d9fbd03dSHollis Blanchard ivor[0] = mfspr(SPRN_IVOR0); 1574d9fbd03dSHollis Blanchard ivor[1] = mfspr(SPRN_IVOR1); 1575d9fbd03dSHollis Blanchard ivor[2] = mfspr(SPRN_IVOR2); 1576d9fbd03dSHollis Blanchard ivor[3] = mfspr(SPRN_IVOR3); 1577d9fbd03dSHollis Blanchard ivor[4] = mfspr(SPRN_IVOR4); 1578d9fbd03dSHollis Blanchard ivor[5] = mfspr(SPRN_IVOR5); 1579d9fbd03dSHollis Blanchard ivor[6] = mfspr(SPRN_IVOR6); 1580d9fbd03dSHollis Blanchard ivor[7] = mfspr(SPRN_IVOR7); 1581d9fbd03dSHollis Blanchard ivor[8] = mfspr(SPRN_IVOR8); 1582d9fbd03dSHollis Blanchard ivor[9] = mfspr(SPRN_IVOR9); 1583d9fbd03dSHollis Blanchard ivor[10] = mfspr(SPRN_IVOR10); 1584d9fbd03dSHollis Blanchard ivor[11] = mfspr(SPRN_IVOR11); 1585d9fbd03dSHollis Blanchard ivor[12] = mfspr(SPRN_IVOR12); 1586d9fbd03dSHollis Blanchard ivor[13] = mfspr(SPRN_IVOR13); 1587d9fbd03dSHollis Blanchard ivor[14] = mfspr(SPRN_IVOR14); 1588d9fbd03dSHollis Blanchard ivor[15] = mfspr(SPRN_IVOR15); 1589d9fbd03dSHollis Blanchard 1590d9fbd03dSHollis Blanchard for (i = 0; i < 16; i++) { 1591d9fbd03dSHollis Blanchard if (ivor[i] > max_ivor) 1592d9fbd03dSHollis Blanchard max_ivor = ivor[i]; 1593d9fbd03dSHollis Blanchard 1594d9fbd03dSHollis Blanchard memcpy((void *)kvmppc_booke_handlers + ivor[i], 1595d9fbd03dSHollis Blanchard kvmppc_handlers_start + i * kvmppc_handler_len, 1596d9fbd03dSHollis Blanchard kvmppc_handler_len); 1597d9fbd03dSHollis Blanchard } 1598d9fbd03dSHollis Blanchard flush_icache_range(kvmppc_booke_handlers, 1599d9fbd03dSHollis Blanchard kvmppc_booke_handlers + max_ivor + kvmppc_handler_len); 1600d30f6e48SScott Wood #endif /* !BOOKE_HV */ 1601db93f574SHollis Blanchard return 0; 1602d9fbd03dSHollis Blanchard } 1603d9fbd03dSHollis Blanchard 1604db93f574SHollis Blanchard void __exit kvmppc_booke_exit(void) 1605d9fbd03dSHollis Blanchard { 1606d9fbd03dSHollis Blanchard free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER); 1607d9fbd03dSHollis Blanchard kvm_exit(); 1608d9fbd03dSHollis Blanchard } 1609