1d9fbd03dSHollis Blanchard /* 2d9fbd03dSHollis Blanchard * This program is free software; you can redistribute it and/or modify 3d9fbd03dSHollis Blanchard * it under the terms of the GNU General Public License, version 2, as 4d9fbd03dSHollis Blanchard * published by the Free Software Foundation. 5d9fbd03dSHollis Blanchard * 6d9fbd03dSHollis Blanchard * This program is distributed in the hope that it will be useful, 7d9fbd03dSHollis Blanchard * but WITHOUT ANY WARRANTY; without even the implied warranty of 8d9fbd03dSHollis Blanchard * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 9d9fbd03dSHollis Blanchard * GNU General Public License for more details. 10d9fbd03dSHollis Blanchard * 11d9fbd03dSHollis Blanchard * You should have received a copy of the GNU General Public License 12d9fbd03dSHollis Blanchard * along with this program; if not, write to the Free Software 13d9fbd03dSHollis Blanchard * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. 14d9fbd03dSHollis Blanchard * 15d9fbd03dSHollis Blanchard * Copyright IBM Corp. 2007 164cd35f67SScott Wood * Copyright 2010-2011 Freescale Semiconductor, Inc. 17d9fbd03dSHollis Blanchard * 18d9fbd03dSHollis Blanchard * Authors: Hollis Blanchard <hollisb@us.ibm.com> 19d9fbd03dSHollis Blanchard * Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com> 20d30f6e48SScott Wood * Scott Wood <scottwood@freescale.com> 21d30f6e48SScott Wood * Varun Sethi <varun.sethi@freescale.com> 22d9fbd03dSHollis Blanchard */ 23d9fbd03dSHollis Blanchard 24d9fbd03dSHollis Blanchard #include <linux/errno.h> 25d9fbd03dSHollis Blanchard #include <linux/err.h> 26d9fbd03dSHollis Blanchard #include <linux/kvm_host.h> 275a0e3ad6STejun Heo #include <linux/gfp.h> 28d9fbd03dSHollis Blanchard #include <linux/module.h> 29d9fbd03dSHollis Blanchard #include <linux/vmalloc.h> 30d9fbd03dSHollis Blanchard #include <linux/fs.h> 317924bd41SHollis Blanchard 32d9fbd03dSHollis Blanchard #include <asm/cputable.h> 33d9fbd03dSHollis Blanchard #include <asm/uaccess.h> 34d9fbd03dSHollis Blanchard #include <asm/kvm_ppc.h> 35d9fbd03dSHollis Blanchard #include <asm/cacheflush.h> 36d30f6e48SScott Wood #include <asm/dbell.h> 37d30f6e48SScott Wood #include <asm/hw_irq.h> 38d30f6e48SScott Wood #include <asm/irq.h> 39b50df19cSMihai Caraman #include <asm/time.h> 40d9fbd03dSHollis Blanchard 41d30f6e48SScott Wood #include "timing.h" 4275f74f0dSHollis Blanchard #include "booke.h" 43dba291f2SAneesh Kumar K.V 44dba291f2SAneesh Kumar K.V #define CREATE_TRACE_POINTS 45dba291f2SAneesh Kumar K.V #include "trace_booke.h" 46d9fbd03dSHollis Blanchard 47d9fbd03dSHollis Blanchard unsigned long kvmppc_booke_handlers; 48d9fbd03dSHollis Blanchard 49d9fbd03dSHollis Blanchard #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM 50d9fbd03dSHollis Blanchard #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU 51d9fbd03dSHollis Blanchard 52d9fbd03dSHollis Blanchard struct kvm_stats_debugfs_item debugfs_entries[] = { 53d9fbd03dSHollis Blanchard { "mmio", VCPU_STAT(mmio_exits) }, 54d9fbd03dSHollis Blanchard { "sig", VCPU_STAT(signal_exits) }, 55d9fbd03dSHollis Blanchard { "itlb_r", VCPU_STAT(itlb_real_miss_exits) }, 56d9fbd03dSHollis Blanchard { "itlb_v", VCPU_STAT(itlb_virt_miss_exits) }, 57d9fbd03dSHollis Blanchard { "dtlb_r", VCPU_STAT(dtlb_real_miss_exits) }, 58d9fbd03dSHollis Blanchard { "dtlb_v", VCPU_STAT(dtlb_virt_miss_exits) }, 59d9fbd03dSHollis Blanchard { "sysc", VCPU_STAT(syscall_exits) }, 60d9fbd03dSHollis Blanchard { "isi", VCPU_STAT(isi_exits) }, 61d9fbd03dSHollis Blanchard { "dsi", VCPU_STAT(dsi_exits) }, 62d9fbd03dSHollis Blanchard { "inst_emu", VCPU_STAT(emulated_inst_exits) }, 63d9fbd03dSHollis Blanchard { "dec", VCPU_STAT(dec_exits) }, 64d9fbd03dSHollis Blanchard { "ext_intr", VCPU_STAT(ext_intr_exits) }, 65d9fbd03dSHollis Blanchard { "halt_wakeup", VCPU_STAT(halt_wakeup) }, 66d30f6e48SScott Wood { "doorbell", VCPU_STAT(dbell_exits) }, 67d30f6e48SScott Wood { "guest doorbell", VCPU_STAT(gdbell_exits) }, 68cf1c5ca4SAlexander Graf { "remote_tlb_flush", VM_STAT(remote_tlb_flush) }, 69d9fbd03dSHollis Blanchard { NULL } 70d9fbd03dSHollis Blanchard }; 71d9fbd03dSHollis Blanchard 72d9fbd03dSHollis Blanchard /* TODO: use vcpu_printf() */ 73d9fbd03dSHollis Blanchard void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu) 74d9fbd03dSHollis Blanchard { 75d9fbd03dSHollis Blanchard int i; 76d9fbd03dSHollis Blanchard 77666e7252SAlexander Graf printk("pc: %08lx msr: %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr); 785cf8ca22SHollis Blanchard printk("lr: %08lx ctr: %08lx\n", vcpu->arch.lr, vcpu->arch.ctr); 79de7906c3SAlexander Graf printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0, 80de7906c3SAlexander Graf vcpu->arch.shared->srr1); 81d9fbd03dSHollis Blanchard 82d9fbd03dSHollis Blanchard printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions); 83d9fbd03dSHollis Blanchard 84d9fbd03dSHollis Blanchard for (i = 0; i < 32; i += 4) { 855cf8ca22SHollis Blanchard printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i, 868e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i), 878e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+1), 888e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+2), 898e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+3)); 90d9fbd03dSHollis Blanchard } 91d9fbd03dSHollis Blanchard } 92d9fbd03dSHollis Blanchard 934cd35f67SScott Wood #ifdef CONFIG_SPE 944cd35f67SScott Wood void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu) 954cd35f67SScott Wood { 964cd35f67SScott Wood preempt_disable(); 974cd35f67SScott Wood enable_kernel_spe(); 984cd35f67SScott Wood kvmppc_save_guest_spe(vcpu); 994cd35f67SScott Wood vcpu->arch.shadow_msr &= ~MSR_SPE; 1004cd35f67SScott Wood preempt_enable(); 1014cd35f67SScott Wood } 1024cd35f67SScott Wood 1034cd35f67SScott Wood static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu) 1044cd35f67SScott Wood { 1054cd35f67SScott Wood preempt_disable(); 1064cd35f67SScott Wood enable_kernel_spe(); 1074cd35f67SScott Wood kvmppc_load_guest_spe(vcpu); 1084cd35f67SScott Wood vcpu->arch.shadow_msr |= MSR_SPE; 1094cd35f67SScott Wood preempt_enable(); 1104cd35f67SScott Wood } 1114cd35f67SScott Wood 1124cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1134cd35f67SScott Wood { 1144cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) { 1154cd35f67SScott Wood if (!(vcpu->arch.shadow_msr & MSR_SPE)) 1164cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 1174cd35f67SScott Wood } else if (vcpu->arch.shadow_msr & MSR_SPE) { 1184cd35f67SScott Wood kvmppc_vcpu_disable_spe(vcpu); 1194cd35f67SScott Wood } 1204cd35f67SScott Wood } 1214cd35f67SScott Wood #else 1224cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1234cd35f67SScott Wood { 1244cd35f67SScott Wood } 1254cd35f67SScott Wood #endif 1264cd35f67SScott Wood 1277a08c274SAlexander Graf static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu) 1287a08c274SAlexander Graf { 1297a08c274SAlexander Graf #if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV) 1307a08c274SAlexander Graf /* We always treat the FP bit as enabled from the host 1317a08c274SAlexander Graf perspective, so only need to adjust the shadow MSR */ 1327a08c274SAlexander Graf vcpu->arch.shadow_msr &= ~MSR_FP; 1337a08c274SAlexander Graf vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP; 1347a08c274SAlexander Graf #endif 1357a08c274SAlexander Graf } 1367a08c274SAlexander Graf 137ce11e48bSBharat Bhushan static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu) 138ce11e48bSBharat Bhushan { 139ce11e48bSBharat Bhushan /* Synchronize guest's desire to get debug interrupts into shadow MSR */ 140ce11e48bSBharat Bhushan #ifndef CONFIG_KVM_BOOKE_HV 141ce11e48bSBharat Bhushan vcpu->arch.shadow_msr &= ~MSR_DE; 142ce11e48bSBharat Bhushan vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE; 143ce11e48bSBharat Bhushan #endif 144ce11e48bSBharat Bhushan 145ce11e48bSBharat Bhushan /* Force enable debug interrupts when user space wants to debug */ 146ce11e48bSBharat Bhushan if (vcpu->guest_debug) { 147ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 148ce11e48bSBharat Bhushan /* 149ce11e48bSBharat Bhushan * Since there is no shadow MSR, sync MSR_DE into the guest 150ce11e48bSBharat Bhushan * visible MSR. 151ce11e48bSBharat Bhushan */ 152ce11e48bSBharat Bhushan vcpu->arch.shared->msr |= MSR_DE; 153ce11e48bSBharat Bhushan #else 154ce11e48bSBharat Bhushan vcpu->arch.shadow_msr |= MSR_DE; 155ce11e48bSBharat Bhushan vcpu->arch.shared->msr &= ~MSR_DE; 156ce11e48bSBharat Bhushan #endif 157ce11e48bSBharat Bhushan } 158ce11e48bSBharat Bhushan } 159ce11e48bSBharat Bhushan 160dd9ebf1fSLiu Yu /* 161dd9ebf1fSLiu Yu * Helper function for "full" MSR writes. No need to call this if only 162dd9ebf1fSLiu Yu * EE/CE/ME/DE/RI are changing. 163dd9ebf1fSLiu Yu */ 1644cd35f67SScott Wood void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr) 1654cd35f67SScott Wood { 166dd9ebf1fSLiu Yu u32 old_msr = vcpu->arch.shared->msr; 1674cd35f67SScott Wood 168d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 169d30f6e48SScott Wood new_msr |= MSR_GS; 170d30f6e48SScott Wood #endif 171d30f6e48SScott Wood 1724cd35f67SScott Wood vcpu->arch.shared->msr = new_msr; 1734cd35f67SScott Wood 174dd9ebf1fSLiu Yu kvmppc_mmu_msr_notify(vcpu, old_msr); 1754cd35f67SScott Wood kvmppc_vcpu_sync_spe(vcpu); 1767a08c274SAlexander Graf kvmppc_vcpu_sync_fpu(vcpu); 177ce11e48bSBharat Bhushan kvmppc_vcpu_sync_debug(vcpu); 1784cd35f67SScott Wood } 1794cd35f67SScott Wood 180d4cf3892SHollis Blanchard static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu, 181d4cf3892SHollis Blanchard unsigned int priority) 1829dd921cfSHollis Blanchard { 1836346046cSAlexander Graf trace_kvm_booke_queue_irqprio(vcpu, priority); 1849dd921cfSHollis Blanchard set_bit(priority, &vcpu->arch.pending_exceptions); 1859dd921cfSHollis Blanchard } 1869dd921cfSHollis Blanchard 1878de12015SAlexander Graf void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu, 188daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 1899dd921cfSHollis Blanchard { 190daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 191daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 192daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS); 193daf5e271SLiu Yu } 194daf5e271SLiu Yu 1958de12015SAlexander Graf void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu, 196daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 197daf5e271SLiu Yu { 198daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 199daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 200daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE); 201daf5e271SLiu Yu } 202daf5e271SLiu Yu 2038de12015SAlexander Graf void kvmppc_core_queue_itlb_miss(struct kvm_vcpu *vcpu) 2048de12015SAlexander Graf { 2058de12015SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 2068de12015SAlexander Graf } 2078de12015SAlexander Graf 2088de12015SAlexander Graf void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, ulong esr_flags) 209daf5e271SLiu Yu { 210daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 211daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE); 212daf5e271SLiu Yu } 213daf5e271SLiu Yu 214011da899SAlexander Graf static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags, 215011da899SAlexander Graf ulong esr_flags) 216011da899SAlexander Graf { 217011da899SAlexander Graf vcpu->arch.queued_dear = dear_flags; 218011da899SAlexander Graf vcpu->arch.queued_esr = esr_flags; 219011da899SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT); 220011da899SAlexander Graf } 221011da899SAlexander Graf 222daf5e271SLiu Yu void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags) 223daf5e271SLiu Yu { 224daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 225d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM); 2269dd921cfSHollis Blanchard } 2279dd921cfSHollis Blanchard 2289dd921cfSHollis Blanchard void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu) 2299dd921cfSHollis Blanchard { 230d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER); 2319dd921cfSHollis Blanchard } 2329dd921cfSHollis Blanchard 2339dd921cfSHollis Blanchard int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu) 2349dd921cfSHollis Blanchard { 235d4cf3892SHollis Blanchard return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 2369dd921cfSHollis Blanchard } 2379dd921cfSHollis Blanchard 2387706664dSAlexander Graf void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu) 2397706664dSAlexander Graf { 2407706664dSAlexander Graf clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 2417706664dSAlexander Graf } 2427706664dSAlexander Graf 2439dd921cfSHollis Blanchard void kvmppc_core_queue_external(struct kvm_vcpu *vcpu, 2449dd921cfSHollis Blanchard struct kvm_interrupt *irq) 2459dd921cfSHollis Blanchard { 246c5335f17SAlexander Graf unsigned int prio = BOOKE_IRQPRIO_EXTERNAL; 247c5335f17SAlexander Graf 248c5335f17SAlexander Graf if (irq->irq == KVM_INTERRUPT_SET_LEVEL) 249c5335f17SAlexander Graf prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL; 250c5335f17SAlexander Graf 251c5335f17SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, prio); 2529dd921cfSHollis Blanchard } 2539dd921cfSHollis Blanchard 2544fe27d2aSPaul Mackerras void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu) 2554496f974SAlexander Graf { 2564496f974SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions); 257c5335f17SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions); 2584496f974SAlexander Graf } 2594496f974SAlexander Graf 260f61c94bbSBharat Bhushan static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu) 261f61c94bbSBharat Bhushan { 262f61c94bbSBharat Bhushan kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG); 263f61c94bbSBharat Bhushan } 264f61c94bbSBharat Bhushan 265f61c94bbSBharat Bhushan static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu) 266f61c94bbSBharat Bhushan { 267f61c94bbSBharat Bhushan clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions); 268f61c94bbSBharat Bhushan } 269f61c94bbSBharat Bhushan 270d30f6e48SScott Wood static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 271d30f6e48SScott Wood { 27231579eeaSBharat Bhushan kvmppc_set_srr0(vcpu, srr0); 27331579eeaSBharat Bhushan kvmppc_set_srr1(vcpu, srr1); 274d30f6e48SScott Wood } 275d30f6e48SScott Wood 276d30f6e48SScott Wood static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 277d30f6e48SScott Wood { 278d30f6e48SScott Wood vcpu->arch.csrr0 = srr0; 279d30f6e48SScott Wood vcpu->arch.csrr1 = srr1; 280d30f6e48SScott Wood } 281d30f6e48SScott Wood 282d30f6e48SScott Wood static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 283d30f6e48SScott Wood { 284d30f6e48SScott Wood if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) { 285d30f6e48SScott Wood vcpu->arch.dsrr0 = srr0; 286d30f6e48SScott Wood vcpu->arch.dsrr1 = srr1; 287d30f6e48SScott Wood } else { 288d30f6e48SScott Wood set_guest_csrr(vcpu, srr0, srr1); 289d30f6e48SScott Wood } 290d30f6e48SScott Wood } 291d30f6e48SScott Wood 292d30f6e48SScott Wood static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 293d30f6e48SScott Wood { 294d30f6e48SScott Wood vcpu->arch.mcsrr0 = srr0; 295d30f6e48SScott Wood vcpu->arch.mcsrr1 = srr1; 296d30f6e48SScott Wood } 297d30f6e48SScott Wood 298d4cf3892SHollis Blanchard /* Deliver the interrupt of the corresponding priority, if possible. */ 299d4cf3892SHollis Blanchard static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu, 300d4cf3892SHollis Blanchard unsigned int priority) 301d9fbd03dSHollis Blanchard { 302d4cf3892SHollis Blanchard int allowed = 0; 30379300f8cSAlexander Graf ulong msr_mask = 0; 3041c810636SAlexander Graf bool update_esr = false, update_dear = false, update_epr = false; 3055c6cedf4SAlexander Graf ulong crit_raw = vcpu->arch.shared->critical; 3065c6cedf4SAlexander Graf ulong crit_r1 = kvmppc_get_gpr(vcpu, 1); 3075c6cedf4SAlexander Graf bool crit; 308c5335f17SAlexander Graf bool keep_irq = false; 309d30f6e48SScott Wood enum int_class int_class; 31095e90b43SMihai Caraman ulong new_msr = vcpu->arch.shared->msr; 3115c6cedf4SAlexander Graf 3125c6cedf4SAlexander Graf /* Truncate crit indicators in 32 bit mode */ 3135c6cedf4SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_SF)) { 3145c6cedf4SAlexander Graf crit_raw &= 0xffffffff; 3155c6cedf4SAlexander Graf crit_r1 &= 0xffffffff; 3165c6cedf4SAlexander Graf } 3175c6cedf4SAlexander Graf 3185c6cedf4SAlexander Graf /* Critical section when crit == r1 */ 3195c6cedf4SAlexander Graf crit = (crit_raw == crit_r1); 3205c6cedf4SAlexander Graf /* ... and we're in supervisor mode */ 3215c6cedf4SAlexander Graf crit = crit && !(vcpu->arch.shared->msr & MSR_PR); 322d9fbd03dSHollis Blanchard 323c5335f17SAlexander Graf if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) { 324c5335f17SAlexander Graf priority = BOOKE_IRQPRIO_EXTERNAL; 325c5335f17SAlexander Graf keep_irq = true; 326c5335f17SAlexander Graf } 327c5335f17SAlexander Graf 3285df554adSScott Wood if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags) 3291c810636SAlexander Graf update_epr = true; 3301c810636SAlexander Graf 331d4cf3892SHollis Blanchard switch (priority) { 332d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DTLB_MISS: 333daf5e271SLiu Yu case BOOKE_IRQPRIO_DATA_STORAGE: 334011da899SAlexander Graf case BOOKE_IRQPRIO_ALIGNMENT: 335daf5e271SLiu Yu update_dear = true; 336daf5e271SLiu Yu /* fall through */ 337daf5e271SLiu Yu case BOOKE_IRQPRIO_INST_STORAGE: 338daf5e271SLiu Yu case BOOKE_IRQPRIO_PROGRAM: 339daf5e271SLiu Yu update_esr = true; 340daf5e271SLiu Yu /* fall through */ 341d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_ITLB_MISS: 342d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_SYSCALL: 343d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FP_UNAVAIL: 344bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_UNAVAIL: 345bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_DATA: 346bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_ROUND: 347d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_AP_UNAVAIL: 348d4cf3892SHollis Blanchard allowed = 1; 34979300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 350d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 351d9fbd03dSHollis Blanchard break; 352f61c94bbSBharat Bhushan case BOOKE_IRQPRIO_WATCHDOG: 353d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_CRITICAL: 3544ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL_CRIT: 355666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_CE; 356d30f6e48SScott Wood allowed = allowed && !crit; 35779300f8cSAlexander Graf msr_mask = MSR_ME; 358d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 359d9fbd03dSHollis Blanchard break; 360d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_MACHINE_CHECK: 361666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_ME; 362d30f6e48SScott Wood allowed = allowed && !crit; 363d30f6e48SScott Wood int_class = INT_CLASS_MC; 364d9fbd03dSHollis Blanchard break; 365d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DECREMENTER: 366d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FIT: 367dfd4d47eSScott Wood keep_irq = true; 368dfd4d47eSScott Wood /* fall through */ 369dfd4d47eSScott Wood case BOOKE_IRQPRIO_EXTERNAL: 3704ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL: 371666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_EE; 3725c6cedf4SAlexander Graf allowed = allowed && !crit; 37379300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 374d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 375d9fbd03dSHollis Blanchard break; 376d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DEBUG: 377666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_DE; 378d30f6e48SScott Wood allowed = allowed && !crit; 37979300f8cSAlexander Graf msr_mask = MSR_ME; 3809fee7563SBharat Bhushan if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) 3819fee7563SBharat Bhushan int_class = INT_CLASS_DBG; 3829fee7563SBharat Bhushan else 383d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 3849fee7563SBharat Bhushan 385d9fbd03dSHollis Blanchard break; 386d9fbd03dSHollis Blanchard } 387d9fbd03dSHollis Blanchard 388d4cf3892SHollis Blanchard if (allowed) { 389d30f6e48SScott Wood switch (int_class) { 390d30f6e48SScott Wood case INT_CLASS_NONCRIT: 391d30f6e48SScott Wood set_guest_srr(vcpu, vcpu->arch.pc, 392d30f6e48SScott Wood vcpu->arch.shared->msr); 393d30f6e48SScott Wood break; 394d30f6e48SScott Wood case INT_CLASS_CRIT: 395d30f6e48SScott Wood set_guest_csrr(vcpu, vcpu->arch.pc, 396d30f6e48SScott Wood vcpu->arch.shared->msr); 397d30f6e48SScott Wood break; 398d30f6e48SScott Wood case INT_CLASS_DBG: 399d30f6e48SScott Wood set_guest_dsrr(vcpu, vcpu->arch.pc, 400d30f6e48SScott Wood vcpu->arch.shared->msr); 401d30f6e48SScott Wood break; 402d30f6e48SScott Wood case INT_CLASS_MC: 403d30f6e48SScott Wood set_guest_mcsrr(vcpu, vcpu->arch.pc, 404d30f6e48SScott Wood vcpu->arch.shared->msr); 405d30f6e48SScott Wood break; 406d30f6e48SScott Wood } 407d30f6e48SScott Wood 408d4cf3892SHollis Blanchard vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority]; 409daf5e271SLiu Yu if (update_esr == true) 410dc168549SBharat Bhushan kvmppc_set_esr(vcpu, vcpu->arch.queued_esr); 411daf5e271SLiu Yu if (update_dear == true) 412a5414d4bSBharat Bhushan kvmppc_set_dar(vcpu, vcpu->arch.queued_dear); 4135df554adSScott Wood if (update_epr == true) { 4145df554adSScott Wood if (vcpu->arch.epr_flags & KVMPPC_EPR_USER) 4151c810636SAlexander Graf kvm_make_request(KVM_REQ_EPR_EXIT, vcpu); 416eb1e4f43SScott Wood else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) { 417eb1e4f43SScott Wood BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC); 418eb1e4f43SScott Wood kvmppc_mpic_set_epr(vcpu); 419eb1e4f43SScott Wood } 4205df554adSScott Wood } 42195e90b43SMihai Caraman 42295e90b43SMihai Caraman new_msr &= msr_mask; 42395e90b43SMihai Caraman #if defined(CONFIG_64BIT) 42495e90b43SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 42595e90b43SMihai Caraman new_msr |= MSR_CM; 42695e90b43SMihai Caraman #endif 42795e90b43SMihai Caraman kvmppc_set_msr(vcpu, new_msr); 428d4cf3892SHollis Blanchard 429c5335f17SAlexander Graf if (!keep_irq) 430d4cf3892SHollis Blanchard clear_bit(priority, &vcpu->arch.pending_exceptions); 431d4cf3892SHollis Blanchard } 432d4cf3892SHollis Blanchard 433d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 434d30f6e48SScott Wood /* 435d30f6e48SScott Wood * If an interrupt is pending but masked, raise a guest doorbell 436d30f6e48SScott Wood * so that we are notified when the guest enables the relevant 437d30f6e48SScott Wood * MSR bit. 438d30f6e48SScott Wood */ 439d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE) 440d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT); 441d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE) 442d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT); 443d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK) 444d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC); 445d30f6e48SScott Wood #endif 446d30f6e48SScott Wood 447d4cf3892SHollis Blanchard return allowed; 448d9fbd03dSHollis Blanchard } 449d9fbd03dSHollis Blanchard 450f61c94bbSBharat Bhushan /* 451f61c94bbSBharat Bhushan * Return the number of jiffies until the next timeout. If the timeout is 452f61c94bbSBharat Bhushan * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA 453f61c94bbSBharat Bhushan * because the larger value can break the timer APIs. 454f61c94bbSBharat Bhushan */ 455f61c94bbSBharat Bhushan static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu) 456f61c94bbSBharat Bhushan { 457f61c94bbSBharat Bhushan u64 tb, wdt_tb, wdt_ticks = 0; 458f61c94bbSBharat Bhushan u64 nr_jiffies = 0; 459f61c94bbSBharat Bhushan u32 period = TCR_GET_WP(vcpu->arch.tcr); 460f61c94bbSBharat Bhushan 461f61c94bbSBharat Bhushan wdt_tb = 1ULL << (63 - period); 462f61c94bbSBharat Bhushan tb = get_tb(); 463f61c94bbSBharat Bhushan /* 464f61c94bbSBharat Bhushan * The watchdog timeout will hapeen when TB bit corresponding 465f61c94bbSBharat Bhushan * to watchdog will toggle from 0 to 1. 466f61c94bbSBharat Bhushan */ 467f61c94bbSBharat Bhushan if (tb & wdt_tb) 468f61c94bbSBharat Bhushan wdt_ticks = wdt_tb; 469f61c94bbSBharat Bhushan 470f61c94bbSBharat Bhushan wdt_ticks += wdt_tb - (tb & (wdt_tb - 1)); 471f61c94bbSBharat Bhushan 472f61c94bbSBharat Bhushan /* Convert timebase ticks to jiffies */ 473f61c94bbSBharat Bhushan nr_jiffies = wdt_ticks; 474f61c94bbSBharat Bhushan 475f61c94bbSBharat Bhushan if (do_div(nr_jiffies, tb_ticks_per_jiffy)) 476f61c94bbSBharat Bhushan nr_jiffies++; 477f61c94bbSBharat Bhushan 478f61c94bbSBharat Bhushan return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA); 479f61c94bbSBharat Bhushan } 480f61c94bbSBharat Bhushan 481f61c94bbSBharat Bhushan static void arm_next_watchdog(struct kvm_vcpu *vcpu) 482f61c94bbSBharat Bhushan { 483f61c94bbSBharat Bhushan unsigned long nr_jiffies; 484f61c94bbSBharat Bhushan unsigned long flags; 485f61c94bbSBharat Bhushan 486f61c94bbSBharat Bhushan /* 487f61c94bbSBharat Bhushan * If TSR_ENW and TSR_WIS are not set then no need to exit to 488f61c94bbSBharat Bhushan * userspace, so clear the KVM_REQ_WATCHDOG request. 489f61c94bbSBharat Bhushan */ 490f61c94bbSBharat Bhushan if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS)) 491f61c94bbSBharat Bhushan clear_bit(KVM_REQ_WATCHDOG, &vcpu->requests); 492f61c94bbSBharat Bhushan 493f61c94bbSBharat Bhushan spin_lock_irqsave(&vcpu->arch.wdt_lock, flags); 494f61c94bbSBharat Bhushan nr_jiffies = watchdog_next_timeout(vcpu); 495f61c94bbSBharat Bhushan /* 496f61c94bbSBharat Bhushan * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA 497f61c94bbSBharat Bhushan * then do not run the watchdog timer as this can break timer APIs. 498f61c94bbSBharat Bhushan */ 499f61c94bbSBharat Bhushan if (nr_jiffies < NEXT_TIMER_MAX_DELTA) 500f61c94bbSBharat Bhushan mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies); 501f61c94bbSBharat Bhushan else 502f61c94bbSBharat Bhushan del_timer(&vcpu->arch.wdt_timer); 503f61c94bbSBharat Bhushan spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags); 504f61c94bbSBharat Bhushan } 505f61c94bbSBharat Bhushan 506f61c94bbSBharat Bhushan void kvmppc_watchdog_func(unsigned long data) 507f61c94bbSBharat Bhushan { 508f61c94bbSBharat Bhushan struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data; 509f61c94bbSBharat Bhushan u32 tsr, new_tsr; 510f61c94bbSBharat Bhushan int final; 511f61c94bbSBharat Bhushan 512f61c94bbSBharat Bhushan do { 513f61c94bbSBharat Bhushan new_tsr = tsr = vcpu->arch.tsr; 514f61c94bbSBharat Bhushan final = 0; 515f61c94bbSBharat Bhushan 516f61c94bbSBharat Bhushan /* Time out event */ 517f61c94bbSBharat Bhushan if (tsr & TSR_ENW) { 518f61c94bbSBharat Bhushan if (tsr & TSR_WIS) 519f61c94bbSBharat Bhushan final = 1; 520f61c94bbSBharat Bhushan else 521f61c94bbSBharat Bhushan new_tsr = tsr | TSR_WIS; 522f61c94bbSBharat Bhushan } else { 523f61c94bbSBharat Bhushan new_tsr = tsr | TSR_ENW; 524f61c94bbSBharat Bhushan } 525f61c94bbSBharat Bhushan } while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr); 526f61c94bbSBharat Bhushan 527f61c94bbSBharat Bhushan if (new_tsr & TSR_WIS) { 528f61c94bbSBharat Bhushan smp_wmb(); 529f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 530f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 531f61c94bbSBharat Bhushan } 532f61c94bbSBharat Bhushan 533f61c94bbSBharat Bhushan /* 534f61c94bbSBharat Bhushan * If this is final watchdog expiry and some action is required 535f61c94bbSBharat Bhushan * then exit to userspace. 536f61c94bbSBharat Bhushan */ 537f61c94bbSBharat Bhushan if (final && (vcpu->arch.tcr & TCR_WRC_MASK) && 538f61c94bbSBharat Bhushan vcpu->arch.watchdog_enabled) { 539f61c94bbSBharat Bhushan smp_wmb(); 540f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_WATCHDOG, vcpu); 541f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 542f61c94bbSBharat Bhushan } 543f61c94bbSBharat Bhushan 544f61c94bbSBharat Bhushan /* 545f61c94bbSBharat Bhushan * Stop running the watchdog timer after final expiration to 546f61c94bbSBharat Bhushan * prevent the host from being flooded with timers if the 547f61c94bbSBharat Bhushan * guest sets a short period. 548f61c94bbSBharat Bhushan * Timers will resume when TSR/TCR is updated next time. 549f61c94bbSBharat Bhushan */ 550f61c94bbSBharat Bhushan if (!final) 551f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 552f61c94bbSBharat Bhushan } 553f61c94bbSBharat Bhushan 554dfd4d47eSScott Wood static void update_timer_ints(struct kvm_vcpu *vcpu) 555dfd4d47eSScott Wood { 556dfd4d47eSScott Wood if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS)) 557dfd4d47eSScott Wood kvmppc_core_queue_dec(vcpu); 558dfd4d47eSScott Wood else 559dfd4d47eSScott Wood kvmppc_core_dequeue_dec(vcpu); 560f61c94bbSBharat Bhushan 561f61c94bbSBharat Bhushan if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS)) 562f61c94bbSBharat Bhushan kvmppc_core_queue_watchdog(vcpu); 563f61c94bbSBharat Bhushan else 564f61c94bbSBharat Bhushan kvmppc_core_dequeue_watchdog(vcpu); 565dfd4d47eSScott Wood } 566dfd4d47eSScott Wood 567c59a6a3eSScott Wood static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu) 568d9fbd03dSHollis Blanchard { 569d9fbd03dSHollis Blanchard unsigned long *pending = &vcpu->arch.pending_exceptions; 570d9fbd03dSHollis Blanchard unsigned int priority; 571d9fbd03dSHollis Blanchard 5729ab80843SHollis Blanchard priority = __ffs(*pending); 5738b3a00fcSAlexander Graf while (priority < BOOKE_IRQPRIO_MAX) { 574d4cf3892SHollis Blanchard if (kvmppc_booke_irqprio_deliver(vcpu, priority)) 575d9fbd03dSHollis Blanchard break; 576d9fbd03dSHollis Blanchard 577d9fbd03dSHollis Blanchard priority = find_next_bit(pending, 578d9fbd03dSHollis Blanchard BITS_PER_BYTE * sizeof(*pending), 579d9fbd03dSHollis Blanchard priority + 1); 580d9fbd03dSHollis Blanchard } 58190bba358SAlexander Graf 58290bba358SAlexander Graf /* Tell the guest about our interrupt status */ 58329ac26efSScott Wood vcpu->arch.shared->int_pending = !!*pending; 584d9fbd03dSHollis Blanchard } 585d9fbd03dSHollis Blanchard 586c59a6a3eSScott Wood /* Check pending exceptions and deliver one, if possible. */ 587a8e4ef84SAlexander Graf int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu) 588c59a6a3eSScott Wood { 589a8e4ef84SAlexander Graf int r = 0; 590c59a6a3eSScott Wood WARN_ON_ONCE(!irqs_disabled()); 591c59a6a3eSScott Wood 592c59a6a3eSScott Wood kvmppc_core_check_exceptions(vcpu); 593c59a6a3eSScott Wood 594b8c649a9SAlexander Graf if (vcpu->requests) { 595b8c649a9SAlexander Graf /* Exception delivery raised request; start over */ 596b8c649a9SAlexander Graf return 1; 597b8c649a9SAlexander Graf } 598b8c649a9SAlexander Graf 599c59a6a3eSScott Wood if (vcpu->arch.shared->msr & MSR_WE) { 600c59a6a3eSScott Wood local_irq_enable(); 601c59a6a3eSScott Wood kvm_vcpu_block(vcpu); 602966cd0f3SAlexander Graf clear_bit(KVM_REQ_UNHALT, &vcpu->requests); 6036c85f52bSScott Wood hard_irq_disable(); 604c59a6a3eSScott Wood 605c59a6a3eSScott Wood kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS); 606a8e4ef84SAlexander Graf r = 1; 607c59a6a3eSScott Wood }; 608a8e4ef84SAlexander Graf 609a8e4ef84SAlexander Graf return r; 610a8e4ef84SAlexander Graf } 611a8e4ef84SAlexander Graf 6127c973a2eSAlexander Graf int kvmppc_core_check_requests(struct kvm_vcpu *vcpu) 6134ffc6356SAlexander Graf { 6147c973a2eSAlexander Graf int r = 1; /* Indicate we want to get back into the guest */ 6157c973a2eSAlexander Graf 6164ffc6356SAlexander Graf if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu)) 6174ffc6356SAlexander Graf update_timer_ints(vcpu); 618862d31f7SAlexander Graf #if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC) 619862d31f7SAlexander Graf if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu)) 620862d31f7SAlexander Graf kvmppc_core_flush_tlb(vcpu); 621862d31f7SAlexander Graf #endif 6227c973a2eSAlexander Graf 623f61c94bbSBharat Bhushan if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) { 624f61c94bbSBharat Bhushan vcpu->run->exit_reason = KVM_EXIT_WATCHDOG; 625f61c94bbSBharat Bhushan r = 0; 626f61c94bbSBharat Bhushan } 627f61c94bbSBharat Bhushan 6281c810636SAlexander Graf if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) { 6291c810636SAlexander Graf vcpu->run->epr.epr = 0; 6301c810636SAlexander Graf vcpu->arch.epr_needed = true; 6311c810636SAlexander Graf vcpu->run->exit_reason = KVM_EXIT_EPR; 6321c810636SAlexander Graf r = 0; 6331c810636SAlexander Graf } 6341c810636SAlexander Graf 6357c973a2eSAlexander Graf return r; 6364ffc6356SAlexander Graf } 6374ffc6356SAlexander Graf 638df6909e5SPaul Mackerras int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu) 639df6909e5SPaul Mackerras { 6407ee78855SAlexander Graf int ret, s; 641f5f97210SScott Wood struct debug_reg debug; 642df6909e5SPaul Mackerras 643af8f38b3SAlexander Graf if (!vcpu->arch.sane) { 644af8f38b3SAlexander Graf kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR; 645af8f38b3SAlexander Graf return -EINVAL; 646af8f38b3SAlexander Graf } 647af8f38b3SAlexander Graf 6487ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 6497ee78855SAlexander Graf if (s <= 0) { 6507ee78855SAlexander Graf ret = s; 6511d1ef222SScott Wood goto out; 6521d1ef222SScott Wood } 6536c85f52bSScott Wood /* interrupts now hard-disabled */ 6541d1ef222SScott Wood 6558fae845fSScott Wood #ifdef CONFIG_PPC_FPU 6568fae845fSScott Wood /* Save userspace FPU state in stack */ 6578fae845fSScott Wood enable_kernel_fp(); 6588fae845fSScott Wood 6598fae845fSScott Wood /* 6608fae845fSScott Wood * Since we can't trap on MSR_FP in GS-mode, we consider the guest 6618fae845fSScott Wood * as always using the FPU. Kernel usage of FP (via 6628fae845fSScott Wood * enable_kernel_fp()) in this thread must not occur while 6638fae845fSScott Wood * vcpu->fpu_active is set. 6648fae845fSScott Wood */ 6658fae845fSScott Wood vcpu->fpu_active = 1; 6668fae845fSScott Wood 6678fae845fSScott Wood kvmppc_load_guest_fp(vcpu); 6688fae845fSScott Wood #endif 6698fae845fSScott Wood 670ce11e48bSBharat Bhushan /* Switch to guest debug context */ 671*348ba710SBharat Bhushan debug = vcpu->arch.dbg_reg; 672f5f97210SScott Wood switch_booke_debug_regs(&debug); 673f5f97210SScott Wood debug = current->thread.debug; 674*348ba710SBharat Bhushan current->thread.debug = vcpu->arch.dbg_reg; 675ce11e48bSBharat Bhushan 67608c9a188SBharat Bhushan vcpu->arch.pgdir = current->mm->pgd; 6775f1c248fSScott Wood kvmppc_fix_ee_before_entry(); 678f8941fbeSScott Wood 679df6909e5SPaul Mackerras ret = __kvmppc_vcpu_run(kvm_run, vcpu); 6808fae845fSScott Wood 68124afa37bSAlexander Graf /* No need for kvm_guest_exit. It's done in handle_exit. 68224afa37bSAlexander Graf We also get here with interrupts enabled. */ 68324afa37bSAlexander Graf 684ce11e48bSBharat Bhushan /* Switch back to user space debug context */ 685f5f97210SScott Wood switch_booke_debug_regs(&debug); 686f5f97210SScott Wood current->thread.debug = debug; 687ce11e48bSBharat Bhushan 6888fae845fSScott Wood #ifdef CONFIG_PPC_FPU 6898fae845fSScott Wood kvmppc_save_guest_fp(vcpu); 6908fae845fSScott Wood 6918fae845fSScott Wood vcpu->fpu_active = 0; 6928fae845fSScott Wood #endif 6938fae845fSScott Wood 6941d1ef222SScott Wood out: 695d69c6436SAlexander Graf vcpu->mode = OUTSIDE_GUEST_MODE; 696df6909e5SPaul Mackerras return ret; 697df6909e5SPaul Mackerras } 698df6909e5SPaul Mackerras 699d30f6e48SScott Wood static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu) 700d9fbd03dSHollis Blanchard { 701d9fbd03dSHollis Blanchard enum emulation_result er; 702d9fbd03dSHollis Blanchard 703d9fbd03dSHollis Blanchard er = kvmppc_emulate_instruction(run, vcpu); 704d9fbd03dSHollis Blanchard switch (er) { 705d9fbd03dSHollis Blanchard case EMULATE_DONE: 70673e75b41SHollis Blanchard /* don't overwrite subtypes, just account kvm_stats */ 7077b701591SHollis Blanchard kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS); 708d9fbd03dSHollis Blanchard /* Future optimization: only reload non-volatiles if 709d9fbd03dSHollis Blanchard * they were actually modified by emulation. */ 710d30f6e48SScott Wood return RESUME_GUEST_NV; 711d30f6e48SScott Wood 71251f04726SMihai Caraman case EMULATE_AGAIN: 71351f04726SMihai Caraman return RESUME_GUEST; 71451f04726SMihai Caraman 715d9fbd03dSHollis Blanchard case EMULATE_FAIL: 7165cf8ca22SHollis Blanchard printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n", 717d9fbd03dSHollis Blanchard __func__, vcpu->arch.pc, vcpu->arch.last_inst); 718d9fbd03dSHollis Blanchard /* For debugging, encode the failing instruction and 719d9fbd03dSHollis Blanchard * report it to userspace. */ 720d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason = ~0ULL << 32; 721d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason |= vcpu->arch.last_inst; 722d1ff5499SAlexander Graf kvmppc_core_queue_program(vcpu, ESR_PIL); 723d30f6e48SScott Wood return RESUME_HOST; 724d30f6e48SScott Wood 7259b4f5308SBharat Bhushan case EMULATE_EXIT_USER: 7269b4f5308SBharat Bhushan return RESUME_HOST; 7279b4f5308SBharat Bhushan 728d9fbd03dSHollis Blanchard default: 729d9fbd03dSHollis Blanchard BUG(); 730d9fbd03dSHollis Blanchard } 731d30f6e48SScott Wood } 732d30f6e48SScott Wood 733ce11e48bSBharat Bhushan static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu) 734ce11e48bSBharat Bhushan { 735*348ba710SBharat Bhushan struct debug_reg *dbg_reg = &(vcpu->arch.dbg_reg); 736ce11e48bSBharat Bhushan u32 dbsr = vcpu->arch.dbsr; 737ce11e48bSBharat Bhushan 7382190991eSBharat Bhushan /* Clear guest dbsr (vcpu->arch.dbsr) */ 7392190991eSBharat Bhushan vcpu->arch.dbsr = 0; 740ce11e48bSBharat Bhushan run->debug.arch.status = 0; 741ce11e48bSBharat Bhushan run->debug.arch.address = vcpu->arch.pc; 742ce11e48bSBharat Bhushan 743ce11e48bSBharat Bhushan if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) { 744ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT; 745ce11e48bSBharat Bhushan } else { 746ce11e48bSBharat Bhushan if (dbsr & (DBSR_DAC1W | DBSR_DAC2W)) 747ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE; 748ce11e48bSBharat Bhushan else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R)) 749ce11e48bSBharat Bhushan run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ; 750ce11e48bSBharat Bhushan if (dbsr & (DBSR_DAC1R | DBSR_DAC1W)) 751ce11e48bSBharat Bhushan run->debug.arch.address = dbg_reg->dac1; 752ce11e48bSBharat Bhushan else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W)) 753ce11e48bSBharat Bhushan run->debug.arch.address = dbg_reg->dac2; 754ce11e48bSBharat Bhushan } 755ce11e48bSBharat Bhushan 756ce11e48bSBharat Bhushan return RESUME_HOST; 757ce11e48bSBharat Bhushan } 758ce11e48bSBharat Bhushan 7594e642ccbSAlexander Graf static void kvmppc_fill_pt_regs(struct pt_regs *regs) 7604e642ccbSAlexander Graf { 7614e642ccbSAlexander Graf ulong r1, ip, msr, lr; 7624e642ccbSAlexander Graf 7634e642ccbSAlexander Graf asm("mr %0, 1" : "=r"(r1)); 7644e642ccbSAlexander Graf asm("mflr %0" : "=r"(lr)); 7654e642ccbSAlexander Graf asm("mfmsr %0" : "=r"(msr)); 7664e642ccbSAlexander Graf asm("bl 1f; 1: mflr %0" : "=r"(ip)); 7674e642ccbSAlexander Graf 7684e642ccbSAlexander Graf memset(regs, 0, sizeof(*regs)); 7694e642ccbSAlexander Graf regs->gpr[1] = r1; 7704e642ccbSAlexander Graf regs->nip = ip; 7714e642ccbSAlexander Graf regs->msr = msr; 7724e642ccbSAlexander Graf regs->link = lr; 7734e642ccbSAlexander Graf } 7744e642ccbSAlexander Graf 7756328e593SBharat Bhushan /* 7766328e593SBharat Bhushan * For interrupts needed to be handled by host interrupt handlers, 7776328e593SBharat Bhushan * corresponding host handler are called from here in similar way 7786328e593SBharat Bhushan * (but not exact) as they are called from low level handler 7796328e593SBharat Bhushan * (such as from arch/powerpc/kernel/head_fsl_booke.S). 7806328e593SBharat Bhushan */ 7814e642ccbSAlexander Graf static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu, 7824e642ccbSAlexander Graf unsigned int exit_nr) 7834e642ccbSAlexander Graf { 7844e642ccbSAlexander Graf struct pt_regs regs; 7854e642ccbSAlexander Graf 7864e642ccbSAlexander Graf switch (exit_nr) { 7874e642ccbSAlexander Graf case BOOKE_INTERRUPT_EXTERNAL: 7884e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 7894e642ccbSAlexander Graf do_IRQ(®s); 7904e642ccbSAlexander Graf break; 7914e642ccbSAlexander Graf case BOOKE_INTERRUPT_DECREMENTER: 7924e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 7934e642ccbSAlexander Graf timer_interrupt(®s); 7944e642ccbSAlexander Graf break; 7955f17ce8bSTiejun Chen #if defined(CONFIG_PPC_DOORBELL) 7964e642ccbSAlexander Graf case BOOKE_INTERRUPT_DOORBELL: 7974e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 7984e642ccbSAlexander Graf doorbell_exception(®s); 7994e642ccbSAlexander Graf break; 8004e642ccbSAlexander Graf #endif 8014e642ccbSAlexander Graf case BOOKE_INTERRUPT_MACHINE_CHECK: 8024e642ccbSAlexander Graf /* FIXME */ 8034e642ccbSAlexander Graf break; 8047cc1e8eeSAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 8057cc1e8eeSAlexander Graf kvmppc_fill_pt_regs(®s); 8067cc1e8eeSAlexander Graf performance_monitor_exception(®s); 8077cc1e8eeSAlexander Graf break; 8086328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 8096328e593SBharat Bhushan kvmppc_fill_pt_regs(®s); 8106328e593SBharat Bhushan #ifdef CONFIG_BOOKE_WDT 8116328e593SBharat Bhushan WatchdogException(®s); 8126328e593SBharat Bhushan #else 8136328e593SBharat Bhushan unknown_exception(®s); 8146328e593SBharat Bhushan #endif 8156328e593SBharat Bhushan break; 8166328e593SBharat Bhushan case BOOKE_INTERRUPT_CRITICAL: 8176328e593SBharat Bhushan unknown_exception(®s); 8186328e593SBharat Bhushan break; 819ce11e48bSBharat Bhushan case BOOKE_INTERRUPT_DEBUG: 820ce11e48bSBharat Bhushan /* Save DBSR before preemption is enabled */ 821ce11e48bSBharat Bhushan vcpu->arch.dbsr = mfspr(SPRN_DBSR); 822ce11e48bSBharat Bhushan kvmppc_clear_dbsr(); 823ce11e48bSBharat Bhushan break; 8244e642ccbSAlexander Graf } 8254e642ccbSAlexander Graf } 8264e642ccbSAlexander Graf 827f5250471SMihai Caraman static int kvmppc_resume_inst_load(struct kvm_run *run, struct kvm_vcpu *vcpu, 828f5250471SMihai Caraman enum emulation_result emulated, u32 last_inst) 829f5250471SMihai Caraman { 830f5250471SMihai Caraman switch (emulated) { 831f5250471SMihai Caraman case EMULATE_AGAIN: 832f5250471SMihai Caraman return RESUME_GUEST; 833f5250471SMihai Caraman 834f5250471SMihai Caraman case EMULATE_FAIL: 835f5250471SMihai Caraman pr_debug("%s: load instruction from guest address %lx failed\n", 836f5250471SMihai Caraman __func__, vcpu->arch.pc); 837f5250471SMihai Caraman /* For debugging, encode the failing instruction and 838f5250471SMihai Caraman * report it to userspace. */ 839f5250471SMihai Caraman run->hw.hardware_exit_reason = ~0ULL << 32; 840f5250471SMihai Caraman run->hw.hardware_exit_reason |= last_inst; 841f5250471SMihai Caraman kvmppc_core_queue_program(vcpu, ESR_PIL); 842f5250471SMihai Caraman return RESUME_HOST; 843f5250471SMihai Caraman 844f5250471SMihai Caraman default: 845f5250471SMihai Caraman BUG(); 846f5250471SMihai Caraman } 847f5250471SMihai Caraman } 848f5250471SMihai Caraman 849d30f6e48SScott Wood /** 850d30f6e48SScott Wood * kvmppc_handle_exit 851d30f6e48SScott Wood * 852d30f6e48SScott Wood * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV) 853d30f6e48SScott Wood */ 854d30f6e48SScott Wood int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu, 855d30f6e48SScott Wood unsigned int exit_nr) 856d30f6e48SScott Wood { 857d30f6e48SScott Wood int r = RESUME_HOST; 8587ee78855SAlexander Graf int s; 859f1e89028SScott Wood int idx; 860f5250471SMihai Caraman u32 last_inst = KVM_INST_FETCH_FAILED; 861f5250471SMihai Caraman enum emulation_result emulated = EMULATE_DONE; 862d30f6e48SScott Wood 863d30f6e48SScott Wood /* update before a new last_exit_type is rewritten */ 864d30f6e48SScott Wood kvmppc_update_timing_stats(vcpu); 865d30f6e48SScott Wood 8664e642ccbSAlexander Graf /* restart interrupts if they were meant for the host */ 8674e642ccbSAlexander Graf kvmppc_restart_interrupt(vcpu, exit_nr); 868d30f6e48SScott Wood 869f5250471SMihai Caraman /* 870f5250471SMihai Caraman * get last instruction before beeing preempted 871f5250471SMihai Caraman * TODO: for e6500 check also BOOKE_INTERRUPT_LRAT_ERROR & ESR_DATA 872f5250471SMihai Caraman */ 873f5250471SMihai Caraman switch (exit_nr) { 874f5250471SMihai Caraman case BOOKE_INTERRUPT_DATA_STORAGE: 875f5250471SMihai Caraman case BOOKE_INTERRUPT_DTLB_MISS: 876f5250471SMihai Caraman case BOOKE_INTERRUPT_HV_PRIV: 877f5250471SMihai Caraman emulated = kvmppc_get_last_inst(vcpu, false, &last_inst); 878f5250471SMihai Caraman break; 879f5250471SMihai Caraman default: 880f5250471SMihai Caraman break; 881f5250471SMihai Caraman } 882f5250471SMihai Caraman 883d30f6e48SScott Wood local_irq_enable(); 884d30f6e48SScott Wood 88597c95059SAlexander Graf trace_kvm_exit(exit_nr, vcpu); 886706fb730SAlexander Graf kvm_guest_exit(); 88797c95059SAlexander Graf 888d30f6e48SScott Wood run->exit_reason = KVM_EXIT_UNKNOWN; 889d30f6e48SScott Wood run->ready_for_interrupt_injection = 1; 890d30f6e48SScott Wood 891f5250471SMihai Caraman if (emulated != EMULATE_DONE) { 892f5250471SMihai Caraman r = kvmppc_resume_inst_load(run, vcpu, emulated, last_inst); 893f5250471SMihai Caraman goto out; 894f5250471SMihai Caraman } 895f5250471SMihai Caraman 896d30f6e48SScott Wood switch (exit_nr) { 897d30f6e48SScott Wood case BOOKE_INTERRUPT_MACHINE_CHECK: 898c35c9d84SAlexander Graf printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR)); 899c35c9d84SAlexander Graf kvmppc_dump_vcpu(vcpu); 900c35c9d84SAlexander Graf /* For debugging, send invalid exit reason to user space */ 901c35c9d84SAlexander Graf run->hw.hardware_exit_reason = ~1ULL << 32; 902c35c9d84SAlexander Graf run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR); 903c35c9d84SAlexander Graf r = RESUME_HOST; 904d30f6e48SScott Wood break; 905d30f6e48SScott Wood 906d30f6e48SScott Wood case BOOKE_INTERRUPT_EXTERNAL: 907d30f6e48SScott Wood kvmppc_account_exit(vcpu, EXT_INTR_EXITS); 908d30f6e48SScott Wood r = RESUME_GUEST; 909d30f6e48SScott Wood break; 910d30f6e48SScott Wood 911d30f6e48SScott Wood case BOOKE_INTERRUPT_DECREMENTER: 912d30f6e48SScott Wood kvmppc_account_exit(vcpu, DEC_EXITS); 913d30f6e48SScott Wood r = RESUME_GUEST; 914d30f6e48SScott Wood break; 915d30f6e48SScott Wood 9166328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 9176328e593SBharat Bhushan r = RESUME_GUEST; 9186328e593SBharat Bhushan break; 9196328e593SBharat Bhushan 920d30f6e48SScott Wood case BOOKE_INTERRUPT_DOORBELL: 921d30f6e48SScott Wood kvmppc_account_exit(vcpu, DBELL_EXITS); 922d30f6e48SScott Wood r = RESUME_GUEST; 923d30f6e48SScott Wood break; 924d30f6e48SScott Wood 925d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL_CRIT: 926d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 927d30f6e48SScott Wood 928d30f6e48SScott Wood /* 929d30f6e48SScott Wood * We are here because there is a pending guest interrupt 930d30f6e48SScott Wood * which could not be delivered as MSR_CE or MSR_ME was not 931d30f6e48SScott Wood * set. Once we break from here we will retry delivery. 932d30f6e48SScott Wood */ 933d30f6e48SScott Wood r = RESUME_GUEST; 934d30f6e48SScott Wood break; 935d30f6e48SScott Wood 936d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL: 937d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 938d30f6e48SScott Wood 939d30f6e48SScott Wood /* 940d30f6e48SScott Wood * We are here because there is a pending guest interrupt 941d30f6e48SScott Wood * which could not be delivered as MSR_EE was not set. Once 942d30f6e48SScott Wood * we break from here we will retry delivery. 943d30f6e48SScott Wood */ 944d30f6e48SScott Wood r = RESUME_GUEST; 945d30f6e48SScott Wood break; 946d30f6e48SScott Wood 94795f2e921SAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 94895f2e921SAlexander Graf r = RESUME_GUEST; 94995f2e921SAlexander Graf break; 95095f2e921SAlexander Graf 951d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_PRIV: 952d30f6e48SScott Wood r = emulation_exit(run, vcpu); 953d30f6e48SScott Wood break; 954d30f6e48SScott Wood 955d30f6e48SScott Wood case BOOKE_INTERRUPT_PROGRAM: 956d30f6e48SScott Wood if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) { 9570268597cSAlexander Graf /* 9580268597cSAlexander Graf * Program traps generated by user-level software must 9590268597cSAlexander Graf * be handled by the guest kernel. 9600268597cSAlexander Graf * 9610268597cSAlexander Graf * In GS mode, hypervisor privileged instructions trap 9620268597cSAlexander Graf * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are 9630268597cSAlexander Graf * actual program interrupts, handled by the guest. 9640268597cSAlexander Graf */ 965d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr); 966d30f6e48SScott Wood r = RESUME_GUEST; 967d30f6e48SScott Wood kvmppc_account_exit(vcpu, USR_PR_INST); 968d30f6e48SScott Wood break; 969d30f6e48SScott Wood } 970d30f6e48SScott Wood 971d30f6e48SScott Wood r = emulation_exit(run, vcpu); 972d9fbd03dSHollis Blanchard break; 973d9fbd03dSHollis Blanchard 974d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_FP_UNAVAIL: 975d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL); 9767b701591SHollis Blanchard kvmppc_account_exit(vcpu, FP_UNAVAIL); 977d9fbd03dSHollis Blanchard r = RESUME_GUEST; 978d9fbd03dSHollis Blanchard break; 979d9fbd03dSHollis Blanchard 9804cd35f67SScott Wood #ifdef CONFIG_SPE 9814cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: { 9824cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) 9834cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 9844cd35f67SScott Wood else 9854cd35f67SScott Wood kvmppc_booke_queue_irqprio(vcpu, 9864cd35f67SScott Wood BOOKE_IRQPRIO_SPE_UNAVAIL); 987bb3a8a17SHollis Blanchard r = RESUME_GUEST; 988bb3a8a17SHollis Blanchard break; 9894cd35f67SScott Wood } 990bb3a8a17SHollis Blanchard 991bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_DATA: 992bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA); 993bb3a8a17SHollis Blanchard r = RESUME_GUEST; 994bb3a8a17SHollis Blanchard break; 995bb3a8a17SHollis Blanchard 996bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_ROUND: 997bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND); 998bb3a8a17SHollis Blanchard r = RESUME_GUEST; 999bb3a8a17SHollis Blanchard break; 10004cd35f67SScott Wood #else 10014cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: 10024cd35f67SScott Wood /* 10034cd35f67SScott Wood * Guest wants SPE, but host kernel doesn't support it. Send 10044cd35f67SScott Wood * an "unimplemented operation" program check to the guest. 10054cd35f67SScott Wood */ 10064cd35f67SScott Wood kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV); 10074cd35f67SScott Wood r = RESUME_GUEST; 10084cd35f67SScott Wood break; 10094cd35f67SScott Wood 10104cd35f67SScott Wood /* 10114cd35f67SScott Wood * These really should never happen without CONFIG_SPE, 10124cd35f67SScott Wood * as we should never enable the real MSR[SPE] in the guest. 10134cd35f67SScott Wood */ 10144cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_DATA: 10154cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_ROUND: 10164cd35f67SScott Wood printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n", 10174cd35f67SScott Wood __func__, exit_nr, vcpu->arch.pc); 10184cd35f67SScott Wood run->hw.hardware_exit_reason = exit_nr; 10194cd35f67SScott Wood r = RESUME_HOST; 10204cd35f67SScott Wood break; 10214cd35f67SScott Wood #endif 1022bb3a8a17SHollis Blanchard 1023d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DATA_STORAGE: 1024daf5e271SLiu Yu kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear, 1025daf5e271SLiu Yu vcpu->arch.fault_esr); 10267b701591SHollis Blanchard kvmppc_account_exit(vcpu, DSI_EXITS); 1027d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1028d9fbd03dSHollis Blanchard break; 1029d9fbd03dSHollis Blanchard 1030d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_INST_STORAGE: 1031daf5e271SLiu Yu kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr); 10327b701591SHollis Blanchard kvmppc_account_exit(vcpu, ISI_EXITS); 1033d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1034d9fbd03dSHollis Blanchard break; 1035d9fbd03dSHollis Blanchard 1036011da899SAlexander Graf case BOOKE_INTERRUPT_ALIGNMENT: 1037011da899SAlexander Graf kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear, 1038011da899SAlexander Graf vcpu->arch.fault_esr); 1039011da899SAlexander Graf r = RESUME_GUEST; 1040011da899SAlexander Graf break; 1041011da899SAlexander Graf 1042d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 1043d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_SYSCALL: 1044d30f6e48SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR)) { 1045d30f6e48SScott Wood kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 1046d30f6e48SScott Wood } else { 1047d30f6e48SScott Wood /* 1048d30f6e48SScott Wood * hcall from guest userspace -- send privileged 1049d30f6e48SScott Wood * instruction program check. 1050d30f6e48SScott Wood */ 1051d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, ESR_PPR); 1052d30f6e48SScott Wood } 1053d30f6e48SScott Wood 1054d30f6e48SScott Wood r = RESUME_GUEST; 1055d30f6e48SScott Wood break; 1056d30f6e48SScott Wood #else 1057d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_SYSCALL: 10582a342ed5SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_PR) && 10592a342ed5SAlexander Graf (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) { 10602a342ed5SAlexander Graf /* KVM PV hypercalls */ 10612a342ed5SAlexander Graf kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 10622a342ed5SAlexander Graf r = RESUME_GUEST; 10632a342ed5SAlexander Graf } else { 10642a342ed5SAlexander Graf /* Guest syscalls */ 1065d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL); 10662a342ed5SAlexander Graf } 10677b701591SHollis Blanchard kvmppc_account_exit(vcpu, SYSCALL_EXITS); 1068d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1069d9fbd03dSHollis Blanchard break; 1070d30f6e48SScott Wood #endif 1071d9fbd03dSHollis Blanchard 1072d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DTLB_MISS: { 1073d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.fault_dear; 10747924bd41SHollis Blanchard int gtlb_index; 1075475e7cddSHollis Blanchard gpa_t gpaddr; 1076d9fbd03dSHollis Blanchard gfn_t gfn; 1077d9fbd03dSHollis Blanchard 1078bf7ca4bdSAlexander Graf #ifdef CONFIG_KVM_E500V2 1079a4cd8b23SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR) && 1080a4cd8b23SScott Wood (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 1081a4cd8b23SScott Wood kvmppc_map_magic(vcpu); 1082a4cd8b23SScott Wood kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1083a4cd8b23SScott Wood r = RESUME_GUEST; 1084a4cd8b23SScott Wood 1085a4cd8b23SScott Wood break; 1086a4cd8b23SScott Wood } 1087a4cd8b23SScott Wood #endif 1088a4cd8b23SScott Wood 1089d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1090fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 10917924bd41SHollis Blanchard if (gtlb_index < 0) { 1092d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1093daf5e271SLiu Yu kvmppc_core_queue_dtlb_miss(vcpu, 1094daf5e271SLiu Yu vcpu->arch.fault_dear, 1095daf5e271SLiu Yu vcpu->arch.fault_esr); 1096b52a638cSHollis Blanchard kvmppc_mmu_dtlb_miss(vcpu); 10977b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS); 1098d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1099d9fbd03dSHollis Blanchard break; 1100d9fbd03dSHollis Blanchard } 1101d9fbd03dSHollis Blanchard 1102f1e89028SScott Wood idx = srcu_read_lock(&vcpu->kvm->srcu); 1103f1e89028SScott Wood 1104be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 1105475e7cddSHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1106d9fbd03dSHollis Blanchard 1107d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1108d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1109d9fbd03dSHollis Blanchard * didn't, and it is RAM. This could be because: 1110d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1111d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1112d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1113d9fbd03dSHollis Blanchard * invoking the guest. */ 111458a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 11157b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1116d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1117d9fbd03dSHollis Blanchard } else { 1118d9fbd03dSHollis Blanchard /* Guest has mapped and accessed a page which is not 1119d9fbd03dSHollis Blanchard * actually RAM. */ 1120475e7cddSHollis Blanchard vcpu->arch.paddr_accessed = gpaddr; 11216020c0f6SAlexander Graf vcpu->arch.vaddr_accessed = eaddr; 1122d9fbd03dSHollis Blanchard r = kvmppc_emulate_mmio(run, vcpu); 11237b701591SHollis Blanchard kvmppc_account_exit(vcpu, MMIO_EXITS); 1124d9fbd03dSHollis Blanchard } 1125d9fbd03dSHollis Blanchard 1126f1e89028SScott Wood srcu_read_unlock(&vcpu->kvm->srcu, idx); 1127d9fbd03dSHollis Blanchard break; 1128d9fbd03dSHollis Blanchard } 1129d9fbd03dSHollis Blanchard 1130d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_ITLB_MISS: { 1131d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.pc; 113289168618SHollis Blanchard gpa_t gpaddr; 1133d9fbd03dSHollis Blanchard gfn_t gfn; 11347924bd41SHollis Blanchard int gtlb_index; 1135d9fbd03dSHollis Blanchard 1136d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1137d9fbd03dSHollis Blanchard 1138d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1139fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 11407924bd41SHollis Blanchard if (gtlb_index < 0) { 1141d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1142d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 1143b52a638cSHollis Blanchard kvmppc_mmu_itlb_miss(vcpu); 11447b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS); 1145d9fbd03dSHollis Blanchard break; 1146d9fbd03dSHollis Blanchard } 1147d9fbd03dSHollis Blanchard 11487b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS); 1149d9fbd03dSHollis Blanchard 1150f1e89028SScott Wood idx = srcu_read_lock(&vcpu->kvm->srcu); 1151f1e89028SScott Wood 1152be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 115389168618SHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1154d9fbd03dSHollis Blanchard 1155d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1156d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1157d9fbd03dSHollis Blanchard * didn't. This could be because: 1158d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1159d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1160d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1161d9fbd03dSHollis Blanchard * invoking the guest. */ 116258a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 1163d9fbd03dSHollis Blanchard } else { 1164d9fbd03dSHollis Blanchard /* Guest mapped and leaped at non-RAM! */ 1165d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK); 1166d9fbd03dSHollis Blanchard } 1167d9fbd03dSHollis Blanchard 1168f1e89028SScott Wood srcu_read_unlock(&vcpu->kvm->srcu, idx); 1169d9fbd03dSHollis Blanchard break; 1170d9fbd03dSHollis Blanchard } 1171d9fbd03dSHollis Blanchard 1172d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DEBUG: { 1173ce11e48bSBharat Bhushan r = kvmppc_handle_debug(run, vcpu); 1174ce11e48bSBharat Bhushan if (r == RESUME_HOST) 1175d9fbd03dSHollis Blanchard run->exit_reason = KVM_EXIT_DEBUG; 11767b701591SHollis Blanchard kvmppc_account_exit(vcpu, DEBUG_EXITS); 1177d9fbd03dSHollis Blanchard break; 1178d9fbd03dSHollis Blanchard } 1179d9fbd03dSHollis Blanchard 1180d9fbd03dSHollis Blanchard default: 1181d9fbd03dSHollis Blanchard printk(KERN_EMERG "exit_nr %d\n", exit_nr); 1182d9fbd03dSHollis Blanchard BUG(); 1183d9fbd03dSHollis Blanchard } 1184d9fbd03dSHollis Blanchard 1185f5250471SMihai Caraman out: 1186a8e4ef84SAlexander Graf /* 1187a8e4ef84SAlexander Graf * To avoid clobbering exit_reason, only check for signals if we 1188a8e4ef84SAlexander Graf * aren't already exiting to userspace for some other reason. 1189a8e4ef84SAlexander Graf */ 119003660ba2SAlexander Graf if (!(r & RESUME_HOST)) { 11917ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 11926c85f52bSScott Wood if (s <= 0) 11937ee78855SAlexander Graf r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV); 11946c85f52bSScott Wood else { 11956c85f52bSScott Wood /* interrupts now hard-disabled */ 11965f1c248fSScott Wood kvmppc_fix_ee_before_entry(); 119724afa37bSAlexander Graf } 119824afa37bSAlexander Graf } 1199706fb730SAlexander Graf 1200d9fbd03dSHollis Blanchard return r; 1201d9fbd03dSHollis Blanchard } 1202d9fbd03dSHollis Blanchard 1203d26f22c9SBharat Bhushan static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr) 1204d26f22c9SBharat Bhushan { 1205d26f22c9SBharat Bhushan u32 old_tsr = vcpu->arch.tsr; 1206d26f22c9SBharat Bhushan 1207d26f22c9SBharat Bhushan vcpu->arch.tsr = new_tsr; 1208d26f22c9SBharat Bhushan 1209d26f22c9SBharat Bhushan if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS)) 1210d26f22c9SBharat Bhushan arm_next_watchdog(vcpu); 1211d26f22c9SBharat Bhushan 1212d26f22c9SBharat Bhushan update_timer_ints(vcpu); 1213d26f22c9SBharat Bhushan } 1214d26f22c9SBharat Bhushan 1215d9fbd03dSHollis Blanchard /* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */ 1216d9fbd03dSHollis Blanchard int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu) 1217d9fbd03dSHollis Blanchard { 1218082decf2SHollis Blanchard int i; 1219af8f38b3SAlexander Graf int r; 1220082decf2SHollis Blanchard 1221d9fbd03dSHollis Blanchard vcpu->arch.pc = 0; 1222b5904972SScott Wood vcpu->arch.shared->pir = vcpu->vcpu_id; 12238e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */ 1224d30f6e48SScott Wood kvmppc_set_msr(vcpu, 0); 1225d9fbd03dSHollis Blanchard 1226d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 1227ce11e48bSBharat Bhushan vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS; 1228d9fbd03dSHollis Blanchard vcpu->arch.shadow_pid = 1; 1229d30f6e48SScott Wood vcpu->arch.shared->msr = 0; 1230d30f6e48SScott Wood #endif 1231d9fbd03dSHollis Blanchard 1232082decf2SHollis Blanchard /* Eye-catching numbers so we know if the guest takes an interrupt 1233082decf2SHollis Blanchard * before it's programmed its own IVPR/IVORs. */ 1234d9fbd03dSHollis Blanchard vcpu->arch.ivpr = 0x55550000; 1235082decf2SHollis Blanchard for (i = 0; i < BOOKE_IRQPRIO_MAX; i++) 1236082decf2SHollis Blanchard vcpu->arch.ivor[i] = 0x7700 | i * 4; 1237d9fbd03dSHollis Blanchard 123873e75b41SHollis Blanchard kvmppc_init_timing_stats(vcpu); 123973e75b41SHollis Blanchard 1240af8f38b3SAlexander Graf r = kvmppc_core_vcpu_setup(vcpu); 1241af8f38b3SAlexander Graf kvmppc_sanity_check(vcpu); 1242af8f38b3SAlexander Graf return r; 1243d9fbd03dSHollis Blanchard } 1244d9fbd03dSHollis Blanchard 1245f61c94bbSBharat Bhushan int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu) 1246f61c94bbSBharat Bhushan { 1247f61c94bbSBharat Bhushan /* setup watchdog timer once */ 1248f61c94bbSBharat Bhushan spin_lock_init(&vcpu->arch.wdt_lock); 1249f61c94bbSBharat Bhushan setup_timer(&vcpu->arch.wdt_timer, kvmppc_watchdog_func, 1250f61c94bbSBharat Bhushan (unsigned long)vcpu); 1251f61c94bbSBharat Bhushan 1252f61c94bbSBharat Bhushan return 0; 1253f61c94bbSBharat Bhushan } 1254f61c94bbSBharat Bhushan 1255f61c94bbSBharat Bhushan void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu) 1256f61c94bbSBharat Bhushan { 1257f61c94bbSBharat Bhushan del_timer_sync(&vcpu->arch.wdt_timer); 1258f61c94bbSBharat Bhushan } 1259f61c94bbSBharat Bhushan 1260d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1261d9fbd03dSHollis Blanchard { 1262d9fbd03dSHollis Blanchard int i; 1263d9fbd03dSHollis Blanchard 1264d9fbd03dSHollis Blanchard regs->pc = vcpu->arch.pc; 1265992b5b29SAlexander Graf regs->cr = kvmppc_get_cr(vcpu); 1266d9fbd03dSHollis Blanchard regs->ctr = vcpu->arch.ctr; 1267d9fbd03dSHollis Blanchard regs->lr = vcpu->arch.lr; 1268992b5b29SAlexander Graf regs->xer = kvmppc_get_xer(vcpu); 1269666e7252SAlexander Graf regs->msr = vcpu->arch.shared->msr; 127031579eeaSBharat Bhushan regs->srr0 = kvmppc_get_srr0(vcpu); 127131579eeaSBharat Bhushan regs->srr1 = kvmppc_get_srr1(vcpu); 1272d9fbd03dSHollis Blanchard regs->pid = vcpu->arch.pid; 1273c1b8a01bSBharat Bhushan regs->sprg0 = kvmppc_get_sprg0(vcpu); 1274c1b8a01bSBharat Bhushan regs->sprg1 = kvmppc_get_sprg1(vcpu); 1275c1b8a01bSBharat Bhushan regs->sprg2 = kvmppc_get_sprg2(vcpu); 1276c1b8a01bSBharat Bhushan regs->sprg3 = kvmppc_get_sprg3(vcpu); 1277c1b8a01bSBharat Bhushan regs->sprg4 = kvmppc_get_sprg4(vcpu); 1278c1b8a01bSBharat Bhushan regs->sprg5 = kvmppc_get_sprg5(vcpu); 1279c1b8a01bSBharat Bhushan regs->sprg6 = kvmppc_get_sprg6(vcpu); 1280c1b8a01bSBharat Bhushan regs->sprg7 = kvmppc_get_sprg7(vcpu); 1281d9fbd03dSHollis Blanchard 1282d9fbd03dSHollis Blanchard for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 12838e5b26b5SAlexander Graf regs->gpr[i] = kvmppc_get_gpr(vcpu, i); 1284d9fbd03dSHollis Blanchard 1285d9fbd03dSHollis Blanchard return 0; 1286d9fbd03dSHollis Blanchard } 1287d9fbd03dSHollis Blanchard 1288d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1289d9fbd03dSHollis Blanchard { 1290d9fbd03dSHollis Blanchard int i; 1291d9fbd03dSHollis Blanchard 1292d9fbd03dSHollis Blanchard vcpu->arch.pc = regs->pc; 1293992b5b29SAlexander Graf kvmppc_set_cr(vcpu, regs->cr); 1294d9fbd03dSHollis Blanchard vcpu->arch.ctr = regs->ctr; 1295d9fbd03dSHollis Blanchard vcpu->arch.lr = regs->lr; 1296992b5b29SAlexander Graf kvmppc_set_xer(vcpu, regs->xer); 1297b8fd68acSHollis Blanchard kvmppc_set_msr(vcpu, regs->msr); 129831579eeaSBharat Bhushan kvmppc_set_srr0(vcpu, regs->srr0); 129931579eeaSBharat Bhushan kvmppc_set_srr1(vcpu, regs->srr1); 13005ce941eeSScott Wood kvmppc_set_pid(vcpu, regs->pid); 1301c1b8a01bSBharat Bhushan kvmppc_set_sprg0(vcpu, regs->sprg0); 1302c1b8a01bSBharat Bhushan kvmppc_set_sprg1(vcpu, regs->sprg1); 1303c1b8a01bSBharat Bhushan kvmppc_set_sprg2(vcpu, regs->sprg2); 1304c1b8a01bSBharat Bhushan kvmppc_set_sprg3(vcpu, regs->sprg3); 1305c1b8a01bSBharat Bhushan kvmppc_set_sprg4(vcpu, regs->sprg4); 1306c1b8a01bSBharat Bhushan kvmppc_set_sprg5(vcpu, regs->sprg5); 1307c1b8a01bSBharat Bhushan kvmppc_set_sprg6(vcpu, regs->sprg6); 1308c1b8a01bSBharat Bhushan kvmppc_set_sprg7(vcpu, regs->sprg7); 1309d9fbd03dSHollis Blanchard 13108e5b26b5SAlexander Graf for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 13118e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, i, regs->gpr[i]); 1312d9fbd03dSHollis Blanchard 1313d9fbd03dSHollis Blanchard return 0; 1314d9fbd03dSHollis Blanchard } 1315d9fbd03dSHollis Blanchard 13165ce941eeSScott Wood static void get_sregs_base(struct kvm_vcpu *vcpu, 13175ce941eeSScott Wood struct kvm_sregs *sregs) 13185ce941eeSScott Wood { 13195ce941eeSScott Wood u64 tb = get_tb(); 13205ce941eeSScott Wood 13215ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_BASE; 13225ce941eeSScott Wood 13235ce941eeSScott Wood sregs->u.e.csrr0 = vcpu->arch.csrr0; 13245ce941eeSScott Wood sregs->u.e.csrr1 = vcpu->arch.csrr1; 13255ce941eeSScott Wood sregs->u.e.mcsr = vcpu->arch.mcsr; 1326dc168549SBharat Bhushan sregs->u.e.esr = kvmppc_get_esr(vcpu); 1327a5414d4bSBharat Bhushan sregs->u.e.dear = kvmppc_get_dar(vcpu); 13285ce941eeSScott Wood sregs->u.e.tsr = vcpu->arch.tsr; 13295ce941eeSScott Wood sregs->u.e.tcr = vcpu->arch.tcr; 13305ce941eeSScott Wood sregs->u.e.dec = kvmppc_get_dec(vcpu, tb); 13315ce941eeSScott Wood sregs->u.e.tb = tb; 13325ce941eeSScott Wood sregs->u.e.vrsave = vcpu->arch.vrsave; 13335ce941eeSScott Wood } 13345ce941eeSScott Wood 13355ce941eeSScott Wood static int set_sregs_base(struct kvm_vcpu *vcpu, 13365ce941eeSScott Wood struct kvm_sregs *sregs) 13375ce941eeSScott Wood { 13385ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_BASE)) 13395ce941eeSScott Wood return 0; 13405ce941eeSScott Wood 13415ce941eeSScott Wood vcpu->arch.csrr0 = sregs->u.e.csrr0; 13425ce941eeSScott Wood vcpu->arch.csrr1 = sregs->u.e.csrr1; 13435ce941eeSScott Wood vcpu->arch.mcsr = sregs->u.e.mcsr; 1344dc168549SBharat Bhushan kvmppc_set_esr(vcpu, sregs->u.e.esr); 1345a5414d4bSBharat Bhushan kvmppc_set_dar(vcpu, sregs->u.e.dear); 13465ce941eeSScott Wood vcpu->arch.vrsave = sregs->u.e.vrsave; 1347dfd4d47eSScott Wood kvmppc_set_tcr(vcpu, sregs->u.e.tcr); 13485ce941eeSScott Wood 1349dfd4d47eSScott Wood if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) { 13505ce941eeSScott Wood vcpu->arch.dec = sregs->u.e.dec; 13515ce941eeSScott Wood kvmppc_emulate_dec(vcpu); 1352dfd4d47eSScott Wood } 13535ce941eeSScott Wood 1354d26f22c9SBharat Bhushan if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR) 1355d26f22c9SBharat Bhushan kvmppc_set_tsr(vcpu, sregs->u.e.tsr); 13565ce941eeSScott Wood 13575ce941eeSScott Wood return 0; 13585ce941eeSScott Wood } 13595ce941eeSScott Wood 13605ce941eeSScott Wood static void get_sregs_arch206(struct kvm_vcpu *vcpu, 13615ce941eeSScott Wood struct kvm_sregs *sregs) 13625ce941eeSScott Wood { 13635ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_ARCH206; 13645ce941eeSScott Wood 1365841741f2SScott Wood sregs->u.e.pir = vcpu->vcpu_id; 13665ce941eeSScott Wood sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0; 13675ce941eeSScott Wood sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1; 13685ce941eeSScott Wood sregs->u.e.decar = vcpu->arch.decar; 13695ce941eeSScott Wood sregs->u.e.ivpr = vcpu->arch.ivpr; 13705ce941eeSScott Wood } 13715ce941eeSScott Wood 13725ce941eeSScott Wood static int set_sregs_arch206(struct kvm_vcpu *vcpu, 13735ce941eeSScott Wood struct kvm_sregs *sregs) 13745ce941eeSScott Wood { 13755ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206)) 13765ce941eeSScott Wood return 0; 13775ce941eeSScott Wood 1378841741f2SScott Wood if (sregs->u.e.pir != vcpu->vcpu_id) 13795ce941eeSScott Wood return -EINVAL; 13805ce941eeSScott Wood 13815ce941eeSScott Wood vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0; 13825ce941eeSScott Wood vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1; 13835ce941eeSScott Wood vcpu->arch.decar = sregs->u.e.decar; 13845ce941eeSScott Wood vcpu->arch.ivpr = sregs->u.e.ivpr; 13855ce941eeSScott Wood 13865ce941eeSScott Wood return 0; 13875ce941eeSScott Wood } 13885ce941eeSScott Wood 13893a167beaSAneesh Kumar K.V int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 13905ce941eeSScott Wood { 13915ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_IVOR; 13925ce941eeSScott Wood 13935ce941eeSScott Wood sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL]; 13945ce941eeSScott Wood sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK]; 13955ce941eeSScott Wood sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE]; 13965ce941eeSScott Wood sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE]; 13975ce941eeSScott Wood sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL]; 13985ce941eeSScott Wood sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT]; 13995ce941eeSScott Wood sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM]; 14005ce941eeSScott Wood sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL]; 14015ce941eeSScott Wood sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL]; 14025ce941eeSScott Wood sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL]; 14035ce941eeSScott Wood sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER]; 14045ce941eeSScott Wood sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT]; 14055ce941eeSScott Wood sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG]; 14065ce941eeSScott Wood sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS]; 14075ce941eeSScott Wood sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS]; 14085ce941eeSScott Wood sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG]; 14093a167beaSAneesh Kumar K.V return 0; 14105ce941eeSScott Wood } 14115ce941eeSScott Wood 14125ce941eeSScott Wood int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 14135ce941eeSScott Wood { 14145ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_IVOR)) 14155ce941eeSScott Wood return 0; 14165ce941eeSScott Wood 14175ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0]; 14185ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1]; 14195ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2]; 14205ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3]; 14215ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4]; 14225ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5]; 14235ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6]; 14245ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7]; 14255ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8]; 14265ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9]; 14275ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10]; 14285ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11]; 14295ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12]; 14305ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13]; 14315ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14]; 14325ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15]; 14335ce941eeSScott Wood 14345ce941eeSScott Wood return 0; 14355ce941eeSScott Wood } 14365ce941eeSScott Wood 1437d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu, 1438d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1439d9fbd03dSHollis Blanchard { 14405ce941eeSScott Wood sregs->pvr = vcpu->arch.pvr; 14415ce941eeSScott Wood 14425ce941eeSScott Wood get_sregs_base(vcpu, sregs); 14435ce941eeSScott Wood get_sregs_arch206(vcpu, sregs); 1444cbbc58d4SAneesh Kumar K.V return vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs); 1445d9fbd03dSHollis Blanchard } 1446d9fbd03dSHollis Blanchard 1447d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu, 1448d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1449d9fbd03dSHollis Blanchard { 14505ce941eeSScott Wood int ret; 14515ce941eeSScott Wood 14525ce941eeSScott Wood if (vcpu->arch.pvr != sregs->pvr) 14535ce941eeSScott Wood return -EINVAL; 14545ce941eeSScott Wood 14555ce941eeSScott Wood ret = set_sregs_base(vcpu, sregs); 14565ce941eeSScott Wood if (ret < 0) 14575ce941eeSScott Wood return ret; 14585ce941eeSScott Wood 14595ce941eeSScott Wood ret = set_sregs_arch206(vcpu, sregs); 14605ce941eeSScott Wood if (ret < 0) 14615ce941eeSScott Wood return ret; 14625ce941eeSScott Wood 1463cbbc58d4SAneesh Kumar K.V return vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs); 1464d9fbd03dSHollis Blanchard } 1465d9fbd03dSHollis Blanchard 146631f3438eSPaul Mackerras int kvm_vcpu_ioctl_get_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg) 146731f3438eSPaul Mackerras { 146835b299e2SMihai Caraman int r = 0; 146935b299e2SMihai Caraman union kvmppc_one_reg val; 147035b299e2SMihai Caraman int size; 147135b299e2SMihai Caraman 147235b299e2SMihai Caraman size = one_reg_size(reg->id); 147335b299e2SMihai Caraman if (size > sizeof(val)) 147435b299e2SMihai Caraman return -EINVAL; 14756df8d3fcSBharat Bhushan 14766df8d3fcSBharat Bhushan switch (reg->id) { 14776df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 1478547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac1); 14796df8d3fcSBharat Bhushan break; 1480547465efSBharat Bhushan case KVM_REG_PPC_IAC2: 1481547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac2); 1482547465efSBharat Bhushan break; 1483547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1484547465efSBharat Bhushan case KVM_REG_PPC_IAC3: 1485547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac3); 1486547465efSBharat Bhushan break; 1487547465efSBharat Bhushan case KVM_REG_PPC_IAC4: 1488547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac4); 1489547465efSBharat Bhushan break; 1490547465efSBharat Bhushan #endif 14916df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 1492547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.dac1); 1493547465efSBharat Bhushan break; 149435b299e2SMihai Caraman case KVM_REG_PPC_DAC2: 1495547465efSBharat Bhushan val = get_reg_val(reg->id, vcpu->arch.dbg_reg.dac2); 14966df8d3fcSBharat Bhushan break; 1497324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 149834f754b9SBharat Bhushan u32 epr = kvmppc_get_epr(vcpu); 149935b299e2SMihai Caraman val = get_reg_val(reg->id, epr); 1500324b3e63SAlexander Graf break; 1501324b3e63SAlexander Graf } 1502352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1503352df1deSMihai Caraman case KVM_REG_PPC_EPCR: 150435b299e2SMihai Caraman val = get_reg_val(reg->id, vcpu->arch.epcr); 1505352df1deSMihai Caraman break; 1506352df1deSMihai Caraman #endif 150778accda4SBharat Bhushan case KVM_REG_PPC_TCR: 150835b299e2SMihai Caraman val = get_reg_val(reg->id, vcpu->arch.tcr); 150978accda4SBharat Bhushan break; 151078accda4SBharat Bhushan case KVM_REG_PPC_TSR: 151135b299e2SMihai Caraman val = get_reg_val(reg->id, vcpu->arch.tsr); 151278accda4SBharat Bhushan break; 151335b299e2SMihai Caraman case KVM_REG_PPC_DEBUG_INST: 1514b12c7841SBharat Bhushan val = get_reg_val(reg->id, KVMPPC_INST_EHPRIV_DEBUG); 15158c32a2eaSBharat Bhushan break; 15168b75cbbeSPaul Mackerras case KVM_REG_PPC_VRSAVE: 15178b75cbbeSPaul Mackerras val = get_reg_val(reg->id, vcpu->arch.vrsave); 15188c32a2eaSBharat Bhushan break; 15196df8d3fcSBharat Bhushan default: 1520cbbc58d4SAneesh Kumar K.V r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, reg->id, &val); 15216df8d3fcSBharat Bhushan break; 15226df8d3fcSBharat Bhushan } 152335b299e2SMihai Caraman 152435b299e2SMihai Caraman if (r) 152535b299e2SMihai Caraman return r; 152635b299e2SMihai Caraman 152735b299e2SMihai Caraman if (copy_to_user((char __user *)(unsigned long)reg->addr, &val, size)) 152835b299e2SMihai Caraman r = -EFAULT; 152935b299e2SMihai Caraman 15306df8d3fcSBharat Bhushan return r; 153131f3438eSPaul Mackerras } 153231f3438eSPaul Mackerras 153331f3438eSPaul Mackerras int kvm_vcpu_ioctl_set_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg) 153431f3438eSPaul Mackerras { 153535b299e2SMihai Caraman int r = 0; 153635b299e2SMihai Caraman union kvmppc_one_reg val; 153735b299e2SMihai Caraman int size; 153835b299e2SMihai Caraman 153935b299e2SMihai Caraman size = one_reg_size(reg->id); 154035b299e2SMihai Caraman if (size > sizeof(val)) 154135b299e2SMihai Caraman return -EINVAL; 154235b299e2SMihai Caraman 154335b299e2SMihai Caraman if (copy_from_user(&val, (char __user *)(unsigned long)reg->addr, size)) 154435b299e2SMihai Caraman return -EFAULT; 15456df8d3fcSBharat Bhushan 15466df8d3fcSBharat Bhushan switch (reg->id) { 15476df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 1548547465efSBharat Bhushan vcpu->arch.dbg_reg.iac1 = set_reg_val(reg->id, val); 15496df8d3fcSBharat Bhushan break; 1550547465efSBharat Bhushan case KVM_REG_PPC_IAC2: 1551547465efSBharat Bhushan vcpu->arch.dbg_reg.iac2 = set_reg_val(reg->id, val); 1552547465efSBharat Bhushan break; 1553547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1554547465efSBharat Bhushan case KVM_REG_PPC_IAC3: 1555547465efSBharat Bhushan vcpu->arch.dbg_reg.iac3 = set_reg_val(reg->id, val); 1556547465efSBharat Bhushan break; 1557547465efSBharat Bhushan case KVM_REG_PPC_IAC4: 1558547465efSBharat Bhushan vcpu->arch.dbg_reg.iac4 = set_reg_val(reg->id, val); 1559547465efSBharat Bhushan break; 1560547465efSBharat Bhushan #endif 15616df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 1562547465efSBharat Bhushan vcpu->arch.dbg_reg.dac1 = set_reg_val(reg->id, val); 1563547465efSBharat Bhushan break; 156435b299e2SMihai Caraman case KVM_REG_PPC_DAC2: 1565547465efSBharat Bhushan vcpu->arch.dbg_reg.dac2 = set_reg_val(reg->id, val); 15666df8d3fcSBharat Bhushan break; 1567324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 156835b299e2SMihai Caraman u32 new_epr = set_reg_val(reg->id, val); 1569324b3e63SAlexander Graf kvmppc_set_epr(vcpu, new_epr); 1570324b3e63SAlexander Graf break; 1571324b3e63SAlexander Graf } 1572352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1573352df1deSMihai Caraman case KVM_REG_PPC_EPCR: { 157435b299e2SMihai Caraman u32 new_epcr = set_reg_val(reg->id, val); 1575352df1deSMihai Caraman kvmppc_set_epcr(vcpu, new_epcr); 1576352df1deSMihai Caraman break; 1577352df1deSMihai Caraman } 1578352df1deSMihai Caraman #endif 157978accda4SBharat Bhushan case KVM_REG_PPC_OR_TSR: { 158035b299e2SMihai Caraman u32 tsr_bits = set_reg_val(reg->id, val); 158178accda4SBharat Bhushan kvmppc_set_tsr_bits(vcpu, tsr_bits); 158278accda4SBharat Bhushan break; 158378accda4SBharat Bhushan } 158478accda4SBharat Bhushan case KVM_REG_PPC_CLEAR_TSR: { 158535b299e2SMihai Caraman u32 tsr_bits = set_reg_val(reg->id, val); 158678accda4SBharat Bhushan kvmppc_clr_tsr_bits(vcpu, tsr_bits); 158778accda4SBharat Bhushan break; 158878accda4SBharat Bhushan } 158978accda4SBharat Bhushan case KVM_REG_PPC_TSR: { 159035b299e2SMihai Caraman u32 tsr = set_reg_val(reg->id, val); 159178accda4SBharat Bhushan kvmppc_set_tsr(vcpu, tsr); 159278accda4SBharat Bhushan break; 159378accda4SBharat Bhushan } 159478accda4SBharat Bhushan case KVM_REG_PPC_TCR: { 159535b299e2SMihai Caraman u32 tcr = set_reg_val(reg->id, val); 159678accda4SBharat Bhushan kvmppc_set_tcr(vcpu, tcr); 159778accda4SBharat Bhushan break; 159878accda4SBharat Bhushan } 15998b75cbbeSPaul Mackerras case KVM_REG_PPC_VRSAVE: 16008b75cbbeSPaul Mackerras vcpu->arch.vrsave = set_reg_val(reg->id, val); 16018b75cbbeSPaul Mackerras break; 16026df8d3fcSBharat Bhushan default: 1603cbbc58d4SAneesh Kumar K.V r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, reg->id, &val); 16046df8d3fcSBharat Bhushan break; 16056df8d3fcSBharat Bhushan } 160635b299e2SMihai Caraman 16076df8d3fcSBharat Bhushan return r; 160831f3438eSPaul Mackerras } 160931f3438eSPaul Mackerras 1610d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1611d9fbd03dSHollis Blanchard { 1612d9fbd03dSHollis Blanchard return -ENOTSUPP; 1613d9fbd03dSHollis Blanchard } 1614d9fbd03dSHollis Blanchard 1615d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1616d9fbd03dSHollis Blanchard { 1617d9fbd03dSHollis Blanchard return -ENOTSUPP; 1618d9fbd03dSHollis Blanchard } 1619d9fbd03dSHollis Blanchard 1620d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu, 1621d9fbd03dSHollis Blanchard struct kvm_translation *tr) 1622d9fbd03dSHollis Blanchard { 162398001d8dSAvi Kivity int r; 162498001d8dSAvi Kivity 162598001d8dSAvi Kivity r = kvmppc_core_vcpu_translate(vcpu, tr); 162698001d8dSAvi Kivity return r; 1627d9fbd03dSHollis Blanchard } 1628d9fbd03dSHollis Blanchard 16294e755758SAlexander Graf int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log) 16304e755758SAlexander Graf { 16314e755758SAlexander Graf return -ENOTSUPP; 16324e755758SAlexander Graf } 16334e755758SAlexander Graf 16345587027cSAneesh Kumar K.V void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free, 1635a66b48c3SPaul Mackerras struct kvm_memory_slot *dont) 1636a66b48c3SPaul Mackerras { 1637a66b48c3SPaul Mackerras } 1638a66b48c3SPaul Mackerras 16395587027cSAneesh Kumar K.V int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot, 1640a66b48c3SPaul Mackerras unsigned long npages) 1641a66b48c3SPaul Mackerras { 1642a66b48c3SPaul Mackerras return 0; 1643a66b48c3SPaul Mackerras } 1644a66b48c3SPaul Mackerras 1645f9e0554dSPaul Mackerras int kvmppc_core_prepare_memory_region(struct kvm *kvm, 1646a66b48c3SPaul Mackerras struct kvm_memory_slot *memslot, 1647f9e0554dSPaul Mackerras struct kvm_userspace_memory_region *mem) 1648f9e0554dSPaul Mackerras { 1649f9e0554dSPaul Mackerras return 0; 1650f9e0554dSPaul Mackerras } 1651f9e0554dSPaul Mackerras 1652f9e0554dSPaul Mackerras void kvmppc_core_commit_memory_region(struct kvm *kvm, 1653dfe49dbdSPaul Mackerras struct kvm_userspace_memory_region *mem, 16548482644aSTakuya Yoshikawa const struct kvm_memory_slot *old) 1655dfe49dbdSPaul Mackerras { 1656dfe49dbdSPaul Mackerras } 1657dfe49dbdSPaul Mackerras 1658dfe49dbdSPaul Mackerras void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot) 1659f9e0554dSPaul Mackerras { 1660f9e0554dSPaul Mackerras } 1661f9e0554dSPaul Mackerras 166238f98824SMihai Caraman void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr) 166338f98824SMihai Caraman { 166438f98824SMihai Caraman #if defined(CONFIG_64BIT) 166538f98824SMihai Caraman vcpu->arch.epcr = new_epcr; 166638f98824SMihai Caraman #ifdef CONFIG_KVM_BOOKE_HV 166738f98824SMihai Caraman vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM; 166838f98824SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 166938f98824SMihai Caraman vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM; 167038f98824SMihai Caraman #endif 167138f98824SMihai Caraman #endif 167238f98824SMihai Caraman } 167338f98824SMihai Caraman 1674dfd4d47eSScott Wood void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr) 1675dfd4d47eSScott Wood { 1676dfd4d47eSScott Wood vcpu->arch.tcr = new_tcr; 1677f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1678dfd4d47eSScott Wood update_timer_ints(vcpu); 1679dfd4d47eSScott Wood } 1680dfd4d47eSScott Wood 1681dfd4d47eSScott Wood void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1682dfd4d47eSScott Wood { 1683dfd4d47eSScott Wood set_bits(tsr_bits, &vcpu->arch.tsr); 1684dfd4d47eSScott Wood smp_wmb(); 1685dfd4d47eSScott Wood kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 1686dfd4d47eSScott Wood kvm_vcpu_kick(vcpu); 1687dfd4d47eSScott Wood } 1688dfd4d47eSScott Wood 1689dfd4d47eSScott Wood void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1690dfd4d47eSScott Wood { 1691dfd4d47eSScott Wood clear_bits(tsr_bits, &vcpu->arch.tsr); 1692f61c94bbSBharat Bhushan 1693f61c94bbSBharat Bhushan /* 1694f61c94bbSBharat Bhushan * We may have stopped the watchdog due to 1695f61c94bbSBharat Bhushan * being stuck on final expiration. 1696f61c94bbSBharat Bhushan */ 1697f61c94bbSBharat Bhushan if (tsr_bits & (TSR_ENW | TSR_WIS)) 1698f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1699f61c94bbSBharat Bhushan 1700dfd4d47eSScott Wood update_timer_ints(vcpu); 1701dfd4d47eSScott Wood } 1702dfd4d47eSScott Wood 1703dfd4d47eSScott Wood void kvmppc_decrementer_func(unsigned long data) 1704dfd4d47eSScott Wood { 1705dfd4d47eSScott Wood struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data; 1706dfd4d47eSScott Wood 170721bd000aSBharat Bhushan if (vcpu->arch.tcr & TCR_ARE) { 170821bd000aSBharat Bhushan vcpu->arch.dec = vcpu->arch.decar; 170921bd000aSBharat Bhushan kvmppc_emulate_dec(vcpu); 171021bd000aSBharat Bhushan } 171121bd000aSBharat Bhushan 1712dfd4d47eSScott Wood kvmppc_set_tsr_bits(vcpu, TSR_DIS); 1713dfd4d47eSScott Wood } 1714dfd4d47eSScott Wood 1715ce11e48bSBharat Bhushan static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg, 1716ce11e48bSBharat Bhushan uint64_t addr, int index) 1717ce11e48bSBharat Bhushan { 1718ce11e48bSBharat Bhushan switch (index) { 1719ce11e48bSBharat Bhushan case 0: 1720ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC1; 1721ce11e48bSBharat Bhushan dbg_reg->iac1 = addr; 1722ce11e48bSBharat Bhushan break; 1723ce11e48bSBharat Bhushan case 1: 1724ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC2; 1725ce11e48bSBharat Bhushan dbg_reg->iac2 = addr; 1726ce11e48bSBharat Bhushan break; 1727ce11e48bSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1728ce11e48bSBharat Bhushan case 2: 1729ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC3; 1730ce11e48bSBharat Bhushan dbg_reg->iac3 = addr; 1731ce11e48bSBharat Bhushan break; 1732ce11e48bSBharat Bhushan case 3: 1733ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IAC4; 1734ce11e48bSBharat Bhushan dbg_reg->iac4 = addr; 1735ce11e48bSBharat Bhushan break; 1736ce11e48bSBharat Bhushan #endif 1737ce11e48bSBharat Bhushan default: 1738ce11e48bSBharat Bhushan return -EINVAL; 1739ce11e48bSBharat Bhushan } 1740ce11e48bSBharat Bhushan 1741ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IDM; 1742ce11e48bSBharat Bhushan return 0; 1743ce11e48bSBharat Bhushan } 1744ce11e48bSBharat Bhushan 1745ce11e48bSBharat Bhushan static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr, 1746ce11e48bSBharat Bhushan int type, int index) 1747ce11e48bSBharat Bhushan { 1748ce11e48bSBharat Bhushan switch (index) { 1749ce11e48bSBharat Bhushan case 0: 1750ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_READ) 1751ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC1R; 1752ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_WRITE) 1753ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC1W; 1754ce11e48bSBharat Bhushan dbg_reg->dac1 = addr; 1755ce11e48bSBharat Bhushan break; 1756ce11e48bSBharat Bhushan case 1: 1757ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_READ) 1758ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC2R; 1759ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_WATCH_WRITE) 1760ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_DAC2W; 1761ce11e48bSBharat Bhushan dbg_reg->dac2 = addr; 1762ce11e48bSBharat Bhushan break; 1763ce11e48bSBharat Bhushan default: 1764ce11e48bSBharat Bhushan return -EINVAL; 1765ce11e48bSBharat Bhushan } 1766ce11e48bSBharat Bhushan 1767ce11e48bSBharat Bhushan dbg_reg->dbcr0 |= DBCR0_IDM; 1768ce11e48bSBharat Bhushan return 0; 1769ce11e48bSBharat Bhushan } 1770ce11e48bSBharat Bhushan void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set) 1771ce11e48bSBharat Bhushan { 1772ce11e48bSBharat Bhushan /* XXX: Add similar MSR protection for BookE-PR */ 1773ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 1774ce11e48bSBharat Bhushan BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP)); 1775ce11e48bSBharat Bhushan if (set) { 1776ce11e48bSBharat Bhushan if (prot_bitmap & MSR_UCLE) 1777ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_UCLEP; 1778ce11e48bSBharat Bhushan if (prot_bitmap & MSR_DE) 1779ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_DEP; 1780ce11e48bSBharat Bhushan if (prot_bitmap & MSR_PMM) 1781ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp |= MSRP_PMMP; 1782ce11e48bSBharat Bhushan } else { 1783ce11e48bSBharat Bhushan if (prot_bitmap & MSR_UCLE) 1784ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_UCLEP; 1785ce11e48bSBharat Bhushan if (prot_bitmap & MSR_DE) 1786ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_DEP; 1787ce11e48bSBharat Bhushan if (prot_bitmap & MSR_PMM) 1788ce11e48bSBharat Bhushan vcpu->arch.shadow_msrp &= ~MSRP_PMMP; 1789ce11e48bSBharat Bhushan } 1790ce11e48bSBharat Bhushan #endif 1791ce11e48bSBharat Bhushan } 1792ce11e48bSBharat Bhushan 17937d15c06fSAlexander Graf int kvmppc_xlate(struct kvm_vcpu *vcpu, ulong eaddr, enum xlate_instdata xlid, 17947d15c06fSAlexander Graf enum xlate_readwrite xlrw, struct kvmppc_pte *pte) 17957d15c06fSAlexander Graf { 17967d15c06fSAlexander Graf int gtlb_index; 17977d15c06fSAlexander Graf gpa_t gpaddr; 17987d15c06fSAlexander Graf 17997d15c06fSAlexander Graf #ifdef CONFIG_KVM_E500V2 18007d15c06fSAlexander Graf if (!(vcpu->arch.shared->msr & MSR_PR) && 18017d15c06fSAlexander Graf (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 18027d15c06fSAlexander Graf pte->eaddr = eaddr; 18037d15c06fSAlexander Graf pte->raddr = (vcpu->arch.magic_page_pa & PAGE_MASK) | 18047d15c06fSAlexander Graf (eaddr & ~PAGE_MASK); 18057d15c06fSAlexander Graf pte->vpage = eaddr >> PAGE_SHIFT; 18067d15c06fSAlexander Graf pte->may_read = true; 18077d15c06fSAlexander Graf pte->may_write = true; 18087d15c06fSAlexander Graf pte->may_execute = true; 18097d15c06fSAlexander Graf 18107d15c06fSAlexander Graf return 0; 18117d15c06fSAlexander Graf } 18127d15c06fSAlexander Graf #endif 18137d15c06fSAlexander Graf 18147d15c06fSAlexander Graf /* Check the guest TLB. */ 18157d15c06fSAlexander Graf switch (xlid) { 18167d15c06fSAlexander Graf case XLATE_INST: 18177d15c06fSAlexander Graf gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 18187d15c06fSAlexander Graf break; 18197d15c06fSAlexander Graf case XLATE_DATA: 18207d15c06fSAlexander Graf gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 18217d15c06fSAlexander Graf break; 18227d15c06fSAlexander Graf default: 18237d15c06fSAlexander Graf BUG(); 18247d15c06fSAlexander Graf } 18257d15c06fSAlexander Graf 18267d15c06fSAlexander Graf /* Do we have a TLB entry at all? */ 18277d15c06fSAlexander Graf if (gtlb_index < 0) 18287d15c06fSAlexander Graf return -ENOENT; 18297d15c06fSAlexander Graf 18307d15c06fSAlexander Graf gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 18317d15c06fSAlexander Graf 18327d15c06fSAlexander Graf pte->eaddr = eaddr; 18337d15c06fSAlexander Graf pte->raddr = (gpaddr & PAGE_MASK) | (eaddr & ~PAGE_MASK); 18347d15c06fSAlexander Graf pte->vpage = eaddr >> PAGE_SHIFT; 18357d15c06fSAlexander Graf 18367d15c06fSAlexander Graf /* XXX read permissions from the guest TLB */ 18377d15c06fSAlexander Graf pte->may_read = true; 18387d15c06fSAlexander Graf pte->may_write = true; 18397d15c06fSAlexander Graf pte->may_execute = true; 18407d15c06fSAlexander Graf 18417d15c06fSAlexander Graf return 0; 18427d15c06fSAlexander Graf } 18437d15c06fSAlexander Graf 1844ce11e48bSBharat Bhushan int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu, 1845ce11e48bSBharat Bhushan struct kvm_guest_debug *dbg) 1846ce11e48bSBharat Bhushan { 1847ce11e48bSBharat Bhushan struct debug_reg *dbg_reg; 1848ce11e48bSBharat Bhushan int n, b = 0, w = 0; 1849ce11e48bSBharat Bhushan 1850ce11e48bSBharat Bhushan if (!(dbg->control & KVM_GUESTDBG_ENABLE)) { 1851*348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 = 0; 1852ce11e48bSBharat Bhushan vcpu->guest_debug = 0; 1853ce11e48bSBharat Bhushan kvm_guest_protect_msr(vcpu, MSR_DE, false); 1854ce11e48bSBharat Bhushan return 0; 1855ce11e48bSBharat Bhushan } 1856ce11e48bSBharat Bhushan 1857ce11e48bSBharat Bhushan kvm_guest_protect_msr(vcpu, MSR_DE, true); 1858ce11e48bSBharat Bhushan vcpu->guest_debug = dbg->control; 1859*348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 = 0; 1860ce11e48bSBharat Bhushan 1861ce11e48bSBharat Bhushan if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) 1862*348ba710SBharat Bhushan vcpu->arch.dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC; 1863ce11e48bSBharat Bhushan 1864ce11e48bSBharat Bhushan /* Code below handles only HW breakpoints */ 1865*348ba710SBharat Bhushan dbg_reg = &(vcpu->arch.dbg_reg); 1866ce11e48bSBharat Bhushan 1867ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV 1868ce11e48bSBharat Bhushan /* 1869ce11e48bSBharat Bhushan * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1 1870ce11e48bSBharat Bhushan * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0 1871ce11e48bSBharat Bhushan */ 1872ce11e48bSBharat Bhushan dbg_reg->dbcr1 = 0; 1873ce11e48bSBharat Bhushan dbg_reg->dbcr2 = 0; 1874ce11e48bSBharat Bhushan #else 1875ce11e48bSBharat Bhushan /* 1876ce11e48bSBharat Bhushan * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1 1877ce11e48bSBharat Bhushan * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR 1878ce11e48bSBharat Bhushan * is set. 1879ce11e48bSBharat Bhushan */ 1880ce11e48bSBharat Bhushan dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US | 1881ce11e48bSBharat Bhushan DBCR1_IAC4US; 1882ce11e48bSBharat Bhushan dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US; 1883ce11e48bSBharat Bhushan #endif 1884ce11e48bSBharat Bhushan 1885ce11e48bSBharat Bhushan if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) 1886ce11e48bSBharat Bhushan return 0; 1887ce11e48bSBharat Bhushan 1888ce11e48bSBharat Bhushan for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) { 1889ce11e48bSBharat Bhushan uint64_t addr = dbg->arch.bp[n].addr; 1890ce11e48bSBharat Bhushan uint32_t type = dbg->arch.bp[n].type; 1891ce11e48bSBharat Bhushan 1892ce11e48bSBharat Bhushan if (type == KVMPPC_DEBUG_NONE) 1893ce11e48bSBharat Bhushan continue; 1894ce11e48bSBharat Bhushan 1895ce11e48bSBharat Bhushan if (type & !(KVMPPC_DEBUG_WATCH_READ | 1896ce11e48bSBharat Bhushan KVMPPC_DEBUG_WATCH_WRITE | 1897ce11e48bSBharat Bhushan KVMPPC_DEBUG_BREAKPOINT)) 1898ce11e48bSBharat Bhushan return -EINVAL; 1899ce11e48bSBharat Bhushan 1900ce11e48bSBharat Bhushan if (type & KVMPPC_DEBUG_BREAKPOINT) { 1901ce11e48bSBharat Bhushan /* Setting H/W breakpoint */ 1902ce11e48bSBharat Bhushan if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++)) 1903ce11e48bSBharat Bhushan return -EINVAL; 1904ce11e48bSBharat Bhushan } else { 1905ce11e48bSBharat Bhushan /* Setting H/W watchpoint */ 1906ce11e48bSBharat Bhushan if (kvmppc_booke_add_watchpoint(dbg_reg, addr, 1907ce11e48bSBharat Bhushan type, w++)) 1908ce11e48bSBharat Bhushan return -EINVAL; 1909ce11e48bSBharat Bhushan } 1910ce11e48bSBharat Bhushan } 1911ce11e48bSBharat Bhushan 1912ce11e48bSBharat Bhushan return 0; 1913ce11e48bSBharat Bhushan } 1914ce11e48bSBharat Bhushan 191594fa9d99SScott Wood void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 191694fa9d99SScott Wood { 1917a47d72f3SPaul Mackerras vcpu->cpu = smp_processor_id(); 1918d30f6e48SScott Wood current->thread.kvm_vcpu = vcpu; 191994fa9d99SScott Wood } 192094fa9d99SScott Wood 192194fa9d99SScott Wood void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu) 192294fa9d99SScott Wood { 1923d30f6e48SScott Wood current->thread.kvm_vcpu = NULL; 1924a47d72f3SPaul Mackerras vcpu->cpu = -1; 1925ce11e48bSBharat Bhushan 1926ce11e48bSBharat Bhushan /* Clear pending debug event in DBSR */ 1927ce11e48bSBharat Bhushan kvmppc_clear_dbsr(); 192894fa9d99SScott Wood } 192994fa9d99SScott Wood 19303a167beaSAneesh Kumar K.V void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu) 19313a167beaSAneesh Kumar K.V { 1932cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu); 19333a167beaSAneesh Kumar K.V } 19343a167beaSAneesh Kumar K.V 19353a167beaSAneesh Kumar K.V int kvmppc_core_init_vm(struct kvm *kvm) 19363a167beaSAneesh Kumar K.V { 1937cbbc58d4SAneesh Kumar K.V return kvm->arch.kvm_ops->init_vm(kvm); 19383a167beaSAneesh Kumar K.V } 19393a167beaSAneesh Kumar K.V 19403a167beaSAneesh Kumar K.V struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id) 19413a167beaSAneesh Kumar K.V { 1942cbbc58d4SAneesh Kumar K.V return kvm->arch.kvm_ops->vcpu_create(kvm, id); 19433a167beaSAneesh Kumar K.V } 19443a167beaSAneesh Kumar K.V 19453a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu) 19463a167beaSAneesh Kumar K.V { 1947cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu); 19483a167beaSAneesh Kumar K.V } 19493a167beaSAneesh Kumar K.V 19503a167beaSAneesh Kumar K.V void kvmppc_core_destroy_vm(struct kvm *kvm) 19513a167beaSAneesh Kumar K.V { 1952cbbc58d4SAneesh Kumar K.V kvm->arch.kvm_ops->destroy_vm(kvm); 19533a167beaSAneesh Kumar K.V } 19543a167beaSAneesh Kumar K.V 19553a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 19563a167beaSAneesh Kumar K.V { 1957cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu); 19583a167beaSAneesh Kumar K.V } 19593a167beaSAneesh Kumar K.V 19603a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu) 19613a167beaSAneesh Kumar K.V { 1962cbbc58d4SAneesh Kumar K.V vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu); 1963d9fbd03dSHollis Blanchard } 1964d9fbd03dSHollis Blanchard 1965d9fbd03dSHollis Blanchard int __init kvmppc_booke_init(void) 1966d9fbd03dSHollis Blanchard { 1967d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 1968d9fbd03dSHollis Blanchard unsigned long ivor[16]; 19691d542d9cSBharat Bhushan unsigned long *handler = kvmppc_booke_handler_addr; 1970d9fbd03dSHollis Blanchard unsigned long max_ivor = 0; 19711d542d9cSBharat Bhushan unsigned long handler_len; 1972d9fbd03dSHollis Blanchard int i; 1973d9fbd03dSHollis Blanchard 1974d9fbd03dSHollis Blanchard /* We install our own exception handlers by hijacking IVPR. IVPR must 1975d9fbd03dSHollis Blanchard * be 16-bit aligned, so we need a 64KB allocation. */ 1976d9fbd03dSHollis Blanchard kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO, 1977d9fbd03dSHollis Blanchard VCPU_SIZE_ORDER); 1978d9fbd03dSHollis Blanchard if (!kvmppc_booke_handlers) 1979d9fbd03dSHollis Blanchard return -ENOMEM; 1980d9fbd03dSHollis Blanchard 1981d9fbd03dSHollis Blanchard /* XXX make sure our handlers are smaller than Linux's */ 1982d9fbd03dSHollis Blanchard 1983d9fbd03dSHollis Blanchard /* Copy our interrupt handlers to match host IVORs. That way we don't 1984d9fbd03dSHollis Blanchard * have to swap the IVORs on every guest/host transition. */ 1985d9fbd03dSHollis Blanchard ivor[0] = mfspr(SPRN_IVOR0); 1986d9fbd03dSHollis Blanchard ivor[1] = mfspr(SPRN_IVOR1); 1987d9fbd03dSHollis Blanchard ivor[2] = mfspr(SPRN_IVOR2); 1988d9fbd03dSHollis Blanchard ivor[3] = mfspr(SPRN_IVOR3); 1989d9fbd03dSHollis Blanchard ivor[4] = mfspr(SPRN_IVOR4); 1990d9fbd03dSHollis Blanchard ivor[5] = mfspr(SPRN_IVOR5); 1991d9fbd03dSHollis Blanchard ivor[6] = mfspr(SPRN_IVOR6); 1992d9fbd03dSHollis Blanchard ivor[7] = mfspr(SPRN_IVOR7); 1993d9fbd03dSHollis Blanchard ivor[8] = mfspr(SPRN_IVOR8); 1994d9fbd03dSHollis Blanchard ivor[9] = mfspr(SPRN_IVOR9); 1995d9fbd03dSHollis Blanchard ivor[10] = mfspr(SPRN_IVOR10); 1996d9fbd03dSHollis Blanchard ivor[11] = mfspr(SPRN_IVOR11); 1997d9fbd03dSHollis Blanchard ivor[12] = mfspr(SPRN_IVOR12); 1998d9fbd03dSHollis Blanchard ivor[13] = mfspr(SPRN_IVOR13); 1999d9fbd03dSHollis Blanchard ivor[14] = mfspr(SPRN_IVOR14); 2000d9fbd03dSHollis Blanchard ivor[15] = mfspr(SPRN_IVOR15); 2001d9fbd03dSHollis Blanchard 2002d9fbd03dSHollis Blanchard for (i = 0; i < 16; i++) { 2003d9fbd03dSHollis Blanchard if (ivor[i] > max_ivor) 20041d542d9cSBharat Bhushan max_ivor = i; 2005d9fbd03dSHollis Blanchard 20061d542d9cSBharat Bhushan handler_len = handler[i + 1] - handler[i]; 2007d9fbd03dSHollis Blanchard memcpy((void *)kvmppc_booke_handlers + ivor[i], 20081d542d9cSBharat Bhushan (void *)handler[i], handler_len); 2009d9fbd03dSHollis Blanchard } 20101d542d9cSBharat Bhushan 20111d542d9cSBharat Bhushan handler_len = handler[max_ivor + 1] - handler[max_ivor]; 20121d542d9cSBharat Bhushan flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers + 20131d542d9cSBharat Bhushan ivor[max_ivor] + handler_len); 2014d30f6e48SScott Wood #endif /* !BOOKE_HV */ 2015db93f574SHollis Blanchard return 0; 2016d9fbd03dSHollis Blanchard } 2017d9fbd03dSHollis Blanchard 2018db93f574SHollis Blanchard void __exit kvmppc_booke_exit(void) 2019d9fbd03dSHollis Blanchard { 2020d9fbd03dSHollis Blanchard free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER); 2021d9fbd03dSHollis Blanchard kvm_exit(); 2022d9fbd03dSHollis Blanchard } 2023