1d9fbd03dSHollis Blanchard /* 2d9fbd03dSHollis Blanchard * This program is free software; you can redistribute it and/or modify 3d9fbd03dSHollis Blanchard * it under the terms of the GNU General Public License, version 2, as 4d9fbd03dSHollis Blanchard * published by the Free Software Foundation. 5d9fbd03dSHollis Blanchard * 6d9fbd03dSHollis Blanchard * This program is distributed in the hope that it will be useful, 7d9fbd03dSHollis Blanchard * but WITHOUT ANY WARRANTY; without even the implied warranty of 8d9fbd03dSHollis Blanchard * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 9d9fbd03dSHollis Blanchard * GNU General Public License for more details. 10d9fbd03dSHollis Blanchard * 11d9fbd03dSHollis Blanchard * You should have received a copy of the GNU General Public License 12d9fbd03dSHollis Blanchard * along with this program; if not, write to the Free Software 13d9fbd03dSHollis Blanchard * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. 14d9fbd03dSHollis Blanchard * 15d9fbd03dSHollis Blanchard * Copyright IBM Corp. 2007 164cd35f67SScott Wood * Copyright 2010-2011 Freescale Semiconductor, Inc. 17d9fbd03dSHollis Blanchard * 18d9fbd03dSHollis Blanchard * Authors: Hollis Blanchard <hollisb@us.ibm.com> 19d9fbd03dSHollis Blanchard * Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com> 20d30f6e48SScott Wood * Scott Wood <scottwood@freescale.com> 21d30f6e48SScott Wood * Varun Sethi <varun.sethi@freescale.com> 22d9fbd03dSHollis Blanchard */ 23d9fbd03dSHollis Blanchard 24d9fbd03dSHollis Blanchard #include <linux/errno.h> 25d9fbd03dSHollis Blanchard #include <linux/err.h> 26d9fbd03dSHollis Blanchard #include <linux/kvm_host.h> 275a0e3ad6STejun Heo #include <linux/gfp.h> 28d9fbd03dSHollis Blanchard #include <linux/module.h> 29d9fbd03dSHollis Blanchard #include <linux/vmalloc.h> 30d9fbd03dSHollis Blanchard #include <linux/fs.h> 317924bd41SHollis Blanchard 32d9fbd03dSHollis Blanchard #include <asm/cputable.h> 33d9fbd03dSHollis Blanchard #include <asm/uaccess.h> 34d9fbd03dSHollis Blanchard #include <asm/kvm_ppc.h> 35d9fbd03dSHollis Blanchard #include <asm/cacheflush.h> 36d30f6e48SScott Wood #include <asm/dbell.h> 37d30f6e48SScott Wood #include <asm/hw_irq.h> 38d30f6e48SScott Wood #include <asm/irq.h> 39b50df19cSMihai Caraman #include <asm/time.h> 40d9fbd03dSHollis Blanchard 41d30f6e48SScott Wood #include "timing.h" 4275f74f0dSHollis Blanchard #include "booke.h" 4397c95059SAlexander Graf #include "trace.h" 44d9fbd03dSHollis Blanchard 45d9fbd03dSHollis Blanchard unsigned long kvmppc_booke_handlers; 46d9fbd03dSHollis Blanchard 47d9fbd03dSHollis Blanchard #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM 48d9fbd03dSHollis Blanchard #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU 49d9fbd03dSHollis Blanchard 50d9fbd03dSHollis Blanchard struct kvm_stats_debugfs_item debugfs_entries[] = { 51d9fbd03dSHollis Blanchard { "mmio", VCPU_STAT(mmio_exits) }, 52d9fbd03dSHollis Blanchard { "dcr", VCPU_STAT(dcr_exits) }, 53d9fbd03dSHollis Blanchard { "sig", VCPU_STAT(signal_exits) }, 54d9fbd03dSHollis Blanchard { "itlb_r", VCPU_STAT(itlb_real_miss_exits) }, 55d9fbd03dSHollis Blanchard { "itlb_v", VCPU_STAT(itlb_virt_miss_exits) }, 56d9fbd03dSHollis Blanchard { "dtlb_r", VCPU_STAT(dtlb_real_miss_exits) }, 57d9fbd03dSHollis Blanchard { "dtlb_v", VCPU_STAT(dtlb_virt_miss_exits) }, 58d9fbd03dSHollis Blanchard { "sysc", VCPU_STAT(syscall_exits) }, 59d9fbd03dSHollis Blanchard { "isi", VCPU_STAT(isi_exits) }, 60d9fbd03dSHollis Blanchard { "dsi", VCPU_STAT(dsi_exits) }, 61d9fbd03dSHollis Blanchard { "inst_emu", VCPU_STAT(emulated_inst_exits) }, 62d9fbd03dSHollis Blanchard { "dec", VCPU_STAT(dec_exits) }, 63d9fbd03dSHollis Blanchard { "ext_intr", VCPU_STAT(ext_intr_exits) }, 64d9fbd03dSHollis Blanchard { "halt_wakeup", VCPU_STAT(halt_wakeup) }, 65d30f6e48SScott Wood { "doorbell", VCPU_STAT(dbell_exits) }, 66d30f6e48SScott Wood { "guest doorbell", VCPU_STAT(gdbell_exits) }, 67cf1c5ca4SAlexander Graf { "remote_tlb_flush", VM_STAT(remote_tlb_flush) }, 68d9fbd03dSHollis Blanchard { NULL } 69d9fbd03dSHollis Blanchard }; 70d9fbd03dSHollis Blanchard 71d9fbd03dSHollis Blanchard /* TODO: use vcpu_printf() */ 72d9fbd03dSHollis Blanchard void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu) 73d9fbd03dSHollis Blanchard { 74d9fbd03dSHollis Blanchard int i; 75d9fbd03dSHollis Blanchard 76666e7252SAlexander Graf printk("pc: %08lx msr: %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr); 775cf8ca22SHollis Blanchard printk("lr: %08lx ctr: %08lx\n", vcpu->arch.lr, vcpu->arch.ctr); 78de7906c3SAlexander Graf printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0, 79de7906c3SAlexander Graf vcpu->arch.shared->srr1); 80d9fbd03dSHollis Blanchard 81d9fbd03dSHollis Blanchard printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions); 82d9fbd03dSHollis Blanchard 83d9fbd03dSHollis Blanchard for (i = 0; i < 32; i += 4) { 845cf8ca22SHollis Blanchard printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i, 858e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i), 868e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+1), 878e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+2), 888e5b26b5SAlexander Graf kvmppc_get_gpr(vcpu, i+3)); 89d9fbd03dSHollis Blanchard } 90d9fbd03dSHollis Blanchard } 91d9fbd03dSHollis Blanchard 924cd35f67SScott Wood #ifdef CONFIG_SPE 934cd35f67SScott Wood void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu) 944cd35f67SScott Wood { 954cd35f67SScott Wood preempt_disable(); 964cd35f67SScott Wood enable_kernel_spe(); 974cd35f67SScott Wood kvmppc_save_guest_spe(vcpu); 984cd35f67SScott Wood vcpu->arch.shadow_msr &= ~MSR_SPE; 994cd35f67SScott Wood preempt_enable(); 1004cd35f67SScott Wood } 1014cd35f67SScott Wood 1024cd35f67SScott Wood static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu) 1034cd35f67SScott Wood { 1044cd35f67SScott Wood preempt_disable(); 1054cd35f67SScott Wood enable_kernel_spe(); 1064cd35f67SScott Wood kvmppc_load_guest_spe(vcpu); 1074cd35f67SScott Wood vcpu->arch.shadow_msr |= MSR_SPE; 1084cd35f67SScott Wood preempt_enable(); 1094cd35f67SScott Wood } 1104cd35f67SScott Wood 1114cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1124cd35f67SScott Wood { 1134cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) { 1144cd35f67SScott Wood if (!(vcpu->arch.shadow_msr & MSR_SPE)) 1154cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 1164cd35f67SScott Wood } else if (vcpu->arch.shadow_msr & MSR_SPE) { 1174cd35f67SScott Wood kvmppc_vcpu_disable_spe(vcpu); 1184cd35f67SScott Wood } 1194cd35f67SScott Wood } 1204cd35f67SScott Wood #else 1214cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 1224cd35f67SScott Wood { 1234cd35f67SScott Wood } 1244cd35f67SScott Wood #endif 1254cd35f67SScott Wood 1267a08c274SAlexander Graf static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu) 1277a08c274SAlexander Graf { 1287a08c274SAlexander Graf #if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV) 1297a08c274SAlexander Graf /* We always treat the FP bit as enabled from the host 1307a08c274SAlexander Graf perspective, so only need to adjust the shadow MSR */ 1317a08c274SAlexander Graf vcpu->arch.shadow_msr &= ~MSR_FP; 1327a08c274SAlexander Graf vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP; 1337a08c274SAlexander Graf #endif 1347a08c274SAlexander Graf } 1357a08c274SAlexander Graf 136dd9ebf1fSLiu Yu /* 137dd9ebf1fSLiu Yu * Helper function for "full" MSR writes. No need to call this if only 138dd9ebf1fSLiu Yu * EE/CE/ME/DE/RI are changing. 139dd9ebf1fSLiu Yu */ 1404cd35f67SScott Wood void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr) 1414cd35f67SScott Wood { 142dd9ebf1fSLiu Yu u32 old_msr = vcpu->arch.shared->msr; 1434cd35f67SScott Wood 144d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 145d30f6e48SScott Wood new_msr |= MSR_GS; 146d30f6e48SScott Wood #endif 147d30f6e48SScott Wood 1484cd35f67SScott Wood vcpu->arch.shared->msr = new_msr; 1494cd35f67SScott Wood 150dd9ebf1fSLiu Yu kvmppc_mmu_msr_notify(vcpu, old_msr); 1514cd35f67SScott Wood kvmppc_vcpu_sync_spe(vcpu); 1527a08c274SAlexander Graf kvmppc_vcpu_sync_fpu(vcpu); 1534cd35f67SScott Wood } 1544cd35f67SScott Wood 155d4cf3892SHollis Blanchard static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu, 156d4cf3892SHollis Blanchard unsigned int priority) 1579dd921cfSHollis Blanchard { 1586346046cSAlexander Graf trace_kvm_booke_queue_irqprio(vcpu, priority); 1599dd921cfSHollis Blanchard set_bit(priority, &vcpu->arch.pending_exceptions); 1609dd921cfSHollis Blanchard } 1619dd921cfSHollis Blanchard 162daf5e271SLiu Yu static void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu, 163daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 1649dd921cfSHollis Blanchard { 165daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 166daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 167daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS); 168daf5e271SLiu Yu } 169daf5e271SLiu Yu 170daf5e271SLiu Yu static void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu, 171daf5e271SLiu Yu ulong dear_flags, ulong esr_flags) 172daf5e271SLiu Yu { 173daf5e271SLiu Yu vcpu->arch.queued_dear = dear_flags; 174daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 175daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE); 176daf5e271SLiu Yu } 177daf5e271SLiu Yu 178daf5e271SLiu Yu static void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, 179daf5e271SLiu Yu ulong esr_flags) 180daf5e271SLiu Yu { 181daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 182daf5e271SLiu Yu kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE); 183daf5e271SLiu Yu } 184daf5e271SLiu Yu 185daf5e271SLiu Yu void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags) 186daf5e271SLiu Yu { 187daf5e271SLiu Yu vcpu->arch.queued_esr = esr_flags; 188d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM); 1899dd921cfSHollis Blanchard } 1909dd921cfSHollis Blanchard 1919dd921cfSHollis Blanchard void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu) 1929dd921cfSHollis Blanchard { 193d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER); 1949dd921cfSHollis Blanchard } 1959dd921cfSHollis Blanchard 1969dd921cfSHollis Blanchard int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu) 1979dd921cfSHollis Blanchard { 198d4cf3892SHollis Blanchard return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 1999dd921cfSHollis Blanchard } 2009dd921cfSHollis Blanchard 2017706664dSAlexander Graf void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu) 2027706664dSAlexander Graf { 2037706664dSAlexander Graf clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 2047706664dSAlexander Graf } 2057706664dSAlexander Graf 2069dd921cfSHollis Blanchard void kvmppc_core_queue_external(struct kvm_vcpu *vcpu, 2079dd921cfSHollis Blanchard struct kvm_interrupt *irq) 2089dd921cfSHollis Blanchard { 209c5335f17SAlexander Graf unsigned int prio = BOOKE_IRQPRIO_EXTERNAL; 210c5335f17SAlexander Graf 211c5335f17SAlexander Graf if (irq->irq == KVM_INTERRUPT_SET_LEVEL) 212c5335f17SAlexander Graf prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL; 213c5335f17SAlexander Graf 214c5335f17SAlexander Graf kvmppc_booke_queue_irqprio(vcpu, prio); 2159dd921cfSHollis Blanchard } 2169dd921cfSHollis Blanchard 2174496f974SAlexander Graf void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu, 2184496f974SAlexander Graf struct kvm_interrupt *irq) 2194496f974SAlexander Graf { 2204496f974SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions); 221c5335f17SAlexander Graf clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions); 2224496f974SAlexander Graf } 2234496f974SAlexander Graf 224f61c94bbSBharat Bhushan static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu) 225f61c94bbSBharat Bhushan { 226f61c94bbSBharat Bhushan kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG); 227f61c94bbSBharat Bhushan } 228f61c94bbSBharat Bhushan 229f61c94bbSBharat Bhushan static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu) 230f61c94bbSBharat Bhushan { 231f61c94bbSBharat Bhushan clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions); 232f61c94bbSBharat Bhushan } 233f61c94bbSBharat Bhushan 234d30f6e48SScott Wood static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 235d30f6e48SScott Wood { 236d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 237d30f6e48SScott Wood mtspr(SPRN_GSRR0, srr0); 238d30f6e48SScott Wood mtspr(SPRN_GSRR1, srr1); 239d30f6e48SScott Wood #else 240d30f6e48SScott Wood vcpu->arch.shared->srr0 = srr0; 241d30f6e48SScott Wood vcpu->arch.shared->srr1 = srr1; 242d30f6e48SScott Wood #endif 243d30f6e48SScott Wood } 244d30f6e48SScott Wood 245d30f6e48SScott Wood static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 246d30f6e48SScott Wood { 247d30f6e48SScott Wood vcpu->arch.csrr0 = srr0; 248d30f6e48SScott Wood vcpu->arch.csrr1 = srr1; 249d30f6e48SScott Wood } 250d30f6e48SScott Wood 251d30f6e48SScott Wood static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 252d30f6e48SScott Wood { 253d30f6e48SScott Wood if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) { 254d30f6e48SScott Wood vcpu->arch.dsrr0 = srr0; 255d30f6e48SScott Wood vcpu->arch.dsrr1 = srr1; 256d30f6e48SScott Wood } else { 257d30f6e48SScott Wood set_guest_csrr(vcpu, srr0, srr1); 258d30f6e48SScott Wood } 259d30f6e48SScott Wood } 260d30f6e48SScott Wood 261d30f6e48SScott Wood static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 262d30f6e48SScott Wood { 263d30f6e48SScott Wood vcpu->arch.mcsrr0 = srr0; 264d30f6e48SScott Wood vcpu->arch.mcsrr1 = srr1; 265d30f6e48SScott Wood } 266d30f6e48SScott Wood 267d30f6e48SScott Wood static unsigned long get_guest_dear(struct kvm_vcpu *vcpu) 268d30f6e48SScott Wood { 269d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 270d30f6e48SScott Wood return mfspr(SPRN_GDEAR); 271d30f6e48SScott Wood #else 272d30f6e48SScott Wood return vcpu->arch.shared->dar; 273d30f6e48SScott Wood #endif 274d30f6e48SScott Wood } 275d30f6e48SScott Wood 276d30f6e48SScott Wood static void set_guest_dear(struct kvm_vcpu *vcpu, unsigned long dear) 277d30f6e48SScott Wood { 278d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 279d30f6e48SScott Wood mtspr(SPRN_GDEAR, dear); 280d30f6e48SScott Wood #else 281d30f6e48SScott Wood vcpu->arch.shared->dar = dear; 282d30f6e48SScott Wood #endif 283d30f6e48SScott Wood } 284d30f6e48SScott Wood 285d30f6e48SScott Wood static unsigned long get_guest_esr(struct kvm_vcpu *vcpu) 286d30f6e48SScott Wood { 287d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 288d30f6e48SScott Wood return mfspr(SPRN_GESR); 289d30f6e48SScott Wood #else 290d30f6e48SScott Wood return vcpu->arch.shared->esr; 291d30f6e48SScott Wood #endif 292d30f6e48SScott Wood } 293d30f6e48SScott Wood 294d30f6e48SScott Wood static void set_guest_esr(struct kvm_vcpu *vcpu, u32 esr) 295d30f6e48SScott Wood { 296d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 297d30f6e48SScott Wood mtspr(SPRN_GESR, esr); 298d30f6e48SScott Wood #else 299d30f6e48SScott Wood vcpu->arch.shared->esr = esr; 300d30f6e48SScott Wood #endif 301d30f6e48SScott Wood } 302d30f6e48SScott Wood 303*324b3e63SAlexander Graf static unsigned long get_guest_epr(struct kvm_vcpu *vcpu) 304*324b3e63SAlexander Graf { 305*324b3e63SAlexander Graf #ifdef CONFIG_KVM_BOOKE_HV 306*324b3e63SAlexander Graf return mfspr(SPRN_GEPR); 307*324b3e63SAlexander Graf #else 308*324b3e63SAlexander Graf return vcpu->arch.epr; 309*324b3e63SAlexander Graf #endif 310*324b3e63SAlexander Graf } 311*324b3e63SAlexander Graf 312d4cf3892SHollis Blanchard /* Deliver the interrupt of the corresponding priority, if possible. */ 313d4cf3892SHollis Blanchard static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu, 314d4cf3892SHollis Blanchard unsigned int priority) 315d9fbd03dSHollis Blanchard { 316d4cf3892SHollis Blanchard int allowed = 0; 31779300f8cSAlexander Graf ulong msr_mask = 0; 3181c810636SAlexander Graf bool update_esr = false, update_dear = false, update_epr = false; 3195c6cedf4SAlexander Graf ulong crit_raw = vcpu->arch.shared->critical; 3205c6cedf4SAlexander Graf ulong crit_r1 = kvmppc_get_gpr(vcpu, 1); 3215c6cedf4SAlexander Graf bool crit; 322c5335f17SAlexander Graf bool keep_irq = false; 323d30f6e48SScott Wood enum int_class int_class; 32495e90b43SMihai Caraman ulong new_msr = vcpu->arch.shared->msr; 3255c6cedf4SAlexander Graf 3265c6cedf4SAlexander Graf /* Truncate crit indicators in 32 bit mode */ 3275c6cedf4SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_SF)) { 3285c6cedf4SAlexander Graf crit_raw &= 0xffffffff; 3295c6cedf4SAlexander Graf crit_r1 &= 0xffffffff; 3305c6cedf4SAlexander Graf } 3315c6cedf4SAlexander Graf 3325c6cedf4SAlexander Graf /* Critical section when crit == r1 */ 3335c6cedf4SAlexander Graf crit = (crit_raw == crit_r1); 3345c6cedf4SAlexander Graf /* ... and we're in supervisor mode */ 3355c6cedf4SAlexander Graf crit = crit && !(vcpu->arch.shared->msr & MSR_PR); 336d9fbd03dSHollis Blanchard 337c5335f17SAlexander Graf if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) { 338c5335f17SAlexander Graf priority = BOOKE_IRQPRIO_EXTERNAL; 339c5335f17SAlexander Graf keep_irq = true; 340c5335f17SAlexander Graf } 341c5335f17SAlexander Graf 3421c810636SAlexander Graf if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_enabled) 3431c810636SAlexander Graf update_epr = true; 3441c810636SAlexander Graf 345d4cf3892SHollis Blanchard switch (priority) { 346d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DTLB_MISS: 347daf5e271SLiu Yu case BOOKE_IRQPRIO_DATA_STORAGE: 348daf5e271SLiu Yu update_dear = true; 349daf5e271SLiu Yu /* fall through */ 350daf5e271SLiu Yu case BOOKE_IRQPRIO_INST_STORAGE: 351daf5e271SLiu Yu case BOOKE_IRQPRIO_PROGRAM: 352daf5e271SLiu Yu update_esr = true; 353daf5e271SLiu Yu /* fall through */ 354d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_ITLB_MISS: 355d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_SYSCALL: 356d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FP_UNAVAIL: 357bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_UNAVAIL: 358bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_DATA: 359bb3a8a17SHollis Blanchard case BOOKE_IRQPRIO_SPE_FP_ROUND: 360d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_AP_UNAVAIL: 361d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_ALIGNMENT: 362d4cf3892SHollis Blanchard allowed = 1; 36379300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 364d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 365d9fbd03dSHollis Blanchard break; 366f61c94bbSBharat Bhushan case BOOKE_IRQPRIO_WATCHDOG: 367d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_CRITICAL: 3684ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL_CRIT: 369666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_CE; 370d30f6e48SScott Wood allowed = allowed && !crit; 37179300f8cSAlexander Graf msr_mask = MSR_ME; 372d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 373d9fbd03dSHollis Blanchard break; 374d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_MACHINE_CHECK: 375666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_ME; 376d30f6e48SScott Wood allowed = allowed && !crit; 377d30f6e48SScott Wood int_class = INT_CLASS_MC; 378d9fbd03dSHollis Blanchard break; 379d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DECREMENTER: 380d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_FIT: 381dfd4d47eSScott Wood keep_irq = true; 382dfd4d47eSScott Wood /* fall through */ 383dfd4d47eSScott Wood case BOOKE_IRQPRIO_EXTERNAL: 3844ab96919SAlexander Graf case BOOKE_IRQPRIO_DBELL: 385666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_EE; 3865c6cedf4SAlexander Graf allowed = allowed && !crit; 38779300f8cSAlexander Graf msr_mask = MSR_CE | MSR_ME | MSR_DE; 388d30f6e48SScott Wood int_class = INT_CLASS_NONCRIT; 389d9fbd03dSHollis Blanchard break; 390d4cf3892SHollis Blanchard case BOOKE_IRQPRIO_DEBUG: 391666e7252SAlexander Graf allowed = vcpu->arch.shared->msr & MSR_DE; 392d30f6e48SScott Wood allowed = allowed && !crit; 39379300f8cSAlexander Graf msr_mask = MSR_ME; 394d30f6e48SScott Wood int_class = INT_CLASS_CRIT; 395d9fbd03dSHollis Blanchard break; 396d9fbd03dSHollis Blanchard } 397d9fbd03dSHollis Blanchard 398d4cf3892SHollis Blanchard if (allowed) { 399d30f6e48SScott Wood switch (int_class) { 400d30f6e48SScott Wood case INT_CLASS_NONCRIT: 401d30f6e48SScott Wood set_guest_srr(vcpu, vcpu->arch.pc, 402d30f6e48SScott Wood vcpu->arch.shared->msr); 403d30f6e48SScott Wood break; 404d30f6e48SScott Wood case INT_CLASS_CRIT: 405d30f6e48SScott Wood set_guest_csrr(vcpu, vcpu->arch.pc, 406d30f6e48SScott Wood vcpu->arch.shared->msr); 407d30f6e48SScott Wood break; 408d30f6e48SScott Wood case INT_CLASS_DBG: 409d30f6e48SScott Wood set_guest_dsrr(vcpu, vcpu->arch.pc, 410d30f6e48SScott Wood vcpu->arch.shared->msr); 411d30f6e48SScott Wood break; 412d30f6e48SScott Wood case INT_CLASS_MC: 413d30f6e48SScott Wood set_guest_mcsrr(vcpu, vcpu->arch.pc, 414d30f6e48SScott Wood vcpu->arch.shared->msr); 415d30f6e48SScott Wood break; 416d30f6e48SScott Wood } 417d30f6e48SScott Wood 418d4cf3892SHollis Blanchard vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority]; 419daf5e271SLiu Yu if (update_esr == true) 420d30f6e48SScott Wood set_guest_esr(vcpu, vcpu->arch.queued_esr); 421daf5e271SLiu Yu if (update_dear == true) 422d30f6e48SScott Wood set_guest_dear(vcpu, vcpu->arch.queued_dear); 4231c810636SAlexander Graf if (update_epr == true) 4241c810636SAlexander Graf kvm_make_request(KVM_REQ_EPR_EXIT, vcpu); 42595e90b43SMihai Caraman 42695e90b43SMihai Caraman new_msr &= msr_mask; 42795e90b43SMihai Caraman #if defined(CONFIG_64BIT) 42895e90b43SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 42995e90b43SMihai Caraman new_msr |= MSR_CM; 43095e90b43SMihai Caraman #endif 43195e90b43SMihai Caraman kvmppc_set_msr(vcpu, new_msr); 432d4cf3892SHollis Blanchard 433c5335f17SAlexander Graf if (!keep_irq) 434d4cf3892SHollis Blanchard clear_bit(priority, &vcpu->arch.pending_exceptions); 435d4cf3892SHollis Blanchard } 436d4cf3892SHollis Blanchard 437d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 438d30f6e48SScott Wood /* 439d30f6e48SScott Wood * If an interrupt is pending but masked, raise a guest doorbell 440d30f6e48SScott Wood * so that we are notified when the guest enables the relevant 441d30f6e48SScott Wood * MSR bit. 442d30f6e48SScott Wood */ 443d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE) 444d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT); 445d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE) 446d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT); 447d30f6e48SScott Wood if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK) 448d30f6e48SScott Wood kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC); 449d30f6e48SScott Wood #endif 450d30f6e48SScott Wood 451d4cf3892SHollis Blanchard return allowed; 452d9fbd03dSHollis Blanchard } 453d9fbd03dSHollis Blanchard 454f61c94bbSBharat Bhushan /* 455f61c94bbSBharat Bhushan * Return the number of jiffies until the next timeout. If the timeout is 456f61c94bbSBharat Bhushan * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA 457f61c94bbSBharat Bhushan * because the larger value can break the timer APIs. 458f61c94bbSBharat Bhushan */ 459f61c94bbSBharat Bhushan static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu) 460f61c94bbSBharat Bhushan { 461f61c94bbSBharat Bhushan u64 tb, wdt_tb, wdt_ticks = 0; 462f61c94bbSBharat Bhushan u64 nr_jiffies = 0; 463f61c94bbSBharat Bhushan u32 period = TCR_GET_WP(vcpu->arch.tcr); 464f61c94bbSBharat Bhushan 465f61c94bbSBharat Bhushan wdt_tb = 1ULL << (63 - period); 466f61c94bbSBharat Bhushan tb = get_tb(); 467f61c94bbSBharat Bhushan /* 468f61c94bbSBharat Bhushan * The watchdog timeout will hapeen when TB bit corresponding 469f61c94bbSBharat Bhushan * to watchdog will toggle from 0 to 1. 470f61c94bbSBharat Bhushan */ 471f61c94bbSBharat Bhushan if (tb & wdt_tb) 472f61c94bbSBharat Bhushan wdt_ticks = wdt_tb; 473f61c94bbSBharat Bhushan 474f61c94bbSBharat Bhushan wdt_ticks += wdt_tb - (tb & (wdt_tb - 1)); 475f61c94bbSBharat Bhushan 476f61c94bbSBharat Bhushan /* Convert timebase ticks to jiffies */ 477f61c94bbSBharat Bhushan nr_jiffies = wdt_ticks; 478f61c94bbSBharat Bhushan 479f61c94bbSBharat Bhushan if (do_div(nr_jiffies, tb_ticks_per_jiffy)) 480f61c94bbSBharat Bhushan nr_jiffies++; 481f61c94bbSBharat Bhushan 482f61c94bbSBharat Bhushan return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA); 483f61c94bbSBharat Bhushan } 484f61c94bbSBharat Bhushan 485f61c94bbSBharat Bhushan static void arm_next_watchdog(struct kvm_vcpu *vcpu) 486f61c94bbSBharat Bhushan { 487f61c94bbSBharat Bhushan unsigned long nr_jiffies; 488f61c94bbSBharat Bhushan unsigned long flags; 489f61c94bbSBharat Bhushan 490f61c94bbSBharat Bhushan /* 491f61c94bbSBharat Bhushan * If TSR_ENW and TSR_WIS are not set then no need to exit to 492f61c94bbSBharat Bhushan * userspace, so clear the KVM_REQ_WATCHDOG request. 493f61c94bbSBharat Bhushan */ 494f61c94bbSBharat Bhushan if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS)) 495f61c94bbSBharat Bhushan clear_bit(KVM_REQ_WATCHDOG, &vcpu->requests); 496f61c94bbSBharat Bhushan 497f61c94bbSBharat Bhushan spin_lock_irqsave(&vcpu->arch.wdt_lock, flags); 498f61c94bbSBharat Bhushan nr_jiffies = watchdog_next_timeout(vcpu); 499f61c94bbSBharat Bhushan /* 500f61c94bbSBharat Bhushan * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA 501f61c94bbSBharat Bhushan * then do not run the watchdog timer as this can break timer APIs. 502f61c94bbSBharat Bhushan */ 503f61c94bbSBharat Bhushan if (nr_jiffies < NEXT_TIMER_MAX_DELTA) 504f61c94bbSBharat Bhushan mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies); 505f61c94bbSBharat Bhushan else 506f61c94bbSBharat Bhushan del_timer(&vcpu->arch.wdt_timer); 507f61c94bbSBharat Bhushan spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags); 508f61c94bbSBharat Bhushan } 509f61c94bbSBharat Bhushan 510f61c94bbSBharat Bhushan void kvmppc_watchdog_func(unsigned long data) 511f61c94bbSBharat Bhushan { 512f61c94bbSBharat Bhushan struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data; 513f61c94bbSBharat Bhushan u32 tsr, new_tsr; 514f61c94bbSBharat Bhushan int final; 515f61c94bbSBharat Bhushan 516f61c94bbSBharat Bhushan do { 517f61c94bbSBharat Bhushan new_tsr = tsr = vcpu->arch.tsr; 518f61c94bbSBharat Bhushan final = 0; 519f61c94bbSBharat Bhushan 520f61c94bbSBharat Bhushan /* Time out event */ 521f61c94bbSBharat Bhushan if (tsr & TSR_ENW) { 522f61c94bbSBharat Bhushan if (tsr & TSR_WIS) 523f61c94bbSBharat Bhushan final = 1; 524f61c94bbSBharat Bhushan else 525f61c94bbSBharat Bhushan new_tsr = tsr | TSR_WIS; 526f61c94bbSBharat Bhushan } else { 527f61c94bbSBharat Bhushan new_tsr = tsr | TSR_ENW; 528f61c94bbSBharat Bhushan } 529f61c94bbSBharat Bhushan } while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr); 530f61c94bbSBharat Bhushan 531f61c94bbSBharat Bhushan if (new_tsr & TSR_WIS) { 532f61c94bbSBharat Bhushan smp_wmb(); 533f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 534f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 535f61c94bbSBharat Bhushan } 536f61c94bbSBharat Bhushan 537f61c94bbSBharat Bhushan /* 538f61c94bbSBharat Bhushan * If this is final watchdog expiry and some action is required 539f61c94bbSBharat Bhushan * then exit to userspace. 540f61c94bbSBharat Bhushan */ 541f61c94bbSBharat Bhushan if (final && (vcpu->arch.tcr & TCR_WRC_MASK) && 542f61c94bbSBharat Bhushan vcpu->arch.watchdog_enabled) { 543f61c94bbSBharat Bhushan smp_wmb(); 544f61c94bbSBharat Bhushan kvm_make_request(KVM_REQ_WATCHDOG, vcpu); 545f61c94bbSBharat Bhushan kvm_vcpu_kick(vcpu); 546f61c94bbSBharat Bhushan } 547f61c94bbSBharat Bhushan 548f61c94bbSBharat Bhushan /* 549f61c94bbSBharat Bhushan * Stop running the watchdog timer after final expiration to 550f61c94bbSBharat Bhushan * prevent the host from being flooded with timers if the 551f61c94bbSBharat Bhushan * guest sets a short period. 552f61c94bbSBharat Bhushan * Timers will resume when TSR/TCR is updated next time. 553f61c94bbSBharat Bhushan */ 554f61c94bbSBharat Bhushan if (!final) 555f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 556f61c94bbSBharat Bhushan } 557f61c94bbSBharat Bhushan 558dfd4d47eSScott Wood static void update_timer_ints(struct kvm_vcpu *vcpu) 559dfd4d47eSScott Wood { 560dfd4d47eSScott Wood if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS)) 561dfd4d47eSScott Wood kvmppc_core_queue_dec(vcpu); 562dfd4d47eSScott Wood else 563dfd4d47eSScott Wood kvmppc_core_dequeue_dec(vcpu); 564f61c94bbSBharat Bhushan 565f61c94bbSBharat Bhushan if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS)) 566f61c94bbSBharat Bhushan kvmppc_core_queue_watchdog(vcpu); 567f61c94bbSBharat Bhushan else 568f61c94bbSBharat Bhushan kvmppc_core_dequeue_watchdog(vcpu); 569dfd4d47eSScott Wood } 570dfd4d47eSScott Wood 571c59a6a3eSScott Wood static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu) 572d9fbd03dSHollis Blanchard { 573d9fbd03dSHollis Blanchard unsigned long *pending = &vcpu->arch.pending_exceptions; 574d9fbd03dSHollis Blanchard unsigned int priority; 575d9fbd03dSHollis Blanchard 5769ab80843SHollis Blanchard priority = __ffs(*pending); 5778b3a00fcSAlexander Graf while (priority < BOOKE_IRQPRIO_MAX) { 578d4cf3892SHollis Blanchard if (kvmppc_booke_irqprio_deliver(vcpu, priority)) 579d9fbd03dSHollis Blanchard break; 580d9fbd03dSHollis Blanchard 581d9fbd03dSHollis Blanchard priority = find_next_bit(pending, 582d9fbd03dSHollis Blanchard BITS_PER_BYTE * sizeof(*pending), 583d9fbd03dSHollis Blanchard priority + 1); 584d9fbd03dSHollis Blanchard } 58590bba358SAlexander Graf 58690bba358SAlexander Graf /* Tell the guest about our interrupt status */ 58729ac26efSScott Wood vcpu->arch.shared->int_pending = !!*pending; 588d9fbd03dSHollis Blanchard } 589d9fbd03dSHollis Blanchard 590c59a6a3eSScott Wood /* Check pending exceptions and deliver one, if possible. */ 591a8e4ef84SAlexander Graf int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu) 592c59a6a3eSScott Wood { 593a8e4ef84SAlexander Graf int r = 0; 594c59a6a3eSScott Wood WARN_ON_ONCE(!irqs_disabled()); 595c59a6a3eSScott Wood 596c59a6a3eSScott Wood kvmppc_core_check_exceptions(vcpu); 597c59a6a3eSScott Wood 598b8c649a9SAlexander Graf if (vcpu->requests) { 599b8c649a9SAlexander Graf /* Exception delivery raised request; start over */ 600b8c649a9SAlexander Graf return 1; 601b8c649a9SAlexander Graf } 602b8c649a9SAlexander Graf 603c59a6a3eSScott Wood if (vcpu->arch.shared->msr & MSR_WE) { 604c59a6a3eSScott Wood local_irq_enable(); 605c59a6a3eSScott Wood kvm_vcpu_block(vcpu); 606966cd0f3SAlexander Graf clear_bit(KVM_REQ_UNHALT, &vcpu->requests); 607c59a6a3eSScott Wood local_irq_disable(); 608c59a6a3eSScott Wood 609c59a6a3eSScott Wood kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS); 610a8e4ef84SAlexander Graf r = 1; 611c59a6a3eSScott Wood }; 612a8e4ef84SAlexander Graf 613a8e4ef84SAlexander Graf return r; 614a8e4ef84SAlexander Graf } 615a8e4ef84SAlexander Graf 6167c973a2eSAlexander Graf int kvmppc_core_check_requests(struct kvm_vcpu *vcpu) 6174ffc6356SAlexander Graf { 6187c973a2eSAlexander Graf int r = 1; /* Indicate we want to get back into the guest */ 6197c973a2eSAlexander Graf 6204ffc6356SAlexander Graf if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu)) 6214ffc6356SAlexander Graf update_timer_ints(vcpu); 622862d31f7SAlexander Graf #if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC) 623862d31f7SAlexander Graf if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu)) 624862d31f7SAlexander Graf kvmppc_core_flush_tlb(vcpu); 625862d31f7SAlexander Graf #endif 6267c973a2eSAlexander Graf 627f61c94bbSBharat Bhushan if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) { 628f61c94bbSBharat Bhushan vcpu->run->exit_reason = KVM_EXIT_WATCHDOG; 629f61c94bbSBharat Bhushan r = 0; 630f61c94bbSBharat Bhushan } 631f61c94bbSBharat Bhushan 6321c810636SAlexander Graf if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) { 6331c810636SAlexander Graf vcpu->run->epr.epr = 0; 6341c810636SAlexander Graf vcpu->arch.epr_needed = true; 6351c810636SAlexander Graf vcpu->run->exit_reason = KVM_EXIT_EPR; 6361c810636SAlexander Graf r = 0; 6371c810636SAlexander Graf } 6381c810636SAlexander Graf 6397c973a2eSAlexander Graf return r; 6404ffc6356SAlexander Graf } 6414ffc6356SAlexander Graf 642df6909e5SPaul Mackerras int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu) 643df6909e5SPaul Mackerras { 6447ee78855SAlexander Graf int ret, s; 6458fae845fSScott Wood #ifdef CONFIG_PPC_FPU 6468fae845fSScott Wood unsigned int fpscr; 6478fae845fSScott Wood int fpexc_mode; 6488fae845fSScott Wood u64 fpr[32]; 6498fae845fSScott Wood #endif 650df6909e5SPaul Mackerras 651af8f38b3SAlexander Graf if (!vcpu->arch.sane) { 652af8f38b3SAlexander Graf kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR; 653af8f38b3SAlexander Graf return -EINVAL; 654af8f38b3SAlexander Graf } 655af8f38b3SAlexander Graf 656df6909e5SPaul Mackerras local_irq_disable(); 6577ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 6587ee78855SAlexander Graf if (s <= 0) { 65924afa37bSAlexander Graf local_irq_enable(); 6607ee78855SAlexander Graf ret = s; 6611d1ef222SScott Wood goto out; 6621d1ef222SScott Wood } 663bd2be683SAlexander Graf kvmppc_lazy_ee_enable(); 6641d1ef222SScott Wood 665df6909e5SPaul Mackerras kvm_guest_enter(); 6668fae845fSScott Wood 6678fae845fSScott Wood #ifdef CONFIG_PPC_FPU 6688fae845fSScott Wood /* Save userspace FPU state in stack */ 6698fae845fSScott Wood enable_kernel_fp(); 6708fae845fSScott Wood memcpy(fpr, current->thread.fpr, sizeof(current->thread.fpr)); 6718fae845fSScott Wood fpscr = current->thread.fpscr.val; 6728fae845fSScott Wood fpexc_mode = current->thread.fpexc_mode; 6738fae845fSScott Wood 6748fae845fSScott Wood /* Restore guest FPU state to thread */ 6758fae845fSScott Wood memcpy(current->thread.fpr, vcpu->arch.fpr, sizeof(vcpu->arch.fpr)); 6768fae845fSScott Wood current->thread.fpscr.val = vcpu->arch.fpscr; 6778fae845fSScott Wood 6788fae845fSScott Wood /* 6798fae845fSScott Wood * Since we can't trap on MSR_FP in GS-mode, we consider the guest 6808fae845fSScott Wood * as always using the FPU. Kernel usage of FP (via 6818fae845fSScott Wood * enable_kernel_fp()) in this thread must not occur while 6828fae845fSScott Wood * vcpu->fpu_active is set. 6838fae845fSScott Wood */ 6848fae845fSScott Wood vcpu->fpu_active = 1; 6858fae845fSScott Wood 6868fae845fSScott Wood kvmppc_load_guest_fp(vcpu); 6878fae845fSScott Wood #endif 6888fae845fSScott Wood 689df6909e5SPaul Mackerras ret = __kvmppc_vcpu_run(kvm_run, vcpu); 6908fae845fSScott Wood 69124afa37bSAlexander Graf /* No need for kvm_guest_exit. It's done in handle_exit. 69224afa37bSAlexander Graf We also get here with interrupts enabled. */ 69324afa37bSAlexander Graf 6948fae845fSScott Wood #ifdef CONFIG_PPC_FPU 6958fae845fSScott Wood kvmppc_save_guest_fp(vcpu); 6968fae845fSScott Wood 6978fae845fSScott Wood vcpu->fpu_active = 0; 6988fae845fSScott Wood 6998fae845fSScott Wood /* Save guest FPU state from thread */ 7008fae845fSScott Wood memcpy(vcpu->arch.fpr, current->thread.fpr, sizeof(vcpu->arch.fpr)); 7018fae845fSScott Wood vcpu->arch.fpscr = current->thread.fpscr.val; 7028fae845fSScott Wood 7038fae845fSScott Wood /* Restore userspace FPU state from stack */ 7048fae845fSScott Wood memcpy(current->thread.fpr, fpr, sizeof(current->thread.fpr)); 7058fae845fSScott Wood current->thread.fpscr.val = fpscr; 7068fae845fSScott Wood current->thread.fpexc_mode = fpexc_mode; 7078fae845fSScott Wood #endif 7088fae845fSScott Wood 7091d1ef222SScott Wood out: 710d69c6436SAlexander Graf vcpu->mode = OUTSIDE_GUEST_MODE; 711df6909e5SPaul Mackerras return ret; 712df6909e5SPaul Mackerras } 713df6909e5SPaul Mackerras 714d30f6e48SScott Wood static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu) 715d9fbd03dSHollis Blanchard { 716d9fbd03dSHollis Blanchard enum emulation_result er; 717d9fbd03dSHollis Blanchard 718d9fbd03dSHollis Blanchard er = kvmppc_emulate_instruction(run, vcpu); 719d9fbd03dSHollis Blanchard switch (er) { 720d9fbd03dSHollis Blanchard case EMULATE_DONE: 72173e75b41SHollis Blanchard /* don't overwrite subtypes, just account kvm_stats */ 7227b701591SHollis Blanchard kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS); 723d9fbd03dSHollis Blanchard /* Future optimization: only reload non-volatiles if 724d9fbd03dSHollis Blanchard * they were actually modified by emulation. */ 725d30f6e48SScott Wood return RESUME_GUEST_NV; 726d30f6e48SScott Wood 727d9fbd03dSHollis Blanchard case EMULATE_DO_DCR: 728d9fbd03dSHollis Blanchard run->exit_reason = KVM_EXIT_DCR; 729d30f6e48SScott Wood return RESUME_HOST; 730d30f6e48SScott Wood 731d9fbd03dSHollis Blanchard case EMULATE_FAIL: 7325cf8ca22SHollis Blanchard printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n", 733d9fbd03dSHollis Blanchard __func__, vcpu->arch.pc, vcpu->arch.last_inst); 734d9fbd03dSHollis Blanchard /* For debugging, encode the failing instruction and 735d9fbd03dSHollis Blanchard * report it to userspace. */ 736d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason = ~0ULL << 32; 737d9fbd03dSHollis Blanchard run->hw.hardware_exit_reason |= vcpu->arch.last_inst; 738d1ff5499SAlexander Graf kvmppc_core_queue_program(vcpu, ESR_PIL); 739d30f6e48SScott Wood return RESUME_HOST; 740d30f6e48SScott Wood 741d9fbd03dSHollis Blanchard default: 742d9fbd03dSHollis Blanchard BUG(); 743d9fbd03dSHollis Blanchard } 744d30f6e48SScott Wood } 745d30f6e48SScott Wood 7464e642ccbSAlexander Graf static void kvmppc_fill_pt_regs(struct pt_regs *regs) 7474e642ccbSAlexander Graf { 7484e642ccbSAlexander Graf ulong r1, ip, msr, lr; 7494e642ccbSAlexander Graf 7504e642ccbSAlexander Graf asm("mr %0, 1" : "=r"(r1)); 7514e642ccbSAlexander Graf asm("mflr %0" : "=r"(lr)); 7524e642ccbSAlexander Graf asm("mfmsr %0" : "=r"(msr)); 7534e642ccbSAlexander Graf asm("bl 1f; 1: mflr %0" : "=r"(ip)); 7544e642ccbSAlexander Graf 7554e642ccbSAlexander Graf memset(regs, 0, sizeof(*regs)); 7564e642ccbSAlexander Graf regs->gpr[1] = r1; 7574e642ccbSAlexander Graf regs->nip = ip; 7584e642ccbSAlexander Graf regs->msr = msr; 7594e642ccbSAlexander Graf regs->link = lr; 7604e642ccbSAlexander Graf } 7614e642ccbSAlexander Graf 7626328e593SBharat Bhushan /* 7636328e593SBharat Bhushan * For interrupts needed to be handled by host interrupt handlers, 7646328e593SBharat Bhushan * corresponding host handler are called from here in similar way 7656328e593SBharat Bhushan * (but not exact) as they are called from low level handler 7666328e593SBharat Bhushan * (such as from arch/powerpc/kernel/head_fsl_booke.S). 7676328e593SBharat Bhushan */ 7684e642ccbSAlexander Graf static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu, 7694e642ccbSAlexander Graf unsigned int exit_nr) 7704e642ccbSAlexander Graf { 7714e642ccbSAlexander Graf struct pt_regs regs; 7724e642ccbSAlexander Graf 7734e642ccbSAlexander Graf switch (exit_nr) { 7744e642ccbSAlexander Graf case BOOKE_INTERRUPT_EXTERNAL: 7754e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 7764e642ccbSAlexander Graf do_IRQ(®s); 7774e642ccbSAlexander Graf break; 7784e642ccbSAlexander Graf case BOOKE_INTERRUPT_DECREMENTER: 7794e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 7804e642ccbSAlexander Graf timer_interrupt(®s); 7814e642ccbSAlexander Graf break; 7824e642ccbSAlexander Graf #if defined(CONFIG_PPC_FSL_BOOK3E) || defined(CONFIG_PPC_BOOK3E_64) 7834e642ccbSAlexander Graf case BOOKE_INTERRUPT_DOORBELL: 7844e642ccbSAlexander Graf kvmppc_fill_pt_regs(®s); 7854e642ccbSAlexander Graf doorbell_exception(®s); 7864e642ccbSAlexander Graf break; 7874e642ccbSAlexander Graf #endif 7884e642ccbSAlexander Graf case BOOKE_INTERRUPT_MACHINE_CHECK: 7894e642ccbSAlexander Graf /* FIXME */ 7904e642ccbSAlexander Graf break; 7917cc1e8eeSAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 7927cc1e8eeSAlexander Graf kvmppc_fill_pt_regs(®s); 7937cc1e8eeSAlexander Graf performance_monitor_exception(®s); 7947cc1e8eeSAlexander Graf break; 7956328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 7966328e593SBharat Bhushan kvmppc_fill_pt_regs(®s); 7976328e593SBharat Bhushan #ifdef CONFIG_BOOKE_WDT 7986328e593SBharat Bhushan WatchdogException(®s); 7996328e593SBharat Bhushan #else 8006328e593SBharat Bhushan unknown_exception(®s); 8016328e593SBharat Bhushan #endif 8026328e593SBharat Bhushan break; 8036328e593SBharat Bhushan case BOOKE_INTERRUPT_CRITICAL: 8046328e593SBharat Bhushan unknown_exception(®s); 8056328e593SBharat Bhushan break; 8064e642ccbSAlexander Graf } 8074e642ccbSAlexander Graf } 8084e642ccbSAlexander Graf 809d30f6e48SScott Wood /** 810d30f6e48SScott Wood * kvmppc_handle_exit 811d30f6e48SScott Wood * 812d30f6e48SScott Wood * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV) 813d30f6e48SScott Wood */ 814d30f6e48SScott Wood int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu, 815d30f6e48SScott Wood unsigned int exit_nr) 816d30f6e48SScott Wood { 817d30f6e48SScott Wood int r = RESUME_HOST; 8187ee78855SAlexander Graf int s; 819d30f6e48SScott Wood 820d30f6e48SScott Wood /* update before a new last_exit_type is rewritten */ 821d30f6e48SScott Wood kvmppc_update_timing_stats(vcpu); 822d30f6e48SScott Wood 8234e642ccbSAlexander Graf /* restart interrupts if they were meant for the host */ 8244e642ccbSAlexander Graf kvmppc_restart_interrupt(vcpu, exit_nr); 825d30f6e48SScott Wood 826d30f6e48SScott Wood local_irq_enable(); 827d30f6e48SScott Wood 82897c95059SAlexander Graf trace_kvm_exit(exit_nr, vcpu); 829706fb730SAlexander Graf kvm_guest_exit(); 83097c95059SAlexander Graf 831d30f6e48SScott Wood run->exit_reason = KVM_EXIT_UNKNOWN; 832d30f6e48SScott Wood run->ready_for_interrupt_injection = 1; 833d30f6e48SScott Wood 834d30f6e48SScott Wood switch (exit_nr) { 835d30f6e48SScott Wood case BOOKE_INTERRUPT_MACHINE_CHECK: 836c35c9d84SAlexander Graf printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR)); 837c35c9d84SAlexander Graf kvmppc_dump_vcpu(vcpu); 838c35c9d84SAlexander Graf /* For debugging, send invalid exit reason to user space */ 839c35c9d84SAlexander Graf run->hw.hardware_exit_reason = ~1ULL << 32; 840c35c9d84SAlexander Graf run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR); 841c35c9d84SAlexander Graf r = RESUME_HOST; 842d30f6e48SScott Wood break; 843d30f6e48SScott Wood 844d30f6e48SScott Wood case BOOKE_INTERRUPT_EXTERNAL: 845d30f6e48SScott Wood kvmppc_account_exit(vcpu, EXT_INTR_EXITS); 846d30f6e48SScott Wood r = RESUME_GUEST; 847d30f6e48SScott Wood break; 848d30f6e48SScott Wood 849d30f6e48SScott Wood case BOOKE_INTERRUPT_DECREMENTER: 850d30f6e48SScott Wood kvmppc_account_exit(vcpu, DEC_EXITS); 851d30f6e48SScott Wood r = RESUME_GUEST; 852d30f6e48SScott Wood break; 853d30f6e48SScott Wood 8546328e593SBharat Bhushan case BOOKE_INTERRUPT_WATCHDOG: 8556328e593SBharat Bhushan r = RESUME_GUEST; 8566328e593SBharat Bhushan break; 8576328e593SBharat Bhushan 858d30f6e48SScott Wood case BOOKE_INTERRUPT_DOORBELL: 859d30f6e48SScott Wood kvmppc_account_exit(vcpu, DBELL_EXITS); 860d30f6e48SScott Wood r = RESUME_GUEST; 861d30f6e48SScott Wood break; 862d30f6e48SScott Wood 863d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL_CRIT: 864d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 865d30f6e48SScott Wood 866d30f6e48SScott Wood /* 867d30f6e48SScott Wood * We are here because there is a pending guest interrupt 868d30f6e48SScott Wood * which could not be delivered as MSR_CE or MSR_ME was not 869d30f6e48SScott Wood * set. Once we break from here we will retry delivery. 870d30f6e48SScott Wood */ 871d30f6e48SScott Wood r = RESUME_GUEST; 872d30f6e48SScott Wood break; 873d30f6e48SScott Wood 874d30f6e48SScott Wood case BOOKE_INTERRUPT_GUEST_DBELL: 875d30f6e48SScott Wood kvmppc_account_exit(vcpu, GDBELL_EXITS); 876d30f6e48SScott Wood 877d30f6e48SScott Wood /* 878d30f6e48SScott Wood * We are here because there is a pending guest interrupt 879d30f6e48SScott Wood * which could not be delivered as MSR_EE was not set. Once 880d30f6e48SScott Wood * we break from here we will retry delivery. 881d30f6e48SScott Wood */ 882d30f6e48SScott Wood r = RESUME_GUEST; 883d30f6e48SScott Wood break; 884d30f6e48SScott Wood 88595f2e921SAlexander Graf case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 88695f2e921SAlexander Graf r = RESUME_GUEST; 88795f2e921SAlexander Graf break; 88895f2e921SAlexander Graf 889d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_PRIV: 890d30f6e48SScott Wood r = emulation_exit(run, vcpu); 891d30f6e48SScott Wood break; 892d30f6e48SScott Wood 893d30f6e48SScott Wood case BOOKE_INTERRUPT_PROGRAM: 894d30f6e48SScott Wood if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) { 8950268597cSAlexander Graf /* 8960268597cSAlexander Graf * Program traps generated by user-level software must 8970268597cSAlexander Graf * be handled by the guest kernel. 8980268597cSAlexander Graf * 8990268597cSAlexander Graf * In GS mode, hypervisor privileged instructions trap 9000268597cSAlexander Graf * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are 9010268597cSAlexander Graf * actual program interrupts, handled by the guest. 9020268597cSAlexander Graf */ 903d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr); 904d30f6e48SScott Wood r = RESUME_GUEST; 905d30f6e48SScott Wood kvmppc_account_exit(vcpu, USR_PR_INST); 906d30f6e48SScott Wood break; 907d30f6e48SScott Wood } 908d30f6e48SScott Wood 909d30f6e48SScott Wood r = emulation_exit(run, vcpu); 910d9fbd03dSHollis Blanchard break; 911d9fbd03dSHollis Blanchard 912d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_FP_UNAVAIL: 913d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL); 9147b701591SHollis Blanchard kvmppc_account_exit(vcpu, FP_UNAVAIL); 915d9fbd03dSHollis Blanchard r = RESUME_GUEST; 916d9fbd03dSHollis Blanchard break; 917d9fbd03dSHollis Blanchard 9184cd35f67SScott Wood #ifdef CONFIG_SPE 9194cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: { 9204cd35f67SScott Wood if (vcpu->arch.shared->msr & MSR_SPE) 9214cd35f67SScott Wood kvmppc_vcpu_enable_spe(vcpu); 9224cd35f67SScott Wood else 9234cd35f67SScott Wood kvmppc_booke_queue_irqprio(vcpu, 9244cd35f67SScott Wood BOOKE_IRQPRIO_SPE_UNAVAIL); 925bb3a8a17SHollis Blanchard r = RESUME_GUEST; 926bb3a8a17SHollis Blanchard break; 9274cd35f67SScott Wood } 928bb3a8a17SHollis Blanchard 929bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_DATA: 930bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA); 931bb3a8a17SHollis Blanchard r = RESUME_GUEST; 932bb3a8a17SHollis Blanchard break; 933bb3a8a17SHollis Blanchard 934bb3a8a17SHollis Blanchard case BOOKE_INTERRUPT_SPE_FP_ROUND: 935bb3a8a17SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND); 936bb3a8a17SHollis Blanchard r = RESUME_GUEST; 937bb3a8a17SHollis Blanchard break; 9384cd35f67SScott Wood #else 9394cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_UNAVAIL: 9404cd35f67SScott Wood /* 9414cd35f67SScott Wood * Guest wants SPE, but host kernel doesn't support it. Send 9424cd35f67SScott Wood * an "unimplemented operation" program check to the guest. 9434cd35f67SScott Wood */ 9444cd35f67SScott Wood kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV); 9454cd35f67SScott Wood r = RESUME_GUEST; 9464cd35f67SScott Wood break; 9474cd35f67SScott Wood 9484cd35f67SScott Wood /* 9494cd35f67SScott Wood * These really should never happen without CONFIG_SPE, 9504cd35f67SScott Wood * as we should never enable the real MSR[SPE] in the guest. 9514cd35f67SScott Wood */ 9524cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_DATA: 9534cd35f67SScott Wood case BOOKE_INTERRUPT_SPE_FP_ROUND: 9544cd35f67SScott Wood printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n", 9554cd35f67SScott Wood __func__, exit_nr, vcpu->arch.pc); 9564cd35f67SScott Wood run->hw.hardware_exit_reason = exit_nr; 9574cd35f67SScott Wood r = RESUME_HOST; 9584cd35f67SScott Wood break; 9594cd35f67SScott Wood #endif 960bb3a8a17SHollis Blanchard 961d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DATA_STORAGE: 962daf5e271SLiu Yu kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear, 963daf5e271SLiu Yu vcpu->arch.fault_esr); 9647b701591SHollis Blanchard kvmppc_account_exit(vcpu, DSI_EXITS); 965d9fbd03dSHollis Blanchard r = RESUME_GUEST; 966d9fbd03dSHollis Blanchard break; 967d9fbd03dSHollis Blanchard 968d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_INST_STORAGE: 969daf5e271SLiu Yu kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr); 9707b701591SHollis Blanchard kvmppc_account_exit(vcpu, ISI_EXITS); 971d9fbd03dSHollis Blanchard r = RESUME_GUEST; 972d9fbd03dSHollis Blanchard break; 973d9fbd03dSHollis Blanchard 974d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV 975d30f6e48SScott Wood case BOOKE_INTERRUPT_HV_SYSCALL: 976d30f6e48SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR)) { 977d30f6e48SScott Wood kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 978d30f6e48SScott Wood } else { 979d30f6e48SScott Wood /* 980d30f6e48SScott Wood * hcall from guest userspace -- send privileged 981d30f6e48SScott Wood * instruction program check. 982d30f6e48SScott Wood */ 983d30f6e48SScott Wood kvmppc_core_queue_program(vcpu, ESR_PPR); 984d30f6e48SScott Wood } 985d30f6e48SScott Wood 986d30f6e48SScott Wood r = RESUME_GUEST; 987d30f6e48SScott Wood break; 988d30f6e48SScott Wood #else 989d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_SYSCALL: 9902a342ed5SAlexander Graf if (!(vcpu->arch.shared->msr & MSR_PR) && 9912a342ed5SAlexander Graf (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) { 9922a342ed5SAlexander Graf /* KVM PV hypercalls */ 9932a342ed5SAlexander Graf kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 9942a342ed5SAlexander Graf r = RESUME_GUEST; 9952a342ed5SAlexander Graf } else { 9962a342ed5SAlexander Graf /* Guest syscalls */ 997d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL); 9982a342ed5SAlexander Graf } 9997b701591SHollis Blanchard kvmppc_account_exit(vcpu, SYSCALL_EXITS); 1000d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1001d9fbd03dSHollis Blanchard break; 1002d30f6e48SScott Wood #endif 1003d9fbd03dSHollis Blanchard 1004d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DTLB_MISS: { 1005d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.fault_dear; 10067924bd41SHollis Blanchard int gtlb_index; 1007475e7cddSHollis Blanchard gpa_t gpaddr; 1008d9fbd03dSHollis Blanchard gfn_t gfn; 1009d9fbd03dSHollis Blanchard 1010bf7ca4bdSAlexander Graf #ifdef CONFIG_KVM_E500V2 1011a4cd8b23SScott Wood if (!(vcpu->arch.shared->msr & MSR_PR) && 1012a4cd8b23SScott Wood (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 1013a4cd8b23SScott Wood kvmppc_map_magic(vcpu); 1014a4cd8b23SScott Wood kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1015a4cd8b23SScott Wood r = RESUME_GUEST; 1016a4cd8b23SScott Wood 1017a4cd8b23SScott Wood break; 1018a4cd8b23SScott Wood } 1019a4cd8b23SScott Wood #endif 1020a4cd8b23SScott Wood 1021d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1022fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 10237924bd41SHollis Blanchard if (gtlb_index < 0) { 1024d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1025daf5e271SLiu Yu kvmppc_core_queue_dtlb_miss(vcpu, 1026daf5e271SLiu Yu vcpu->arch.fault_dear, 1027daf5e271SLiu Yu vcpu->arch.fault_esr); 1028b52a638cSHollis Blanchard kvmppc_mmu_dtlb_miss(vcpu); 10297b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS); 1030d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1031d9fbd03dSHollis Blanchard break; 1032d9fbd03dSHollis Blanchard } 1033d9fbd03dSHollis Blanchard 1034be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 1035475e7cddSHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1036d9fbd03dSHollis Blanchard 1037d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1038d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1039d9fbd03dSHollis Blanchard * didn't, and it is RAM. This could be because: 1040d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1041d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1042d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1043d9fbd03dSHollis Blanchard * invoking the guest. */ 104458a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 10457b701591SHollis Blanchard kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1046d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1047d9fbd03dSHollis Blanchard } else { 1048d9fbd03dSHollis Blanchard /* Guest has mapped and accessed a page which is not 1049d9fbd03dSHollis Blanchard * actually RAM. */ 1050475e7cddSHollis Blanchard vcpu->arch.paddr_accessed = gpaddr; 10516020c0f6SAlexander Graf vcpu->arch.vaddr_accessed = eaddr; 1052d9fbd03dSHollis Blanchard r = kvmppc_emulate_mmio(run, vcpu); 10537b701591SHollis Blanchard kvmppc_account_exit(vcpu, MMIO_EXITS); 1054d9fbd03dSHollis Blanchard } 1055d9fbd03dSHollis Blanchard 1056d9fbd03dSHollis Blanchard break; 1057d9fbd03dSHollis Blanchard } 1058d9fbd03dSHollis Blanchard 1059d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_ITLB_MISS: { 1060d9fbd03dSHollis Blanchard unsigned long eaddr = vcpu->arch.pc; 106189168618SHollis Blanchard gpa_t gpaddr; 1062d9fbd03dSHollis Blanchard gfn_t gfn; 10637924bd41SHollis Blanchard int gtlb_index; 1064d9fbd03dSHollis Blanchard 1065d9fbd03dSHollis Blanchard r = RESUME_GUEST; 1066d9fbd03dSHollis Blanchard 1067d9fbd03dSHollis Blanchard /* Check the guest TLB. */ 1068fa86b8ddSHollis Blanchard gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 10697924bd41SHollis Blanchard if (gtlb_index < 0) { 1070d9fbd03dSHollis Blanchard /* The guest didn't have a mapping for it. */ 1071d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 1072b52a638cSHollis Blanchard kvmppc_mmu_itlb_miss(vcpu); 10737b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS); 1074d9fbd03dSHollis Blanchard break; 1075d9fbd03dSHollis Blanchard } 1076d9fbd03dSHollis Blanchard 10777b701591SHollis Blanchard kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS); 1078d9fbd03dSHollis Blanchard 1079be8d1caeSHollis Blanchard gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 108089168618SHollis Blanchard gfn = gpaddr >> PAGE_SHIFT; 1081d9fbd03dSHollis Blanchard 1082d9fbd03dSHollis Blanchard if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1083d9fbd03dSHollis Blanchard /* The guest TLB had a mapping, but the shadow TLB 1084d9fbd03dSHollis Blanchard * didn't. This could be because: 1085d9fbd03dSHollis Blanchard * a) the entry is mapping the host kernel, or 1086d9fbd03dSHollis Blanchard * b) the guest used a large mapping which we're faking 1087d9fbd03dSHollis Blanchard * Either way, we need to satisfy the fault without 1088d9fbd03dSHollis Blanchard * invoking the guest. */ 108958a96214SHollis Blanchard kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 1090d9fbd03dSHollis Blanchard } else { 1091d9fbd03dSHollis Blanchard /* Guest mapped and leaped at non-RAM! */ 1092d4cf3892SHollis Blanchard kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK); 1093d9fbd03dSHollis Blanchard } 1094d9fbd03dSHollis Blanchard 1095d9fbd03dSHollis Blanchard break; 1096d9fbd03dSHollis Blanchard } 1097d9fbd03dSHollis Blanchard 1098d9fbd03dSHollis Blanchard case BOOKE_INTERRUPT_DEBUG: { 1099d9fbd03dSHollis Blanchard u32 dbsr; 1100d9fbd03dSHollis Blanchard 1101d9fbd03dSHollis Blanchard vcpu->arch.pc = mfspr(SPRN_CSRR0); 1102d9fbd03dSHollis Blanchard 1103d9fbd03dSHollis Blanchard /* clear IAC events in DBSR register */ 1104d9fbd03dSHollis Blanchard dbsr = mfspr(SPRN_DBSR); 1105d9fbd03dSHollis Blanchard dbsr &= DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4; 1106d9fbd03dSHollis Blanchard mtspr(SPRN_DBSR, dbsr); 1107d9fbd03dSHollis Blanchard 1108d9fbd03dSHollis Blanchard run->exit_reason = KVM_EXIT_DEBUG; 11097b701591SHollis Blanchard kvmppc_account_exit(vcpu, DEBUG_EXITS); 1110d9fbd03dSHollis Blanchard r = RESUME_HOST; 1111d9fbd03dSHollis Blanchard break; 1112d9fbd03dSHollis Blanchard } 1113d9fbd03dSHollis Blanchard 1114d9fbd03dSHollis Blanchard default: 1115d9fbd03dSHollis Blanchard printk(KERN_EMERG "exit_nr %d\n", exit_nr); 1116d9fbd03dSHollis Blanchard BUG(); 1117d9fbd03dSHollis Blanchard } 1118d9fbd03dSHollis Blanchard 1119a8e4ef84SAlexander Graf /* 1120a8e4ef84SAlexander Graf * To avoid clobbering exit_reason, only check for signals if we 1121a8e4ef84SAlexander Graf * aren't already exiting to userspace for some other reason. 1122a8e4ef84SAlexander Graf */ 112303660ba2SAlexander Graf if (!(r & RESUME_HOST)) { 1124d9fbd03dSHollis Blanchard local_irq_disable(); 11257ee78855SAlexander Graf s = kvmppc_prepare_to_enter(vcpu); 11267ee78855SAlexander Graf if (s <= 0) { 112724afa37bSAlexander Graf local_irq_enable(); 11287ee78855SAlexander Graf r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV); 112924afa37bSAlexander Graf } else { 1130bd2be683SAlexander Graf kvmppc_lazy_ee_enable(); 113124afa37bSAlexander Graf } 113224afa37bSAlexander Graf } 1133706fb730SAlexander Graf 1134d9fbd03dSHollis Blanchard return r; 1135d9fbd03dSHollis Blanchard } 1136d9fbd03dSHollis Blanchard 1137d9fbd03dSHollis Blanchard /* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */ 1138d9fbd03dSHollis Blanchard int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu) 1139d9fbd03dSHollis Blanchard { 1140082decf2SHollis Blanchard int i; 1141af8f38b3SAlexander Graf int r; 1142082decf2SHollis Blanchard 1143d9fbd03dSHollis Blanchard vcpu->arch.pc = 0; 1144b5904972SScott Wood vcpu->arch.shared->pir = vcpu->vcpu_id; 11458e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */ 1146d30f6e48SScott Wood kvmppc_set_msr(vcpu, 0); 1147d9fbd03dSHollis Blanchard 1148d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 1149d30f6e48SScott Wood vcpu->arch.shadow_msr = MSR_USER | MSR_DE | MSR_IS | MSR_DS; 1150d9fbd03dSHollis Blanchard vcpu->arch.shadow_pid = 1; 1151d30f6e48SScott Wood vcpu->arch.shared->msr = 0; 1152d30f6e48SScott Wood #endif 1153d9fbd03dSHollis Blanchard 1154082decf2SHollis Blanchard /* Eye-catching numbers so we know if the guest takes an interrupt 1155082decf2SHollis Blanchard * before it's programmed its own IVPR/IVORs. */ 1156d9fbd03dSHollis Blanchard vcpu->arch.ivpr = 0x55550000; 1157082decf2SHollis Blanchard for (i = 0; i < BOOKE_IRQPRIO_MAX; i++) 1158082decf2SHollis Blanchard vcpu->arch.ivor[i] = 0x7700 | i * 4; 1159d9fbd03dSHollis Blanchard 116073e75b41SHollis Blanchard kvmppc_init_timing_stats(vcpu); 116173e75b41SHollis Blanchard 1162af8f38b3SAlexander Graf r = kvmppc_core_vcpu_setup(vcpu); 1163af8f38b3SAlexander Graf kvmppc_sanity_check(vcpu); 1164af8f38b3SAlexander Graf return r; 1165d9fbd03dSHollis Blanchard } 1166d9fbd03dSHollis Blanchard 1167f61c94bbSBharat Bhushan int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu) 1168f61c94bbSBharat Bhushan { 1169f61c94bbSBharat Bhushan /* setup watchdog timer once */ 1170f61c94bbSBharat Bhushan spin_lock_init(&vcpu->arch.wdt_lock); 1171f61c94bbSBharat Bhushan setup_timer(&vcpu->arch.wdt_timer, kvmppc_watchdog_func, 1172f61c94bbSBharat Bhushan (unsigned long)vcpu); 1173f61c94bbSBharat Bhushan 1174f61c94bbSBharat Bhushan return 0; 1175f61c94bbSBharat Bhushan } 1176f61c94bbSBharat Bhushan 1177f61c94bbSBharat Bhushan void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu) 1178f61c94bbSBharat Bhushan { 1179f61c94bbSBharat Bhushan del_timer_sync(&vcpu->arch.wdt_timer); 1180f61c94bbSBharat Bhushan } 1181f61c94bbSBharat Bhushan 1182d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1183d9fbd03dSHollis Blanchard { 1184d9fbd03dSHollis Blanchard int i; 1185d9fbd03dSHollis Blanchard 1186d9fbd03dSHollis Blanchard regs->pc = vcpu->arch.pc; 1187992b5b29SAlexander Graf regs->cr = kvmppc_get_cr(vcpu); 1188d9fbd03dSHollis Blanchard regs->ctr = vcpu->arch.ctr; 1189d9fbd03dSHollis Blanchard regs->lr = vcpu->arch.lr; 1190992b5b29SAlexander Graf regs->xer = kvmppc_get_xer(vcpu); 1191666e7252SAlexander Graf regs->msr = vcpu->arch.shared->msr; 1192de7906c3SAlexander Graf regs->srr0 = vcpu->arch.shared->srr0; 1193de7906c3SAlexander Graf regs->srr1 = vcpu->arch.shared->srr1; 1194d9fbd03dSHollis Blanchard regs->pid = vcpu->arch.pid; 1195a73a9599SAlexander Graf regs->sprg0 = vcpu->arch.shared->sprg0; 1196a73a9599SAlexander Graf regs->sprg1 = vcpu->arch.shared->sprg1; 1197a73a9599SAlexander Graf regs->sprg2 = vcpu->arch.shared->sprg2; 1198a73a9599SAlexander Graf regs->sprg3 = vcpu->arch.shared->sprg3; 1199b5904972SScott Wood regs->sprg4 = vcpu->arch.shared->sprg4; 1200b5904972SScott Wood regs->sprg5 = vcpu->arch.shared->sprg5; 1201b5904972SScott Wood regs->sprg6 = vcpu->arch.shared->sprg6; 1202b5904972SScott Wood regs->sprg7 = vcpu->arch.shared->sprg7; 1203d9fbd03dSHollis Blanchard 1204d9fbd03dSHollis Blanchard for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 12058e5b26b5SAlexander Graf regs->gpr[i] = kvmppc_get_gpr(vcpu, i); 1206d9fbd03dSHollis Blanchard 1207d9fbd03dSHollis Blanchard return 0; 1208d9fbd03dSHollis Blanchard } 1209d9fbd03dSHollis Blanchard 1210d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1211d9fbd03dSHollis Blanchard { 1212d9fbd03dSHollis Blanchard int i; 1213d9fbd03dSHollis Blanchard 1214d9fbd03dSHollis Blanchard vcpu->arch.pc = regs->pc; 1215992b5b29SAlexander Graf kvmppc_set_cr(vcpu, regs->cr); 1216d9fbd03dSHollis Blanchard vcpu->arch.ctr = regs->ctr; 1217d9fbd03dSHollis Blanchard vcpu->arch.lr = regs->lr; 1218992b5b29SAlexander Graf kvmppc_set_xer(vcpu, regs->xer); 1219b8fd68acSHollis Blanchard kvmppc_set_msr(vcpu, regs->msr); 1220de7906c3SAlexander Graf vcpu->arch.shared->srr0 = regs->srr0; 1221de7906c3SAlexander Graf vcpu->arch.shared->srr1 = regs->srr1; 12225ce941eeSScott Wood kvmppc_set_pid(vcpu, regs->pid); 1223a73a9599SAlexander Graf vcpu->arch.shared->sprg0 = regs->sprg0; 1224a73a9599SAlexander Graf vcpu->arch.shared->sprg1 = regs->sprg1; 1225a73a9599SAlexander Graf vcpu->arch.shared->sprg2 = regs->sprg2; 1226a73a9599SAlexander Graf vcpu->arch.shared->sprg3 = regs->sprg3; 1227b5904972SScott Wood vcpu->arch.shared->sprg4 = regs->sprg4; 1228b5904972SScott Wood vcpu->arch.shared->sprg5 = regs->sprg5; 1229b5904972SScott Wood vcpu->arch.shared->sprg6 = regs->sprg6; 1230b5904972SScott Wood vcpu->arch.shared->sprg7 = regs->sprg7; 1231d9fbd03dSHollis Blanchard 12328e5b26b5SAlexander Graf for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 12338e5b26b5SAlexander Graf kvmppc_set_gpr(vcpu, i, regs->gpr[i]); 1234d9fbd03dSHollis Blanchard 1235d9fbd03dSHollis Blanchard return 0; 1236d9fbd03dSHollis Blanchard } 1237d9fbd03dSHollis Blanchard 12385ce941eeSScott Wood static void get_sregs_base(struct kvm_vcpu *vcpu, 12395ce941eeSScott Wood struct kvm_sregs *sregs) 12405ce941eeSScott Wood { 12415ce941eeSScott Wood u64 tb = get_tb(); 12425ce941eeSScott Wood 12435ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_BASE; 12445ce941eeSScott Wood 12455ce941eeSScott Wood sregs->u.e.csrr0 = vcpu->arch.csrr0; 12465ce941eeSScott Wood sregs->u.e.csrr1 = vcpu->arch.csrr1; 12475ce941eeSScott Wood sregs->u.e.mcsr = vcpu->arch.mcsr; 1248d30f6e48SScott Wood sregs->u.e.esr = get_guest_esr(vcpu); 1249d30f6e48SScott Wood sregs->u.e.dear = get_guest_dear(vcpu); 12505ce941eeSScott Wood sregs->u.e.tsr = vcpu->arch.tsr; 12515ce941eeSScott Wood sregs->u.e.tcr = vcpu->arch.tcr; 12525ce941eeSScott Wood sregs->u.e.dec = kvmppc_get_dec(vcpu, tb); 12535ce941eeSScott Wood sregs->u.e.tb = tb; 12545ce941eeSScott Wood sregs->u.e.vrsave = vcpu->arch.vrsave; 12555ce941eeSScott Wood } 12565ce941eeSScott Wood 12575ce941eeSScott Wood static int set_sregs_base(struct kvm_vcpu *vcpu, 12585ce941eeSScott Wood struct kvm_sregs *sregs) 12595ce941eeSScott Wood { 12605ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_BASE)) 12615ce941eeSScott Wood return 0; 12625ce941eeSScott Wood 12635ce941eeSScott Wood vcpu->arch.csrr0 = sregs->u.e.csrr0; 12645ce941eeSScott Wood vcpu->arch.csrr1 = sregs->u.e.csrr1; 12655ce941eeSScott Wood vcpu->arch.mcsr = sregs->u.e.mcsr; 1266d30f6e48SScott Wood set_guest_esr(vcpu, sregs->u.e.esr); 1267d30f6e48SScott Wood set_guest_dear(vcpu, sregs->u.e.dear); 12685ce941eeSScott Wood vcpu->arch.vrsave = sregs->u.e.vrsave; 1269dfd4d47eSScott Wood kvmppc_set_tcr(vcpu, sregs->u.e.tcr); 12705ce941eeSScott Wood 1271dfd4d47eSScott Wood if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) { 12725ce941eeSScott Wood vcpu->arch.dec = sregs->u.e.dec; 12735ce941eeSScott Wood kvmppc_emulate_dec(vcpu); 1274dfd4d47eSScott Wood } 12755ce941eeSScott Wood 12765ce941eeSScott Wood if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR) { 1277f61c94bbSBharat Bhushan u32 old_tsr = vcpu->arch.tsr; 1278f61c94bbSBharat Bhushan 1279dfd4d47eSScott Wood vcpu->arch.tsr = sregs->u.e.tsr; 1280f61c94bbSBharat Bhushan 1281f61c94bbSBharat Bhushan if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS)) 1282f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1283f61c94bbSBharat Bhushan 1284dfd4d47eSScott Wood update_timer_ints(vcpu); 12855ce941eeSScott Wood } 12865ce941eeSScott Wood 12875ce941eeSScott Wood return 0; 12885ce941eeSScott Wood } 12895ce941eeSScott Wood 12905ce941eeSScott Wood static void get_sregs_arch206(struct kvm_vcpu *vcpu, 12915ce941eeSScott Wood struct kvm_sregs *sregs) 12925ce941eeSScott Wood { 12935ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_ARCH206; 12945ce941eeSScott Wood 1295841741f2SScott Wood sregs->u.e.pir = vcpu->vcpu_id; 12965ce941eeSScott Wood sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0; 12975ce941eeSScott Wood sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1; 12985ce941eeSScott Wood sregs->u.e.decar = vcpu->arch.decar; 12995ce941eeSScott Wood sregs->u.e.ivpr = vcpu->arch.ivpr; 13005ce941eeSScott Wood } 13015ce941eeSScott Wood 13025ce941eeSScott Wood static int set_sregs_arch206(struct kvm_vcpu *vcpu, 13035ce941eeSScott Wood struct kvm_sregs *sregs) 13045ce941eeSScott Wood { 13055ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206)) 13065ce941eeSScott Wood return 0; 13075ce941eeSScott Wood 1308841741f2SScott Wood if (sregs->u.e.pir != vcpu->vcpu_id) 13095ce941eeSScott Wood return -EINVAL; 13105ce941eeSScott Wood 13115ce941eeSScott Wood vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0; 13125ce941eeSScott Wood vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1; 13135ce941eeSScott Wood vcpu->arch.decar = sregs->u.e.decar; 13145ce941eeSScott Wood vcpu->arch.ivpr = sregs->u.e.ivpr; 13155ce941eeSScott Wood 13165ce941eeSScott Wood return 0; 13175ce941eeSScott Wood } 13185ce941eeSScott Wood 13195ce941eeSScott Wood void kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 13205ce941eeSScott Wood { 13215ce941eeSScott Wood sregs->u.e.features |= KVM_SREGS_E_IVOR; 13225ce941eeSScott Wood 13235ce941eeSScott Wood sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL]; 13245ce941eeSScott Wood sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK]; 13255ce941eeSScott Wood sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE]; 13265ce941eeSScott Wood sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE]; 13275ce941eeSScott Wood sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL]; 13285ce941eeSScott Wood sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT]; 13295ce941eeSScott Wood sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM]; 13305ce941eeSScott Wood sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL]; 13315ce941eeSScott Wood sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL]; 13325ce941eeSScott Wood sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL]; 13335ce941eeSScott Wood sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER]; 13345ce941eeSScott Wood sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT]; 13355ce941eeSScott Wood sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG]; 13365ce941eeSScott Wood sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS]; 13375ce941eeSScott Wood sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS]; 13385ce941eeSScott Wood sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG]; 13395ce941eeSScott Wood } 13405ce941eeSScott Wood 13415ce941eeSScott Wood int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 13425ce941eeSScott Wood { 13435ce941eeSScott Wood if (!(sregs->u.e.features & KVM_SREGS_E_IVOR)) 13445ce941eeSScott Wood return 0; 13455ce941eeSScott Wood 13465ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0]; 13475ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1]; 13485ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2]; 13495ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3]; 13505ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4]; 13515ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5]; 13525ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6]; 13535ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7]; 13545ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8]; 13555ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9]; 13565ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10]; 13575ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11]; 13585ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12]; 13595ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13]; 13605ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14]; 13615ce941eeSScott Wood vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15]; 13625ce941eeSScott Wood 13635ce941eeSScott Wood return 0; 13645ce941eeSScott Wood } 13655ce941eeSScott Wood 1366d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu, 1367d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1368d9fbd03dSHollis Blanchard { 13695ce941eeSScott Wood sregs->pvr = vcpu->arch.pvr; 13705ce941eeSScott Wood 13715ce941eeSScott Wood get_sregs_base(vcpu, sregs); 13725ce941eeSScott Wood get_sregs_arch206(vcpu, sregs); 13735ce941eeSScott Wood kvmppc_core_get_sregs(vcpu, sregs); 13745ce941eeSScott Wood return 0; 1375d9fbd03dSHollis Blanchard } 1376d9fbd03dSHollis Blanchard 1377d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu, 1378d9fbd03dSHollis Blanchard struct kvm_sregs *sregs) 1379d9fbd03dSHollis Blanchard { 13805ce941eeSScott Wood int ret; 13815ce941eeSScott Wood 13825ce941eeSScott Wood if (vcpu->arch.pvr != sregs->pvr) 13835ce941eeSScott Wood return -EINVAL; 13845ce941eeSScott Wood 13855ce941eeSScott Wood ret = set_sregs_base(vcpu, sregs); 13865ce941eeSScott Wood if (ret < 0) 13875ce941eeSScott Wood return ret; 13885ce941eeSScott Wood 13895ce941eeSScott Wood ret = set_sregs_arch206(vcpu, sregs); 13905ce941eeSScott Wood if (ret < 0) 13915ce941eeSScott Wood return ret; 13925ce941eeSScott Wood 13935ce941eeSScott Wood return kvmppc_core_set_sregs(vcpu, sregs); 1394d9fbd03dSHollis Blanchard } 1395d9fbd03dSHollis Blanchard 139631f3438eSPaul Mackerras int kvm_vcpu_ioctl_get_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg) 139731f3438eSPaul Mackerras { 13986df8d3fcSBharat Bhushan int r = -EINVAL; 13996df8d3fcSBharat Bhushan 14006df8d3fcSBharat Bhushan switch (reg->id) { 14016df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 14026df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC2: 14036df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC3: 14046df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC4: { 14056df8d3fcSBharat Bhushan int iac = reg->id - KVM_REG_PPC_IAC1; 14066df8d3fcSBharat Bhushan r = copy_to_user((u64 __user *)(long)reg->addr, 14076df8d3fcSBharat Bhushan &vcpu->arch.dbg_reg.iac[iac], sizeof(u64)); 14086df8d3fcSBharat Bhushan break; 14096df8d3fcSBharat Bhushan } 14106df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 14116df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC2: { 14126df8d3fcSBharat Bhushan int dac = reg->id - KVM_REG_PPC_DAC1; 14136df8d3fcSBharat Bhushan r = copy_to_user((u64 __user *)(long)reg->addr, 14146df8d3fcSBharat Bhushan &vcpu->arch.dbg_reg.dac[dac], sizeof(u64)); 14156df8d3fcSBharat Bhushan break; 14166df8d3fcSBharat Bhushan } 1417*324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 1418*324b3e63SAlexander Graf u32 epr = get_guest_epr(vcpu); 1419*324b3e63SAlexander Graf r = put_user(epr, (u32 __user *)(long)reg->addr); 1420*324b3e63SAlexander Graf break; 1421*324b3e63SAlexander Graf } 1422352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1423352df1deSMihai Caraman case KVM_REG_PPC_EPCR: 1424352df1deSMihai Caraman r = put_user(vcpu->arch.epcr, (u32 __user *)(long)reg->addr); 1425352df1deSMihai Caraman break; 1426352df1deSMihai Caraman #endif 14276df8d3fcSBharat Bhushan default: 14286df8d3fcSBharat Bhushan break; 14296df8d3fcSBharat Bhushan } 14306df8d3fcSBharat Bhushan return r; 143131f3438eSPaul Mackerras } 143231f3438eSPaul Mackerras 143331f3438eSPaul Mackerras int kvm_vcpu_ioctl_set_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg) 143431f3438eSPaul Mackerras { 14356df8d3fcSBharat Bhushan int r = -EINVAL; 14366df8d3fcSBharat Bhushan 14376df8d3fcSBharat Bhushan switch (reg->id) { 14386df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC1: 14396df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC2: 14406df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC3: 14416df8d3fcSBharat Bhushan case KVM_REG_PPC_IAC4: { 14426df8d3fcSBharat Bhushan int iac = reg->id - KVM_REG_PPC_IAC1; 14436df8d3fcSBharat Bhushan r = copy_from_user(&vcpu->arch.dbg_reg.iac[iac], 14446df8d3fcSBharat Bhushan (u64 __user *)(long)reg->addr, sizeof(u64)); 14456df8d3fcSBharat Bhushan break; 14466df8d3fcSBharat Bhushan } 14476df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC1: 14486df8d3fcSBharat Bhushan case KVM_REG_PPC_DAC2: { 14496df8d3fcSBharat Bhushan int dac = reg->id - KVM_REG_PPC_DAC1; 14506df8d3fcSBharat Bhushan r = copy_from_user(&vcpu->arch.dbg_reg.dac[dac], 14516df8d3fcSBharat Bhushan (u64 __user *)(long)reg->addr, sizeof(u64)); 14526df8d3fcSBharat Bhushan break; 14536df8d3fcSBharat Bhushan } 1454*324b3e63SAlexander Graf case KVM_REG_PPC_EPR: { 1455*324b3e63SAlexander Graf u32 new_epr; 1456*324b3e63SAlexander Graf r = get_user(new_epr, (u32 __user *)(long)reg->addr); 1457*324b3e63SAlexander Graf if (!r) 1458*324b3e63SAlexander Graf kvmppc_set_epr(vcpu, new_epr); 1459*324b3e63SAlexander Graf break; 1460*324b3e63SAlexander Graf } 1461352df1deSMihai Caraman #if defined(CONFIG_64BIT) 1462352df1deSMihai Caraman case KVM_REG_PPC_EPCR: { 1463352df1deSMihai Caraman u32 new_epcr; 1464352df1deSMihai Caraman r = get_user(new_epcr, (u32 __user *)(long)reg->addr); 1465352df1deSMihai Caraman if (r == 0) 1466352df1deSMihai Caraman kvmppc_set_epcr(vcpu, new_epcr); 1467352df1deSMihai Caraman break; 1468352df1deSMihai Caraman } 1469352df1deSMihai Caraman #endif 14706df8d3fcSBharat Bhushan default: 14716df8d3fcSBharat Bhushan break; 14726df8d3fcSBharat Bhushan } 14736df8d3fcSBharat Bhushan return r; 147431f3438eSPaul Mackerras } 147531f3438eSPaul Mackerras 1476d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1477d9fbd03dSHollis Blanchard { 1478d9fbd03dSHollis Blanchard return -ENOTSUPP; 1479d9fbd03dSHollis Blanchard } 1480d9fbd03dSHollis Blanchard 1481d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1482d9fbd03dSHollis Blanchard { 1483d9fbd03dSHollis Blanchard return -ENOTSUPP; 1484d9fbd03dSHollis Blanchard } 1485d9fbd03dSHollis Blanchard 1486d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu, 1487d9fbd03dSHollis Blanchard struct kvm_translation *tr) 1488d9fbd03dSHollis Blanchard { 148998001d8dSAvi Kivity int r; 149098001d8dSAvi Kivity 149198001d8dSAvi Kivity r = kvmppc_core_vcpu_translate(vcpu, tr); 149298001d8dSAvi Kivity return r; 1493d9fbd03dSHollis Blanchard } 1494d9fbd03dSHollis Blanchard 14954e755758SAlexander Graf int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log) 14964e755758SAlexander Graf { 14974e755758SAlexander Graf return -ENOTSUPP; 14984e755758SAlexander Graf } 14994e755758SAlexander Graf 1500a66b48c3SPaul Mackerras void kvmppc_core_free_memslot(struct kvm_memory_slot *free, 1501a66b48c3SPaul Mackerras struct kvm_memory_slot *dont) 1502a66b48c3SPaul Mackerras { 1503a66b48c3SPaul Mackerras } 1504a66b48c3SPaul Mackerras 1505a66b48c3SPaul Mackerras int kvmppc_core_create_memslot(struct kvm_memory_slot *slot, 1506a66b48c3SPaul Mackerras unsigned long npages) 1507a66b48c3SPaul Mackerras { 1508a66b48c3SPaul Mackerras return 0; 1509a66b48c3SPaul Mackerras } 1510a66b48c3SPaul Mackerras 1511f9e0554dSPaul Mackerras int kvmppc_core_prepare_memory_region(struct kvm *kvm, 1512a66b48c3SPaul Mackerras struct kvm_memory_slot *memslot, 1513f9e0554dSPaul Mackerras struct kvm_userspace_memory_region *mem) 1514f9e0554dSPaul Mackerras { 1515f9e0554dSPaul Mackerras return 0; 1516f9e0554dSPaul Mackerras } 1517f9e0554dSPaul Mackerras 1518f9e0554dSPaul Mackerras void kvmppc_core_commit_memory_region(struct kvm *kvm, 1519dfe49dbdSPaul Mackerras struct kvm_userspace_memory_region *mem, 1520dfe49dbdSPaul Mackerras struct kvm_memory_slot old) 1521dfe49dbdSPaul Mackerras { 1522dfe49dbdSPaul Mackerras } 1523dfe49dbdSPaul Mackerras 1524dfe49dbdSPaul Mackerras void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot) 1525f9e0554dSPaul Mackerras { 1526f9e0554dSPaul Mackerras } 1527f9e0554dSPaul Mackerras 152838f98824SMihai Caraman void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr) 152938f98824SMihai Caraman { 153038f98824SMihai Caraman #if defined(CONFIG_64BIT) 153138f98824SMihai Caraman vcpu->arch.epcr = new_epcr; 153238f98824SMihai Caraman #ifdef CONFIG_KVM_BOOKE_HV 153338f98824SMihai Caraman vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM; 153438f98824SMihai Caraman if (vcpu->arch.epcr & SPRN_EPCR_ICM) 153538f98824SMihai Caraman vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM; 153638f98824SMihai Caraman #endif 153738f98824SMihai Caraman #endif 153838f98824SMihai Caraman } 153938f98824SMihai Caraman 1540dfd4d47eSScott Wood void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr) 1541dfd4d47eSScott Wood { 1542dfd4d47eSScott Wood vcpu->arch.tcr = new_tcr; 1543f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1544dfd4d47eSScott Wood update_timer_ints(vcpu); 1545dfd4d47eSScott Wood } 1546dfd4d47eSScott Wood 1547dfd4d47eSScott Wood void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1548dfd4d47eSScott Wood { 1549dfd4d47eSScott Wood set_bits(tsr_bits, &vcpu->arch.tsr); 1550dfd4d47eSScott Wood smp_wmb(); 1551dfd4d47eSScott Wood kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 1552dfd4d47eSScott Wood kvm_vcpu_kick(vcpu); 1553dfd4d47eSScott Wood } 1554dfd4d47eSScott Wood 1555dfd4d47eSScott Wood void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1556dfd4d47eSScott Wood { 1557dfd4d47eSScott Wood clear_bits(tsr_bits, &vcpu->arch.tsr); 1558f61c94bbSBharat Bhushan 1559f61c94bbSBharat Bhushan /* 1560f61c94bbSBharat Bhushan * We may have stopped the watchdog due to 1561f61c94bbSBharat Bhushan * being stuck on final expiration. 1562f61c94bbSBharat Bhushan */ 1563f61c94bbSBharat Bhushan if (tsr_bits & (TSR_ENW | TSR_WIS)) 1564f61c94bbSBharat Bhushan arm_next_watchdog(vcpu); 1565f61c94bbSBharat Bhushan 1566dfd4d47eSScott Wood update_timer_ints(vcpu); 1567dfd4d47eSScott Wood } 1568dfd4d47eSScott Wood 1569dfd4d47eSScott Wood void kvmppc_decrementer_func(unsigned long data) 1570dfd4d47eSScott Wood { 1571dfd4d47eSScott Wood struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data; 1572dfd4d47eSScott Wood 157321bd000aSBharat Bhushan if (vcpu->arch.tcr & TCR_ARE) { 157421bd000aSBharat Bhushan vcpu->arch.dec = vcpu->arch.decar; 157521bd000aSBharat Bhushan kvmppc_emulate_dec(vcpu); 157621bd000aSBharat Bhushan } 157721bd000aSBharat Bhushan 1578dfd4d47eSScott Wood kvmppc_set_tsr_bits(vcpu, TSR_DIS); 1579dfd4d47eSScott Wood } 1580dfd4d47eSScott Wood 158194fa9d99SScott Wood void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 158294fa9d99SScott Wood { 1583a47d72f3SPaul Mackerras vcpu->cpu = smp_processor_id(); 1584d30f6e48SScott Wood current->thread.kvm_vcpu = vcpu; 158594fa9d99SScott Wood } 158694fa9d99SScott Wood 158794fa9d99SScott Wood void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu) 158894fa9d99SScott Wood { 1589d30f6e48SScott Wood current->thread.kvm_vcpu = NULL; 1590a47d72f3SPaul Mackerras vcpu->cpu = -1; 159194fa9d99SScott Wood } 159294fa9d99SScott Wood 15932986b8c7SStephen Rothwell int __init kvmppc_booke_init(void) 1594d9fbd03dSHollis Blanchard { 1595d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV 1596d9fbd03dSHollis Blanchard unsigned long ivor[16]; 1597d9fbd03dSHollis Blanchard unsigned long max_ivor = 0; 1598d9fbd03dSHollis Blanchard int i; 1599d9fbd03dSHollis Blanchard 1600d9fbd03dSHollis Blanchard /* We install our own exception handlers by hijacking IVPR. IVPR must 1601d9fbd03dSHollis Blanchard * be 16-bit aligned, so we need a 64KB allocation. */ 1602d9fbd03dSHollis Blanchard kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO, 1603d9fbd03dSHollis Blanchard VCPU_SIZE_ORDER); 1604d9fbd03dSHollis Blanchard if (!kvmppc_booke_handlers) 1605d9fbd03dSHollis Blanchard return -ENOMEM; 1606d9fbd03dSHollis Blanchard 1607d9fbd03dSHollis Blanchard /* XXX make sure our handlers are smaller than Linux's */ 1608d9fbd03dSHollis Blanchard 1609d9fbd03dSHollis Blanchard /* Copy our interrupt handlers to match host IVORs. That way we don't 1610d9fbd03dSHollis Blanchard * have to swap the IVORs on every guest/host transition. */ 1611d9fbd03dSHollis Blanchard ivor[0] = mfspr(SPRN_IVOR0); 1612d9fbd03dSHollis Blanchard ivor[1] = mfspr(SPRN_IVOR1); 1613d9fbd03dSHollis Blanchard ivor[2] = mfspr(SPRN_IVOR2); 1614d9fbd03dSHollis Blanchard ivor[3] = mfspr(SPRN_IVOR3); 1615d9fbd03dSHollis Blanchard ivor[4] = mfspr(SPRN_IVOR4); 1616d9fbd03dSHollis Blanchard ivor[5] = mfspr(SPRN_IVOR5); 1617d9fbd03dSHollis Blanchard ivor[6] = mfspr(SPRN_IVOR6); 1618d9fbd03dSHollis Blanchard ivor[7] = mfspr(SPRN_IVOR7); 1619d9fbd03dSHollis Blanchard ivor[8] = mfspr(SPRN_IVOR8); 1620d9fbd03dSHollis Blanchard ivor[9] = mfspr(SPRN_IVOR9); 1621d9fbd03dSHollis Blanchard ivor[10] = mfspr(SPRN_IVOR10); 1622d9fbd03dSHollis Blanchard ivor[11] = mfspr(SPRN_IVOR11); 1623d9fbd03dSHollis Blanchard ivor[12] = mfspr(SPRN_IVOR12); 1624d9fbd03dSHollis Blanchard ivor[13] = mfspr(SPRN_IVOR13); 1625d9fbd03dSHollis Blanchard ivor[14] = mfspr(SPRN_IVOR14); 1626d9fbd03dSHollis Blanchard ivor[15] = mfspr(SPRN_IVOR15); 1627d9fbd03dSHollis Blanchard 1628d9fbd03dSHollis Blanchard for (i = 0; i < 16; i++) { 1629d9fbd03dSHollis Blanchard if (ivor[i] > max_ivor) 1630d9fbd03dSHollis Blanchard max_ivor = ivor[i]; 1631d9fbd03dSHollis Blanchard 1632d9fbd03dSHollis Blanchard memcpy((void *)kvmppc_booke_handlers + ivor[i], 1633d9fbd03dSHollis Blanchard kvmppc_handlers_start + i * kvmppc_handler_len, 1634d9fbd03dSHollis Blanchard kvmppc_handler_len); 1635d9fbd03dSHollis Blanchard } 1636d9fbd03dSHollis Blanchard flush_icache_range(kvmppc_booke_handlers, 1637d9fbd03dSHollis Blanchard kvmppc_booke_handlers + max_ivor + kvmppc_handler_len); 1638d30f6e48SScott Wood #endif /* !BOOKE_HV */ 1639db93f574SHollis Blanchard return 0; 1640d9fbd03dSHollis Blanchard } 1641d9fbd03dSHollis Blanchard 1642db93f574SHollis Blanchard void __exit kvmppc_booke_exit(void) 1643d9fbd03dSHollis Blanchard { 1644d9fbd03dSHollis Blanchard free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER); 1645d9fbd03dSHollis Blanchard kvm_exit(); 1646d9fbd03dSHollis Blanchard } 1647