xref: /openbmc/linux/arch/powerpc/kvm/booke.c (revision 31579eea69c8088685a4dc82784ca839cfd5ae73)
1d9fbd03dSHollis Blanchard /*
2d9fbd03dSHollis Blanchard  * This program is free software; you can redistribute it and/or modify
3d9fbd03dSHollis Blanchard  * it under the terms of the GNU General Public License, version 2, as
4d9fbd03dSHollis Blanchard  * published by the Free Software Foundation.
5d9fbd03dSHollis Blanchard  *
6d9fbd03dSHollis Blanchard  * This program is distributed in the hope that it will be useful,
7d9fbd03dSHollis Blanchard  * but WITHOUT ANY WARRANTY; without even the implied warranty of
8d9fbd03dSHollis Blanchard  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
9d9fbd03dSHollis Blanchard  * GNU General Public License for more details.
10d9fbd03dSHollis Blanchard  *
11d9fbd03dSHollis Blanchard  * You should have received a copy of the GNU General Public License
12d9fbd03dSHollis Blanchard  * along with this program; if not, write to the Free Software
13d9fbd03dSHollis Blanchard  * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.
14d9fbd03dSHollis Blanchard  *
15d9fbd03dSHollis Blanchard  * Copyright IBM Corp. 2007
164cd35f67SScott Wood  * Copyright 2010-2011 Freescale Semiconductor, Inc.
17d9fbd03dSHollis Blanchard  *
18d9fbd03dSHollis Blanchard  * Authors: Hollis Blanchard <hollisb@us.ibm.com>
19d9fbd03dSHollis Blanchard  *          Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com>
20d30f6e48SScott Wood  *          Scott Wood <scottwood@freescale.com>
21d30f6e48SScott Wood  *          Varun Sethi <varun.sethi@freescale.com>
22d9fbd03dSHollis Blanchard  */
23d9fbd03dSHollis Blanchard 
24d9fbd03dSHollis Blanchard #include <linux/errno.h>
25d9fbd03dSHollis Blanchard #include <linux/err.h>
26d9fbd03dSHollis Blanchard #include <linux/kvm_host.h>
275a0e3ad6STejun Heo #include <linux/gfp.h>
28d9fbd03dSHollis Blanchard #include <linux/module.h>
29d9fbd03dSHollis Blanchard #include <linux/vmalloc.h>
30d9fbd03dSHollis Blanchard #include <linux/fs.h>
317924bd41SHollis Blanchard 
32d9fbd03dSHollis Blanchard #include <asm/cputable.h>
33d9fbd03dSHollis Blanchard #include <asm/uaccess.h>
34d9fbd03dSHollis Blanchard #include <asm/kvm_ppc.h>
35d9fbd03dSHollis Blanchard #include <asm/cacheflush.h>
36d30f6e48SScott Wood #include <asm/dbell.h>
37d30f6e48SScott Wood #include <asm/hw_irq.h>
38d30f6e48SScott Wood #include <asm/irq.h>
39b50df19cSMihai Caraman #include <asm/time.h>
40d9fbd03dSHollis Blanchard 
41d30f6e48SScott Wood #include "timing.h"
4275f74f0dSHollis Blanchard #include "booke.h"
43dba291f2SAneesh Kumar K.V 
44dba291f2SAneesh Kumar K.V #define CREATE_TRACE_POINTS
45dba291f2SAneesh Kumar K.V #include "trace_booke.h"
46d9fbd03dSHollis Blanchard 
47d9fbd03dSHollis Blanchard unsigned long kvmppc_booke_handlers;
48d9fbd03dSHollis Blanchard 
49d9fbd03dSHollis Blanchard #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
50d9fbd03dSHollis Blanchard #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
51d9fbd03dSHollis Blanchard 
52d9fbd03dSHollis Blanchard struct kvm_stats_debugfs_item debugfs_entries[] = {
53d9fbd03dSHollis Blanchard 	{ "mmio",       VCPU_STAT(mmio_exits) },
54d9fbd03dSHollis Blanchard 	{ "dcr",        VCPU_STAT(dcr_exits) },
55d9fbd03dSHollis Blanchard 	{ "sig",        VCPU_STAT(signal_exits) },
56d9fbd03dSHollis Blanchard 	{ "itlb_r",     VCPU_STAT(itlb_real_miss_exits) },
57d9fbd03dSHollis Blanchard 	{ "itlb_v",     VCPU_STAT(itlb_virt_miss_exits) },
58d9fbd03dSHollis Blanchard 	{ "dtlb_r",     VCPU_STAT(dtlb_real_miss_exits) },
59d9fbd03dSHollis Blanchard 	{ "dtlb_v",     VCPU_STAT(dtlb_virt_miss_exits) },
60d9fbd03dSHollis Blanchard 	{ "sysc",       VCPU_STAT(syscall_exits) },
61d9fbd03dSHollis Blanchard 	{ "isi",        VCPU_STAT(isi_exits) },
62d9fbd03dSHollis Blanchard 	{ "dsi",        VCPU_STAT(dsi_exits) },
63d9fbd03dSHollis Blanchard 	{ "inst_emu",   VCPU_STAT(emulated_inst_exits) },
64d9fbd03dSHollis Blanchard 	{ "dec",        VCPU_STAT(dec_exits) },
65d9fbd03dSHollis Blanchard 	{ "ext_intr",   VCPU_STAT(ext_intr_exits) },
66d9fbd03dSHollis Blanchard 	{ "halt_wakeup", VCPU_STAT(halt_wakeup) },
67d30f6e48SScott Wood 	{ "doorbell", VCPU_STAT(dbell_exits) },
68d30f6e48SScott Wood 	{ "guest doorbell", VCPU_STAT(gdbell_exits) },
69cf1c5ca4SAlexander Graf 	{ "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
70d9fbd03dSHollis Blanchard 	{ NULL }
71d9fbd03dSHollis Blanchard };
72d9fbd03dSHollis Blanchard 
73d9fbd03dSHollis Blanchard /* TODO: use vcpu_printf() */
74d9fbd03dSHollis Blanchard void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu)
75d9fbd03dSHollis Blanchard {
76d9fbd03dSHollis Blanchard 	int i;
77d9fbd03dSHollis Blanchard 
78666e7252SAlexander Graf 	printk("pc:   %08lx msr:  %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr);
795cf8ca22SHollis Blanchard 	printk("lr:   %08lx ctr:  %08lx\n", vcpu->arch.lr, vcpu->arch.ctr);
80de7906c3SAlexander Graf 	printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0,
81de7906c3SAlexander Graf 					    vcpu->arch.shared->srr1);
82d9fbd03dSHollis Blanchard 
83d9fbd03dSHollis Blanchard 	printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions);
84d9fbd03dSHollis Blanchard 
85d9fbd03dSHollis Blanchard 	for (i = 0; i < 32; i += 4) {
865cf8ca22SHollis Blanchard 		printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i,
878e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i),
888e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i+1),
898e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i+2),
908e5b26b5SAlexander Graf 		       kvmppc_get_gpr(vcpu, i+3));
91d9fbd03dSHollis Blanchard 	}
92d9fbd03dSHollis Blanchard }
93d9fbd03dSHollis Blanchard 
944cd35f67SScott Wood #ifdef CONFIG_SPE
954cd35f67SScott Wood void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu)
964cd35f67SScott Wood {
974cd35f67SScott Wood 	preempt_disable();
984cd35f67SScott Wood 	enable_kernel_spe();
994cd35f67SScott Wood 	kvmppc_save_guest_spe(vcpu);
1004cd35f67SScott Wood 	vcpu->arch.shadow_msr &= ~MSR_SPE;
1014cd35f67SScott Wood 	preempt_enable();
1024cd35f67SScott Wood }
1034cd35f67SScott Wood 
1044cd35f67SScott Wood static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu)
1054cd35f67SScott Wood {
1064cd35f67SScott Wood 	preempt_disable();
1074cd35f67SScott Wood 	enable_kernel_spe();
1084cd35f67SScott Wood 	kvmppc_load_guest_spe(vcpu);
1094cd35f67SScott Wood 	vcpu->arch.shadow_msr |= MSR_SPE;
1104cd35f67SScott Wood 	preempt_enable();
1114cd35f67SScott Wood }
1124cd35f67SScott Wood 
1134cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
1144cd35f67SScott Wood {
1154cd35f67SScott Wood 	if (vcpu->arch.shared->msr & MSR_SPE) {
1164cd35f67SScott Wood 		if (!(vcpu->arch.shadow_msr & MSR_SPE))
1174cd35f67SScott Wood 			kvmppc_vcpu_enable_spe(vcpu);
1184cd35f67SScott Wood 	} else if (vcpu->arch.shadow_msr & MSR_SPE) {
1194cd35f67SScott Wood 		kvmppc_vcpu_disable_spe(vcpu);
1204cd35f67SScott Wood 	}
1214cd35f67SScott Wood }
1224cd35f67SScott Wood #else
1234cd35f67SScott Wood static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu)
1244cd35f67SScott Wood {
1254cd35f67SScott Wood }
1264cd35f67SScott Wood #endif
1274cd35f67SScott Wood 
1287a08c274SAlexander Graf static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu)
1297a08c274SAlexander Graf {
1307a08c274SAlexander Graf #if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV)
1317a08c274SAlexander Graf 	/* We always treat the FP bit as enabled from the host
1327a08c274SAlexander Graf 	   perspective, so only need to adjust the shadow MSR */
1337a08c274SAlexander Graf 	vcpu->arch.shadow_msr &= ~MSR_FP;
1347a08c274SAlexander Graf 	vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP;
1357a08c274SAlexander Graf #endif
1367a08c274SAlexander Graf }
1377a08c274SAlexander Graf 
138ce11e48bSBharat Bhushan static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu)
139ce11e48bSBharat Bhushan {
140ce11e48bSBharat Bhushan 	/* Synchronize guest's desire to get debug interrupts into shadow MSR */
141ce11e48bSBharat Bhushan #ifndef CONFIG_KVM_BOOKE_HV
142ce11e48bSBharat Bhushan 	vcpu->arch.shadow_msr &= ~MSR_DE;
143ce11e48bSBharat Bhushan 	vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE;
144ce11e48bSBharat Bhushan #endif
145ce11e48bSBharat Bhushan 
146ce11e48bSBharat Bhushan 	/* Force enable debug interrupts when user space wants to debug */
147ce11e48bSBharat Bhushan 	if (vcpu->guest_debug) {
148ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV
149ce11e48bSBharat Bhushan 		/*
150ce11e48bSBharat Bhushan 		 * Since there is no shadow MSR, sync MSR_DE into the guest
151ce11e48bSBharat Bhushan 		 * visible MSR.
152ce11e48bSBharat Bhushan 		 */
153ce11e48bSBharat Bhushan 		vcpu->arch.shared->msr |= MSR_DE;
154ce11e48bSBharat Bhushan #else
155ce11e48bSBharat Bhushan 		vcpu->arch.shadow_msr |= MSR_DE;
156ce11e48bSBharat Bhushan 		vcpu->arch.shared->msr &= ~MSR_DE;
157ce11e48bSBharat Bhushan #endif
158ce11e48bSBharat Bhushan 	}
159ce11e48bSBharat Bhushan }
160ce11e48bSBharat Bhushan 
161dd9ebf1fSLiu Yu /*
162dd9ebf1fSLiu Yu  * Helper function for "full" MSR writes.  No need to call this if only
163dd9ebf1fSLiu Yu  * EE/CE/ME/DE/RI are changing.
164dd9ebf1fSLiu Yu  */
1654cd35f67SScott Wood void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr)
1664cd35f67SScott Wood {
167dd9ebf1fSLiu Yu 	u32 old_msr = vcpu->arch.shared->msr;
1684cd35f67SScott Wood 
169d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV
170d30f6e48SScott Wood 	new_msr |= MSR_GS;
171d30f6e48SScott Wood #endif
172d30f6e48SScott Wood 
1734cd35f67SScott Wood 	vcpu->arch.shared->msr = new_msr;
1744cd35f67SScott Wood 
175dd9ebf1fSLiu Yu 	kvmppc_mmu_msr_notify(vcpu, old_msr);
1764cd35f67SScott Wood 	kvmppc_vcpu_sync_spe(vcpu);
1777a08c274SAlexander Graf 	kvmppc_vcpu_sync_fpu(vcpu);
178ce11e48bSBharat Bhushan 	kvmppc_vcpu_sync_debug(vcpu);
1794cd35f67SScott Wood }
1804cd35f67SScott Wood 
181d4cf3892SHollis Blanchard static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu,
182d4cf3892SHollis Blanchard                                        unsigned int priority)
1839dd921cfSHollis Blanchard {
1846346046cSAlexander Graf 	trace_kvm_booke_queue_irqprio(vcpu, priority);
1859dd921cfSHollis Blanchard 	set_bit(priority, &vcpu->arch.pending_exceptions);
1869dd921cfSHollis Blanchard }
1879dd921cfSHollis Blanchard 
188daf5e271SLiu Yu static void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu,
189daf5e271SLiu Yu                                         ulong dear_flags, ulong esr_flags)
1909dd921cfSHollis Blanchard {
191daf5e271SLiu Yu 	vcpu->arch.queued_dear = dear_flags;
192daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
193daf5e271SLiu Yu 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS);
194daf5e271SLiu Yu }
195daf5e271SLiu Yu 
196daf5e271SLiu Yu static void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu,
197daf5e271SLiu Yu                                            ulong dear_flags, ulong esr_flags)
198daf5e271SLiu Yu {
199daf5e271SLiu Yu 	vcpu->arch.queued_dear = dear_flags;
200daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
201daf5e271SLiu Yu 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE);
202daf5e271SLiu Yu }
203daf5e271SLiu Yu 
204daf5e271SLiu Yu static void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu,
205daf5e271SLiu Yu                                            ulong esr_flags)
206daf5e271SLiu Yu {
207daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
208daf5e271SLiu Yu 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE);
209daf5e271SLiu Yu }
210daf5e271SLiu Yu 
211011da899SAlexander Graf static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags,
212011da899SAlexander Graf 					ulong esr_flags)
213011da899SAlexander Graf {
214011da899SAlexander Graf 	vcpu->arch.queued_dear = dear_flags;
215011da899SAlexander Graf 	vcpu->arch.queued_esr = esr_flags;
216011da899SAlexander Graf 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT);
217011da899SAlexander Graf }
218011da899SAlexander Graf 
219daf5e271SLiu Yu void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags)
220daf5e271SLiu Yu {
221daf5e271SLiu Yu 	vcpu->arch.queued_esr = esr_flags;
222d4cf3892SHollis Blanchard 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM);
2239dd921cfSHollis Blanchard }
2249dd921cfSHollis Blanchard 
2259dd921cfSHollis Blanchard void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu)
2269dd921cfSHollis Blanchard {
227d4cf3892SHollis Blanchard 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER);
2289dd921cfSHollis Blanchard }
2299dd921cfSHollis Blanchard 
2309dd921cfSHollis Blanchard int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu)
2319dd921cfSHollis Blanchard {
232d4cf3892SHollis Blanchard 	return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
2339dd921cfSHollis Blanchard }
2349dd921cfSHollis Blanchard 
2357706664dSAlexander Graf void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu)
2367706664dSAlexander Graf {
2377706664dSAlexander Graf 	clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
2387706664dSAlexander Graf }
2397706664dSAlexander Graf 
2409dd921cfSHollis Blanchard void kvmppc_core_queue_external(struct kvm_vcpu *vcpu,
2419dd921cfSHollis Blanchard                                 struct kvm_interrupt *irq)
2429dd921cfSHollis Blanchard {
243c5335f17SAlexander Graf 	unsigned int prio = BOOKE_IRQPRIO_EXTERNAL;
244c5335f17SAlexander Graf 
245c5335f17SAlexander Graf 	if (irq->irq == KVM_INTERRUPT_SET_LEVEL)
246c5335f17SAlexander Graf 		prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL;
247c5335f17SAlexander Graf 
248c5335f17SAlexander Graf 	kvmppc_booke_queue_irqprio(vcpu, prio);
2499dd921cfSHollis Blanchard }
2509dd921cfSHollis Blanchard 
2514fe27d2aSPaul Mackerras void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu)
2524496f974SAlexander Graf {
2534496f974SAlexander Graf 	clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions);
254c5335f17SAlexander Graf 	clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions);
2554496f974SAlexander Graf }
2564496f974SAlexander Graf 
257f61c94bbSBharat Bhushan static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu)
258f61c94bbSBharat Bhushan {
259f61c94bbSBharat Bhushan 	kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG);
260f61c94bbSBharat Bhushan }
261f61c94bbSBharat Bhushan 
262f61c94bbSBharat Bhushan static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu)
263f61c94bbSBharat Bhushan {
264f61c94bbSBharat Bhushan 	clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions);
265f61c94bbSBharat Bhushan }
266f61c94bbSBharat Bhushan 
267d30f6e48SScott Wood static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
268d30f6e48SScott Wood {
269*31579eeaSBharat Bhushan 	kvmppc_set_srr0(vcpu, srr0);
270*31579eeaSBharat Bhushan 	kvmppc_set_srr1(vcpu, srr1);
271d30f6e48SScott Wood }
272d30f6e48SScott Wood 
273d30f6e48SScott Wood static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
274d30f6e48SScott Wood {
275d30f6e48SScott Wood 	vcpu->arch.csrr0 = srr0;
276d30f6e48SScott Wood 	vcpu->arch.csrr1 = srr1;
277d30f6e48SScott Wood }
278d30f6e48SScott Wood 
279d30f6e48SScott Wood static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
280d30f6e48SScott Wood {
281d30f6e48SScott Wood 	if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) {
282d30f6e48SScott Wood 		vcpu->arch.dsrr0 = srr0;
283d30f6e48SScott Wood 		vcpu->arch.dsrr1 = srr1;
284d30f6e48SScott Wood 	} else {
285d30f6e48SScott Wood 		set_guest_csrr(vcpu, srr0, srr1);
286d30f6e48SScott Wood 	}
287d30f6e48SScott Wood }
288d30f6e48SScott Wood 
289d30f6e48SScott Wood static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1)
290d30f6e48SScott Wood {
291d30f6e48SScott Wood 	vcpu->arch.mcsrr0 = srr0;
292d30f6e48SScott Wood 	vcpu->arch.mcsrr1 = srr1;
293d30f6e48SScott Wood }
294d30f6e48SScott Wood 
295d30f6e48SScott Wood static unsigned long get_guest_dear(struct kvm_vcpu *vcpu)
296d30f6e48SScott Wood {
297d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV
298d30f6e48SScott Wood 	return mfspr(SPRN_GDEAR);
299d30f6e48SScott Wood #else
300d30f6e48SScott Wood 	return vcpu->arch.shared->dar;
301d30f6e48SScott Wood #endif
302d30f6e48SScott Wood }
303d30f6e48SScott Wood 
304d30f6e48SScott Wood static void set_guest_dear(struct kvm_vcpu *vcpu, unsigned long dear)
305d30f6e48SScott Wood {
306d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV
307d30f6e48SScott Wood 	mtspr(SPRN_GDEAR, dear);
308d30f6e48SScott Wood #else
309d30f6e48SScott Wood 	vcpu->arch.shared->dar = dear;
310d30f6e48SScott Wood #endif
311d30f6e48SScott Wood }
312d30f6e48SScott Wood 
313d30f6e48SScott Wood static unsigned long get_guest_esr(struct kvm_vcpu *vcpu)
314d30f6e48SScott Wood {
315d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV
316d30f6e48SScott Wood 	return mfspr(SPRN_GESR);
317d30f6e48SScott Wood #else
318d30f6e48SScott Wood 	return vcpu->arch.shared->esr;
319d30f6e48SScott Wood #endif
320d30f6e48SScott Wood }
321d30f6e48SScott Wood 
322d30f6e48SScott Wood static void set_guest_esr(struct kvm_vcpu *vcpu, u32 esr)
323d30f6e48SScott Wood {
324d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV
325d30f6e48SScott Wood 	mtspr(SPRN_GESR, esr);
326d30f6e48SScott Wood #else
327d30f6e48SScott Wood 	vcpu->arch.shared->esr = esr;
328d30f6e48SScott Wood #endif
329d30f6e48SScott Wood }
330d30f6e48SScott Wood 
331324b3e63SAlexander Graf static unsigned long get_guest_epr(struct kvm_vcpu *vcpu)
332324b3e63SAlexander Graf {
333324b3e63SAlexander Graf #ifdef CONFIG_KVM_BOOKE_HV
334324b3e63SAlexander Graf 	return mfspr(SPRN_GEPR);
335324b3e63SAlexander Graf #else
336324b3e63SAlexander Graf 	return vcpu->arch.epr;
337324b3e63SAlexander Graf #endif
338324b3e63SAlexander Graf }
339324b3e63SAlexander Graf 
340d4cf3892SHollis Blanchard /* Deliver the interrupt of the corresponding priority, if possible. */
341d4cf3892SHollis Blanchard static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu,
342d4cf3892SHollis Blanchard                                         unsigned int priority)
343d9fbd03dSHollis Blanchard {
344d4cf3892SHollis Blanchard 	int allowed = 0;
34579300f8cSAlexander Graf 	ulong msr_mask = 0;
3461c810636SAlexander Graf 	bool update_esr = false, update_dear = false, update_epr = false;
3475c6cedf4SAlexander Graf 	ulong crit_raw = vcpu->arch.shared->critical;
3485c6cedf4SAlexander Graf 	ulong crit_r1 = kvmppc_get_gpr(vcpu, 1);
3495c6cedf4SAlexander Graf 	bool crit;
350c5335f17SAlexander Graf 	bool keep_irq = false;
351d30f6e48SScott Wood 	enum int_class int_class;
35295e90b43SMihai Caraman 	ulong new_msr = vcpu->arch.shared->msr;
3535c6cedf4SAlexander Graf 
3545c6cedf4SAlexander Graf 	/* Truncate crit indicators in 32 bit mode */
3555c6cedf4SAlexander Graf 	if (!(vcpu->arch.shared->msr & MSR_SF)) {
3565c6cedf4SAlexander Graf 		crit_raw &= 0xffffffff;
3575c6cedf4SAlexander Graf 		crit_r1 &= 0xffffffff;
3585c6cedf4SAlexander Graf 	}
3595c6cedf4SAlexander Graf 
3605c6cedf4SAlexander Graf 	/* Critical section when crit == r1 */
3615c6cedf4SAlexander Graf 	crit = (crit_raw == crit_r1);
3625c6cedf4SAlexander Graf 	/* ... and we're in supervisor mode */
3635c6cedf4SAlexander Graf 	crit = crit && !(vcpu->arch.shared->msr & MSR_PR);
364d9fbd03dSHollis Blanchard 
365c5335f17SAlexander Graf 	if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) {
366c5335f17SAlexander Graf 		priority = BOOKE_IRQPRIO_EXTERNAL;
367c5335f17SAlexander Graf 		keep_irq = true;
368c5335f17SAlexander Graf 	}
369c5335f17SAlexander Graf 
3705df554adSScott Wood 	if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags)
3711c810636SAlexander Graf 		update_epr = true;
3721c810636SAlexander Graf 
373d4cf3892SHollis Blanchard 	switch (priority) {
374d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_DTLB_MISS:
375daf5e271SLiu Yu 	case BOOKE_IRQPRIO_DATA_STORAGE:
376011da899SAlexander Graf 	case BOOKE_IRQPRIO_ALIGNMENT:
377daf5e271SLiu Yu 		update_dear = true;
378daf5e271SLiu Yu 		/* fall through */
379daf5e271SLiu Yu 	case BOOKE_IRQPRIO_INST_STORAGE:
380daf5e271SLiu Yu 	case BOOKE_IRQPRIO_PROGRAM:
381daf5e271SLiu Yu 		update_esr = true;
382daf5e271SLiu Yu 		/* fall through */
383d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_ITLB_MISS:
384d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_SYSCALL:
385d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_FP_UNAVAIL:
386bb3a8a17SHollis Blanchard 	case BOOKE_IRQPRIO_SPE_UNAVAIL:
387bb3a8a17SHollis Blanchard 	case BOOKE_IRQPRIO_SPE_FP_DATA:
388bb3a8a17SHollis Blanchard 	case BOOKE_IRQPRIO_SPE_FP_ROUND:
389d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_AP_UNAVAIL:
390d4cf3892SHollis Blanchard 		allowed = 1;
39179300f8cSAlexander Graf 		msr_mask = MSR_CE | MSR_ME | MSR_DE;
392d30f6e48SScott Wood 		int_class = INT_CLASS_NONCRIT;
393d9fbd03dSHollis Blanchard 		break;
394f61c94bbSBharat Bhushan 	case BOOKE_IRQPRIO_WATCHDOG:
395d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_CRITICAL:
3964ab96919SAlexander Graf 	case BOOKE_IRQPRIO_DBELL_CRIT:
397666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_CE;
398d30f6e48SScott Wood 		allowed = allowed && !crit;
39979300f8cSAlexander Graf 		msr_mask = MSR_ME;
400d30f6e48SScott Wood 		int_class = INT_CLASS_CRIT;
401d9fbd03dSHollis Blanchard 		break;
402d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_MACHINE_CHECK:
403666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_ME;
404d30f6e48SScott Wood 		allowed = allowed && !crit;
405d30f6e48SScott Wood 		int_class = INT_CLASS_MC;
406d9fbd03dSHollis Blanchard 		break;
407d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_DECREMENTER:
408d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_FIT:
409dfd4d47eSScott Wood 		keep_irq = true;
410dfd4d47eSScott Wood 		/* fall through */
411dfd4d47eSScott Wood 	case BOOKE_IRQPRIO_EXTERNAL:
4124ab96919SAlexander Graf 	case BOOKE_IRQPRIO_DBELL:
413666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_EE;
4145c6cedf4SAlexander Graf 		allowed = allowed && !crit;
41579300f8cSAlexander Graf 		msr_mask = MSR_CE | MSR_ME | MSR_DE;
416d30f6e48SScott Wood 		int_class = INT_CLASS_NONCRIT;
417d9fbd03dSHollis Blanchard 		break;
418d4cf3892SHollis Blanchard 	case BOOKE_IRQPRIO_DEBUG:
419666e7252SAlexander Graf 		allowed = vcpu->arch.shared->msr & MSR_DE;
420d30f6e48SScott Wood 		allowed = allowed && !crit;
42179300f8cSAlexander Graf 		msr_mask = MSR_ME;
422d30f6e48SScott Wood 		int_class = INT_CLASS_CRIT;
423d9fbd03dSHollis Blanchard 		break;
424d9fbd03dSHollis Blanchard 	}
425d9fbd03dSHollis Blanchard 
426d4cf3892SHollis Blanchard 	if (allowed) {
427d30f6e48SScott Wood 		switch (int_class) {
428d30f6e48SScott Wood 		case INT_CLASS_NONCRIT:
429d30f6e48SScott Wood 			set_guest_srr(vcpu, vcpu->arch.pc,
430d30f6e48SScott Wood 				      vcpu->arch.shared->msr);
431d30f6e48SScott Wood 			break;
432d30f6e48SScott Wood 		case INT_CLASS_CRIT:
433d30f6e48SScott Wood 			set_guest_csrr(vcpu, vcpu->arch.pc,
434d30f6e48SScott Wood 				       vcpu->arch.shared->msr);
435d30f6e48SScott Wood 			break;
436d30f6e48SScott Wood 		case INT_CLASS_DBG:
437d30f6e48SScott Wood 			set_guest_dsrr(vcpu, vcpu->arch.pc,
438d30f6e48SScott Wood 				       vcpu->arch.shared->msr);
439d30f6e48SScott Wood 			break;
440d30f6e48SScott Wood 		case INT_CLASS_MC:
441d30f6e48SScott Wood 			set_guest_mcsrr(vcpu, vcpu->arch.pc,
442d30f6e48SScott Wood 					vcpu->arch.shared->msr);
443d30f6e48SScott Wood 			break;
444d30f6e48SScott Wood 		}
445d30f6e48SScott Wood 
446d4cf3892SHollis Blanchard 		vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority];
447daf5e271SLiu Yu 		if (update_esr == true)
448d30f6e48SScott Wood 			set_guest_esr(vcpu, vcpu->arch.queued_esr);
449daf5e271SLiu Yu 		if (update_dear == true)
450d30f6e48SScott Wood 			set_guest_dear(vcpu, vcpu->arch.queued_dear);
4515df554adSScott Wood 		if (update_epr == true) {
4525df554adSScott Wood 			if (vcpu->arch.epr_flags & KVMPPC_EPR_USER)
4531c810636SAlexander Graf 				kvm_make_request(KVM_REQ_EPR_EXIT, vcpu);
454eb1e4f43SScott Wood 			else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) {
455eb1e4f43SScott Wood 				BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC);
456eb1e4f43SScott Wood 				kvmppc_mpic_set_epr(vcpu);
457eb1e4f43SScott Wood 			}
4585df554adSScott Wood 		}
45995e90b43SMihai Caraman 
46095e90b43SMihai Caraman 		new_msr &= msr_mask;
46195e90b43SMihai Caraman #if defined(CONFIG_64BIT)
46295e90b43SMihai Caraman 		if (vcpu->arch.epcr & SPRN_EPCR_ICM)
46395e90b43SMihai Caraman 			new_msr |= MSR_CM;
46495e90b43SMihai Caraman #endif
46595e90b43SMihai Caraman 		kvmppc_set_msr(vcpu, new_msr);
466d4cf3892SHollis Blanchard 
467c5335f17SAlexander Graf 		if (!keep_irq)
468d4cf3892SHollis Blanchard 			clear_bit(priority, &vcpu->arch.pending_exceptions);
469d4cf3892SHollis Blanchard 	}
470d4cf3892SHollis Blanchard 
471d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV
472d30f6e48SScott Wood 	/*
473d30f6e48SScott Wood 	 * If an interrupt is pending but masked, raise a guest doorbell
474d30f6e48SScott Wood 	 * so that we are notified when the guest enables the relevant
475d30f6e48SScott Wood 	 * MSR bit.
476d30f6e48SScott Wood 	 */
477d30f6e48SScott Wood 	if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE)
478d30f6e48SScott Wood 		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT);
479d30f6e48SScott Wood 	if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE)
480d30f6e48SScott Wood 		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT);
481d30f6e48SScott Wood 	if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK)
482d30f6e48SScott Wood 		kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC);
483d30f6e48SScott Wood #endif
484d30f6e48SScott Wood 
485d4cf3892SHollis Blanchard 	return allowed;
486d9fbd03dSHollis Blanchard }
487d9fbd03dSHollis Blanchard 
488f61c94bbSBharat Bhushan /*
489f61c94bbSBharat Bhushan  * Return the number of jiffies until the next timeout.  If the timeout is
490f61c94bbSBharat Bhushan  * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA
491f61c94bbSBharat Bhushan  * because the larger value can break the timer APIs.
492f61c94bbSBharat Bhushan  */
493f61c94bbSBharat Bhushan static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu)
494f61c94bbSBharat Bhushan {
495f61c94bbSBharat Bhushan 	u64 tb, wdt_tb, wdt_ticks = 0;
496f61c94bbSBharat Bhushan 	u64 nr_jiffies = 0;
497f61c94bbSBharat Bhushan 	u32 period = TCR_GET_WP(vcpu->arch.tcr);
498f61c94bbSBharat Bhushan 
499f61c94bbSBharat Bhushan 	wdt_tb = 1ULL << (63 - period);
500f61c94bbSBharat Bhushan 	tb = get_tb();
501f61c94bbSBharat Bhushan 	/*
502f61c94bbSBharat Bhushan 	 * The watchdog timeout will hapeen when TB bit corresponding
503f61c94bbSBharat Bhushan 	 * to watchdog will toggle from 0 to 1.
504f61c94bbSBharat Bhushan 	 */
505f61c94bbSBharat Bhushan 	if (tb & wdt_tb)
506f61c94bbSBharat Bhushan 		wdt_ticks = wdt_tb;
507f61c94bbSBharat Bhushan 
508f61c94bbSBharat Bhushan 	wdt_ticks += wdt_tb - (tb & (wdt_tb - 1));
509f61c94bbSBharat Bhushan 
510f61c94bbSBharat Bhushan 	/* Convert timebase ticks to jiffies */
511f61c94bbSBharat Bhushan 	nr_jiffies = wdt_ticks;
512f61c94bbSBharat Bhushan 
513f61c94bbSBharat Bhushan 	if (do_div(nr_jiffies, tb_ticks_per_jiffy))
514f61c94bbSBharat Bhushan 		nr_jiffies++;
515f61c94bbSBharat Bhushan 
516f61c94bbSBharat Bhushan 	return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA);
517f61c94bbSBharat Bhushan }
518f61c94bbSBharat Bhushan 
519f61c94bbSBharat Bhushan static void arm_next_watchdog(struct kvm_vcpu *vcpu)
520f61c94bbSBharat Bhushan {
521f61c94bbSBharat Bhushan 	unsigned long nr_jiffies;
522f61c94bbSBharat Bhushan 	unsigned long flags;
523f61c94bbSBharat Bhushan 
524f61c94bbSBharat Bhushan 	/*
525f61c94bbSBharat Bhushan 	 * If TSR_ENW and TSR_WIS are not set then no need to exit to
526f61c94bbSBharat Bhushan 	 * userspace, so clear the KVM_REQ_WATCHDOG request.
527f61c94bbSBharat Bhushan 	 */
528f61c94bbSBharat Bhushan 	if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS))
529f61c94bbSBharat Bhushan 		clear_bit(KVM_REQ_WATCHDOG, &vcpu->requests);
530f61c94bbSBharat Bhushan 
531f61c94bbSBharat Bhushan 	spin_lock_irqsave(&vcpu->arch.wdt_lock, flags);
532f61c94bbSBharat Bhushan 	nr_jiffies = watchdog_next_timeout(vcpu);
533f61c94bbSBharat Bhushan 	/*
534f61c94bbSBharat Bhushan 	 * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA
535f61c94bbSBharat Bhushan 	 * then do not run the watchdog timer as this can break timer APIs.
536f61c94bbSBharat Bhushan 	 */
537f61c94bbSBharat Bhushan 	if (nr_jiffies < NEXT_TIMER_MAX_DELTA)
538f61c94bbSBharat Bhushan 		mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies);
539f61c94bbSBharat Bhushan 	else
540f61c94bbSBharat Bhushan 		del_timer(&vcpu->arch.wdt_timer);
541f61c94bbSBharat Bhushan 	spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags);
542f61c94bbSBharat Bhushan }
543f61c94bbSBharat Bhushan 
544f61c94bbSBharat Bhushan void kvmppc_watchdog_func(unsigned long data)
545f61c94bbSBharat Bhushan {
546f61c94bbSBharat Bhushan 	struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data;
547f61c94bbSBharat Bhushan 	u32 tsr, new_tsr;
548f61c94bbSBharat Bhushan 	int final;
549f61c94bbSBharat Bhushan 
550f61c94bbSBharat Bhushan 	do {
551f61c94bbSBharat Bhushan 		new_tsr = tsr = vcpu->arch.tsr;
552f61c94bbSBharat Bhushan 		final = 0;
553f61c94bbSBharat Bhushan 
554f61c94bbSBharat Bhushan 		/* Time out event */
555f61c94bbSBharat Bhushan 		if (tsr & TSR_ENW) {
556f61c94bbSBharat Bhushan 			if (tsr & TSR_WIS)
557f61c94bbSBharat Bhushan 				final = 1;
558f61c94bbSBharat Bhushan 			else
559f61c94bbSBharat Bhushan 				new_tsr = tsr | TSR_WIS;
560f61c94bbSBharat Bhushan 		} else {
561f61c94bbSBharat Bhushan 			new_tsr = tsr | TSR_ENW;
562f61c94bbSBharat Bhushan 		}
563f61c94bbSBharat Bhushan 	} while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr);
564f61c94bbSBharat Bhushan 
565f61c94bbSBharat Bhushan 	if (new_tsr & TSR_WIS) {
566f61c94bbSBharat Bhushan 		smp_wmb();
567f61c94bbSBharat Bhushan 		kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
568f61c94bbSBharat Bhushan 		kvm_vcpu_kick(vcpu);
569f61c94bbSBharat Bhushan 	}
570f61c94bbSBharat Bhushan 
571f61c94bbSBharat Bhushan 	/*
572f61c94bbSBharat Bhushan 	 * If this is final watchdog expiry and some action is required
573f61c94bbSBharat Bhushan 	 * then exit to userspace.
574f61c94bbSBharat Bhushan 	 */
575f61c94bbSBharat Bhushan 	if (final && (vcpu->arch.tcr & TCR_WRC_MASK) &&
576f61c94bbSBharat Bhushan 	    vcpu->arch.watchdog_enabled) {
577f61c94bbSBharat Bhushan 		smp_wmb();
578f61c94bbSBharat Bhushan 		kvm_make_request(KVM_REQ_WATCHDOG, vcpu);
579f61c94bbSBharat Bhushan 		kvm_vcpu_kick(vcpu);
580f61c94bbSBharat Bhushan 	}
581f61c94bbSBharat Bhushan 
582f61c94bbSBharat Bhushan 	/*
583f61c94bbSBharat Bhushan 	 * Stop running the watchdog timer after final expiration to
584f61c94bbSBharat Bhushan 	 * prevent the host from being flooded with timers if the
585f61c94bbSBharat Bhushan 	 * guest sets a short period.
586f61c94bbSBharat Bhushan 	 * Timers will resume when TSR/TCR is updated next time.
587f61c94bbSBharat Bhushan 	 */
588f61c94bbSBharat Bhushan 	if (!final)
589f61c94bbSBharat Bhushan 		arm_next_watchdog(vcpu);
590f61c94bbSBharat Bhushan }
591f61c94bbSBharat Bhushan 
592dfd4d47eSScott Wood static void update_timer_ints(struct kvm_vcpu *vcpu)
593dfd4d47eSScott Wood {
594dfd4d47eSScott Wood 	if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS))
595dfd4d47eSScott Wood 		kvmppc_core_queue_dec(vcpu);
596dfd4d47eSScott Wood 	else
597dfd4d47eSScott Wood 		kvmppc_core_dequeue_dec(vcpu);
598f61c94bbSBharat Bhushan 
599f61c94bbSBharat Bhushan 	if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS))
600f61c94bbSBharat Bhushan 		kvmppc_core_queue_watchdog(vcpu);
601f61c94bbSBharat Bhushan 	else
602f61c94bbSBharat Bhushan 		kvmppc_core_dequeue_watchdog(vcpu);
603dfd4d47eSScott Wood }
604dfd4d47eSScott Wood 
605c59a6a3eSScott Wood static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu)
606d9fbd03dSHollis Blanchard {
607d9fbd03dSHollis Blanchard 	unsigned long *pending = &vcpu->arch.pending_exceptions;
608d9fbd03dSHollis Blanchard 	unsigned int priority;
609d9fbd03dSHollis Blanchard 
6109ab80843SHollis Blanchard 	priority = __ffs(*pending);
6118b3a00fcSAlexander Graf 	while (priority < BOOKE_IRQPRIO_MAX) {
612d4cf3892SHollis Blanchard 		if (kvmppc_booke_irqprio_deliver(vcpu, priority))
613d9fbd03dSHollis Blanchard 			break;
614d9fbd03dSHollis Blanchard 
615d9fbd03dSHollis Blanchard 		priority = find_next_bit(pending,
616d9fbd03dSHollis Blanchard 		                         BITS_PER_BYTE * sizeof(*pending),
617d9fbd03dSHollis Blanchard 		                         priority + 1);
618d9fbd03dSHollis Blanchard 	}
61990bba358SAlexander Graf 
62090bba358SAlexander Graf 	/* Tell the guest about our interrupt status */
62129ac26efSScott Wood 	vcpu->arch.shared->int_pending = !!*pending;
622d9fbd03dSHollis Blanchard }
623d9fbd03dSHollis Blanchard 
624c59a6a3eSScott Wood /* Check pending exceptions and deliver one, if possible. */
625a8e4ef84SAlexander Graf int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu)
626c59a6a3eSScott Wood {
627a8e4ef84SAlexander Graf 	int r = 0;
628c59a6a3eSScott Wood 	WARN_ON_ONCE(!irqs_disabled());
629c59a6a3eSScott Wood 
630c59a6a3eSScott Wood 	kvmppc_core_check_exceptions(vcpu);
631c59a6a3eSScott Wood 
632b8c649a9SAlexander Graf 	if (vcpu->requests) {
633b8c649a9SAlexander Graf 		/* Exception delivery raised request; start over */
634b8c649a9SAlexander Graf 		return 1;
635b8c649a9SAlexander Graf 	}
636b8c649a9SAlexander Graf 
637c59a6a3eSScott Wood 	if (vcpu->arch.shared->msr & MSR_WE) {
638c59a6a3eSScott Wood 		local_irq_enable();
639c59a6a3eSScott Wood 		kvm_vcpu_block(vcpu);
640966cd0f3SAlexander Graf 		clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
6416c85f52bSScott Wood 		hard_irq_disable();
642c59a6a3eSScott Wood 
643c59a6a3eSScott Wood 		kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS);
644a8e4ef84SAlexander Graf 		r = 1;
645c59a6a3eSScott Wood 	};
646a8e4ef84SAlexander Graf 
647a8e4ef84SAlexander Graf 	return r;
648a8e4ef84SAlexander Graf }
649a8e4ef84SAlexander Graf 
6507c973a2eSAlexander Graf int kvmppc_core_check_requests(struct kvm_vcpu *vcpu)
6514ffc6356SAlexander Graf {
6527c973a2eSAlexander Graf 	int r = 1; /* Indicate we want to get back into the guest */
6537c973a2eSAlexander Graf 
6544ffc6356SAlexander Graf 	if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu))
6554ffc6356SAlexander Graf 		update_timer_ints(vcpu);
656862d31f7SAlexander Graf #if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC)
657862d31f7SAlexander Graf 	if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
658862d31f7SAlexander Graf 		kvmppc_core_flush_tlb(vcpu);
659862d31f7SAlexander Graf #endif
6607c973a2eSAlexander Graf 
661f61c94bbSBharat Bhushan 	if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) {
662f61c94bbSBharat Bhushan 		vcpu->run->exit_reason = KVM_EXIT_WATCHDOG;
663f61c94bbSBharat Bhushan 		r = 0;
664f61c94bbSBharat Bhushan 	}
665f61c94bbSBharat Bhushan 
6661c810636SAlexander Graf 	if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) {
6671c810636SAlexander Graf 		vcpu->run->epr.epr = 0;
6681c810636SAlexander Graf 		vcpu->arch.epr_needed = true;
6691c810636SAlexander Graf 		vcpu->run->exit_reason = KVM_EXIT_EPR;
6701c810636SAlexander Graf 		r = 0;
6711c810636SAlexander Graf 	}
6721c810636SAlexander Graf 
6737c973a2eSAlexander Graf 	return r;
6744ffc6356SAlexander Graf }
6754ffc6356SAlexander Graf 
676df6909e5SPaul Mackerras int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
677df6909e5SPaul Mackerras {
6787ee78855SAlexander Graf 	int ret, s;
679f5f97210SScott Wood 	struct debug_reg debug;
680df6909e5SPaul Mackerras 
681af8f38b3SAlexander Graf 	if (!vcpu->arch.sane) {
682af8f38b3SAlexander Graf 		kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
683af8f38b3SAlexander Graf 		return -EINVAL;
684af8f38b3SAlexander Graf 	}
685af8f38b3SAlexander Graf 
6867ee78855SAlexander Graf 	s = kvmppc_prepare_to_enter(vcpu);
6877ee78855SAlexander Graf 	if (s <= 0) {
6887ee78855SAlexander Graf 		ret = s;
6891d1ef222SScott Wood 		goto out;
6901d1ef222SScott Wood 	}
6916c85f52bSScott Wood 	/* interrupts now hard-disabled */
6921d1ef222SScott Wood 
6938fae845fSScott Wood #ifdef CONFIG_PPC_FPU
6948fae845fSScott Wood 	/* Save userspace FPU state in stack */
6958fae845fSScott Wood 	enable_kernel_fp();
6968fae845fSScott Wood 
6978fae845fSScott Wood 	/*
6988fae845fSScott Wood 	 * Since we can't trap on MSR_FP in GS-mode, we consider the guest
6998fae845fSScott Wood 	 * as always using the FPU.  Kernel usage of FP (via
7008fae845fSScott Wood 	 * enable_kernel_fp()) in this thread must not occur while
7018fae845fSScott Wood 	 * vcpu->fpu_active is set.
7028fae845fSScott Wood 	 */
7038fae845fSScott Wood 	vcpu->fpu_active = 1;
7048fae845fSScott Wood 
7058fae845fSScott Wood 	kvmppc_load_guest_fp(vcpu);
7068fae845fSScott Wood #endif
7078fae845fSScott Wood 
708ce11e48bSBharat Bhushan 	/* Switch to guest debug context */
709f5f97210SScott Wood 	debug = vcpu->arch.shadow_dbg_reg;
710f5f97210SScott Wood 	switch_booke_debug_regs(&debug);
711f5f97210SScott Wood 	debug = current->thread.debug;
712ce11e48bSBharat Bhushan 	current->thread.debug = vcpu->arch.shadow_dbg_reg;
713ce11e48bSBharat Bhushan 
71408c9a188SBharat Bhushan 	vcpu->arch.pgdir = current->mm->pgd;
7155f1c248fSScott Wood 	kvmppc_fix_ee_before_entry();
716f8941fbeSScott Wood 
717df6909e5SPaul Mackerras 	ret = __kvmppc_vcpu_run(kvm_run, vcpu);
7188fae845fSScott Wood 
71924afa37bSAlexander Graf 	/* No need for kvm_guest_exit. It's done in handle_exit.
72024afa37bSAlexander Graf 	   We also get here with interrupts enabled. */
72124afa37bSAlexander Graf 
722ce11e48bSBharat Bhushan 	/* Switch back to user space debug context */
723f5f97210SScott Wood 	switch_booke_debug_regs(&debug);
724f5f97210SScott Wood 	current->thread.debug = debug;
725ce11e48bSBharat Bhushan 
7268fae845fSScott Wood #ifdef CONFIG_PPC_FPU
7278fae845fSScott Wood 	kvmppc_save_guest_fp(vcpu);
7288fae845fSScott Wood 
7298fae845fSScott Wood 	vcpu->fpu_active = 0;
7308fae845fSScott Wood #endif
7318fae845fSScott Wood 
7321d1ef222SScott Wood out:
733d69c6436SAlexander Graf 	vcpu->mode = OUTSIDE_GUEST_MODE;
734df6909e5SPaul Mackerras 	return ret;
735df6909e5SPaul Mackerras }
736df6909e5SPaul Mackerras 
737d30f6e48SScott Wood static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu)
738d9fbd03dSHollis Blanchard {
739d9fbd03dSHollis Blanchard 	enum emulation_result er;
740d9fbd03dSHollis Blanchard 
741d9fbd03dSHollis Blanchard 	er = kvmppc_emulate_instruction(run, vcpu);
742d9fbd03dSHollis Blanchard 	switch (er) {
743d9fbd03dSHollis Blanchard 	case EMULATE_DONE:
74473e75b41SHollis Blanchard 		/* don't overwrite subtypes, just account kvm_stats */
7457b701591SHollis Blanchard 		kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS);
746d9fbd03dSHollis Blanchard 		/* Future optimization: only reload non-volatiles if
747d9fbd03dSHollis Blanchard 		 * they were actually modified by emulation. */
748d30f6e48SScott Wood 		return RESUME_GUEST_NV;
749d30f6e48SScott Wood 
750d9fbd03dSHollis Blanchard 	case EMULATE_DO_DCR:
751d9fbd03dSHollis Blanchard 		run->exit_reason = KVM_EXIT_DCR;
752d30f6e48SScott Wood 		return RESUME_HOST;
753d30f6e48SScott Wood 
754d9fbd03dSHollis Blanchard 	case EMULATE_FAIL:
7555cf8ca22SHollis Blanchard 		printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n",
756d9fbd03dSHollis Blanchard 		       __func__, vcpu->arch.pc, vcpu->arch.last_inst);
757d9fbd03dSHollis Blanchard 		/* For debugging, encode the failing instruction and
758d9fbd03dSHollis Blanchard 		 * report it to userspace. */
759d9fbd03dSHollis Blanchard 		run->hw.hardware_exit_reason = ~0ULL << 32;
760d9fbd03dSHollis Blanchard 		run->hw.hardware_exit_reason |= vcpu->arch.last_inst;
761d1ff5499SAlexander Graf 		kvmppc_core_queue_program(vcpu, ESR_PIL);
762d30f6e48SScott Wood 		return RESUME_HOST;
763d30f6e48SScott Wood 
7649b4f5308SBharat Bhushan 	case EMULATE_EXIT_USER:
7659b4f5308SBharat Bhushan 		return RESUME_HOST;
7669b4f5308SBharat Bhushan 
767d9fbd03dSHollis Blanchard 	default:
768d9fbd03dSHollis Blanchard 		BUG();
769d9fbd03dSHollis Blanchard 	}
770d30f6e48SScott Wood }
771d30f6e48SScott Wood 
772ce11e48bSBharat Bhushan static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu)
773ce11e48bSBharat Bhushan {
774ce11e48bSBharat Bhushan 	struct debug_reg *dbg_reg = &(vcpu->arch.shadow_dbg_reg);
775ce11e48bSBharat Bhushan 	u32 dbsr = vcpu->arch.dbsr;
776ce11e48bSBharat Bhushan 
777ce11e48bSBharat Bhushan 	run->debug.arch.status = 0;
778ce11e48bSBharat Bhushan 	run->debug.arch.address = vcpu->arch.pc;
779ce11e48bSBharat Bhushan 
780ce11e48bSBharat Bhushan 	if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) {
781ce11e48bSBharat Bhushan 		run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT;
782ce11e48bSBharat Bhushan 	} else {
783ce11e48bSBharat Bhushan 		if (dbsr & (DBSR_DAC1W | DBSR_DAC2W))
784ce11e48bSBharat Bhushan 			run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE;
785ce11e48bSBharat Bhushan 		else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R))
786ce11e48bSBharat Bhushan 			run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ;
787ce11e48bSBharat Bhushan 		if (dbsr & (DBSR_DAC1R | DBSR_DAC1W))
788ce11e48bSBharat Bhushan 			run->debug.arch.address = dbg_reg->dac1;
789ce11e48bSBharat Bhushan 		else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W))
790ce11e48bSBharat Bhushan 			run->debug.arch.address = dbg_reg->dac2;
791ce11e48bSBharat Bhushan 	}
792ce11e48bSBharat Bhushan 
793ce11e48bSBharat Bhushan 	return RESUME_HOST;
794ce11e48bSBharat Bhushan }
795ce11e48bSBharat Bhushan 
7964e642ccbSAlexander Graf static void kvmppc_fill_pt_regs(struct pt_regs *regs)
7974e642ccbSAlexander Graf {
7984e642ccbSAlexander Graf 	ulong r1, ip, msr, lr;
7994e642ccbSAlexander Graf 
8004e642ccbSAlexander Graf 	asm("mr %0, 1" : "=r"(r1));
8014e642ccbSAlexander Graf 	asm("mflr %0" : "=r"(lr));
8024e642ccbSAlexander Graf 	asm("mfmsr %0" : "=r"(msr));
8034e642ccbSAlexander Graf 	asm("bl 1f; 1: mflr %0" : "=r"(ip));
8044e642ccbSAlexander Graf 
8054e642ccbSAlexander Graf 	memset(regs, 0, sizeof(*regs));
8064e642ccbSAlexander Graf 	regs->gpr[1] = r1;
8074e642ccbSAlexander Graf 	regs->nip = ip;
8084e642ccbSAlexander Graf 	regs->msr = msr;
8094e642ccbSAlexander Graf 	regs->link = lr;
8104e642ccbSAlexander Graf }
8114e642ccbSAlexander Graf 
8126328e593SBharat Bhushan /*
8136328e593SBharat Bhushan  * For interrupts needed to be handled by host interrupt handlers,
8146328e593SBharat Bhushan  * corresponding host handler are called from here in similar way
8156328e593SBharat Bhushan  * (but not exact) as they are called from low level handler
8166328e593SBharat Bhushan  * (such as from arch/powerpc/kernel/head_fsl_booke.S).
8176328e593SBharat Bhushan  */
8184e642ccbSAlexander Graf static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu,
8194e642ccbSAlexander Graf 				     unsigned int exit_nr)
8204e642ccbSAlexander Graf {
8214e642ccbSAlexander Graf 	struct pt_regs regs;
8224e642ccbSAlexander Graf 
8234e642ccbSAlexander Graf 	switch (exit_nr) {
8244e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_EXTERNAL:
8254e642ccbSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
8264e642ccbSAlexander Graf 		do_IRQ(&regs);
8274e642ccbSAlexander Graf 		break;
8284e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_DECREMENTER:
8294e642ccbSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
8304e642ccbSAlexander Graf 		timer_interrupt(&regs);
8314e642ccbSAlexander Graf 		break;
8325f17ce8bSTiejun Chen #if defined(CONFIG_PPC_DOORBELL)
8334e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_DOORBELL:
8344e642ccbSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
8354e642ccbSAlexander Graf 		doorbell_exception(&regs);
8364e642ccbSAlexander Graf 		break;
8374e642ccbSAlexander Graf #endif
8384e642ccbSAlexander Graf 	case BOOKE_INTERRUPT_MACHINE_CHECK:
8394e642ccbSAlexander Graf 		/* FIXME */
8404e642ccbSAlexander Graf 		break;
8417cc1e8eeSAlexander Graf 	case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
8427cc1e8eeSAlexander Graf 		kvmppc_fill_pt_regs(&regs);
8437cc1e8eeSAlexander Graf 		performance_monitor_exception(&regs);
8447cc1e8eeSAlexander Graf 		break;
8456328e593SBharat Bhushan 	case BOOKE_INTERRUPT_WATCHDOG:
8466328e593SBharat Bhushan 		kvmppc_fill_pt_regs(&regs);
8476328e593SBharat Bhushan #ifdef CONFIG_BOOKE_WDT
8486328e593SBharat Bhushan 		WatchdogException(&regs);
8496328e593SBharat Bhushan #else
8506328e593SBharat Bhushan 		unknown_exception(&regs);
8516328e593SBharat Bhushan #endif
8526328e593SBharat Bhushan 		break;
8536328e593SBharat Bhushan 	case BOOKE_INTERRUPT_CRITICAL:
8546328e593SBharat Bhushan 		unknown_exception(&regs);
8556328e593SBharat Bhushan 		break;
856ce11e48bSBharat Bhushan 	case BOOKE_INTERRUPT_DEBUG:
857ce11e48bSBharat Bhushan 		/* Save DBSR before preemption is enabled */
858ce11e48bSBharat Bhushan 		vcpu->arch.dbsr = mfspr(SPRN_DBSR);
859ce11e48bSBharat Bhushan 		kvmppc_clear_dbsr();
860ce11e48bSBharat Bhushan 		break;
8614e642ccbSAlexander Graf 	}
8624e642ccbSAlexander Graf }
8634e642ccbSAlexander Graf 
864d30f6e48SScott Wood /**
865d30f6e48SScott Wood  * kvmppc_handle_exit
866d30f6e48SScott Wood  *
867d30f6e48SScott Wood  * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV)
868d30f6e48SScott Wood  */
869d30f6e48SScott Wood int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu,
870d30f6e48SScott Wood                        unsigned int exit_nr)
871d30f6e48SScott Wood {
872d30f6e48SScott Wood 	int r = RESUME_HOST;
8737ee78855SAlexander Graf 	int s;
874f1e89028SScott Wood 	int idx;
875d30f6e48SScott Wood 
876d30f6e48SScott Wood 	/* update before a new last_exit_type is rewritten */
877d30f6e48SScott Wood 	kvmppc_update_timing_stats(vcpu);
878d30f6e48SScott Wood 
8794e642ccbSAlexander Graf 	/* restart interrupts if they were meant for the host */
8804e642ccbSAlexander Graf 	kvmppc_restart_interrupt(vcpu, exit_nr);
881d30f6e48SScott Wood 
882d30f6e48SScott Wood 	local_irq_enable();
883d30f6e48SScott Wood 
88497c95059SAlexander Graf 	trace_kvm_exit(exit_nr, vcpu);
885706fb730SAlexander Graf 	kvm_guest_exit();
88697c95059SAlexander Graf 
887d30f6e48SScott Wood 	run->exit_reason = KVM_EXIT_UNKNOWN;
888d30f6e48SScott Wood 	run->ready_for_interrupt_injection = 1;
889d30f6e48SScott Wood 
890d30f6e48SScott Wood 	switch (exit_nr) {
891d30f6e48SScott Wood 	case BOOKE_INTERRUPT_MACHINE_CHECK:
892c35c9d84SAlexander Graf 		printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR));
893c35c9d84SAlexander Graf 		kvmppc_dump_vcpu(vcpu);
894c35c9d84SAlexander Graf 		/* For debugging, send invalid exit reason to user space */
895c35c9d84SAlexander Graf 		run->hw.hardware_exit_reason = ~1ULL << 32;
896c35c9d84SAlexander Graf 		run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR);
897c35c9d84SAlexander Graf 		r = RESUME_HOST;
898d30f6e48SScott Wood 		break;
899d30f6e48SScott Wood 
900d30f6e48SScott Wood 	case BOOKE_INTERRUPT_EXTERNAL:
901d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, EXT_INTR_EXITS);
902d30f6e48SScott Wood 		r = RESUME_GUEST;
903d30f6e48SScott Wood 		break;
904d30f6e48SScott Wood 
905d30f6e48SScott Wood 	case BOOKE_INTERRUPT_DECREMENTER:
906d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, DEC_EXITS);
907d30f6e48SScott Wood 		r = RESUME_GUEST;
908d30f6e48SScott Wood 		break;
909d30f6e48SScott Wood 
9106328e593SBharat Bhushan 	case BOOKE_INTERRUPT_WATCHDOG:
9116328e593SBharat Bhushan 		r = RESUME_GUEST;
9126328e593SBharat Bhushan 		break;
9136328e593SBharat Bhushan 
914d30f6e48SScott Wood 	case BOOKE_INTERRUPT_DOORBELL:
915d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, DBELL_EXITS);
916d30f6e48SScott Wood 		r = RESUME_GUEST;
917d30f6e48SScott Wood 		break;
918d30f6e48SScott Wood 
919d30f6e48SScott Wood 	case BOOKE_INTERRUPT_GUEST_DBELL_CRIT:
920d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, GDBELL_EXITS);
921d30f6e48SScott Wood 
922d30f6e48SScott Wood 		/*
923d30f6e48SScott Wood 		 * We are here because there is a pending guest interrupt
924d30f6e48SScott Wood 		 * which could not be delivered as MSR_CE or MSR_ME was not
925d30f6e48SScott Wood 		 * set.  Once we break from here we will retry delivery.
926d30f6e48SScott Wood 		 */
927d30f6e48SScott Wood 		r = RESUME_GUEST;
928d30f6e48SScott Wood 		break;
929d30f6e48SScott Wood 
930d30f6e48SScott Wood 	case BOOKE_INTERRUPT_GUEST_DBELL:
931d30f6e48SScott Wood 		kvmppc_account_exit(vcpu, GDBELL_EXITS);
932d30f6e48SScott Wood 
933d30f6e48SScott Wood 		/*
934d30f6e48SScott Wood 		 * We are here because there is a pending guest interrupt
935d30f6e48SScott Wood 		 * which could not be delivered as MSR_EE was not set.  Once
936d30f6e48SScott Wood 		 * we break from here we will retry delivery.
937d30f6e48SScott Wood 		 */
938d30f6e48SScott Wood 		r = RESUME_GUEST;
939d30f6e48SScott Wood 		break;
940d30f6e48SScott Wood 
94195f2e921SAlexander Graf 	case BOOKE_INTERRUPT_PERFORMANCE_MONITOR:
94295f2e921SAlexander Graf 		r = RESUME_GUEST;
94395f2e921SAlexander Graf 		break;
94495f2e921SAlexander Graf 
945d30f6e48SScott Wood 	case BOOKE_INTERRUPT_HV_PRIV:
946d30f6e48SScott Wood 		r = emulation_exit(run, vcpu);
947d30f6e48SScott Wood 		break;
948d30f6e48SScott Wood 
949d30f6e48SScott Wood 	case BOOKE_INTERRUPT_PROGRAM:
950d30f6e48SScott Wood 		if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) {
9510268597cSAlexander Graf 			/*
9520268597cSAlexander Graf 			 * Program traps generated by user-level software must
9530268597cSAlexander Graf 			 * be handled by the guest kernel.
9540268597cSAlexander Graf 			 *
9550268597cSAlexander Graf 			 * In GS mode, hypervisor privileged instructions trap
9560268597cSAlexander Graf 			 * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are
9570268597cSAlexander Graf 			 * actual program interrupts, handled by the guest.
9580268597cSAlexander Graf 			 */
959d30f6e48SScott Wood 			kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr);
960d30f6e48SScott Wood 			r = RESUME_GUEST;
961d30f6e48SScott Wood 			kvmppc_account_exit(vcpu, USR_PR_INST);
962d30f6e48SScott Wood 			break;
963d30f6e48SScott Wood 		}
964d30f6e48SScott Wood 
965d30f6e48SScott Wood 		r = emulation_exit(run, vcpu);
966d9fbd03dSHollis Blanchard 		break;
967d9fbd03dSHollis Blanchard 
968d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_FP_UNAVAIL:
969d4cf3892SHollis Blanchard 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL);
9707b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, FP_UNAVAIL);
971d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
972d9fbd03dSHollis Blanchard 		break;
973d9fbd03dSHollis Blanchard 
9744cd35f67SScott Wood #ifdef CONFIG_SPE
9754cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_UNAVAIL: {
9764cd35f67SScott Wood 		if (vcpu->arch.shared->msr & MSR_SPE)
9774cd35f67SScott Wood 			kvmppc_vcpu_enable_spe(vcpu);
9784cd35f67SScott Wood 		else
9794cd35f67SScott Wood 			kvmppc_booke_queue_irqprio(vcpu,
9804cd35f67SScott Wood 						   BOOKE_IRQPRIO_SPE_UNAVAIL);
981bb3a8a17SHollis Blanchard 		r = RESUME_GUEST;
982bb3a8a17SHollis Blanchard 		break;
9834cd35f67SScott Wood 	}
984bb3a8a17SHollis Blanchard 
985bb3a8a17SHollis Blanchard 	case BOOKE_INTERRUPT_SPE_FP_DATA:
986bb3a8a17SHollis Blanchard 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA);
987bb3a8a17SHollis Blanchard 		r = RESUME_GUEST;
988bb3a8a17SHollis Blanchard 		break;
989bb3a8a17SHollis Blanchard 
990bb3a8a17SHollis Blanchard 	case BOOKE_INTERRUPT_SPE_FP_ROUND:
991bb3a8a17SHollis Blanchard 		kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND);
992bb3a8a17SHollis Blanchard 		r = RESUME_GUEST;
993bb3a8a17SHollis Blanchard 		break;
9944cd35f67SScott Wood #else
9954cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_UNAVAIL:
9964cd35f67SScott Wood 		/*
9974cd35f67SScott Wood 		 * Guest wants SPE, but host kernel doesn't support it.  Send
9984cd35f67SScott Wood 		 * an "unimplemented operation" program check to the guest.
9994cd35f67SScott Wood 		 */
10004cd35f67SScott Wood 		kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV);
10014cd35f67SScott Wood 		r = RESUME_GUEST;
10024cd35f67SScott Wood 		break;
10034cd35f67SScott Wood 
10044cd35f67SScott Wood 	/*
10054cd35f67SScott Wood 	 * These really should never happen without CONFIG_SPE,
10064cd35f67SScott Wood 	 * as we should never enable the real MSR[SPE] in the guest.
10074cd35f67SScott Wood 	 */
10084cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_FP_DATA:
10094cd35f67SScott Wood 	case BOOKE_INTERRUPT_SPE_FP_ROUND:
10104cd35f67SScott Wood 		printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n",
10114cd35f67SScott Wood 		       __func__, exit_nr, vcpu->arch.pc);
10124cd35f67SScott Wood 		run->hw.hardware_exit_reason = exit_nr;
10134cd35f67SScott Wood 		r = RESUME_HOST;
10144cd35f67SScott Wood 		break;
10154cd35f67SScott Wood #endif
1016bb3a8a17SHollis Blanchard 
1017d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_DATA_STORAGE:
1018daf5e271SLiu Yu 		kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear,
1019daf5e271SLiu Yu 		                               vcpu->arch.fault_esr);
10207b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, DSI_EXITS);
1021d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
1022d9fbd03dSHollis Blanchard 		break;
1023d9fbd03dSHollis Blanchard 
1024d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_INST_STORAGE:
1025daf5e271SLiu Yu 		kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr);
10267b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, ISI_EXITS);
1027d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
1028d9fbd03dSHollis Blanchard 		break;
1029d9fbd03dSHollis Blanchard 
1030011da899SAlexander Graf 	case BOOKE_INTERRUPT_ALIGNMENT:
1031011da899SAlexander Graf 		kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear,
1032011da899SAlexander Graf 		                            vcpu->arch.fault_esr);
1033011da899SAlexander Graf 		r = RESUME_GUEST;
1034011da899SAlexander Graf 		break;
1035011da899SAlexander Graf 
1036d30f6e48SScott Wood #ifdef CONFIG_KVM_BOOKE_HV
1037d30f6e48SScott Wood 	case BOOKE_INTERRUPT_HV_SYSCALL:
1038d30f6e48SScott Wood 		if (!(vcpu->arch.shared->msr & MSR_PR)) {
1039d30f6e48SScott Wood 			kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
1040d30f6e48SScott Wood 		} else {
1041d30f6e48SScott Wood 			/*
1042d30f6e48SScott Wood 			 * hcall from guest userspace -- send privileged
1043d30f6e48SScott Wood 			 * instruction program check.
1044d30f6e48SScott Wood 			 */
1045d30f6e48SScott Wood 			kvmppc_core_queue_program(vcpu, ESR_PPR);
1046d30f6e48SScott Wood 		}
1047d30f6e48SScott Wood 
1048d30f6e48SScott Wood 		r = RESUME_GUEST;
1049d30f6e48SScott Wood 		break;
1050d30f6e48SScott Wood #else
1051d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_SYSCALL:
10522a342ed5SAlexander Graf 		if (!(vcpu->arch.shared->msr & MSR_PR) &&
10532a342ed5SAlexander Graf 		    (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) {
10542a342ed5SAlexander Graf 			/* KVM PV hypercalls */
10552a342ed5SAlexander Graf 			kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
10562a342ed5SAlexander Graf 			r = RESUME_GUEST;
10572a342ed5SAlexander Graf 		} else {
10582a342ed5SAlexander Graf 			/* Guest syscalls */
1059d4cf3892SHollis Blanchard 			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL);
10602a342ed5SAlexander Graf 		}
10617b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, SYSCALL_EXITS);
1062d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
1063d9fbd03dSHollis Blanchard 		break;
1064d30f6e48SScott Wood #endif
1065d9fbd03dSHollis Blanchard 
1066d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_DTLB_MISS: {
1067d9fbd03dSHollis Blanchard 		unsigned long eaddr = vcpu->arch.fault_dear;
10687924bd41SHollis Blanchard 		int gtlb_index;
1069475e7cddSHollis Blanchard 		gpa_t gpaddr;
1070d9fbd03dSHollis Blanchard 		gfn_t gfn;
1071d9fbd03dSHollis Blanchard 
1072bf7ca4bdSAlexander Graf #ifdef CONFIG_KVM_E500V2
1073a4cd8b23SScott Wood 		if (!(vcpu->arch.shared->msr & MSR_PR) &&
1074a4cd8b23SScott Wood 		    (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) {
1075a4cd8b23SScott Wood 			kvmppc_map_magic(vcpu);
1076a4cd8b23SScott Wood 			kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
1077a4cd8b23SScott Wood 			r = RESUME_GUEST;
1078a4cd8b23SScott Wood 
1079a4cd8b23SScott Wood 			break;
1080a4cd8b23SScott Wood 		}
1081a4cd8b23SScott Wood #endif
1082a4cd8b23SScott Wood 
1083d9fbd03dSHollis Blanchard 		/* Check the guest TLB. */
1084fa86b8ddSHollis Blanchard 		gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr);
10857924bd41SHollis Blanchard 		if (gtlb_index < 0) {
1086d9fbd03dSHollis Blanchard 			/* The guest didn't have a mapping for it. */
1087daf5e271SLiu Yu 			kvmppc_core_queue_dtlb_miss(vcpu,
1088daf5e271SLiu Yu 			                            vcpu->arch.fault_dear,
1089daf5e271SLiu Yu 			                            vcpu->arch.fault_esr);
1090b52a638cSHollis Blanchard 			kvmppc_mmu_dtlb_miss(vcpu);
10917b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS);
1092d9fbd03dSHollis Blanchard 			r = RESUME_GUEST;
1093d9fbd03dSHollis Blanchard 			break;
1094d9fbd03dSHollis Blanchard 		}
1095d9fbd03dSHollis Blanchard 
1096f1e89028SScott Wood 		idx = srcu_read_lock(&vcpu->kvm->srcu);
1097f1e89028SScott Wood 
1098be8d1caeSHollis Blanchard 		gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
1099475e7cddSHollis Blanchard 		gfn = gpaddr >> PAGE_SHIFT;
1100d9fbd03dSHollis Blanchard 
1101d9fbd03dSHollis Blanchard 		if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
1102d9fbd03dSHollis Blanchard 			/* The guest TLB had a mapping, but the shadow TLB
1103d9fbd03dSHollis Blanchard 			 * didn't, and it is RAM. This could be because:
1104d9fbd03dSHollis Blanchard 			 * a) the entry is mapping the host kernel, or
1105d9fbd03dSHollis Blanchard 			 * b) the guest used a large mapping which we're faking
1106d9fbd03dSHollis Blanchard 			 * Either way, we need to satisfy the fault without
1107d9fbd03dSHollis Blanchard 			 * invoking the guest. */
110858a96214SHollis Blanchard 			kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
11097b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS);
1110d9fbd03dSHollis Blanchard 			r = RESUME_GUEST;
1111d9fbd03dSHollis Blanchard 		} else {
1112d9fbd03dSHollis Blanchard 			/* Guest has mapped and accessed a page which is not
1113d9fbd03dSHollis Blanchard 			 * actually RAM. */
1114475e7cddSHollis Blanchard 			vcpu->arch.paddr_accessed = gpaddr;
11156020c0f6SAlexander Graf 			vcpu->arch.vaddr_accessed = eaddr;
1116d9fbd03dSHollis Blanchard 			r = kvmppc_emulate_mmio(run, vcpu);
11177b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, MMIO_EXITS);
1118d9fbd03dSHollis Blanchard 		}
1119d9fbd03dSHollis Blanchard 
1120f1e89028SScott Wood 		srcu_read_unlock(&vcpu->kvm->srcu, idx);
1121d9fbd03dSHollis Blanchard 		break;
1122d9fbd03dSHollis Blanchard 	}
1123d9fbd03dSHollis Blanchard 
1124d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_ITLB_MISS: {
1125d9fbd03dSHollis Blanchard 		unsigned long eaddr = vcpu->arch.pc;
112689168618SHollis Blanchard 		gpa_t gpaddr;
1127d9fbd03dSHollis Blanchard 		gfn_t gfn;
11287924bd41SHollis Blanchard 		int gtlb_index;
1129d9fbd03dSHollis Blanchard 
1130d9fbd03dSHollis Blanchard 		r = RESUME_GUEST;
1131d9fbd03dSHollis Blanchard 
1132d9fbd03dSHollis Blanchard 		/* Check the guest TLB. */
1133fa86b8ddSHollis Blanchard 		gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr);
11347924bd41SHollis Blanchard 		if (gtlb_index < 0) {
1135d9fbd03dSHollis Blanchard 			/* The guest didn't have a mapping for it. */
1136d4cf3892SHollis Blanchard 			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS);
1137b52a638cSHollis Blanchard 			kvmppc_mmu_itlb_miss(vcpu);
11387b701591SHollis Blanchard 			kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS);
1139d9fbd03dSHollis Blanchard 			break;
1140d9fbd03dSHollis Blanchard 		}
1141d9fbd03dSHollis Blanchard 
11427b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS);
1143d9fbd03dSHollis Blanchard 
1144f1e89028SScott Wood 		idx = srcu_read_lock(&vcpu->kvm->srcu);
1145f1e89028SScott Wood 
1146be8d1caeSHollis Blanchard 		gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr);
114789168618SHollis Blanchard 		gfn = gpaddr >> PAGE_SHIFT;
1148d9fbd03dSHollis Blanchard 
1149d9fbd03dSHollis Blanchard 		if (kvm_is_visible_gfn(vcpu->kvm, gfn)) {
1150d9fbd03dSHollis Blanchard 			/* The guest TLB had a mapping, but the shadow TLB
1151d9fbd03dSHollis Blanchard 			 * didn't. This could be because:
1152d9fbd03dSHollis Blanchard 			 * a) the entry is mapping the host kernel, or
1153d9fbd03dSHollis Blanchard 			 * b) the guest used a large mapping which we're faking
1154d9fbd03dSHollis Blanchard 			 * Either way, we need to satisfy the fault without
1155d9fbd03dSHollis Blanchard 			 * invoking the guest. */
115658a96214SHollis Blanchard 			kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index);
1157d9fbd03dSHollis Blanchard 		} else {
1158d9fbd03dSHollis Blanchard 			/* Guest mapped and leaped at non-RAM! */
1159d4cf3892SHollis Blanchard 			kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK);
1160d9fbd03dSHollis Blanchard 		}
1161d9fbd03dSHollis Blanchard 
1162f1e89028SScott Wood 		srcu_read_unlock(&vcpu->kvm->srcu, idx);
1163d9fbd03dSHollis Blanchard 		break;
1164d9fbd03dSHollis Blanchard 	}
1165d9fbd03dSHollis Blanchard 
1166d9fbd03dSHollis Blanchard 	case BOOKE_INTERRUPT_DEBUG: {
1167ce11e48bSBharat Bhushan 		r = kvmppc_handle_debug(run, vcpu);
1168ce11e48bSBharat Bhushan 		if (r == RESUME_HOST)
1169d9fbd03dSHollis Blanchard 			run->exit_reason = KVM_EXIT_DEBUG;
11707b701591SHollis Blanchard 		kvmppc_account_exit(vcpu, DEBUG_EXITS);
1171d9fbd03dSHollis Blanchard 		break;
1172d9fbd03dSHollis Blanchard 	}
1173d9fbd03dSHollis Blanchard 
1174d9fbd03dSHollis Blanchard 	default:
1175d9fbd03dSHollis Blanchard 		printk(KERN_EMERG "exit_nr %d\n", exit_nr);
1176d9fbd03dSHollis Blanchard 		BUG();
1177d9fbd03dSHollis Blanchard 	}
1178d9fbd03dSHollis Blanchard 
1179a8e4ef84SAlexander Graf 	/*
1180a8e4ef84SAlexander Graf 	 * To avoid clobbering exit_reason, only check for signals if we
1181a8e4ef84SAlexander Graf 	 * aren't already exiting to userspace for some other reason.
1182a8e4ef84SAlexander Graf 	 */
118303660ba2SAlexander Graf 	if (!(r & RESUME_HOST)) {
11847ee78855SAlexander Graf 		s = kvmppc_prepare_to_enter(vcpu);
11856c85f52bSScott Wood 		if (s <= 0)
11867ee78855SAlexander Graf 			r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV);
11876c85f52bSScott Wood 		else {
11886c85f52bSScott Wood 			/* interrupts now hard-disabled */
11895f1c248fSScott Wood 			kvmppc_fix_ee_before_entry();
119024afa37bSAlexander Graf 		}
119124afa37bSAlexander Graf 	}
1192706fb730SAlexander Graf 
1193d9fbd03dSHollis Blanchard 	return r;
1194d9fbd03dSHollis Blanchard }
1195d9fbd03dSHollis Blanchard 
1196d26f22c9SBharat Bhushan static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr)
1197d26f22c9SBharat Bhushan {
1198d26f22c9SBharat Bhushan 	u32 old_tsr = vcpu->arch.tsr;
1199d26f22c9SBharat Bhushan 
1200d26f22c9SBharat Bhushan 	vcpu->arch.tsr = new_tsr;
1201d26f22c9SBharat Bhushan 
1202d26f22c9SBharat Bhushan 	if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS))
1203d26f22c9SBharat Bhushan 		arm_next_watchdog(vcpu);
1204d26f22c9SBharat Bhushan 
1205d26f22c9SBharat Bhushan 	update_timer_ints(vcpu);
1206d26f22c9SBharat Bhushan }
1207d26f22c9SBharat Bhushan 
1208d9fbd03dSHollis Blanchard /* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */
1209d9fbd03dSHollis Blanchard int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
1210d9fbd03dSHollis Blanchard {
1211082decf2SHollis Blanchard 	int i;
1212af8f38b3SAlexander Graf 	int r;
1213082decf2SHollis Blanchard 
1214d9fbd03dSHollis Blanchard 	vcpu->arch.pc = 0;
1215b5904972SScott Wood 	vcpu->arch.shared->pir = vcpu->vcpu_id;
12168e5b26b5SAlexander Graf 	kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */
1217d30f6e48SScott Wood 	kvmppc_set_msr(vcpu, 0);
1218d9fbd03dSHollis Blanchard 
1219d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV
1220ce11e48bSBharat Bhushan 	vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS;
1221d9fbd03dSHollis Blanchard 	vcpu->arch.shadow_pid = 1;
1222d30f6e48SScott Wood 	vcpu->arch.shared->msr = 0;
1223d30f6e48SScott Wood #endif
1224d9fbd03dSHollis Blanchard 
1225082decf2SHollis Blanchard 	/* Eye-catching numbers so we know if the guest takes an interrupt
1226082decf2SHollis Blanchard 	 * before it's programmed its own IVPR/IVORs. */
1227d9fbd03dSHollis Blanchard 	vcpu->arch.ivpr = 0x55550000;
1228082decf2SHollis Blanchard 	for (i = 0; i < BOOKE_IRQPRIO_MAX; i++)
1229082decf2SHollis Blanchard 		vcpu->arch.ivor[i] = 0x7700 | i * 4;
1230d9fbd03dSHollis Blanchard 
123173e75b41SHollis Blanchard 	kvmppc_init_timing_stats(vcpu);
123273e75b41SHollis Blanchard 
1233af8f38b3SAlexander Graf 	r = kvmppc_core_vcpu_setup(vcpu);
1234af8f38b3SAlexander Graf 	kvmppc_sanity_check(vcpu);
1235af8f38b3SAlexander Graf 	return r;
1236d9fbd03dSHollis Blanchard }
1237d9fbd03dSHollis Blanchard 
1238f61c94bbSBharat Bhushan int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu)
1239f61c94bbSBharat Bhushan {
1240f61c94bbSBharat Bhushan 	/* setup watchdog timer once */
1241f61c94bbSBharat Bhushan 	spin_lock_init(&vcpu->arch.wdt_lock);
1242f61c94bbSBharat Bhushan 	setup_timer(&vcpu->arch.wdt_timer, kvmppc_watchdog_func,
1243f61c94bbSBharat Bhushan 		    (unsigned long)vcpu);
1244f61c94bbSBharat Bhushan 
1245f61c94bbSBharat Bhushan 	return 0;
1246f61c94bbSBharat Bhushan }
1247f61c94bbSBharat Bhushan 
1248f61c94bbSBharat Bhushan void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu)
1249f61c94bbSBharat Bhushan {
1250f61c94bbSBharat Bhushan 	del_timer_sync(&vcpu->arch.wdt_timer);
1251f61c94bbSBharat Bhushan }
1252f61c94bbSBharat Bhushan 
1253d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1254d9fbd03dSHollis Blanchard {
1255d9fbd03dSHollis Blanchard 	int i;
1256d9fbd03dSHollis Blanchard 
1257d9fbd03dSHollis Blanchard 	regs->pc = vcpu->arch.pc;
1258992b5b29SAlexander Graf 	regs->cr = kvmppc_get_cr(vcpu);
1259d9fbd03dSHollis Blanchard 	regs->ctr = vcpu->arch.ctr;
1260d9fbd03dSHollis Blanchard 	regs->lr = vcpu->arch.lr;
1261992b5b29SAlexander Graf 	regs->xer = kvmppc_get_xer(vcpu);
1262666e7252SAlexander Graf 	regs->msr = vcpu->arch.shared->msr;
1263*31579eeaSBharat Bhushan 	regs->srr0 = kvmppc_get_srr0(vcpu);
1264*31579eeaSBharat Bhushan 	regs->srr1 = kvmppc_get_srr1(vcpu);
1265d9fbd03dSHollis Blanchard 	regs->pid = vcpu->arch.pid;
1266a73a9599SAlexander Graf 	regs->sprg0 = vcpu->arch.shared->sprg0;
1267a73a9599SAlexander Graf 	regs->sprg1 = vcpu->arch.shared->sprg1;
1268a73a9599SAlexander Graf 	regs->sprg2 = vcpu->arch.shared->sprg2;
1269a73a9599SAlexander Graf 	regs->sprg3 = vcpu->arch.shared->sprg3;
1270b5904972SScott Wood 	regs->sprg4 = vcpu->arch.shared->sprg4;
1271b5904972SScott Wood 	regs->sprg5 = vcpu->arch.shared->sprg5;
1272b5904972SScott Wood 	regs->sprg6 = vcpu->arch.shared->sprg6;
1273b5904972SScott Wood 	regs->sprg7 = vcpu->arch.shared->sprg7;
1274d9fbd03dSHollis Blanchard 
1275d9fbd03dSHollis Blanchard 	for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
12768e5b26b5SAlexander Graf 		regs->gpr[i] = kvmppc_get_gpr(vcpu, i);
1277d9fbd03dSHollis Blanchard 
1278d9fbd03dSHollis Blanchard 	return 0;
1279d9fbd03dSHollis Blanchard }
1280d9fbd03dSHollis Blanchard 
1281d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
1282d9fbd03dSHollis Blanchard {
1283d9fbd03dSHollis Blanchard 	int i;
1284d9fbd03dSHollis Blanchard 
1285d9fbd03dSHollis Blanchard 	vcpu->arch.pc = regs->pc;
1286992b5b29SAlexander Graf 	kvmppc_set_cr(vcpu, regs->cr);
1287d9fbd03dSHollis Blanchard 	vcpu->arch.ctr = regs->ctr;
1288d9fbd03dSHollis Blanchard 	vcpu->arch.lr = regs->lr;
1289992b5b29SAlexander Graf 	kvmppc_set_xer(vcpu, regs->xer);
1290b8fd68acSHollis Blanchard 	kvmppc_set_msr(vcpu, regs->msr);
1291*31579eeaSBharat Bhushan 	kvmppc_set_srr0(vcpu, regs->srr0);
1292*31579eeaSBharat Bhushan 	kvmppc_set_srr1(vcpu, regs->srr1);
12935ce941eeSScott Wood 	kvmppc_set_pid(vcpu, regs->pid);
1294a73a9599SAlexander Graf 	vcpu->arch.shared->sprg0 = regs->sprg0;
1295a73a9599SAlexander Graf 	vcpu->arch.shared->sprg1 = regs->sprg1;
1296a73a9599SAlexander Graf 	vcpu->arch.shared->sprg2 = regs->sprg2;
1297a73a9599SAlexander Graf 	vcpu->arch.shared->sprg3 = regs->sprg3;
1298b5904972SScott Wood 	vcpu->arch.shared->sprg4 = regs->sprg4;
1299b5904972SScott Wood 	vcpu->arch.shared->sprg5 = regs->sprg5;
1300b5904972SScott Wood 	vcpu->arch.shared->sprg6 = regs->sprg6;
1301b5904972SScott Wood 	vcpu->arch.shared->sprg7 = regs->sprg7;
1302d9fbd03dSHollis Blanchard 
13038e5b26b5SAlexander Graf 	for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
13048e5b26b5SAlexander Graf 		kvmppc_set_gpr(vcpu, i, regs->gpr[i]);
1305d9fbd03dSHollis Blanchard 
1306d9fbd03dSHollis Blanchard 	return 0;
1307d9fbd03dSHollis Blanchard }
1308d9fbd03dSHollis Blanchard 
13095ce941eeSScott Wood static void get_sregs_base(struct kvm_vcpu *vcpu,
13105ce941eeSScott Wood                            struct kvm_sregs *sregs)
13115ce941eeSScott Wood {
13125ce941eeSScott Wood 	u64 tb = get_tb();
13135ce941eeSScott Wood 
13145ce941eeSScott Wood 	sregs->u.e.features |= KVM_SREGS_E_BASE;
13155ce941eeSScott Wood 
13165ce941eeSScott Wood 	sregs->u.e.csrr0 = vcpu->arch.csrr0;
13175ce941eeSScott Wood 	sregs->u.e.csrr1 = vcpu->arch.csrr1;
13185ce941eeSScott Wood 	sregs->u.e.mcsr = vcpu->arch.mcsr;
1319d30f6e48SScott Wood 	sregs->u.e.esr = get_guest_esr(vcpu);
1320d30f6e48SScott Wood 	sregs->u.e.dear = get_guest_dear(vcpu);
13215ce941eeSScott Wood 	sregs->u.e.tsr = vcpu->arch.tsr;
13225ce941eeSScott Wood 	sregs->u.e.tcr = vcpu->arch.tcr;
13235ce941eeSScott Wood 	sregs->u.e.dec = kvmppc_get_dec(vcpu, tb);
13245ce941eeSScott Wood 	sregs->u.e.tb = tb;
13255ce941eeSScott Wood 	sregs->u.e.vrsave = vcpu->arch.vrsave;
13265ce941eeSScott Wood }
13275ce941eeSScott Wood 
13285ce941eeSScott Wood static int set_sregs_base(struct kvm_vcpu *vcpu,
13295ce941eeSScott Wood                           struct kvm_sregs *sregs)
13305ce941eeSScott Wood {
13315ce941eeSScott Wood 	if (!(sregs->u.e.features & KVM_SREGS_E_BASE))
13325ce941eeSScott Wood 		return 0;
13335ce941eeSScott Wood 
13345ce941eeSScott Wood 	vcpu->arch.csrr0 = sregs->u.e.csrr0;
13355ce941eeSScott Wood 	vcpu->arch.csrr1 = sregs->u.e.csrr1;
13365ce941eeSScott Wood 	vcpu->arch.mcsr = sregs->u.e.mcsr;
1337d30f6e48SScott Wood 	set_guest_esr(vcpu, sregs->u.e.esr);
1338d30f6e48SScott Wood 	set_guest_dear(vcpu, sregs->u.e.dear);
13395ce941eeSScott Wood 	vcpu->arch.vrsave = sregs->u.e.vrsave;
1340dfd4d47eSScott Wood 	kvmppc_set_tcr(vcpu, sregs->u.e.tcr);
13415ce941eeSScott Wood 
1342dfd4d47eSScott Wood 	if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) {
13435ce941eeSScott Wood 		vcpu->arch.dec = sregs->u.e.dec;
13445ce941eeSScott Wood 		kvmppc_emulate_dec(vcpu);
1345dfd4d47eSScott Wood 	}
13465ce941eeSScott Wood 
1347d26f22c9SBharat Bhushan 	if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR)
1348d26f22c9SBharat Bhushan 		kvmppc_set_tsr(vcpu, sregs->u.e.tsr);
13495ce941eeSScott Wood 
13505ce941eeSScott Wood 	return 0;
13515ce941eeSScott Wood }
13525ce941eeSScott Wood 
13535ce941eeSScott Wood static void get_sregs_arch206(struct kvm_vcpu *vcpu,
13545ce941eeSScott Wood                               struct kvm_sregs *sregs)
13555ce941eeSScott Wood {
13565ce941eeSScott Wood 	sregs->u.e.features |= KVM_SREGS_E_ARCH206;
13575ce941eeSScott Wood 
1358841741f2SScott Wood 	sregs->u.e.pir = vcpu->vcpu_id;
13595ce941eeSScott Wood 	sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0;
13605ce941eeSScott Wood 	sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1;
13615ce941eeSScott Wood 	sregs->u.e.decar = vcpu->arch.decar;
13625ce941eeSScott Wood 	sregs->u.e.ivpr = vcpu->arch.ivpr;
13635ce941eeSScott Wood }
13645ce941eeSScott Wood 
13655ce941eeSScott Wood static int set_sregs_arch206(struct kvm_vcpu *vcpu,
13665ce941eeSScott Wood                              struct kvm_sregs *sregs)
13675ce941eeSScott Wood {
13685ce941eeSScott Wood 	if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206))
13695ce941eeSScott Wood 		return 0;
13705ce941eeSScott Wood 
1371841741f2SScott Wood 	if (sregs->u.e.pir != vcpu->vcpu_id)
13725ce941eeSScott Wood 		return -EINVAL;
13735ce941eeSScott Wood 
13745ce941eeSScott Wood 	vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0;
13755ce941eeSScott Wood 	vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1;
13765ce941eeSScott Wood 	vcpu->arch.decar = sregs->u.e.decar;
13775ce941eeSScott Wood 	vcpu->arch.ivpr = sregs->u.e.ivpr;
13785ce941eeSScott Wood 
13795ce941eeSScott Wood 	return 0;
13805ce941eeSScott Wood }
13815ce941eeSScott Wood 
13823a167beaSAneesh Kumar K.V int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
13835ce941eeSScott Wood {
13845ce941eeSScott Wood 	sregs->u.e.features |= KVM_SREGS_E_IVOR;
13855ce941eeSScott Wood 
13865ce941eeSScott Wood 	sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL];
13875ce941eeSScott Wood 	sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK];
13885ce941eeSScott Wood 	sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE];
13895ce941eeSScott Wood 	sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE];
13905ce941eeSScott Wood 	sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL];
13915ce941eeSScott Wood 	sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT];
13925ce941eeSScott Wood 	sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM];
13935ce941eeSScott Wood 	sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL];
13945ce941eeSScott Wood 	sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL];
13955ce941eeSScott Wood 	sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL];
13965ce941eeSScott Wood 	sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER];
13975ce941eeSScott Wood 	sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT];
13985ce941eeSScott Wood 	sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG];
13995ce941eeSScott Wood 	sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS];
14005ce941eeSScott Wood 	sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS];
14015ce941eeSScott Wood 	sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG];
14023a167beaSAneesh Kumar K.V 	return 0;
14035ce941eeSScott Wood }
14045ce941eeSScott Wood 
14055ce941eeSScott Wood int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs)
14065ce941eeSScott Wood {
14075ce941eeSScott Wood 	if (!(sregs->u.e.features & KVM_SREGS_E_IVOR))
14085ce941eeSScott Wood 		return 0;
14095ce941eeSScott Wood 
14105ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0];
14115ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1];
14125ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2];
14135ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3];
14145ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4];
14155ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5];
14165ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6];
14175ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7];
14185ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8];
14195ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9];
14205ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10];
14215ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11];
14225ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12];
14235ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13];
14245ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14];
14255ce941eeSScott Wood 	vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15];
14265ce941eeSScott Wood 
14275ce941eeSScott Wood 	return 0;
14285ce941eeSScott Wood }
14295ce941eeSScott Wood 
1430d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
1431d9fbd03dSHollis Blanchard                                   struct kvm_sregs *sregs)
1432d9fbd03dSHollis Blanchard {
14335ce941eeSScott Wood 	sregs->pvr = vcpu->arch.pvr;
14345ce941eeSScott Wood 
14355ce941eeSScott Wood 	get_sregs_base(vcpu, sregs);
14365ce941eeSScott Wood 	get_sregs_arch206(vcpu, sregs);
1437cbbc58d4SAneesh Kumar K.V 	return vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs);
1438d9fbd03dSHollis Blanchard }
1439d9fbd03dSHollis Blanchard 
1440d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
1441d9fbd03dSHollis Blanchard                                   struct kvm_sregs *sregs)
1442d9fbd03dSHollis Blanchard {
14435ce941eeSScott Wood 	int ret;
14445ce941eeSScott Wood 
14455ce941eeSScott Wood 	if (vcpu->arch.pvr != sregs->pvr)
14465ce941eeSScott Wood 		return -EINVAL;
14475ce941eeSScott Wood 
14485ce941eeSScott Wood 	ret = set_sregs_base(vcpu, sregs);
14495ce941eeSScott Wood 	if (ret < 0)
14505ce941eeSScott Wood 		return ret;
14515ce941eeSScott Wood 
14525ce941eeSScott Wood 	ret = set_sregs_arch206(vcpu, sregs);
14535ce941eeSScott Wood 	if (ret < 0)
14545ce941eeSScott Wood 		return ret;
14555ce941eeSScott Wood 
1456cbbc58d4SAneesh Kumar K.V 	return vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs);
1457d9fbd03dSHollis Blanchard }
1458d9fbd03dSHollis Blanchard 
145931f3438eSPaul Mackerras int kvm_vcpu_ioctl_get_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg)
146031f3438eSPaul Mackerras {
146135b299e2SMihai Caraman 	int r = 0;
146235b299e2SMihai Caraman 	union kvmppc_one_reg val;
146335b299e2SMihai Caraman 	int size;
146435b299e2SMihai Caraman 
146535b299e2SMihai Caraman 	size = one_reg_size(reg->id);
146635b299e2SMihai Caraman 	if (size > sizeof(val))
146735b299e2SMihai Caraman 		return -EINVAL;
14686df8d3fcSBharat Bhushan 
14696df8d3fcSBharat Bhushan 	switch (reg->id) {
14706df8d3fcSBharat Bhushan 	case KVM_REG_PPC_IAC1:
1471547465efSBharat Bhushan 		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac1);
14726df8d3fcSBharat Bhushan 		break;
1473547465efSBharat Bhushan 	case KVM_REG_PPC_IAC2:
1474547465efSBharat Bhushan 		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac2);
1475547465efSBharat Bhushan 		break;
1476547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2
1477547465efSBharat Bhushan 	case KVM_REG_PPC_IAC3:
1478547465efSBharat Bhushan 		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac3);
1479547465efSBharat Bhushan 		break;
1480547465efSBharat Bhushan 	case KVM_REG_PPC_IAC4:
1481547465efSBharat Bhushan 		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.iac4);
1482547465efSBharat Bhushan 		break;
1483547465efSBharat Bhushan #endif
14846df8d3fcSBharat Bhushan 	case KVM_REG_PPC_DAC1:
1485547465efSBharat Bhushan 		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.dac1);
1486547465efSBharat Bhushan 		break;
148735b299e2SMihai Caraman 	case KVM_REG_PPC_DAC2:
1488547465efSBharat Bhushan 		val = get_reg_val(reg->id, vcpu->arch.dbg_reg.dac2);
14896df8d3fcSBharat Bhushan 		break;
1490324b3e63SAlexander Graf 	case KVM_REG_PPC_EPR: {
1491324b3e63SAlexander Graf 		u32 epr = get_guest_epr(vcpu);
149235b299e2SMihai Caraman 		val = get_reg_val(reg->id, epr);
1493324b3e63SAlexander Graf 		break;
1494324b3e63SAlexander Graf 	}
1495352df1deSMihai Caraman #if defined(CONFIG_64BIT)
1496352df1deSMihai Caraman 	case KVM_REG_PPC_EPCR:
149735b299e2SMihai Caraman 		val = get_reg_val(reg->id, vcpu->arch.epcr);
1498352df1deSMihai Caraman 		break;
1499352df1deSMihai Caraman #endif
150078accda4SBharat Bhushan 	case KVM_REG_PPC_TCR:
150135b299e2SMihai Caraman 		val = get_reg_val(reg->id, vcpu->arch.tcr);
150278accda4SBharat Bhushan 		break;
150378accda4SBharat Bhushan 	case KVM_REG_PPC_TSR:
150435b299e2SMihai Caraman 		val = get_reg_val(reg->id, vcpu->arch.tsr);
150578accda4SBharat Bhushan 		break;
150635b299e2SMihai Caraman 	case KVM_REG_PPC_DEBUG_INST:
1507b12c7841SBharat Bhushan 		val = get_reg_val(reg->id, KVMPPC_INST_EHPRIV_DEBUG);
15088c32a2eaSBharat Bhushan 		break;
15098b75cbbeSPaul Mackerras 	case KVM_REG_PPC_VRSAVE:
15108b75cbbeSPaul Mackerras 		val = get_reg_val(reg->id, vcpu->arch.vrsave);
15118c32a2eaSBharat Bhushan 		break;
15126df8d3fcSBharat Bhushan 	default:
1513cbbc58d4SAneesh Kumar K.V 		r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, reg->id, &val);
15146df8d3fcSBharat Bhushan 		break;
15156df8d3fcSBharat Bhushan 	}
151635b299e2SMihai Caraman 
151735b299e2SMihai Caraman 	if (r)
151835b299e2SMihai Caraman 		return r;
151935b299e2SMihai Caraman 
152035b299e2SMihai Caraman 	if (copy_to_user((char __user *)(unsigned long)reg->addr, &val, size))
152135b299e2SMihai Caraman 		r = -EFAULT;
152235b299e2SMihai Caraman 
15236df8d3fcSBharat Bhushan 	return r;
152431f3438eSPaul Mackerras }
152531f3438eSPaul Mackerras 
152631f3438eSPaul Mackerras int kvm_vcpu_ioctl_set_one_reg(struct kvm_vcpu *vcpu, struct kvm_one_reg *reg)
152731f3438eSPaul Mackerras {
152835b299e2SMihai Caraman 	int r = 0;
152935b299e2SMihai Caraman 	union kvmppc_one_reg val;
153035b299e2SMihai Caraman 	int size;
153135b299e2SMihai Caraman 
153235b299e2SMihai Caraman 	size = one_reg_size(reg->id);
153335b299e2SMihai Caraman 	if (size > sizeof(val))
153435b299e2SMihai Caraman 		return -EINVAL;
153535b299e2SMihai Caraman 
153635b299e2SMihai Caraman 	if (copy_from_user(&val, (char __user *)(unsigned long)reg->addr, size))
153735b299e2SMihai Caraman 		return -EFAULT;
15386df8d3fcSBharat Bhushan 
15396df8d3fcSBharat Bhushan 	switch (reg->id) {
15406df8d3fcSBharat Bhushan 	case KVM_REG_PPC_IAC1:
1541547465efSBharat Bhushan 		vcpu->arch.dbg_reg.iac1 = set_reg_val(reg->id, val);
15426df8d3fcSBharat Bhushan 		break;
1543547465efSBharat Bhushan 	case KVM_REG_PPC_IAC2:
1544547465efSBharat Bhushan 		vcpu->arch.dbg_reg.iac2 = set_reg_val(reg->id, val);
1545547465efSBharat Bhushan 		break;
1546547465efSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2
1547547465efSBharat Bhushan 	case KVM_REG_PPC_IAC3:
1548547465efSBharat Bhushan 		vcpu->arch.dbg_reg.iac3 = set_reg_val(reg->id, val);
1549547465efSBharat Bhushan 		break;
1550547465efSBharat Bhushan 	case KVM_REG_PPC_IAC4:
1551547465efSBharat Bhushan 		vcpu->arch.dbg_reg.iac4 = set_reg_val(reg->id, val);
1552547465efSBharat Bhushan 		break;
1553547465efSBharat Bhushan #endif
15546df8d3fcSBharat Bhushan 	case KVM_REG_PPC_DAC1:
1555547465efSBharat Bhushan 		vcpu->arch.dbg_reg.dac1 = set_reg_val(reg->id, val);
1556547465efSBharat Bhushan 		break;
155735b299e2SMihai Caraman 	case KVM_REG_PPC_DAC2:
1558547465efSBharat Bhushan 		vcpu->arch.dbg_reg.dac2 = set_reg_val(reg->id, val);
15596df8d3fcSBharat Bhushan 		break;
1560324b3e63SAlexander Graf 	case KVM_REG_PPC_EPR: {
156135b299e2SMihai Caraman 		u32 new_epr = set_reg_val(reg->id, val);
1562324b3e63SAlexander Graf 		kvmppc_set_epr(vcpu, new_epr);
1563324b3e63SAlexander Graf 		break;
1564324b3e63SAlexander Graf 	}
1565352df1deSMihai Caraman #if defined(CONFIG_64BIT)
1566352df1deSMihai Caraman 	case KVM_REG_PPC_EPCR: {
156735b299e2SMihai Caraman 		u32 new_epcr = set_reg_val(reg->id, val);
1568352df1deSMihai Caraman 		kvmppc_set_epcr(vcpu, new_epcr);
1569352df1deSMihai Caraman 		break;
1570352df1deSMihai Caraman 	}
1571352df1deSMihai Caraman #endif
157278accda4SBharat Bhushan 	case KVM_REG_PPC_OR_TSR: {
157335b299e2SMihai Caraman 		u32 tsr_bits = set_reg_val(reg->id, val);
157478accda4SBharat Bhushan 		kvmppc_set_tsr_bits(vcpu, tsr_bits);
157578accda4SBharat Bhushan 		break;
157678accda4SBharat Bhushan 	}
157778accda4SBharat Bhushan 	case KVM_REG_PPC_CLEAR_TSR: {
157835b299e2SMihai Caraman 		u32 tsr_bits = set_reg_val(reg->id, val);
157978accda4SBharat Bhushan 		kvmppc_clr_tsr_bits(vcpu, tsr_bits);
158078accda4SBharat Bhushan 		break;
158178accda4SBharat Bhushan 	}
158278accda4SBharat Bhushan 	case KVM_REG_PPC_TSR: {
158335b299e2SMihai Caraman 		u32 tsr = set_reg_val(reg->id, val);
158478accda4SBharat Bhushan 		kvmppc_set_tsr(vcpu, tsr);
158578accda4SBharat Bhushan 		break;
158678accda4SBharat Bhushan 	}
158778accda4SBharat Bhushan 	case KVM_REG_PPC_TCR: {
158835b299e2SMihai Caraman 		u32 tcr = set_reg_val(reg->id, val);
158978accda4SBharat Bhushan 		kvmppc_set_tcr(vcpu, tcr);
159078accda4SBharat Bhushan 		break;
159178accda4SBharat Bhushan 	}
15928b75cbbeSPaul Mackerras 	case KVM_REG_PPC_VRSAVE:
15938b75cbbeSPaul Mackerras 		vcpu->arch.vrsave = set_reg_val(reg->id, val);
15948b75cbbeSPaul Mackerras 		break;
15956df8d3fcSBharat Bhushan 	default:
1596cbbc58d4SAneesh Kumar K.V 		r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, reg->id, &val);
15976df8d3fcSBharat Bhushan 		break;
15986df8d3fcSBharat Bhushan 	}
159935b299e2SMihai Caraman 
16006df8d3fcSBharat Bhushan 	return r;
160131f3438eSPaul Mackerras }
160231f3438eSPaul Mackerras 
1603d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1604d9fbd03dSHollis Blanchard {
1605d9fbd03dSHollis Blanchard 	return -ENOTSUPP;
1606d9fbd03dSHollis Blanchard }
1607d9fbd03dSHollis Blanchard 
1608d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
1609d9fbd03dSHollis Blanchard {
1610d9fbd03dSHollis Blanchard 	return -ENOTSUPP;
1611d9fbd03dSHollis Blanchard }
1612d9fbd03dSHollis Blanchard 
1613d9fbd03dSHollis Blanchard int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
1614d9fbd03dSHollis Blanchard                                   struct kvm_translation *tr)
1615d9fbd03dSHollis Blanchard {
161698001d8dSAvi Kivity 	int r;
161798001d8dSAvi Kivity 
161898001d8dSAvi Kivity 	r = kvmppc_core_vcpu_translate(vcpu, tr);
161998001d8dSAvi Kivity 	return r;
1620d9fbd03dSHollis Blanchard }
1621d9fbd03dSHollis Blanchard 
16224e755758SAlexander Graf int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
16234e755758SAlexander Graf {
16244e755758SAlexander Graf 	return -ENOTSUPP;
16254e755758SAlexander Graf }
16264e755758SAlexander Graf 
16275587027cSAneesh Kumar K.V void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free,
1628a66b48c3SPaul Mackerras 			      struct kvm_memory_slot *dont)
1629a66b48c3SPaul Mackerras {
1630a66b48c3SPaul Mackerras }
1631a66b48c3SPaul Mackerras 
16325587027cSAneesh Kumar K.V int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
1633a66b48c3SPaul Mackerras 			       unsigned long npages)
1634a66b48c3SPaul Mackerras {
1635a66b48c3SPaul Mackerras 	return 0;
1636a66b48c3SPaul Mackerras }
1637a66b48c3SPaul Mackerras 
1638f9e0554dSPaul Mackerras int kvmppc_core_prepare_memory_region(struct kvm *kvm,
1639a66b48c3SPaul Mackerras 				      struct kvm_memory_slot *memslot,
1640f9e0554dSPaul Mackerras 				      struct kvm_userspace_memory_region *mem)
1641f9e0554dSPaul Mackerras {
1642f9e0554dSPaul Mackerras 	return 0;
1643f9e0554dSPaul Mackerras }
1644f9e0554dSPaul Mackerras 
1645f9e0554dSPaul Mackerras void kvmppc_core_commit_memory_region(struct kvm *kvm,
1646dfe49dbdSPaul Mackerras 				struct kvm_userspace_memory_region *mem,
16478482644aSTakuya Yoshikawa 				const struct kvm_memory_slot *old)
1648dfe49dbdSPaul Mackerras {
1649dfe49dbdSPaul Mackerras }
1650dfe49dbdSPaul Mackerras 
1651dfe49dbdSPaul Mackerras void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot)
1652f9e0554dSPaul Mackerras {
1653f9e0554dSPaul Mackerras }
1654f9e0554dSPaul Mackerras 
165538f98824SMihai Caraman void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr)
165638f98824SMihai Caraman {
165738f98824SMihai Caraman #if defined(CONFIG_64BIT)
165838f98824SMihai Caraman 	vcpu->arch.epcr = new_epcr;
165938f98824SMihai Caraman #ifdef CONFIG_KVM_BOOKE_HV
166038f98824SMihai Caraman 	vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM;
166138f98824SMihai Caraman 	if (vcpu->arch.epcr  & SPRN_EPCR_ICM)
166238f98824SMihai Caraman 		vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM;
166338f98824SMihai Caraman #endif
166438f98824SMihai Caraman #endif
166538f98824SMihai Caraman }
166638f98824SMihai Caraman 
1667dfd4d47eSScott Wood void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr)
1668dfd4d47eSScott Wood {
1669dfd4d47eSScott Wood 	vcpu->arch.tcr = new_tcr;
1670f61c94bbSBharat Bhushan 	arm_next_watchdog(vcpu);
1671dfd4d47eSScott Wood 	update_timer_ints(vcpu);
1672dfd4d47eSScott Wood }
1673dfd4d47eSScott Wood 
1674dfd4d47eSScott Wood void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
1675dfd4d47eSScott Wood {
1676dfd4d47eSScott Wood 	set_bits(tsr_bits, &vcpu->arch.tsr);
1677dfd4d47eSScott Wood 	smp_wmb();
1678dfd4d47eSScott Wood 	kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1679dfd4d47eSScott Wood 	kvm_vcpu_kick(vcpu);
1680dfd4d47eSScott Wood }
1681dfd4d47eSScott Wood 
1682dfd4d47eSScott Wood void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits)
1683dfd4d47eSScott Wood {
1684dfd4d47eSScott Wood 	clear_bits(tsr_bits, &vcpu->arch.tsr);
1685f61c94bbSBharat Bhushan 
1686f61c94bbSBharat Bhushan 	/*
1687f61c94bbSBharat Bhushan 	 * We may have stopped the watchdog due to
1688f61c94bbSBharat Bhushan 	 * being stuck on final expiration.
1689f61c94bbSBharat Bhushan 	 */
1690f61c94bbSBharat Bhushan 	if (tsr_bits & (TSR_ENW | TSR_WIS))
1691f61c94bbSBharat Bhushan 		arm_next_watchdog(vcpu);
1692f61c94bbSBharat Bhushan 
1693dfd4d47eSScott Wood 	update_timer_ints(vcpu);
1694dfd4d47eSScott Wood }
1695dfd4d47eSScott Wood 
1696dfd4d47eSScott Wood void kvmppc_decrementer_func(unsigned long data)
1697dfd4d47eSScott Wood {
1698dfd4d47eSScott Wood 	struct kvm_vcpu *vcpu = (struct kvm_vcpu *)data;
1699dfd4d47eSScott Wood 
170021bd000aSBharat Bhushan 	if (vcpu->arch.tcr & TCR_ARE) {
170121bd000aSBharat Bhushan 		vcpu->arch.dec = vcpu->arch.decar;
170221bd000aSBharat Bhushan 		kvmppc_emulate_dec(vcpu);
170321bd000aSBharat Bhushan 	}
170421bd000aSBharat Bhushan 
1705dfd4d47eSScott Wood 	kvmppc_set_tsr_bits(vcpu, TSR_DIS);
1706dfd4d47eSScott Wood }
1707dfd4d47eSScott Wood 
1708ce11e48bSBharat Bhushan static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg,
1709ce11e48bSBharat Bhushan 				       uint64_t addr, int index)
1710ce11e48bSBharat Bhushan {
1711ce11e48bSBharat Bhushan 	switch (index) {
1712ce11e48bSBharat Bhushan 	case 0:
1713ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC1;
1714ce11e48bSBharat Bhushan 		dbg_reg->iac1 = addr;
1715ce11e48bSBharat Bhushan 		break;
1716ce11e48bSBharat Bhushan 	case 1:
1717ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC2;
1718ce11e48bSBharat Bhushan 		dbg_reg->iac2 = addr;
1719ce11e48bSBharat Bhushan 		break;
1720ce11e48bSBharat Bhushan #if CONFIG_PPC_ADV_DEBUG_IACS > 2
1721ce11e48bSBharat Bhushan 	case 2:
1722ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC3;
1723ce11e48bSBharat Bhushan 		dbg_reg->iac3 = addr;
1724ce11e48bSBharat Bhushan 		break;
1725ce11e48bSBharat Bhushan 	case 3:
1726ce11e48bSBharat Bhushan 		dbg_reg->dbcr0 |= DBCR0_IAC4;
1727ce11e48bSBharat Bhushan 		dbg_reg->iac4 = addr;
1728ce11e48bSBharat Bhushan 		break;
1729ce11e48bSBharat Bhushan #endif
1730ce11e48bSBharat Bhushan 	default:
1731ce11e48bSBharat Bhushan 		return -EINVAL;
1732ce11e48bSBharat Bhushan 	}
1733ce11e48bSBharat Bhushan 
1734ce11e48bSBharat Bhushan 	dbg_reg->dbcr0 |= DBCR0_IDM;
1735ce11e48bSBharat Bhushan 	return 0;
1736ce11e48bSBharat Bhushan }
1737ce11e48bSBharat Bhushan 
1738ce11e48bSBharat Bhushan static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr,
1739ce11e48bSBharat Bhushan 				       int type, int index)
1740ce11e48bSBharat Bhushan {
1741ce11e48bSBharat Bhushan 	switch (index) {
1742ce11e48bSBharat Bhushan 	case 0:
1743ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_READ)
1744ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC1R;
1745ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_WRITE)
1746ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC1W;
1747ce11e48bSBharat Bhushan 		dbg_reg->dac1 = addr;
1748ce11e48bSBharat Bhushan 		break;
1749ce11e48bSBharat Bhushan 	case 1:
1750ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_READ)
1751ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC2R;
1752ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_WATCH_WRITE)
1753ce11e48bSBharat Bhushan 			dbg_reg->dbcr0 |= DBCR0_DAC2W;
1754ce11e48bSBharat Bhushan 		dbg_reg->dac2 = addr;
1755ce11e48bSBharat Bhushan 		break;
1756ce11e48bSBharat Bhushan 	default:
1757ce11e48bSBharat Bhushan 		return -EINVAL;
1758ce11e48bSBharat Bhushan 	}
1759ce11e48bSBharat Bhushan 
1760ce11e48bSBharat Bhushan 	dbg_reg->dbcr0 |= DBCR0_IDM;
1761ce11e48bSBharat Bhushan 	return 0;
1762ce11e48bSBharat Bhushan }
1763ce11e48bSBharat Bhushan void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set)
1764ce11e48bSBharat Bhushan {
1765ce11e48bSBharat Bhushan 	/* XXX: Add similar MSR protection for BookE-PR */
1766ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV
1767ce11e48bSBharat Bhushan 	BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP));
1768ce11e48bSBharat Bhushan 	if (set) {
1769ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_UCLE)
1770ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp |= MSRP_UCLEP;
1771ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_DE)
1772ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp |= MSRP_DEP;
1773ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_PMM)
1774ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp |= MSRP_PMMP;
1775ce11e48bSBharat Bhushan 	} else {
1776ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_UCLE)
1777ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp &= ~MSRP_UCLEP;
1778ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_DE)
1779ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp &= ~MSRP_DEP;
1780ce11e48bSBharat Bhushan 		if (prot_bitmap & MSR_PMM)
1781ce11e48bSBharat Bhushan 			vcpu->arch.shadow_msrp &= ~MSRP_PMMP;
1782ce11e48bSBharat Bhushan 	}
1783ce11e48bSBharat Bhushan #endif
1784ce11e48bSBharat Bhushan }
1785ce11e48bSBharat Bhushan 
1786ce11e48bSBharat Bhushan int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
1787ce11e48bSBharat Bhushan 					 struct kvm_guest_debug *dbg)
1788ce11e48bSBharat Bhushan {
1789ce11e48bSBharat Bhushan 	struct debug_reg *dbg_reg;
1790ce11e48bSBharat Bhushan 	int n, b = 0, w = 0;
1791ce11e48bSBharat Bhushan 
1792ce11e48bSBharat Bhushan 	if (!(dbg->control & KVM_GUESTDBG_ENABLE)) {
1793ce11e48bSBharat Bhushan 		vcpu->arch.shadow_dbg_reg.dbcr0 = 0;
1794ce11e48bSBharat Bhushan 		vcpu->guest_debug = 0;
1795ce11e48bSBharat Bhushan 		kvm_guest_protect_msr(vcpu, MSR_DE, false);
1796ce11e48bSBharat Bhushan 		return 0;
1797ce11e48bSBharat Bhushan 	}
1798ce11e48bSBharat Bhushan 
1799ce11e48bSBharat Bhushan 	kvm_guest_protect_msr(vcpu, MSR_DE, true);
1800ce11e48bSBharat Bhushan 	vcpu->guest_debug = dbg->control;
1801ce11e48bSBharat Bhushan 	vcpu->arch.shadow_dbg_reg.dbcr0 = 0;
1802ce11e48bSBharat Bhushan 	/* Set DBCR0_EDM in guest visible DBCR0 register. */
1803ce11e48bSBharat Bhushan 	vcpu->arch.dbg_reg.dbcr0 = DBCR0_EDM;
1804ce11e48bSBharat Bhushan 
1805ce11e48bSBharat Bhushan 	if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
1806ce11e48bSBharat Bhushan 		vcpu->arch.shadow_dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC;
1807ce11e48bSBharat Bhushan 
1808ce11e48bSBharat Bhushan 	/* Code below handles only HW breakpoints */
1809ce11e48bSBharat Bhushan 	dbg_reg = &(vcpu->arch.shadow_dbg_reg);
1810ce11e48bSBharat Bhushan 
1811ce11e48bSBharat Bhushan #ifdef CONFIG_KVM_BOOKE_HV
1812ce11e48bSBharat Bhushan 	/*
1813ce11e48bSBharat Bhushan 	 * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1
1814ce11e48bSBharat Bhushan 	 * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0
1815ce11e48bSBharat Bhushan 	 */
1816ce11e48bSBharat Bhushan 	dbg_reg->dbcr1 = 0;
1817ce11e48bSBharat Bhushan 	dbg_reg->dbcr2 = 0;
1818ce11e48bSBharat Bhushan #else
1819ce11e48bSBharat Bhushan 	/*
1820ce11e48bSBharat Bhushan 	 * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1
1821ce11e48bSBharat Bhushan 	 * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR
1822ce11e48bSBharat Bhushan 	 * is set.
1823ce11e48bSBharat Bhushan 	 */
1824ce11e48bSBharat Bhushan 	dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US |
1825ce11e48bSBharat Bhushan 			  DBCR1_IAC4US;
1826ce11e48bSBharat Bhushan 	dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
1827ce11e48bSBharat Bhushan #endif
1828ce11e48bSBharat Bhushan 
1829ce11e48bSBharat Bhushan 	if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
1830ce11e48bSBharat Bhushan 		return 0;
1831ce11e48bSBharat Bhushan 
1832ce11e48bSBharat Bhushan 	for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) {
1833ce11e48bSBharat Bhushan 		uint64_t addr = dbg->arch.bp[n].addr;
1834ce11e48bSBharat Bhushan 		uint32_t type = dbg->arch.bp[n].type;
1835ce11e48bSBharat Bhushan 
1836ce11e48bSBharat Bhushan 		if (type == KVMPPC_DEBUG_NONE)
1837ce11e48bSBharat Bhushan 			continue;
1838ce11e48bSBharat Bhushan 
1839ce11e48bSBharat Bhushan 		if (type & !(KVMPPC_DEBUG_WATCH_READ |
1840ce11e48bSBharat Bhushan 			     KVMPPC_DEBUG_WATCH_WRITE |
1841ce11e48bSBharat Bhushan 			     KVMPPC_DEBUG_BREAKPOINT))
1842ce11e48bSBharat Bhushan 			return -EINVAL;
1843ce11e48bSBharat Bhushan 
1844ce11e48bSBharat Bhushan 		if (type & KVMPPC_DEBUG_BREAKPOINT) {
1845ce11e48bSBharat Bhushan 			/* Setting H/W breakpoint */
1846ce11e48bSBharat Bhushan 			if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++))
1847ce11e48bSBharat Bhushan 				return -EINVAL;
1848ce11e48bSBharat Bhushan 		} else {
1849ce11e48bSBharat Bhushan 			/* Setting H/W watchpoint */
1850ce11e48bSBharat Bhushan 			if (kvmppc_booke_add_watchpoint(dbg_reg, addr,
1851ce11e48bSBharat Bhushan 							type, w++))
1852ce11e48bSBharat Bhushan 				return -EINVAL;
1853ce11e48bSBharat Bhushan 		}
1854ce11e48bSBharat Bhushan 	}
1855ce11e48bSBharat Bhushan 
1856ce11e48bSBharat Bhushan 	return 0;
1857ce11e48bSBharat Bhushan }
1858ce11e48bSBharat Bhushan 
185994fa9d99SScott Wood void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
186094fa9d99SScott Wood {
1861a47d72f3SPaul Mackerras 	vcpu->cpu = smp_processor_id();
1862d30f6e48SScott Wood 	current->thread.kvm_vcpu = vcpu;
186394fa9d99SScott Wood }
186494fa9d99SScott Wood 
186594fa9d99SScott Wood void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu)
186694fa9d99SScott Wood {
1867d30f6e48SScott Wood 	current->thread.kvm_vcpu = NULL;
1868a47d72f3SPaul Mackerras 	vcpu->cpu = -1;
1869ce11e48bSBharat Bhushan 
1870ce11e48bSBharat Bhushan 	/* Clear pending debug event in DBSR */
1871ce11e48bSBharat Bhushan 	kvmppc_clear_dbsr();
187294fa9d99SScott Wood }
187394fa9d99SScott Wood 
18743a167beaSAneesh Kumar K.V void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu)
18753a167beaSAneesh Kumar K.V {
1876cbbc58d4SAneesh Kumar K.V 	vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu);
18773a167beaSAneesh Kumar K.V }
18783a167beaSAneesh Kumar K.V 
18793a167beaSAneesh Kumar K.V int kvmppc_core_init_vm(struct kvm *kvm)
18803a167beaSAneesh Kumar K.V {
1881cbbc58d4SAneesh Kumar K.V 	return kvm->arch.kvm_ops->init_vm(kvm);
18823a167beaSAneesh Kumar K.V }
18833a167beaSAneesh Kumar K.V 
18843a167beaSAneesh Kumar K.V struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id)
18853a167beaSAneesh Kumar K.V {
1886cbbc58d4SAneesh Kumar K.V 	return kvm->arch.kvm_ops->vcpu_create(kvm, id);
18873a167beaSAneesh Kumar K.V }
18883a167beaSAneesh Kumar K.V 
18893a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu)
18903a167beaSAneesh Kumar K.V {
1891cbbc58d4SAneesh Kumar K.V 	vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu);
18923a167beaSAneesh Kumar K.V }
18933a167beaSAneesh Kumar K.V 
18943a167beaSAneesh Kumar K.V void kvmppc_core_destroy_vm(struct kvm *kvm)
18953a167beaSAneesh Kumar K.V {
1896cbbc58d4SAneesh Kumar K.V 	kvm->arch.kvm_ops->destroy_vm(kvm);
18973a167beaSAneesh Kumar K.V }
18983a167beaSAneesh Kumar K.V 
18993a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
19003a167beaSAneesh Kumar K.V {
1901cbbc58d4SAneesh Kumar K.V 	vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu);
19023a167beaSAneesh Kumar K.V }
19033a167beaSAneesh Kumar K.V 
19043a167beaSAneesh Kumar K.V void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu)
19053a167beaSAneesh Kumar K.V {
1906cbbc58d4SAneesh Kumar K.V 	vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu);
1907d9fbd03dSHollis Blanchard }
1908d9fbd03dSHollis Blanchard 
1909d9fbd03dSHollis Blanchard int __init kvmppc_booke_init(void)
1910d9fbd03dSHollis Blanchard {
1911d30f6e48SScott Wood #ifndef CONFIG_KVM_BOOKE_HV
1912d9fbd03dSHollis Blanchard 	unsigned long ivor[16];
19131d542d9cSBharat Bhushan 	unsigned long *handler = kvmppc_booke_handler_addr;
1914d9fbd03dSHollis Blanchard 	unsigned long max_ivor = 0;
19151d542d9cSBharat Bhushan 	unsigned long handler_len;
1916d9fbd03dSHollis Blanchard 	int i;
1917d9fbd03dSHollis Blanchard 
1918d9fbd03dSHollis Blanchard 	/* We install our own exception handlers by hijacking IVPR. IVPR must
1919d9fbd03dSHollis Blanchard 	 * be 16-bit aligned, so we need a 64KB allocation. */
1920d9fbd03dSHollis Blanchard 	kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO,
1921d9fbd03dSHollis Blanchard 	                                         VCPU_SIZE_ORDER);
1922d9fbd03dSHollis Blanchard 	if (!kvmppc_booke_handlers)
1923d9fbd03dSHollis Blanchard 		return -ENOMEM;
1924d9fbd03dSHollis Blanchard 
1925d9fbd03dSHollis Blanchard 	/* XXX make sure our handlers are smaller than Linux's */
1926d9fbd03dSHollis Blanchard 
1927d9fbd03dSHollis Blanchard 	/* Copy our interrupt handlers to match host IVORs. That way we don't
1928d9fbd03dSHollis Blanchard 	 * have to swap the IVORs on every guest/host transition. */
1929d9fbd03dSHollis Blanchard 	ivor[0] = mfspr(SPRN_IVOR0);
1930d9fbd03dSHollis Blanchard 	ivor[1] = mfspr(SPRN_IVOR1);
1931d9fbd03dSHollis Blanchard 	ivor[2] = mfspr(SPRN_IVOR2);
1932d9fbd03dSHollis Blanchard 	ivor[3] = mfspr(SPRN_IVOR3);
1933d9fbd03dSHollis Blanchard 	ivor[4] = mfspr(SPRN_IVOR4);
1934d9fbd03dSHollis Blanchard 	ivor[5] = mfspr(SPRN_IVOR5);
1935d9fbd03dSHollis Blanchard 	ivor[6] = mfspr(SPRN_IVOR6);
1936d9fbd03dSHollis Blanchard 	ivor[7] = mfspr(SPRN_IVOR7);
1937d9fbd03dSHollis Blanchard 	ivor[8] = mfspr(SPRN_IVOR8);
1938d9fbd03dSHollis Blanchard 	ivor[9] = mfspr(SPRN_IVOR9);
1939d9fbd03dSHollis Blanchard 	ivor[10] = mfspr(SPRN_IVOR10);
1940d9fbd03dSHollis Blanchard 	ivor[11] = mfspr(SPRN_IVOR11);
1941d9fbd03dSHollis Blanchard 	ivor[12] = mfspr(SPRN_IVOR12);
1942d9fbd03dSHollis Blanchard 	ivor[13] = mfspr(SPRN_IVOR13);
1943d9fbd03dSHollis Blanchard 	ivor[14] = mfspr(SPRN_IVOR14);
1944d9fbd03dSHollis Blanchard 	ivor[15] = mfspr(SPRN_IVOR15);
1945d9fbd03dSHollis Blanchard 
1946d9fbd03dSHollis Blanchard 	for (i = 0; i < 16; i++) {
1947d9fbd03dSHollis Blanchard 		if (ivor[i] > max_ivor)
19481d542d9cSBharat Bhushan 			max_ivor = i;
1949d9fbd03dSHollis Blanchard 
19501d542d9cSBharat Bhushan 		handler_len = handler[i + 1] - handler[i];
1951d9fbd03dSHollis Blanchard 		memcpy((void *)kvmppc_booke_handlers + ivor[i],
19521d542d9cSBharat Bhushan 		       (void *)handler[i], handler_len);
1953d9fbd03dSHollis Blanchard 	}
19541d542d9cSBharat Bhushan 
19551d542d9cSBharat Bhushan 	handler_len = handler[max_ivor + 1] - handler[max_ivor];
19561d542d9cSBharat Bhushan 	flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers +
19571d542d9cSBharat Bhushan 			   ivor[max_ivor] + handler_len);
1958d30f6e48SScott Wood #endif /* !BOOKE_HV */
1959db93f574SHollis Blanchard 	return 0;
1960d9fbd03dSHollis Blanchard }
1961d9fbd03dSHollis Blanchard 
1962db93f574SHollis Blanchard void __exit kvmppc_booke_exit(void)
1963d9fbd03dSHollis Blanchard {
1964d9fbd03dSHollis Blanchard 	free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER);
1965d9fbd03dSHollis Blanchard 	kvm_exit();
1966d9fbd03dSHollis Blanchard }
1967