114cf11afSPaul Mackerras /* 214cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 3fe04b112SScott Wood * Copyright 2007-2010 Freescale Semiconductor, Inc. 414cf11afSPaul Mackerras * 514cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or 614cf11afSPaul Mackerras * modify it under the terms of the GNU General Public License 714cf11afSPaul Mackerras * as published by the Free Software Foundation; either version 814cf11afSPaul Mackerras * 2 of the License, or (at your option) any later version. 914cf11afSPaul Mackerras * 1014cf11afSPaul Mackerras * Modified by Cort Dougan (cort@cs.nmt.edu) 1114cf11afSPaul Mackerras * and Paul Mackerras (paulus@samba.org) 1214cf11afSPaul Mackerras */ 1314cf11afSPaul Mackerras 1414cf11afSPaul Mackerras /* 1514cf11afSPaul Mackerras * This file handles the architecture-dependent parts of hardware exceptions 1614cf11afSPaul Mackerras */ 1714cf11afSPaul Mackerras 1814cf11afSPaul Mackerras #include <linux/errno.h> 1914cf11afSPaul Mackerras #include <linux/sched.h> 2014cf11afSPaul Mackerras #include <linux/kernel.h> 2114cf11afSPaul Mackerras #include <linux/mm.h> 2214cf11afSPaul Mackerras #include <linux/stddef.h> 2314cf11afSPaul Mackerras #include <linux/unistd.h> 248dad3f92SPaul Mackerras #include <linux/ptrace.h> 2514cf11afSPaul Mackerras #include <linux/user.h> 2614cf11afSPaul Mackerras #include <linux/interrupt.h> 2714cf11afSPaul Mackerras #include <linux/init.h> 2814cf11afSPaul Mackerras #include <linux/module.h> 298dad3f92SPaul Mackerras #include <linux/prctl.h> 3014cf11afSPaul Mackerras #include <linux/delay.h> 3114cf11afSPaul Mackerras #include <linux/kprobes.h> 32cc532915SMichael Ellerman #include <linux/kexec.h> 335474c120SMichael Hanselmann #include <linux/backlight.h> 3473c9ceabSJeremy Fitzhardinge #include <linux/bug.h> 351eeb66a1SChristoph Hellwig #include <linux/kdebug.h> 3680947e7cSGeert Uytterhoeven #include <linux/debugfs.h> 3776462232SChristian Dietrich #include <linux/ratelimit.h> 3814cf11afSPaul Mackerras 3980947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h> 4014cf11afSPaul Mackerras #include <asm/pgtable.h> 4114cf11afSPaul Mackerras #include <asm/uaccess.h> 4214cf11afSPaul Mackerras #include <asm/io.h> 4386417780SPaul Mackerras #include <asm/machdep.h> 4486417780SPaul Mackerras #include <asm/rtas.h> 45f7f6f4feSDavid Gibson #include <asm/pmc.h> 46dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 4714cf11afSPaul Mackerras #include <asm/reg.h> 4886417780SPaul Mackerras #endif 4914cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT 5014cf11afSPaul Mackerras #include <asm/backlight.h> 5114cf11afSPaul Mackerras #endif 52dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 5386417780SPaul Mackerras #include <asm/firmware.h> 54dc1c1ca3SStephen Rothwell #include <asm/processor.h> 55dc1c1ca3SStephen Rothwell #endif 56c0ce7d08SDavid Wilder #include <asm/kexec.h> 5716c57b36SKumar Gala #include <asm/ppc-opcode.h> 58cce1f106SShaohui Xie #include <asm/rio.h> 59ebaeb5aeSMahesh Salgaonkar #include <asm/fadump.h> 60ae3a197eSDavid Howells #include <asm/switch_to.h> 61*f54db641SMichael Neuling #include <asm/tm.h> 62ae3a197eSDavid Howells #include <asm/debug.h> 63dc1c1ca3SStephen Rothwell 647dbb922cSOlof Johansson #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC) 655be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly; 665be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly; 675be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly; 685be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly; 695be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly; 709422de3eSMichael Neuling int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly; 715be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly; 7214cf11afSPaul Mackerras 7314cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger); 7414cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi); 7514cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt); 7614cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep); 7714cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match); 789422de3eSMichael Neuling EXPORT_SYMBOL(__debugger_break_match); 7914cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler); 8014cf11afSPaul Mackerras #endif 8114cf11afSPaul Mackerras 828b3c34cfSMichael Neuling /* Transactional Memory trap debug */ 838b3c34cfSMichael Neuling #ifdef TM_DEBUG_SW 848b3c34cfSMichael Neuling #define TM_DEBUG(x...) printk(KERN_INFO x) 858b3c34cfSMichael Neuling #else 868b3c34cfSMichael Neuling #define TM_DEBUG(x...) do { } while(0) 878b3c34cfSMichael Neuling #endif 888b3c34cfSMichael Neuling 8914cf11afSPaul Mackerras /* 9014cf11afSPaul Mackerras * Trap & Exception support 9114cf11afSPaul Mackerras */ 9214cf11afSPaul Mackerras 936031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT 946031d9d9Santon@samba.org static void pmac_backlight_unblank(void) 956031d9d9Santon@samba.org { 966031d9d9Santon@samba.org mutex_lock(&pmac_backlight_mutex); 976031d9d9Santon@samba.org if (pmac_backlight) { 986031d9d9Santon@samba.org struct backlight_properties *props; 996031d9d9Santon@samba.org 1006031d9d9Santon@samba.org props = &pmac_backlight->props; 1016031d9d9Santon@samba.org props->brightness = props->max_brightness; 1026031d9d9Santon@samba.org props->power = FB_BLANK_UNBLANK; 1036031d9d9Santon@samba.org backlight_update_status(pmac_backlight); 1046031d9d9Santon@samba.org } 1056031d9d9Santon@samba.org mutex_unlock(&pmac_backlight_mutex); 1066031d9d9Santon@samba.org } 1076031d9d9Santon@samba.org #else 1086031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { } 1096031d9d9Santon@samba.org #endif 1106031d9d9Santon@samba.org 111760ca4dcSAnton Blanchard static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED; 112760ca4dcSAnton Blanchard static int die_owner = -1; 113760ca4dcSAnton Blanchard static unsigned int die_nest_count; 114c0ce7d08SDavid Wilder static int die_counter; 115760ca4dcSAnton Blanchard 116760ca4dcSAnton Blanchard static unsigned __kprobes long oops_begin(struct pt_regs *regs) 117760ca4dcSAnton Blanchard { 118760ca4dcSAnton Blanchard int cpu; 11934c2a14fSanton@samba.org unsigned long flags; 12014cf11afSPaul Mackerras 12114cf11afSPaul Mackerras if (debugger(regs)) 12214cf11afSPaul Mackerras return 1; 12314cf11afSPaul Mackerras 124293e4688Santon@samba.org oops_enter(); 125293e4688Santon@samba.org 126760ca4dcSAnton Blanchard /* racy, but better than risking deadlock. */ 127760ca4dcSAnton Blanchard raw_local_irq_save(flags); 128760ca4dcSAnton Blanchard cpu = smp_processor_id(); 129760ca4dcSAnton Blanchard if (!arch_spin_trylock(&die_lock)) { 130760ca4dcSAnton Blanchard if (cpu == die_owner) 131760ca4dcSAnton Blanchard /* nested oops. should stop eventually */; 132760ca4dcSAnton Blanchard else 133760ca4dcSAnton Blanchard arch_spin_lock(&die_lock); 134760ca4dcSAnton Blanchard } 135760ca4dcSAnton Blanchard die_nest_count++; 136760ca4dcSAnton Blanchard die_owner = cpu; 13714cf11afSPaul Mackerras console_verbose(); 13814cf11afSPaul Mackerras bust_spinlocks(1); 1396031d9d9Santon@samba.org if (machine_is(powermac)) 1406031d9d9Santon@samba.org pmac_backlight_unblank(); 141760ca4dcSAnton Blanchard return flags; 14234c2a14fSanton@samba.org } 1435474c120SMichael Hanselmann 144760ca4dcSAnton Blanchard static void __kprobes oops_end(unsigned long flags, struct pt_regs *regs, 145760ca4dcSAnton Blanchard int signr) 146760ca4dcSAnton Blanchard { 14714cf11afSPaul Mackerras bust_spinlocks(0); 148760ca4dcSAnton Blanchard die_owner = -1; 149bcdcd8e7SPavel Emelianov add_taint(TAINT_DIE); 150760ca4dcSAnton Blanchard die_nest_count--; 15158154c8cSAnton Blanchard oops_exit(); 15258154c8cSAnton Blanchard printk("\n"); 153760ca4dcSAnton Blanchard if (!die_nest_count) 154760ca4dcSAnton Blanchard /* Nest count reaches zero, release the lock. */ 155760ca4dcSAnton Blanchard arch_spin_unlock(&die_lock); 156760ca4dcSAnton Blanchard raw_local_irq_restore(flags); 157cc532915SMichael Ellerman 158ebaeb5aeSMahesh Salgaonkar crash_fadump(regs, "die oops"); 159ebaeb5aeSMahesh Salgaonkar 1609b00ac06SAnton Blanchard /* 1619b00ac06SAnton Blanchard * A system reset (0x100) is a request to dump, so we always send 1629b00ac06SAnton Blanchard * it through the crashdump code. 1639b00ac06SAnton Blanchard */ 1649b00ac06SAnton Blanchard if (kexec_should_crash(current) || (TRAP(regs) == 0x100)) { 165cc532915SMichael Ellerman crash_kexec(regs); 1669b00ac06SAnton Blanchard 1679b00ac06SAnton Blanchard /* 1689b00ac06SAnton Blanchard * We aren't the primary crash CPU. We need to send it 1699b00ac06SAnton Blanchard * to a holding pattern to avoid it ending up in the panic 1709b00ac06SAnton Blanchard * code. 1719b00ac06SAnton Blanchard */ 172c0ce7d08SDavid Wilder crash_kexec_secondary(regs); 1739b00ac06SAnton Blanchard } 17414cf11afSPaul Mackerras 175760ca4dcSAnton Blanchard if (!signr) 176760ca4dcSAnton Blanchard return; 177760ca4dcSAnton Blanchard 17858154c8cSAnton Blanchard /* 17958154c8cSAnton Blanchard * While our oops output is serialised by a spinlock, output 18058154c8cSAnton Blanchard * from panic() called below can race and corrupt it. If we 18158154c8cSAnton Blanchard * know we are going to panic, delay for 1 second so we have a 18258154c8cSAnton Blanchard * chance to get clean backtraces from all CPUs that are oopsing. 18358154c8cSAnton Blanchard */ 18458154c8cSAnton Blanchard if (in_interrupt() || panic_on_oops || !current->pid || 18558154c8cSAnton Blanchard is_global_init(current)) { 18658154c8cSAnton Blanchard mdelay(MSEC_PER_SEC); 18758154c8cSAnton Blanchard } 18858154c8cSAnton Blanchard 18914cf11afSPaul Mackerras if (in_interrupt()) 19014cf11afSPaul Mackerras panic("Fatal exception in interrupt"); 191cea6a4baSHorms if (panic_on_oops) 192012c437dSHorms panic("Fatal exception"); 193760ca4dcSAnton Blanchard do_exit(signr); 194760ca4dcSAnton Blanchard } 195cea6a4baSHorms 196760ca4dcSAnton Blanchard static int __kprobes __die(const char *str, struct pt_regs *regs, long err) 197760ca4dcSAnton Blanchard { 198760ca4dcSAnton Blanchard printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter); 199760ca4dcSAnton Blanchard #ifdef CONFIG_PREEMPT 200760ca4dcSAnton Blanchard printk("PREEMPT "); 201760ca4dcSAnton Blanchard #endif 202760ca4dcSAnton Blanchard #ifdef CONFIG_SMP 203760ca4dcSAnton Blanchard printk("SMP NR_CPUS=%d ", NR_CPUS); 204760ca4dcSAnton Blanchard #endif 205760ca4dcSAnton Blanchard #ifdef CONFIG_DEBUG_PAGEALLOC 206760ca4dcSAnton Blanchard printk("DEBUG_PAGEALLOC "); 207760ca4dcSAnton Blanchard #endif 208760ca4dcSAnton Blanchard #ifdef CONFIG_NUMA 209760ca4dcSAnton Blanchard printk("NUMA "); 210760ca4dcSAnton Blanchard #endif 211760ca4dcSAnton Blanchard printk("%s\n", ppc_md.name ? ppc_md.name : ""); 212760ca4dcSAnton Blanchard 213760ca4dcSAnton Blanchard if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP) 214760ca4dcSAnton Blanchard return 1; 215760ca4dcSAnton Blanchard 216760ca4dcSAnton Blanchard print_modules(); 217760ca4dcSAnton Blanchard show_regs(regs); 21814cf11afSPaul Mackerras 21914cf11afSPaul Mackerras return 0; 22014cf11afSPaul Mackerras } 22114cf11afSPaul Mackerras 222760ca4dcSAnton Blanchard void die(const char *str, struct pt_regs *regs, long err) 223760ca4dcSAnton Blanchard { 224760ca4dcSAnton Blanchard unsigned long flags = oops_begin(regs); 225760ca4dcSAnton Blanchard 226760ca4dcSAnton Blanchard if (__die(str, regs, err)) 227760ca4dcSAnton Blanchard err = 0; 228760ca4dcSAnton Blanchard oops_end(flags, regs, err); 229760ca4dcSAnton Blanchard } 230760ca4dcSAnton Blanchard 23125baa35bSOleg Nesterov void user_single_step_siginfo(struct task_struct *tsk, 23225baa35bSOleg Nesterov struct pt_regs *regs, siginfo_t *info) 23325baa35bSOleg Nesterov { 23425baa35bSOleg Nesterov memset(info, 0, sizeof(*info)); 23525baa35bSOleg Nesterov info->si_signo = SIGTRAP; 23625baa35bSOleg Nesterov info->si_code = TRAP_TRACE; 23725baa35bSOleg Nesterov info->si_addr = (void __user *)regs->nip; 23825baa35bSOleg Nesterov } 23925baa35bSOleg Nesterov 24014cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr) 24114cf11afSPaul Mackerras { 24214cf11afSPaul Mackerras siginfo_t info; 243d0c3d534SOlof Johansson const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \ 244d0c3d534SOlof Johansson "at %08lx nip %08lx lr %08lx code %x\n"; 245d0c3d534SOlof Johansson const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \ 246d0c3d534SOlof Johansson "at %016lx nip %016lx lr %016lx code %x\n"; 24714cf11afSPaul Mackerras 24814cf11afSPaul Mackerras if (!user_mode(regs)) { 249760ca4dcSAnton Blanchard die("Exception in kernel mode", regs, signr); 25014cf11afSPaul Mackerras return; 251760ca4dcSAnton Blanchard } 252760ca4dcSAnton Blanchard 253760ca4dcSAnton Blanchard if (show_unhandled_signals && unhandled_signal(current, signr)) { 25476462232SChristian Dietrich printk_ratelimited(regs->msr & MSR_64BIT ? fmt64 : fmt32, 255d0c3d534SOlof Johansson current->comm, current->pid, signr, 256d0c3d534SOlof Johansson addr, regs->nip, regs->link, code); 25714cf11afSPaul Mackerras } 25814cf11afSPaul Mackerras 259a3512b2dSBenjamin Herrenschmidt if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs)) 2609f2f79e3SBenjamin Herrenschmidt local_irq_enable(); 2619f2f79e3SBenjamin Herrenschmidt 26241ab5266SAnanth N Mavinakayanahalli current->thread.trap_nr = code; 26314cf11afSPaul Mackerras memset(&info, 0, sizeof(info)); 26414cf11afSPaul Mackerras info.si_signo = signr; 26514cf11afSPaul Mackerras info.si_code = code; 26614cf11afSPaul Mackerras info.si_addr = (void __user *) addr; 26714cf11afSPaul Mackerras force_sig_info(signr, &info, current); 26814cf11afSPaul Mackerras } 26914cf11afSPaul Mackerras 27014cf11afSPaul Mackerras #ifdef CONFIG_PPC64 27114cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs) 27214cf11afSPaul Mackerras { 27314cf11afSPaul Mackerras /* See if any machine dependent calls */ 274c902be71SArnd Bergmann if (ppc_md.system_reset_exception) { 275c902be71SArnd Bergmann if (ppc_md.system_reset_exception(regs)) 276c902be71SArnd Bergmann return; 277c902be71SArnd Bergmann } 27814cf11afSPaul Mackerras 2798dad3f92SPaul Mackerras die("System Reset", regs, SIGABRT); 28014cf11afSPaul Mackerras 28114cf11afSPaul Mackerras /* Must die if the interrupt is not recoverable */ 28214cf11afSPaul Mackerras if (!(regs->msr & MSR_RI)) 28314cf11afSPaul Mackerras panic("Unrecoverable System Reset"); 28414cf11afSPaul Mackerras 28514cf11afSPaul Mackerras /* What should we do here? We could issue a shutdown or hard reset. */ 28614cf11afSPaul Mackerras } 28714cf11afSPaul Mackerras #endif 28814cf11afSPaul Mackerras 28914cf11afSPaul Mackerras /* 29014cf11afSPaul Mackerras * I/O accesses can cause machine checks on powermacs. 29114cf11afSPaul Mackerras * Check if the NIP corresponds to the address of a sync 29214cf11afSPaul Mackerras * instruction for which there is an entry in the exception 29314cf11afSPaul Mackerras * table. 29414cf11afSPaul Mackerras * Note that the 601 only takes a machine check on TEA 29514cf11afSPaul Mackerras * (transfer error ack) signal assertion, and does not 29614cf11afSPaul Mackerras * set any of the top 16 bits of SRR1. 29714cf11afSPaul Mackerras * -- paulus. 29814cf11afSPaul Mackerras */ 29914cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs) 30014cf11afSPaul Mackerras { 30168a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32 30214cf11afSPaul Mackerras unsigned long msr = regs->msr; 30314cf11afSPaul Mackerras const struct exception_table_entry *entry; 30414cf11afSPaul Mackerras unsigned int *nip = (unsigned int *)regs->nip; 30514cf11afSPaul Mackerras 30614cf11afSPaul Mackerras if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000))) 30714cf11afSPaul Mackerras && (entry = search_exception_tables(regs->nip)) != NULL) { 30814cf11afSPaul Mackerras /* 30914cf11afSPaul Mackerras * Check that it's a sync instruction, or somewhere 31014cf11afSPaul Mackerras * in the twi; isync; nop sequence that inb/inw/inl uses. 31114cf11afSPaul Mackerras * As the address is in the exception table 31214cf11afSPaul Mackerras * we should be able to read the instr there. 31314cf11afSPaul Mackerras * For the debug message, we look at the preceding 31414cf11afSPaul Mackerras * load or store. 31514cf11afSPaul Mackerras */ 31614cf11afSPaul Mackerras if (*nip == 0x60000000) /* nop */ 31714cf11afSPaul Mackerras nip -= 2; 31814cf11afSPaul Mackerras else if (*nip == 0x4c00012c) /* isync */ 31914cf11afSPaul Mackerras --nip; 32014cf11afSPaul Mackerras if (*nip == 0x7c0004ac || (*nip >> 26) == 3) { 32114cf11afSPaul Mackerras /* sync or twi */ 32214cf11afSPaul Mackerras unsigned int rb; 32314cf11afSPaul Mackerras 32414cf11afSPaul Mackerras --nip; 32514cf11afSPaul Mackerras rb = (*nip >> 11) & 0x1f; 32614cf11afSPaul Mackerras printk(KERN_DEBUG "%s bad port %lx at %p\n", 32714cf11afSPaul Mackerras (*nip & 0x100)? "OUT to": "IN from", 32814cf11afSPaul Mackerras regs->gpr[rb] - _IO_BASE, nip); 32914cf11afSPaul Mackerras regs->msr |= MSR_RI; 33014cf11afSPaul Mackerras regs->nip = entry->fixup; 33114cf11afSPaul Mackerras return 1; 33214cf11afSPaul Mackerras } 33314cf11afSPaul Mackerras } 33468a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */ 33514cf11afSPaul Mackerras return 0; 33614cf11afSPaul Mackerras } 33714cf11afSPaul Mackerras 338172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS 33914cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception 34014cf11afSPaul Mackerras is in the ESR. */ 34114cf11afSPaul Mackerras #define get_reason(regs) ((regs)->dsisr) 34214cf11afSPaul Mackerras #ifndef CONFIG_FSL_BOOKE 34314cf11afSPaul Mackerras #define get_mc_reason(regs) ((regs)->dsisr) 34414cf11afSPaul Mackerras #else 345fe04b112SScott Wood #define get_mc_reason(regs) (mfspr(SPRN_MCSR)) 34614cf11afSPaul Mackerras #endif 34714cf11afSPaul Mackerras #define REASON_FP ESR_FP 34814cf11afSPaul Mackerras #define REASON_ILLEGAL (ESR_PIL | ESR_PUO) 34914cf11afSPaul Mackerras #define REASON_PRIVILEGED ESR_PPR 35014cf11afSPaul Mackerras #define REASON_TRAP ESR_PTR 35114cf11afSPaul Mackerras 35214cf11afSPaul Mackerras /* single-step stuff */ 35314cf11afSPaul Mackerras #define single_stepping(regs) (current->thread.dbcr0 & DBCR0_IC) 35414cf11afSPaul Mackerras #define clear_single_step(regs) (current->thread.dbcr0 &= ~DBCR0_IC) 35514cf11afSPaul Mackerras 35614cf11afSPaul Mackerras #else 35714cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program 35814cf11afSPaul Mackerras exception is in the MSR. */ 35914cf11afSPaul Mackerras #define get_reason(regs) ((regs)->msr) 36014cf11afSPaul Mackerras #define get_mc_reason(regs) ((regs)->msr) 3618b3c34cfSMichael Neuling #define REASON_TM 0x200000 36214cf11afSPaul Mackerras #define REASON_FP 0x100000 36314cf11afSPaul Mackerras #define REASON_ILLEGAL 0x80000 36414cf11afSPaul Mackerras #define REASON_PRIVILEGED 0x40000 36514cf11afSPaul Mackerras #define REASON_TRAP 0x20000 36614cf11afSPaul Mackerras 36714cf11afSPaul Mackerras #define single_stepping(regs) ((regs)->msr & MSR_SE) 36814cf11afSPaul Mackerras #define clear_single_step(regs) ((regs)->msr &= ~MSR_SE) 36914cf11afSPaul Mackerras #endif 37014cf11afSPaul Mackerras 37147c0bd1aSBenjamin Herrenschmidt #if defined(CONFIG_4xx) 37247c0bd1aSBenjamin Herrenschmidt int machine_check_4xx(struct pt_regs *regs) 37314cf11afSPaul Mackerras { 3741a6a4ffeSKumar Gala unsigned long reason = get_mc_reason(regs); 37514cf11afSPaul Mackerras 37614cf11afSPaul Mackerras if (reason & ESR_IMCP) { 37714cf11afSPaul Mackerras printk("Instruction"); 37814cf11afSPaul Mackerras mtspr(SPRN_ESR, reason & ~ESR_IMCP); 37914cf11afSPaul Mackerras } else 38014cf11afSPaul Mackerras printk("Data"); 38114cf11afSPaul Mackerras printk(" machine check in kernel mode.\n"); 38247c0bd1aSBenjamin Herrenschmidt 38347c0bd1aSBenjamin Herrenschmidt return 0; 38447c0bd1aSBenjamin Herrenschmidt } 38547c0bd1aSBenjamin Herrenschmidt 38647c0bd1aSBenjamin Herrenschmidt int machine_check_440A(struct pt_regs *regs) 38747c0bd1aSBenjamin Herrenschmidt { 38847c0bd1aSBenjamin Herrenschmidt unsigned long reason = get_mc_reason(regs); 38947c0bd1aSBenjamin Herrenschmidt 39014cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 39114cf11afSPaul Mackerras if (reason & ESR_IMCP){ 39214cf11afSPaul Mackerras printk("Instruction Synchronous Machine Check exception\n"); 39314cf11afSPaul Mackerras mtspr(SPRN_ESR, reason & ~ESR_IMCP); 39414cf11afSPaul Mackerras } 39514cf11afSPaul Mackerras else { 39614cf11afSPaul Mackerras u32 mcsr = mfspr(SPRN_MCSR); 39714cf11afSPaul Mackerras if (mcsr & MCSR_IB) 39814cf11afSPaul Mackerras printk("Instruction Read PLB Error\n"); 39914cf11afSPaul Mackerras if (mcsr & MCSR_DRB) 40014cf11afSPaul Mackerras printk("Data Read PLB Error\n"); 40114cf11afSPaul Mackerras if (mcsr & MCSR_DWB) 40214cf11afSPaul Mackerras printk("Data Write PLB Error\n"); 40314cf11afSPaul Mackerras if (mcsr & MCSR_TLBP) 40414cf11afSPaul Mackerras printk("TLB Parity Error\n"); 40514cf11afSPaul Mackerras if (mcsr & MCSR_ICP){ 40614cf11afSPaul Mackerras flush_instruction_cache(); 40714cf11afSPaul Mackerras printk("I-Cache Parity Error\n"); 40814cf11afSPaul Mackerras } 40914cf11afSPaul Mackerras if (mcsr & MCSR_DCSP) 41014cf11afSPaul Mackerras printk("D-Cache Search Parity Error\n"); 41114cf11afSPaul Mackerras if (mcsr & MCSR_DCFP) 41214cf11afSPaul Mackerras printk("D-Cache Flush Parity Error\n"); 41314cf11afSPaul Mackerras if (mcsr & MCSR_IMPE) 41414cf11afSPaul Mackerras printk("Machine Check exception is imprecise\n"); 41514cf11afSPaul Mackerras 41614cf11afSPaul Mackerras /* Clear MCSR */ 41714cf11afSPaul Mackerras mtspr(SPRN_MCSR, mcsr); 41814cf11afSPaul Mackerras } 41947c0bd1aSBenjamin Herrenschmidt return 0; 42047c0bd1aSBenjamin Herrenschmidt } 421fc5e7097SDave Kleikamp 422fc5e7097SDave Kleikamp int machine_check_47x(struct pt_regs *regs) 423fc5e7097SDave Kleikamp { 424fc5e7097SDave Kleikamp unsigned long reason = get_mc_reason(regs); 425fc5e7097SDave Kleikamp u32 mcsr; 426fc5e7097SDave Kleikamp 427fc5e7097SDave Kleikamp printk(KERN_ERR "Machine check in kernel mode.\n"); 428fc5e7097SDave Kleikamp if (reason & ESR_IMCP) { 429fc5e7097SDave Kleikamp printk(KERN_ERR 430fc5e7097SDave Kleikamp "Instruction Synchronous Machine Check exception\n"); 431fc5e7097SDave Kleikamp mtspr(SPRN_ESR, reason & ~ESR_IMCP); 432fc5e7097SDave Kleikamp return 0; 433fc5e7097SDave Kleikamp } 434fc5e7097SDave Kleikamp mcsr = mfspr(SPRN_MCSR); 435fc5e7097SDave Kleikamp if (mcsr & MCSR_IB) 436fc5e7097SDave Kleikamp printk(KERN_ERR "Instruction Read PLB Error\n"); 437fc5e7097SDave Kleikamp if (mcsr & MCSR_DRB) 438fc5e7097SDave Kleikamp printk(KERN_ERR "Data Read PLB Error\n"); 439fc5e7097SDave Kleikamp if (mcsr & MCSR_DWB) 440fc5e7097SDave Kleikamp printk(KERN_ERR "Data Write PLB Error\n"); 441fc5e7097SDave Kleikamp if (mcsr & MCSR_TLBP) 442fc5e7097SDave Kleikamp printk(KERN_ERR "TLB Parity Error\n"); 443fc5e7097SDave Kleikamp if (mcsr & MCSR_ICP) { 444fc5e7097SDave Kleikamp flush_instruction_cache(); 445fc5e7097SDave Kleikamp printk(KERN_ERR "I-Cache Parity Error\n"); 446fc5e7097SDave Kleikamp } 447fc5e7097SDave Kleikamp if (mcsr & MCSR_DCSP) 448fc5e7097SDave Kleikamp printk(KERN_ERR "D-Cache Search Parity Error\n"); 449fc5e7097SDave Kleikamp if (mcsr & PPC47x_MCSR_GPR) 450fc5e7097SDave Kleikamp printk(KERN_ERR "GPR Parity Error\n"); 451fc5e7097SDave Kleikamp if (mcsr & PPC47x_MCSR_FPR) 452fc5e7097SDave Kleikamp printk(KERN_ERR "FPR Parity Error\n"); 453fc5e7097SDave Kleikamp if (mcsr & PPC47x_MCSR_IPR) 454fc5e7097SDave Kleikamp printk(KERN_ERR "Machine Check exception is imprecise\n"); 455fc5e7097SDave Kleikamp 456fc5e7097SDave Kleikamp /* Clear MCSR */ 457fc5e7097SDave Kleikamp mtspr(SPRN_MCSR, mcsr); 458fc5e7097SDave Kleikamp 459fc5e7097SDave Kleikamp return 0; 460fc5e7097SDave Kleikamp } 46114cf11afSPaul Mackerras #elif defined(CONFIG_E500) 462fe04b112SScott Wood int machine_check_e500mc(struct pt_regs *regs) 463fe04b112SScott Wood { 464fe04b112SScott Wood unsigned long mcsr = mfspr(SPRN_MCSR); 465fe04b112SScott Wood unsigned long reason = mcsr; 466fe04b112SScott Wood int recoverable = 1; 467fe04b112SScott Wood 46882a9a480SScott Wood if (reason & MCSR_LD) { 469cce1f106SShaohui Xie recoverable = fsl_rio_mcheck_exception(regs); 470cce1f106SShaohui Xie if (recoverable == 1) 471cce1f106SShaohui Xie goto silent_out; 472cce1f106SShaohui Xie } 473cce1f106SShaohui Xie 474fe04b112SScott Wood printk("Machine check in kernel mode.\n"); 475fe04b112SScott Wood printk("Caused by (from MCSR=%lx): ", reason); 476fe04b112SScott Wood 477fe04b112SScott Wood if (reason & MCSR_MCP) 478fe04b112SScott Wood printk("Machine Check Signal\n"); 479fe04b112SScott Wood 480fe04b112SScott Wood if (reason & MCSR_ICPERR) { 481fe04b112SScott Wood printk("Instruction Cache Parity Error\n"); 482fe04b112SScott Wood 483fe04b112SScott Wood /* 484fe04b112SScott Wood * This is recoverable by invalidating the i-cache. 485fe04b112SScott Wood */ 486fe04b112SScott Wood mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI); 487fe04b112SScott Wood while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI) 488fe04b112SScott Wood ; 489fe04b112SScott Wood 490fe04b112SScott Wood /* 491fe04b112SScott Wood * This will generally be accompanied by an instruction 492fe04b112SScott Wood * fetch error report -- only treat MCSR_IF as fatal 493fe04b112SScott Wood * if it wasn't due to an L1 parity error. 494fe04b112SScott Wood */ 495fe04b112SScott Wood reason &= ~MCSR_IF; 496fe04b112SScott Wood } 497fe04b112SScott Wood 498fe04b112SScott Wood if (reason & MCSR_DCPERR_MC) { 499fe04b112SScott Wood printk("Data Cache Parity Error\n"); 50037caf9f2SKumar Gala 50137caf9f2SKumar Gala /* 50237caf9f2SKumar Gala * In write shadow mode we auto-recover from the error, but it 50337caf9f2SKumar Gala * may still get logged and cause a machine check. We should 50437caf9f2SKumar Gala * only treat the non-write shadow case as non-recoverable. 50537caf9f2SKumar Gala */ 50637caf9f2SKumar Gala if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS)) 507fe04b112SScott Wood recoverable = 0; 508fe04b112SScott Wood } 509fe04b112SScott Wood 510fe04b112SScott Wood if (reason & MCSR_L2MMU_MHIT) { 511fe04b112SScott Wood printk("Hit on multiple TLB entries\n"); 512fe04b112SScott Wood recoverable = 0; 513fe04b112SScott Wood } 514fe04b112SScott Wood 515fe04b112SScott Wood if (reason & MCSR_NMI) 516fe04b112SScott Wood printk("Non-maskable interrupt\n"); 517fe04b112SScott Wood 518fe04b112SScott Wood if (reason & MCSR_IF) { 519fe04b112SScott Wood printk("Instruction Fetch Error Report\n"); 520fe04b112SScott Wood recoverable = 0; 521fe04b112SScott Wood } 522fe04b112SScott Wood 523fe04b112SScott Wood if (reason & MCSR_LD) { 524fe04b112SScott Wood printk("Load Error Report\n"); 525fe04b112SScott Wood recoverable = 0; 526fe04b112SScott Wood } 527fe04b112SScott Wood 528fe04b112SScott Wood if (reason & MCSR_ST) { 529fe04b112SScott Wood printk("Store Error Report\n"); 530fe04b112SScott Wood recoverable = 0; 531fe04b112SScott Wood } 532fe04b112SScott Wood 533fe04b112SScott Wood if (reason & MCSR_LDG) { 534fe04b112SScott Wood printk("Guarded Load Error Report\n"); 535fe04b112SScott Wood recoverable = 0; 536fe04b112SScott Wood } 537fe04b112SScott Wood 538fe04b112SScott Wood if (reason & MCSR_TLBSYNC) 539fe04b112SScott Wood printk("Simultaneous tlbsync operations\n"); 540fe04b112SScott Wood 541fe04b112SScott Wood if (reason & MCSR_BSL2_ERR) { 542fe04b112SScott Wood printk("Level 2 Cache Error\n"); 543fe04b112SScott Wood recoverable = 0; 544fe04b112SScott Wood } 545fe04b112SScott Wood 546fe04b112SScott Wood if (reason & MCSR_MAV) { 547fe04b112SScott Wood u64 addr; 548fe04b112SScott Wood 549fe04b112SScott Wood addr = mfspr(SPRN_MCAR); 550fe04b112SScott Wood addr |= (u64)mfspr(SPRN_MCARU) << 32; 551fe04b112SScott Wood 552fe04b112SScott Wood printk("Machine Check %s Address: %#llx\n", 553fe04b112SScott Wood reason & MCSR_MEA ? "Effective" : "Physical", addr); 554fe04b112SScott Wood } 555fe04b112SScott Wood 556cce1f106SShaohui Xie silent_out: 557fe04b112SScott Wood mtspr(SPRN_MCSR, mcsr); 558fe04b112SScott Wood return mfspr(SPRN_MCSR) == 0 && recoverable; 559fe04b112SScott Wood } 560fe04b112SScott Wood 56147c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs) 56247c0bd1aSBenjamin Herrenschmidt { 56347c0bd1aSBenjamin Herrenschmidt unsigned long reason = get_mc_reason(regs); 56447c0bd1aSBenjamin Herrenschmidt 565cce1f106SShaohui Xie if (reason & MCSR_BUS_RBERR) { 566cce1f106SShaohui Xie if (fsl_rio_mcheck_exception(regs)) 567cce1f106SShaohui Xie return 1; 568cce1f106SShaohui Xie } 569cce1f106SShaohui Xie 57014cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 57114cf11afSPaul Mackerras printk("Caused by (from MCSR=%lx): ", reason); 57214cf11afSPaul Mackerras 57314cf11afSPaul Mackerras if (reason & MCSR_MCP) 57414cf11afSPaul Mackerras printk("Machine Check Signal\n"); 57514cf11afSPaul Mackerras if (reason & MCSR_ICPERR) 57614cf11afSPaul Mackerras printk("Instruction Cache Parity Error\n"); 57714cf11afSPaul Mackerras if (reason & MCSR_DCP_PERR) 57814cf11afSPaul Mackerras printk("Data Cache Push Parity Error\n"); 57914cf11afSPaul Mackerras if (reason & MCSR_DCPERR) 58014cf11afSPaul Mackerras printk("Data Cache Parity Error\n"); 58114cf11afSPaul Mackerras if (reason & MCSR_BUS_IAERR) 58214cf11afSPaul Mackerras printk("Bus - Instruction Address Error\n"); 58314cf11afSPaul Mackerras if (reason & MCSR_BUS_RAERR) 58414cf11afSPaul Mackerras printk("Bus - Read Address Error\n"); 58514cf11afSPaul Mackerras if (reason & MCSR_BUS_WAERR) 58614cf11afSPaul Mackerras printk("Bus - Write Address Error\n"); 58714cf11afSPaul Mackerras if (reason & MCSR_BUS_IBERR) 58814cf11afSPaul Mackerras printk("Bus - Instruction Data Error\n"); 58914cf11afSPaul Mackerras if (reason & MCSR_BUS_RBERR) 59014cf11afSPaul Mackerras printk("Bus - Read Data Bus Error\n"); 59114cf11afSPaul Mackerras if (reason & MCSR_BUS_WBERR) 59214cf11afSPaul Mackerras printk("Bus - Read Data Bus Error\n"); 59314cf11afSPaul Mackerras if (reason & MCSR_BUS_IPERR) 59414cf11afSPaul Mackerras printk("Bus - Instruction Parity Error\n"); 59514cf11afSPaul Mackerras if (reason & MCSR_BUS_RPERR) 59614cf11afSPaul Mackerras printk("Bus - Read Parity Error\n"); 59747c0bd1aSBenjamin Herrenschmidt 59847c0bd1aSBenjamin Herrenschmidt return 0; 59947c0bd1aSBenjamin Herrenschmidt } 6004490c06bSKumar Gala 6014490c06bSKumar Gala int machine_check_generic(struct pt_regs *regs) 6024490c06bSKumar Gala { 6034490c06bSKumar Gala return 0; 6044490c06bSKumar Gala } 60514cf11afSPaul Mackerras #elif defined(CONFIG_E200) 60647c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs) 60747c0bd1aSBenjamin Herrenschmidt { 60847c0bd1aSBenjamin Herrenschmidt unsigned long reason = get_mc_reason(regs); 60947c0bd1aSBenjamin Herrenschmidt 61014cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 61114cf11afSPaul Mackerras printk("Caused by (from MCSR=%lx): ", reason); 61214cf11afSPaul Mackerras 61314cf11afSPaul Mackerras if (reason & MCSR_MCP) 61414cf11afSPaul Mackerras printk("Machine Check Signal\n"); 61514cf11afSPaul Mackerras if (reason & MCSR_CP_PERR) 61614cf11afSPaul Mackerras printk("Cache Push Parity Error\n"); 61714cf11afSPaul Mackerras if (reason & MCSR_CPERR) 61814cf11afSPaul Mackerras printk("Cache Parity Error\n"); 61914cf11afSPaul Mackerras if (reason & MCSR_EXCP_ERR) 62014cf11afSPaul Mackerras printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n"); 62114cf11afSPaul Mackerras if (reason & MCSR_BUS_IRERR) 62214cf11afSPaul Mackerras printk("Bus - Read Bus Error on instruction fetch\n"); 62314cf11afSPaul Mackerras if (reason & MCSR_BUS_DRERR) 62414cf11afSPaul Mackerras printk("Bus - Read Bus Error on data load\n"); 62514cf11afSPaul Mackerras if (reason & MCSR_BUS_WRERR) 62614cf11afSPaul Mackerras printk("Bus - Write Bus Error on buffered store or cache line push\n"); 62747c0bd1aSBenjamin Herrenschmidt 62847c0bd1aSBenjamin Herrenschmidt return 0; 62947c0bd1aSBenjamin Herrenschmidt } 63047c0bd1aSBenjamin Herrenschmidt #else 63147c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs) 63247c0bd1aSBenjamin Herrenschmidt { 63347c0bd1aSBenjamin Herrenschmidt unsigned long reason = get_mc_reason(regs); 63447c0bd1aSBenjamin Herrenschmidt 63514cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 63614cf11afSPaul Mackerras printk("Caused by (from SRR1=%lx): ", reason); 63714cf11afSPaul Mackerras switch (reason & 0x601F0000) { 63814cf11afSPaul Mackerras case 0x80000: 63914cf11afSPaul Mackerras printk("Machine check signal\n"); 64014cf11afSPaul Mackerras break; 64114cf11afSPaul Mackerras case 0: /* for 601 */ 64214cf11afSPaul Mackerras case 0x40000: 64314cf11afSPaul Mackerras case 0x140000: /* 7450 MSS error and TEA */ 64414cf11afSPaul Mackerras printk("Transfer error ack signal\n"); 64514cf11afSPaul Mackerras break; 64614cf11afSPaul Mackerras case 0x20000: 64714cf11afSPaul Mackerras printk("Data parity error signal\n"); 64814cf11afSPaul Mackerras break; 64914cf11afSPaul Mackerras case 0x10000: 65014cf11afSPaul Mackerras printk("Address parity error signal\n"); 65114cf11afSPaul Mackerras break; 65214cf11afSPaul Mackerras case 0x20000000: 65314cf11afSPaul Mackerras printk("L1 Data Cache error\n"); 65414cf11afSPaul Mackerras break; 65514cf11afSPaul Mackerras case 0x40000000: 65614cf11afSPaul Mackerras printk("L1 Instruction Cache error\n"); 65714cf11afSPaul Mackerras break; 65814cf11afSPaul Mackerras case 0x00100000: 65914cf11afSPaul Mackerras printk("L2 data cache parity error\n"); 66014cf11afSPaul Mackerras break; 66114cf11afSPaul Mackerras default: 66214cf11afSPaul Mackerras printk("Unknown values in msr\n"); 66314cf11afSPaul Mackerras } 66475918a4bSOlof Johansson return 0; 66575918a4bSOlof Johansson } 66647c0bd1aSBenjamin Herrenschmidt #endif /* everything else */ 66775918a4bSOlof Johansson 66875918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs) 66975918a4bSOlof Johansson { 67075918a4bSOlof Johansson int recover = 0; 67175918a4bSOlof Johansson 67289713ed1SAnton Blanchard __get_cpu_var(irq_stat).mce_exceptions++; 67389713ed1SAnton Blanchard 67447c0bd1aSBenjamin Herrenschmidt /* See if any machine dependent calls. In theory, we would want 67547c0bd1aSBenjamin Herrenschmidt * to call the CPU first, and call the ppc_md. one if the CPU 67647c0bd1aSBenjamin Herrenschmidt * one returns a positive number. However there is existing code 67747c0bd1aSBenjamin Herrenschmidt * that assumes the board gets a first chance, so let's keep it 67847c0bd1aSBenjamin Herrenschmidt * that way for now and fix things later. --BenH. 67947c0bd1aSBenjamin Herrenschmidt */ 68075918a4bSOlof Johansson if (ppc_md.machine_check_exception) 68175918a4bSOlof Johansson recover = ppc_md.machine_check_exception(regs); 68247c0bd1aSBenjamin Herrenschmidt else if (cur_cpu_spec->machine_check) 68347c0bd1aSBenjamin Herrenschmidt recover = cur_cpu_spec->machine_check(regs); 68475918a4bSOlof Johansson 68547c0bd1aSBenjamin Herrenschmidt if (recover > 0) 68675918a4bSOlof Johansson return; 68775918a4bSOlof Johansson 68875918a4bSOlof Johansson #if defined(CONFIG_8xx) && defined(CONFIG_PCI) 68947c0bd1aSBenjamin Herrenschmidt /* the qspan pci read routines can cause machine checks -- Cort 69047c0bd1aSBenjamin Herrenschmidt * 69147c0bd1aSBenjamin Herrenschmidt * yuck !!! that totally needs to go away ! There are better ways 69247c0bd1aSBenjamin Herrenschmidt * to deal with that than having a wart in the mcheck handler. 69347c0bd1aSBenjamin Herrenschmidt * -- BenH 69447c0bd1aSBenjamin Herrenschmidt */ 69575918a4bSOlof Johansson bad_page_fault(regs, regs->dar, SIGBUS); 69675918a4bSOlof Johansson return; 69775918a4bSOlof Johansson #endif 69875918a4bSOlof Johansson 699a443506bSAnton Blanchard if (debugger_fault_handler(regs)) 70075918a4bSOlof Johansson return; 70175918a4bSOlof Johansson 70275918a4bSOlof Johansson if (check_io_access(regs)) 70375918a4bSOlof Johansson return; 70475918a4bSOlof Johansson 7058dad3f92SPaul Mackerras die("Machine check", regs, SIGBUS); 70614cf11afSPaul Mackerras 70714cf11afSPaul Mackerras /* Must die if the interrupt is not recoverable */ 70814cf11afSPaul Mackerras if (!(regs->msr & MSR_RI)) 70914cf11afSPaul Mackerras panic("Unrecoverable Machine check"); 71014cf11afSPaul Mackerras } 71114cf11afSPaul Mackerras 71214cf11afSPaul Mackerras void SMIException(struct pt_regs *regs) 71314cf11afSPaul Mackerras { 71414cf11afSPaul Mackerras die("System Management Interrupt", regs, SIGABRT); 71514cf11afSPaul Mackerras } 71614cf11afSPaul Mackerras 717dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs) 71814cf11afSPaul Mackerras { 71914cf11afSPaul Mackerras printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n", 72014cf11afSPaul Mackerras regs->nip, regs->msr, regs->trap); 72114cf11afSPaul Mackerras 72214cf11afSPaul Mackerras _exception(SIGTRAP, regs, 0, 0); 72314cf11afSPaul Mackerras } 72414cf11afSPaul Mackerras 725dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs) 72614cf11afSPaul Mackerras { 72714cf11afSPaul Mackerras if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5, 72814cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 72914cf11afSPaul Mackerras return; 73014cf11afSPaul Mackerras if (debugger_iabr_match(regs)) 73114cf11afSPaul Mackerras return; 73214cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); 73314cf11afSPaul Mackerras } 73414cf11afSPaul Mackerras 73514cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs) 73614cf11afSPaul Mackerras { 73714cf11afSPaul Mackerras _exception(SIGTRAP, regs, 0, 0); 73814cf11afSPaul Mackerras } 73914cf11afSPaul Mackerras 7408dad3f92SPaul Mackerras void __kprobes single_step_exception(struct pt_regs *regs) 74114cf11afSPaul Mackerras { 7422538c2d0SK.Prasad clear_single_step(regs); 74314cf11afSPaul Mackerras 74414cf11afSPaul Mackerras if (notify_die(DIE_SSTEP, "single_step", regs, 5, 74514cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 74614cf11afSPaul Mackerras return; 74714cf11afSPaul Mackerras if (debugger_sstep(regs)) 74814cf11afSPaul Mackerras return; 74914cf11afSPaul Mackerras 75014cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); 75114cf11afSPaul Mackerras } 75214cf11afSPaul Mackerras 75314cf11afSPaul Mackerras /* 75414cf11afSPaul Mackerras * After we have successfully emulated an instruction, we have to 75514cf11afSPaul Mackerras * check if the instruction was being single-stepped, and if so, 75614cf11afSPaul Mackerras * pretend we got a single-step exception. This was pointed out 75714cf11afSPaul Mackerras * by Kumar Gala. -- paulus 75814cf11afSPaul Mackerras */ 7598dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs) 76014cf11afSPaul Mackerras { 7612538c2d0SK.Prasad if (single_stepping(regs)) 7622538c2d0SK.Prasad single_step_exception(regs); 76314cf11afSPaul Mackerras } 76414cf11afSPaul Mackerras 7655fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr) 766dc1c1ca3SStephen Rothwell { 7675fad293bSKumar Gala int ret = 0; 768dc1c1ca3SStephen Rothwell 769dc1c1ca3SStephen Rothwell /* Invalid operation */ 770dc1c1ca3SStephen Rothwell if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX)) 7715fad293bSKumar Gala ret = FPE_FLTINV; 772dc1c1ca3SStephen Rothwell 773dc1c1ca3SStephen Rothwell /* Overflow */ 774dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX)) 7755fad293bSKumar Gala ret = FPE_FLTOVF; 776dc1c1ca3SStephen Rothwell 777dc1c1ca3SStephen Rothwell /* Underflow */ 778dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX)) 7795fad293bSKumar Gala ret = FPE_FLTUND; 780dc1c1ca3SStephen Rothwell 781dc1c1ca3SStephen Rothwell /* Divide by zero */ 782dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX)) 7835fad293bSKumar Gala ret = FPE_FLTDIV; 784dc1c1ca3SStephen Rothwell 785dc1c1ca3SStephen Rothwell /* Inexact result */ 786dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX)) 7875fad293bSKumar Gala ret = FPE_FLTRES; 7885fad293bSKumar Gala 7895fad293bSKumar Gala return ret; 7905fad293bSKumar Gala } 7915fad293bSKumar Gala 7925fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs) 7935fad293bSKumar Gala { 7945fad293bSKumar Gala int code = 0; 7955fad293bSKumar Gala 7965fad293bSKumar Gala flush_fp_to_thread(current); 7975fad293bSKumar Gala 7985fad293bSKumar Gala code = __parse_fpscr(current->thread.fpscr.val); 799dc1c1ca3SStephen Rothwell 800dc1c1ca3SStephen Rothwell _exception(SIGFPE, regs, code, regs->nip); 801dc1c1ca3SStephen Rothwell } 802dc1c1ca3SStephen Rothwell 803dc1c1ca3SStephen Rothwell /* 804dc1c1ca3SStephen Rothwell * Illegal instruction emulation support. Originally written to 80514cf11afSPaul Mackerras * provide the PVR to user applications using the mfspr rd, PVR. 80614cf11afSPaul Mackerras * Return non-zero if we can't emulate, or -EFAULT if the associated 80714cf11afSPaul Mackerras * memory access caused an access fault. Return zero on success. 80814cf11afSPaul Mackerras * 80914cf11afSPaul Mackerras * There are a couple of ways to do this, either "decode" the instruction 81014cf11afSPaul Mackerras * or directly match lots of bits. In this case, matching lots of 81114cf11afSPaul Mackerras * bits is faster and easier. 81286417780SPaul Mackerras * 81314cf11afSPaul Mackerras */ 81414cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword) 81514cf11afSPaul Mackerras { 81614cf11afSPaul Mackerras u8 rT = (instword >> 21) & 0x1f; 81714cf11afSPaul Mackerras u8 rA = (instword >> 16) & 0x1f; 81814cf11afSPaul Mackerras u8 NB_RB = (instword >> 11) & 0x1f; 81914cf11afSPaul Mackerras u32 num_bytes; 82014cf11afSPaul Mackerras unsigned long EA; 82114cf11afSPaul Mackerras int pos = 0; 82214cf11afSPaul Mackerras 82314cf11afSPaul Mackerras /* Early out if we are an invalid form of lswx */ 82416c57b36SKumar Gala if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX) 82514cf11afSPaul Mackerras if ((rT == rA) || (rT == NB_RB)) 82614cf11afSPaul Mackerras return -EINVAL; 82714cf11afSPaul Mackerras 82814cf11afSPaul Mackerras EA = (rA == 0) ? 0 : regs->gpr[rA]; 82914cf11afSPaul Mackerras 83016c57b36SKumar Gala switch (instword & PPC_INST_STRING_MASK) { 83116c57b36SKumar Gala case PPC_INST_LSWX: 83216c57b36SKumar Gala case PPC_INST_STSWX: 83314cf11afSPaul Mackerras EA += NB_RB; 83414cf11afSPaul Mackerras num_bytes = regs->xer & 0x7f; 83514cf11afSPaul Mackerras break; 83616c57b36SKumar Gala case PPC_INST_LSWI: 83716c57b36SKumar Gala case PPC_INST_STSWI: 83814cf11afSPaul Mackerras num_bytes = (NB_RB == 0) ? 32 : NB_RB; 83914cf11afSPaul Mackerras break; 84014cf11afSPaul Mackerras default: 84114cf11afSPaul Mackerras return -EINVAL; 84214cf11afSPaul Mackerras } 84314cf11afSPaul Mackerras 84414cf11afSPaul Mackerras while (num_bytes != 0) 84514cf11afSPaul Mackerras { 84614cf11afSPaul Mackerras u8 val; 84714cf11afSPaul Mackerras u32 shift = 8 * (3 - (pos & 0x3)); 84814cf11afSPaul Mackerras 84916c57b36SKumar Gala switch ((instword & PPC_INST_STRING_MASK)) { 85016c57b36SKumar Gala case PPC_INST_LSWX: 85116c57b36SKumar Gala case PPC_INST_LSWI: 85214cf11afSPaul Mackerras if (get_user(val, (u8 __user *)EA)) 85314cf11afSPaul Mackerras return -EFAULT; 85414cf11afSPaul Mackerras /* first time updating this reg, 85514cf11afSPaul Mackerras * zero it out */ 85614cf11afSPaul Mackerras if (pos == 0) 85714cf11afSPaul Mackerras regs->gpr[rT] = 0; 85814cf11afSPaul Mackerras regs->gpr[rT] |= val << shift; 85914cf11afSPaul Mackerras break; 86016c57b36SKumar Gala case PPC_INST_STSWI: 86116c57b36SKumar Gala case PPC_INST_STSWX: 86214cf11afSPaul Mackerras val = regs->gpr[rT] >> shift; 86314cf11afSPaul Mackerras if (put_user(val, (u8 __user *)EA)) 86414cf11afSPaul Mackerras return -EFAULT; 86514cf11afSPaul Mackerras break; 86614cf11afSPaul Mackerras } 86714cf11afSPaul Mackerras /* move EA to next address */ 86814cf11afSPaul Mackerras EA += 1; 86914cf11afSPaul Mackerras num_bytes--; 87014cf11afSPaul Mackerras 87114cf11afSPaul Mackerras /* manage our position within the register */ 87214cf11afSPaul Mackerras if (++pos == 4) { 87314cf11afSPaul Mackerras pos = 0; 87414cf11afSPaul Mackerras if (++rT == 32) 87514cf11afSPaul Mackerras rT = 0; 87614cf11afSPaul Mackerras } 87714cf11afSPaul Mackerras } 87814cf11afSPaul Mackerras 87914cf11afSPaul Mackerras return 0; 88014cf11afSPaul Mackerras } 88114cf11afSPaul Mackerras 882c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword) 883c3412dcbSWill Schmidt { 884c3412dcbSWill Schmidt u32 ra,rs; 885c3412dcbSWill Schmidt unsigned long tmp; 886c3412dcbSWill Schmidt 887c3412dcbSWill Schmidt ra = (instword >> 16) & 0x1f; 888c3412dcbSWill Schmidt rs = (instword >> 21) & 0x1f; 889c3412dcbSWill Schmidt 890c3412dcbSWill Schmidt tmp = regs->gpr[rs]; 891c3412dcbSWill Schmidt tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL); 892c3412dcbSWill Schmidt tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL); 893c3412dcbSWill Schmidt tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL; 894c3412dcbSWill Schmidt regs->gpr[ra] = tmp; 895c3412dcbSWill Schmidt 896c3412dcbSWill Schmidt return 0; 897c3412dcbSWill Schmidt } 898c3412dcbSWill Schmidt 899c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword) 900c1469f13SKumar Gala { 901c1469f13SKumar Gala u8 rT = (instword >> 21) & 0x1f; 902c1469f13SKumar Gala u8 rA = (instword >> 16) & 0x1f; 903c1469f13SKumar Gala u8 rB = (instword >> 11) & 0x1f; 904c1469f13SKumar Gala u8 BC = (instword >> 6) & 0x1f; 905c1469f13SKumar Gala u8 bit; 906c1469f13SKumar Gala unsigned long tmp; 907c1469f13SKumar Gala 908c1469f13SKumar Gala tmp = (rA == 0) ? 0 : regs->gpr[rA]; 909c1469f13SKumar Gala bit = (regs->ccr >> (31 - BC)) & 0x1; 910c1469f13SKumar Gala 911c1469f13SKumar Gala regs->gpr[rT] = bit ? tmp : regs->gpr[rB]; 912c1469f13SKumar Gala 913c1469f13SKumar Gala return 0; 914c1469f13SKumar Gala } 915c1469f13SKumar Gala 91614cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs) 91714cf11afSPaul Mackerras { 91814cf11afSPaul Mackerras u32 instword; 91914cf11afSPaul Mackerras u32 rd; 92014cf11afSPaul Mackerras 921fab5db97SPaul Mackerras if (!user_mode(regs) || (regs->msr & MSR_LE)) 92214cf11afSPaul Mackerras return -EINVAL; 92314cf11afSPaul Mackerras CHECK_FULL_REGS(regs); 92414cf11afSPaul Mackerras 92514cf11afSPaul Mackerras if (get_user(instword, (u32 __user *)(regs->nip))) 92614cf11afSPaul Mackerras return -EFAULT; 92714cf11afSPaul Mackerras 92814cf11afSPaul Mackerras /* Emulate the mfspr rD, PVR. */ 92916c57b36SKumar Gala if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) { 930eecff81dSAnton Blanchard PPC_WARN_EMULATED(mfpvr, regs); 93114cf11afSPaul Mackerras rd = (instword >> 21) & 0x1f; 93214cf11afSPaul Mackerras regs->gpr[rd] = mfspr(SPRN_PVR); 93314cf11afSPaul Mackerras return 0; 93414cf11afSPaul Mackerras } 93514cf11afSPaul Mackerras 93614cf11afSPaul Mackerras /* Emulating the dcba insn is just a no-op. */ 93780947e7cSGeert Uytterhoeven if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) { 938eecff81dSAnton Blanchard PPC_WARN_EMULATED(dcba, regs); 93914cf11afSPaul Mackerras return 0; 94080947e7cSGeert Uytterhoeven } 94114cf11afSPaul Mackerras 94214cf11afSPaul Mackerras /* Emulate the mcrxr insn. */ 94316c57b36SKumar Gala if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) { 94486417780SPaul Mackerras int shift = (instword >> 21) & 0x1c; 94514cf11afSPaul Mackerras unsigned long msk = 0xf0000000UL >> shift; 94614cf11afSPaul Mackerras 947eecff81dSAnton Blanchard PPC_WARN_EMULATED(mcrxr, regs); 94814cf11afSPaul Mackerras regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk); 94914cf11afSPaul Mackerras regs->xer &= ~0xf0000000UL; 95014cf11afSPaul Mackerras return 0; 95114cf11afSPaul Mackerras } 95214cf11afSPaul Mackerras 95314cf11afSPaul Mackerras /* Emulate load/store string insn. */ 95480947e7cSGeert Uytterhoeven if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) { 955eecff81dSAnton Blanchard PPC_WARN_EMULATED(string, regs); 95614cf11afSPaul Mackerras return emulate_string_inst(regs, instword); 95780947e7cSGeert Uytterhoeven } 95814cf11afSPaul Mackerras 959c3412dcbSWill Schmidt /* Emulate the popcntb (Population Count Bytes) instruction. */ 96016c57b36SKumar Gala if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) { 961eecff81dSAnton Blanchard PPC_WARN_EMULATED(popcntb, regs); 962c3412dcbSWill Schmidt return emulate_popcntb_inst(regs, instword); 963c3412dcbSWill Schmidt } 964c3412dcbSWill Schmidt 965c1469f13SKumar Gala /* Emulate isel (Integer Select) instruction */ 96616c57b36SKumar Gala if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) { 967eecff81dSAnton Blanchard PPC_WARN_EMULATED(isel, regs); 968c1469f13SKumar Gala return emulate_isel(regs, instword); 969c1469f13SKumar Gala } 970c1469f13SKumar Gala 971efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64 972efcac658SAlexey Kardashevskiy /* Emulate the mfspr rD, DSCR. */ 973efcac658SAlexey Kardashevskiy if (((instword & PPC_INST_MFSPR_DSCR_MASK) == PPC_INST_MFSPR_DSCR) && 974efcac658SAlexey Kardashevskiy cpu_has_feature(CPU_FTR_DSCR)) { 975efcac658SAlexey Kardashevskiy PPC_WARN_EMULATED(mfdscr, regs); 976efcac658SAlexey Kardashevskiy rd = (instword >> 21) & 0x1f; 977efcac658SAlexey Kardashevskiy regs->gpr[rd] = mfspr(SPRN_DSCR); 978efcac658SAlexey Kardashevskiy return 0; 979efcac658SAlexey Kardashevskiy } 980efcac658SAlexey Kardashevskiy /* Emulate the mtspr DSCR, rD. */ 981efcac658SAlexey Kardashevskiy if (((instword & PPC_INST_MTSPR_DSCR_MASK) == PPC_INST_MTSPR_DSCR) && 982efcac658SAlexey Kardashevskiy cpu_has_feature(CPU_FTR_DSCR)) { 983efcac658SAlexey Kardashevskiy PPC_WARN_EMULATED(mtdscr, regs); 984efcac658SAlexey Kardashevskiy rd = (instword >> 21) & 0x1f; 98500ca0de0SAnton Blanchard current->thread.dscr = regs->gpr[rd]; 986efcac658SAlexey Kardashevskiy current->thread.dscr_inherit = 1; 98700ca0de0SAnton Blanchard mtspr(SPRN_DSCR, current->thread.dscr); 988efcac658SAlexey Kardashevskiy return 0; 989efcac658SAlexey Kardashevskiy } 990efcac658SAlexey Kardashevskiy #endif 991efcac658SAlexey Kardashevskiy 99214cf11afSPaul Mackerras return -EINVAL; 99314cf11afSPaul Mackerras } 99414cf11afSPaul Mackerras 99573c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr) 99614cf11afSPaul Mackerras { 99773c9ceabSJeremy Fitzhardinge return is_kernel_addr(addr); 99814cf11afSPaul Mackerras } 99914cf11afSPaul Mackerras 10008dad3f92SPaul Mackerras void __kprobes program_check_exception(struct pt_regs *regs) 100114cf11afSPaul Mackerras { 100214cf11afSPaul Mackerras unsigned int reason = get_reason(regs); 100314cf11afSPaul Mackerras extern int do_mathemu(struct pt_regs *regs); 100414cf11afSPaul Mackerras 1005aa42c69cSKim Phillips /* We can now get here via a FP Unavailable exception if the core 100604903a30SKumar Gala * has no FPU, in that case the reason flags will be 0 */ 100714cf11afSPaul Mackerras 100814cf11afSPaul Mackerras if (reason & REASON_FP) { 100914cf11afSPaul Mackerras /* IEEE FP exception */ 1010dc1c1ca3SStephen Rothwell parse_fpe(regs); 10118dad3f92SPaul Mackerras return; 10128dad3f92SPaul Mackerras } 10138dad3f92SPaul Mackerras if (reason & REASON_TRAP) { 1014ba797b28SJason Wessel /* Debugger is first in line to stop recursive faults in 1015ba797b28SJason Wessel * rcu_lock, notify_die, or atomic_notifier_call_chain */ 1016ba797b28SJason Wessel if (debugger_bpt(regs)) 1017ba797b28SJason Wessel return; 1018ba797b28SJason Wessel 101914cf11afSPaul Mackerras /* trap exception */ 1020dc1c1ca3SStephen Rothwell if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP) 1021dc1c1ca3SStephen Rothwell == NOTIFY_STOP) 1022dc1c1ca3SStephen Rothwell return; 102373c9ceabSJeremy Fitzhardinge 102473c9ceabSJeremy Fitzhardinge if (!(regs->msr & MSR_PR) && /* not user-mode */ 1025608e2619SHeiko Carstens report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) { 102614cf11afSPaul Mackerras regs->nip += 4; 102714cf11afSPaul Mackerras return; 102814cf11afSPaul Mackerras } 10298dad3f92SPaul Mackerras _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); 10308dad3f92SPaul Mackerras return; 10318dad3f92SPaul Mackerras } 10328dad3f92SPaul Mackerras 1033a3512b2dSBenjamin Herrenschmidt /* We restore the interrupt state now */ 1034a3512b2dSBenjamin Herrenschmidt if (!arch_irq_disabled_regs(regs)) 1035cd8a5673SPaul Mackerras local_irq_enable(); 1036cd8a5673SPaul Mackerras 103704903a30SKumar Gala #ifdef CONFIG_MATH_EMULATION 103804903a30SKumar Gala /* (reason & REASON_ILLEGAL) would be the obvious thing here, 103904903a30SKumar Gala * but there seems to be a hardware bug on the 405GP (RevD) 104004903a30SKumar Gala * that means ESR is sometimes set incorrectly - either to 104104903a30SKumar Gala * ESR_DST (!?) or 0. In the process of chasing this with the 104204903a30SKumar Gala * hardware people - not sure if it can happen on any illegal 104304903a30SKumar Gala * instruction or only on FP instructions, whether there is a 104425985edcSLucas De Marchi * pattern to occurrences etc. -dgibson 31/Mar/2003 */ 10455fad293bSKumar Gala switch (do_mathemu(regs)) { 10465fad293bSKumar Gala case 0: 104704903a30SKumar Gala emulate_single_step(regs); 104804903a30SKumar Gala return; 10495fad293bSKumar Gala case 1: { 10505fad293bSKumar Gala int code = 0; 10515fad293bSKumar Gala code = __parse_fpscr(current->thread.fpscr.val); 10525fad293bSKumar Gala _exception(SIGFPE, regs, code, regs->nip); 10535fad293bSKumar Gala return; 105404903a30SKumar Gala } 10555fad293bSKumar Gala case -EFAULT: 10565fad293bSKumar Gala _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 10575fad293bSKumar Gala return; 10585fad293bSKumar Gala } 10595fad293bSKumar Gala /* fall through on any other errors */ 106004903a30SKumar Gala #endif /* CONFIG_MATH_EMULATION */ 106104903a30SKumar Gala 10628dad3f92SPaul Mackerras /* Try to emulate it if we should. */ 10638dad3f92SPaul Mackerras if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) { 106414cf11afSPaul Mackerras switch (emulate_instruction(regs)) { 106514cf11afSPaul Mackerras case 0: 106614cf11afSPaul Mackerras regs->nip += 4; 106714cf11afSPaul Mackerras emulate_single_step(regs); 10688dad3f92SPaul Mackerras return; 106914cf11afSPaul Mackerras case -EFAULT: 107014cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 10718dad3f92SPaul Mackerras return; 10728dad3f92SPaul Mackerras } 10738dad3f92SPaul Mackerras } 10748dad3f92SPaul Mackerras 107514cf11afSPaul Mackerras if (reason & REASON_PRIVILEGED) 107614cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 107714cf11afSPaul Mackerras else 107814cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 107914cf11afSPaul Mackerras } 108014cf11afSPaul Mackerras 1081dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs) 108214cf11afSPaul Mackerras { 10834393c4f6SBenjamin Herrenschmidt int sig, code, fixed = 0; 108414cf11afSPaul Mackerras 1085a3512b2dSBenjamin Herrenschmidt /* We restore the interrupt state now */ 1086a3512b2dSBenjamin Herrenschmidt if (!arch_irq_disabled_regs(regs)) 1087a3512b2dSBenjamin Herrenschmidt local_irq_enable(); 1088a3512b2dSBenjamin Herrenschmidt 1089e9370ae1SPaul Mackerras /* we don't implement logging of alignment exceptions */ 1090e9370ae1SPaul Mackerras if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS)) 109114cf11afSPaul Mackerras fixed = fix_alignment(regs); 109214cf11afSPaul Mackerras 109314cf11afSPaul Mackerras if (fixed == 1) { 109414cf11afSPaul Mackerras regs->nip += 4; /* skip over emulated instruction */ 109514cf11afSPaul Mackerras emulate_single_step(regs); 109614cf11afSPaul Mackerras return; 109714cf11afSPaul Mackerras } 109814cf11afSPaul Mackerras 109914cf11afSPaul Mackerras /* Operand address was bad */ 110014cf11afSPaul Mackerras if (fixed == -EFAULT) { 11014393c4f6SBenjamin Herrenschmidt sig = SIGSEGV; 11024393c4f6SBenjamin Herrenschmidt code = SEGV_ACCERR; 11034393c4f6SBenjamin Herrenschmidt } else { 11044393c4f6SBenjamin Herrenschmidt sig = SIGBUS; 11054393c4f6SBenjamin Herrenschmidt code = BUS_ADRALN; 110614cf11afSPaul Mackerras } 11074393c4f6SBenjamin Herrenschmidt if (user_mode(regs)) 11084393c4f6SBenjamin Herrenschmidt _exception(sig, regs, code, regs->dar); 11094393c4f6SBenjamin Herrenschmidt else 11104393c4f6SBenjamin Herrenschmidt bad_page_fault(regs, regs->dar, sig); 111114cf11afSPaul Mackerras } 111214cf11afSPaul Mackerras 111314cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs) 111414cf11afSPaul Mackerras { 111514cf11afSPaul Mackerras printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n", 111614cf11afSPaul Mackerras current, regs->gpr[1]); 111714cf11afSPaul Mackerras debugger(regs); 111814cf11afSPaul Mackerras show_regs(regs); 111914cf11afSPaul Mackerras panic("kernel stack overflow"); 112014cf11afSPaul Mackerras } 112114cf11afSPaul Mackerras 112214cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs) 112314cf11afSPaul Mackerras { 112414cf11afSPaul Mackerras printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n", 112514cf11afSPaul Mackerras regs->nip, regs->msr); 112614cf11afSPaul Mackerras debugger(regs); 112714cf11afSPaul Mackerras die("nonrecoverable exception", regs, SIGKILL); 112814cf11afSPaul Mackerras } 112914cf11afSPaul Mackerras 113014cf11afSPaul Mackerras void trace_syscall(struct pt_regs *regs) 113114cf11afSPaul Mackerras { 113214cf11afSPaul Mackerras printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld %s\n", 113319c5870cSAlexey Dobriyan current, task_pid_nr(current), regs->nip, regs->link, regs->gpr[0], 113414cf11afSPaul Mackerras regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted()); 113514cf11afSPaul Mackerras } 113614cf11afSPaul Mackerras 1137dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs) 1138dc1c1ca3SStephen Rothwell { 1139dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable FP Unavailable Exception " 1140dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 1141dc1c1ca3SStephen Rothwell die("Unrecoverable FP Unavailable Exception", regs, SIGABRT); 1142dc1c1ca3SStephen Rothwell } 1143dc1c1ca3SStephen Rothwell 1144dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs) 1145dc1c1ca3SStephen Rothwell { 1146dc1c1ca3SStephen Rothwell if (user_mode(regs)) { 1147dc1c1ca3SStephen Rothwell /* A user program has executed an altivec instruction, 1148dc1c1ca3SStephen Rothwell but this kernel doesn't support altivec. */ 1149dc1c1ca3SStephen Rothwell _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1150dc1c1ca3SStephen Rothwell return; 1151dc1c1ca3SStephen Rothwell } 11526c4841c2SAnton Blanchard 1153dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception " 1154dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 1155dc1c1ca3SStephen Rothwell die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT); 1156dc1c1ca3SStephen Rothwell } 1157dc1c1ca3SStephen Rothwell 1158ce48b210SMichael Neuling void vsx_unavailable_exception(struct pt_regs *regs) 1159ce48b210SMichael Neuling { 1160ce48b210SMichael Neuling if (user_mode(regs)) { 1161ce48b210SMichael Neuling /* A user program has executed an vsx instruction, 1162ce48b210SMichael Neuling but this kernel doesn't support vsx. */ 1163ce48b210SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1164ce48b210SMichael Neuling return; 1165ce48b210SMichael Neuling } 1166ce48b210SMichael Neuling 1167ce48b210SMichael Neuling printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception " 1168ce48b210SMichael Neuling "%lx at %lx\n", regs->trap, regs->nip); 1169ce48b210SMichael Neuling die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT); 1170ce48b210SMichael Neuling } 1171ce48b210SMichael Neuling 1172d0c0c9a1SMichael Neuling void tm_unavailable_exception(struct pt_regs *regs) 1173d0c0c9a1SMichael Neuling { 1174d0c0c9a1SMichael Neuling /* We restore the interrupt state now */ 1175d0c0c9a1SMichael Neuling if (!arch_irq_disabled_regs(regs)) 1176d0c0c9a1SMichael Neuling local_irq_enable(); 1177d0c0c9a1SMichael Neuling 1178d0c0c9a1SMichael Neuling /* Currently we never expect a TMU exception. Catch 1179d0c0c9a1SMichael Neuling * this and kill the process! 1180d0c0c9a1SMichael Neuling */ 1181d0c0c9a1SMichael Neuling printk(KERN_EMERG "Unexpected TM unavailable exception at %lx " 1182d0c0c9a1SMichael Neuling "(msr %lx)\n", 1183d0c0c9a1SMichael Neuling regs->nip, regs->msr); 1184d0c0c9a1SMichael Neuling 1185d0c0c9a1SMichael Neuling if (user_mode(regs)) { 1186d0c0c9a1SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1187d0c0c9a1SMichael Neuling return; 1188d0c0c9a1SMichael Neuling } 1189d0c0c9a1SMichael Neuling 1190d0c0c9a1SMichael Neuling die("Unexpected TM unavailable exception", regs, SIGABRT); 1191d0c0c9a1SMichael Neuling } 1192d0c0c9a1SMichael Neuling 1193*f54db641SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 1194*f54db641SMichael Neuling 1195*f54db641SMichael Neuling extern void do_load_up_fpu(struct pt_regs *regs); 1196*f54db641SMichael Neuling 1197*f54db641SMichael Neuling void fp_unavailable_tm(struct pt_regs *regs) 1198*f54db641SMichael Neuling { 1199*f54db641SMichael Neuling /* Note: This does not handle any kind of FP laziness. */ 1200*f54db641SMichael Neuling 1201*f54db641SMichael Neuling TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n", 1202*f54db641SMichael Neuling regs->nip, regs->msr); 1203*f54db641SMichael Neuling tm_enable(); 1204*f54db641SMichael Neuling 1205*f54db641SMichael Neuling /* We can only have got here if the task started using FP after 1206*f54db641SMichael Neuling * beginning the transaction. So, the transactional regs are just a 1207*f54db641SMichael Neuling * copy of the checkpointed ones. But, we still need to recheckpoint 1208*f54db641SMichael Neuling * as we're enabling FP for the process; it will return, abort the 1209*f54db641SMichael Neuling * transaction, and probably retry but now with FP enabled. So the 1210*f54db641SMichael Neuling * checkpointed FP registers need to be loaded. 1211*f54db641SMichael Neuling */ 1212*f54db641SMichael Neuling tm_reclaim(¤t->thread, current->thread.regs->msr, 1213*f54db641SMichael Neuling TM_CAUSE_FAC_UNAV); 1214*f54db641SMichael Neuling /* Reclaim didn't save out any FPRs to transact_fprs. */ 1215*f54db641SMichael Neuling 1216*f54db641SMichael Neuling /* Enable FP for the task: */ 1217*f54db641SMichael Neuling regs->msr |= (MSR_FP | current->thread.fpexc_mode); 1218*f54db641SMichael Neuling 1219*f54db641SMichael Neuling /* This loads and recheckpoints the FP registers from 1220*f54db641SMichael Neuling * thread.fpr[]. They will remain in registers after the 1221*f54db641SMichael Neuling * checkpoint so we don't need to reload them after. 1222*f54db641SMichael Neuling */ 1223*f54db641SMichael Neuling tm_recheckpoint(¤t->thread, regs->msr); 1224*f54db641SMichael Neuling } 1225*f54db641SMichael Neuling 1226*f54db641SMichael Neuling #ifdef CONFIG_ALTIVEC 1227*f54db641SMichael Neuling extern void do_load_up_altivec(struct pt_regs *regs); 1228*f54db641SMichael Neuling 1229*f54db641SMichael Neuling void altivec_unavailable_tm(struct pt_regs *regs) 1230*f54db641SMichael Neuling { 1231*f54db641SMichael Neuling /* See the comments in fp_unavailable_tm(). This function operates 1232*f54db641SMichael Neuling * the same way. 1233*f54db641SMichael Neuling */ 1234*f54db641SMichael Neuling 1235*f54db641SMichael Neuling TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx," 1236*f54db641SMichael Neuling "MSR=%lx\n", 1237*f54db641SMichael Neuling regs->nip, regs->msr); 1238*f54db641SMichael Neuling tm_enable(); 1239*f54db641SMichael Neuling tm_reclaim(¤t->thread, current->thread.regs->msr, 1240*f54db641SMichael Neuling TM_CAUSE_FAC_UNAV); 1241*f54db641SMichael Neuling regs->msr |= MSR_VEC; 1242*f54db641SMichael Neuling tm_recheckpoint(¤t->thread, regs->msr); 1243*f54db641SMichael Neuling current->thread.used_vr = 1; 1244*f54db641SMichael Neuling } 1245*f54db641SMichael Neuling #endif 1246*f54db641SMichael Neuling 1247*f54db641SMichael Neuling #ifdef CONFIG_VSX 1248*f54db641SMichael Neuling void vsx_unavailable_tm(struct pt_regs *regs) 1249*f54db641SMichael Neuling { 1250*f54db641SMichael Neuling /* See the comments in fp_unavailable_tm(). This works similarly, 1251*f54db641SMichael Neuling * though we're loading both FP and VEC registers in here. 1252*f54db641SMichael Neuling * 1253*f54db641SMichael Neuling * If FP isn't in use, load FP regs. If VEC isn't in use, load VEC 1254*f54db641SMichael Neuling * regs. Either way, set MSR_VSX. 1255*f54db641SMichael Neuling */ 1256*f54db641SMichael Neuling 1257*f54db641SMichael Neuling TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx," 1258*f54db641SMichael Neuling "MSR=%lx\n", 1259*f54db641SMichael Neuling regs->nip, regs->msr); 1260*f54db641SMichael Neuling 1261*f54db641SMichael Neuling tm_enable(); 1262*f54db641SMichael Neuling /* This reclaims FP and/or VR regs if they're already enabled */ 1263*f54db641SMichael Neuling tm_reclaim(¤t->thread, current->thread.regs->msr, 1264*f54db641SMichael Neuling TM_CAUSE_FAC_UNAV); 1265*f54db641SMichael Neuling 1266*f54db641SMichael Neuling regs->msr |= MSR_VEC | MSR_FP | current->thread.fpexc_mode | 1267*f54db641SMichael Neuling MSR_VSX; 1268*f54db641SMichael Neuling /* This loads & recheckpoints FP and VRs. */ 1269*f54db641SMichael Neuling tm_recheckpoint(¤t->thread, regs->msr); 1270*f54db641SMichael Neuling current->thread.used_vsr = 1; 1271*f54db641SMichael Neuling } 1272*f54db641SMichael Neuling #endif 1273*f54db641SMichael Neuling #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */ 1274*f54db641SMichael Neuling 1275dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs) 1276dc1c1ca3SStephen Rothwell { 127789713ed1SAnton Blanchard __get_cpu_var(irq_stat).pmu_irqs++; 127889713ed1SAnton Blanchard 1279dc1c1ca3SStephen Rothwell perf_irq(regs); 1280dc1c1ca3SStephen Rothwell } 1281dc1c1ca3SStephen Rothwell 12828dad3f92SPaul Mackerras #ifdef CONFIG_8xx 128314cf11afSPaul Mackerras void SoftwareEmulation(struct pt_regs *regs) 128414cf11afSPaul Mackerras { 128514cf11afSPaul Mackerras extern int do_mathemu(struct pt_regs *); 128614cf11afSPaul Mackerras extern int Soft_emulate_8xx(struct pt_regs *); 12875dd57a13SScott Wood #if defined(CONFIG_MATH_EMULATION) || defined(CONFIG_8XX_MINIMAL_FPEMU) 128814cf11afSPaul Mackerras int errcode; 12895dd57a13SScott Wood #endif 129014cf11afSPaul Mackerras 129114cf11afSPaul Mackerras CHECK_FULL_REGS(regs); 129214cf11afSPaul Mackerras 129314cf11afSPaul Mackerras if (!user_mode(regs)) { 129414cf11afSPaul Mackerras debugger(regs); 129514cf11afSPaul Mackerras die("Kernel Mode Software FPU Emulation", regs, SIGFPE); 129614cf11afSPaul Mackerras } 129714cf11afSPaul Mackerras 129814cf11afSPaul Mackerras #ifdef CONFIG_MATH_EMULATION 129914cf11afSPaul Mackerras errcode = do_mathemu(regs); 130080947e7cSGeert Uytterhoeven if (errcode >= 0) 1301eecff81dSAnton Blanchard PPC_WARN_EMULATED(math, regs); 13025fad293bSKumar Gala 13035fad293bSKumar Gala switch (errcode) { 13045fad293bSKumar Gala case 0: 13055fad293bSKumar Gala emulate_single_step(regs); 13065fad293bSKumar Gala return; 13075fad293bSKumar Gala case 1: { 13085fad293bSKumar Gala int code = 0; 13095fad293bSKumar Gala code = __parse_fpscr(current->thread.fpscr.val); 13105fad293bSKumar Gala _exception(SIGFPE, regs, code, regs->nip); 13115fad293bSKumar Gala return; 13125fad293bSKumar Gala } 13135fad293bSKumar Gala case -EFAULT: 13145fad293bSKumar Gala _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 13155fad293bSKumar Gala return; 13165fad293bSKumar Gala default: 13175fad293bSKumar Gala _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 13185fad293bSKumar Gala return; 13195fad293bSKumar Gala } 13205fad293bSKumar Gala 13215dd57a13SScott Wood #elif defined(CONFIG_8XX_MINIMAL_FPEMU) 132214cf11afSPaul Mackerras errcode = Soft_emulate_8xx(regs); 132380947e7cSGeert Uytterhoeven if (errcode >= 0) 1324eecff81dSAnton Blanchard PPC_WARN_EMULATED(8xx, regs); 132580947e7cSGeert Uytterhoeven 13265fad293bSKumar Gala switch (errcode) { 13275fad293bSKumar Gala case 0: 132814cf11afSPaul Mackerras emulate_single_step(regs); 13295fad293bSKumar Gala return; 13305fad293bSKumar Gala case 1: 13315fad293bSKumar Gala _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 13325fad293bSKumar Gala return; 13335fad293bSKumar Gala case -EFAULT: 13345fad293bSKumar Gala _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 13355fad293bSKumar Gala return; 13365fad293bSKumar Gala } 13375dd57a13SScott Wood #else 13385dd57a13SScott Wood _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 13395fad293bSKumar Gala #endif 134014cf11afSPaul Mackerras } 13418dad3f92SPaul Mackerras #endif /* CONFIG_8xx */ 134214cf11afSPaul Mackerras 1343172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS 13443bffb652SDave Kleikamp static void handle_debug(struct pt_regs *regs, unsigned long debug_status) 13453bffb652SDave Kleikamp { 13463bffb652SDave Kleikamp int changed = 0; 13473bffb652SDave Kleikamp /* 13483bffb652SDave Kleikamp * Determine the cause of the debug event, clear the 13493bffb652SDave Kleikamp * event flags and send a trap to the handler. Torez 13503bffb652SDave Kleikamp */ 13513bffb652SDave Kleikamp if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) { 13523bffb652SDave Kleikamp dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W); 13533bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE 13543bffb652SDave Kleikamp current->thread.dbcr2 &= ~DBCR2_DAC12MODE; 13553bffb652SDave Kleikamp #endif 13563bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, TRAP_HWBKPT, 13573bffb652SDave Kleikamp 5); 13583bffb652SDave Kleikamp changed |= 0x01; 13593bffb652SDave Kleikamp } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) { 13603bffb652SDave Kleikamp dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W); 13613bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, TRAP_HWBKPT, 13623bffb652SDave Kleikamp 6); 13633bffb652SDave Kleikamp changed |= 0x01; 13643bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC1) { 13653bffb652SDave Kleikamp current->thread.dbcr0 &= ~DBCR0_IAC1; 13663bffb652SDave Kleikamp dbcr_iac_range(current) &= ~DBCR_IAC12MODE; 13673bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, TRAP_HWBKPT, 13683bffb652SDave Kleikamp 1); 13693bffb652SDave Kleikamp changed |= 0x01; 13703bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC2) { 13713bffb652SDave Kleikamp current->thread.dbcr0 &= ~DBCR0_IAC2; 13723bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, TRAP_HWBKPT, 13733bffb652SDave Kleikamp 2); 13743bffb652SDave Kleikamp changed |= 0x01; 13753bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC3) { 13763bffb652SDave Kleikamp current->thread.dbcr0 &= ~DBCR0_IAC3; 13773bffb652SDave Kleikamp dbcr_iac_range(current) &= ~DBCR_IAC34MODE; 13783bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, TRAP_HWBKPT, 13793bffb652SDave Kleikamp 3); 13803bffb652SDave Kleikamp changed |= 0x01; 13813bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC4) { 13823bffb652SDave Kleikamp current->thread.dbcr0 &= ~DBCR0_IAC4; 13833bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, TRAP_HWBKPT, 13843bffb652SDave Kleikamp 4); 13853bffb652SDave Kleikamp changed |= 0x01; 13863bffb652SDave Kleikamp } 13873bffb652SDave Kleikamp /* 13883bffb652SDave Kleikamp * At the point this routine was called, the MSR(DE) was turned off. 13893bffb652SDave Kleikamp * Check all other debug flags and see if that bit needs to be turned 13903bffb652SDave Kleikamp * back on or not. 13913bffb652SDave Kleikamp */ 13923bffb652SDave Kleikamp if (DBCR_ACTIVE_EVENTS(current->thread.dbcr0, current->thread.dbcr1)) 13933bffb652SDave Kleikamp regs->msr |= MSR_DE; 13943bffb652SDave Kleikamp else 13953bffb652SDave Kleikamp /* Make sure the IDM flag is off */ 13963bffb652SDave Kleikamp current->thread.dbcr0 &= ~DBCR0_IDM; 13973bffb652SDave Kleikamp 13983bffb652SDave Kleikamp if (changed & 0x01) 13993bffb652SDave Kleikamp mtspr(SPRN_DBCR0, current->thread.dbcr0); 14003bffb652SDave Kleikamp } 140114cf11afSPaul Mackerras 1402f8279621SKumar Gala void __kprobes DebugException(struct pt_regs *regs, unsigned long debug_status) 140314cf11afSPaul Mackerras { 14043bffb652SDave Kleikamp current->thread.dbsr = debug_status; 14053bffb652SDave Kleikamp 1406ec097c84SRoland McGrath /* Hack alert: On BookE, Branch Taken stops on the branch itself, while 1407ec097c84SRoland McGrath * on server, it stops on the target of the branch. In order to simulate 1408ec097c84SRoland McGrath * the server behaviour, we thus restart right away with a single step 1409ec097c84SRoland McGrath * instead of stopping here when hitting a BT 1410ec097c84SRoland McGrath */ 1411ec097c84SRoland McGrath if (debug_status & DBSR_BT) { 1412ec097c84SRoland McGrath regs->msr &= ~MSR_DE; 1413ec097c84SRoland McGrath 1414ec097c84SRoland McGrath /* Disable BT */ 1415ec097c84SRoland McGrath mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT); 1416ec097c84SRoland McGrath /* Clear the BT event */ 1417ec097c84SRoland McGrath mtspr(SPRN_DBSR, DBSR_BT); 1418ec097c84SRoland McGrath 1419ec097c84SRoland McGrath /* Do the single step trick only when coming from userspace */ 1420ec097c84SRoland McGrath if (user_mode(regs)) { 1421ec097c84SRoland McGrath current->thread.dbcr0 &= ~DBCR0_BT; 1422ec097c84SRoland McGrath current->thread.dbcr0 |= DBCR0_IDM | DBCR0_IC; 1423ec097c84SRoland McGrath regs->msr |= MSR_DE; 1424ec097c84SRoland McGrath return; 1425ec097c84SRoland McGrath } 1426ec097c84SRoland McGrath 1427ec097c84SRoland McGrath if (notify_die(DIE_SSTEP, "block_step", regs, 5, 1428ec097c84SRoland McGrath 5, SIGTRAP) == NOTIFY_STOP) { 1429ec097c84SRoland McGrath return; 1430ec097c84SRoland McGrath } 1431ec097c84SRoland McGrath if (debugger_sstep(regs)) 1432ec097c84SRoland McGrath return; 1433ec097c84SRoland McGrath } else if (debug_status & DBSR_IC) { /* Instruction complete */ 143414cf11afSPaul Mackerras regs->msr &= ~MSR_DE; 1435f8279621SKumar Gala 143614cf11afSPaul Mackerras /* Disable instruction completion */ 143714cf11afSPaul Mackerras mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC); 143814cf11afSPaul Mackerras /* Clear the instruction completion event */ 143914cf11afSPaul Mackerras mtspr(SPRN_DBSR, DBSR_IC); 1440f8279621SKumar Gala 1441f8279621SKumar Gala if (notify_die(DIE_SSTEP, "single_step", regs, 5, 1442f8279621SKumar Gala 5, SIGTRAP) == NOTIFY_STOP) { 144314cf11afSPaul Mackerras return; 144414cf11afSPaul Mackerras } 1445f8279621SKumar Gala 1446f8279621SKumar Gala if (debugger_sstep(regs)) 1447f8279621SKumar Gala return; 1448f8279621SKumar Gala 14493bffb652SDave Kleikamp if (user_mode(regs)) { 14503bffb652SDave Kleikamp current->thread.dbcr0 &= ~DBCR0_IC; 14513bffb652SDave Kleikamp if (DBCR_ACTIVE_EVENTS(current->thread.dbcr0, 14523bffb652SDave Kleikamp current->thread.dbcr1)) 14533bffb652SDave Kleikamp regs->msr |= MSR_DE; 14543bffb652SDave Kleikamp else 14553bffb652SDave Kleikamp /* Make sure the IDM bit is off */ 14563bffb652SDave Kleikamp current->thread.dbcr0 &= ~DBCR0_IDM; 14573bffb652SDave Kleikamp } 1458f8279621SKumar Gala 1459f8279621SKumar Gala _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); 14603bffb652SDave Kleikamp } else 14613bffb652SDave Kleikamp handle_debug(regs, debug_status); 146214cf11afSPaul Mackerras } 1463172ae2e7SDave Kleikamp #endif /* CONFIG_PPC_ADV_DEBUG_REGS */ 146414cf11afSPaul Mackerras 146514cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT) 146614cf11afSPaul Mackerras void TAUException(struct pt_regs *regs) 146714cf11afSPaul Mackerras { 146814cf11afSPaul Mackerras printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n", 146914cf11afSPaul Mackerras regs->nip, regs->msr, regs->trap, print_tainted()); 147014cf11afSPaul Mackerras } 147114cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */ 147214cf11afSPaul Mackerras 147314cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC 1474dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs) 147514cf11afSPaul Mackerras { 147614cf11afSPaul Mackerras int err; 147714cf11afSPaul Mackerras 147814cf11afSPaul Mackerras if (!user_mode(regs)) { 147914cf11afSPaul Mackerras printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode" 148014cf11afSPaul Mackerras " at %lx\n", regs->nip); 14818dad3f92SPaul Mackerras die("Kernel VMX/Altivec assist exception", regs, SIGILL); 148214cf11afSPaul Mackerras } 148314cf11afSPaul Mackerras 1484dc1c1ca3SStephen Rothwell flush_altivec_to_thread(current); 1485dc1c1ca3SStephen Rothwell 1486eecff81dSAnton Blanchard PPC_WARN_EMULATED(altivec, regs); 148714cf11afSPaul Mackerras err = emulate_altivec(regs); 148814cf11afSPaul Mackerras if (err == 0) { 148914cf11afSPaul Mackerras regs->nip += 4; /* skip emulated instruction */ 149014cf11afSPaul Mackerras emulate_single_step(regs); 149114cf11afSPaul Mackerras return; 149214cf11afSPaul Mackerras } 149314cf11afSPaul Mackerras 149414cf11afSPaul Mackerras if (err == -EFAULT) { 149514cf11afSPaul Mackerras /* got an error reading the instruction */ 149614cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 149714cf11afSPaul Mackerras } else { 149814cf11afSPaul Mackerras /* didn't recognize the instruction */ 149914cf11afSPaul Mackerras /* XXX quick hack for now: set the non-Java bit in the VSCR */ 150076462232SChristian Dietrich printk_ratelimited(KERN_ERR "Unrecognized altivec instruction " 150114cf11afSPaul Mackerras "in %s at %lx\n", current->comm, regs->nip); 150214cf11afSPaul Mackerras current->thread.vscr.u[3] |= 0x10000; 150314cf11afSPaul Mackerras } 150414cf11afSPaul Mackerras } 150514cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */ 150614cf11afSPaul Mackerras 1507ce48b210SMichael Neuling #ifdef CONFIG_VSX 1508ce48b210SMichael Neuling void vsx_assist_exception(struct pt_regs *regs) 1509ce48b210SMichael Neuling { 1510ce48b210SMichael Neuling if (!user_mode(regs)) { 1511ce48b210SMichael Neuling printk(KERN_EMERG "VSX assist exception in kernel mode" 1512ce48b210SMichael Neuling " at %lx\n", regs->nip); 1513ce48b210SMichael Neuling die("Kernel VSX assist exception", regs, SIGILL); 1514ce48b210SMichael Neuling } 1515ce48b210SMichael Neuling 1516ce48b210SMichael Neuling flush_vsx_to_thread(current); 1517ce48b210SMichael Neuling printk(KERN_INFO "VSX assist not supported at %lx\n", regs->nip); 1518ce48b210SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1519ce48b210SMichael Neuling } 1520ce48b210SMichael Neuling #endif /* CONFIG_VSX */ 1521ce48b210SMichael Neuling 152214cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE 152314cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address, 152414cf11afSPaul Mackerras unsigned long error_code) 152514cf11afSPaul Mackerras { 152614cf11afSPaul Mackerras /* We treat cache locking instructions from the user 152714cf11afSPaul Mackerras * as priv ops, in the future we could try to do 152814cf11afSPaul Mackerras * something smarter 152914cf11afSPaul Mackerras */ 153014cf11afSPaul Mackerras if (error_code & (ESR_DLK|ESR_ILK)) 153114cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 153214cf11afSPaul Mackerras return; 153314cf11afSPaul Mackerras } 153414cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */ 153514cf11afSPaul Mackerras 153614cf11afSPaul Mackerras #ifdef CONFIG_SPE 153714cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs) 153814cf11afSPaul Mackerras { 15396a800f36SLiu Yu extern int do_spe_mathemu(struct pt_regs *regs); 154014cf11afSPaul Mackerras unsigned long spefscr; 154114cf11afSPaul Mackerras int fpexc_mode; 154214cf11afSPaul Mackerras int code = 0; 15436a800f36SLiu Yu int err; 15446a800f36SLiu Yu 1545685659eeSyu liu flush_spe_to_thread(current); 154614cf11afSPaul Mackerras 154714cf11afSPaul Mackerras spefscr = current->thread.spefscr; 154814cf11afSPaul Mackerras fpexc_mode = current->thread.fpexc_mode; 154914cf11afSPaul Mackerras 155014cf11afSPaul Mackerras if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) { 155114cf11afSPaul Mackerras code = FPE_FLTOVF; 155214cf11afSPaul Mackerras } 155314cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) { 155414cf11afSPaul Mackerras code = FPE_FLTUND; 155514cf11afSPaul Mackerras } 155614cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV)) 155714cf11afSPaul Mackerras code = FPE_FLTDIV; 155814cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) { 155914cf11afSPaul Mackerras code = FPE_FLTINV; 156014cf11afSPaul Mackerras } 156114cf11afSPaul Mackerras else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES)) 156214cf11afSPaul Mackerras code = FPE_FLTRES; 156314cf11afSPaul Mackerras 15646a800f36SLiu Yu err = do_spe_mathemu(regs); 15656a800f36SLiu Yu if (err == 0) { 15666a800f36SLiu Yu regs->nip += 4; /* skip emulated instruction */ 15676a800f36SLiu Yu emulate_single_step(regs); 156814cf11afSPaul Mackerras return; 156914cf11afSPaul Mackerras } 15706a800f36SLiu Yu 15716a800f36SLiu Yu if (err == -EFAULT) { 15726a800f36SLiu Yu /* got an error reading the instruction */ 15736a800f36SLiu Yu _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 15746a800f36SLiu Yu } else if (err == -EINVAL) { 15756a800f36SLiu Yu /* didn't recognize the instruction */ 15766a800f36SLiu Yu printk(KERN_ERR "unrecognized spe instruction " 15776a800f36SLiu Yu "in %s at %lx\n", current->comm, regs->nip); 15786a800f36SLiu Yu } else { 15796a800f36SLiu Yu _exception(SIGFPE, regs, code, regs->nip); 15806a800f36SLiu Yu } 15816a800f36SLiu Yu 15826a800f36SLiu Yu return; 15836a800f36SLiu Yu } 15846a800f36SLiu Yu 15856a800f36SLiu Yu void SPEFloatingPointRoundException(struct pt_regs *regs) 15866a800f36SLiu Yu { 15876a800f36SLiu Yu extern int speround_handler(struct pt_regs *regs); 15886a800f36SLiu Yu int err; 15896a800f36SLiu Yu 15906a800f36SLiu Yu preempt_disable(); 15916a800f36SLiu Yu if (regs->msr & MSR_SPE) 15926a800f36SLiu Yu giveup_spe(current); 15936a800f36SLiu Yu preempt_enable(); 15946a800f36SLiu Yu 15956a800f36SLiu Yu regs->nip -= 4; 15966a800f36SLiu Yu err = speround_handler(regs); 15976a800f36SLiu Yu if (err == 0) { 15986a800f36SLiu Yu regs->nip += 4; /* skip emulated instruction */ 15996a800f36SLiu Yu emulate_single_step(regs); 16006a800f36SLiu Yu return; 16016a800f36SLiu Yu } 16026a800f36SLiu Yu 16036a800f36SLiu Yu if (err == -EFAULT) { 16046a800f36SLiu Yu /* got an error reading the instruction */ 16056a800f36SLiu Yu _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 16066a800f36SLiu Yu } else if (err == -EINVAL) { 16076a800f36SLiu Yu /* didn't recognize the instruction */ 16086a800f36SLiu Yu printk(KERN_ERR "unrecognized spe instruction " 16096a800f36SLiu Yu "in %s at %lx\n", current->comm, regs->nip); 16106a800f36SLiu Yu } else { 16116a800f36SLiu Yu _exception(SIGFPE, regs, 0, regs->nip); 16126a800f36SLiu Yu return; 16136a800f36SLiu Yu } 16146a800f36SLiu Yu } 161514cf11afSPaul Mackerras #endif 161614cf11afSPaul Mackerras 1617dc1c1ca3SStephen Rothwell /* 1618dc1c1ca3SStephen Rothwell * We enter here if we get an unrecoverable exception, that is, one 1619dc1c1ca3SStephen Rothwell * that happened at a point where the RI (recoverable interrupt) bit 1620dc1c1ca3SStephen Rothwell * in the MSR is 0. This indicates that SRR0/1 are live, and that 1621dc1c1ca3SStephen Rothwell * we therefore lost state by taking this exception. 1622dc1c1ca3SStephen Rothwell */ 1623dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs) 1624dc1c1ca3SStephen Rothwell { 1625dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n", 1626dc1c1ca3SStephen Rothwell regs->trap, regs->nip); 1627dc1c1ca3SStephen Rothwell die("Unrecoverable exception", regs, SIGABRT); 1628dc1c1ca3SStephen Rothwell } 1629dc1c1ca3SStephen Rothwell 16301e18c17aSJason Gunthorpe #if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x) 163114cf11afSPaul Mackerras /* 163214cf11afSPaul Mackerras * Default handler for a Watchdog exception, 163314cf11afSPaul Mackerras * spins until a reboot occurs 163414cf11afSPaul Mackerras */ 163514cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs) 163614cf11afSPaul Mackerras { 163714cf11afSPaul Mackerras /* Generic WatchdogHandler, implement your own */ 163814cf11afSPaul Mackerras mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE)); 163914cf11afSPaul Mackerras return; 164014cf11afSPaul Mackerras } 164114cf11afSPaul Mackerras 164214cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs) 164314cf11afSPaul Mackerras { 164414cf11afSPaul Mackerras printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n"); 164514cf11afSPaul Mackerras WatchdogHandler(regs); 164614cf11afSPaul Mackerras } 164714cf11afSPaul Mackerras #endif 1648dc1c1ca3SStephen Rothwell 1649dc1c1ca3SStephen Rothwell /* 1650dc1c1ca3SStephen Rothwell * We enter here if we discover during exception entry that we are 1651dc1c1ca3SStephen Rothwell * running in supervisor mode with a userspace value in the stack pointer. 1652dc1c1ca3SStephen Rothwell */ 1653dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs) 1654dc1c1ca3SStephen Rothwell { 1655dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n", 1656dc1c1ca3SStephen Rothwell regs->gpr[1], regs->nip); 1657dc1c1ca3SStephen Rothwell die("Bad kernel stack pointer", regs, SIGABRT); 1658dc1c1ca3SStephen Rothwell } 165914cf11afSPaul Mackerras 166014cf11afSPaul Mackerras void __init trap_init(void) 166114cf11afSPaul Mackerras { 166214cf11afSPaul Mackerras } 166380947e7cSGeert Uytterhoeven 166480947e7cSGeert Uytterhoeven 166580947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS 166680947e7cSGeert Uytterhoeven 166780947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type) .type = { .name = #type } 166880947e7cSGeert Uytterhoeven 166980947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = { 167080947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC 167180947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(altivec), 167280947e7cSGeert Uytterhoeven #endif 167380947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(dcba), 167480947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(dcbz), 167580947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(fp_pair), 167680947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(isel), 167780947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(mcrxr), 167880947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(mfpvr), 167980947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(multiple), 168080947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(popcntb), 168180947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(spe), 168280947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(string), 168380947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(unaligned), 168480947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION 168580947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(math), 168680947e7cSGeert Uytterhoeven #elif defined(CONFIG_8XX_MINIMAL_FPEMU) 168780947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(8xx), 168880947e7cSGeert Uytterhoeven #endif 168980947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX 169080947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(vsx), 169180947e7cSGeert Uytterhoeven #endif 1692efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64 1693efcac658SAlexey Kardashevskiy WARN_EMULATED_SETUP(mfdscr), 1694efcac658SAlexey Kardashevskiy WARN_EMULATED_SETUP(mtdscr), 1695efcac658SAlexey Kardashevskiy #endif 169680947e7cSGeert Uytterhoeven }; 169780947e7cSGeert Uytterhoeven 169880947e7cSGeert Uytterhoeven u32 ppc_warn_emulated; 169980947e7cSGeert Uytterhoeven 170080947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type) 170180947e7cSGeert Uytterhoeven { 170276462232SChristian Dietrich pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm, 170380947e7cSGeert Uytterhoeven type); 170480947e7cSGeert Uytterhoeven } 170580947e7cSGeert Uytterhoeven 170680947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void) 170780947e7cSGeert Uytterhoeven { 170880947e7cSGeert Uytterhoeven struct dentry *dir, *d; 170980947e7cSGeert Uytterhoeven unsigned int i; 171080947e7cSGeert Uytterhoeven struct ppc_emulated_entry *entries = (void *)&ppc_emulated; 171180947e7cSGeert Uytterhoeven 171280947e7cSGeert Uytterhoeven if (!powerpc_debugfs_root) 171380947e7cSGeert Uytterhoeven return -ENODEV; 171480947e7cSGeert Uytterhoeven 171580947e7cSGeert Uytterhoeven dir = debugfs_create_dir("emulated_instructions", 171680947e7cSGeert Uytterhoeven powerpc_debugfs_root); 171780947e7cSGeert Uytterhoeven if (!dir) 171880947e7cSGeert Uytterhoeven return -ENOMEM; 171980947e7cSGeert Uytterhoeven 172080947e7cSGeert Uytterhoeven d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir, 172180947e7cSGeert Uytterhoeven &ppc_warn_emulated); 172280947e7cSGeert Uytterhoeven if (!d) 172380947e7cSGeert Uytterhoeven goto fail; 172480947e7cSGeert Uytterhoeven 172580947e7cSGeert Uytterhoeven for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) { 172680947e7cSGeert Uytterhoeven d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir, 172780947e7cSGeert Uytterhoeven (u32 *)&entries[i].val.counter); 172880947e7cSGeert Uytterhoeven if (!d) 172980947e7cSGeert Uytterhoeven goto fail; 173080947e7cSGeert Uytterhoeven } 173180947e7cSGeert Uytterhoeven 173280947e7cSGeert Uytterhoeven return 0; 173380947e7cSGeert Uytterhoeven 173480947e7cSGeert Uytterhoeven fail: 173580947e7cSGeert Uytterhoeven debugfs_remove_recursive(dir); 173680947e7cSGeert Uytterhoeven return -ENOMEM; 173780947e7cSGeert Uytterhoeven } 173880947e7cSGeert Uytterhoeven 173980947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init); 174080947e7cSGeert Uytterhoeven 174180947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */ 1742