xref: /openbmc/linux/arch/powerpc/kernel/traps.c (revision e6654d5b4259317be82b06cf9218f82abec8c8e7)
114cf11afSPaul Mackerras /*
214cf11afSPaul Mackerras  *  Copyright (C) 1995-1996  Gary Thomas (gdt@linuxppc.org)
3fe04b112SScott Wood  *  Copyright 2007-2010 Freescale Semiconductor, Inc.
414cf11afSPaul Mackerras  *
514cf11afSPaul Mackerras  *  This program is free software; you can redistribute it and/or
614cf11afSPaul Mackerras  *  modify it under the terms of the GNU General Public License
714cf11afSPaul Mackerras  *  as published by the Free Software Foundation; either version
814cf11afSPaul Mackerras  *  2 of the License, or (at your option) any later version.
914cf11afSPaul Mackerras  *
1014cf11afSPaul Mackerras  *  Modified by Cort Dougan (cort@cs.nmt.edu)
1114cf11afSPaul Mackerras  *  and Paul Mackerras (paulus@samba.org)
1214cf11afSPaul Mackerras  */
1314cf11afSPaul Mackerras 
1414cf11afSPaul Mackerras /*
1514cf11afSPaul Mackerras  * This file handles the architecture-dependent parts of hardware exceptions
1614cf11afSPaul Mackerras  */
1714cf11afSPaul Mackerras 
1814cf11afSPaul Mackerras #include <linux/errno.h>
1914cf11afSPaul Mackerras #include <linux/sched.h>
2014cf11afSPaul Mackerras #include <linux/kernel.h>
2114cf11afSPaul Mackerras #include <linux/mm.h>
2214cf11afSPaul Mackerras #include <linux/stddef.h>
2314cf11afSPaul Mackerras #include <linux/unistd.h>
248dad3f92SPaul Mackerras #include <linux/ptrace.h>
2514cf11afSPaul Mackerras #include <linux/user.h>
2614cf11afSPaul Mackerras #include <linux/interrupt.h>
2714cf11afSPaul Mackerras #include <linux/init.h>
2814cf11afSPaul Mackerras #include <linux/module.h>
298dad3f92SPaul Mackerras #include <linux/prctl.h>
3014cf11afSPaul Mackerras #include <linux/delay.h>
3114cf11afSPaul Mackerras #include <linux/kprobes.h>
32cc532915SMichael Ellerman #include <linux/kexec.h>
335474c120SMichael Hanselmann #include <linux/backlight.h>
3473c9ceabSJeremy Fitzhardinge #include <linux/bug.h>
351eeb66a1SChristoph Hellwig #include <linux/kdebug.h>
3680947e7cSGeert Uytterhoeven #include <linux/debugfs.h>
3776462232SChristian Dietrich #include <linux/ratelimit.h>
38ba12eedeSLi Zhong #include <linux/context_tracking.h>
3914cf11afSPaul Mackerras 
4080947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h>
4114cf11afSPaul Mackerras #include <asm/pgtable.h>
4214cf11afSPaul Mackerras #include <asm/uaccess.h>
4314cf11afSPaul Mackerras #include <asm/io.h>
4486417780SPaul Mackerras #include <asm/machdep.h>
4586417780SPaul Mackerras #include <asm/rtas.h>
46f7f6f4feSDavid Gibson #include <asm/pmc.h>
4714cf11afSPaul Mackerras #include <asm/reg.h>
4814cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT
4914cf11afSPaul Mackerras #include <asm/backlight.h>
5014cf11afSPaul Mackerras #endif
51dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
5286417780SPaul Mackerras #include <asm/firmware.h>
53dc1c1ca3SStephen Rothwell #include <asm/processor.h>
546ce6c629SMichael Neuling #include <asm/tm.h>
55dc1c1ca3SStephen Rothwell #endif
56c0ce7d08SDavid Wilder #include <asm/kexec.h>
5716c57b36SKumar Gala #include <asm/ppc-opcode.h>
58cce1f106SShaohui Xie #include <asm/rio.h>
59ebaeb5aeSMahesh Salgaonkar #include <asm/fadump.h>
60ae3a197eSDavid Howells #include <asm/switch_to.h>
61f54db641SMichael Neuling #include <asm/tm.h>
62ae3a197eSDavid Howells #include <asm/debug.h>
634e0e3435SHongtao Jia #include <sysdev/fsl_pci.h>
64dc1c1ca3SStephen Rothwell 
657dbb922cSOlof Johansson #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
665be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly;
675be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
685be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
695be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
705be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
719422de3eSMichael Neuling int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly;
725be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
7314cf11afSPaul Mackerras 
7414cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger);
7514cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi);
7614cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt);
7714cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep);
7814cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match);
799422de3eSMichael Neuling EXPORT_SYMBOL(__debugger_break_match);
8014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler);
8114cf11afSPaul Mackerras #endif
8214cf11afSPaul Mackerras 
838b3c34cfSMichael Neuling /* Transactional Memory trap debug */
848b3c34cfSMichael Neuling #ifdef TM_DEBUG_SW
858b3c34cfSMichael Neuling #define TM_DEBUG(x...) printk(KERN_INFO x)
868b3c34cfSMichael Neuling #else
878b3c34cfSMichael Neuling #define TM_DEBUG(x...) do { } while(0)
888b3c34cfSMichael Neuling #endif
898b3c34cfSMichael Neuling 
9014cf11afSPaul Mackerras /*
9114cf11afSPaul Mackerras  * Trap & Exception support
9214cf11afSPaul Mackerras  */
9314cf11afSPaul Mackerras 
946031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT
956031d9d9Santon@samba.org static void pmac_backlight_unblank(void)
966031d9d9Santon@samba.org {
976031d9d9Santon@samba.org 	mutex_lock(&pmac_backlight_mutex);
986031d9d9Santon@samba.org 	if (pmac_backlight) {
996031d9d9Santon@samba.org 		struct backlight_properties *props;
1006031d9d9Santon@samba.org 
1016031d9d9Santon@samba.org 		props = &pmac_backlight->props;
1026031d9d9Santon@samba.org 		props->brightness = props->max_brightness;
1036031d9d9Santon@samba.org 		props->power = FB_BLANK_UNBLANK;
1046031d9d9Santon@samba.org 		backlight_update_status(pmac_backlight);
1056031d9d9Santon@samba.org 	}
1066031d9d9Santon@samba.org 	mutex_unlock(&pmac_backlight_mutex);
1076031d9d9Santon@samba.org }
1086031d9d9Santon@samba.org #else
1096031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { }
1106031d9d9Santon@samba.org #endif
1116031d9d9Santon@samba.org 
112760ca4dcSAnton Blanchard static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED;
113760ca4dcSAnton Blanchard static int die_owner = -1;
114760ca4dcSAnton Blanchard static unsigned int die_nest_count;
115c0ce7d08SDavid Wilder static int die_counter;
116760ca4dcSAnton Blanchard 
117760ca4dcSAnton Blanchard static unsigned __kprobes long oops_begin(struct pt_regs *regs)
118760ca4dcSAnton Blanchard {
119760ca4dcSAnton Blanchard 	int cpu;
12034c2a14fSanton@samba.org 	unsigned long flags;
12114cf11afSPaul Mackerras 
12214cf11afSPaul Mackerras 	if (debugger(regs))
12314cf11afSPaul Mackerras 		return 1;
12414cf11afSPaul Mackerras 
125293e4688Santon@samba.org 	oops_enter();
126293e4688Santon@samba.org 
127760ca4dcSAnton Blanchard 	/* racy, but better than risking deadlock. */
128760ca4dcSAnton Blanchard 	raw_local_irq_save(flags);
129760ca4dcSAnton Blanchard 	cpu = smp_processor_id();
130760ca4dcSAnton Blanchard 	if (!arch_spin_trylock(&die_lock)) {
131760ca4dcSAnton Blanchard 		if (cpu == die_owner)
132760ca4dcSAnton Blanchard 			/* nested oops. should stop eventually */;
133760ca4dcSAnton Blanchard 		else
134760ca4dcSAnton Blanchard 			arch_spin_lock(&die_lock);
135760ca4dcSAnton Blanchard 	}
136760ca4dcSAnton Blanchard 	die_nest_count++;
137760ca4dcSAnton Blanchard 	die_owner = cpu;
13814cf11afSPaul Mackerras 	console_verbose();
13914cf11afSPaul Mackerras 	bust_spinlocks(1);
1406031d9d9Santon@samba.org 	if (machine_is(powermac))
1416031d9d9Santon@samba.org 		pmac_backlight_unblank();
142760ca4dcSAnton Blanchard 	return flags;
14334c2a14fSanton@samba.org }
1445474c120SMichael Hanselmann 
145760ca4dcSAnton Blanchard static void __kprobes oops_end(unsigned long flags, struct pt_regs *regs,
146760ca4dcSAnton Blanchard 			       int signr)
147760ca4dcSAnton Blanchard {
14814cf11afSPaul Mackerras 	bust_spinlocks(0);
149760ca4dcSAnton Blanchard 	die_owner = -1;
150373d4d09SRusty Russell 	add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
151760ca4dcSAnton Blanchard 	die_nest_count--;
15258154c8cSAnton Blanchard 	oops_exit();
15358154c8cSAnton Blanchard 	printk("\n");
154760ca4dcSAnton Blanchard 	if (!die_nest_count)
155760ca4dcSAnton Blanchard 		/* Nest count reaches zero, release the lock. */
156760ca4dcSAnton Blanchard 		arch_spin_unlock(&die_lock);
157760ca4dcSAnton Blanchard 	raw_local_irq_restore(flags);
158cc532915SMichael Ellerman 
159ebaeb5aeSMahesh Salgaonkar 	crash_fadump(regs, "die oops");
160ebaeb5aeSMahesh Salgaonkar 
1619b00ac06SAnton Blanchard 	/*
1629b00ac06SAnton Blanchard 	 * A system reset (0x100) is a request to dump, so we always send
1639b00ac06SAnton Blanchard 	 * it through the crashdump code.
1649b00ac06SAnton Blanchard 	 */
1659b00ac06SAnton Blanchard 	if (kexec_should_crash(current) || (TRAP(regs) == 0x100)) {
166cc532915SMichael Ellerman 		crash_kexec(regs);
1679b00ac06SAnton Blanchard 
1689b00ac06SAnton Blanchard 		/*
1699b00ac06SAnton Blanchard 		 * We aren't the primary crash CPU. We need to send it
1709b00ac06SAnton Blanchard 		 * to a holding pattern to avoid it ending up in the panic
1719b00ac06SAnton Blanchard 		 * code.
1729b00ac06SAnton Blanchard 		 */
173c0ce7d08SDavid Wilder 		crash_kexec_secondary(regs);
1749b00ac06SAnton Blanchard 	}
17514cf11afSPaul Mackerras 
176760ca4dcSAnton Blanchard 	if (!signr)
177760ca4dcSAnton Blanchard 		return;
178760ca4dcSAnton Blanchard 
17958154c8cSAnton Blanchard 	/*
18058154c8cSAnton Blanchard 	 * While our oops output is serialised by a spinlock, output
18158154c8cSAnton Blanchard 	 * from panic() called below can race and corrupt it. If we
18258154c8cSAnton Blanchard 	 * know we are going to panic, delay for 1 second so we have a
18358154c8cSAnton Blanchard 	 * chance to get clean backtraces from all CPUs that are oopsing.
18458154c8cSAnton Blanchard 	 */
18558154c8cSAnton Blanchard 	if (in_interrupt() || panic_on_oops || !current->pid ||
18658154c8cSAnton Blanchard 	    is_global_init(current)) {
18758154c8cSAnton Blanchard 		mdelay(MSEC_PER_SEC);
18858154c8cSAnton Blanchard 	}
18958154c8cSAnton Blanchard 
19014cf11afSPaul Mackerras 	if (in_interrupt())
19114cf11afSPaul Mackerras 		panic("Fatal exception in interrupt");
192cea6a4baSHorms 	if (panic_on_oops)
193012c437dSHorms 		panic("Fatal exception");
194760ca4dcSAnton Blanchard 	do_exit(signr);
195760ca4dcSAnton Blanchard }
196cea6a4baSHorms 
197760ca4dcSAnton Blanchard static int __kprobes __die(const char *str, struct pt_regs *regs, long err)
198760ca4dcSAnton Blanchard {
199760ca4dcSAnton Blanchard 	printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
200760ca4dcSAnton Blanchard #ifdef CONFIG_PREEMPT
201760ca4dcSAnton Blanchard 	printk("PREEMPT ");
202760ca4dcSAnton Blanchard #endif
203760ca4dcSAnton Blanchard #ifdef CONFIG_SMP
204760ca4dcSAnton Blanchard 	printk("SMP NR_CPUS=%d ", NR_CPUS);
205760ca4dcSAnton Blanchard #endif
206760ca4dcSAnton Blanchard #ifdef CONFIG_DEBUG_PAGEALLOC
207760ca4dcSAnton Blanchard 	printk("DEBUG_PAGEALLOC ");
208760ca4dcSAnton Blanchard #endif
209760ca4dcSAnton Blanchard #ifdef CONFIG_NUMA
210760ca4dcSAnton Blanchard 	printk("NUMA ");
211760ca4dcSAnton Blanchard #endif
212760ca4dcSAnton Blanchard 	printk("%s\n", ppc_md.name ? ppc_md.name : "");
213760ca4dcSAnton Blanchard 
214760ca4dcSAnton Blanchard 	if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP)
215760ca4dcSAnton Blanchard 		return 1;
216760ca4dcSAnton Blanchard 
217760ca4dcSAnton Blanchard 	print_modules();
218760ca4dcSAnton Blanchard 	show_regs(regs);
21914cf11afSPaul Mackerras 
22014cf11afSPaul Mackerras 	return 0;
22114cf11afSPaul Mackerras }
22214cf11afSPaul Mackerras 
223760ca4dcSAnton Blanchard void die(const char *str, struct pt_regs *regs, long err)
224760ca4dcSAnton Blanchard {
225760ca4dcSAnton Blanchard 	unsigned long flags = oops_begin(regs);
226760ca4dcSAnton Blanchard 
227760ca4dcSAnton Blanchard 	if (__die(str, regs, err))
228760ca4dcSAnton Blanchard 		err = 0;
229760ca4dcSAnton Blanchard 	oops_end(flags, regs, err);
230760ca4dcSAnton Blanchard }
231760ca4dcSAnton Blanchard 
23225baa35bSOleg Nesterov void user_single_step_siginfo(struct task_struct *tsk,
23325baa35bSOleg Nesterov 				struct pt_regs *regs, siginfo_t *info)
23425baa35bSOleg Nesterov {
23525baa35bSOleg Nesterov 	memset(info, 0, sizeof(*info));
23625baa35bSOleg Nesterov 	info->si_signo = SIGTRAP;
23725baa35bSOleg Nesterov 	info->si_code = TRAP_TRACE;
23825baa35bSOleg Nesterov 	info->si_addr = (void __user *)regs->nip;
23925baa35bSOleg Nesterov }
24025baa35bSOleg Nesterov 
24114cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
24214cf11afSPaul Mackerras {
24314cf11afSPaul Mackerras 	siginfo_t info;
244d0c3d534SOlof Johansson 	const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \
245d0c3d534SOlof Johansson 			"at %08lx nip %08lx lr %08lx code %x\n";
246d0c3d534SOlof Johansson 	const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \
247d0c3d534SOlof Johansson 			"at %016lx nip %016lx lr %016lx code %x\n";
24814cf11afSPaul Mackerras 
24914cf11afSPaul Mackerras 	if (!user_mode(regs)) {
250760ca4dcSAnton Blanchard 		die("Exception in kernel mode", regs, signr);
25114cf11afSPaul Mackerras 		return;
252760ca4dcSAnton Blanchard 	}
253760ca4dcSAnton Blanchard 
254760ca4dcSAnton Blanchard 	if (show_unhandled_signals && unhandled_signal(current, signr)) {
25576462232SChristian Dietrich 		printk_ratelimited(regs->msr & MSR_64BIT ? fmt64 : fmt32,
256d0c3d534SOlof Johansson 				   current->comm, current->pid, signr,
257d0c3d534SOlof Johansson 				   addr, regs->nip, regs->link, code);
25814cf11afSPaul Mackerras 	}
25914cf11afSPaul Mackerras 
260a3512b2dSBenjamin Herrenschmidt 	if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs))
2619f2f79e3SBenjamin Herrenschmidt 		local_irq_enable();
2629f2f79e3SBenjamin Herrenschmidt 
26341ab5266SAnanth N Mavinakayanahalli 	current->thread.trap_nr = code;
26414cf11afSPaul Mackerras 	memset(&info, 0, sizeof(info));
26514cf11afSPaul Mackerras 	info.si_signo = signr;
26614cf11afSPaul Mackerras 	info.si_code = code;
26714cf11afSPaul Mackerras 	info.si_addr = (void __user *) addr;
26814cf11afSPaul Mackerras 	force_sig_info(signr, &info, current);
26914cf11afSPaul Mackerras }
27014cf11afSPaul Mackerras 
27114cf11afSPaul Mackerras #ifdef CONFIG_PPC64
27214cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs)
27314cf11afSPaul Mackerras {
27414cf11afSPaul Mackerras 	/* See if any machine dependent calls */
275c902be71SArnd Bergmann 	if (ppc_md.system_reset_exception) {
276c902be71SArnd Bergmann 		if (ppc_md.system_reset_exception(regs))
277c902be71SArnd Bergmann 			return;
278c902be71SArnd Bergmann 	}
27914cf11afSPaul Mackerras 
2808dad3f92SPaul Mackerras 	die("System Reset", regs, SIGABRT);
28114cf11afSPaul Mackerras 
28214cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
28314cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
28414cf11afSPaul Mackerras 		panic("Unrecoverable System Reset");
28514cf11afSPaul Mackerras 
28614cf11afSPaul Mackerras 	/* What should we do here? We could issue a shutdown or hard reset. */
28714cf11afSPaul Mackerras }
2881e9b4507SMahesh Salgaonkar 
2891e9b4507SMahesh Salgaonkar /*
2901e9b4507SMahesh Salgaonkar  * This function is called in real mode. Strictly no printk's please.
2911e9b4507SMahesh Salgaonkar  *
2921e9b4507SMahesh Salgaonkar  * regs->nip and regs->msr contains srr0 and ssr1.
2931e9b4507SMahesh Salgaonkar  */
2941e9b4507SMahesh Salgaonkar long machine_check_early(struct pt_regs *regs)
2951e9b4507SMahesh Salgaonkar {
2964c703416SMahesh Salgaonkar 	long handled = 0;
2974c703416SMahesh Salgaonkar 
298*e6654d5bSMahesh Salgaonkar 	__get_cpu_var(irq_stat).mce_exceptions++;
299*e6654d5bSMahesh Salgaonkar 
3004c703416SMahesh Salgaonkar 	if (cur_cpu_spec && cur_cpu_spec->machine_check_early)
3014c703416SMahesh Salgaonkar 		handled = cur_cpu_spec->machine_check_early(regs);
3024c703416SMahesh Salgaonkar 	return handled;
3031e9b4507SMahesh Salgaonkar }
3041e9b4507SMahesh Salgaonkar 
30514cf11afSPaul Mackerras #endif
30614cf11afSPaul Mackerras 
30714cf11afSPaul Mackerras /*
30814cf11afSPaul Mackerras  * I/O accesses can cause machine checks on powermacs.
30914cf11afSPaul Mackerras  * Check if the NIP corresponds to the address of a sync
31014cf11afSPaul Mackerras  * instruction for which there is an entry in the exception
31114cf11afSPaul Mackerras  * table.
31214cf11afSPaul Mackerras  * Note that the 601 only takes a machine check on TEA
31314cf11afSPaul Mackerras  * (transfer error ack) signal assertion, and does not
31414cf11afSPaul Mackerras  * set any of the top 16 bits of SRR1.
31514cf11afSPaul Mackerras  *  -- paulus.
31614cf11afSPaul Mackerras  */
31714cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs)
31814cf11afSPaul Mackerras {
31968a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32
32014cf11afSPaul Mackerras 	unsigned long msr = regs->msr;
32114cf11afSPaul Mackerras 	const struct exception_table_entry *entry;
32214cf11afSPaul Mackerras 	unsigned int *nip = (unsigned int *)regs->nip;
32314cf11afSPaul Mackerras 
32414cf11afSPaul Mackerras 	if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
32514cf11afSPaul Mackerras 	    && (entry = search_exception_tables(regs->nip)) != NULL) {
32614cf11afSPaul Mackerras 		/*
32714cf11afSPaul Mackerras 		 * Check that it's a sync instruction, or somewhere
32814cf11afSPaul Mackerras 		 * in the twi; isync; nop sequence that inb/inw/inl uses.
32914cf11afSPaul Mackerras 		 * As the address is in the exception table
33014cf11afSPaul Mackerras 		 * we should be able to read the instr there.
33114cf11afSPaul Mackerras 		 * For the debug message, we look at the preceding
33214cf11afSPaul Mackerras 		 * load or store.
33314cf11afSPaul Mackerras 		 */
33414cf11afSPaul Mackerras 		if (*nip == 0x60000000)		/* nop */
33514cf11afSPaul Mackerras 			nip -= 2;
33614cf11afSPaul Mackerras 		else if (*nip == 0x4c00012c)	/* isync */
33714cf11afSPaul Mackerras 			--nip;
33814cf11afSPaul Mackerras 		if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
33914cf11afSPaul Mackerras 			/* sync or twi */
34014cf11afSPaul Mackerras 			unsigned int rb;
34114cf11afSPaul Mackerras 
34214cf11afSPaul Mackerras 			--nip;
34314cf11afSPaul Mackerras 			rb = (*nip >> 11) & 0x1f;
34414cf11afSPaul Mackerras 			printk(KERN_DEBUG "%s bad port %lx at %p\n",
34514cf11afSPaul Mackerras 			       (*nip & 0x100)? "OUT to": "IN from",
34614cf11afSPaul Mackerras 			       regs->gpr[rb] - _IO_BASE, nip);
34714cf11afSPaul Mackerras 			regs->msr |= MSR_RI;
34814cf11afSPaul Mackerras 			regs->nip = entry->fixup;
34914cf11afSPaul Mackerras 			return 1;
35014cf11afSPaul Mackerras 		}
35114cf11afSPaul Mackerras 	}
35268a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
35314cf11afSPaul Mackerras 	return 0;
35414cf11afSPaul Mackerras }
35514cf11afSPaul Mackerras 
356172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
35714cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception
35814cf11afSPaul Mackerras    is in the ESR. */
35914cf11afSPaul Mackerras #define get_reason(regs)	((regs)->dsisr)
36014cf11afSPaul Mackerras #ifndef CONFIG_FSL_BOOKE
36114cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->dsisr)
36214cf11afSPaul Mackerras #else
363fe04b112SScott Wood #define get_mc_reason(regs)	(mfspr(SPRN_MCSR))
36414cf11afSPaul Mackerras #endif
36514cf11afSPaul Mackerras #define REASON_FP		ESR_FP
36614cf11afSPaul Mackerras #define REASON_ILLEGAL		(ESR_PIL | ESR_PUO)
36714cf11afSPaul Mackerras #define REASON_PRIVILEGED	ESR_PPR
36814cf11afSPaul Mackerras #define REASON_TRAP		ESR_PTR
36914cf11afSPaul Mackerras 
37014cf11afSPaul Mackerras /* single-step stuff */
37151ae8d4aSBharat Bhushan #define single_stepping(regs)	(current->thread.debug.dbcr0 & DBCR0_IC)
37251ae8d4aSBharat Bhushan #define clear_single_step(regs)	(current->thread.debug.dbcr0 &= ~DBCR0_IC)
37314cf11afSPaul Mackerras 
37414cf11afSPaul Mackerras #else
37514cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program
37614cf11afSPaul Mackerras    exception is in the MSR. */
37714cf11afSPaul Mackerras #define get_reason(regs)	((regs)->msr)
37814cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->msr)
3798b3c34cfSMichael Neuling #define REASON_TM		0x200000
38014cf11afSPaul Mackerras #define REASON_FP		0x100000
38114cf11afSPaul Mackerras #define REASON_ILLEGAL		0x80000
38214cf11afSPaul Mackerras #define REASON_PRIVILEGED	0x40000
38314cf11afSPaul Mackerras #define REASON_TRAP		0x20000
38414cf11afSPaul Mackerras 
38514cf11afSPaul Mackerras #define single_stepping(regs)	((regs)->msr & MSR_SE)
38614cf11afSPaul Mackerras #define clear_single_step(regs)	((regs)->msr &= ~MSR_SE)
38714cf11afSPaul Mackerras #endif
38814cf11afSPaul Mackerras 
38947c0bd1aSBenjamin Herrenschmidt #if defined(CONFIG_4xx)
39047c0bd1aSBenjamin Herrenschmidt int machine_check_4xx(struct pt_regs *regs)
39114cf11afSPaul Mackerras {
3921a6a4ffeSKumar Gala 	unsigned long reason = get_mc_reason(regs);
39314cf11afSPaul Mackerras 
39414cf11afSPaul Mackerras 	if (reason & ESR_IMCP) {
39514cf11afSPaul Mackerras 		printk("Instruction");
39614cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
39714cf11afSPaul Mackerras 	} else
39814cf11afSPaul Mackerras 		printk("Data");
39914cf11afSPaul Mackerras 	printk(" machine check in kernel mode.\n");
40047c0bd1aSBenjamin Herrenschmidt 
40147c0bd1aSBenjamin Herrenschmidt 	return 0;
40247c0bd1aSBenjamin Herrenschmidt }
40347c0bd1aSBenjamin Herrenschmidt 
40447c0bd1aSBenjamin Herrenschmidt int machine_check_440A(struct pt_regs *regs)
40547c0bd1aSBenjamin Herrenschmidt {
40647c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
40747c0bd1aSBenjamin Herrenschmidt 
40814cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
40914cf11afSPaul Mackerras 	if (reason & ESR_IMCP){
41014cf11afSPaul Mackerras 		printk("Instruction Synchronous Machine Check exception\n");
41114cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
41214cf11afSPaul Mackerras 	}
41314cf11afSPaul Mackerras 	else {
41414cf11afSPaul Mackerras 		u32 mcsr = mfspr(SPRN_MCSR);
41514cf11afSPaul Mackerras 		if (mcsr & MCSR_IB)
41614cf11afSPaul Mackerras 			printk("Instruction Read PLB Error\n");
41714cf11afSPaul Mackerras 		if (mcsr & MCSR_DRB)
41814cf11afSPaul Mackerras 			printk("Data Read PLB Error\n");
41914cf11afSPaul Mackerras 		if (mcsr & MCSR_DWB)
42014cf11afSPaul Mackerras 			printk("Data Write PLB Error\n");
42114cf11afSPaul Mackerras 		if (mcsr & MCSR_TLBP)
42214cf11afSPaul Mackerras 			printk("TLB Parity Error\n");
42314cf11afSPaul Mackerras 		if (mcsr & MCSR_ICP){
42414cf11afSPaul Mackerras 			flush_instruction_cache();
42514cf11afSPaul Mackerras 			printk("I-Cache Parity Error\n");
42614cf11afSPaul Mackerras 		}
42714cf11afSPaul Mackerras 		if (mcsr & MCSR_DCSP)
42814cf11afSPaul Mackerras 			printk("D-Cache Search Parity Error\n");
42914cf11afSPaul Mackerras 		if (mcsr & MCSR_DCFP)
43014cf11afSPaul Mackerras 			printk("D-Cache Flush Parity Error\n");
43114cf11afSPaul Mackerras 		if (mcsr & MCSR_IMPE)
43214cf11afSPaul Mackerras 			printk("Machine Check exception is imprecise\n");
43314cf11afSPaul Mackerras 
43414cf11afSPaul Mackerras 		/* Clear MCSR */
43514cf11afSPaul Mackerras 		mtspr(SPRN_MCSR, mcsr);
43614cf11afSPaul Mackerras 	}
43747c0bd1aSBenjamin Herrenschmidt 	return 0;
43847c0bd1aSBenjamin Herrenschmidt }
439fc5e7097SDave Kleikamp 
440fc5e7097SDave Kleikamp int machine_check_47x(struct pt_regs *regs)
441fc5e7097SDave Kleikamp {
442fc5e7097SDave Kleikamp 	unsigned long reason = get_mc_reason(regs);
443fc5e7097SDave Kleikamp 	u32 mcsr;
444fc5e7097SDave Kleikamp 
445fc5e7097SDave Kleikamp 	printk(KERN_ERR "Machine check in kernel mode.\n");
446fc5e7097SDave Kleikamp 	if (reason & ESR_IMCP) {
447fc5e7097SDave Kleikamp 		printk(KERN_ERR
448fc5e7097SDave Kleikamp 		       "Instruction Synchronous Machine Check exception\n");
449fc5e7097SDave Kleikamp 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
450fc5e7097SDave Kleikamp 		return 0;
451fc5e7097SDave Kleikamp 	}
452fc5e7097SDave Kleikamp 	mcsr = mfspr(SPRN_MCSR);
453fc5e7097SDave Kleikamp 	if (mcsr & MCSR_IB)
454fc5e7097SDave Kleikamp 		printk(KERN_ERR "Instruction Read PLB Error\n");
455fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DRB)
456fc5e7097SDave Kleikamp 		printk(KERN_ERR "Data Read PLB Error\n");
457fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DWB)
458fc5e7097SDave Kleikamp 		printk(KERN_ERR "Data Write PLB Error\n");
459fc5e7097SDave Kleikamp 	if (mcsr & MCSR_TLBP)
460fc5e7097SDave Kleikamp 		printk(KERN_ERR "TLB Parity Error\n");
461fc5e7097SDave Kleikamp 	if (mcsr & MCSR_ICP) {
462fc5e7097SDave Kleikamp 		flush_instruction_cache();
463fc5e7097SDave Kleikamp 		printk(KERN_ERR "I-Cache Parity Error\n");
464fc5e7097SDave Kleikamp 	}
465fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DCSP)
466fc5e7097SDave Kleikamp 		printk(KERN_ERR "D-Cache Search Parity Error\n");
467fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_GPR)
468fc5e7097SDave Kleikamp 		printk(KERN_ERR "GPR Parity Error\n");
469fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_FPR)
470fc5e7097SDave Kleikamp 		printk(KERN_ERR "FPR Parity Error\n");
471fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_IPR)
472fc5e7097SDave Kleikamp 		printk(KERN_ERR "Machine Check exception is imprecise\n");
473fc5e7097SDave Kleikamp 
474fc5e7097SDave Kleikamp 	/* Clear MCSR */
475fc5e7097SDave Kleikamp 	mtspr(SPRN_MCSR, mcsr);
476fc5e7097SDave Kleikamp 
477fc5e7097SDave Kleikamp 	return 0;
478fc5e7097SDave Kleikamp }
47914cf11afSPaul Mackerras #elif defined(CONFIG_E500)
480fe04b112SScott Wood int machine_check_e500mc(struct pt_regs *regs)
481fe04b112SScott Wood {
482fe04b112SScott Wood 	unsigned long mcsr = mfspr(SPRN_MCSR);
483fe04b112SScott Wood 	unsigned long reason = mcsr;
484fe04b112SScott Wood 	int recoverable = 1;
485fe04b112SScott Wood 
48682a9a480SScott Wood 	if (reason & MCSR_LD) {
487cce1f106SShaohui Xie 		recoverable = fsl_rio_mcheck_exception(regs);
488cce1f106SShaohui Xie 		if (recoverable == 1)
489cce1f106SShaohui Xie 			goto silent_out;
490cce1f106SShaohui Xie 	}
491cce1f106SShaohui Xie 
492fe04b112SScott Wood 	printk("Machine check in kernel mode.\n");
493fe04b112SScott Wood 	printk("Caused by (from MCSR=%lx): ", reason);
494fe04b112SScott Wood 
495fe04b112SScott Wood 	if (reason & MCSR_MCP)
496fe04b112SScott Wood 		printk("Machine Check Signal\n");
497fe04b112SScott Wood 
498fe04b112SScott Wood 	if (reason & MCSR_ICPERR) {
499fe04b112SScott Wood 		printk("Instruction Cache Parity Error\n");
500fe04b112SScott Wood 
501fe04b112SScott Wood 		/*
502fe04b112SScott Wood 		 * This is recoverable by invalidating the i-cache.
503fe04b112SScott Wood 		 */
504fe04b112SScott Wood 		mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI);
505fe04b112SScott Wood 		while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI)
506fe04b112SScott Wood 			;
507fe04b112SScott Wood 
508fe04b112SScott Wood 		/*
509fe04b112SScott Wood 		 * This will generally be accompanied by an instruction
510fe04b112SScott Wood 		 * fetch error report -- only treat MCSR_IF as fatal
511fe04b112SScott Wood 		 * if it wasn't due to an L1 parity error.
512fe04b112SScott Wood 		 */
513fe04b112SScott Wood 		reason &= ~MCSR_IF;
514fe04b112SScott Wood 	}
515fe04b112SScott Wood 
516fe04b112SScott Wood 	if (reason & MCSR_DCPERR_MC) {
517fe04b112SScott Wood 		printk("Data Cache Parity Error\n");
51837caf9f2SKumar Gala 
51937caf9f2SKumar Gala 		/*
52037caf9f2SKumar Gala 		 * In write shadow mode we auto-recover from the error, but it
52137caf9f2SKumar Gala 		 * may still get logged and cause a machine check.  We should
52237caf9f2SKumar Gala 		 * only treat the non-write shadow case as non-recoverable.
52337caf9f2SKumar Gala 		 */
52437caf9f2SKumar Gala 		if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS))
525fe04b112SScott Wood 			recoverable = 0;
526fe04b112SScott Wood 	}
527fe04b112SScott Wood 
528fe04b112SScott Wood 	if (reason & MCSR_L2MMU_MHIT) {
529fe04b112SScott Wood 		printk("Hit on multiple TLB entries\n");
530fe04b112SScott Wood 		recoverable = 0;
531fe04b112SScott Wood 	}
532fe04b112SScott Wood 
533fe04b112SScott Wood 	if (reason & MCSR_NMI)
534fe04b112SScott Wood 		printk("Non-maskable interrupt\n");
535fe04b112SScott Wood 
536fe04b112SScott Wood 	if (reason & MCSR_IF) {
537fe04b112SScott Wood 		printk("Instruction Fetch Error Report\n");
538fe04b112SScott Wood 		recoverable = 0;
539fe04b112SScott Wood 	}
540fe04b112SScott Wood 
541fe04b112SScott Wood 	if (reason & MCSR_LD) {
542fe04b112SScott Wood 		printk("Load Error Report\n");
543fe04b112SScott Wood 		recoverable = 0;
544fe04b112SScott Wood 	}
545fe04b112SScott Wood 
546fe04b112SScott Wood 	if (reason & MCSR_ST) {
547fe04b112SScott Wood 		printk("Store Error Report\n");
548fe04b112SScott Wood 		recoverable = 0;
549fe04b112SScott Wood 	}
550fe04b112SScott Wood 
551fe04b112SScott Wood 	if (reason & MCSR_LDG) {
552fe04b112SScott Wood 		printk("Guarded Load Error Report\n");
553fe04b112SScott Wood 		recoverable = 0;
554fe04b112SScott Wood 	}
555fe04b112SScott Wood 
556fe04b112SScott Wood 	if (reason & MCSR_TLBSYNC)
557fe04b112SScott Wood 		printk("Simultaneous tlbsync operations\n");
558fe04b112SScott Wood 
559fe04b112SScott Wood 	if (reason & MCSR_BSL2_ERR) {
560fe04b112SScott Wood 		printk("Level 2 Cache Error\n");
561fe04b112SScott Wood 		recoverable = 0;
562fe04b112SScott Wood 	}
563fe04b112SScott Wood 
564fe04b112SScott Wood 	if (reason & MCSR_MAV) {
565fe04b112SScott Wood 		u64 addr;
566fe04b112SScott Wood 
567fe04b112SScott Wood 		addr = mfspr(SPRN_MCAR);
568fe04b112SScott Wood 		addr |= (u64)mfspr(SPRN_MCARU) << 32;
569fe04b112SScott Wood 
570fe04b112SScott Wood 		printk("Machine Check %s Address: %#llx\n",
571fe04b112SScott Wood 		       reason & MCSR_MEA ? "Effective" : "Physical", addr);
572fe04b112SScott Wood 	}
573fe04b112SScott Wood 
574cce1f106SShaohui Xie silent_out:
575fe04b112SScott Wood 	mtspr(SPRN_MCSR, mcsr);
576fe04b112SScott Wood 	return mfspr(SPRN_MCSR) == 0 && recoverable;
577fe04b112SScott Wood }
578fe04b112SScott Wood 
57947c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs)
58047c0bd1aSBenjamin Herrenschmidt {
58147c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
58247c0bd1aSBenjamin Herrenschmidt 
583cce1f106SShaohui Xie 	if (reason & MCSR_BUS_RBERR) {
584cce1f106SShaohui Xie 		if (fsl_rio_mcheck_exception(regs))
585cce1f106SShaohui Xie 			return 1;
5864e0e3435SHongtao Jia 		if (fsl_pci_mcheck_exception(regs))
5874e0e3435SHongtao Jia 			return 1;
588cce1f106SShaohui Xie 	}
589cce1f106SShaohui Xie 
59014cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
59114cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
59214cf11afSPaul Mackerras 
59314cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
59414cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
59514cf11afSPaul Mackerras 	if (reason & MCSR_ICPERR)
59614cf11afSPaul Mackerras 		printk("Instruction Cache Parity Error\n");
59714cf11afSPaul Mackerras 	if (reason & MCSR_DCP_PERR)
59814cf11afSPaul Mackerras 		printk("Data Cache Push Parity Error\n");
59914cf11afSPaul Mackerras 	if (reason & MCSR_DCPERR)
60014cf11afSPaul Mackerras 		printk("Data Cache Parity Error\n");
60114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IAERR)
60214cf11afSPaul Mackerras 		printk("Bus - Instruction Address Error\n");
60314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RAERR)
60414cf11afSPaul Mackerras 		printk("Bus - Read Address Error\n");
60514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WAERR)
60614cf11afSPaul Mackerras 		printk("Bus - Write Address Error\n");
60714cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IBERR)
60814cf11afSPaul Mackerras 		printk("Bus - Instruction Data Error\n");
60914cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RBERR)
61014cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
61114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WBERR)
61214cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
61314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IPERR)
61414cf11afSPaul Mackerras 		printk("Bus - Instruction Parity Error\n");
61514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RPERR)
61614cf11afSPaul Mackerras 		printk("Bus - Read Parity Error\n");
61747c0bd1aSBenjamin Herrenschmidt 
61847c0bd1aSBenjamin Herrenschmidt 	return 0;
61947c0bd1aSBenjamin Herrenschmidt }
6204490c06bSKumar Gala 
6214490c06bSKumar Gala int machine_check_generic(struct pt_regs *regs)
6224490c06bSKumar Gala {
6234490c06bSKumar Gala 	return 0;
6244490c06bSKumar Gala }
62514cf11afSPaul Mackerras #elif defined(CONFIG_E200)
62647c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs)
62747c0bd1aSBenjamin Herrenschmidt {
62847c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
62947c0bd1aSBenjamin Herrenschmidt 
63014cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
63114cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
63214cf11afSPaul Mackerras 
63314cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
63414cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
63514cf11afSPaul Mackerras 	if (reason & MCSR_CP_PERR)
63614cf11afSPaul Mackerras 		printk("Cache Push Parity Error\n");
63714cf11afSPaul Mackerras 	if (reason & MCSR_CPERR)
63814cf11afSPaul Mackerras 		printk("Cache Parity Error\n");
63914cf11afSPaul Mackerras 	if (reason & MCSR_EXCP_ERR)
64014cf11afSPaul Mackerras 		printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
64114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IRERR)
64214cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on instruction fetch\n");
64314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_DRERR)
64414cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on data load\n");
64514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WRERR)
64614cf11afSPaul Mackerras 		printk("Bus - Write Bus Error on buffered store or cache line push\n");
64747c0bd1aSBenjamin Herrenschmidt 
64847c0bd1aSBenjamin Herrenschmidt 	return 0;
64947c0bd1aSBenjamin Herrenschmidt }
65047c0bd1aSBenjamin Herrenschmidt #else
65147c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs)
65247c0bd1aSBenjamin Herrenschmidt {
65347c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
65447c0bd1aSBenjamin Herrenschmidt 
65514cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
65614cf11afSPaul Mackerras 	printk("Caused by (from SRR1=%lx): ", reason);
65714cf11afSPaul Mackerras 	switch (reason & 0x601F0000) {
65814cf11afSPaul Mackerras 	case 0x80000:
65914cf11afSPaul Mackerras 		printk("Machine check signal\n");
66014cf11afSPaul Mackerras 		break;
66114cf11afSPaul Mackerras 	case 0:		/* for 601 */
66214cf11afSPaul Mackerras 	case 0x40000:
66314cf11afSPaul Mackerras 	case 0x140000:	/* 7450 MSS error and TEA */
66414cf11afSPaul Mackerras 		printk("Transfer error ack signal\n");
66514cf11afSPaul Mackerras 		break;
66614cf11afSPaul Mackerras 	case 0x20000:
66714cf11afSPaul Mackerras 		printk("Data parity error signal\n");
66814cf11afSPaul Mackerras 		break;
66914cf11afSPaul Mackerras 	case 0x10000:
67014cf11afSPaul Mackerras 		printk("Address parity error signal\n");
67114cf11afSPaul Mackerras 		break;
67214cf11afSPaul Mackerras 	case 0x20000000:
67314cf11afSPaul Mackerras 		printk("L1 Data Cache error\n");
67414cf11afSPaul Mackerras 		break;
67514cf11afSPaul Mackerras 	case 0x40000000:
67614cf11afSPaul Mackerras 		printk("L1 Instruction Cache error\n");
67714cf11afSPaul Mackerras 		break;
67814cf11afSPaul Mackerras 	case 0x00100000:
67914cf11afSPaul Mackerras 		printk("L2 data cache parity error\n");
68014cf11afSPaul Mackerras 		break;
68114cf11afSPaul Mackerras 	default:
68214cf11afSPaul Mackerras 		printk("Unknown values in msr\n");
68314cf11afSPaul Mackerras 	}
68475918a4bSOlof Johansson 	return 0;
68575918a4bSOlof Johansson }
68647c0bd1aSBenjamin Herrenschmidt #endif /* everything else */
68775918a4bSOlof Johansson 
68875918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs)
68975918a4bSOlof Johansson {
690ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
69175918a4bSOlof Johansson 	int recover = 0;
69275918a4bSOlof Johansson 
69389713ed1SAnton Blanchard 	__get_cpu_var(irq_stat).mce_exceptions++;
69489713ed1SAnton Blanchard 
69547c0bd1aSBenjamin Herrenschmidt 	/* See if any machine dependent calls. In theory, we would want
69647c0bd1aSBenjamin Herrenschmidt 	 * to call the CPU first, and call the ppc_md. one if the CPU
69747c0bd1aSBenjamin Herrenschmidt 	 * one returns a positive number. However there is existing code
69847c0bd1aSBenjamin Herrenschmidt 	 * that assumes the board gets a first chance, so let's keep it
69947c0bd1aSBenjamin Herrenschmidt 	 * that way for now and fix things later. --BenH.
70047c0bd1aSBenjamin Herrenschmidt 	 */
70175918a4bSOlof Johansson 	if (ppc_md.machine_check_exception)
70275918a4bSOlof Johansson 		recover = ppc_md.machine_check_exception(regs);
70347c0bd1aSBenjamin Herrenschmidt 	else if (cur_cpu_spec->machine_check)
70447c0bd1aSBenjamin Herrenschmidt 		recover = cur_cpu_spec->machine_check(regs);
70575918a4bSOlof Johansson 
70647c0bd1aSBenjamin Herrenschmidt 	if (recover > 0)
707ba12eedeSLi Zhong 		goto bail;
70875918a4bSOlof Johansson 
70975918a4bSOlof Johansson #if defined(CONFIG_8xx) && defined(CONFIG_PCI)
71047c0bd1aSBenjamin Herrenschmidt 	/* the qspan pci read routines can cause machine checks -- Cort
71147c0bd1aSBenjamin Herrenschmidt 	 *
71247c0bd1aSBenjamin Herrenschmidt 	 * yuck !!! that totally needs to go away ! There are better ways
71347c0bd1aSBenjamin Herrenschmidt 	 * to deal with that than having a wart in the mcheck handler.
71447c0bd1aSBenjamin Herrenschmidt 	 * -- BenH
71547c0bd1aSBenjamin Herrenschmidt 	 */
71675918a4bSOlof Johansson 	bad_page_fault(regs, regs->dar, SIGBUS);
717ba12eedeSLi Zhong 	goto bail;
71875918a4bSOlof Johansson #endif
71975918a4bSOlof Johansson 
720a443506bSAnton Blanchard 	if (debugger_fault_handler(regs))
721ba12eedeSLi Zhong 		goto bail;
72275918a4bSOlof Johansson 
72375918a4bSOlof Johansson 	if (check_io_access(regs))
724ba12eedeSLi Zhong 		goto bail;
72575918a4bSOlof Johansson 
7268dad3f92SPaul Mackerras 	die("Machine check", regs, SIGBUS);
72714cf11afSPaul Mackerras 
72814cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
72914cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
73014cf11afSPaul Mackerras 		panic("Unrecoverable Machine check");
731ba12eedeSLi Zhong 
732ba12eedeSLi Zhong bail:
733ba12eedeSLi Zhong 	exception_exit(prev_state);
73414cf11afSPaul Mackerras }
73514cf11afSPaul Mackerras 
73614cf11afSPaul Mackerras void SMIException(struct pt_regs *regs)
73714cf11afSPaul Mackerras {
73814cf11afSPaul Mackerras 	die("System Management Interrupt", regs, SIGABRT);
73914cf11afSPaul Mackerras }
74014cf11afSPaul Mackerras 
741dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs)
74214cf11afSPaul Mackerras {
743ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
744ba12eedeSLi Zhong 
74514cf11afSPaul Mackerras 	printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
74614cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap);
74714cf11afSPaul Mackerras 
74814cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
749ba12eedeSLi Zhong 
750ba12eedeSLi Zhong 	exception_exit(prev_state);
75114cf11afSPaul Mackerras }
75214cf11afSPaul Mackerras 
753dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs)
75414cf11afSPaul Mackerras {
755ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
756ba12eedeSLi Zhong 
75714cf11afSPaul Mackerras 	if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
75814cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
759ba12eedeSLi Zhong 		goto bail;
76014cf11afSPaul Mackerras 	if (debugger_iabr_match(regs))
761ba12eedeSLi Zhong 		goto bail;
76214cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
763ba12eedeSLi Zhong 
764ba12eedeSLi Zhong bail:
765ba12eedeSLi Zhong 	exception_exit(prev_state);
76614cf11afSPaul Mackerras }
76714cf11afSPaul Mackerras 
76814cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs)
76914cf11afSPaul Mackerras {
77014cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
77114cf11afSPaul Mackerras }
77214cf11afSPaul Mackerras 
7738dad3f92SPaul Mackerras void __kprobes single_step_exception(struct pt_regs *regs)
77414cf11afSPaul Mackerras {
775ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
776ba12eedeSLi Zhong 
7772538c2d0SK.Prasad 	clear_single_step(regs);
77814cf11afSPaul Mackerras 
77914cf11afSPaul Mackerras 	if (notify_die(DIE_SSTEP, "single_step", regs, 5,
78014cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
781ba12eedeSLi Zhong 		goto bail;
78214cf11afSPaul Mackerras 	if (debugger_sstep(regs))
783ba12eedeSLi Zhong 		goto bail;
78414cf11afSPaul Mackerras 
78514cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
786ba12eedeSLi Zhong 
787ba12eedeSLi Zhong bail:
788ba12eedeSLi Zhong 	exception_exit(prev_state);
78914cf11afSPaul Mackerras }
79014cf11afSPaul Mackerras 
79114cf11afSPaul Mackerras /*
79214cf11afSPaul Mackerras  * After we have successfully emulated an instruction, we have to
79314cf11afSPaul Mackerras  * check if the instruction was being single-stepped, and if so,
79414cf11afSPaul Mackerras  * pretend we got a single-step exception.  This was pointed out
79514cf11afSPaul Mackerras  * by Kumar Gala.  -- paulus
79614cf11afSPaul Mackerras  */
7978dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs)
79814cf11afSPaul Mackerras {
7992538c2d0SK.Prasad 	if (single_stepping(regs))
8002538c2d0SK.Prasad 		single_step_exception(regs);
80114cf11afSPaul Mackerras }
80214cf11afSPaul Mackerras 
8035fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr)
804dc1c1ca3SStephen Rothwell {
8055fad293bSKumar Gala 	int ret = 0;
806dc1c1ca3SStephen Rothwell 
807dc1c1ca3SStephen Rothwell 	/* Invalid operation */
808dc1c1ca3SStephen Rothwell 	if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
8095fad293bSKumar Gala 		ret = FPE_FLTINV;
810dc1c1ca3SStephen Rothwell 
811dc1c1ca3SStephen Rothwell 	/* Overflow */
812dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
8135fad293bSKumar Gala 		ret = FPE_FLTOVF;
814dc1c1ca3SStephen Rothwell 
815dc1c1ca3SStephen Rothwell 	/* Underflow */
816dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
8175fad293bSKumar Gala 		ret = FPE_FLTUND;
818dc1c1ca3SStephen Rothwell 
819dc1c1ca3SStephen Rothwell 	/* Divide by zero */
820dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
8215fad293bSKumar Gala 		ret = FPE_FLTDIV;
822dc1c1ca3SStephen Rothwell 
823dc1c1ca3SStephen Rothwell 	/* Inexact result */
824dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
8255fad293bSKumar Gala 		ret = FPE_FLTRES;
8265fad293bSKumar Gala 
8275fad293bSKumar Gala 	return ret;
8285fad293bSKumar Gala }
8295fad293bSKumar Gala 
8305fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs)
8315fad293bSKumar Gala {
8325fad293bSKumar Gala 	int code = 0;
8335fad293bSKumar Gala 
8345fad293bSKumar Gala 	flush_fp_to_thread(current);
8355fad293bSKumar Gala 
836de79f7b9SPaul Mackerras 	code = __parse_fpscr(current->thread.fp_state.fpscr);
837dc1c1ca3SStephen Rothwell 
838dc1c1ca3SStephen Rothwell 	_exception(SIGFPE, regs, code, regs->nip);
839dc1c1ca3SStephen Rothwell }
840dc1c1ca3SStephen Rothwell 
841dc1c1ca3SStephen Rothwell /*
842dc1c1ca3SStephen Rothwell  * Illegal instruction emulation support.  Originally written to
84314cf11afSPaul Mackerras  * provide the PVR to user applications using the mfspr rd, PVR.
84414cf11afSPaul Mackerras  * Return non-zero if we can't emulate, or -EFAULT if the associated
84514cf11afSPaul Mackerras  * memory access caused an access fault.  Return zero on success.
84614cf11afSPaul Mackerras  *
84714cf11afSPaul Mackerras  * There are a couple of ways to do this, either "decode" the instruction
84814cf11afSPaul Mackerras  * or directly match lots of bits.  In this case, matching lots of
84914cf11afSPaul Mackerras  * bits is faster and easier.
85086417780SPaul Mackerras  *
85114cf11afSPaul Mackerras  */
85214cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword)
85314cf11afSPaul Mackerras {
85414cf11afSPaul Mackerras 	u8 rT = (instword >> 21) & 0x1f;
85514cf11afSPaul Mackerras 	u8 rA = (instword >> 16) & 0x1f;
85614cf11afSPaul Mackerras 	u8 NB_RB = (instword >> 11) & 0x1f;
85714cf11afSPaul Mackerras 	u32 num_bytes;
85814cf11afSPaul Mackerras 	unsigned long EA;
85914cf11afSPaul Mackerras 	int pos = 0;
86014cf11afSPaul Mackerras 
86114cf11afSPaul Mackerras 	/* Early out if we are an invalid form of lswx */
86216c57b36SKumar Gala 	if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
86314cf11afSPaul Mackerras 		if ((rT == rA) || (rT == NB_RB))
86414cf11afSPaul Mackerras 			return -EINVAL;
86514cf11afSPaul Mackerras 
86614cf11afSPaul Mackerras 	EA = (rA == 0) ? 0 : regs->gpr[rA];
86714cf11afSPaul Mackerras 
86816c57b36SKumar Gala 	switch (instword & PPC_INST_STRING_MASK) {
86916c57b36SKumar Gala 		case PPC_INST_LSWX:
87016c57b36SKumar Gala 		case PPC_INST_STSWX:
87114cf11afSPaul Mackerras 			EA += NB_RB;
87214cf11afSPaul Mackerras 			num_bytes = regs->xer & 0x7f;
87314cf11afSPaul Mackerras 			break;
87416c57b36SKumar Gala 		case PPC_INST_LSWI:
87516c57b36SKumar Gala 		case PPC_INST_STSWI:
87614cf11afSPaul Mackerras 			num_bytes = (NB_RB == 0) ? 32 : NB_RB;
87714cf11afSPaul Mackerras 			break;
87814cf11afSPaul Mackerras 		default:
87914cf11afSPaul Mackerras 			return -EINVAL;
88014cf11afSPaul Mackerras 	}
88114cf11afSPaul Mackerras 
88214cf11afSPaul Mackerras 	while (num_bytes != 0)
88314cf11afSPaul Mackerras 	{
88414cf11afSPaul Mackerras 		u8 val;
88514cf11afSPaul Mackerras 		u32 shift = 8 * (3 - (pos & 0x3));
88614cf11afSPaul Mackerras 
88780aa0fb4SJames Yang 		/* if process is 32-bit, clear upper 32 bits of EA */
88880aa0fb4SJames Yang 		if ((regs->msr & MSR_64BIT) == 0)
88980aa0fb4SJames Yang 			EA &= 0xFFFFFFFF;
89080aa0fb4SJames Yang 
89116c57b36SKumar Gala 		switch ((instword & PPC_INST_STRING_MASK)) {
89216c57b36SKumar Gala 			case PPC_INST_LSWX:
89316c57b36SKumar Gala 			case PPC_INST_LSWI:
89414cf11afSPaul Mackerras 				if (get_user(val, (u8 __user *)EA))
89514cf11afSPaul Mackerras 					return -EFAULT;
89614cf11afSPaul Mackerras 				/* first time updating this reg,
89714cf11afSPaul Mackerras 				 * zero it out */
89814cf11afSPaul Mackerras 				if (pos == 0)
89914cf11afSPaul Mackerras 					regs->gpr[rT] = 0;
90014cf11afSPaul Mackerras 				regs->gpr[rT] |= val << shift;
90114cf11afSPaul Mackerras 				break;
90216c57b36SKumar Gala 			case PPC_INST_STSWI:
90316c57b36SKumar Gala 			case PPC_INST_STSWX:
90414cf11afSPaul Mackerras 				val = regs->gpr[rT] >> shift;
90514cf11afSPaul Mackerras 				if (put_user(val, (u8 __user *)EA))
90614cf11afSPaul Mackerras 					return -EFAULT;
90714cf11afSPaul Mackerras 				break;
90814cf11afSPaul Mackerras 		}
90914cf11afSPaul Mackerras 		/* move EA to next address */
91014cf11afSPaul Mackerras 		EA += 1;
91114cf11afSPaul Mackerras 		num_bytes--;
91214cf11afSPaul Mackerras 
91314cf11afSPaul Mackerras 		/* manage our position within the register */
91414cf11afSPaul Mackerras 		if (++pos == 4) {
91514cf11afSPaul Mackerras 			pos = 0;
91614cf11afSPaul Mackerras 			if (++rT == 32)
91714cf11afSPaul Mackerras 				rT = 0;
91814cf11afSPaul Mackerras 		}
91914cf11afSPaul Mackerras 	}
92014cf11afSPaul Mackerras 
92114cf11afSPaul Mackerras 	return 0;
92214cf11afSPaul Mackerras }
92314cf11afSPaul Mackerras 
924c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
925c3412dcbSWill Schmidt {
926c3412dcbSWill Schmidt 	u32 ra,rs;
927c3412dcbSWill Schmidt 	unsigned long tmp;
928c3412dcbSWill Schmidt 
929c3412dcbSWill Schmidt 	ra = (instword >> 16) & 0x1f;
930c3412dcbSWill Schmidt 	rs = (instword >> 21) & 0x1f;
931c3412dcbSWill Schmidt 
932c3412dcbSWill Schmidt 	tmp = regs->gpr[rs];
933c3412dcbSWill Schmidt 	tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
934c3412dcbSWill Schmidt 	tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
935c3412dcbSWill Schmidt 	tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
936c3412dcbSWill Schmidt 	regs->gpr[ra] = tmp;
937c3412dcbSWill Schmidt 
938c3412dcbSWill Schmidt 	return 0;
939c3412dcbSWill Schmidt }
940c3412dcbSWill Schmidt 
941c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword)
942c1469f13SKumar Gala {
943c1469f13SKumar Gala 	u8 rT = (instword >> 21) & 0x1f;
944c1469f13SKumar Gala 	u8 rA = (instword >> 16) & 0x1f;
945c1469f13SKumar Gala 	u8 rB = (instword >> 11) & 0x1f;
946c1469f13SKumar Gala 	u8 BC = (instword >> 6) & 0x1f;
947c1469f13SKumar Gala 	u8 bit;
948c1469f13SKumar Gala 	unsigned long tmp;
949c1469f13SKumar Gala 
950c1469f13SKumar Gala 	tmp = (rA == 0) ? 0 : regs->gpr[rA];
951c1469f13SKumar Gala 	bit = (regs->ccr >> (31 - BC)) & 0x1;
952c1469f13SKumar Gala 
953c1469f13SKumar Gala 	regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
954c1469f13SKumar Gala 
955c1469f13SKumar Gala 	return 0;
956c1469f13SKumar Gala }
957c1469f13SKumar Gala 
9586ce6c629SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
9596ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int cause)
9606ce6c629SMichael Neuling {
9616ce6c629SMichael Neuling         /* If we're emulating a load/store in an active transaction, we cannot
9626ce6c629SMichael Neuling          * emulate it as the kernel operates in transaction suspended context.
9636ce6c629SMichael Neuling          * We need to abort the transaction.  This creates a persistent TM
9646ce6c629SMichael Neuling          * abort so tell the user what caused it with a new code.
9656ce6c629SMichael Neuling 	 */
9666ce6c629SMichael Neuling 	if (MSR_TM_TRANSACTIONAL(regs->msr)) {
9676ce6c629SMichael Neuling 		tm_enable();
9686ce6c629SMichael Neuling 		tm_abort(cause);
9696ce6c629SMichael Neuling 		return true;
9706ce6c629SMichael Neuling 	}
9716ce6c629SMichael Neuling 	return false;
9726ce6c629SMichael Neuling }
9736ce6c629SMichael Neuling #else
9746ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int reason)
9756ce6c629SMichael Neuling {
9766ce6c629SMichael Neuling 	return false;
9776ce6c629SMichael Neuling }
9786ce6c629SMichael Neuling #endif
9796ce6c629SMichael Neuling 
98014cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs)
98114cf11afSPaul Mackerras {
98214cf11afSPaul Mackerras 	u32 instword;
98314cf11afSPaul Mackerras 	u32 rd;
98414cf11afSPaul Mackerras 
9854288e343SAnton Blanchard 	if (!user_mode(regs))
98614cf11afSPaul Mackerras 		return -EINVAL;
98714cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
98814cf11afSPaul Mackerras 
98914cf11afSPaul Mackerras 	if (get_user(instword, (u32 __user *)(regs->nip)))
99014cf11afSPaul Mackerras 		return -EFAULT;
99114cf11afSPaul Mackerras 
99214cf11afSPaul Mackerras 	/* Emulate the mfspr rD, PVR. */
99316c57b36SKumar Gala 	if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
994eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mfpvr, regs);
99514cf11afSPaul Mackerras 		rd = (instword >> 21) & 0x1f;
99614cf11afSPaul Mackerras 		regs->gpr[rd] = mfspr(SPRN_PVR);
99714cf11afSPaul Mackerras 		return 0;
99814cf11afSPaul Mackerras 	}
99914cf11afSPaul Mackerras 
100014cf11afSPaul Mackerras 	/* Emulating the dcba insn is just a no-op.  */
100180947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
1002eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(dcba, regs);
100314cf11afSPaul Mackerras 		return 0;
100480947e7cSGeert Uytterhoeven 	}
100514cf11afSPaul Mackerras 
100614cf11afSPaul Mackerras 	/* Emulate the mcrxr insn.  */
100716c57b36SKumar Gala 	if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
100886417780SPaul Mackerras 		int shift = (instword >> 21) & 0x1c;
100914cf11afSPaul Mackerras 		unsigned long msk = 0xf0000000UL >> shift;
101014cf11afSPaul Mackerras 
1011eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mcrxr, regs);
101214cf11afSPaul Mackerras 		regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
101314cf11afSPaul Mackerras 		regs->xer &= ~0xf0000000UL;
101414cf11afSPaul Mackerras 		return 0;
101514cf11afSPaul Mackerras 	}
101614cf11afSPaul Mackerras 
101714cf11afSPaul Mackerras 	/* Emulate load/store string insn. */
101880947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
10196ce6c629SMichael Neuling 		if (tm_abort_check(regs,
10206ce6c629SMichael Neuling 				   TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
10216ce6c629SMichael Neuling 			return -EINVAL;
1022eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(string, regs);
102314cf11afSPaul Mackerras 		return emulate_string_inst(regs, instword);
102480947e7cSGeert Uytterhoeven 	}
102514cf11afSPaul Mackerras 
1026c3412dcbSWill Schmidt 	/* Emulate the popcntb (Population Count Bytes) instruction. */
102716c57b36SKumar Gala 	if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
1028eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(popcntb, regs);
1029c3412dcbSWill Schmidt 		return emulate_popcntb_inst(regs, instword);
1030c3412dcbSWill Schmidt 	}
1031c3412dcbSWill Schmidt 
1032c1469f13SKumar Gala 	/* Emulate isel (Integer Select) instruction */
103316c57b36SKumar Gala 	if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
1034eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(isel, regs);
1035c1469f13SKumar Gala 		return emulate_isel(regs, instword);
1036c1469f13SKumar Gala 	}
1037c1469f13SKumar Gala 
10389863c28aSJames Yang 	/* Emulate sync instruction variants */
10399863c28aSJames Yang 	if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) {
10409863c28aSJames Yang 		PPC_WARN_EMULATED(sync, regs);
10419863c28aSJames Yang 		asm volatile("sync");
10429863c28aSJames Yang 		return 0;
10439863c28aSJames Yang 	}
10449863c28aSJames Yang 
1045efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
1046efcac658SAlexey Kardashevskiy 	/* Emulate the mfspr rD, DSCR. */
104773d2fb75SAnton Blanchard 	if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) ==
104873d2fb75SAnton Blanchard 		PPC_INST_MFSPR_DSCR_USER) ||
104973d2fb75SAnton Blanchard 	     ((instword & PPC_INST_MFSPR_DSCR_MASK) ==
105073d2fb75SAnton Blanchard 		PPC_INST_MFSPR_DSCR)) &&
1051efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
1052efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mfdscr, regs);
1053efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
1054efcac658SAlexey Kardashevskiy 		regs->gpr[rd] = mfspr(SPRN_DSCR);
1055efcac658SAlexey Kardashevskiy 		return 0;
1056efcac658SAlexey Kardashevskiy 	}
1057efcac658SAlexey Kardashevskiy 	/* Emulate the mtspr DSCR, rD. */
105873d2fb75SAnton Blanchard 	if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) ==
105973d2fb75SAnton Blanchard 		PPC_INST_MTSPR_DSCR_USER) ||
106073d2fb75SAnton Blanchard 	     ((instword & PPC_INST_MTSPR_DSCR_MASK) ==
106173d2fb75SAnton Blanchard 		PPC_INST_MTSPR_DSCR)) &&
1062efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
1063efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mtdscr, regs);
1064efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
106500ca0de0SAnton Blanchard 		current->thread.dscr = regs->gpr[rd];
1066efcac658SAlexey Kardashevskiy 		current->thread.dscr_inherit = 1;
106700ca0de0SAnton Blanchard 		mtspr(SPRN_DSCR, current->thread.dscr);
1068efcac658SAlexey Kardashevskiy 		return 0;
1069efcac658SAlexey Kardashevskiy 	}
1070efcac658SAlexey Kardashevskiy #endif
1071efcac658SAlexey Kardashevskiy 
107214cf11afSPaul Mackerras 	return -EINVAL;
107314cf11afSPaul Mackerras }
107414cf11afSPaul Mackerras 
107573c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr)
107614cf11afSPaul Mackerras {
107773c9ceabSJeremy Fitzhardinge 	return is_kernel_addr(addr);
107814cf11afSPaul Mackerras }
107914cf11afSPaul Mackerras 
10803a3b5aa6SKevin Hao #ifdef CONFIG_MATH_EMULATION
10813a3b5aa6SKevin Hao static int emulate_math(struct pt_regs *regs)
10823a3b5aa6SKevin Hao {
10833a3b5aa6SKevin Hao 	int ret;
10843a3b5aa6SKevin Hao 	extern int do_mathemu(struct pt_regs *regs);
10853a3b5aa6SKevin Hao 
10863a3b5aa6SKevin Hao 	ret = do_mathemu(regs);
10873a3b5aa6SKevin Hao 	if (ret >= 0)
10883a3b5aa6SKevin Hao 		PPC_WARN_EMULATED(math, regs);
10893a3b5aa6SKevin Hao 
10903a3b5aa6SKevin Hao 	switch (ret) {
10913a3b5aa6SKevin Hao 	case 0:
10923a3b5aa6SKevin Hao 		emulate_single_step(regs);
10933a3b5aa6SKevin Hao 		return 0;
10943a3b5aa6SKevin Hao 	case 1: {
10953a3b5aa6SKevin Hao 			int code = 0;
1096de79f7b9SPaul Mackerras 			code = __parse_fpscr(current->thread.fp_state.fpscr);
10973a3b5aa6SKevin Hao 			_exception(SIGFPE, regs, code, regs->nip);
10983a3b5aa6SKevin Hao 			return 0;
10993a3b5aa6SKevin Hao 		}
11003a3b5aa6SKevin Hao 	case -EFAULT:
11013a3b5aa6SKevin Hao 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
11023a3b5aa6SKevin Hao 		return 0;
11033a3b5aa6SKevin Hao 	}
11043a3b5aa6SKevin Hao 
11053a3b5aa6SKevin Hao 	return -1;
11063a3b5aa6SKevin Hao }
11073a3b5aa6SKevin Hao #else
11083a3b5aa6SKevin Hao static inline int emulate_math(struct pt_regs *regs) { return -1; }
11093a3b5aa6SKevin Hao #endif
11103a3b5aa6SKevin Hao 
11118dad3f92SPaul Mackerras void __kprobes program_check_exception(struct pt_regs *regs)
111214cf11afSPaul Mackerras {
1113ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
111414cf11afSPaul Mackerras 	unsigned int reason = get_reason(regs);
111514cf11afSPaul Mackerras 
1116aa42c69cSKim Phillips 	/* We can now get here via a FP Unavailable exception if the core
111704903a30SKumar Gala 	 * has no FPU, in that case the reason flags will be 0 */
111814cf11afSPaul Mackerras 
111914cf11afSPaul Mackerras 	if (reason & REASON_FP) {
112014cf11afSPaul Mackerras 		/* IEEE FP exception */
1121dc1c1ca3SStephen Rothwell 		parse_fpe(regs);
1122ba12eedeSLi Zhong 		goto bail;
11238dad3f92SPaul Mackerras 	}
11248dad3f92SPaul Mackerras 	if (reason & REASON_TRAP) {
1125ba797b28SJason Wessel 		/* Debugger is first in line to stop recursive faults in
1126ba797b28SJason Wessel 		 * rcu_lock, notify_die, or atomic_notifier_call_chain */
1127ba797b28SJason Wessel 		if (debugger_bpt(regs))
1128ba12eedeSLi Zhong 			goto bail;
1129ba797b28SJason Wessel 
113014cf11afSPaul Mackerras 		/* trap exception */
1131dc1c1ca3SStephen Rothwell 		if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
1132dc1c1ca3SStephen Rothwell 				== NOTIFY_STOP)
1133ba12eedeSLi Zhong 			goto bail;
113473c9ceabSJeremy Fitzhardinge 
113573c9ceabSJeremy Fitzhardinge 		if (!(regs->msr & MSR_PR) &&  /* not user-mode */
1136608e2619SHeiko Carstens 		    report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
113714cf11afSPaul Mackerras 			regs->nip += 4;
1138ba12eedeSLi Zhong 			goto bail;
113914cf11afSPaul Mackerras 		}
11408dad3f92SPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
1141ba12eedeSLi Zhong 		goto bail;
11428dad3f92SPaul Mackerras 	}
1143bc2a9408SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1144bc2a9408SMichael Neuling 	if (reason & REASON_TM) {
1145bc2a9408SMichael Neuling 		/* This is a TM "Bad Thing Exception" program check.
1146bc2a9408SMichael Neuling 		 * This occurs when:
1147bc2a9408SMichael Neuling 		 * -  An rfid/hrfid/mtmsrd attempts to cause an illegal
1148bc2a9408SMichael Neuling 		 *    transition in TM states.
1149bc2a9408SMichael Neuling 		 * -  A trechkpt is attempted when transactional.
1150bc2a9408SMichael Neuling 		 * -  A treclaim is attempted when non transactional.
1151bc2a9408SMichael Neuling 		 * -  A tend is illegally attempted.
1152bc2a9408SMichael Neuling 		 * -  writing a TM SPR when transactional.
1153bc2a9408SMichael Neuling 		 */
1154bc2a9408SMichael Neuling 		if (!user_mode(regs) &&
1155bc2a9408SMichael Neuling 		    report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
1156bc2a9408SMichael Neuling 			regs->nip += 4;
1157ba12eedeSLi Zhong 			goto bail;
1158bc2a9408SMichael Neuling 		}
1159bc2a9408SMichael Neuling 		/* If usermode caused this, it's done something illegal and
1160bc2a9408SMichael Neuling 		 * gets a SIGILL slap on the wrist.  We call it an illegal
1161bc2a9408SMichael Neuling 		 * operand to distinguish from the instruction just being bad
1162bc2a9408SMichael Neuling 		 * (e.g. executing a 'tend' on a CPU without TM!); it's an
1163bc2a9408SMichael Neuling 		 * illegal /placement/ of a valid instruction.
1164bc2a9408SMichael Neuling 		 */
1165bc2a9408SMichael Neuling 		if (user_mode(regs)) {
1166bc2a9408SMichael Neuling 			_exception(SIGILL, regs, ILL_ILLOPN, regs->nip);
1167ba12eedeSLi Zhong 			goto bail;
1168bc2a9408SMichael Neuling 		} else {
1169bc2a9408SMichael Neuling 			printk(KERN_EMERG "Unexpected TM Bad Thing exception "
1170bc2a9408SMichael Neuling 			       "at %lx (msr 0x%x)\n", regs->nip, reason);
1171bc2a9408SMichael Neuling 			die("Unrecoverable exception", regs, SIGABRT);
1172bc2a9408SMichael Neuling 		}
1173bc2a9408SMichael Neuling 	}
1174bc2a9408SMichael Neuling #endif
11758dad3f92SPaul Mackerras 
1176b3f6a459SMichael Ellerman 	/*
1177b3f6a459SMichael Ellerman 	 * If we took the program check in the kernel skip down to sending a
1178b3f6a459SMichael Ellerman 	 * SIGILL. The subsequent cases all relate to emulating instructions
1179b3f6a459SMichael Ellerman 	 * which we should only do for userspace. We also do not want to enable
1180b3f6a459SMichael Ellerman 	 * interrupts for kernel faults because that might lead to further
1181b3f6a459SMichael Ellerman 	 * faults, and loose the context of the original exception.
1182b3f6a459SMichael Ellerman 	 */
1183b3f6a459SMichael Ellerman 	if (!user_mode(regs))
1184b3f6a459SMichael Ellerman 		goto sigill;
1185b3f6a459SMichael Ellerman 
1186a3512b2dSBenjamin Herrenschmidt 	/* We restore the interrupt state now */
1187a3512b2dSBenjamin Herrenschmidt 	if (!arch_irq_disabled_regs(regs))
1188cd8a5673SPaul Mackerras 		local_irq_enable();
1189cd8a5673SPaul Mackerras 
119004903a30SKumar Gala 	/* (reason & REASON_ILLEGAL) would be the obvious thing here,
119104903a30SKumar Gala 	 * but there seems to be a hardware bug on the 405GP (RevD)
119204903a30SKumar Gala 	 * that means ESR is sometimes set incorrectly - either to
119304903a30SKumar Gala 	 * ESR_DST (!?) or 0.  In the process of chasing this with the
119404903a30SKumar Gala 	 * hardware people - not sure if it can happen on any illegal
119504903a30SKumar Gala 	 * instruction or only on FP instructions, whether there is a
11964e63f8edSBenjamin Herrenschmidt 	 * pattern to occurrences etc. -dgibson 31/Mar/2003
11974e63f8edSBenjamin Herrenschmidt 	 */
11983a3b5aa6SKevin Hao 	if (!emulate_math(regs))
1199ba12eedeSLi Zhong 		goto bail;
120004903a30SKumar Gala 
12018dad3f92SPaul Mackerras 	/* Try to emulate it if we should. */
12028dad3f92SPaul Mackerras 	if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
120314cf11afSPaul Mackerras 		switch (emulate_instruction(regs)) {
120414cf11afSPaul Mackerras 		case 0:
120514cf11afSPaul Mackerras 			regs->nip += 4;
120614cf11afSPaul Mackerras 			emulate_single_step(regs);
1207ba12eedeSLi Zhong 			goto bail;
120814cf11afSPaul Mackerras 		case -EFAULT:
120914cf11afSPaul Mackerras 			_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1210ba12eedeSLi Zhong 			goto bail;
12118dad3f92SPaul Mackerras 		}
12128dad3f92SPaul Mackerras 	}
12138dad3f92SPaul Mackerras 
1214b3f6a459SMichael Ellerman sigill:
121514cf11afSPaul Mackerras 	if (reason & REASON_PRIVILEGED)
121614cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
121714cf11afSPaul Mackerras 	else
121814cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1219ba12eedeSLi Zhong 
1220ba12eedeSLi Zhong bail:
1221ba12eedeSLi Zhong 	exception_exit(prev_state);
122214cf11afSPaul Mackerras }
122314cf11afSPaul Mackerras 
1224bf593907SPaul Mackerras /*
1225bf593907SPaul Mackerras  * This occurs when running in hypervisor mode on POWER6 or later
1226bf593907SPaul Mackerras  * and an illegal instruction is encountered.
1227bf593907SPaul Mackerras  */
1228bf593907SPaul Mackerras void __kprobes emulation_assist_interrupt(struct pt_regs *regs)
1229bf593907SPaul Mackerras {
1230bf593907SPaul Mackerras 	regs->msr |= REASON_ILLEGAL;
1231bf593907SPaul Mackerras 	program_check_exception(regs);
1232bf593907SPaul Mackerras }
1233bf593907SPaul Mackerras 
1234dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs)
123514cf11afSPaul Mackerras {
1236ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
12374393c4f6SBenjamin Herrenschmidt 	int sig, code, fixed = 0;
123814cf11afSPaul Mackerras 
1239a3512b2dSBenjamin Herrenschmidt 	/* We restore the interrupt state now */
1240a3512b2dSBenjamin Herrenschmidt 	if (!arch_irq_disabled_regs(regs))
1241a3512b2dSBenjamin Herrenschmidt 		local_irq_enable();
1242a3512b2dSBenjamin Herrenschmidt 
12436ce6c629SMichael Neuling 	if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT))
12446ce6c629SMichael Neuling 		goto bail;
12456ce6c629SMichael Neuling 
1246e9370ae1SPaul Mackerras 	/* we don't implement logging of alignment exceptions */
1247e9370ae1SPaul Mackerras 	if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
124814cf11afSPaul Mackerras 		fixed = fix_alignment(regs);
124914cf11afSPaul Mackerras 
125014cf11afSPaul Mackerras 	if (fixed == 1) {
125114cf11afSPaul Mackerras 		regs->nip += 4;	/* skip over emulated instruction */
125214cf11afSPaul Mackerras 		emulate_single_step(regs);
1253ba12eedeSLi Zhong 		goto bail;
125414cf11afSPaul Mackerras 	}
125514cf11afSPaul Mackerras 
125614cf11afSPaul Mackerras 	/* Operand address was bad */
125714cf11afSPaul Mackerras 	if (fixed == -EFAULT) {
12584393c4f6SBenjamin Herrenschmidt 		sig = SIGSEGV;
12594393c4f6SBenjamin Herrenschmidt 		code = SEGV_ACCERR;
12604393c4f6SBenjamin Herrenschmidt 	} else {
12614393c4f6SBenjamin Herrenschmidt 		sig = SIGBUS;
12624393c4f6SBenjamin Herrenschmidt 		code = BUS_ADRALN;
126314cf11afSPaul Mackerras 	}
12644393c4f6SBenjamin Herrenschmidt 	if (user_mode(regs))
12654393c4f6SBenjamin Herrenschmidt 		_exception(sig, regs, code, regs->dar);
12664393c4f6SBenjamin Herrenschmidt 	else
12674393c4f6SBenjamin Herrenschmidt 		bad_page_fault(regs, regs->dar, sig);
1268ba12eedeSLi Zhong 
1269ba12eedeSLi Zhong bail:
1270ba12eedeSLi Zhong 	exception_exit(prev_state);
127114cf11afSPaul Mackerras }
127214cf11afSPaul Mackerras 
127314cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs)
127414cf11afSPaul Mackerras {
127514cf11afSPaul Mackerras 	printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
127614cf11afSPaul Mackerras 	       current, regs->gpr[1]);
127714cf11afSPaul Mackerras 	debugger(regs);
127814cf11afSPaul Mackerras 	show_regs(regs);
127914cf11afSPaul Mackerras 	panic("kernel stack overflow");
128014cf11afSPaul Mackerras }
128114cf11afSPaul Mackerras 
128214cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs)
128314cf11afSPaul Mackerras {
128414cf11afSPaul Mackerras 	printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
128514cf11afSPaul Mackerras 	       regs->nip, regs->msr);
128614cf11afSPaul Mackerras 	debugger(regs);
128714cf11afSPaul Mackerras 	die("nonrecoverable exception", regs, SIGKILL);
128814cf11afSPaul Mackerras }
128914cf11afSPaul Mackerras 
129014cf11afSPaul Mackerras void trace_syscall(struct pt_regs *regs)
129114cf11afSPaul Mackerras {
129214cf11afSPaul Mackerras 	printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld    %s\n",
129319c5870cSAlexey Dobriyan 	       current, task_pid_nr(current), regs->nip, regs->link, regs->gpr[0],
129414cf11afSPaul Mackerras 	       regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted());
129514cf11afSPaul Mackerras }
129614cf11afSPaul Mackerras 
1297dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs)
1298dc1c1ca3SStephen Rothwell {
1299ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1300ba12eedeSLi Zhong 
1301dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
1302dc1c1ca3SStephen Rothwell 			  "%lx at %lx\n", regs->trap, regs->nip);
1303dc1c1ca3SStephen Rothwell 	die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
1304ba12eedeSLi Zhong 
1305ba12eedeSLi Zhong 	exception_exit(prev_state);
1306dc1c1ca3SStephen Rothwell }
1307dc1c1ca3SStephen Rothwell 
1308dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs)
1309dc1c1ca3SStephen Rothwell {
1310ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1311ba12eedeSLi Zhong 
1312dc1c1ca3SStephen Rothwell 	if (user_mode(regs)) {
1313dc1c1ca3SStephen Rothwell 		/* A user program has executed an altivec instruction,
1314dc1c1ca3SStephen Rothwell 		   but this kernel doesn't support altivec. */
1315dc1c1ca3SStephen Rothwell 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1316ba12eedeSLi Zhong 		goto bail;
1317dc1c1ca3SStephen Rothwell 	}
13186c4841c2SAnton Blanchard 
1319dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
1320dc1c1ca3SStephen Rothwell 			"%lx at %lx\n", regs->trap, regs->nip);
1321dc1c1ca3SStephen Rothwell 	die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
1322ba12eedeSLi Zhong 
1323ba12eedeSLi Zhong bail:
1324ba12eedeSLi Zhong 	exception_exit(prev_state);
1325dc1c1ca3SStephen Rothwell }
1326dc1c1ca3SStephen Rothwell 
1327ce48b210SMichael Neuling void vsx_unavailable_exception(struct pt_regs *regs)
1328ce48b210SMichael Neuling {
1329ce48b210SMichael Neuling 	if (user_mode(regs)) {
1330ce48b210SMichael Neuling 		/* A user program has executed an vsx instruction,
1331ce48b210SMichael Neuling 		   but this kernel doesn't support vsx. */
1332ce48b210SMichael Neuling 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1333ce48b210SMichael Neuling 		return;
1334ce48b210SMichael Neuling 	}
1335ce48b210SMichael Neuling 
1336ce48b210SMichael Neuling 	printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1337ce48b210SMichael Neuling 			"%lx at %lx\n", regs->trap, regs->nip);
1338ce48b210SMichael Neuling 	die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1339ce48b210SMichael Neuling }
1340ce48b210SMichael Neuling 
13412517617eSMichael Neuling #ifdef CONFIG_PPC64
1342021424a1SMichael Ellerman void facility_unavailable_exception(struct pt_regs *regs)
1343d0c0c9a1SMichael Neuling {
1344021424a1SMichael Ellerman 	static char *facility_strings[] = {
13452517617eSMichael Neuling 		[FSCR_FP_LG] = "FPU",
13462517617eSMichael Neuling 		[FSCR_VECVSX_LG] = "VMX/VSX",
13472517617eSMichael Neuling 		[FSCR_DSCR_LG] = "DSCR",
13482517617eSMichael Neuling 		[FSCR_PM_LG] = "PMU SPRs",
13492517617eSMichael Neuling 		[FSCR_BHRB_LG] = "BHRB",
13502517617eSMichael Neuling 		[FSCR_TM_LG] = "TM",
13512517617eSMichael Neuling 		[FSCR_EBB_LG] = "EBB",
13522517617eSMichael Neuling 		[FSCR_TAR_LG] = "TAR",
1353021424a1SMichael Ellerman 	};
13542517617eSMichael Neuling 	char *facility = "unknown";
1355021424a1SMichael Ellerman 	u64 value;
13562517617eSMichael Neuling 	u8 status;
13572517617eSMichael Neuling 	bool hv;
1358021424a1SMichael Ellerman 
13592517617eSMichael Neuling 	hv = (regs->trap == 0xf80);
13602517617eSMichael Neuling 	if (hv)
1361b14b6260SMichael Ellerman 		value = mfspr(SPRN_HFSCR);
13622517617eSMichael Neuling 	else
13632517617eSMichael Neuling 		value = mfspr(SPRN_FSCR);
13642517617eSMichael Neuling 
13652517617eSMichael Neuling 	status = value >> 56;
13662517617eSMichael Neuling 	if (status == FSCR_DSCR_LG) {
13672517617eSMichael Neuling 		/* User is acessing the DSCR.  Set the inherit bit and allow
13682517617eSMichael Neuling 		 * the user to set it directly in future by setting via the
1369bc683a7eSMichael Neuling 		 * FSCR DSCR bit.  We always leave HFSCR DSCR set.
13702517617eSMichael Neuling 		 */
13712517617eSMichael Neuling 		current->thread.dscr_inherit = 1;
13722517617eSMichael Neuling 		mtspr(SPRN_FSCR, value | FSCR_DSCR);
13732517617eSMichael Neuling 		return;
1374b14b6260SMichael Ellerman 	}
1375b14b6260SMichael Ellerman 
13762517617eSMichael Neuling 	if ((status < ARRAY_SIZE(facility_strings)) &&
13772517617eSMichael Neuling 	    facility_strings[status])
13782517617eSMichael Neuling 		facility = facility_strings[status];
1379021424a1SMichael Ellerman 
1380d0c0c9a1SMichael Neuling 	/* We restore the interrupt state now */
1381d0c0c9a1SMichael Neuling 	if (!arch_irq_disabled_regs(regs))
1382d0c0c9a1SMichael Neuling 		local_irq_enable();
1383d0c0c9a1SMichael Neuling 
1384ee4ed6faSMichael Neuling 	pr_err_ratelimited(
1385ee4ed6faSMichael Neuling 		"%sFacility '%s' unavailable, exception at 0x%lx, MSR=%lx\n",
13862517617eSMichael Neuling 		hv ? "Hypervisor " : "", facility, regs->nip, regs->msr);
1387d0c0c9a1SMichael Neuling 
1388d0c0c9a1SMichael Neuling 	if (user_mode(regs)) {
1389d0c0c9a1SMichael Neuling 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1390d0c0c9a1SMichael Neuling 		return;
1391d0c0c9a1SMichael Neuling 	}
1392d0c0c9a1SMichael Neuling 
1393021424a1SMichael Ellerman 	die("Unexpected facility unavailable exception", regs, SIGABRT);
1394d0c0c9a1SMichael Neuling }
13952517617eSMichael Neuling #endif
1396d0c0c9a1SMichael Neuling 
1397f54db641SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1398f54db641SMichael Neuling 
1399f54db641SMichael Neuling void fp_unavailable_tm(struct pt_regs *regs)
1400f54db641SMichael Neuling {
1401f54db641SMichael Neuling 	/* Note:  This does not handle any kind of FP laziness. */
1402f54db641SMichael Neuling 
1403f54db641SMichael Neuling 	TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n",
1404f54db641SMichael Neuling 		 regs->nip, regs->msr);
1405f54db641SMichael Neuling 
1406f54db641SMichael Neuling         /* We can only have got here if the task started using FP after
1407f54db641SMichael Neuling          * beginning the transaction.  So, the transactional regs are just a
1408f54db641SMichael Neuling          * copy of the checkpointed ones.  But, we still need to recheckpoint
1409f54db641SMichael Neuling          * as we're enabling FP for the process; it will return, abort the
1410f54db641SMichael Neuling          * transaction, and probably retry but now with FP enabled.  So the
1411f54db641SMichael Neuling          * checkpointed FP registers need to be loaded.
1412f54db641SMichael Neuling 	 */
1413d31626f7SPaul Mackerras 	tm_reclaim_current(TM_CAUSE_FAC_UNAV);
1414f54db641SMichael Neuling 	/* Reclaim didn't save out any FPRs to transact_fprs. */
1415f54db641SMichael Neuling 
1416f54db641SMichael Neuling 	/* Enable FP for the task: */
1417f54db641SMichael Neuling 	regs->msr |= (MSR_FP | current->thread.fpexc_mode);
1418f54db641SMichael Neuling 
1419f54db641SMichael Neuling 	/* This loads and recheckpoints the FP registers from
1420f54db641SMichael Neuling 	 * thread.fpr[].  They will remain in registers after the
1421f54db641SMichael Neuling 	 * checkpoint so we don't need to reload them after.
14223ac8ff1cSPaul Mackerras 	 * If VMX is in use, the VRs now hold checkpointed values,
14233ac8ff1cSPaul Mackerras 	 * so we don't want to load the VRs from the thread_struct.
1424f54db641SMichael Neuling 	 */
14253ac8ff1cSPaul Mackerras 	tm_recheckpoint(&current->thread, MSR_FP);
14263ac8ff1cSPaul Mackerras 
14273ac8ff1cSPaul Mackerras 	/* If VMX is in use, get the transactional values back */
14283ac8ff1cSPaul Mackerras 	if (regs->msr & MSR_VEC) {
14293ac8ff1cSPaul Mackerras 		do_load_up_transact_altivec(&current->thread);
14303ac8ff1cSPaul Mackerras 		/* At this point all the VSX state is loaded, so enable it */
14313ac8ff1cSPaul Mackerras 		regs->msr |= MSR_VSX;
14323ac8ff1cSPaul Mackerras 	}
1433f54db641SMichael Neuling }
1434f54db641SMichael Neuling 
1435f54db641SMichael Neuling void altivec_unavailable_tm(struct pt_regs *regs)
1436f54db641SMichael Neuling {
1437f54db641SMichael Neuling 	/* See the comments in fp_unavailable_tm().  This function operates
1438f54db641SMichael Neuling 	 * the same way.
1439f54db641SMichael Neuling 	 */
1440f54db641SMichael Neuling 
1441f54db641SMichael Neuling 	TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx,"
1442f54db641SMichael Neuling 		 "MSR=%lx\n",
1443f54db641SMichael Neuling 		 regs->nip, regs->msr);
1444d31626f7SPaul Mackerras 	tm_reclaim_current(TM_CAUSE_FAC_UNAV);
1445f54db641SMichael Neuling 	regs->msr |= MSR_VEC;
14463ac8ff1cSPaul Mackerras 	tm_recheckpoint(&current->thread, MSR_VEC);
1447f54db641SMichael Neuling 	current->thread.used_vr = 1;
1448f54db641SMichael Neuling 
14493ac8ff1cSPaul Mackerras 	if (regs->msr & MSR_FP) {
14503ac8ff1cSPaul Mackerras 		do_load_up_transact_fpu(&current->thread);
14513ac8ff1cSPaul Mackerras 		regs->msr |= MSR_VSX;
14523ac8ff1cSPaul Mackerras 	}
14533ac8ff1cSPaul Mackerras }
14543ac8ff1cSPaul Mackerras 
1455f54db641SMichael Neuling void vsx_unavailable_tm(struct pt_regs *regs)
1456f54db641SMichael Neuling {
14573ac8ff1cSPaul Mackerras 	unsigned long orig_msr = regs->msr;
14583ac8ff1cSPaul Mackerras 
1459f54db641SMichael Neuling 	/* See the comments in fp_unavailable_tm().  This works similarly,
1460f54db641SMichael Neuling 	 * though we're loading both FP and VEC registers in here.
1461f54db641SMichael Neuling 	 *
1462f54db641SMichael Neuling 	 * If FP isn't in use, load FP regs.  If VEC isn't in use, load VEC
1463f54db641SMichael Neuling 	 * regs.  Either way, set MSR_VSX.
1464f54db641SMichael Neuling 	 */
1465f54db641SMichael Neuling 
1466f54db641SMichael Neuling 	TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx,"
1467f54db641SMichael Neuling 		 "MSR=%lx\n",
1468f54db641SMichael Neuling 		 regs->nip, regs->msr);
1469f54db641SMichael Neuling 
14703ac8ff1cSPaul Mackerras 	current->thread.used_vsr = 1;
14713ac8ff1cSPaul Mackerras 
14723ac8ff1cSPaul Mackerras 	/* If FP and VMX are already loaded, we have all the state we need */
14733ac8ff1cSPaul Mackerras 	if ((orig_msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC)) {
14743ac8ff1cSPaul Mackerras 		regs->msr |= MSR_VSX;
14753ac8ff1cSPaul Mackerras 		return;
14763ac8ff1cSPaul Mackerras 	}
14773ac8ff1cSPaul Mackerras 
1478f54db641SMichael Neuling 	/* This reclaims FP and/or VR regs if they're already enabled */
1479d31626f7SPaul Mackerras 	tm_reclaim_current(TM_CAUSE_FAC_UNAV);
1480f54db641SMichael Neuling 
1481f54db641SMichael Neuling 	regs->msr |= MSR_VEC | MSR_FP | current->thread.fpexc_mode |
1482f54db641SMichael Neuling 		MSR_VSX;
14833ac8ff1cSPaul Mackerras 
14843ac8ff1cSPaul Mackerras 	/* This loads & recheckpoints FP and VRs; but we have
14853ac8ff1cSPaul Mackerras 	 * to be sure not to overwrite previously-valid state.
14863ac8ff1cSPaul Mackerras 	 */
14873ac8ff1cSPaul Mackerras 	tm_recheckpoint(&current->thread, regs->msr & ~orig_msr);
14883ac8ff1cSPaul Mackerras 
14893ac8ff1cSPaul Mackerras 	if (orig_msr & MSR_FP)
14903ac8ff1cSPaul Mackerras 		do_load_up_transact_fpu(&current->thread);
14913ac8ff1cSPaul Mackerras 	if (orig_msr & MSR_VEC)
14923ac8ff1cSPaul Mackerras 		do_load_up_transact_altivec(&current->thread);
1493f54db641SMichael Neuling }
1494f54db641SMichael Neuling #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1495f54db641SMichael Neuling 
1496dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs)
1497dc1c1ca3SStephen Rothwell {
149889713ed1SAnton Blanchard 	__get_cpu_var(irq_stat).pmu_irqs++;
149989713ed1SAnton Blanchard 
1500dc1c1ca3SStephen Rothwell 	perf_irq(regs);
1501dc1c1ca3SStephen Rothwell }
1502dc1c1ca3SStephen Rothwell 
15038dad3f92SPaul Mackerras #ifdef CONFIG_8xx
150414cf11afSPaul Mackerras void SoftwareEmulation(struct pt_regs *regs)
150514cf11afSPaul Mackerras {
150614cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
150714cf11afSPaul Mackerras 
150814cf11afSPaul Mackerras 	if (!user_mode(regs)) {
150914cf11afSPaul Mackerras 		debugger(regs);
15101eb2819dSLEROY Christophe 		die("Kernel Mode Unimplemented Instruction or SW FPU Emulation",
15111eb2819dSLEROY Christophe 			regs, SIGFPE);
151214cf11afSPaul Mackerras 	}
151314cf11afSPaul Mackerras 
15143a3b5aa6SKevin Hao 	if (!emulate_math(regs))
15153a3b5aa6SKevin Hao 		return;
15165fad293bSKumar Gala 
15175fad293bSKumar Gala 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
151814cf11afSPaul Mackerras }
15198dad3f92SPaul Mackerras #endif /* CONFIG_8xx */
152014cf11afSPaul Mackerras 
1521172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
15223bffb652SDave Kleikamp static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
15233bffb652SDave Kleikamp {
15243bffb652SDave Kleikamp 	int changed = 0;
15253bffb652SDave Kleikamp 	/*
15263bffb652SDave Kleikamp 	 * Determine the cause of the debug event, clear the
15273bffb652SDave Kleikamp 	 * event flags and send a trap to the handler. Torez
15283bffb652SDave Kleikamp 	 */
15293bffb652SDave Kleikamp 	if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
15303bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
15313bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
153251ae8d4aSBharat Bhushan 		current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE;
15333bffb652SDave Kleikamp #endif
15343bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, TRAP_HWBKPT,
15353bffb652SDave Kleikamp 			     5);
15363bffb652SDave Kleikamp 		changed |= 0x01;
15373bffb652SDave Kleikamp 	}  else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
15383bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
15393bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, TRAP_HWBKPT,
15403bffb652SDave Kleikamp 			     6);
15413bffb652SDave Kleikamp 		changed |= 0x01;
15423bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC1) {
154351ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC1;
15443bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
15453bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, TRAP_HWBKPT,
15463bffb652SDave Kleikamp 			     1);
15473bffb652SDave Kleikamp 		changed |= 0x01;
15483bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC2) {
154951ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC2;
15503bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, TRAP_HWBKPT,
15513bffb652SDave Kleikamp 			     2);
15523bffb652SDave Kleikamp 		changed |= 0x01;
15533bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC3) {
155451ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC3;
15553bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
15563bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, TRAP_HWBKPT,
15573bffb652SDave Kleikamp 			     3);
15583bffb652SDave Kleikamp 		changed |= 0x01;
15593bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC4) {
156051ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC4;
15613bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, TRAP_HWBKPT,
15623bffb652SDave Kleikamp 			     4);
15633bffb652SDave Kleikamp 		changed |= 0x01;
15643bffb652SDave Kleikamp 	}
15653bffb652SDave Kleikamp 	/*
15663bffb652SDave Kleikamp 	 * At the point this routine was called, the MSR(DE) was turned off.
15673bffb652SDave Kleikamp 	 * Check all other debug flags and see if that bit needs to be turned
15683bffb652SDave Kleikamp 	 * back on or not.
15693bffb652SDave Kleikamp 	 */
157051ae8d4aSBharat Bhushan 	if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
157151ae8d4aSBharat Bhushan 			       current->thread.debug.dbcr1))
15723bffb652SDave Kleikamp 		regs->msr |= MSR_DE;
15733bffb652SDave Kleikamp 	else
15743bffb652SDave Kleikamp 		/* Make sure the IDM flag is off */
157551ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IDM;
15763bffb652SDave Kleikamp 
15773bffb652SDave Kleikamp 	if (changed & 0x01)
157851ae8d4aSBharat Bhushan 		mtspr(SPRN_DBCR0, current->thread.debug.dbcr0);
15793bffb652SDave Kleikamp }
158014cf11afSPaul Mackerras 
1581f8279621SKumar Gala void __kprobes DebugException(struct pt_regs *regs, unsigned long debug_status)
158214cf11afSPaul Mackerras {
158351ae8d4aSBharat Bhushan 	current->thread.debug.dbsr = debug_status;
15843bffb652SDave Kleikamp 
1585ec097c84SRoland McGrath 	/* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1586ec097c84SRoland McGrath 	 * on server, it stops on the target of the branch. In order to simulate
1587ec097c84SRoland McGrath 	 * the server behaviour, we thus restart right away with a single step
1588ec097c84SRoland McGrath 	 * instead of stopping here when hitting a BT
1589ec097c84SRoland McGrath 	 */
1590ec097c84SRoland McGrath 	if (debug_status & DBSR_BT) {
1591ec097c84SRoland McGrath 		regs->msr &= ~MSR_DE;
1592ec097c84SRoland McGrath 
1593ec097c84SRoland McGrath 		/* Disable BT */
1594ec097c84SRoland McGrath 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1595ec097c84SRoland McGrath 		/* Clear the BT event */
1596ec097c84SRoland McGrath 		mtspr(SPRN_DBSR, DBSR_BT);
1597ec097c84SRoland McGrath 
1598ec097c84SRoland McGrath 		/* Do the single step trick only when coming from userspace */
1599ec097c84SRoland McGrath 		if (user_mode(regs)) {
160051ae8d4aSBharat Bhushan 			current->thread.debug.dbcr0 &= ~DBCR0_BT;
160151ae8d4aSBharat Bhushan 			current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC;
1602ec097c84SRoland McGrath 			regs->msr |= MSR_DE;
1603ec097c84SRoland McGrath 			return;
1604ec097c84SRoland McGrath 		}
1605ec097c84SRoland McGrath 
1606ec097c84SRoland McGrath 		if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1607ec097c84SRoland McGrath 			       5, SIGTRAP) == NOTIFY_STOP) {
1608ec097c84SRoland McGrath 			return;
1609ec097c84SRoland McGrath 		}
1610ec097c84SRoland McGrath 		if (debugger_sstep(regs))
1611ec097c84SRoland McGrath 			return;
1612ec097c84SRoland McGrath 	} else if (debug_status & DBSR_IC) { 	/* Instruction complete */
161314cf11afSPaul Mackerras 		regs->msr &= ~MSR_DE;
1614f8279621SKumar Gala 
161514cf11afSPaul Mackerras 		/* Disable instruction completion */
161614cf11afSPaul Mackerras 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
161714cf11afSPaul Mackerras 		/* Clear the instruction completion event */
161814cf11afSPaul Mackerras 		mtspr(SPRN_DBSR, DBSR_IC);
1619f8279621SKumar Gala 
1620f8279621SKumar Gala 		if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1621f8279621SKumar Gala 			       5, SIGTRAP) == NOTIFY_STOP) {
162214cf11afSPaul Mackerras 			return;
162314cf11afSPaul Mackerras 		}
1624f8279621SKumar Gala 
1625f8279621SKumar Gala 		if (debugger_sstep(regs))
1626f8279621SKumar Gala 			return;
1627f8279621SKumar Gala 
16283bffb652SDave Kleikamp 		if (user_mode(regs)) {
162951ae8d4aSBharat Bhushan 			current->thread.debug.dbcr0 &= ~DBCR0_IC;
163051ae8d4aSBharat Bhushan 			if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
163151ae8d4aSBharat Bhushan 					       current->thread.debug.dbcr1))
16323bffb652SDave Kleikamp 				regs->msr |= MSR_DE;
16333bffb652SDave Kleikamp 			else
16343bffb652SDave Kleikamp 				/* Make sure the IDM bit is off */
163551ae8d4aSBharat Bhushan 				current->thread.debug.dbcr0 &= ~DBCR0_IDM;
16363bffb652SDave Kleikamp 		}
1637f8279621SKumar Gala 
1638f8279621SKumar Gala 		_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
16393bffb652SDave Kleikamp 	} else
16403bffb652SDave Kleikamp 		handle_debug(regs, debug_status);
164114cf11afSPaul Mackerras }
1642172ae2e7SDave Kleikamp #endif /* CONFIG_PPC_ADV_DEBUG_REGS */
164314cf11afSPaul Mackerras 
164414cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT)
164514cf11afSPaul Mackerras void TAUException(struct pt_regs *regs)
164614cf11afSPaul Mackerras {
164714cf11afSPaul Mackerras 	printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx    %s\n",
164814cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap, print_tainted());
164914cf11afSPaul Mackerras }
165014cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */
165114cf11afSPaul Mackerras 
165214cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC
1653dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs)
165414cf11afSPaul Mackerras {
165514cf11afSPaul Mackerras 	int err;
165614cf11afSPaul Mackerras 
165714cf11afSPaul Mackerras 	if (!user_mode(regs)) {
165814cf11afSPaul Mackerras 		printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
165914cf11afSPaul Mackerras 		       " at %lx\n", regs->nip);
16608dad3f92SPaul Mackerras 		die("Kernel VMX/Altivec assist exception", regs, SIGILL);
166114cf11afSPaul Mackerras 	}
166214cf11afSPaul Mackerras 
1663dc1c1ca3SStephen Rothwell 	flush_altivec_to_thread(current);
1664dc1c1ca3SStephen Rothwell 
1665eecff81dSAnton Blanchard 	PPC_WARN_EMULATED(altivec, regs);
166614cf11afSPaul Mackerras 	err = emulate_altivec(regs);
166714cf11afSPaul Mackerras 	if (err == 0) {
166814cf11afSPaul Mackerras 		regs->nip += 4;		/* skip emulated instruction */
166914cf11afSPaul Mackerras 		emulate_single_step(regs);
167014cf11afSPaul Mackerras 		return;
167114cf11afSPaul Mackerras 	}
167214cf11afSPaul Mackerras 
167314cf11afSPaul Mackerras 	if (err == -EFAULT) {
167414cf11afSPaul Mackerras 		/* got an error reading the instruction */
167514cf11afSPaul Mackerras 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
167614cf11afSPaul Mackerras 	} else {
167714cf11afSPaul Mackerras 		/* didn't recognize the instruction */
167814cf11afSPaul Mackerras 		/* XXX quick hack for now: set the non-Java bit in the VSCR */
167976462232SChristian Dietrich 		printk_ratelimited(KERN_ERR "Unrecognized altivec instruction "
168014cf11afSPaul Mackerras 				   "in %s at %lx\n", current->comm, regs->nip);
1681de79f7b9SPaul Mackerras 		current->thread.vr_state.vscr.u[3] |= 0x10000;
168214cf11afSPaul Mackerras 	}
168314cf11afSPaul Mackerras }
168414cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */
168514cf11afSPaul Mackerras 
1686ce48b210SMichael Neuling #ifdef CONFIG_VSX
1687ce48b210SMichael Neuling void vsx_assist_exception(struct pt_regs *regs)
1688ce48b210SMichael Neuling {
1689ce48b210SMichael Neuling 	if (!user_mode(regs)) {
1690ce48b210SMichael Neuling 		printk(KERN_EMERG "VSX assist exception in kernel mode"
1691ce48b210SMichael Neuling 		       " at %lx\n", regs->nip);
1692ce48b210SMichael Neuling 		die("Kernel VSX assist exception", regs, SIGILL);
1693ce48b210SMichael Neuling 	}
1694ce48b210SMichael Neuling 
1695ce48b210SMichael Neuling 	flush_vsx_to_thread(current);
1696ce48b210SMichael Neuling 	printk(KERN_INFO "VSX assist not supported at %lx\n", regs->nip);
1697ce48b210SMichael Neuling 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1698ce48b210SMichael Neuling }
1699ce48b210SMichael Neuling #endif /* CONFIG_VSX */
1700ce48b210SMichael Neuling 
170114cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE
170214cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address,
170314cf11afSPaul Mackerras 			   unsigned long error_code)
170414cf11afSPaul Mackerras {
170514cf11afSPaul Mackerras 	/* We treat cache locking instructions from the user
170614cf11afSPaul Mackerras 	 * as priv ops, in the future we could try to do
170714cf11afSPaul Mackerras 	 * something smarter
170814cf11afSPaul Mackerras 	 */
170914cf11afSPaul Mackerras 	if (error_code & (ESR_DLK|ESR_ILK))
171014cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
171114cf11afSPaul Mackerras 	return;
171214cf11afSPaul Mackerras }
171314cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */
171414cf11afSPaul Mackerras 
171514cf11afSPaul Mackerras #ifdef CONFIG_SPE
171614cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs)
171714cf11afSPaul Mackerras {
17186a800f36SLiu Yu 	extern int do_spe_mathemu(struct pt_regs *regs);
171914cf11afSPaul Mackerras 	unsigned long spefscr;
172014cf11afSPaul Mackerras 	int fpexc_mode;
172114cf11afSPaul Mackerras 	int code = 0;
17226a800f36SLiu Yu 	int err;
17236a800f36SLiu Yu 
1724685659eeSyu liu 	flush_spe_to_thread(current);
172514cf11afSPaul Mackerras 
172614cf11afSPaul Mackerras 	spefscr = current->thread.spefscr;
172714cf11afSPaul Mackerras 	fpexc_mode = current->thread.fpexc_mode;
172814cf11afSPaul Mackerras 
172914cf11afSPaul Mackerras 	if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
173014cf11afSPaul Mackerras 		code = FPE_FLTOVF;
173114cf11afSPaul Mackerras 	}
173214cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
173314cf11afSPaul Mackerras 		code = FPE_FLTUND;
173414cf11afSPaul Mackerras 	}
173514cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
173614cf11afSPaul Mackerras 		code = FPE_FLTDIV;
173714cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
173814cf11afSPaul Mackerras 		code = FPE_FLTINV;
173914cf11afSPaul Mackerras 	}
174014cf11afSPaul Mackerras 	else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
174114cf11afSPaul Mackerras 		code = FPE_FLTRES;
174214cf11afSPaul Mackerras 
17436a800f36SLiu Yu 	err = do_spe_mathemu(regs);
17446a800f36SLiu Yu 	if (err == 0) {
17456a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
17466a800f36SLiu Yu 		emulate_single_step(regs);
174714cf11afSPaul Mackerras 		return;
174814cf11afSPaul Mackerras 	}
17496a800f36SLiu Yu 
17506a800f36SLiu Yu 	if (err == -EFAULT) {
17516a800f36SLiu Yu 		/* got an error reading the instruction */
17526a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
17536a800f36SLiu Yu 	} else if (err == -EINVAL) {
17546a800f36SLiu Yu 		/* didn't recognize the instruction */
17556a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
17566a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
17576a800f36SLiu Yu 	} else {
17586a800f36SLiu Yu 		_exception(SIGFPE, regs, code, regs->nip);
17596a800f36SLiu Yu 	}
17606a800f36SLiu Yu 
17616a800f36SLiu Yu 	return;
17626a800f36SLiu Yu }
17636a800f36SLiu Yu 
17646a800f36SLiu Yu void SPEFloatingPointRoundException(struct pt_regs *regs)
17656a800f36SLiu Yu {
17666a800f36SLiu Yu 	extern int speround_handler(struct pt_regs *regs);
17676a800f36SLiu Yu 	int err;
17686a800f36SLiu Yu 
17696a800f36SLiu Yu 	preempt_disable();
17706a800f36SLiu Yu 	if (regs->msr & MSR_SPE)
17716a800f36SLiu Yu 		giveup_spe(current);
17726a800f36SLiu Yu 	preempt_enable();
17736a800f36SLiu Yu 
17746a800f36SLiu Yu 	regs->nip -= 4;
17756a800f36SLiu Yu 	err = speround_handler(regs);
17766a800f36SLiu Yu 	if (err == 0) {
17776a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
17786a800f36SLiu Yu 		emulate_single_step(regs);
17796a800f36SLiu Yu 		return;
17806a800f36SLiu Yu 	}
17816a800f36SLiu Yu 
17826a800f36SLiu Yu 	if (err == -EFAULT) {
17836a800f36SLiu Yu 		/* got an error reading the instruction */
17846a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
17856a800f36SLiu Yu 	} else if (err == -EINVAL) {
17866a800f36SLiu Yu 		/* didn't recognize the instruction */
17876a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
17886a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
17896a800f36SLiu Yu 	} else {
17906a800f36SLiu Yu 		_exception(SIGFPE, regs, 0, regs->nip);
17916a800f36SLiu Yu 		return;
17926a800f36SLiu Yu 	}
17936a800f36SLiu Yu }
179414cf11afSPaul Mackerras #endif
179514cf11afSPaul Mackerras 
1796dc1c1ca3SStephen Rothwell /*
1797dc1c1ca3SStephen Rothwell  * We enter here if we get an unrecoverable exception, that is, one
1798dc1c1ca3SStephen Rothwell  * that happened at a point where the RI (recoverable interrupt) bit
1799dc1c1ca3SStephen Rothwell  * in the MSR is 0.  This indicates that SRR0/1 are live, and that
1800dc1c1ca3SStephen Rothwell  * we therefore lost state by taking this exception.
1801dc1c1ca3SStephen Rothwell  */
1802dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs)
1803dc1c1ca3SStephen Rothwell {
1804dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1805dc1c1ca3SStephen Rothwell 	       regs->trap, regs->nip);
1806dc1c1ca3SStephen Rothwell 	die("Unrecoverable exception", regs, SIGABRT);
1807dc1c1ca3SStephen Rothwell }
1808dc1c1ca3SStephen Rothwell 
18091e18c17aSJason Gunthorpe #if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x)
181014cf11afSPaul Mackerras /*
181114cf11afSPaul Mackerras  * Default handler for a Watchdog exception,
181214cf11afSPaul Mackerras  * spins until a reboot occurs
181314cf11afSPaul Mackerras  */
181414cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
181514cf11afSPaul Mackerras {
181614cf11afSPaul Mackerras 	/* Generic WatchdogHandler, implement your own */
181714cf11afSPaul Mackerras 	mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
181814cf11afSPaul Mackerras 	return;
181914cf11afSPaul Mackerras }
182014cf11afSPaul Mackerras 
182114cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs)
182214cf11afSPaul Mackerras {
182314cf11afSPaul Mackerras 	printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
182414cf11afSPaul Mackerras 	WatchdogHandler(regs);
182514cf11afSPaul Mackerras }
182614cf11afSPaul Mackerras #endif
1827dc1c1ca3SStephen Rothwell 
1828dc1c1ca3SStephen Rothwell /*
1829dc1c1ca3SStephen Rothwell  * We enter here if we discover during exception entry that we are
1830dc1c1ca3SStephen Rothwell  * running in supervisor mode with a userspace value in the stack pointer.
1831dc1c1ca3SStephen Rothwell  */
1832dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs)
1833dc1c1ca3SStephen Rothwell {
1834dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1835dc1c1ca3SStephen Rothwell 	       regs->gpr[1], regs->nip);
1836dc1c1ca3SStephen Rothwell 	die("Bad kernel stack pointer", regs, SIGABRT);
1837dc1c1ca3SStephen Rothwell }
183814cf11afSPaul Mackerras 
183914cf11afSPaul Mackerras void __init trap_init(void)
184014cf11afSPaul Mackerras {
184114cf11afSPaul Mackerras }
184280947e7cSGeert Uytterhoeven 
184380947e7cSGeert Uytterhoeven 
184480947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS
184580947e7cSGeert Uytterhoeven 
184680947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type)	.type = { .name = #type }
184780947e7cSGeert Uytterhoeven 
184880947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = {
184980947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC
185080947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(altivec),
185180947e7cSGeert Uytterhoeven #endif
185280947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcba),
185380947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcbz),
185480947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(fp_pair),
185580947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(isel),
185680947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mcrxr),
185780947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mfpvr),
185880947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(multiple),
185980947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(popcntb),
186080947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(spe),
186180947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(string),
1862a3821b2aSScott Wood 	WARN_EMULATED_SETUP(sync),
186380947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(unaligned),
186480947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION
186580947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(math),
186680947e7cSGeert Uytterhoeven #endif
186780947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX
186880947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(vsx),
186980947e7cSGeert Uytterhoeven #endif
1870efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
1871efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mfdscr),
1872efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mtdscr),
1873f83319d7SAnton Blanchard 	WARN_EMULATED_SETUP(lq_stq),
1874efcac658SAlexey Kardashevskiy #endif
187580947e7cSGeert Uytterhoeven };
187680947e7cSGeert Uytterhoeven 
187780947e7cSGeert Uytterhoeven u32 ppc_warn_emulated;
187880947e7cSGeert Uytterhoeven 
187980947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type)
188080947e7cSGeert Uytterhoeven {
188176462232SChristian Dietrich 	pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm,
188280947e7cSGeert Uytterhoeven 			    type);
188380947e7cSGeert Uytterhoeven }
188480947e7cSGeert Uytterhoeven 
188580947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void)
188680947e7cSGeert Uytterhoeven {
188780947e7cSGeert Uytterhoeven 	struct dentry *dir, *d;
188880947e7cSGeert Uytterhoeven 	unsigned int i;
188980947e7cSGeert Uytterhoeven 	struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
189080947e7cSGeert Uytterhoeven 
189180947e7cSGeert Uytterhoeven 	if (!powerpc_debugfs_root)
189280947e7cSGeert Uytterhoeven 		return -ENODEV;
189380947e7cSGeert Uytterhoeven 
189480947e7cSGeert Uytterhoeven 	dir = debugfs_create_dir("emulated_instructions",
189580947e7cSGeert Uytterhoeven 				 powerpc_debugfs_root);
189680947e7cSGeert Uytterhoeven 	if (!dir)
189780947e7cSGeert Uytterhoeven 		return -ENOMEM;
189880947e7cSGeert Uytterhoeven 
189980947e7cSGeert Uytterhoeven 	d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir,
190080947e7cSGeert Uytterhoeven 			       &ppc_warn_emulated);
190180947e7cSGeert Uytterhoeven 	if (!d)
190280947e7cSGeert Uytterhoeven 		goto fail;
190380947e7cSGeert Uytterhoeven 
190480947e7cSGeert Uytterhoeven 	for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
190580947e7cSGeert Uytterhoeven 		d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir,
190680947e7cSGeert Uytterhoeven 				       (u32 *)&entries[i].val.counter);
190780947e7cSGeert Uytterhoeven 		if (!d)
190880947e7cSGeert Uytterhoeven 			goto fail;
190980947e7cSGeert Uytterhoeven 	}
191080947e7cSGeert Uytterhoeven 
191180947e7cSGeert Uytterhoeven 	return 0;
191280947e7cSGeert Uytterhoeven 
191380947e7cSGeert Uytterhoeven fail:
191480947e7cSGeert Uytterhoeven 	debugfs_remove_recursive(dir);
191580947e7cSGeert Uytterhoeven 	return -ENOMEM;
191680947e7cSGeert Uytterhoeven }
191780947e7cSGeert Uytterhoeven 
191880947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init);
191980947e7cSGeert Uytterhoeven 
192080947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */
1921