114cf11afSPaul Mackerras /* 214cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 3fe04b112SScott Wood * Copyright 2007-2010 Freescale Semiconductor, Inc. 414cf11afSPaul Mackerras * 514cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or 614cf11afSPaul Mackerras * modify it under the terms of the GNU General Public License 714cf11afSPaul Mackerras * as published by the Free Software Foundation; either version 814cf11afSPaul Mackerras * 2 of the License, or (at your option) any later version. 914cf11afSPaul Mackerras * 1014cf11afSPaul Mackerras * Modified by Cort Dougan (cort@cs.nmt.edu) 1114cf11afSPaul Mackerras * and Paul Mackerras (paulus@samba.org) 1214cf11afSPaul Mackerras */ 1314cf11afSPaul Mackerras 1414cf11afSPaul Mackerras /* 1514cf11afSPaul Mackerras * This file handles the architecture-dependent parts of hardware exceptions 1614cf11afSPaul Mackerras */ 1714cf11afSPaul Mackerras 1814cf11afSPaul Mackerras #include <linux/errno.h> 1914cf11afSPaul Mackerras #include <linux/sched.h> 2014cf11afSPaul Mackerras #include <linux/kernel.h> 2114cf11afSPaul Mackerras #include <linux/mm.h> 2214cf11afSPaul Mackerras #include <linux/stddef.h> 2314cf11afSPaul Mackerras #include <linux/unistd.h> 248dad3f92SPaul Mackerras #include <linux/ptrace.h> 2514cf11afSPaul Mackerras #include <linux/user.h> 2614cf11afSPaul Mackerras #include <linux/interrupt.h> 2714cf11afSPaul Mackerras #include <linux/init.h> 288a39b05fSPaul Gortmaker #include <linux/extable.h> 298a39b05fSPaul Gortmaker #include <linux/module.h> /* print_modules */ 308dad3f92SPaul Mackerras #include <linux/prctl.h> 3114cf11afSPaul Mackerras #include <linux/delay.h> 3214cf11afSPaul Mackerras #include <linux/kprobes.h> 33cc532915SMichael Ellerman #include <linux/kexec.h> 345474c120SMichael Hanselmann #include <linux/backlight.h> 3573c9ceabSJeremy Fitzhardinge #include <linux/bug.h> 361eeb66a1SChristoph Hellwig #include <linux/kdebug.h> 3780947e7cSGeert Uytterhoeven #include <linux/debugfs.h> 3876462232SChristian Dietrich #include <linux/ratelimit.h> 39ba12eedeSLi Zhong #include <linux/context_tracking.h> 4014cf11afSPaul Mackerras 4180947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h> 4214cf11afSPaul Mackerras #include <asm/pgtable.h> 4314cf11afSPaul Mackerras #include <asm/uaccess.h> 4414cf11afSPaul Mackerras #include <asm/io.h> 4586417780SPaul Mackerras #include <asm/machdep.h> 4686417780SPaul Mackerras #include <asm/rtas.h> 47f7f6f4feSDavid Gibson #include <asm/pmc.h> 4814cf11afSPaul Mackerras #include <asm/reg.h> 4914cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT 5014cf11afSPaul Mackerras #include <asm/backlight.h> 5114cf11afSPaul Mackerras #endif 52dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 5386417780SPaul Mackerras #include <asm/firmware.h> 54dc1c1ca3SStephen Rothwell #include <asm/processor.h> 556ce6c629SMichael Neuling #include <asm/tm.h> 56dc1c1ca3SStephen Rothwell #endif 57c0ce7d08SDavid Wilder #include <asm/kexec.h> 5816c57b36SKumar Gala #include <asm/ppc-opcode.h> 59cce1f106SShaohui Xie #include <asm/rio.h> 60ebaeb5aeSMahesh Salgaonkar #include <asm/fadump.h> 61ae3a197eSDavid Howells #include <asm/switch_to.h> 62f54db641SMichael Neuling #include <asm/tm.h> 63ae3a197eSDavid Howells #include <asm/debug.h> 6442f5b4caSDaniel Axtens #include <asm/asm-prototypes.h> 65fd7bacbcSMahesh Salgaonkar #include <asm/hmi.h> 664e0e3435SHongtao Jia #include <sysdev/fsl_pci.h> 67dc1c1ca3SStephen Rothwell 687dbb922cSOlof Johansson #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC) 695be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly; 705be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly; 715be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly; 725be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly; 735be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly; 749422de3eSMichael Neuling int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly; 755be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly; 7614cf11afSPaul Mackerras 7714cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger); 7814cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi); 7914cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt); 8014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep); 8114cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match); 829422de3eSMichael Neuling EXPORT_SYMBOL(__debugger_break_match); 8314cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler); 8414cf11afSPaul Mackerras #endif 8514cf11afSPaul Mackerras 868b3c34cfSMichael Neuling /* Transactional Memory trap debug */ 878b3c34cfSMichael Neuling #ifdef TM_DEBUG_SW 888b3c34cfSMichael Neuling #define TM_DEBUG(x...) printk(KERN_INFO x) 898b3c34cfSMichael Neuling #else 908b3c34cfSMichael Neuling #define TM_DEBUG(x...) do { } while(0) 918b3c34cfSMichael Neuling #endif 928b3c34cfSMichael Neuling 9314cf11afSPaul Mackerras /* 9414cf11afSPaul Mackerras * Trap & Exception support 9514cf11afSPaul Mackerras */ 9614cf11afSPaul Mackerras 976031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT 986031d9d9Santon@samba.org static void pmac_backlight_unblank(void) 996031d9d9Santon@samba.org { 1006031d9d9Santon@samba.org mutex_lock(&pmac_backlight_mutex); 1016031d9d9Santon@samba.org if (pmac_backlight) { 1026031d9d9Santon@samba.org struct backlight_properties *props; 1036031d9d9Santon@samba.org 1046031d9d9Santon@samba.org props = &pmac_backlight->props; 1056031d9d9Santon@samba.org props->brightness = props->max_brightness; 1066031d9d9Santon@samba.org props->power = FB_BLANK_UNBLANK; 1076031d9d9Santon@samba.org backlight_update_status(pmac_backlight); 1086031d9d9Santon@samba.org } 1096031d9d9Santon@samba.org mutex_unlock(&pmac_backlight_mutex); 1106031d9d9Santon@samba.org } 1116031d9d9Santon@samba.org #else 1126031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { } 1136031d9d9Santon@samba.org #endif 1146031d9d9Santon@samba.org 115760ca4dcSAnton Blanchard static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED; 116760ca4dcSAnton Blanchard static int die_owner = -1; 117760ca4dcSAnton Blanchard static unsigned int die_nest_count; 118c0ce7d08SDavid Wilder static int die_counter; 119760ca4dcSAnton Blanchard 12003465f89SNicholas Piggin static unsigned long oops_begin(struct pt_regs *regs) 121760ca4dcSAnton Blanchard { 122760ca4dcSAnton Blanchard int cpu; 12334c2a14fSanton@samba.org unsigned long flags; 12414cf11afSPaul Mackerras 12514cf11afSPaul Mackerras if (debugger(regs)) 12614cf11afSPaul Mackerras return 1; 12714cf11afSPaul Mackerras 128293e4688Santon@samba.org oops_enter(); 129293e4688Santon@samba.org 130760ca4dcSAnton Blanchard /* racy, but better than risking deadlock. */ 131760ca4dcSAnton Blanchard raw_local_irq_save(flags); 132760ca4dcSAnton Blanchard cpu = smp_processor_id(); 133760ca4dcSAnton Blanchard if (!arch_spin_trylock(&die_lock)) { 134760ca4dcSAnton Blanchard if (cpu == die_owner) 135760ca4dcSAnton Blanchard /* nested oops. should stop eventually */; 136760ca4dcSAnton Blanchard else 137760ca4dcSAnton Blanchard arch_spin_lock(&die_lock); 138760ca4dcSAnton Blanchard } 139760ca4dcSAnton Blanchard die_nest_count++; 140760ca4dcSAnton Blanchard die_owner = cpu; 14114cf11afSPaul Mackerras console_verbose(); 14214cf11afSPaul Mackerras bust_spinlocks(1); 1436031d9d9Santon@samba.org if (machine_is(powermac)) 1446031d9d9Santon@samba.org pmac_backlight_unblank(); 145760ca4dcSAnton Blanchard return flags; 14634c2a14fSanton@samba.org } 14703465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_begin); 1485474c120SMichael Hanselmann 14903465f89SNicholas Piggin static void oops_end(unsigned long flags, struct pt_regs *regs, 150760ca4dcSAnton Blanchard int signr) 151760ca4dcSAnton Blanchard { 15214cf11afSPaul Mackerras bust_spinlocks(0); 153760ca4dcSAnton Blanchard die_owner = -1; 154373d4d09SRusty Russell add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE); 155760ca4dcSAnton Blanchard die_nest_count--; 15658154c8cSAnton Blanchard oops_exit(); 15758154c8cSAnton Blanchard printk("\n"); 158760ca4dcSAnton Blanchard if (!die_nest_count) 159760ca4dcSAnton Blanchard /* Nest count reaches zero, release the lock. */ 160760ca4dcSAnton Blanchard arch_spin_unlock(&die_lock); 161760ca4dcSAnton Blanchard raw_local_irq_restore(flags); 162cc532915SMichael Ellerman 163ebaeb5aeSMahesh Salgaonkar crash_fadump(regs, "die oops"); 164ebaeb5aeSMahesh Salgaonkar 1659b00ac06SAnton Blanchard /* 1669b00ac06SAnton Blanchard * A system reset (0x100) is a request to dump, so we always send 1679b00ac06SAnton Blanchard * it through the crashdump code. 1689b00ac06SAnton Blanchard */ 1699b00ac06SAnton Blanchard if (kexec_should_crash(current) || (TRAP(regs) == 0x100)) { 170cc532915SMichael Ellerman crash_kexec(regs); 1719b00ac06SAnton Blanchard 1729b00ac06SAnton Blanchard /* 1739b00ac06SAnton Blanchard * We aren't the primary crash CPU. We need to send it 1749b00ac06SAnton Blanchard * to a holding pattern to avoid it ending up in the panic 1759b00ac06SAnton Blanchard * code. 1769b00ac06SAnton Blanchard */ 177c0ce7d08SDavid Wilder crash_kexec_secondary(regs); 1789b00ac06SAnton Blanchard } 17914cf11afSPaul Mackerras 180760ca4dcSAnton Blanchard if (!signr) 181760ca4dcSAnton Blanchard return; 182760ca4dcSAnton Blanchard 18358154c8cSAnton Blanchard /* 18458154c8cSAnton Blanchard * While our oops output is serialised by a spinlock, output 18558154c8cSAnton Blanchard * from panic() called below can race and corrupt it. If we 18658154c8cSAnton Blanchard * know we are going to panic, delay for 1 second so we have a 18758154c8cSAnton Blanchard * chance to get clean backtraces from all CPUs that are oopsing. 18858154c8cSAnton Blanchard */ 18958154c8cSAnton Blanchard if (in_interrupt() || panic_on_oops || !current->pid || 19058154c8cSAnton Blanchard is_global_init(current)) { 19158154c8cSAnton Blanchard mdelay(MSEC_PER_SEC); 19258154c8cSAnton Blanchard } 19358154c8cSAnton Blanchard 19414cf11afSPaul Mackerras if (in_interrupt()) 19514cf11afSPaul Mackerras panic("Fatal exception in interrupt"); 196cea6a4baSHorms if (panic_on_oops) 197012c437dSHorms panic("Fatal exception"); 198760ca4dcSAnton Blanchard do_exit(signr); 199760ca4dcSAnton Blanchard } 20003465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_end); 201cea6a4baSHorms 20203465f89SNicholas Piggin static int __die(const char *str, struct pt_regs *regs, long err) 203760ca4dcSAnton Blanchard { 204760ca4dcSAnton Blanchard printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter); 205760ca4dcSAnton Blanchard #ifdef CONFIG_PREEMPT 206760ca4dcSAnton Blanchard printk("PREEMPT "); 207760ca4dcSAnton Blanchard #endif 208760ca4dcSAnton Blanchard #ifdef CONFIG_SMP 209760ca4dcSAnton Blanchard printk("SMP NR_CPUS=%d ", NR_CPUS); 210760ca4dcSAnton Blanchard #endif 211e7df0d88SJoonsoo Kim if (debug_pagealloc_enabled()) 212760ca4dcSAnton Blanchard printk("DEBUG_PAGEALLOC "); 213760ca4dcSAnton Blanchard #ifdef CONFIG_NUMA 214760ca4dcSAnton Blanchard printk("NUMA "); 215760ca4dcSAnton Blanchard #endif 216760ca4dcSAnton Blanchard printk("%s\n", ppc_md.name ? ppc_md.name : ""); 217760ca4dcSAnton Blanchard 218760ca4dcSAnton Blanchard if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP) 219760ca4dcSAnton Blanchard return 1; 220760ca4dcSAnton Blanchard 221760ca4dcSAnton Blanchard print_modules(); 222760ca4dcSAnton Blanchard show_regs(regs); 22314cf11afSPaul Mackerras 22414cf11afSPaul Mackerras return 0; 22514cf11afSPaul Mackerras } 22603465f89SNicholas Piggin NOKPROBE_SYMBOL(__die); 22714cf11afSPaul Mackerras 228760ca4dcSAnton Blanchard void die(const char *str, struct pt_regs *regs, long err) 229760ca4dcSAnton Blanchard { 230760ca4dcSAnton Blanchard unsigned long flags = oops_begin(regs); 231760ca4dcSAnton Blanchard 232760ca4dcSAnton Blanchard if (__die(str, regs, err)) 233760ca4dcSAnton Blanchard err = 0; 234760ca4dcSAnton Blanchard oops_end(flags, regs, err); 235760ca4dcSAnton Blanchard } 236760ca4dcSAnton Blanchard 23725baa35bSOleg Nesterov void user_single_step_siginfo(struct task_struct *tsk, 23825baa35bSOleg Nesterov struct pt_regs *regs, siginfo_t *info) 23925baa35bSOleg Nesterov { 24025baa35bSOleg Nesterov memset(info, 0, sizeof(*info)); 24125baa35bSOleg Nesterov info->si_signo = SIGTRAP; 24225baa35bSOleg Nesterov info->si_code = TRAP_TRACE; 24325baa35bSOleg Nesterov info->si_addr = (void __user *)regs->nip; 24425baa35bSOleg Nesterov } 24525baa35bSOleg Nesterov 24614cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr) 24714cf11afSPaul Mackerras { 24814cf11afSPaul Mackerras siginfo_t info; 249d0c3d534SOlof Johansson const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \ 250d0c3d534SOlof Johansson "at %08lx nip %08lx lr %08lx code %x\n"; 251d0c3d534SOlof Johansson const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \ 252d0c3d534SOlof Johansson "at %016lx nip %016lx lr %016lx code %x\n"; 25314cf11afSPaul Mackerras 25414cf11afSPaul Mackerras if (!user_mode(regs)) { 255760ca4dcSAnton Blanchard die("Exception in kernel mode", regs, signr); 25614cf11afSPaul Mackerras return; 257760ca4dcSAnton Blanchard } 258760ca4dcSAnton Blanchard 259760ca4dcSAnton Blanchard if (show_unhandled_signals && unhandled_signal(current, signr)) { 26076462232SChristian Dietrich printk_ratelimited(regs->msr & MSR_64BIT ? fmt64 : fmt32, 261d0c3d534SOlof Johansson current->comm, current->pid, signr, 262d0c3d534SOlof Johansson addr, regs->nip, regs->link, code); 26314cf11afSPaul Mackerras } 26414cf11afSPaul Mackerras 265a3512b2dSBenjamin Herrenschmidt if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs)) 2669f2f79e3SBenjamin Herrenschmidt local_irq_enable(); 2679f2f79e3SBenjamin Herrenschmidt 26841ab5266SAnanth N Mavinakayanahalli current->thread.trap_nr = code; 26914cf11afSPaul Mackerras memset(&info, 0, sizeof(info)); 27014cf11afSPaul Mackerras info.si_signo = signr; 27114cf11afSPaul Mackerras info.si_code = code; 27214cf11afSPaul Mackerras info.si_addr = (void __user *) addr; 27314cf11afSPaul Mackerras force_sig_info(signr, &info, current); 27414cf11afSPaul Mackerras } 27514cf11afSPaul Mackerras 27614cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs) 27714cf11afSPaul Mackerras { 27814cf11afSPaul Mackerras /* See if any machine dependent calls */ 279c902be71SArnd Bergmann if (ppc_md.system_reset_exception) { 280c902be71SArnd Bergmann if (ppc_md.system_reset_exception(regs)) 281c902be71SArnd Bergmann return; 282c902be71SArnd Bergmann } 28314cf11afSPaul Mackerras 2848dad3f92SPaul Mackerras die("System Reset", regs, SIGABRT); 28514cf11afSPaul Mackerras 28614cf11afSPaul Mackerras /* Must die if the interrupt is not recoverable */ 28714cf11afSPaul Mackerras if (!(regs->msr & MSR_RI)) 28814cf11afSPaul Mackerras panic("Unrecoverable System Reset"); 28914cf11afSPaul Mackerras 29014cf11afSPaul Mackerras /* What should we do here? We could issue a shutdown or hard reset. */ 29114cf11afSPaul Mackerras } 2921e9b4507SMahesh Salgaonkar 293f307939fSChristophe Leroy #ifdef CONFIG_PPC64 2941e9b4507SMahesh Salgaonkar /* 2951e9b4507SMahesh Salgaonkar * This function is called in real mode. Strictly no printk's please. 2961e9b4507SMahesh Salgaonkar * 2971e9b4507SMahesh Salgaonkar * regs->nip and regs->msr contains srr0 and ssr1. 2981e9b4507SMahesh Salgaonkar */ 2991e9b4507SMahesh Salgaonkar long machine_check_early(struct pt_regs *regs) 3001e9b4507SMahesh Salgaonkar { 3014c703416SMahesh Salgaonkar long handled = 0; 3024c703416SMahesh Salgaonkar 30369111bacSChristoph Lameter __this_cpu_inc(irq_stat.mce_exceptions); 304e6654d5bSMahesh Salgaonkar 30527ea2c42SDaniel Axtens add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE); 30627ea2c42SDaniel Axtens 3074c703416SMahesh Salgaonkar if (cur_cpu_spec && cur_cpu_spec->machine_check_early) 3084c703416SMahesh Salgaonkar handled = cur_cpu_spec->machine_check_early(regs); 3094c703416SMahesh Salgaonkar return handled; 3101e9b4507SMahesh Salgaonkar } 3111e9b4507SMahesh Salgaonkar 3120869b6fdSMahesh Salgaonkar long hmi_exception_realmode(struct pt_regs *regs) 3130869b6fdSMahesh Salgaonkar { 31469111bacSChristoph Lameter __this_cpu_inc(irq_stat.hmi_exceptions); 3150869b6fdSMahesh Salgaonkar 316fd7bacbcSMahesh Salgaonkar wait_for_subcore_guest_exit(); 317fd7bacbcSMahesh Salgaonkar 3180869b6fdSMahesh Salgaonkar if (ppc_md.hmi_exception_early) 3190869b6fdSMahesh Salgaonkar ppc_md.hmi_exception_early(regs); 3200869b6fdSMahesh Salgaonkar 321fd7bacbcSMahesh Salgaonkar wait_for_tb_resync(); 322fd7bacbcSMahesh Salgaonkar 3230869b6fdSMahesh Salgaonkar return 0; 3240869b6fdSMahesh Salgaonkar } 3250869b6fdSMahesh Salgaonkar 32614cf11afSPaul Mackerras #endif 32714cf11afSPaul Mackerras 32814cf11afSPaul Mackerras /* 32914cf11afSPaul Mackerras * I/O accesses can cause machine checks on powermacs. 33014cf11afSPaul Mackerras * Check if the NIP corresponds to the address of a sync 33114cf11afSPaul Mackerras * instruction for which there is an entry in the exception 33214cf11afSPaul Mackerras * table. 33314cf11afSPaul Mackerras * Note that the 601 only takes a machine check on TEA 33414cf11afSPaul Mackerras * (transfer error ack) signal assertion, and does not 33514cf11afSPaul Mackerras * set any of the top 16 bits of SRR1. 33614cf11afSPaul Mackerras * -- paulus. 33714cf11afSPaul Mackerras */ 33814cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs) 33914cf11afSPaul Mackerras { 34068a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32 34114cf11afSPaul Mackerras unsigned long msr = regs->msr; 34214cf11afSPaul Mackerras const struct exception_table_entry *entry; 34314cf11afSPaul Mackerras unsigned int *nip = (unsigned int *)regs->nip; 34414cf11afSPaul Mackerras 34514cf11afSPaul Mackerras if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000))) 34614cf11afSPaul Mackerras && (entry = search_exception_tables(regs->nip)) != NULL) { 34714cf11afSPaul Mackerras /* 34814cf11afSPaul Mackerras * Check that it's a sync instruction, or somewhere 34914cf11afSPaul Mackerras * in the twi; isync; nop sequence that inb/inw/inl uses. 35014cf11afSPaul Mackerras * As the address is in the exception table 35114cf11afSPaul Mackerras * we should be able to read the instr there. 35214cf11afSPaul Mackerras * For the debug message, we look at the preceding 35314cf11afSPaul Mackerras * load or store. 35414cf11afSPaul Mackerras */ 355ddc6cd0dSChristophe Leroy if (*nip == PPC_INST_NOP) 35614cf11afSPaul Mackerras nip -= 2; 357ddc6cd0dSChristophe Leroy else if (*nip == PPC_INST_ISYNC) 35814cf11afSPaul Mackerras --nip; 359ddc6cd0dSChristophe Leroy if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) { 36014cf11afSPaul Mackerras unsigned int rb; 36114cf11afSPaul Mackerras 36214cf11afSPaul Mackerras --nip; 36314cf11afSPaul Mackerras rb = (*nip >> 11) & 0x1f; 36414cf11afSPaul Mackerras printk(KERN_DEBUG "%s bad port %lx at %p\n", 36514cf11afSPaul Mackerras (*nip & 0x100)? "OUT to": "IN from", 36614cf11afSPaul Mackerras regs->gpr[rb] - _IO_BASE, nip); 36714cf11afSPaul Mackerras regs->msr |= MSR_RI; 36814cf11afSPaul Mackerras regs->nip = entry->fixup; 36914cf11afSPaul Mackerras return 1; 37014cf11afSPaul Mackerras } 37114cf11afSPaul Mackerras } 37268a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */ 37314cf11afSPaul Mackerras return 0; 37414cf11afSPaul Mackerras } 37514cf11afSPaul Mackerras 376172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS 37714cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception 37814cf11afSPaul Mackerras is in the ESR. */ 37914cf11afSPaul Mackerras #define get_reason(regs) ((regs)->dsisr) 38014cf11afSPaul Mackerras #ifndef CONFIG_FSL_BOOKE 38114cf11afSPaul Mackerras #define get_mc_reason(regs) ((regs)->dsisr) 38214cf11afSPaul Mackerras #else 383fe04b112SScott Wood #define get_mc_reason(regs) (mfspr(SPRN_MCSR)) 38414cf11afSPaul Mackerras #endif 38514cf11afSPaul Mackerras #define REASON_FP ESR_FP 38614cf11afSPaul Mackerras #define REASON_ILLEGAL (ESR_PIL | ESR_PUO) 38714cf11afSPaul Mackerras #define REASON_PRIVILEGED ESR_PPR 38814cf11afSPaul Mackerras #define REASON_TRAP ESR_PTR 38914cf11afSPaul Mackerras 39014cf11afSPaul Mackerras /* single-step stuff */ 39151ae8d4aSBharat Bhushan #define single_stepping(regs) (current->thread.debug.dbcr0 & DBCR0_IC) 39251ae8d4aSBharat Bhushan #define clear_single_step(regs) (current->thread.debug.dbcr0 &= ~DBCR0_IC) 39314cf11afSPaul Mackerras 39414cf11afSPaul Mackerras #else 39514cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program 39614cf11afSPaul Mackerras exception is in the MSR. */ 39714cf11afSPaul Mackerras #define get_reason(regs) ((regs)->msr) 39814cf11afSPaul Mackerras #define get_mc_reason(regs) ((regs)->msr) 3998b3c34cfSMichael Neuling #define REASON_TM 0x200000 40014cf11afSPaul Mackerras #define REASON_FP 0x100000 40114cf11afSPaul Mackerras #define REASON_ILLEGAL 0x80000 40214cf11afSPaul Mackerras #define REASON_PRIVILEGED 0x40000 40314cf11afSPaul Mackerras #define REASON_TRAP 0x20000 40414cf11afSPaul Mackerras 40514cf11afSPaul Mackerras #define single_stepping(regs) ((regs)->msr & MSR_SE) 40614cf11afSPaul Mackerras #define clear_single_step(regs) ((regs)->msr &= ~MSR_SE) 40714cf11afSPaul Mackerras #endif 40814cf11afSPaul Mackerras 40947c0bd1aSBenjamin Herrenschmidt #if defined(CONFIG_4xx) 41047c0bd1aSBenjamin Herrenschmidt int machine_check_4xx(struct pt_regs *regs) 41114cf11afSPaul Mackerras { 4121a6a4ffeSKumar Gala unsigned long reason = get_mc_reason(regs); 41314cf11afSPaul Mackerras 41414cf11afSPaul Mackerras if (reason & ESR_IMCP) { 41514cf11afSPaul Mackerras printk("Instruction"); 41614cf11afSPaul Mackerras mtspr(SPRN_ESR, reason & ~ESR_IMCP); 41714cf11afSPaul Mackerras } else 41814cf11afSPaul Mackerras printk("Data"); 41914cf11afSPaul Mackerras printk(" machine check in kernel mode.\n"); 42047c0bd1aSBenjamin Herrenschmidt 42147c0bd1aSBenjamin Herrenschmidt return 0; 42247c0bd1aSBenjamin Herrenschmidt } 42347c0bd1aSBenjamin Herrenschmidt 42447c0bd1aSBenjamin Herrenschmidt int machine_check_440A(struct pt_regs *regs) 42547c0bd1aSBenjamin Herrenschmidt { 42647c0bd1aSBenjamin Herrenschmidt unsigned long reason = get_mc_reason(regs); 42747c0bd1aSBenjamin Herrenschmidt 42814cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 42914cf11afSPaul Mackerras if (reason & ESR_IMCP){ 43014cf11afSPaul Mackerras printk("Instruction Synchronous Machine Check exception\n"); 43114cf11afSPaul Mackerras mtspr(SPRN_ESR, reason & ~ESR_IMCP); 43214cf11afSPaul Mackerras } 43314cf11afSPaul Mackerras else { 43414cf11afSPaul Mackerras u32 mcsr = mfspr(SPRN_MCSR); 43514cf11afSPaul Mackerras if (mcsr & MCSR_IB) 43614cf11afSPaul Mackerras printk("Instruction Read PLB Error\n"); 43714cf11afSPaul Mackerras if (mcsr & MCSR_DRB) 43814cf11afSPaul Mackerras printk("Data Read PLB Error\n"); 43914cf11afSPaul Mackerras if (mcsr & MCSR_DWB) 44014cf11afSPaul Mackerras printk("Data Write PLB Error\n"); 44114cf11afSPaul Mackerras if (mcsr & MCSR_TLBP) 44214cf11afSPaul Mackerras printk("TLB Parity Error\n"); 44314cf11afSPaul Mackerras if (mcsr & MCSR_ICP){ 44414cf11afSPaul Mackerras flush_instruction_cache(); 44514cf11afSPaul Mackerras printk("I-Cache Parity Error\n"); 44614cf11afSPaul Mackerras } 44714cf11afSPaul Mackerras if (mcsr & MCSR_DCSP) 44814cf11afSPaul Mackerras printk("D-Cache Search Parity Error\n"); 44914cf11afSPaul Mackerras if (mcsr & MCSR_DCFP) 45014cf11afSPaul Mackerras printk("D-Cache Flush Parity Error\n"); 45114cf11afSPaul Mackerras if (mcsr & MCSR_IMPE) 45214cf11afSPaul Mackerras printk("Machine Check exception is imprecise\n"); 45314cf11afSPaul Mackerras 45414cf11afSPaul Mackerras /* Clear MCSR */ 45514cf11afSPaul Mackerras mtspr(SPRN_MCSR, mcsr); 45614cf11afSPaul Mackerras } 45747c0bd1aSBenjamin Herrenschmidt return 0; 45847c0bd1aSBenjamin Herrenschmidt } 459fc5e7097SDave Kleikamp 460fc5e7097SDave Kleikamp int machine_check_47x(struct pt_regs *regs) 461fc5e7097SDave Kleikamp { 462fc5e7097SDave Kleikamp unsigned long reason = get_mc_reason(regs); 463fc5e7097SDave Kleikamp u32 mcsr; 464fc5e7097SDave Kleikamp 465fc5e7097SDave Kleikamp printk(KERN_ERR "Machine check in kernel mode.\n"); 466fc5e7097SDave Kleikamp if (reason & ESR_IMCP) { 467fc5e7097SDave Kleikamp printk(KERN_ERR 468fc5e7097SDave Kleikamp "Instruction Synchronous Machine Check exception\n"); 469fc5e7097SDave Kleikamp mtspr(SPRN_ESR, reason & ~ESR_IMCP); 470fc5e7097SDave Kleikamp return 0; 471fc5e7097SDave Kleikamp } 472fc5e7097SDave Kleikamp mcsr = mfspr(SPRN_MCSR); 473fc5e7097SDave Kleikamp if (mcsr & MCSR_IB) 474fc5e7097SDave Kleikamp printk(KERN_ERR "Instruction Read PLB Error\n"); 475fc5e7097SDave Kleikamp if (mcsr & MCSR_DRB) 476fc5e7097SDave Kleikamp printk(KERN_ERR "Data Read PLB Error\n"); 477fc5e7097SDave Kleikamp if (mcsr & MCSR_DWB) 478fc5e7097SDave Kleikamp printk(KERN_ERR "Data Write PLB Error\n"); 479fc5e7097SDave Kleikamp if (mcsr & MCSR_TLBP) 480fc5e7097SDave Kleikamp printk(KERN_ERR "TLB Parity Error\n"); 481fc5e7097SDave Kleikamp if (mcsr & MCSR_ICP) { 482fc5e7097SDave Kleikamp flush_instruction_cache(); 483fc5e7097SDave Kleikamp printk(KERN_ERR "I-Cache Parity Error\n"); 484fc5e7097SDave Kleikamp } 485fc5e7097SDave Kleikamp if (mcsr & MCSR_DCSP) 486fc5e7097SDave Kleikamp printk(KERN_ERR "D-Cache Search Parity Error\n"); 487fc5e7097SDave Kleikamp if (mcsr & PPC47x_MCSR_GPR) 488fc5e7097SDave Kleikamp printk(KERN_ERR "GPR Parity Error\n"); 489fc5e7097SDave Kleikamp if (mcsr & PPC47x_MCSR_FPR) 490fc5e7097SDave Kleikamp printk(KERN_ERR "FPR Parity Error\n"); 491fc5e7097SDave Kleikamp if (mcsr & PPC47x_MCSR_IPR) 492fc5e7097SDave Kleikamp printk(KERN_ERR "Machine Check exception is imprecise\n"); 493fc5e7097SDave Kleikamp 494fc5e7097SDave Kleikamp /* Clear MCSR */ 495fc5e7097SDave Kleikamp mtspr(SPRN_MCSR, mcsr); 496fc5e7097SDave Kleikamp 497fc5e7097SDave Kleikamp return 0; 498fc5e7097SDave Kleikamp } 49914cf11afSPaul Mackerras #elif defined(CONFIG_E500) 500fe04b112SScott Wood int machine_check_e500mc(struct pt_regs *regs) 501fe04b112SScott Wood { 502fe04b112SScott Wood unsigned long mcsr = mfspr(SPRN_MCSR); 503fe04b112SScott Wood unsigned long reason = mcsr; 504fe04b112SScott Wood int recoverable = 1; 505fe04b112SScott Wood 50682a9a480SScott Wood if (reason & MCSR_LD) { 507cce1f106SShaohui Xie recoverable = fsl_rio_mcheck_exception(regs); 508cce1f106SShaohui Xie if (recoverable == 1) 509cce1f106SShaohui Xie goto silent_out; 510cce1f106SShaohui Xie } 511cce1f106SShaohui Xie 512fe04b112SScott Wood printk("Machine check in kernel mode.\n"); 513fe04b112SScott Wood printk("Caused by (from MCSR=%lx): ", reason); 514fe04b112SScott Wood 515fe04b112SScott Wood if (reason & MCSR_MCP) 516fe04b112SScott Wood printk("Machine Check Signal\n"); 517fe04b112SScott Wood 518fe04b112SScott Wood if (reason & MCSR_ICPERR) { 519fe04b112SScott Wood printk("Instruction Cache Parity Error\n"); 520fe04b112SScott Wood 521fe04b112SScott Wood /* 522fe04b112SScott Wood * This is recoverable by invalidating the i-cache. 523fe04b112SScott Wood */ 524fe04b112SScott Wood mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI); 525fe04b112SScott Wood while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI) 526fe04b112SScott Wood ; 527fe04b112SScott Wood 528fe04b112SScott Wood /* 529fe04b112SScott Wood * This will generally be accompanied by an instruction 530fe04b112SScott Wood * fetch error report -- only treat MCSR_IF as fatal 531fe04b112SScott Wood * if it wasn't due to an L1 parity error. 532fe04b112SScott Wood */ 533fe04b112SScott Wood reason &= ~MCSR_IF; 534fe04b112SScott Wood } 535fe04b112SScott Wood 536fe04b112SScott Wood if (reason & MCSR_DCPERR_MC) { 537fe04b112SScott Wood printk("Data Cache Parity Error\n"); 53837caf9f2SKumar Gala 53937caf9f2SKumar Gala /* 54037caf9f2SKumar Gala * In write shadow mode we auto-recover from the error, but it 54137caf9f2SKumar Gala * may still get logged and cause a machine check. We should 54237caf9f2SKumar Gala * only treat the non-write shadow case as non-recoverable. 54337caf9f2SKumar Gala */ 54437caf9f2SKumar Gala if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS)) 545fe04b112SScott Wood recoverable = 0; 546fe04b112SScott Wood } 547fe04b112SScott Wood 548fe04b112SScott Wood if (reason & MCSR_L2MMU_MHIT) { 549fe04b112SScott Wood printk("Hit on multiple TLB entries\n"); 550fe04b112SScott Wood recoverable = 0; 551fe04b112SScott Wood } 552fe04b112SScott Wood 553fe04b112SScott Wood if (reason & MCSR_NMI) 554fe04b112SScott Wood printk("Non-maskable interrupt\n"); 555fe04b112SScott Wood 556fe04b112SScott Wood if (reason & MCSR_IF) { 557fe04b112SScott Wood printk("Instruction Fetch Error Report\n"); 558fe04b112SScott Wood recoverable = 0; 559fe04b112SScott Wood } 560fe04b112SScott Wood 561fe04b112SScott Wood if (reason & MCSR_LD) { 562fe04b112SScott Wood printk("Load Error Report\n"); 563fe04b112SScott Wood recoverable = 0; 564fe04b112SScott Wood } 565fe04b112SScott Wood 566fe04b112SScott Wood if (reason & MCSR_ST) { 567fe04b112SScott Wood printk("Store Error Report\n"); 568fe04b112SScott Wood recoverable = 0; 569fe04b112SScott Wood } 570fe04b112SScott Wood 571fe04b112SScott Wood if (reason & MCSR_LDG) { 572fe04b112SScott Wood printk("Guarded Load Error Report\n"); 573fe04b112SScott Wood recoverable = 0; 574fe04b112SScott Wood } 575fe04b112SScott Wood 576fe04b112SScott Wood if (reason & MCSR_TLBSYNC) 577fe04b112SScott Wood printk("Simultaneous tlbsync operations\n"); 578fe04b112SScott Wood 579fe04b112SScott Wood if (reason & MCSR_BSL2_ERR) { 580fe04b112SScott Wood printk("Level 2 Cache Error\n"); 581fe04b112SScott Wood recoverable = 0; 582fe04b112SScott Wood } 583fe04b112SScott Wood 584fe04b112SScott Wood if (reason & MCSR_MAV) { 585fe04b112SScott Wood u64 addr; 586fe04b112SScott Wood 587fe04b112SScott Wood addr = mfspr(SPRN_MCAR); 588fe04b112SScott Wood addr |= (u64)mfspr(SPRN_MCARU) << 32; 589fe04b112SScott Wood 590fe04b112SScott Wood printk("Machine Check %s Address: %#llx\n", 591fe04b112SScott Wood reason & MCSR_MEA ? "Effective" : "Physical", addr); 592fe04b112SScott Wood } 593fe04b112SScott Wood 594cce1f106SShaohui Xie silent_out: 595fe04b112SScott Wood mtspr(SPRN_MCSR, mcsr); 596fe04b112SScott Wood return mfspr(SPRN_MCSR) == 0 && recoverable; 597fe04b112SScott Wood } 598fe04b112SScott Wood 59947c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs) 60047c0bd1aSBenjamin Herrenschmidt { 60147c0bd1aSBenjamin Herrenschmidt unsigned long reason = get_mc_reason(regs); 60247c0bd1aSBenjamin Herrenschmidt 603cce1f106SShaohui Xie if (reason & MCSR_BUS_RBERR) { 604cce1f106SShaohui Xie if (fsl_rio_mcheck_exception(regs)) 605cce1f106SShaohui Xie return 1; 6064e0e3435SHongtao Jia if (fsl_pci_mcheck_exception(regs)) 6074e0e3435SHongtao Jia return 1; 608cce1f106SShaohui Xie } 609cce1f106SShaohui Xie 61014cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 61114cf11afSPaul Mackerras printk("Caused by (from MCSR=%lx): ", reason); 61214cf11afSPaul Mackerras 61314cf11afSPaul Mackerras if (reason & MCSR_MCP) 61414cf11afSPaul Mackerras printk("Machine Check Signal\n"); 61514cf11afSPaul Mackerras if (reason & MCSR_ICPERR) 61614cf11afSPaul Mackerras printk("Instruction Cache Parity Error\n"); 61714cf11afSPaul Mackerras if (reason & MCSR_DCP_PERR) 61814cf11afSPaul Mackerras printk("Data Cache Push Parity Error\n"); 61914cf11afSPaul Mackerras if (reason & MCSR_DCPERR) 62014cf11afSPaul Mackerras printk("Data Cache Parity Error\n"); 62114cf11afSPaul Mackerras if (reason & MCSR_BUS_IAERR) 62214cf11afSPaul Mackerras printk("Bus - Instruction Address Error\n"); 62314cf11afSPaul Mackerras if (reason & MCSR_BUS_RAERR) 62414cf11afSPaul Mackerras printk("Bus - Read Address Error\n"); 62514cf11afSPaul Mackerras if (reason & MCSR_BUS_WAERR) 62614cf11afSPaul Mackerras printk("Bus - Write Address Error\n"); 62714cf11afSPaul Mackerras if (reason & MCSR_BUS_IBERR) 62814cf11afSPaul Mackerras printk("Bus - Instruction Data Error\n"); 62914cf11afSPaul Mackerras if (reason & MCSR_BUS_RBERR) 63014cf11afSPaul Mackerras printk("Bus - Read Data Bus Error\n"); 63114cf11afSPaul Mackerras if (reason & MCSR_BUS_WBERR) 632c1528339SWladislav Wiebe printk("Bus - Write Data Bus Error\n"); 63314cf11afSPaul Mackerras if (reason & MCSR_BUS_IPERR) 63414cf11afSPaul Mackerras printk("Bus - Instruction Parity Error\n"); 63514cf11afSPaul Mackerras if (reason & MCSR_BUS_RPERR) 63614cf11afSPaul Mackerras printk("Bus - Read Parity Error\n"); 63747c0bd1aSBenjamin Herrenschmidt 63847c0bd1aSBenjamin Herrenschmidt return 0; 63947c0bd1aSBenjamin Herrenschmidt } 6404490c06bSKumar Gala 6414490c06bSKumar Gala int machine_check_generic(struct pt_regs *regs) 6424490c06bSKumar Gala { 6434490c06bSKumar Gala return 0; 6444490c06bSKumar Gala } 64514cf11afSPaul Mackerras #elif defined(CONFIG_E200) 64647c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs) 64747c0bd1aSBenjamin Herrenschmidt { 64847c0bd1aSBenjamin Herrenschmidt unsigned long reason = get_mc_reason(regs); 64947c0bd1aSBenjamin Herrenschmidt 65014cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 65114cf11afSPaul Mackerras printk("Caused by (from MCSR=%lx): ", reason); 65214cf11afSPaul Mackerras 65314cf11afSPaul Mackerras if (reason & MCSR_MCP) 65414cf11afSPaul Mackerras printk("Machine Check Signal\n"); 65514cf11afSPaul Mackerras if (reason & MCSR_CP_PERR) 65614cf11afSPaul Mackerras printk("Cache Push Parity Error\n"); 65714cf11afSPaul Mackerras if (reason & MCSR_CPERR) 65814cf11afSPaul Mackerras printk("Cache Parity Error\n"); 65914cf11afSPaul Mackerras if (reason & MCSR_EXCP_ERR) 66014cf11afSPaul Mackerras printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n"); 66114cf11afSPaul Mackerras if (reason & MCSR_BUS_IRERR) 66214cf11afSPaul Mackerras printk("Bus - Read Bus Error on instruction fetch\n"); 66314cf11afSPaul Mackerras if (reason & MCSR_BUS_DRERR) 66414cf11afSPaul Mackerras printk("Bus - Read Bus Error on data load\n"); 66514cf11afSPaul Mackerras if (reason & MCSR_BUS_WRERR) 66614cf11afSPaul Mackerras printk("Bus - Write Bus Error on buffered store or cache line push\n"); 66747c0bd1aSBenjamin Herrenschmidt 66847c0bd1aSBenjamin Herrenschmidt return 0; 66947c0bd1aSBenjamin Herrenschmidt } 670*e627f8dcSChristophe Leroy #elif defined(CONFIG_PPC_8xx) 671*e627f8dcSChristophe Leroy int machine_check_8xx(struct pt_regs *regs) 672*e627f8dcSChristophe Leroy { 673*e627f8dcSChristophe Leroy unsigned long reason = get_mc_reason(regs); 674*e627f8dcSChristophe Leroy 675*e627f8dcSChristophe Leroy pr_err("Machine check in kernel mode.\n"); 676*e627f8dcSChristophe Leroy pr_err("Caused by (from SRR1=%lx): ", reason); 677*e627f8dcSChristophe Leroy if (reason & 0x40000000) 678*e627f8dcSChristophe Leroy pr_err("Fetch error at address %lx\n", regs->nip); 679*e627f8dcSChristophe Leroy else 680*e627f8dcSChristophe Leroy pr_err("Data access error at address %lx\n", regs->dar); 681*e627f8dcSChristophe Leroy 682*e627f8dcSChristophe Leroy #ifdef CONFIG_PCI 683*e627f8dcSChristophe Leroy /* the qspan pci read routines can cause machine checks -- Cort 684*e627f8dcSChristophe Leroy * 685*e627f8dcSChristophe Leroy * yuck !!! that totally needs to go away ! There are better ways 686*e627f8dcSChristophe Leroy * to deal with that than having a wart in the mcheck handler. 687*e627f8dcSChristophe Leroy * -- BenH 688*e627f8dcSChristophe Leroy */ 689*e627f8dcSChristophe Leroy bad_page_fault(regs, regs->dar, SIGBUS); 690*e627f8dcSChristophe Leroy return 1; 691*e627f8dcSChristophe Leroy #else 692*e627f8dcSChristophe Leroy return 0; 693*e627f8dcSChristophe Leroy #endif 694*e627f8dcSChristophe Leroy } 69547c0bd1aSBenjamin Herrenschmidt #else 69647c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs) 69747c0bd1aSBenjamin Herrenschmidt { 69847c0bd1aSBenjamin Herrenschmidt unsigned long reason = get_mc_reason(regs); 69947c0bd1aSBenjamin Herrenschmidt 70014cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 70114cf11afSPaul Mackerras printk("Caused by (from SRR1=%lx): ", reason); 70214cf11afSPaul Mackerras switch (reason & 0x601F0000) { 70314cf11afSPaul Mackerras case 0x80000: 70414cf11afSPaul Mackerras printk("Machine check signal\n"); 70514cf11afSPaul Mackerras break; 70614cf11afSPaul Mackerras case 0: /* for 601 */ 70714cf11afSPaul Mackerras case 0x40000: 70814cf11afSPaul Mackerras case 0x140000: /* 7450 MSS error and TEA */ 70914cf11afSPaul Mackerras printk("Transfer error ack signal\n"); 71014cf11afSPaul Mackerras break; 71114cf11afSPaul Mackerras case 0x20000: 71214cf11afSPaul Mackerras printk("Data parity error signal\n"); 71314cf11afSPaul Mackerras break; 71414cf11afSPaul Mackerras case 0x10000: 71514cf11afSPaul Mackerras printk("Address parity error signal\n"); 71614cf11afSPaul Mackerras break; 71714cf11afSPaul Mackerras case 0x20000000: 71814cf11afSPaul Mackerras printk("L1 Data Cache error\n"); 71914cf11afSPaul Mackerras break; 72014cf11afSPaul Mackerras case 0x40000000: 72114cf11afSPaul Mackerras printk("L1 Instruction Cache error\n"); 72214cf11afSPaul Mackerras break; 72314cf11afSPaul Mackerras case 0x00100000: 72414cf11afSPaul Mackerras printk("L2 data cache parity error\n"); 72514cf11afSPaul Mackerras break; 72614cf11afSPaul Mackerras default: 72714cf11afSPaul Mackerras printk("Unknown values in msr\n"); 72814cf11afSPaul Mackerras } 72975918a4bSOlof Johansson return 0; 73075918a4bSOlof Johansson } 73147c0bd1aSBenjamin Herrenschmidt #endif /* everything else */ 73275918a4bSOlof Johansson 73375918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs) 73475918a4bSOlof Johansson { 735ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 73675918a4bSOlof Johansson int recover = 0; 73775918a4bSOlof Johansson 73869111bacSChristoph Lameter __this_cpu_inc(irq_stat.mce_exceptions); 73989713ed1SAnton Blanchard 74047c0bd1aSBenjamin Herrenschmidt /* See if any machine dependent calls. In theory, we would want 74147c0bd1aSBenjamin Herrenschmidt * to call the CPU first, and call the ppc_md. one if the CPU 74247c0bd1aSBenjamin Herrenschmidt * one returns a positive number. However there is existing code 74347c0bd1aSBenjamin Herrenschmidt * that assumes the board gets a first chance, so let's keep it 74447c0bd1aSBenjamin Herrenschmidt * that way for now and fix things later. --BenH. 74547c0bd1aSBenjamin Herrenschmidt */ 74675918a4bSOlof Johansson if (ppc_md.machine_check_exception) 74775918a4bSOlof Johansson recover = ppc_md.machine_check_exception(regs); 74847c0bd1aSBenjamin Herrenschmidt else if (cur_cpu_spec->machine_check) 74947c0bd1aSBenjamin Herrenschmidt recover = cur_cpu_spec->machine_check(regs); 75075918a4bSOlof Johansson 75147c0bd1aSBenjamin Herrenschmidt if (recover > 0) 752ba12eedeSLi Zhong goto bail; 75375918a4bSOlof Johansson 754a443506bSAnton Blanchard if (debugger_fault_handler(regs)) 755ba12eedeSLi Zhong goto bail; 75675918a4bSOlof Johansson 75775918a4bSOlof Johansson if (check_io_access(regs)) 758ba12eedeSLi Zhong goto bail; 75975918a4bSOlof Johansson 7608dad3f92SPaul Mackerras die("Machine check", regs, SIGBUS); 76114cf11afSPaul Mackerras 76214cf11afSPaul Mackerras /* Must die if the interrupt is not recoverable */ 76314cf11afSPaul Mackerras if (!(regs->msr & MSR_RI)) 76414cf11afSPaul Mackerras panic("Unrecoverable Machine check"); 765ba12eedeSLi Zhong 766ba12eedeSLi Zhong bail: 767ba12eedeSLi Zhong exception_exit(prev_state); 76814cf11afSPaul Mackerras } 76914cf11afSPaul Mackerras 77014cf11afSPaul Mackerras void SMIException(struct pt_regs *regs) 77114cf11afSPaul Mackerras { 77214cf11afSPaul Mackerras die("System Management Interrupt", regs, SIGABRT); 77314cf11afSPaul Mackerras } 77414cf11afSPaul Mackerras 7750869b6fdSMahesh Salgaonkar void handle_hmi_exception(struct pt_regs *regs) 7760869b6fdSMahesh Salgaonkar { 7770869b6fdSMahesh Salgaonkar struct pt_regs *old_regs; 7780869b6fdSMahesh Salgaonkar 7790869b6fdSMahesh Salgaonkar old_regs = set_irq_regs(regs); 7800869b6fdSMahesh Salgaonkar irq_enter(); 7810869b6fdSMahesh Salgaonkar 7820869b6fdSMahesh Salgaonkar if (ppc_md.handle_hmi_exception) 7830869b6fdSMahesh Salgaonkar ppc_md.handle_hmi_exception(regs); 7840869b6fdSMahesh Salgaonkar 7850869b6fdSMahesh Salgaonkar irq_exit(); 7860869b6fdSMahesh Salgaonkar set_irq_regs(old_regs); 7870869b6fdSMahesh Salgaonkar } 7880869b6fdSMahesh Salgaonkar 789dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs) 79014cf11afSPaul Mackerras { 791ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 792ba12eedeSLi Zhong 79314cf11afSPaul Mackerras printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n", 79414cf11afSPaul Mackerras regs->nip, regs->msr, regs->trap); 79514cf11afSPaul Mackerras 79614cf11afSPaul Mackerras _exception(SIGTRAP, regs, 0, 0); 797ba12eedeSLi Zhong 798ba12eedeSLi Zhong exception_exit(prev_state); 79914cf11afSPaul Mackerras } 80014cf11afSPaul Mackerras 801dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs) 80214cf11afSPaul Mackerras { 803ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 804ba12eedeSLi Zhong 80514cf11afSPaul Mackerras if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5, 80614cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 807ba12eedeSLi Zhong goto bail; 80814cf11afSPaul Mackerras if (debugger_iabr_match(regs)) 809ba12eedeSLi Zhong goto bail; 81014cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); 811ba12eedeSLi Zhong 812ba12eedeSLi Zhong bail: 813ba12eedeSLi Zhong exception_exit(prev_state); 81414cf11afSPaul Mackerras } 81514cf11afSPaul Mackerras 81614cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs) 81714cf11afSPaul Mackerras { 81814cf11afSPaul Mackerras _exception(SIGTRAP, regs, 0, 0); 81914cf11afSPaul Mackerras } 82014cf11afSPaul Mackerras 82103465f89SNicholas Piggin void single_step_exception(struct pt_regs *regs) 82214cf11afSPaul Mackerras { 823ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 824ba12eedeSLi Zhong 8252538c2d0SK.Prasad clear_single_step(regs); 82614cf11afSPaul Mackerras 82714cf11afSPaul Mackerras if (notify_die(DIE_SSTEP, "single_step", regs, 5, 82814cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 829ba12eedeSLi Zhong goto bail; 83014cf11afSPaul Mackerras if (debugger_sstep(regs)) 831ba12eedeSLi Zhong goto bail; 83214cf11afSPaul Mackerras 83314cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); 834ba12eedeSLi Zhong 835ba12eedeSLi Zhong bail: 836ba12eedeSLi Zhong exception_exit(prev_state); 83714cf11afSPaul Mackerras } 83803465f89SNicholas Piggin NOKPROBE_SYMBOL(single_step_exception); 83914cf11afSPaul Mackerras 84014cf11afSPaul Mackerras /* 84114cf11afSPaul Mackerras * After we have successfully emulated an instruction, we have to 84214cf11afSPaul Mackerras * check if the instruction was being single-stepped, and if so, 84314cf11afSPaul Mackerras * pretend we got a single-step exception. This was pointed out 84414cf11afSPaul Mackerras * by Kumar Gala. -- paulus 84514cf11afSPaul Mackerras */ 8468dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs) 84714cf11afSPaul Mackerras { 8482538c2d0SK.Prasad if (single_stepping(regs)) 8492538c2d0SK.Prasad single_step_exception(regs); 85014cf11afSPaul Mackerras } 85114cf11afSPaul Mackerras 8525fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr) 853dc1c1ca3SStephen Rothwell { 8545fad293bSKumar Gala int ret = 0; 855dc1c1ca3SStephen Rothwell 856dc1c1ca3SStephen Rothwell /* Invalid operation */ 857dc1c1ca3SStephen Rothwell if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX)) 8585fad293bSKumar Gala ret = FPE_FLTINV; 859dc1c1ca3SStephen Rothwell 860dc1c1ca3SStephen Rothwell /* Overflow */ 861dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX)) 8625fad293bSKumar Gala ret = FPE_FLTOVF; 863dc1c1ca3SStephen Rothwell 864dc1c1ca3SStephen Rothwell /* Underflow */ 865dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX)) 8665fad293bSKumar Gala ret = FPE_FLTUND; 867dc1c1ca3SStephen Rothwell 868dc1c1ca3SStephen Rothwell /* Divide by zero */ 869dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX)) 8705fad293bSKumar Gala ret = FPE_FLTDIV; 871dc1c1ca3SStephen Rothwell 872dc1c1ca3SStephen Rothwell /* Inexact result */ 873dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX)) 8745fad293bSKumar Gala ret = FPE_FLTRES; 8755fad293bSKumar Gala 8765fad293bSKumar Gala return ret; 8775fad293bSKumar Gala } 8785fad293bSKumar Gala 8795fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs) 8805fad293bSKumar Gala { 8815fad293bSKumar Gala int code = 0; 8825fad293bSKumar Gala 8835fad293bSKumar Gala flush_fp_to_thread(current); 8845fad293bSKumar Gala 885de79f7b9SPaul Mackerras code = __parse_fpscr(current->thread.fp_state.fpscr); 886dc1c1ca3SStephen Rothwell 887dc1c1ca3SStephen Rothwell _exception(SIGFPE, regs, code, regs->nip); 888dc1c1ca3SStephen Rothwell } 889dc1c1ca3SStephen Rothwell 890dc1c1ca3SStephen Rothwell /* 891dc1c1ca3SStephen Rothwell * Illegal instruction emulation support. Originally written to 89214cf11afSPaul Mackerras * provide the PVR to user applications using the mfspr rd, PVR. 89314cf11afSPaul Mackerras * Return non-zero if we can't emulate, or -EFAULT if the associated 89414cf11afSPaul Mackerras * memory access caused an access fault. Return zero on success. 89514cf11afSPaul Mackerras * 89614cf11afSPaul Mackerras * There are a couple of ways to do this, either "decode" the instruction 89714cf11afSPaul Mackerras * or directly match lots of bits. In this case, matching lots of 89814cf11afSPaul Mackerras * bits is faster and easier. 89986417780SPaul Mackerras * 90014cf11afSPaul Mackerras */ 90114cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword) 90214cf11afSPaul Mackerras { 90314cf11afSPaul Mackerras u8 rT = (instword >> 21) & 0x1f; 90414cf11afSPaul Mackerras u8 rA = (instword >> 16) & 0x1f; 90514cf11afSPaul Mackerras u8 NB_RB = (instword >> 11) & 0x1f; 90614cf11afSPaul Mackerras u32 num_bytes; 90714cf11afSPaul Mackerras unsigned long EA; 90814cf11afSPaul Mackerras int pos = 0; 90914cf11afSPaul Mackerras 91014cf11afSPaul Mackerras /* Early out if we are an invalid form of lswx */ 91116c57b36SKumar Gala if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX) 91214cf11afSPaul Mackerras if ((rT == rA) || (rT == NB_RB)) 91314cf11afSPaul Mackerras return -EINVAL; 91414cf11afSPaul Mackerras 91514cf11afSPaul Mackerras EA = (rA == 0) ? 0 : regs->gpr[rA]; 91614cf11afSPaul Mackerras 91716c57b36SKumar Gala switch (instword & PPC_INST_STRING_MASK) { 91816c57b36SKumar Gala case PPC_INST_LSWX: 91916c57b36SKumar Gala case PPC_INST_STSWX: 92014cf11afSPaul Mackerras EA += NB_RB; 92114cf11afSPaul Mackerras num_bytes = regs->xer & 0x7f; 92214cf11afSPaul Mackerras break; 92316c57b36SKumar Gala case PPC_INST_LSWI: 92416c57b36SKumar Gala case PPC_INST_STSWI: 92514cf11afSPaul Mackerras num_bytes = (NB_RB == 0) ? 32 : NB_RB; 92614cf11afSPaul Mackerras break; 92714cf11afSPaul Mackerras default: 92814cf11afSPaul Mackerras return -EINVAL; 92914cf11afSPaul Mackerras } 93014cf11afSPaul Mackerras 93114cf11afSPaul Mackerras while (num_bytes != 0) 93214cf11afSPaul Mackerras { 93314cf11afSPaul Mackerras u8 val; 93414cf11afSPaul Mackerras u32 shift = 8 * (3 - (pos & 0x3)); 93514cf11afSPaul Mackerras 93680aa0fb4SJames Yang /* if process is 32-bit, clear upper 32 bits of EA */ 93780aa0fb4SJames Yang if ((regs->msr & MSR_64BIT) == 0) 93880aa0fb4SJames Yang EA &= 0xFFFFFFFF; 93980aa0fb4SJames Yang 94016c57b36SKumar Gala switch ((instword & PPC_INST_STRING_MASK)) { 94116c57b36SKumar Gala case PPC_INST_LSWX: 94216c57b36SKumar Gala case PPC_INST_LSWI: 94314cf11afSPaul Mackerras if (get_user(val, (u8 __user *)EA)) 94414cf11afSPaul Mackerras return -EFAULT; 94514cf11afSPaul Mackerras /* first time updating this reg, 94614cf11afSPaul Mackerras * zero it out */ 94714cf11afSPaul Mackerras if (pos == 0) 94814cf11afSPaul Mackerras regs->gpr[rT] = 0; 94914cf11afSPaul Mackerras regs->gpr[rT] |= val << shift; 95014cf11afSPaul Mackerras break; 95116c57b36SKumar Gala case PPC_INST_STSWI: 95216c57b36SKumar Gala case PPC_INST_STSWX: 95314cf11afSPaul Mackerras val = regs->gpr[rT] >> shift; 95414cf11afSPaul Mackerras if (put_user(val, (u8 __user *)EA)) 95514cf11afSPaul Mackerras return -EFAULT; 95614cf11afSPaul Mackerras break; 95714cf11afSPaul Mackerras } 95814cf11afSPaul Mackerras /* move EA to next address */ 95914cf11afSPaul Mackerras EA += 1; 96014cf11afSPaul Mackerras num_bytes--; 96114cf11afSPaul Mackerras 96214cf11afSPaul Mackerras /* manage our position within the register */ 96314cf11afSPaul Mackerras if (++pos == 4) { 96414cf11afSPaul Mackerras pos = 0; 96514cf11afSPaul Mackerras if (++rT == 32) 96614cf11afSPaul Mackerras rT = 0; 96714cf11afSPaul Mackerras } 96814cf11afSPaul Mackerras } 96914cf11afSPaul Mackerras 97014cf11afSPaul Mackerras return 0; 97114cf11afSPaul Mackerras } 97214cf11afSPaul Mackerras 973c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword) 974c3412dcbSWill Schmidt { 975c3412dcbSWill Schmidt u32 ra,rs; 976c3412dcbSWill Schmidt unsigned long tmp; 977c3412dcbSWill Schmidt 978c3412dcbSWill Schmidt ra = (instword >> 16) & 0x1f; 979c3412dcbSWill Schmidt rs = (instword >> 21) & 0x1f; 980c3412dcbSWill Schmidt 981c3412dcbSWill Schmidt tmp = regs->gpr[rs]; 982c3412dcbSWill Schmidt tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL); 983c3412dcbSWill Schmidt tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL); 984c3412dcbSWill Schmidt tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL; 985c3412dcbSWill Schmidt regs->gpr[ra] = tmp; 986c3412dcbSWill Schmidt 987c3412dcbSWill Schmidt return 0; 988c3412dcbSWill Schmidt } 989c3412dcbSWill Schmidt 990c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword) 991c1469f13SKumar Gala { 992c1469f13SKumar Gala u8 rT = (instword >> 21) & 0x1f; 993c1469f13SKumar Gala u8 rA = (instword >> 16) & 0x1f; 994c1469f13SKumar Gala u8 rB = (instword >> 11) & 0x1f; 995c1469f13SKumar Gala u8 BC = (instword >> 6) & 0x1f; 996c1469f13SKumar Gala u8 bit; 997c1469f13SKumar Gala unsigned long tmp; 998c1469f13SKumar Gala 999c1469f13SKumar Gala tmp = (rA == 0) ? 0 : regs->gpr[rA]; 1000c1469f13SKumar Gala bit = (regs->ccr >> (31 - BC)) & 0x1; 1001c1469f13SKumar Gala 1002c1469f13SKumar Gala regs->gpr[rT] = bit ? tmp : regs->gpr[rB]; 1003c1469f13SKumar Gala 1004c1469f13SKumar Gala return 0; 1005c1469f13SKumar Gala } 1006c1469f13SKumar Gala 10076ce6c629SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 10086ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int cause) 10096ce6c629SMichael Neuling { 10106ce6c629SMichael Neuling /* If we're emulating a load/store in an active transaction, we cannot 10116ce6c629SMichael Neuling * emulate it as the kernel operates in transaction suspended context. 10126ce6c629SMichael Neuling * We need to abort the transaction. This creates a persistent TM 10136ce6c629SMichael Neuling * abort so tell the user what caused it with a new code. 10146ce6c629SMichael Neuling */ 10156ce6c629SMichael Neuling if (MSR_TM_TRANSACTIONAL(regs->msr)) { 10166ce6c629SMichael Neuling tm_enable(); 10176ce6c629SMichael Neuling tm_abort(cause); 10186ce6c629SMichael Neuling return true; 10196ce6c629SMichael Neuling } 10206ce6c629SMichael Neuling return false; 10216ce6c629SMichael Neuling } 10226ce6c629SMichael Neuling #else 10236ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int reason) 10246ce6c629SMichael Neuling { 10256ce6c629SMichael Neuling return false; 10266ce6c629SMichael Neuling } 10276ce6c629SMichael Neuling #endif 10286ce6c629SMichael Neuling 102914cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs) 103014cf11afSPaul Mackerras { 103114cf11afSPaul Mackerras u32 instword; 103214cf11afSPaul Mackerras u32 rd; 103314cf11afSPaul Mackerras 10344288e343SAnton Blanchard if (!user_mode(regs)) 103514cf11afSPaul Mackerras return -EINVAL; 103614cf11afSPaul Mackerras CHECK_FULL_REGS(regs); 103714cf11afSPaul Mackerras 103814cf11afSPaul Mackerras if (get_user(instword, (u32 __user *)(regs->nip))) 103914cf11afSPaul Mackerras return -EFAULT; 104014cf11afSPaul Mackerras 104114cf11afSPaul Mackerras /* Emulate the mfspr rD, PVR. */ 104216c57b36SKumar Gala if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) { 1043eecff81dSAnton Blanchard PPC_WARN_EMULATED(mfpvr, regs); 104414cf11afSPaul Mackerras rd = (instword >> 21) & 0x1f; 104514cf11afSPaul Mackerras regs->gpr[rd] = mfspr(SPRN_PVR); 104614cf11afSPaul Mackerras return 0; 104714cf11afSPaul Mackerras } 104814cf11afSPaul Mackerras 104914cf11afSPaul Mackerras /* Emulating the dcba insn is just a no-op. */ 105080947e7cSGeert Uytterhoeven if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) { 1051eecff81dSAnton Blanchard PPC_WARN_EMULATED(dcba, regs); 105214cf11afSPaul Mackerras return 0; 105380947e7cSGeert Uytterhoeven } 105414cf11afSPaul Mackerras 105514cf11afSPaul Mackerras /* Emulate the mcrxr insn. */ 105616c57b36SKumar Gala if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) { 105786417780SPaul Mackerras int shift = (instword >> 21) & 0x1c; 105814cf11afSPaul Mackerras unsigned long msk = 0xf0000000UL >> shift; 105914cf11afSPaul Mackerras 1060eecff81dSAnton Blanchard PPC_WARN_EMULATED(mcrxr, regs); 106114cf11afSPaul Mackerras regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk); 106214cf11afSPaul Mackerras regs->xer &= ~0xf0000000UL; 106314cf11afSPaul Mackerras return 0; 106414cf11afSPaul Mackerras } 106514cf11afSPaul Mackerras 106614cf11afSPaul Mackerras /* Emulate load/store string insn. */ 106780947e7cSGeert Uytterhoeven if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) { 10686ce6c629SMichael Neuling if (tm_abort_check(regs, 10696ce6c629SMichael Neuling TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT)) 10706ce6c629SMichael Neuling return -EINVAL; 1071eecff81dSAnton Blanchard PPC_WARN_EMULATED(string, regs); 107214cf11afSPaul Mackerras return emulate_string_inst(regs, instword); 107380947e7cSGeert Uytterhoeven } 107414cf11afSPaul Mackerras 1075c3412dcbSWill Schmidt /* Emulate the popcntb (Population Count Bytes) instruction. */ 107616c57b36SKumar Gala if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) { 1077eecff81dSAnton Blanchard PPC_WARN_EMULATED(popcntb, regs); 1078c3412dcbSWill Schmidt return emulate_popcntb_inst(regs, instword); 1079c3412dcbSWill Schmidt } 1080c3412dcbSWill Schmidt 1081c1469f13SKumar Gala /* Emulate isel (Integer Select) instruction */ 108216c57b36SKumar Gala if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) { 1083eecff81dSAnton Blanchard PPC_WARN_EMULATED(isel, regs); 1084c1469f13SKumar Gala return emulate_isel(regs, instword); 1085c1469f13SKumar Gala } 1086c1469f13SKumar Gala 10879863c28aSJames Yang /* Emulate sync instruction variants */ 10889863c28aSJames Yang if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) { 10899863c28aSJames Yang PPC_WARN_EMULATED(sync, regs); 10909863c28aSJames Yang asm volatile("sync"); 10919863c28aSJames Yang return 0; 10929863c28aSJames Yang } 10939863c28aSJames Yang 1094efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64 1095efcac658SAlexey Kardashevskiy /* Emulate the mfspr rD, DSCR. */ 109673d2fb75SAnton Blanchard if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) == 109773d2fb75SAnton Blanchard PPC_INST_MFSPR_DSCR_USER) || 109873d2fb75SAnton Blanchard ((instword & PPC_INST_MFSPR_DSCR_MASK) == 109973d2fb75SAnton Blanchard PPC_INST_MFSPR_DSCR)) && 1100efcac658SAlexey Kardashevskiy cpu_has_feature(CPU_FTR_DSCR)) { 1101efcac658SAlexey Kardashevskiy PPC_WARN_EMULATED(mfdscr, regs); 1102efcac658SAlexey Kardashevskiy rd = (instword >> 21) & 0x1f; 1103efcac658SAlexey Kardashevskiy regs->gpr[rd] = mfspr(SPRN_DSCR); 1104efcac658SAlexey Kardashevskiy return 0; 1105efcac658SAlexey Kardashevskiy } 1106efcac658SAlexey Kardashevskiy /* Emulate the mtspr DSCR, rD. */ 110773d2fb75SAnton Blanchard if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) == 110873d2fb75SAnton Blanchard PPC_INST_MTSPR_DSCR_USER) || 110973d2fb75SAnton Blanchard ((instword & PPC_INST_MTSPR_DSCR_MASK) == 111073d2fb75SAnton Blanchard PPC_INST_MTSPR_DSCR)) && 1111efcac658SAlexey Kardashevskiy cpu_has_feature(CPU_FTR_DSCR)) { 1112efcac658SAlexey Kardashevskiy PPC_WARN_EMULATED(mtdscr, regs); 1113efcac658SAlexey Kardashevskiy rd = (instword >> 21) & 0x1f; 111400ca0de0SAnton Blanchard current->thread.dscr = regs->gpr[rd]; 1115efcac658SAlexey Kardashevskiy current->thread.dscr_inherit = 1; 111600ca0de0SAnton Blanchard mtspr(SPRN_DSCR, current->thread.dscr); 1117efcac658SAlexey Kardashevskiy return 0; 1118efcac658SAlexey Kardashevskiy } 1119efcac658SAlexey Kardashevskiy #endif 1120efcac658SAlexey Kardashevskiy 112114cf11afSPaul Mackerras return -EINVAL; 112214cf11afSPaul Mackerras } 112314cf11afSPaul Mackerras 112473c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr) 112514cf11afSPaul Mackerras { 112673c9ceabSJeremy Fitzhardinge return is_kernel_addr(addr); 112714cf11afSPaul Mackerras } 112814cf11afSPaul Mackerras 11293a3b5aa6SKevin Hao #ifdef CONFIG_MATH_EMULATION 11303a3b5aa6SKevin Hao static int emulate_math(struct pt_regs *regs) 11313a3b5aa6SKevin Hao { 11323a3b5aa6SKevin Hao int ret; 11333a3b5aa6SKevin Hao extern int do_mathemu(struct pt_regs *regs); 11343a3b5aa6SKevin Hao 11353a3b5aa6SKevin Hao ret = do_mathemu(regs); 11363a3b5aa6SKevin Hao if (ret >= 0) 11373a3b5aa6SKevin Hao PPC_WARN_EMULATED(math, regs); 11383a3b5aa6SKevin Hao 11393a3b5aa6SKevin Hao switch (ret) { 11403a3b5aa6SKevin Hao case 0: 11413a3b5aa6SKevin Hao emulate_single_step(regs); 11423a3b5aa6SKevin Hao return 0; 11433a3b5aa6SKevin Hao case 1: { 11443a3b5aa6SKevin Hao int code = 0; 1145de79f7b9SPaul Mackerras code = __parse_fpscr(current->thread.fp_state.fpscr); 11463a3b5aa6SKevin Hao _exception(SIGFPE, regs, code, regs->nip); 11473a3b5aa6SKevin Hao return 0; 11483a3b5aa6SKevin Hao } 11493a3b5aa6SKevin Hao case -EFAULT: 11503a3b5aa6SKevin Hao _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 11513a3b5aa6SKevin Hao return 0; 11523a3b5aa6SKevin Hao } 11533a3b5aa6SKevin Hao 11543a3b5aa6SKevin Hao return -1; 11553a3b5aa6SKevin Hao } 11563a3b5aa6SKevin Hao #else 11573a3b5aa6SKevin Hao static inline int emulate_math(struct pt_regs *regs) { return -1; } 11583a3b5aa6SKevin Hao #endif 11593a3b5aa6SKevin Hao 116003465f89SNicholas Piggin void program_check_exception(struct pt_regs *regs) 116114cf11afSPaul Mackerras { 1162ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 116314cf11afSPaul Mackerras unsigned int reason = get_reason(regs); 116414cf11afSPaul Mackerras 1165aa42c69cSKim Phillips /* We can now get here via a FP Unavailable exception if the core 116604903a30SKumar Gala * has no FPU, in that case the reason flags will be 0 */ 116714cf11afSPaul Mackerras 116814cf11afSPaul Mackerras if (reason & REASON_FP) { 116914cf11afSPaul Mackerras /* IEEE FP exception */ 1170dc1c1ca3SStephen Rothwell parse_fpe(regs); 1171ba12eedeSLi Zhong goto bail; 11728dad3f92SPaul Mackerras } 11738dad3f92SPaul Mackerras if (reason & REASON_TRAP) { 1174a4c3f909SBalbir Singh unsigned long bugaddr; 1175ba797b28SJason Wessel /* Debugger is first in line to stop recursive faults in 1176ba797b28SJason Wessel * rcu_lock, notify_die, or atomic_notifier_call_chain */ 1177ba797b28SJason Wessel if (debugger_bpt(regs)) 1178ba12eedeSLi Zhong goto bail; 1179ba797b28SJason Wessel 118014cf11afSPaul Mackerras /* trap exception */ 1181dc1c1ca3SStephen Rothwell if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP) 1182dc1c1ca3SStephen Rothwell == NOTIFY_STOP) 1183ba12eedeSLi Zhong goto bail; 118473c9ceabSJeremy Fitzhardinge 1185a4c3f909SBalbir Singh bugaddr = regs->nip; 1186a4c3f909SBalbir Singh /* 1187a4c3f909SBalbir Singh * Fixup bugaddr for BUG_ON() in real mode 1188a4c3f909SBalbir Singh */ 1189a4c3f909SBalbir Singh if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR)) 1190a4c3f909SBalbir Singh bugaddr += PAGE_OFFSET; 1191a4c3f909SBalbir Singh 119273c9ceabSJeremy Fitzhardinge if (!(regs->msr & MSR_PR) && /* not user-mode */ 1193a4c3f909SBalbir Singh report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) { 119414cf11afSPaul Mackerras regs->nip += 4; 1195ba12eedeSLi Zhong goto bail; 119614cf11afSPaul Mackerras } 11978dad3f92SPaul Mackerras _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); 1198ba12eedeSLi Zhong goto bail; 11998dad3f92SPaul Mackerras } 1200bc2a9408SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 1201bc2a9408SMichael Neuling if (reason & REASON_TM) { 1202bc2a9408SMichael Neuling /* This is a TM "Bad Thing Exception" program check. 1203bc2a9408SMichael Neuling * This occurs when: 1204bc2a9408SMichael Neuling * - An rfid/hrfid/mtmsrd attempts to cause an illegal 1205bc2a9408SMichael Neuling * transition in TM states. 1206bc2a9408SMichael Neuling * - A trechkpt is attempted when transactional. 1207bc2a9408SMichael Neuling * - A treclaim is attempted when non transactional. 1208bc2a9408SMichael Neuling * - A tend is illegally attempted. 1209bc2a9408SMichael Neuling * - writing a TM SPR when transactional. 1210bc2a9408SMichael Neuling */ 1211bc2a9408SMichael Neuling if (!user_mode(regs) && 1212bc2a9408SMichael Neuling report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) { 1213bc2a9408SMichael Neuling regs->nip += 4; 1214ba12eedeSLi Zhong goto bail; 1215bc2a9408SMichael Neuling } 1216bc2a9408SMichael Neuling /* If usermode caused this, it's done something illegal and 1217bc2a9408SMichael Neuling * gets a SIGILL slap on the wrist. We call it an illegal 1218bc2a9408SMichael Neuling * operand to distinguish from the instruction just being bad 1219bc2a9408SMichael Neuling * (e.g. executing a 'tend' on a CPU without TM!); it's an 1220bc2a9408SMichael Neuling * illegal /placement/ of a valid instruction. 1221bc2a9408SMichael Neuling */ 1222bc2a9408SMichael Neuling if (user_mode(regs)) { 1223bc2a9408SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPN, regs->nip); 1224ba12eedeSLi Zhong goto bail; 1225bc2a9408SMichael Neuling } else { 1226bc2a9408SMichael Neuling printk(KERN_EMERG "Unexpected TM Bad Thing exception " 1227bc2a9408SMichael Neuling "at %lx (msr 0x%x)\n", regs->nip, reason); 1228bc2a9408SMichael Neuling die("Unrecoverable exception", regs, SIGABRT); 1229bc2a9408SMichael Neuling } 1230bc2a9408SMichael Neuling } 1231bc2a9408SMichael Neuling #endif 12328dad3f92SPaul Mackerras 1233b3f6a459SMichael Ellerman /* 1234b3f6a459SMichael Ellerman * If we took the program check in the kernel skip down to sending a 1235b3f6a459SMichael Ellerman * SIGILL. The subsequent cases all relate to emulating instructions 1236b3f6a459SMichael Ellerman * which we should only do for userspace. We also do not want to enable 1237b3f6a459SMichael Ellerman * interrupts for kernel faults because that might lead to further 1238b3f6a459SMichael Ellerman * faults, and loose the context of the original exception. 1239b3f6a459SMichael Ellerman */ 1240b3f6a459SMichael Ellerman if (!user_mode(regs)) 1241b3f6a459SMichael Ellerman goto sigill; 1242b3f6a459SMichael Ellerman 1243a3512b2dSBenjamin Herrenschmidt /* We restore the interrupt state now */ 1244a3512b2dSBenjamin Herrenschmidt if (!arch_irq_disabled_regs(regs)) 1245cd8a5673SPaul Mackerras local_irq_enable(); 1246cd8a5673SPaul Mackerras 124704903a30SKumar Gala /* (reason & REASON_ILLEGAL) would be the obvious thing here, 124804903a30SKumar Gala * but there seems to be a hardware bug on the 405GP (RevD) 124904903a30SKumar Gala * that means ESR is sometimes set incorrectly - either to 125004903a30SKumar Gala * ESR_DST (!?) or 0. In the process of chasing this with the 125104903a30SKumar Gala * hardware people - not sure if it can happen on any illegal 125204903a30SKumar Gala * instruction or only on FP instructions, whether there is a 12534e63f8edSBenjamin Herrenschmidt * pattern to occurrences etc. -dgibson 31/Mar/2003 12544e63f8edSBenjamin Herrenschmidt */ 12553a3b5aa6SKevin Hao if (!emulate_math(regs)) 1256ba12eedeSLi Zhong goto bail; 125704903a30SKumar Gala 12588dad3f92SPaul Mackerras /* Try to emulate it if we should. */ 12598dad3f92SPaul Mackerras if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) { 126014cf11afSPaul Mackerras switch (emulate_instruction(regs)) { 126114cf11afSPaul Mackerras case 0: 126214cf11afSPaul Mackerras regs->nip += 4; 126314cf11afSPaul Mackerras emulate_single_step(regs); 1264ba12eedeSLi Zhong goto bail; 126514cf11afSPaul Mackerras case -EFAULT: 126614cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 1267ba12eedeSLi Zhong goto bail; 12688dad3f92SPaul Mackerras } 12698dad3f92SPaul Mackerras } 12708dad3f92SPaul Mackerras 1271b3f6a459SMichael Ellerman sigill: 127214cf11afSPaul Mackerras if (reason & REASON_PRIVILEGED) 127314cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 127414cf11afSPaul Mackerras else 127514cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1276ba12eedeSLi Zhong 1277ba12eedeSLi Zhong bail: 1278ba12eedeSLi Zhong exception_exit(prev_state); 127914cf11afSPaul Mackerras } 128003465f89SNicholas Piggin NOKPROBE_SYMBOL(program_check_exception); 128114cf11afSPaul Mackerras 1282bf593907SPaul Mackerras /* 1283bf593907SPaul Mackerras * This occurs when running in hypervisor mode on POWER6 or later 1284bf593907SPaul Mackerras * and an illegal instruction is encountered. 1285bf593907SPaul Mackerras */ 128603465f89SNicholas Piggin void emulation_assist_interrupt(struct pt_regs *regs) 1287bf593907SPaul Mackerras { 1288bf593907SPaul Mackerras regs->msr |= REASON_ILLEGAL; 1289bf593907SPaul Mackerras program_check_exception(regs); 1290bf593907SPaul Mackerras } 129103465f89SNicholas Piggin NOKPROBE_SYMBOL(emulation_assist_interrupt); 1292bf593907SPaul Mackerras 1293dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs) 129414cf11afSPaul Mackerras { 1295ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 12964393c4f6SBenjamin Herrenschmidt int sig, code, fixed = 0; 129714cf11afSPaul Mackerras 1298a3512b2dSBenjamin Herrenschmidt /* We restore the interrupt state now */ 1299a3512b2dSBenjamin Herrenschmidt if (!arch_irq_disabled_regs(regs)) 1300a3512b2dSBenjamin Herrenschmidt local_irq_enable(); 1301a3512b2dSBenjamin Herrenschmidt 13026ce6c629SMichael Neuling if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT)) 13036ce6c629SMichael Neuling goto bail; 13046ce6c629SMichael Neuling 1305e9370ae1SPaul Mackerras /* we don't implement logging of alignment exceptions */ 1306e9370ae1SPaul Mackerras if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS)) 130714cf11afSPaul Mackerras fixed = fix_alignment(regs); 130814cf11afSPaul Mackerras 130914cf11afSPaul Mackerras if (fixed == 1) { 131014cf11afSPaul Mackerras regs->nip += 4; /* skip over emulated instruction */ 131114cf11afSPaul Mackerras emulate_single_step(regs); 1312ba12eedeSLi Zhong goto bail; 131314cf11afSPaul Mackerras } 131414cf11afSPaul Mackerras 131514cf11afSPaul Mackerras /* Operand address was bad */ 131614cf11afSPaul Mackerras if (fixed == -EFAULT) { 13174393c4f6SBenjamin Herrenschmidt sig = SIGSEGV; 13184393c4f6SBenjamin Herrenschmidt code = SEGV_ACCERR; 13194393c4f6SBenjamin Herrenschmidt } else { 13204393c4f6SBenjamin Herrenschmidt sig = SIGBUS; 13214393c4f6SBenjamin Herrenschmidt code = BUS_ADRALN; 132214cf11afSPaul Mackerras } 13234393c4f6SBenjamin Herrenschmidt if (user_mode(regs)) 13244393c4f6SBenjamin Herrenschmidt _exception(sig, regs, code, regs->dar); 13254393c4f6SBenjamin Herrenschmidt else 13264393c4f6SBenjamin Herrenschmidt bad_page_fault(regs, regs->dar, sig); 1327ba12eedeSLi Zhong 1328ba12eedeSLi Zhong bail: 1329ba12eedeSLi Zhong exception_exit(prev_state); 133014cf11afSPaul Mackerras } 133114cf11afSPaul Mackerras 1332f0f558b1SPaul Mackerras void slb_miss_bad_addr(struct pt_regs *regs) 1333f0f558b1SPaul Mackerras { 1334f0f558b1SPaul Mackerras enum ctx_state prev_state = exception_enter(); 1335f0f558b1SPaul Mackerras 1336f0f558b1SPaul Mackerras if (user_mode(regs)) 1337f0f558b1SPaul Mackerras _exception(SIGSEGV, regs, SEGV_BNDERR, regs->dar); 1338f0f558b1SPaul Mackerras else 1339f0f558b1SPaul Mackerras bad_page_fault(regs, regs->dar, SIGSEGV); 1340f0f558b1SPaul Mackerras 1341f0f558b1SPaul Mackerras exception_exit(prev_state); 1342f0f558b1SPaul Mackerras } 1343f0f558b1SPaul Mackerras 134414cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs) 134514cf11afSPaul Mackerras { 134614cf11afSPaul Mackerras printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n", 134714cf11afSPaul Mackerras current, regs->gpr[1]); 134814cf11afSPaul Mackerras debugger(regs); 134914cf11afSPaul Mackerras show_regs(regs); 135014cf11afSPaul Mackerras panic("kernel stack overflow"); 135114cf11afSPaul Mackerras } 135214cf11afSPaul Mackerras 135314cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs) 135414cf11afSPaul Mackerras { 135514cf11afSPaul Mackerras printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n", 135614cf11afSPaul Mackerras regs->nip, regs->msr); 135714cf11afSPaul Mackerras debugger(regs); 135814cf11afSPaul Mackerras die("nonrecoverable exception", regs, SIGKILL); 135914cf11afSPaul Mackerras } 136014cf11afSPaul Mackerras 1361dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs) 1362dc1c1ca3SStephen Rothwell { 1363ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1364ba12eedeSLi Zhong 1365dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable FP Unavailable Exception " 1366dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 1367dc1c1ca3SStephen Rothwell die("Unrecoverable FP Unavailable Exception", regs, SIGABRT); 1368ba12eedeSLi Zhong 1369ba12eedeSLi Zhong exception_exit(prev_state); 1370dc1c1ca3SStephen Rothwell } 1371dc1c1ca3SStephen Rothwell 1372dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs) 1373dc1c1ca3SStephen Rothwell { 1374ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1375ba12eedeSLi Zhong 1376dc1c1ca3SStephen Rothwell if (user_mode(regs)) { 1377dc1c1ca3SStephen Rothwell /* A user program has executed an altivec instruction, 1378dc1c1ca3SStephen Rothwell but this kernel doesn't support altivec. */ 1379dc1c1ca3SStephen Rothwell _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1380ba12eedeSLi Zhong goto bail; 1381dc1c1ca3SStephen Rothwell } 13826c4841c2SAnton Blanchard 1383dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception " 1384dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 1385dc1c1ca3SStephen Rothwell die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT); 1386ba12eedeSLi Zhong 1387ba12eedeSLi Zhong bail: 1388ba12eedeSLi Zhong exception_exit(prev_state); 1389dc1c1ca3SStephen Rothwell } 1390dc1c1ca3SStephen Rothwell 1391ce48b210SMichael Neuling void vsx_unavailable_exception(struct pt_regs *regs) 1392ce48b210SMichael Neuling { 1393ce48b210SMichael Neuling if (user_mode(regs)) { 1394ce48b210SMichael Neuling /* A user program has executed an vsx instruction, 1395ce48b210SMichael Neuling but this kernel doesn't support vsx. */ 1396ce48b210SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1397ce48b210SMichael Neuling return; 1398ce48b210SMichael Neuling } 1399ce48b210SMichael Neuling 1400ce48b210SMichael Neuling printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception " 1401ce48b210SMichael Neuling "%lx at %lx\n", regs->trap, regs->nip); 1402ce48b210SMichael Neuling die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT); 1403ce48b210SMichael Neuling } 1404ce48b210SMichael Neuling 14052517617eSMichael Neuling #ifdef CONFIG_PPC64 1406021424a1SMichael Ellerman void facility_unavailable_exception(struct pt_regs *regs) 1407d0c0c9a1SMichael Neuling { 1408021424a1SMichael Ellerman static char *facility_strings[] = { 14092517617eSMichael Neuling [FSCR_FP_LG] = "FPU", 14102517617eSMichael Neuling [FSCR_VECVSX_LG] = "VMX/VSX", 14112517617eSMichael Neuling [FSCR_DSCR_LG] = "DSCR", 14122517617eSMichael Neuling [FSCR_PM_LG] = "PMU SPRs", 14132517617eSMichael Neuling [FSCR_BHRB_LG] = "BHRB", 14142517617eSMichael Neuling [FSCR_TM_LG] = "TM", 14152517617eSMichael Neuling [FSCR_EBB_LG] = "EBB", 14162517617eSMichael Neuling [FSCR_TAR_LG] = "TAR", 1417bd3ea317SJack Miller [FSCR_LM_LG] = "LM", 1418021424a1SMichael Ellerman }; 14192517617eSMichael Neuling char *facility = "unknown"; 1420021424a1SMichael Ellerman u64 value; 1421c952c1c4SAnshuman Khandual u32 instword, rd; 14222517617eSMichael Neuling u8 status; 14232517617eSMichael Neuling bool hv; 1424021424a1SMichael Ellerman 14252517617eSMichael Neuling hv = (regs->trap == 0xf80); 14262517617eSMichael Neuling if (hv) 1427b14b6260SMichael Ellerman value = mfspr(SPRN_HFSCR); 14282517617eSMichael Neuling else 14292517617eSMichael Neuling value = mfspr(SPRN_FSCR); 14302517617eSMichael Neuling 14312517617eSMichael Neuling status = value >> 56; 14322517617eSMichael Neuling if (status == FSCR_DSCR_LG) { 1433c952c1c4SAnshuman Khandual /* 1434c952c1c4SAnshuman Khandual * User is accessing the DSCR register using the problem 1435c952c1c4SAnshuman Khandual * state only SPR number (0x03) either through a mfspr or 1436c952c1c4SAnshuman Khandual * a mtspr instruction. If it is a write attempt through 1437c952c1c4SAnshuman Khandual * a mtspr, then we set the inherit bit. This also allows 1438c952c1c4SAnshuman Khandual * the user to write or read the register directly in the 1439c952c1c4SAnshuman Khandual * future by setting via the FSCR DSCR bit. But in case it 1440c952c1c4SAnshuman Khandual * is a read DSCR attempt through a mfspr instruction, we 1441c952c1c4SAnshuman Khandual * just emulate the instruction instead. This code path will 1442c952c1c4SAnshuman Khandual * always emulate all the mfspr instructions till the user 1443c952c1c4SAnshuman Khandual * has attempted at least one mtspr instruction. This way it 1444c952c1c4SAnshuman Khandual * preserves the same behaviour when the user is accessing 1445c952c1c4SAnshuman Khandual * the DSCR through privilege level only SPR number (0x11) 1446c952c1c4SAnshuman Khandual * which is emulated through illegal instruction exception. 1447c952c1c4SAnshuman Khandual * We always leave HFSCR DSCR set. 14482517617eSMichael Neuling */ 1449c952c1c4SAnshuman Khandual if (get_user(instword, (u32 __user *)(regs->nip))) { 1450c952c1c4SAnshuman Khandual pr_err("Failed to fetch the user instruction\n"); 1451c952c1c4SAnshuman Khandual return; 1452c952c1c4SAnshuman Khandual } 1453c952c1c4SAnshuman Khandual 1454c952c1c4SAnshuman Khandual /* Write into DSCR (mtspr 0x03, RS) */ 1455c952c1c4SAnshuman Khandual if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK) 1456c952c1c4SAnshuman Khandual == PPC_INST_MTSPR_DSCR_USER) { 1457c952c1c4SAnshuman Khandual rd = (instword >> 21) & 0x1f; 1458c952c1c4SAnshuman Khandual current->thread.dscr = regs->gpr[rd]; 14592517617eSMichael Neuling current->thread.dscr_inherit = 1; 1460b57bd2deSMichael Neuling current->thread.fscr |= FSCR_DSCR; 1461b57bd2deSMichael Neuling mtspr(SPRN_FSCR, current->thread.fscr); 1462c952c1c4SAnshuman Khandual } 1463c952c1c4SAnshuman Khandual 1464c952c1c4SAnshuman Khandual /* Read from DSCR (mfspr RT, 0x03) */ 1465c952c1c4SAnshuman Khandual if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK) 1466c952c1c4SAnshuman Khandual == PPC_INST_MFSPR_DSCR_USER) { 1467c952c1c4SAnshuman Khandual if (emulate_instruction(regs)) { 1468c952c1c4SAnshuman Khandual pr_err("DSCR based mfspr emulation failed\n"); 1469c952c1c4SAnshuman Khandual return; 1470c952c1c4SAnshuman Khandual } 1471c952c1c4SAnshuman Khandual regs->nip += 4; 1472c952c1c4SAnshuman Khandual emulate_single_step(regs); 1473c952c1c4SAnshuman Khandual } 14742517617eSMichael Neuling return; 1475bd3ea317SJack Miller } else if ((status == FSCR_LM_LG) && cpu_has_feature(CPU_FTR_ARCH_300)) { 1476bd3ea317SJack Miller /* 1477bd3ea317SJack Miller * This process has touched LM, so turn it on forever 1478bd3ea317SJack Miller * for this process 1479bd3ea317SJack Miller */ 1480bd3ea317SJack Miller current->thread.fscr |= FSCR_LM; 1481bd3ea317SJack Miller mtspr(SPRN_FSCR, current->thread.fscr); 1482bd3ea317SJack Miller return; 1483b14b6260SMichael Ellerman } 1484b14b6260SMichael Ellerman 14852517617eSMichael Neuling if ((status < ARRAY_SIZE(facility_strings)) && 14862517617eSMichael Neuling facility_strings[status]) 14872517617eSMichael Neuling facility = facility_strings[status]; 1488021424a1SMichael Ellerman 1489d0c0c9a1SMichael Neuling /* We restore the interrupt state now */ 1490d0c0c9a1SMichael Neuling if (!arch_irq_disabled_regs(regs)) 1491d0c0c9a1SMichael Neuling local_irq_enable(); 1492d0c0c9a1SMichael Neuling 1493ee4ed6faSMichael Neuling pr_err_ratelimited( 1494ee4ed6faSMichael Neuling "%sFacility '%s' unavailable, exception at 0x%lx, MSR=%lx\n", 14952517617eSMichael Neuling hv ? "Hypervisor " : "", facility, regs->nip, regs->msr); 1496d0c0c9a1SMichael Neuling 1497d0c0c9a1SMichael Neuling if (user_mode(regs)) { 1498d0c0c9a1SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1499d0c0c9a1SMichael Neuling return; 1500d0c0c9a1SMichael Neuling } 1501d0c0c9a1SMichael Neuling 1502021424a1SMichael Ellerman die("Unexpected facility unavailable exception", regs, SIGABRT); 1503d0c0c9a1SMichael Neuling } 15042517617eSMichael Neuling #endif 1505d0c0c9a1SMichael Neuling 1506f54db641SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 1507f54db641SMichael Neuling 1508f54db641SMichael Neuling void fp_unavailable_tm(struct pt_regs *regs) 1509f54db641SMichael Neuling { 1510f54db641SMichael Neuling /* Note: This does not handle any kind of FP laziness. */ 1511f54db641SMichael Neuling 1512f54db641SMichael Neuling TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n", 1513f54db641SMichael Neuling regs->nip, regs->msr); 1514f54db641SMichael Neuling 1515f54db641SMichael Neuling /* We can only have got here if the task started using FP after 1516f54db641SMichael Neuling * beginning the transaction. So, the transactional regs are just a 1517f54db641SMichael Neuling * copy of the checkpointed ones. But, we still need to recheckpoint 1518f54db641SMichael Neuling * as we're enabling FP for the process; it will return, abort the 1519f54db641SMichael Neuling * transaction, and probably retry but now with FP enabled. So the 1520f54db641SMichael Neuling * checkpointed FP registers need to be loaded. 1521f54db641SMichael Neuling */ 1522d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 1523f54db641SMichael Neuling /* Reclaim didn't save out any FPRs to transact_fprs. */ 1524f54db641SMichael Neuling 1525f54db641SMichael Neuling /* Enable FP for the task: */ 1526f54db641SMichael Neuling regs->msr |= (MSR_FP | current->thread.fpexc_mode); 1527f54db641SMichael Neuling 1528f54db641SMichael Neuling /* This loads and recheckpoints the FP registers from 1529f54db641SMichael Neuling * thread.fpr[]. They will remain in registers after the 1530f54db641SMichael Neuling * checkpoint so we don't need to reload them after. 15313ac8ff1cSPaul Mackerras * If VMX is in use, the VRs now hold checkpointed values, 15323ac8ff1cSPaul Mackerras * so we don't want to load the VRs from the thread_struct. 1533f54db641SMichael Neuling */ 15343ac8ff1cSPaul Mackerras tm_recheckpoint(¤t->thread, MSR_FP); 15353ac8ff1cSPaul Mackerras 15363ac8ff1cSPaul Mackerras /* If VMX is in use, get the transactional values back */ 15373ac8ff1cSPaul Mackerras if (regs->msr & MSR_VEC) { 15383ac8ff1cSPaul Mackerras do_load_up_transact_altivec(¤t->thread); 15393ac8ff1cSPaul Mackerras /* At this point all the VSX state is loaded, so enable it */ 15403ac8ff1cSPaul Mackerras regs->msr |= MSR_VSX; 15413ac8ff1cSPaul Mackerras } 1542f54db641SMichael Neuling } 1543f54db641SMichael Neuling 1544f54db641SMichael Neuling void altivec_unavailable_tm(struct pt_regs *regs) 1545f54db641SMichael Neuling { 1546f54db641SMichael Neuling /* See the comments in fp_unavailable_tm(). This function operates 1547f54db641SMichael Neuling * the same way. 1548f54db641SMichael Neuling */ 1549f54db641SMichael Neuling 1550f54db641SMichael Neuling TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx," 1551f54db641SMichael Neuling "MSR=%lx\n", 1552f54db641SMichael Neuling regs->nip, regs->msr); 1553d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 1554f54db641SMichael Neuling regs->msr |= MSR_VEC; 15553ac8ff1cSPaul Mackerras tm_recheckpoint(¤t->thread, MSR_VEC); 1556f54db641SMichael Neuling current->thread.used_vr = 1; 1557f54db641SMichael Neuling 15583ac8ff1cSPaul Mackerras if (regs->msr & MSR_FP) { 15593ac8ff1cSPaul Mackerras do_load_up_transact_fpu(¤t->thread); 15603ac8ff1cSPaul Mackerras regs->msr |= MSR_VSX; 15613ac8ff1cSPaul Mackerras } 15623ac8ff1cSPaul Mackerras } 15633ac8ff1cSPaul Mackerras 1564f54db641SMichael Neuling void vsx_unavailable_tm(struct pt_regs *regs) 1565f54db641SMichael Neuling { 15663ac8ff1cSPaul Mackerras unsigned long orig_msr = regs->msr; 15673ac8ff1cSPaul Mackerras 1568f54db641SMichael Neuling /* See the comments in fp_unavailable_tm(). This works similarly, 1569f54db641SMichael Neuling * though we're loading both FP and VEC registers in here. 1570f54db641SMichael Neuling * 1571f54db641SMichael Neuling * If FP isn't in use, load FP regs. If VEC isn't in use, load VEC 1572f54db641SMichael Neuling * regs. Either way, set MSR_VSX. 1573f54db641SMichael Neuling */ 1574f54db641SMichael Neuling 1575f54db641SMichael Neuling TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx," 1576f54db641SMichael Neuling "MSR=%lx\n", 1577f54db641SMichael Neuling regs->nip, regs->msr); 1578f54db641SMichael Neuling 15793ac8ff1cSPaul Mackerras current->thread.used_vsr = 1; 15803ac8ff1cSPaul Mackerras 15813ac8ff1cSPaul Mackerras /* If FP and VMX are already loaded, we have all the state we need */ 15823ac8ff1cSPaul Mackerras if ((orig_msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC)) { 15833ac8ff1cSPaul Mackerras regs->msr |= MSR_VSX; 15843ac8ff1cSPaul Mackerras return; 15853ac8ff1cSPaul Mackerras } 15863ac8ff1cSPaul Mackerras 1587f54db641SMichael Neuling /* This reclaims FP and/or VR regs if they're already enabled */ 1588d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 1589f54db641SMichael Neuling 1590f54db641SMichael Neuling regs->msr |= MSR_VEC | MSR_FP | current->thread.fpexc_mode | 1591f54db641SMichael Neuling MSR_VSX; 15923ac8ff1cSPaul Mackerras 15933ac8ff1cSPaul Mackerras /* This loads & recheckpoints FP and VRs; but we have 15943ac8ff1cSPaul Mackerras * to be sure not to overwrite previously-valid state. 15953ac8ff1cSPaul Mackerras */ 15963ac8ff1cSPaul Mackerras tm_recheckpoint(¤t->thread, regs->msr & ~orig_msr); 15973ac8ff1cSPaul Mackerras 15983ac8ff1cSPaul Mackerras if (orig_msr & MSR_FP) 15993ac8ff1cSPaul Mackerras do_load_up_transact_fpu(¤t->thread); 16003ac8ff1cSPaul Mackerras if (orig_msr & MSR_VEC) 16013ac8ff1cSPaul Mackerras do_load_up_transact_altivec(¤t->thread); 1602f54db641SMichael Neuling } 1603f54db641SMichael Neuling #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */ 1604f54db641SMichael Neuling 1605dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs) 1606dc1c1ca3SStephen Rothwell { 160769111bacSChristoph Lameter __this_cpu_inc(irq_stat.pmu_irqs); 160889713ed1SAnton Blanchard 1609dc1c1ca3SStephen Rothwell perf_irq(regs); 1610dc1c1ca3SStephen Rothwell } 1611dc1c1ca3SStephen Rothwell 16128dad3f92SPaul Mackerras #ifdef CONFIG_8xx 161314cf11afSPaul Mackerras void SoftwareEmulation(struct pt_regs *regs) 161414cf11afSPaul Mackerras { 161514cf11afSPaul Mackerras CHECK_FULL_REGS(regs); 161614cf11afSPaul Mackerras 161714cf11afSPaul Mackerras if (!user_mode(regs)) { 161814cf11afSPaul Mackerras debugger(regs); 16191eb2819dSLEROY Christophe die("Kernel Mode Unimplemented Instruction or SW FPU Emulation", 16201eb2819dSLEROY Christophe regs, SIGFPE); 162114cf11afSPaul Mackerras } 162214cf11afSPaul Mackerras 16233a3b5aa6SKevin Hao if (!emulate_math(regs)) 16243a3b5aa6SKevin Hao return; 16255fad293bSKumar Gala 16265fad293bSKumar Gala _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 162714cf11afSPaul Mackerras } 16288dad3f92SPaul Mackerras #endif /* CONFIG_8xx */ 162914cf11afSPaul Mackerras 1630172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS 16313bffb652SDave Kleikamp static void handle_debug(struct pt_regs *regs, unsigned long debug_status) 16323bffb652SDave Kleikamp { 16333bffb652SDave Kleikamp int changed = 0; 16343bffb652SDave Kleikamp /* 16353bffb652SDave Kleikamp * Determine the cause of the debug event, clear the 16363bffb652SDave Kleikamp * event flags and send a trap to the handler. Torez 16373bffb652SDave Kleikamp */ 16383bffb652SDave Kleikamp if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) { 16393bffb652SDave Kleikamp dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W); 16403bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE 164151ae8d4aSBharat Bhushan current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE; 16423bffb652SDave Kleikamp #endif 16433bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, TRAP_HWBKPT, 16443bffb652SDave Kleikamp 5); 16453bffb652SDave Kleikamp changed |= 0x01; 16463bffb652SDave Kleikamp } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) { 16473bffb652SDave Kleikamp dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W); 16483bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, TRAP_HWBKPT, 16493bffb652SDave Kleikamp 6); 16503bffb652SDave Kleikamp changed |= 0x01; 16513bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC1) { 165251ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC1; 16533bffb652SDave Kleikamp dbcr_iac_range(current) &= ~DBCR_IAC12MODE; 16543bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, TRAP_HWBKPT, 16553bffb652SDave Kleikamp 1); 16563bffb652SDave Kleikamp changed |= 0x01; 16573bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC2) { 165851ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC2; 16593bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, TRAP_HWBKPT, 16603bffb652SDave Kleikamp 2); 16613bffb652SDave Kleikamp changed |= 0x01; 16623bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC3) { 166351ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC3; 16643bffb652SDave Kleikamp dbcr_iac_range(current) &= ~DBCR_IAC34MODE; 16653bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, TRAP_HWBKPT, 16663bffb652SDave Kleikamp 3); 16673bffb652SDave Kleikamp changed |= 0x01; 16683bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC4) { 166951ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC4; 16703bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, TRAP_HWBKPT, 16713bffb652SDave Kleikamp 4); 16723bffb652SDave Kleikamp changed |= 0x01; 16733bffb652SDave Kleikamp } 16743bffb652SDave Kleikamp /* 16753bffb652SDave Kleikamp * At the point this routine was called, the MSR(DE) was turned off. 16763bffb652SDave Kleikamp * Check all other debug flags and see if that bit needs to be turned 16773bffb652SDave Kleikamp * back on or not. 16783bffb652SDave Kleikamp */ 167951ae8d4aSBharat Bhushan if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0, 168051ae8d4aSBharat Bhushan current->thread.debug.dbcr1)) 16813bffb652SDave Kleikamp regs->msr |= MSR_DE; 16823bffb652SDave Kleikamp else 16833bffb652SDave Kleikamp /* Make sure the IDM flag is off */ 168451ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IDM; 16853bffb652SDave Kleikamp 16863bffb652SDave Kleikamp if (changed & 0x01) 168751ae8d4aSBharat Bhushan mtspr(SPRN_DBCR0, current->thread.debug.dbcr0); 16883bffb652SDave Kleikamp } 168914cf11afSPaul Mackerras 169003465f89SNicholas Piggin void DebugException(struct pt_regs *regs, unsigned long debug_status) 169114cf11afSPaul Mackerras { 169251ae8d4aSBharat Bhushan current->thread.debug.dbsr = debug_status; 16933bffb652SDave Kleikamp 1694ec097c84SRoland McGrath /* Hack alert: On BookE, Branch Taken stops on the branch itself, while 1695ec097c84SRoland McGrath * on server, it stops on the target of the branch. In order to simulate 1696ec097c84SRoland McGrath * the server behaviour, we thus restart right away with a single step 1697ec097c84SRoland McGrath * instead of stopping here when hitting a BT 1698ec097c84SRoland McGrath */ 1699ec097c84SRoland McGrath if (debug_status & DBSR_BT) { 1700ec097c84SRoland McGrath regs->msr &= ~MSR_DE; 1701ec097c84SRoland McGrath 1702ec097c84SRoland McGrath /* Disable BT */ 1703ec097c84SRoland McGrath mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT); 1704ec097c84SRoland McGrath /* Clear the BT event */ 1705ec097c84SRoland McGrath mtspr(SPRN_DBSR, DBSR_BT); 1706ec097c84SRoland McGrath 1707ec097c84SRoland McGrath /* Do the single step trick only when coming from userspace */ 1708ec097c84SRoland McGrath if (user_mode(regs)) { 170951ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_BT; 171051ae8d4aSBharat Bhushan current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC; 1711ec097c84SRoland McGrath regs->msr |= MSR_DE; 1712ec097c84SRoland McGrath return; 1713ec097c84SRoland McGrath } 1714ec097c84SRoland McGrath 1715ec097c84SRoland McGrath if (notify_die(DIE_SSTEP, "block_step", regs, 5, 1716ec097c84SRoland McGrath 5, SIGTRAP) == NOTIFY_STOP) { 1717ec097c84SRoland McGrath return; 1718ec097c84SRoland McGrath } 1719ec097c84SRoland McGrath if (debugger_sstep(regs)) 1720ec097c84SRoland McGrath return; 1721ec097c84SRoland McGrath } else if (debug_status & DBSR_IC) { /* Instruction complete */ 172214cf11afSPaul Mackerras regs->msr &= ~MSR_DE; 1723f8279621SKumar Gala 172414cf11afSPaul Mackerras /* Disable instruction completion */ 172514cf11afSPaul Mackerras mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC); 172614cf11afSPaul Mackerras /* Clear the instruction completion event */ 172714cf11afSPaul Mackerras mtspr(SPRN_DBSR, DBSR_IC); 1728f8279621SKumar Gala 1729f8279621SKumar Gala if (notify_die(DIE_SSTEP, "single_step", regs, 5, 1730f8279621SKumar Gala 5, SIGTRAP) == NOTIFY_STOP) { 173114cf11afSPaul Mackerras return; 173214cf11afSPaul Mackerras } 1733f8279621SKumar Gala 1734f8279621SKumar Gala if (debugger_sstep(regs)) 1735f8279621SKumar Gala return; 1736f8279621SKumar Gala 17373bffb652SDave Kleikamp if (user_mode(regs)) { 173851ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IC; 173951ae8d4aSBharat Bhushan if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0, 174051ae8d4aSBharat Bhushan current->thread.debug.dbcr1)) 17413bffb652SDave Kleikamp regs->msr |= MSR_DE; 17423bffb652SDave Kleikamp else 17433bffb652SDave Kleikamp /* Make sure the IDM bit is off */ 174451ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IDM; 17453bffb652SDave Kleikamp } 1746f8279621SKumar Gala 1747f8279621SKumar Gala _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); 17483bffb652SDave Kleikamp } else 17493bffb652SDave Kleikamp handle_debug(regs, debug_status); 175014cf11afSPaul Mackerras } 175103465f89SNicholas Piggin NOKPROBE_SYMBOL(DebugException); 1752172ae2e7SDave Kleikamp #endif /* CONFIG_PPC_ADV_DEBUG_REGS */ 175314cf11afSPaul Mackerras 175414cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT) 175514cf11afSPaul Mackerras void TAUException(struct pt_regs *regs) 175614cf11afSPaul Mackerras { 175714cf11afSPaul Mackerras printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n", 175814cf11afSPaul Mackerras regs->nip, regs->msr, regs->trap, print_tainted()); 175914cf11afSPaul Mackerras } 176014cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */ 176114cf11afSPaul Mackerras 176214cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC 1763dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs) 176414cf11afSPaul Mackerras { 176514cf11afSPaul Mackerras int err; 176614cf11afSPaul Mackerras 176714cf11afSPaul Mackerras if (!user_mode(regs)) { 176814cf11afSPaul Mackerras printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode" 176914cf11afSPaul Mackerras " at %lx\n", regs->nip); 17708dad3f92SPaul Mackerras die("Kernel VMX/Altivec assist exception", regs, SIGILL); 177114cf11afSPaul Mackerras } 177214cf11afSPaul Mackerras 1773dc1c1ca3SStephen Rothwell flush_altivec_to_thread(current); 1774dc1c1ca3SStephen Rothwell 1775eecff81dSAnton Blanchard PPC_WARN_EMULATED(altivec, regs); 177614cf11afSPaul Mackerras err = emulate_altivec(regs); 177714cf11afSPaul Mackerras if (err == 0) { 177814cf11afSPaul Mackerras regs->nip += 4; /* skip emulated instruction */ 177914cf11afSPaul Mackerras emulate_single_step(regs); 178014cf11afSPaul Mackerras return; 178114cf11afSPaul Mackerras } 178214cf11afSPaul Mackerras 178314cf11afSPaul Mackerras if (err == -EFAULT) { 178414cf11afSPaul Mackerras /* got an error reading the instruction */ 178514cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 178614cf11afSPaul Mackerras } else { 178714cf11afSPaul Mackerras /* didn't recognize the instruction */ 178814cf11afSPaul Mackerras /* XXX quick hack for now: set the non-Java bit in the VSCR */ 178976462232SChristian Dietrich printk_ratelimited(KERN_ERR "Unrecognized altivec instruction " 179014cf11afSPaul Mackerras "in %s at %lx\n", current->comm, regs->nip); 1791de79f7b9SPaul Mackerras current->thread.vr_state.vscr.u[3] |= 0x10000; 179214cf11afSPaul Mackerras } 179314cf11afSPaul Mackerras } 179414cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */ 179514cf11afSPaul Mackerras 179614cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE 179714cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address, 179814cf11afSPaul Mackerras unsigned long error_code) 179914cf11afSPaul Mackerras { 180014cf11afSPaul Mackerras /* We treat cache locking instructions from the user 180114cf11afSPaul Mackerras * as priv ops, in the future we could try to do 180214cf11afSPaul Mackerras * something smarter 180314cf11afSPaul Mackerras */ 180414cf11afSPaul Mackerras if (error_code & (ESR_DLK|ESR_ILK)) 180514cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 180614cf11afSPaul Mackerras return; 180714cf11afSPaul Mackerras } 180814cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */ 180914cf11afSPaul Mackerras 181014cf11afSPaul Mackerras #ifdef CONFIG_SPE 181114cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs) 181214cf11afSPaul Mackerras { 18136a800f36SLiu Yu extern int do_spe_mathemu(struct pt_regs *regs); 181414cf11afSPaul Mackerras unsigned long spefscr; 181514cf11afSPaul Mackerras int fpexc_mode; 181614cf11afSPaul Mackerras int code = 0; 18176a800f36SLiu Yu int err; 18186a800f36SLiu Yu 1819685659eeSyu liu flush_spe_to_thread(current); 182014cf11afSPaul Mackerras 182114cf11afSPaul Mackerras spefscr = current->thread.spefscr; 182214cf11afSPaul Mackerras fpexc_mode = current->thread.fpexc_mode; 182314cf11afSPaul Mackerras 182414cf11afSPaul Mackerras if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) { 182514cf11afSPaul Mackerras code = FPE_FLTOVF; 182614cf11afSPaul Mackerras } 182714cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) { 182814cf11afSPaul Mackerras code = FPE_FLTUND; 182914cf11afSPaul Mackerras } 183014cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV)) 183114cf11afSPaul Mackerras code = FPE_FLTDIV; 183214cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) { 183314cf11afSPaul Mackerras code = FPE_FLTINV; 183414cf11afSPaul Mackerras } 183514cf11afSPaul Mackerras else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES)) 183614cf11afSPaul Mackerras code = FPE_FLTRES; 183714cf11afSPaul Mackerras 18386a800f36SLiu Yu err = do_spe_mathemu(regs); 18396a800f36SLiu Yu if (err == 0) { 18406a800f36SLiu Yu regs->nip += 4; /* skip emulated instruction */ 18416a800f36SLiu Yu emulate_single_step(regs); 184214cf11afSPaul Mackerras return; 184314cf11afSPaul Mackerras } 18446a800f36SLiu Yu 18456a800f36SLiu Yu if (err == -EFAULT) { 18466a800f36SLiu Yu /* got an error reading the instruction */ 18476a800f36SLiu Yu _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 18486a800f36SLiu Yu } else if (err == -EINVAL) { 18496a800f36SLiu Yu /* didn't recognize the instruction */ 18506a800f36SLiu Yu printk(KERN_ERR "unrecognized spe instruction " 18516a800f36SLiu Yu "in %s at %lx\n", current->comm, regs->nip); 18526a800f36SLiu Yu } else { 18536a800f36SLiu Yu _exception(SIGFPE, regs, code, regs->nip); 18546a800f36SLiu Yu } 18556a800f36SLiu Yu 18566a800f36SLiu Yu return; 18576a800f36SLiu Yu } 18586a800f36SLiu Yu 18596a800f36SLiu Yu void SPEFloatingPointRoundException(struct pt_regs *regs) 18606a800f36SLiu Yu { 18616a800f36SLiu Yu extern int speround_handler(struct pt_regs *regs); 18626a800f36SLiu Yu int err; 18636a800f36SLiu Yu 18646a800f36SLiu Yu preempt_disable(); 18656a800f36SLiu Yu if (regs->msr & MSR_SPE) 18666a800f36SLiu Yu giveup_spe(current); 18676a800f36SLiu Yu preempt_enable(); 18686a800f36SLiu Yu 18696a800f36SLiu Yu regs->nip -= 4; 18706a800f36SLiu Yu err = speround_handler(regs); 18716a800f36SLiu Yu if (err == 0) { 18726a800f36SLiu Yu regs->nip += 4; /* skip emulated instruction */ 18736a800f36SLiu Yu emulate_single_step(regs); 18746a800f36SLiu Yu return; 18756a800f36SLiu Yu } 18766a800f36SLiu Yu 18776a800f36SLiu Yu if (err == -EFAULT) { 18786a800f36SLiu Yu /* got an error reading the instruction */ 18796a800f36SLiu Yu _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 18806a800f36SLiu Yu } else if (err == -EINVAL) { 18816a800f36SLiu Yu /* didn't recognize the instruction */ 18826a800f36SLiu Yu printk(KERN_ERR "unrecognized spe instruction " 18836a800f36SLiu Yu "in %s at %lx\n", current->comm, regs->nip); 18846a800f36SLiu Yu } else { 18856a800f36SLiu Yu _exception(SIGFPE, regs, 0, regs->nip); 18866a800f36SLiu Yu return; 18876a800f36SLiu Yu } 18886a800f36SLiu Yu } 188914cf11afSPaul Mackerras #endif 189014cf11afSPaul Mackerras 1891dc1c1ca3SStephen Rothwell /* 1892dc1c1ca3SStephen Rothwell * We enter here if we get an unrecoverable exception, that is, one 1893dc1c1ca3SStephen Rothwell * that happened at a point where the RI (recoverable interrupt) bit 1894dc1c1ca3SStephen Rothwell * in the MSR is 0. This indicates that SRR0/1 are live, and that 1895dc1c1ca3SStephen Rothwell * we therefore lost state by taking this exception. 1896dc1c1ca3SStephen Rothwell */ 1897dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs) 1898dc1c1ca3SStephen Rothwell { 1899dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n", 1900dc1c1ca3SStephen Rothwell regs->trap, regs->nip); 1901dc1c1ca3SStephen Rothwell die("Unrecoverable exception", regs, SIGABRT); 1902dc1c1ca3SStephen Rothwell } 1903dc1c1ca3SStephen Rothwell 19041e18c17aSJason Gunthorpe #if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x) 190514cf11afSPaul Mackerras /* 190614cf11afSPaul Mackerras * Default handler for a Watchdog exception, 190714cf11afSPaul Mackerras * spins until a reboot occurs 190814cf11afSPaul Mackerras */ 190914cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs) 191014cf11afSPaul Mackerras { 191114cf11afSPaul Mackerras /* Generic WatchdogHandler, implement your own */ 191214cf11afSPaul Mackerras mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE)); 191314cf11afSPaul Mackerras return; 191414cf11afSPaul Mackerras } 191514cf11afSPaul Mackerras 191614cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs) 191714cf11afSPaul Mackerras { 191814cf11afSPaul Mackerras printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n"); 191914cf11afSPaul Mackerras WatchdogHandler(regs); 192014cf11afSPaul Mackerras } 192114cf11afSPaul Mackerras #endif 1922dc1c1ca3SStephen Rothwell 1923dc1c1ca3SStephen Rothwell /* 1924dc1c1ca3SStephen Rothwell * We enter here if we discover during exception entry that we are 1925dc1c1ca3SStephen Rothwell * running in supervisor mode with a userspace value in the stack pointer. 1926dc1c1ca3SStephen Rothwell */ 1927dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs) 1928dc1c1ca3SStephen Rothwell { 1929dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n", 1930dc1c1ca3SStephen Rothwell regs->gpr[1], regs->nip); 1931dc1c1ca3SStephen Rothwell die("Bad kernel stack pointer", regs, SIGABRT); 1932dc1c1ca3SStephen Rothwell } 193314cf11afSPaul Mackerras 193414cf11afSPaul Mackerras void __init trap_init(void) 193514cf11afSPaul Mackerras { 193614cf11afSPaul Mackerras } 193780947e7cSGeert Uytterhoeven 193880947e7cSGeert Uytterhoeven 193980947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS 194080947e7cSGeert Uytterhoeven 194180947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type) .type = { .name = #type } 194280947e7cSGeert Uytterhoeven 194380947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = { 194480947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC 194580947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(altivec), 194680947e7cSGeert Uytterhoeven #endif 194780947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(dcba), 194880947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(dcbz), 194980947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(fp_pair), 195080947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(isel), 195180947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(mcrxr), 195280947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(mfpvr), 195380947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(multiple), 195480947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(popcntb), 195580947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(spe), 195680947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(string), 1957a3821b2aSScott Wood WARN_EMULATED_SETUP(sync), 195880947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(unaligned), 195980947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION 196080947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(math), 196180947e7cSGeert Uytterhoeven #endif 196280947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX 196380947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(vsx), 196480947e7cSGeert Uytterhoeven #endif 1965efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64 1966efcac658SAlexey Kardashevskiy WARN_EMULATED_SETUP(mfdscr), 1967efcac658SAlexey Kardashevskiy WARN_EMULATED_SETUP(mtdscr), 1968f83319d7SAnton Blanchard WARN_EMULATED_SETUP(lq_stq), 1969efcac658SAlexey Kardashevskiy #endif 197080947e7cSGeert Uytterhoeven }; 197180947e7cSGeert Uytterhoeven 197280947e7cSGeert Uytterhoeven u32 ppc_warn_emulated; 197380947e7cSGeert Uytterhoeven 197480947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type) 197580947e7cSGeert Uytterhoeven { 197676462232SChristian Dietrich pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm, 197780947e7cSGeert Uytterhoeven type); 197880947e7cSGeert Uytterhoeven } 197980947e7cSGeert Uytterhoeven 198080947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void) 198180947e7cSGeert Uytterhoeven { 198280947e7cSGeert Uytterhoeven struct dentry *dir, *d; 198380947e7cSGeert Uytterhoeven unsigned int i; 198480947e7cSGeert Uytterhoeven struct ppc_emulated_entry *entries = (void *)&ppc_emulated; 198580947e7cSGeert Uytterhoeven 198680947e7cSGeert Uytterhoeven if (!powerpc_debugfs_root) 198780947e7cSGeert Uytterhoeven return -ENODEV; 198880947e7cSGeert Uytterhoeven 198980947e7cSGeert Uytterhoeven dir = debugfs_create_dir("emulated_instructions", 199080947e7cSGeert Uytterhoeven powerpc_debugfs_root); 199180947e7cSGeert Uytterhoeven if (!dir) 199280947e7cSGeert Uytterhoeven return -ENOMEM; 199380947e7cSGeert Uytterhoeven 199480947e7cSGeert Uytterhoeven d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir, 199580947e7cSGeert Uytterhoeven &ppc_warn_emulated); 199680947e7cSGeert Uytterhoeven if (!d) 199780947e7cSGeert Uytterhoeven goto fail; 199880947e7cSGeert Uytterhoeven 199980947e7cSGeert Uytterhoeven for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) { 200080947e7cSGeert Uytterhoeven d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir, 200180947e7cSGeert Uytterhoeven (u32 *)&entries[i].val.counter); 200280947e7cSGeert Uytterhoeven if (!d) 200380947e7cSGeert Uytterhoeven goto fail; 200480947e7cSGeert Uytterhoeven } 200580947e7cSGeert Uytterhoeven 200680947e7cSGeert Uytterhoeven return 0; 200780947e7cSGeert Uytterhoeven 200880947e7cSGeert Uytterhoeven fail: 200980947e7cSGeert Uytterhoeven debugfs_remove_recursive(dir); 201080947e7cSGeert Uytterhoeven return -ENOMEM; 201180947e7cSGeert Uytterhoeven } 201280947e7cSGeert Uytterhoeven 201380947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init); 201480947e7cSGeert Uytterhoeven 201580947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */ 2016