114cf11afSPaul Mackerras /* 214cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 314cf11afSPaul Mackerras * 414cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or 514cf11afSPaul Mackerras * modify it under the terms of the GNU General Public License 614cf11afSPaul Mackerras * as published by the Free Software Foundation; either version 714cf11afSPaul Mackerras * 2 of the License, or (at your option) any later version. 814cf11afSPaul Mackerras * 914cf11afSPaul Mackerras * Modified by Cort Dougan (cort@cs.nmt.edu) 1014cf11afSPaul Mackerras * and Paul Mackerras (paulus@samba.org) 1114cf11afSPaul Mackerras */ 1214cf11afSPaul Mackerras 1314cf11afSPaul Mackerras /* 1414cf11afSPaul Mackerras * This file handles the architecture-dependent parts of hardware exceptions 1514cf11afSPaul Mackerras */ 1614cf11afSPaul Mackerras 1714cf11afSPaul Mackerras #include <linux/config.h> 1814cf11afSPaul Mackerras #include <linux/errno.h> 1914cf11afSPaul Mackerras #include <linux/sched.h> 2014cf11afSPaul Mackerras #include <linux/kernel.h> 2114cf11afSPaul Mackerras #include <linux/mm.h> 2214cf11afSPaul Mackerras #include <linux/stddef.h> 2314cf11afSPaul Mackerras #include <linux/unistd.h> 2414cf11afSPaul Mackerras #include <linux/slab.h> 2514cf11afSPaul Mackerras #include <linux/user.h> 2614cf11afSPaul Mackerras #include <linux/a.out.h> 2714cf11afSPaul Mackerras #include <linux/interrupt.h> 2814cf11afSPaul Mackerras #include <linux/init.h> 2914cf11afSPaul Mackerras #include <linux/module.h> 3014cf11afSPaul Mackerras #include <linux/delay.h> 3114cf11afSPaul Mackerras #include <linux/kprobes.h> 3214cf11afSPaul Mackerras #include <asm/kdebug.h> 33*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 34*dc1c1ca3SStephen Rothwell #include <linux/ptrace.h> 35*dc1c1ca3SStephen Rothwell #include <linux/prctl.h> 36*dc1c1ca3SStephen Rothwell #endif 3714cf11afSPaul Mackerras 3814cf11afSPaul Mackerras #include <asm/pgtable.h> 3914cf11afSPaul Mackerras #include <asm/uaccess.h> 4014cf11afSPaul Mackerras #include <asm/system.h> 4114cf11afSPaul Mackerras #include <asm/io.h> 42*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 4314cf11afSPaul Mackerras #include <asm/reg.h> 4414cf11afSPaul Mackerras #include <asm/xmon.h> 4514cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT 4614cf11afSPaul Mackerras #include <asm/backlight.h> 4714cf11afSPaul Mackerras #endif 4814cf11afSPaul Mackerras #include <asm/perfmon.h> 49*dc1c1ca3SStephen Rothwell #endif 50*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 51*dc1c1ca3SStephen Rothwell #include <asm/processor.h> 52*dc1c1ca3SStephen Rothwell #include <asm/ppcdebug.h> 53*dc1c1ca3SStephen Rothwell #include <asm/rtas.h> 54*dc1c1ca3SStephen Rothwell #include <asm/systemcfg.h> 55*dc1c1ca3SStephen Rothwell #include <asm/machdep.h> 56*dc1c1ca3SStephen Rothwell #include <asm/pmc.h> 57*dc1c1ca3SStephen Rothwell #endif 58*dc1c1ca3SStephen Rothwell 59*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 60*dc1c1ca3SStephen Rothwell #define __KPROBES __kprobes 61*dc1c1ca3SStephen Rothwell #else 62*dc1c1ca3SStephen Rothwell #define __KPROBES 63*dc1c1ca3SStephen Rothwell #endif 6414cf11afSPaul Mackerras 6514cf11afSPaul Mackerras #ifdef CONFIG_DEBUGGER 6614cf11afSPaul Mackerras int (*__debugger)(struct pt_regs *regs); 6714cf11afSPaul Mackerras int (*__debugger_ipi)(struct pt_regs *regs); 6814cf11afSPaul Mackerras int (*__debugger_bpt)(struct pt_regs *regs); 6914cf11afSPaul Mackerras int (*__debugger_sstep)(struct pt_regs *regs); 7014cf11afSPaul Mackerras int (*__debugger_iabr_match)(struct pt_regs *regs); 7114cf11afSPaul Mackerras int (*__debugger_dabr_match)(struct pt_regs *regs); 7214cf11afSPaul Mackerras int (*__debugger_fault_handler)(struct pt_regs *regs); 7314cf11afSPaul Mackerras 7414cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger); 7514cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi); 7614cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt); 7714cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep); 7814cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match); 7914cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_dabr_match); 8014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler); 8114cf11afSPaul Mackerras #endif 8214cf11afSPaul Mackerras 8314cf11afSPaul Mackerras struct notifier_block *powerpc_die_chain; 8414cf11afSPaul Mackerras static DEFINE_SPINLOCK(die_notifier_lock); 8514cf11afSPaul Mackerras 8614cf11afSPaul Mackerras int register_die_notifier(struct notifier_block *nb) 8714cf11afSPaul Mackerras { 8814cf11afSPaul Mackerras int err = 0; 8914cf11afSPaul Mackerras unsigned long flags; 9014cf11afSPaul Mackerras 9114cf11afSPaul Mackerras spin_lock_irqsave(&die_notifier_lock, flags); 9214cf11afSPaul Mackerras err = notifier_chain_register(&powerpc_die_chain, nb); 9314cf11afSPaul Mackerras spin_unlock_irqrestore(&die_notifier_lock, flags); 9414cf11afSPaul Mackerras return err; 9514cf11afSPaul Mackerras } 9614cf11afSPaul Mackerras 9714cf11afSPaul Mackerras /* 9814cf11afSPaul Mackerras * Trap & Exception support 9914cf11afSPaul Mackerras */ 10014cf11afSPaul Mackerras 10114cf11afSPaul Mackerras static DEFINE_SPINLOCK(die_lock); 10214cf11afSPaul Mackerras 10314cf11afSPaul Mackerras int die(const char *str, struct pt_regs *regs, long err) 10414cf11afSPaul Mackerras { 10514cf11afSPaul Mackerras static int die_counter; 10614cf11afSPaul Mackerras int nl = 0; 10714cf11afSPaul Mackerras 10814cf11afSPaul Mackerras if (debugger(regs)) 10914cf11afSPaul Mackerras return 1; 11014cf11afSPaul Mackerras 11114cf11afSPaul Mackerras console_verbose(); 11214cf11afSPaul Mackerras spin_lock_irq(&die_lock); 11314cf11afSPaul Mackerras bust_spinlocks(1); 114*dc1c1ca3SStephen Rothwell #if defined(CONFIG_PPC32) && defined(CONFIG_PMAC_BACKLIGHT) 11514cf11afSPaul Mackerras if (_machine == _MACH_Pmac) { 11614cf11afSPaul Mackerras set_backlight_enable(1); 11714cf11afSPaul Mackerras set_backlight_level(BACKLIGHT_MAX); 11814cf11afSPaul Mackerras } 11914cf11afSPaul Mackerras #endif 12014cf11afSPaul Mackerras printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter); 12114cf11afSPaul Mackerras #ifdef CONFIG_PREEMPT 12214cf11afSPaul Mackerras printk("PREEMPT "); 12314cf11afSPaul Mackerras nl = 1; 12414cf11afSPaul Mackerras #endif 12514cf11afSPaul Mackerras #ifdef CONFIG_SMP 12614cf11afSPaul Mackerras printk("SMP NR_CPUS=%d ", NR_CPUS); 12714cf11afSPaul Mackerras nl = 1; 12814cf11afSPaul Mackerras #endif 12914cf11afSPaul Mackerras #ifdef CONFIG_DEBUG_PAGEALLOC 13014cf11afSPaul Mackerras printk("DEBUG_PAGEALLOC "); 13114cf11afSPaul Mackerras nl = 1; 13214cf11afSPaul Mackerras #endif 13314cf11afSPaul Mackerras #ifdef CONFIG_NUMA 13414cf11afSPaul Mackerras printk("NUMA "); 13514cf11afSPaul Mackerras nl = 1; 13614cf11afSPaul Mackerras #endif 13714cf11afSPaul Mackerras #ifdef CONFIG_PPC64 13814cf11afSPaul Mackerras switch (systemcfg->platform) { 13914cf11afSPaul Mackerras case PLATFORM_PSERIES: 14014cf11afSPaul Mackerras printk("PSERIES "); 14114cf11afSPaul Mackerras nl = 1; 14214cf11afSPaul Mackerras break; 14314cf11afSPaul Mackerras case PLATFORM_PSERIES_LPAR: 14414cf11afSPaul Mackerras printk("PSERIES LPAR "); 14514cf11afSPaul Mackerras nl = 1; 14614cf11afSPaul Mackerras break; 14714cf11afSPaul Mackerras case PLATFORM_ISERIES_LPAR: 14814cf11afSPaul Mackerras printk("ISERIES LPAR "); 14914cf11afSPaul Mackerras nl = 1; 15014cf11afSPaul Mackerras break; 15114cf11afSPaul Mackerras case PLATFORM_POWERMAC: 15214cf11afSPaul Mackerras printk("POWERMAC "); 15314cf11afSPaul Mackerras nl = 1; 15414cf11afSPaul Mackerras break; 15514cf11afSPaul Mackerras case PLATFORM_BPA: 15614cf11afSPaul Mackerras printk("BPA "); 15714cf11afSPaul Mackerras nl = 1; 15814cf11afSPaul Mackerras break; 15914cf11afSPaul Mackerras } 16014cf11afSPaul Mackerras #endif 16114cf11afSPaul Mackerras if (nl) 16214cf11afSPaul Mackerras printk("\n"); 16314cf11afSPaul Mackerras print_modules(); 16414cf11afSPaul Mackerras show_regs(regs); 16514cf11afSPaul Mackerras bust_spinlocks(0); 16614cf11afSPaul Mackerras spin_unlock_irq(&die_lock); 16714cf11afSPaul Mackerras 16814cf11afSPaul Mackerras if (in_interrupt()) 16914cf11afSPaul Mackerras panic("Fatal exception in interrupt"); 17014cf11afSPaul Mackerras 17114cf11afSPaul Mackerras if (panic_on_oops) { 172*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 173*dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Fatal exception: panic in 5 seconds\n"); 174*dc1c1ca3SStephen Rothwell ssleep(5); 175*dc1c1ca3SStephen Rothwell #endif 17614cf11afSPaul Mackerras panic("Fatal exception"); 17714cf11afSPaul Mackerras } 178*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 17914cf11afSPaul Mackerras do_exit(err); 180*dc1c1ca3SStephen Rothwell #else 181*dc1c1ca3SStephen Rothwell do_exit(SIGSEGV); 182*dc1c1ca3SStephen Rothwell #endif 18314cf11afSPaul Mackerras 18414cf11afSPaul Mackerras return 0; 18514cf11afSPaul Mackerras } 18614cf11afSPaul Mackerras 18714cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr) 18814cf11afSPaul Mackerras { 18914cf11afSPaul Mackerras siginfo_t info; 19014cf11afSPaul Mackerras 19114cf11afSPaul Mackerras if (!user_mode(regs)) { 19214cf11afSPaul Mackerras if (die("Exception in kernel mode", regs, signr)) 19314cf11afSPaul Mackerras return; 19414cf11afSPaul Mackerras } 19514cf11afSPaul Mackerras 19614cf11afSPaul Mackerras memset(&info, 0, sizeof(info)); 19714cf11afSPaul Mackerras info.si_signo = signr; 19814cf11afSPaul Mackerras info.si_code = code; 19914cf11afSPaul Mackerras info.si_addr = (void __user *) addr; 20014cf11afSPaul Mackerras force_sig_info(signr, &info, current); 20114cf11afSPaul Mackerras 202*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 20314cf11afSPaul Mackerras /* 20414cf11afSPaul Mackerras * Init gets no signals that it doesn't have a handler for. 20514cf11afSPaul Mackerras * That's all very well, but if it has caused a synchronous 20614cf11afSPaul Mackerras * exception and we ignore the resulting signal, it will just 20714cf11afSPaul Mackerras * generate the same exception over and over again and we get 20814cf11afSPaul Mackerras * nowhere. Better to kill it and let the kernel panic. 20914cf11afSPaul Mackerras */ 21014cf11afSPaul Mackerras if (current->pid == 1) { 21114cf11afSPaul Mackerras __sighandler_t handler; 21214cf11afSPaul Mackerras 21314cf11afSPaul Mackerras spin_lock_irq(¤t->sighand->siglock); 21414cf11afSPaul Mackerras handler = current->sighand->action[signr-1].sa.sa_handler; 21514cf11afSPaul Mackerras spin_unlock_irq(¤t->sighand->siglock); 21614cf11afSPaul Mackerras if (handler == SIG_DFL) { 21714cf11afSPaul Mackerras /* init has generated a synchronous exception 21814cf11afSPaul Mackerras and it doesn't have a handler for the signal */ 21914cf11afSPaul Mackerras printk(KERN_CRIT "init has generated signal %d " 22014cf11afSPaul Mackerras "but has no handler for it\n", signr); 22114cf11afSPaul Mackerras do_exit(signr); 22214cf11afSPaul Mackerras } 22314cf11afSPaul Mackerras } 224*dc1c1ca3SStephen Rothwell #endif 22514cf11afSPaul Mackerras } 22614cf11afSPaul Mackerras 22714cf11afSPaul Mackerras #ifdef CONFIG_PPC64 22814cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs) 22914cf11afSPaul Mackerras { 23014cf11afSPaul Mackerras /* See if any machine dependent calls */ 23114cf11afSPaul Mackerras if (ppc_md.system_reset_exception) 23214cf11afSPaul Mackerras ppc_md.system_reset_exception(regs); 23314cf11afSPaul Mackerras 234*dc1c1ca3SStephen Rothwell die("System Reset", regs, 0); 23514cf11afSPaul Mackerras 23614cf11afSPaul Mackerras /* Must die if the interrupt is not recoverable */ 23714cf11afSPaul Mackerras if (!(regs->msr & MSR_RI)) 23814cf11afSPaul Mackerras panic("Unrecoverable System Reset"); 23914cf11afSPaul Mackerras 24014cf11afSPaul Mackerras /* What should we do here? We could issue a shutdown or hard reset. */ 24114cf11afSPaul Mackerras } 24214cf11afSPaul Mackerras #endif 24314cf11afSPaul Mackerras 244*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 24514cf11afSPaul Mackerras /* 24614cf11afSPaul Mackerras * I/O accesses can cause machine checks on powermacs. 24714cf11afSPaul Mackerras * Check if the NIP corresponds to the address of a sync 24814cf11afSPaul Mackerras * instruction for which there is an entry in the exception 24914cf11afSPaul Mackerras * table. 25014cf11afSPaul Mackerras * Note that the 601 only takes a machine check on TEA 25114cf11afSPaul Mackerras * (transfer error ack) signal assertion, and does not 25214cf11afSPaul Mackerras * set any of the top 16 bits of SRR1. 25314cf11afSPaul Mackerras * -- paulus. 25414cf11afSPaul Mackerras */ 25514cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs) 25614cf11afSPaul Mackerras { 25714cf11afSPaul Mackerras #ifdef CONFIG_PPC_PMAC 25814cf11afSPaul Mackerras unsigned long msr = regs->msr; 25914cf11afSPaul Mackerras const struct exception_table_entry *entry; 26014cf11afSPaul Mackerras unsigned int *nip = (unsigned int *)regs->nip; 26114cf11afSPaul Mackerras 26214cf11afSPaul Mackerras if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000))) 26314cf11afSPaul Mackerras && (entry = search_exception_tables(regs->nip)) != NULL) { 26414cf11afSPaul Mackerras /* 26514cf11afSPaul Mackerras * Check that it's a sync instruction, or somewhere 26614cf11afSPaul Mackerras * in the twi; isync; nop sequence that inb/inw/inl uses. 26714cf11afSPaul Mackerras * As the address is in the exception table 26814cf11afSPaul Mackerras * we should be able to read the instr there. 26914cf11afSPaul Mackerras * For the debug message, we look at the preceding 27014cf11afSPaul Mackerras * load or store. 27114cf11afSPaul Mackerras */ 27214cf11afSPaul Mackerras if (*nip == 0x60000000) /* nop */ 27314cf11afSPaul Mackerras nip -= 2; 27414cf11afSPaul Mackerras else if (*nip == 0x4c00012c) /* isync */ 27514cf11afSPaul Mackerras --nip; 27614cf11afSPaul Mackerras if (*nip == 0x7c0004ac || (*nip >> 26) == 3) { 27714cf11afSPaul Mackerras /* sync or twi */ 27814cf11afSPaul Mackerras unsigned int rb; 27914cf11afSPaul Mackerras 28014cf11afSPaul Mackerras --nip; 28114cf11afSPaul Mackerras rb = (*nip >> 11) & 0x1f; 28214cf11afSPaul Mackerras printk(KERN_DEBUG "%s bad port %lx at %p\n", 28314cf11afSPaul Mackerras (*nip & 0x100)? "OUT to": "IN from", 28414cf11afSPaul Mackerras regs->gpr[rb] - _IO_BASE, nip); 28514cf11afSPaul Mackerras regs->msr |= MSR_RI; 28614cf11afSPaul Mackerras regs->nip = entry->fixup; 28714cf11afSPaul Mackerras return 1; 28814cf11afSPaul Mackerras } 28914cf11afSPaul Mackerras } 29014cf11afSPaul Mackerras #endif /* CONFIG_PPC_PMAC */ 29114cf11afSPaul Mackerras return 0; 29214cf11afSPaul Mackerras } 293*dc1c1ca3SStephen Rothwell #endif /* CONFIG_PPC32 */ 29414cf11afSPaul Mackerras 29514cf11afSPaul Mackerras #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE) 296*dc1c1ca3SStephen Rothwell 29714cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception 29814cf11afSPaul Mackerras is in the ESR. */ 29914cf11afSPaul Mackerras #define get_reason(regs) ((regs)->dsisr) 30014cf11afSPaul Mackerras #ifndef CONFIG_FSL_BOOKE 30114cf11afSPaul Mackerras #define get_mc_reason(regs) ((regs)->dsisr) 30214cf11afSPaul Mackerras #else 30314cf11afSPaul Mackerras #define get_mc_reason(regs) (mfspr(SPRN_MCSR)) 30414cf11afSPaul Mackerras #endif 30514cf11afSPaul Mackerras #define REASON_FP ESR_FP 30614cf11afSPaul Mackerras #define REASON_ILLEGAL (ESR_PIL | ESR_PUO) 30714cf11afSPaul Mackerras #define REASON_PRIVILEGED ESR_PPR 30814cf11afSPaul Mackerras #define REASON_TRAP ESR_PTR 30914cf11afSPaul Mackerras 31014cf11afSPaul Mackerras /* single-step stuff */ 31114cf11afSPaul Mackerras #define single_stepping(regs) (current->thread.dbcr0 & DBCR0_IC) 31214cf11afSPaul Mackerras #define clear_single_step(regs) (current->thread.dbcr0 &= ~DBCR0_IC) 31314cf11afSPaul Mackerras 31414cf11afSPaul Mackerras #else 315*dc1c1ca3SStephen Rothwell 31614cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program 31714cf11afSPaul Mackerras exception is in the MSR. */ 31814cf11afSPaul Mackerras #define get_reason(regs) ((regs)->msr) 31914cf11afSPaul Mackerras #define get_mc_reason(regs) ((regs)->msr) 32014cf11afSPaul Mackerras #define REASON_FP 0x100000 32114cf11afSPaul Mackerras #define REASON_ILLEGAL 0x80000 32214cf11afSPaul Mackerras #define REASON_PRIVILEGED 0x40000 32314cf11afSPaul Mackerras #define REASON_TRAP 0x20000 32414cf11afSPaul Mackerras 32514cf11afSPaul Mackerras #define single_stepping(regs) ((regs)->msr & MSR_SE) 32614cf11afSPaul Mackerras #define clear_single_step(regs) ((regs)->msr &= ~MSR_SE) 32714cf11afSPaul Mackerras #endif 32814cf11afSPaul Mackerras 329*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 33014cf11afSPaul Mackerras /* 33114cf11afSPaul Mackerras * This is "fall-back" implementation for configurations 33214cf11afSPaul Mackerras * which don't provide platform-specific machine check info 33314cf11afSPaul Mackerras */ 33414cf11afSPaul Mackerras void __attribute__ ((weak)) 33514cf11afSPaul Mackerras platform_machine_check(struct pt_regs *regs) 33614cf11afSPaul Mackerras { 33714cf11afSPaul Mackerras } 338*dc1c1ca3SStephen Rothwell #endif 33914cf11afSPaul Mackerras 340*dc1c1ca3SStephen Rothwell void machine_check_exception(struct pt_regs *regs) 34114cf11afSPaul Mackerras { 34214cf11afSPaul Mackerras #ifdef CONFIG_PPC64 34314cf11afSPaul Mackerras int recover = 0; 34414cf11afSPaul Mackerras 34514cf11afSPaul Mackerras /* See if any machine dependent calls */ 34614cf11afSPaul Mackerras if (ppc_md.machine_check_exception) 34714cf11afSPaul Mackerras recover = ppc_md.machine_check_exception(regs); 34814cf11afSPaul Mackerras 34914cf11afSPaul Mackerras if (recover) 35014cf11afSPaul Mackerras return; 35114cf11afSPaul Mackerras #else 35214cf11afSPaul Mackerras unsigned long reason = get_mc_reason(regs); 35314cf11afSPaul Mackerras 35414cf11afSPaul Mackerras if (user_mode(regs)) { 35514cf11afSPaul Mackerras regs->msr |= MSR_RI; 35614cf11afSPaul Mackerras _exception(SIGBUS, regs, BUS_ADRERR, regs->nip); 35714cf11afSPaul Mackerras return; 35814cf11afSPaul Mackerras } 35914cf11afSPaul Mackerras 36014cf11afSPaul Mackerras #if defined(CONFIG_8xx) && defined(CONFIG_PCI) 36114cf11afSPaul Mackerras /* the qspan pci read routines can cause machine checks -- Cort */ 36214cf11afSPaul Mackerras bad_page_fault(regs, regs->dar, SIGBUS); 36314cf11afSPaul Mackerras return; 36414cf11afSPaul Mackerras #endif 36514cf11afSPaul Mackerras 36614cf11afSPaul Mackerras if (debugger_fault_handler(regs)) { 36714cf11afSPaul Mackerras regs->msr |= MSR_RI; 36814cf11afSPaul Mackerras return; 36914cf11afSPaul Mackerras } 37014cf11afSPaul Mackerras 37114cf11afSPaul Mackerras if (check_io_access(regs)) 37214cf11afSPaul Mackerras return; 37314cf11afSPaul Mackerras 37414cf11afSPaul Mackerras #if defined(CONFIG_4xx) && !defined(CONFIG_440A) 37514cf11afSPaul Mackerras if (reason & ESR_IMCP) { 37614cf11afSPaul Mackerras printk("Instruction"); 37714cf11afSPaul Mackerras mtspr(SPRN_ESR, reason & ~ESR_IMCP); 37814cf11afSPaul Mackerras } else 37914cf11afSPaul Mackerras printk("Data"); 38014cf11afSPaul Mackerras printk(" machine check in kernel mode.\n"); 38114cf11afSPaul Mackerras #elif defined(CONFIG_440A) 38214cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 38314cf11afSPaul Mackerras if (reason & ESR_IMCP){ 38414cf11afSPaul Mackerras printk("Instruction Synchronous Machine Check exception\n"); 38514cf11afSPaul Mackerras mtspr(SPRN_ESR, reason & ~ESR_IMCP); 38614cf11afSPaul Mackerras } 38714cf11afSPaul Mackerras else { 38814cf11afSPaul Mackerras u32 mcsr = mfspr(SPRN_MCSR); 38914cf11afSPaul Mackerras if (mcsr & MCSR_IB) 39014cf11afSPaul Mackerras printk("Instruction Read PLB Error\n"); 39114cf11afSPaul Mackerras if (mcsr & MCSR_DRB) 39214cf11afSPaul Mackerras printk("Data Read PLB Error\n"); 39314cf11afSPaul Mackerras if (mcsr & MCSR_DWB) 39414cf11afSPaul Mackerras printk("Data Write PLB Error\n"); 39514cf11afSPaul Mackerras if (mcsr & MCSR_TLBP) 39614cf11afSPaul Mackerras printk("TLB Parity Error\n"); 39714cf11afSPaul Mackerras if (mcsr & MCSR_ICP){ 39814cf11afSPaul Mackerras flush_instruction_cache(); 39914cf11afSPaul Mackerras printk("I-Cache Parity Error\n"); 40014cf11afSPaul Mackerras } 40114cf11afSPaul Mackerras if (mcsr & MCSR_DCSP) 40214cf11afSPaul Mackerras printk("D-Cache Search Parity Error\n"); 40314cf11afSPaul Mackerras if (mcsr & MCSR_DCFP) 40414cf11afSPaul Mackerras printk("D-Cache Flush Parity Error\n"); 40514cf11afSPaul Mackerras if (mcsr & MCSR_IMPE) 40614cf11afSPaul Mackerras printk("Machine Check exception is imprecise\n"); 40714cf11afSPaul Mackerras 40814cf11afSPaul Mackerras /* Clear MCSR */ 40914cf11afSPaul Mackerras mtspr(SPRN_MCSR, mcsr); 41014cf11afSPaul Mackerras } 41114cf11afSPaul Mackerras #elif defined (CONFIG_E500) 41214cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 41314cf11afSPaul Mackerras printk("Caused by (from MCSR=%lx): ", reason); 41414cf11afSPaul Mackerras 41514cf11afSPaul Mackerras if (reason & MCSR_MCP) 41614cf11afSPaul Mackerras printk("Machine Check Signal\n"); 41714cf11afSPaul Mackerras if (reason & MCSR_ICPERR) 41814cf11afSPaul Mackerras printk("Instruction Cache Parity Error\n"); 41914cf11afSPaul Mackerras if (reason & MCSR_DCP_PERR) 42014cf11afSPaul Mackerras printk("Data Cache Push Parity Error\n"); 42114cf11afSPaul Mackerras if (reason & MCSR_DCPERR) 42214cf11afSPaul Mackerras printk("Data Cache Parity Error\n"); 42314cf11afSPaul Mackerras if (reason & MCSR_GL_CI) 42414cf11afSPaul Mackerras printk("Guarded Load or Cache-Inhibited stwcx.\n"); 42514cf11afSPaul Mackerras if (reason & MCSR_BUS_IAERR) 42614cf11afSPaul Mackerras printk("Bus - Instruction Address Error\n"); 42714cf11afSPaul Mackerras if (reason & MCSR_BUS_RAERR) 42814cf11afSPaul Mackerras printk("Bus - Read Address Error\n"); 42914cf11afSPaul Mackerras if (reason & MCSR_BUS_WAERR) 43014cf11afSPaul Mackerras printk("Bus - Write Address Error\n"); 43114cf11afSPaul Mackerras if (reason & MCSR_BUS_IBERR) 43214cf11afSPaul Mackerras printk("Bus - Instruction Data Error\n"); 43314cf11afSPaul Mackerras if (reason & MCSR_BUS_RBERR) 43414cf11afSPaul Mackerras printk("Bus - Read Data Bus Error\n"); 43514cf11afSPaul Mackerras if (reason & MCSR_BUS_WBERR) 43614cf11afSPaul Mackerras printk("Bus - Read Data Bus Error\n"); 43714cf11afSPaul Mackerras if (reason & MCSR_BUS_IPERR) 43814cf11afSPaul Mackerras printk("Bus - Instruction Parity Error\n"); 43914cf11afSPaul Mackerras if (reason & MCSR_BUS_RPERR) 44014cf11afSPaul Mackerras printk("Bus - Read Parity Error\n"); 44114cf11afSPaul Mackerras #elif defined (CONFIG_E200) 44214cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 44314cf11afSPaul Mackerras printk("Caused by (from MCSR=%lx): ", reason); 44414cf11afSPaul Mackerras 44514cf11afSPaul Mackerras if (reason & MCSR_MCP) 44614cf11afSPaul Mackerras printk("Machine Check Signal\n"); 44714cf11afSPaul Mackerras if (reason & MCSR_CP_PERR) 44814cf11afSPaul Mackerras printk("Cache Push Parity Error\n"); 44914cf11afSPaul Mackerras if (reason & MCSR_CPERR) 45014cf11afSPaul Mackerras printk("Cache Parity Error\n"); 45114cf11afSPaul Mackerras if (reason & MCSR_EXCP_ERR) 45214cf11afSPaul Mackerras printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n"); 45314cf11afSPaul Mackerras if (reason & MCSR_BUS_IRERR) 45414cf11afSPaul Mackerras printk("Bus - Read Bus Error on instruction fetch\n"); 45514cf11afSPaul Mackerras if (reason & MCSR_BUS_DRERR) 45614cf11afSPaul Mackerras printk("Bus - Read Bus Error on data load\n"); 45714cf11afSPaul Mackerras if (reason & MCSR_BUS_WRERR) 45814cf11afSPaul Mackerras printk("Bus - Write Bus Error on buffered store or cache line push\n"); 45914cf11afSPaul Mackerras #else /* !CONFIG_4xx && !CONFIG_E500 && !CONFIG_E200 */ 46014cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 46114cf11afSPaul Mackerras printk("Caused by (from SRR1=%lx): ", reason); 46214cf11afSPaul Mackerras switch (reason & 0x601F0000) { 46314cf11afSPaul Mackerras case 0x80000: 46414cf11afSPaul Mackerras printk("Machine check signal\n"); 46514cf11afSPaul Mackerras break; 46614cf11afSPaul Mackerras case 0: /* for 601 */ 46714cf11afSPaul Mackerras case 0x40000: 46814cf11afSPaul Mackerras case 0x140000: /* 7450 MSS error and TEA */ 46914cf11afSPaul Mackerras printk("Transfer error ack signal\n"); 47014cf11afSPaul Mackerras break; 47114cf11afSPaul Mackerras case 0x20000: 47214cf11afSPaul Mackerras printk("Data parity error signal\n"); 47314cf11afSPaul Mackerras break; 47414cf11afSPaul Mackerras case 0x10000: 47514cf11afSPaul Mackerras printk("Address parity error signal\n"); 47614cf11afSPaul Mackerras break; 47714cf11afSPaul Mackerras case 0x20000000: 47814cf11afSPaul Mackerras printk("L1 Data Cache error\n"); 47914cf11afSPaul Mackerras break; 48014cf11afSPaul Mackerras case 0x40000000: 48114cf11afSPaul Mackerras printk("L1 Instruction Cache error\n"); 48214cf11afSPaul Mackerras break; 48314cf11afSPaul Mackerras case 0x00100000: 48414cf11afSPaul Mackerras printk("L2 data cache parity error\n"); 48514cf11afSPaul Mackerras break; 48614cf11afSPaul Mackerras default: 48714cf11afSPaul Mackerras printk("Unknown values in msr\n"); 48814cf11afSPaul Mackerras } 48914cf11afSPaul Mackerras #endif /* CONFIG_4xx */ 49014cf11afSPaul Mackerras 49114cf11afSPaul Mackerras /* 49214cf11afSPaul Mackerras * Optional platform-provided routine to print out 49314cf11afSPaul Mackerras * additional info, e.g. bus error registers. 49414cf11afSPaul Mackerras */ 49514cf11afSPaul Mackerras platform_machine_check(regs); 496*dc1c1ca3SStephen Rothwell #endif /* CONFIG_PPC32 */ 49714cf11afSPaul Mackerras 49814cf11afSPaul Mackerras if (debugger_fault_handler(regs)) 49914cf11afSPaul Mackerras return; 500*dc1c1ca3SStephen Rothwell die("Machine check", regs, 501*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 502*dc1c1ca3SStephen Rothwell SIGBUS 503*dc1c1ca3SStephen Rothwell #else 504*dc1c1ca3SStephen Rothwell 0 505*dc1c1ca3SStephen Rothwell #endif 506*dc1c1ca3SStephen Rothwell ); 50714cf11afSPaul Mackerras 50814cf11afSPaul Mackerras /* Must die if the interrupt is not recoverable */ 50914cf11afSPaul Mackerras if (!(regs->msr & MSR_RI)) 51014cf11afSPaul Mackerras panic("Unrecoverable Machine check"); 51114cf11afSPaul Mackerras } 51214cf11afSPaul Mackerras 513*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 51414cf11afSPaul Mackerras void SMIException(struct pt_regs *regs) 51514cf11afSPaul Mackerras { 51614cf11afSPaul Mackerras die("System Management Interrupt", regs, SIGABRT); 51714cf11afSPaul Mackerras } 518*dc1c1ca3SStephen Rothwell #endif 51914cf11afSPaul Mackerras 520*dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs) 52114cf11afSPaul Mackerras { 52214cf11afSPaul Mackerras printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n", 52314cf11afSPaul Mackerras regs->nip, regs->msr, regs->trap); 52414cf11afSPaul Mackerras 52514cf11afSPaul Mackerras _exception(SIGTRAP, regs, 0, 0); 52614cf11afSPaul Mackerras } 52714cf11afSPaul Mackerras 528*dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs) 52914cf11afSPaul Mackerras { 53014cf11afSPaul Mackerras if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5, 53114cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 53214cf11afSPaul Mackerras return; 53314cf11afSPaul Mackerras if (debugger_iabr_match(regs)) 53414cf11afSPaul Mackerras return; 53514cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); 53614cf11afSPaul Mackerras } 53714cf11afSPaul Mackerras 538*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 53914cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs) 54014cf11afSPaul Mackerras { 54114cf11afSPaul Mackerras _exception(SIGTRAP, regs, 0, 0); 54214cf11afSPaul Mackerras } 543*dc1c1ca3SStephen Rothwell #endif 54414cf11afSPaul Mackerras 545*dc1c1ca3SStephen Rothwell void __KPROBES single_step_exception(struct pt_regs *regs) 54614cf11afSPaul Mackerras { 547*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 54814cf11afSPaul Mackerras regs->msr &= ~(MSR_SE | MSR_BE); /* Turn off 'trace' bits */ 549*dc1c1ca3SStephen Rothwell #else 550*dc1c1ca3SStephen Rothwell regs->msr &= ~MSR_SE; /* Turn off 'trace' bit */ 551*dc1c1ca3SStephen Rothwell #endif 55214cf11afSPaul Mackerras 55314cf11afSPaul Mackerras if (notify_die(DIE_SSTEP, "single_step", regs, 5, 55414cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 55514cf11afSPaul Mackerras return; 55614cf11afSPaul Mackerras if (debugger_sstep(regs)) 55714cf11afSPaul Mackerras return; 55814cf11afSPaul Mackerras 55914cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); 56014cf11afSPaul Mackerras } 56114cf11afSPaul Mackerras 56214cf11afSPaul Mackerras /* 56314cf11afSPaul Mackerras * After we have successfully emulated an instruction, we have to 56414cf11afSPaul Mackerras * check if the instruction was being single-stepped, and if so, 56514cf11afSPaul Mackerras * pretend we got a single-step exception. This was pointed out 56614cf11afSPaul Mackerras * by Kumar Gala. -- paulus 56714cf11afSPaul Mackerras */ 568*dc1c1ca3SStephen Rothwell static inline void emulate_single_step(struct pt_regs *regs) 56914cf11afSPaul Mackerras { 57014cf11afSPaul Mackerras if (single_stepping(regs)) { 571*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 57214cf11afSPaul Mackerras clear_single_step(regs); 57314cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_TRACE, 0); 574*dc1c1ca3SStephen Rothwell #else 575*dc1c1ca3SStephen Rothwell single_step_exception(regs); 576*dc1c1ca3SStephen Rothwell #endif 57714cf11afSPaul Mackerras } 57814cf11afSPaul Mackerras } 57914cf11afSPaul Mackerras 580*dc1c1ca3SStephen Rothwell static void parse_fpe(struct pt_regs *regs) 581*dc1c1ca3SStephen Rothwell { 582*dc1c1ca3SStephen Rothwell int code = 0; 583*dc1c1ca3SStephen Rothwell unsigned long fpscr; 584*dc1c1ca3SStephen Rothwell 585*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 586*dc1c1ca3SStephen Rothwell /* We must make sure the FP state is consistent with 587*dc1c1ca3SStephen Rothwell * our MSR_FP in regs 588*dc1c1ca3SStephen Rothwell */ 589*dc1c1ca3SStephen Rothwell preempt_disable(); 590*dc1c1ca3SStephen Rothwell if (regs->msr & MSR_FP) 591*dc1c1ca3SStephen Rothwell giveup_fpu(current); 592*dc1c1ca3SStephen Rothwell preempt_enable(); 593*dc1c1ca3SStephen Rothwell #else 594*dc1c1ca3SStephen Rothwell flush_fp_to_thread(current); 595*dc1c1ca3SStephen Rothwell #endif 596*dc1c1ca3SStephen Rothwell 597*dc1c1ca3SStephen Rothwell fpscr = current->thread.fpscr; 598*dc1c1ca3SStephen Rothwell 599*dc1c1ca3SStephen Rothwell /* Invalid operation */ 600*dc1c1ca3SStephen Rothwell if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX)) 601*dc1c1ca3SStephen Rothwell code = FPE_FLTINV; 602*dc1c1ca3SStephen Rothwell 603*dc1c1ca3SStephen Rothwell /* Overflow */ 604*dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX)) 605*dc1c1ca3SStephen Rothwell code = FPE_FLTOVF; 606*dc1c1ca3SStephen Rothwell 607*dc1c1ca3SStephen Rothwell /* Underflow */ 608*dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX)) 609*dc1c1ca3SStephen Rothwell code = FPE_FLTUND; 610*dc1c1ca3SStephen Rothwell 611*dc1c1ca3SStephen Rothwell /* Divide by zero */ 612*dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX)) 613*dc1c1ca3SStephen Rothwell code = FPE_FLTDIV; 614*dc1c1ca3SStephen Rothwell 615*dc1c1ca3SStephen Rothwell /* Inexact result */ 616*dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX)) 617*dc1c1ca3SStephen Rothwell code = FPE_FLTRES; 618*dc1c1ca3SStephen Rothwell 619*dc1c1ca3SStephen Rothwell _exception(SIGFPE, regs, code, regs->nip); 620*dc1c1ca3SStephen Rothwell } 621*dc1c1ca3SStephen Rothwell 622*dc1c1ca3SStephen Rothwell /* 623*dc1c1ca3SStephen Rothwell * Illegal instruction emulation support. Originally written to 62414cf11afSPaul Mackerras * provide the PVR to user applications using the mfspr rd, PVR. 62514cf11afSPaul Mackerras * Return non-zero if we can't emulate, or -EFAULT if the associated 62614cf11afSPaul Mackerras * memory access caused an access fault. Return zero on success. 62714cf11afSPaul Mackerras * 62814cf11afSPaul Mackerras * There are a couple of ways to do this, either "decode" the instruction 62914cf11afSPaul Mackerras * or directly match lots of bits. In this case, matching lots of 63014cf11afSPaul Mackerras * bits is faster and easier. 63114cf11afSPaul Mackerras */ 63214cf11afSPaul Mackerras #define INST_MFSPR_PVR 0x7c1f42a6 63314cf11afSPaul Mackerras #define INST_MFSPR_PVR_MASK 0xfc1fffff 63414cf11afSPaul Mackerras 63514cf11afSPaul Mackerras #define INST_DCBA 0x7c0005ec 63614cf11afSPaul Mackerras #define INST_DCBA_MASK 0x7c0007fe 63714cf11afSPaul Mackerras 63814cf11afSPaul Mackerras #define INST_MCRXR 0x7c000400 63914cf11afSPaul Mackerras #define INST_MCRXR_MASK 0x7c0007fe 64014cf11afSPaul Mackerras 641*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 642*dc1c1ca3SStephen Rothwell 64314cf11afSPaul Mackerras #define INST_STRING 0x7c00042a 64414cf11afSPaul Mackerras #define INST_STRING_MASK 0x7c0007fe 64514cf11afSPaul Mackerras #define INST_STRING_GEN_MASK 0x7c00067e 64614cf11afSPaul Mackerras #define INST_LSWI 0x7c0004aa 64714cf11afSPaul Mackerras #define INST_LSWX 0x7c00042a 64814cf11afSPaul Mackerras #define INST_STSWI 0x7c0005aa 64914cf11afSPaul Mackerras #define INST_STSWX 0x7c00052a 65014cf11afSPaul Mackerras 65114cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword) 65214cf11afSPaul Mackerras { 65314cf11afSPaul Mackerras u8 rT = (instword >> 21) & 0x1f; 65414cf11afSPaul Mackerras u8 rA = (instword >> 16) & 0x1f; 65514cf11afSPaul Mackerras u8 NB_RB = (instword >> 11) & 0x1f; 65614cf11afSPaul Mackerras u32 num_bytes; 65714cf11afSPaul Mackerras unsigned long EA; 65814cf11afSPaul Mackerras int pos = 0; 65914cf11afSPaul Mackerras 66014cf11afSPaul Mackerras /* Early out if we are an invalid form of lswx */ 66114cf11afSPaul Mackerras if ((instword & INST_STRING_MASK) == INST_LSWX) 66214cf11afSPaul Mackerras if ((rT == rA) || (rT == NB_RB)) 66314cf11afSPaul Mackerras return -EINVAL; 66414cf11afSPaul Mackerras 66514cf11afSPaul Mackerras EA = (rA == 0) ? 0 : regs->gpr[rA]; 66614cf11afSPaul Mackerras 66714cf11afSPaul Mackerras switch (instword & INST_STRING_MASK) { 66814cf11afSPaul Mackerras case INST_LSWX: 66914cf11afSPaul Mackerras case INST_STSWX: 67014cf11afSPaul Mackerras EA += NB_RB; 67114cf11afSPaul Mackerras num_bytes = regs->xer & 0x7f; 67214cf11afSPaul Mackerras break; 67314cf11afSPaul Mackerras case INST_LSWI: 67414cf11afSPaul Mackerras case INST_STSWI: 67514cf11afSPaul Mackerras num_bytes = (NB_RB == 0) ? 32 : NB_RB; 67614cf11afSPaul Mackerras break; 67714cf11afSPaul Mackerras default: 67814cf11afSPaul Mackerras return -EINVAL; 67914cf11afSPaul Mackerras } 68014cf11afSPaul Mackerras 68114cf11afSPaul Mackerras while (num_bytes != 0) 68214cf11afSPaul Mackerras { 68314cf11afSPaul Mackerras u8 val; 68414cf11afSPaul Mackerras u32 shift = 8 * (3 - (pos & 0x3)); 68514cf11afSPaul Mackerras 68614cf11afSPaul Mackerras switch ((instword & INST_STRING_MASK)) { 68714cf11afSPaul Mackerras case INST_LSWX: 68814cf11afSPaul Mackerras case INST_LSWI: 68914cf11afSPaul Mackerras if (get_user(val, (u8 __user *)EA)) 69014cf11afSPaul Mackerras return -EFAULT; 69114cf11afSPaul Mackerras /* first time updating this reg, 69214cf11afSPaul Mackerras * zero it out */ 69314cf11afSPaul Mackerras if (pos == 0) 69414cf11afSPaul Mackerras regs->gpr[rT] = 0; 69514cf11afSPaul Mackerras regs->gpr[rT] |= val << shift; 69614cf11afSPaul Mackerras break; 69714cf11afSPaul Mackerras case INST_STSWI: 69814cf11afSPaul Mackerras case INST_STSWX: 69914cf11afSPaul Mackerras val = regs->gpr[rT] >> shift; 70014cf11afSPaul Mackerras if (put_user(val, (u8 __user *)EA)) 70114cf11afSPaul Mackerras return -EFAULT; 70214cf11afSPaul Mackerras break; 70314cf11afSPaul Mackerras } 70414cf11afSPaul Mackerras /* move EA to next address */ 70514cf11afSPaul Mackerras EA += 1; 70614cf11afSPaul Mackerras num_bytes--; 70714cf11afSPaul Mackerras 70814cf11afSPaul Mackerras /* manage our position within the register */ 70914cf11afSPaul Mackerras if (++pos == 4) { 71014cf11afSPaul Mackerras pos = 0; 71114cf11afSPaul Mackerras if (++rT == 32) 71214cf11afSPaul Mackerras rT = 0; 71314cf11afSPaul Mackerras } 71414cf11afSPaul Mackerras } 71514cf11afSPaul Mackerras 71614cf11afSPaul Mackerras return 0; 71714cf11afSPaul Mackerras } 718*dc1c1ca3SStephen Rothwell #endif /* CONFIG_PPC32 */ 71914cf11afSPaul Mackerras 72014cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs) 72114cf11afSPaul Mackerras { 72214cf11afSPaul Mackerras u32 instword; 72314cf11afSPaul Mackerras u32 rd; 72414cf11afSPaul Mackerras 72514cf11afSPaul Mackerras if (!user_mode(regs)) 72614cf11afSPaul Mackerras return -EINVAL; 72714cf11afSPaul Mackerras CHECK_FULL_REGS(regs); 72814cf11afSPaul Mackerras 72914cf11afSPaul Mackerras if (get_user(instword, (u32 __user *)(regs->nip))) 73014cf11afSPaul Mackerras return -EFAULT; 73114cf11afSPaul Mackerras 73214cf11afSPaul Mackerras /* Emulate the mfspr rD, PVR. */ 73314cf11afSPaul Mackerras if ((instword & INST_MFSPR_PVR_MASK) == INST_MFSPR_PVR) { 73414cf11afSPaul Mackerras rd = (instword >> 21) & 0x1f; 73514cf11afSPaul Mackerras regs->gpr[rd] = mfspr(SPRN_PVR); 73614cf11afSPaul Mackerras return 0; 73714cf11afSPaul Mackerras } 73814cf11afSPaul Mackerras 73914cf11afSPaul Mackerras /* Emulating the dcba insn is just a no-op. */ 740*dc1c1ca3SStephen Rothwell if ((instword & INST_DCBA_MASK) == INST_DCBA) { 741*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 742*dc1c1ca3SStephen Rothwell static int warned; 743*dc1c1ca3SStephen Rothwell 744*dc1c1ca3SStephen Rothwell if (!warned) { 745*dc1c1ca3SStephen Rothwell printk(KERN_WARNING 746*dc1c1ca3SStephen Rothwell "process %d (%s) uses obsolete 'dcba' insn\n", 747*dc1c1ca3SStephen Rothwell current->pid, current->comm); 748*dc1c1ca3SStephen Rothwell warned = 1; 749*dc1c1ca3SStephen Rothwell } 750*dc1c1ca3SStephen Rothwell #endif /* CONFIG_PPC64 */ 75114cf11afSPaul Mackerras return 0; 752*dc1c1ca3SStephen Rothwell } 75314cf11afSPaul Mackerras 75414cf11afSPaul Mackerras /* Emulate the mcrxr insn. */ 75514cf11afSPaul Mackerras if ((instword & INST_MCRXR_MASK) == INST_MCRXR) { 756*dc1c1ca3SStephen Rothwell unsigned int shift = (instword >> 21) & 0x1c; 75714cf11afSPaul Mackerras unsigned long msk = 0xf0000000UL >> shift; 758*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 759*dc1c1ca3SStephen Rothwell static int warned; 76014cf11afSPaul Mackerras 761*dc1c1ca3SStephen Rothwell if (!warned) { 762*dc1c1ca3SStephen Rothwell printk(KERN_WARNING 763*dc1c1ca3SStephen Rothwell "process %d (%s) uses obsolete 'mcrxr' insn\n", 764*dc1c1ca3SStephen Rothwell current->pid, current->comm); 765*dc1c1ca3SStephen Rothwell warned = 1; 766*dc1c1ca3SStephen Rothwell } 767*dc1c1ca3SStephen Rothwell #endif 76814cf11afSPaul Mackerras regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk); 76914cf11afSPaul Mackerras regs->xer &= ~0xf0000000UL; 77014cf11afSPaul Mackerras return 0; 77114cf11afSPaul Mackerras } 77214cf11afSPaul Mackerras 773*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 77414cf11afSPaul Mackerras /* Emulate load/store string insn. */ 77514cf11afSPaul Mackerras if ((instword & INST_STRING_GEN_MASK) == INST_STRING) 77614cf11afSPaul Mackerras return emulate_string_inst(regs, instword); 777*dc1c1ca3SStephen Rothwell #endif 77814cf11afSPaul Mackerras 77914cf11afSPaul Mackerras return -EINVAL; 78014cf11afSPaul Mackerras } 78114cf11afSPaul Mackerras 78214cf11afSPaul Mackerras /* 78314cf11afSPaul Mackerras * Look through the list of trap instructions that are used for BUG(), 78414cf11afSPaul Mackerras * BUG_ON() and WARN_ON() and see if we hit one. At this point we know 78514cf11afSPaul Mackerras * that the exception was caused by a trap instruction of some kind. 78614cf11afSPaul Mackerras * Returns 1 if we should continue (i.e. it was a WARN_ON) or 0 78714cf11afSPaul Mackerras * otherwise. 78814cf11afSPaul Mackerras */ 78914cf11afSPaul Mackerras extern struct bug_entry __start___bug_table[], __stop___bug_table[]; 79014cf11afSPaul Mackerras 79114cf11afSPaul Mackerras #ifndef CONFIG_MODULES 79214cf11afSPaul Mackerras #define module_find_bug(x) NULL 79314cf11afSPaul Mackerras #endif 79414cf11afSPaul Mackerras 79514cf11afSPaul Mackerras struct bug_entry *find_bug(unsigned long bugaddr) 79614cf11afSPaul Mackerras { 79714cf11afSPaul Mackerras struct bug_entry *bug; 79814cf11afSPaul Mackerras 79914cf11afSPaul Mackerras for (bug = __start___bug_table; bug < __stop___bug_table; ++bug) 80014cf11afSPaul Mackerras if (bugaddr == bug->bug_addr) 80114cf11afSPaul Mackerras return bug; 80214cf11afSPaul Mackerras return module_find_bug(bugaddr); 80314cf11afSPaul Mackerras } 80414cf11afSPaul Mackerras 805*dc1c1ca3SStephen Rothwell static int check_bug_trap(struct pt_regs *regs) 80614cf11afSPaul Mackerras { 80714cf11afSPaul Mackerras struct bug_entry *bug; 80814cf11afSPaul Mackerras unsigned long addr; 80914cf11afSPaul Mackerras 81014cf11afSPaul Mackerras if (regs->msr & MSR_PR) 81114cf11afSPaul Mackerras return 0; /* not in kernel */ 81214cf11afSPaul Mackerras addr = regs->nip; /* address of trap instruction */ 81314cf11afSPaul Mackerras if (addr < PAGE_OFFSET) 81414cf11afSPaul Mackerras return 0; 81514cf11afSPaul Mackerras bug = find_bug(regs->nip); 81614cf11afSPaul Mackerras if (bug == NULL) 81714cf11afSPaul Mackerras return 0; 81814cf11afSPaul Mackerras if (bug->line & BUG_WARNING_TRAP) { 81914cf11afSPaul Mackerras /* this is a WARN_ON rather than BUG/BUG_ON */ 820*dc1c1ca3SStephen Rothwell #if defined(CONFIG_PPC32) && defined(CONFIG_XMON) 82114cf11afSPaul Mackerras xmon_printf(KERN_ERR "Badness in %s at %s:%d\n", 82214cf11afSPaul Mackerras bug->function, bug->file, 82314cf11afSPaul Mackerras bug->line & ~BUG_WARNING_TRAP); 824*dc1c1ca3SStephen Rothwell #endif 82514cf11afSPaul Mackerras printk(KERN_ERR "Badness in %s at %s:%d\n", 82614cf11afSPaul Mackerras bug->function, bug->file, 82714cf11afSPaul Mackerras bug->line & ~BUG_WARNING_TRAP); 828*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 82914cf11afSPaul Mackerras dump_stack(); 830*dc1c1ca3SStephen Rothwell #else 831*dc1c1ca3SStephen Rothwell show_stack(current, (void *)regs->gpr[1]); 832*dc1c1ca3SStephen Rothwell #endif 83314cf11afSPaul Mackerras return 1; 83414cf11afSPaul Mackerras } 835*dc1c1ca3SStephen Rothwell #if defined(CONFIG_PPC32) && defined(CONFIG_XMON) 83614cf11afSPaul Mackerras xmon_printf(KERN_CRIT "kernel BUG in %s at %s:%d!\n", 83714cf11afSPaul Mackerras bug->function, bug->file, bug->line); 83814cf11afSPaul Mackerras xmon(regs); 839*dc1c1ca3SStephen Rothwell #endif 84014cf11afSPaul Mackerras printk(KERN_CRIT "kernel BUG in %s at %s:%d!\n", 84114cf11afSPaul Mackerras bug->function, bug->file, bug->line); 84214cf11afSPaul Mackerras 84314cf11afSPaul Mackerras return 0; 84414cf11afSPaul Mackerras } 84514cf11afSPaul Mackerras 846*dc1c1ca3SStephen Rothwell void __KPROBES program_check_exception(struct pt_regs *regs) 84714cf11afSPaul Mackerras { 84814cf11afSPaul Mackerras unsigned int reason = get_reason(regs); 849*dc1c1ca3SStephen Rothwell #if defined(CONFIG_PPC32) && defined(CONFIG_MATH_EMULATION) 85014cf11afSPaul Mackerras extern int do_mathemu(struct pt_regs *regs); 85114cf11afSPaul Mackerras 85214cf11afSPaul Mackerras /* (reason & REASON_ILLEGAL) would be the obvious thing here, 85314cf11afSPaul Mackerras * but there seems to be a hardware bug on the 405GP (RevD) 85414cf11afSPaul Mackerras * that means ESR is sometimes set incorrectly - either to 85514cf11afSPaul Mackerras * ESR_DST (!?) or 0. In the process of chasing this with the 85614cf11afSPaul Mackerras * hardware people - not sure if it can happen on any illegal 85714cf11afSPaul Mackerras * instruction or only on FP instructions, whether there is a 85814cf11afSPaul Mackerras * pattern to occurences etc. -dgibson 31/Mar/2003 */ 85914cf11afSPaul Mackerras if (!(reason & REASON_TRAP) && do_mathemu(regs) == 0) { 86014cf11afSPaul Mackerras emulate_single_step(regs); 86114cf11afSPaul Mackerras return; 86214cf11afSPaul Mackerras } 863*dc1c1ca3SStephen Rothwell #endif 864*dc1c1ca3SStephen Rothwell 865*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 866*dc1c1ca3SStephen Rothwell if (debugger_fault_handler(regs)) 867*dc1c1ca3SStephen Rothwell return; 868*dc1c1ca3SStephen Rothwell #endif 86914cf11afSPaul Mackerras 87014cf11afSPaul Mackerras if (reason & REASON_FP) { 87114cf11afSPaul Mackerras /* IEEE FP exception */ 872*dc1c1ca3SStephen Rothwell parse_fpe(regs); 873*dc1c1ca3SStephen Rothwell } else if (reason & REASON_TRAP) { 87414cf11afSPaul Mackerras /* trap exception */ 875*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 876*dc1c1ca3SStephen Rothwell if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP) 877*dc1c1ca3SStephen Rothwell == NOTIFY_STOP) 878*dc1c1ca3SStephen Rothwell return; 879*dc1c1ca3SStephen Rothwell #endif 88014cf11afSPaul Mackerras if (debugger_bpt(regs)) 88114cf11afSPaul Mackerras return; 88214cf11afSPaul Mackerras if (check_bug_trap(regs)) { 88314cf11afSPaul Mackerras regs->nip += 4; 88414cf11afSPaul Mackerras return; 88514cf11afSPaul Mackerras } 886*dc1c1ca3SStephen Rothwell _exception(SIGTRAP, regs, TRAP_BRKPT, 887*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 888*dc1c1ca3SStephen Rothwell 0 889*dc1c1ca3SStephen Rothwell #else 890*dc1c1ca3SStephen Rothwell regs->nip 891*dc1c1ca3SStephen Rothwell #endif 892*dc1c1ca3SStephen Rothwell ); 893*dc1c1ca3SStephen Rothwell } else 894*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 895*dc1c1ca3SStephen Rothwell if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) 896*dc1c1ca3SStephen Rothwell #endif 897*dc1c1ca3SStephen Rothwell { 898*dc1c1ca3SStephen Rothwell /* Privileged or illegal instruction; try to emulate it. */ 89914cf11afSPaul Mackerras switch (emulate_instruction(regs)) { 90014cf11afSPaul Mackerras case 0: 90114cf11afSPaul Mackerras regs->nip += 4; 90214cf11afSPaul Mackerras emulate_single_step(regs); 903*dc1c1ca3SStephen Rothwell break; 90414cf11afSPaul Mackerras case -EFAULT: 90514cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 906*dc1c1ca3SStephen Rothwell break; 907*dc1c1ca3SStephen Rothwell default: 90814cf11afSPaul Mackerras if (reason & REASON_PRIVILEGED) 90914cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 91014cf11afSPaul Mackerras else 91114cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 912*dc1c1ca3SStephen Rothwell break; 913*dc1c1ca3SStephen Rothwell } 914*dc1c1ca3SStephen Rothwell } 91514cf11afSPaul Mackerras } 91614cf11afSPaul Mackerras 917*dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs) 91814cf11afSPaul Mackerras { 91914cf11afSPaul Mackerras int fixed; 92014cf11afSPaul Mackerras 92114cf11afSPaul Mackerras fixed = fix_alignment(regs); 92214cf11afSPaul Mackerras 92314cf11afSPaul Mackerras if (fixed == 1) { 92414cf11afSPaul Mackerras regs->nip += 4; /* skip over emulated instruction */ 92514cf11afSPaul Mackerras emulate_single_step(regs); 92614cf11afSPaul Mackerras return; 92714cf11afSPaul Mackerras } 92814cf11afSPaul Mackerras 92914cf11afSPaul Mackerras /* Operand address was bad */ 93014cf11afSPaul Mackerras if (fixed == -EFAULT) { 93114cf11afSPaul Mackerras if (user_mode(regs)) 932*dc1c1ca3SStephen Rothwell _exception(SIGSEGV, regs, 933*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 934*dc1c1ca3SStephen Rothwell SEGV_ACCERR, 935*dc1c1ca3SStephen Rothwell #else 936*dc1c1ca3SStephen Rothwell SEGV_MAPERR, 937*dc1c1ca3SStephen Rothwell #endif 938*dc1c1ca3SStephen Rothwell regs->dar); 93914cf11afSPaul Mackerras else 94014cf11afSPaul Mackerras /* Search exception table */ 94114cf11afSPaul Mackerras bad_page_fault(regs, regs->dar, SIGSEGV); 94214cf11afSPaul Mackerras return; 94314cf11afSPaul Mackerras } 944*dc1c1ca3SStephen Rothwell _exception(SIGBUS, regs, BUS_ADRALN, 945*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 946*dc1c1ca3SStephen Rothwell regs->dar 947*dc1c1ca3SStephen Rothwell #else 948*dc1c1ca3SStephen Rothwell regs->nip 949*dc1c1ca3SStephen Rothwell #endif 950*dc1c1ca3SStephen Rothwell ); 95114cf11afSPaul Mackerras } 95214cf11afSPaul Mackerras 953*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 95414cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs) 95514cf11afSPaul Mackerras { 95614cf11afSPaul Mackerras printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n", 95714cf11afSPaul Mackerras current, regs->gpr[1]); 95814cf11afSPaul Mackerras debugger(regs); 95914cf11afSPaul Mackerras show_regs(regs); 96014cf11afSPaul Mackerras panic("kernel stack overflow"); 96114cf11afSPaul Mackerras } 96214cf11afSPaul Mackerras 96314cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs) 96414cf11afSPaul Mackerras { 96514cf11afSPaul Mackerras printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n", 96614cf11afSPaul Mackerras regs->nip, regs->msr); 96714cf11afSPaul Mackerras debugger(regs); 96814cf11afSPaul Mackerras die("nonrecoverable exception", regs, SIGKILL); 96914cf11afSPaul Mackerras } 97014cf11afSPaul Mackerras 97114cf11afSPaul Mackerras void trace_syscall(struct pt_regs *regs) 97214cf11afSPaul Mackerras { 97314cf11afSPaul Mackerras printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld %s\n", 97414cf11afSPaul Mackerras current, current->pid, regs->nip, regs->link, regs->gpr[0], 97514cf11afSPaul Mackerras regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted()); 97614cf11afSPaul Mackerras } 977*dc1c1ca3SStephen Rothwell #endif /* CONFIG_PPC32 */ 97814cf11afSPaul Mackerras 979*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 980*dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs) 981*dc1c1ca3SStephen Rothwell { 982*dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable FP Unavailable Exception " 983*dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 984*dc1c1ca3SStephen Rothwell die("Unrecoverable FP Unavailable Exception", regs, SIGABRT); 985*dc1c1ca3SStephen Rothwell } 986*dc1c1ca3SStephen Rothwell #endif 987*dc1c1ca3SStephen Rothwell 988*dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs) 989*dc1c1ca3SStephen Rothwell { 990*dc1c1ca3SStephen Rothwell #if !defined(CONFIG_ALTIVEC) || defined(CONFIG_PPC64) 991*dc1c1ca3SStephen Rothwell if (user_mode(regs)) { 992*dc1c1ca3SStephen Rothwell /* A user program has executed an altivec instruction, 993*dc1c1ca3SStephen Rothwell but this kernel doesn't support altivec. */ 994*dc1c1ca3SStephen Rothwell _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 995*dc1c1ca3SStephen Rothwell return; 996*dc1c1ca3SStephen Rothwell } 997*dc1c1ca3SStephen Rothwell #endif 998*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 999*dc1c1ca3SStephen Rothwell { 1000*dc1c1ca3SStephen Rothwell static int kernel_altivec_count; 1001*dc1c1ca3SStephen Rothwell 1002*dc1c1ca3SStephen Rothwell /* The kernel has executed an altivec instruction without 1003*dc1c1ca3SStephen Rothwell first enabling altivec. Whinge but let it do it. */ 1004*dc1c1ca3SStephen Rothwell if (++kernel_altivec_count < 10) 1005*dc1c1ca3SStephen Rothwell printk(KERN_ERR "AltiVec used in kernel (task=%p, pc=%lx)\n", 1006*dc1c1ca3SStephen Rothwell current, regs->nip); 1007*dc1c1ca3SStephen Rothwell regs->msr |= MSR_VEC; 1008*dc1c1ca3SStephen Rothwell } 1009*dc1c1ca3SStephen Rothwell #else 1010*dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception " 1011*dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 1012*dc1c1ca3SStephen Rothwell die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT); 1013*dc1c1ca3SStephen Rothwell #endif 1014*dc1c1ca3SStephen Rothwell } 1015*dc1c1ca3SStephen Rothwell 1016*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 1017*dc1c1ca3SStephen Rothwell extern perf_irq_t perf_irq; 1018*dc1c1ca3SStephen Rothwell #endif 1019*dc1c1ca3SStephen Rothwell 1020*dc1c1ca3SStephen Rothwell #if defined(CONFIG_PPC64) || defined(CONFIG_E500) 1021*dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs) 1022*dc1c1ca3SStephen Rothwell { 1023*dc1c1ca3SStephen Rothwell perf_irq(regs); 1024*dc1c1ca3SStephen Rothwell } 1025*dc1c1ca3SStephen Rothwell #endif 1026*dc1c1ca3SStephen Rothwell 1027*dc1c1ca3SStephen Rothwell 1028*dc1c1ca3SStephen Rothwell #if defined(CONFIG_PPC32) && defined(CONFIG_8xx) 102914cf11afSPaul Mackerras void SoftwareEmulation(struct pt_regs *regs) 103014cf11afSPaul Mackerras { 103114cf11afSPaul Mackerras extern int do_mathemu(struct pt_regs *); 103214cf11afSPaul Mackerras extern int Soft_emulate_8xx(struct pt_regs *); 103314cf11afSPaul Mackerras int errcode; 103414cf11afSPaul Mackerras 103514cf11afSPaul Mackerras CHECK_FULL_REGS(regs); 103614cf11afSPaul Mackerras 103714cf11afSPaul Mackerras if (!user_mode(regs)) { 103814cf11afSPaul Mackerras debugger(regs); 103914cf11afSPaul Mackerras die("Kernel Mode Software FPU Emulation", regs, SIGFPE); 104014cf11afSPaul Mackerras } 104114cf11afSPaul Mackerras 104214cf11afSPaul Mackerras #ifdef CONFIG_MATH_EMULATION 104314cf11afSPaul Mackerras errcode = do_mathemu(regs); 104414cf11afSPaul Mackerras #else 104514cf11afSPaul Mackerras errcode = Soft_emulate_8xx(regs); 104614cf11afSPaul Mackerras #endif 104714cf11afSPaul Mackerras if (errcode) { 104814cf11afSPaul Mackerras if (errcode > 0) 104914cf11afSPaul Mackerras _exception(SIGFPE, regs, 0, 0); 105014cf11afSPaul Mackerras else if (errcode == -EFAULT) 105114cf11afSPaul Mackerras _exception(SIGSEGV, regs, 0, 0); 105214cf11afSPaul Mackerras else 105314cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 105414cf11afSPaul Mackerras } else 105514cf11afSPaul Mackerras emulate_single_step(regs); 105614cf11afSPaul Mackerras } 1057*dc1c1ca3SStephen Rothwell #endif /* defined(CONFIG_PPC32) && defined(CONFIG_8xx) */ 105814cf11afSPaul Mackerras 1059*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 106014cf11afSPaul Mackerras #if defined(CONFIG_40x) || defined(CONFIG_BOOKE) 106114cf11afSPaul Mackerras 106214cf11afSPaul Mackerras void DebugException(struct pt_regs *regs, unsigned long debug_status) 106314cf11afSPaul Mackerras { 106414cf11afSPaul Mackerras if (debug_status & DBSR_IC) { /* instruction completion */ 106514cf11afSPaul Mackerras regs->msr &= ~MSR_DE; 106614cf11afSPaul Mackerras if (user_mode(regs)) { 106714cf11afSPaul Mackerras current->thread.dbcr0 &= ~DBCR0_IC; 106814cf11afSPaul Mackerras } else { 106914cf11afSPaul Mackerras /* Disable instruction completion */ 107014cf11afSPaul Mackerras mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC); 107114cf11afSPaul Mackerras /* Clear the instruction completion event */ 107214cf11afSPaul Mackerras mtspr(SPRN_DBSR, DBSR_IC); 107314cf11afSPaul Mackerras if (debugger_sstep(regs)) 107414cf11afSPaul Mackerras return; 107514cf11afSPaul Mackerras } 107614cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_TRACE, 0); 107714cf11afSPaul Mackerras } 107814cf11afSPaul Mackerras } 107914cf11afSPaul Mackerras #endif /* CONFIG_4xx || CONFIG_BOOKE */ 108014cf11afSPaul Mackerras 108114cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT) 108214cf11afSPaul Mackerras void TAUException(struct pt_regs *regs) 108314cf11afSPaul Mackerras { 108414cf11afSPaul Mackerras printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n", 108514cf11afSPaul Mackerras regs->nip, regs->msr, regs->trap, print_tainted()); 108614cf11afSPaul Mackerras } 108714cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */ 1088*dc1c1ca3SStephen Rothwell #endif /* CONFIG_PPC32*/ 108914cf11afSPaul Mackerras 109014cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC 1091*dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs) 109214cf11afSPaul Mackerras { 109314cf11afSPaul Mackerras int err; 1094*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 1095*dc1c1ca3SStephen Rothwell siginfo_t info; 1096*dc1c1ca3SStephen Rothwell #endif 109714cf11afSPaul Mackerras 1098*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 109914cf11afSPaul Mackerras preempt_disable(); 110014cf11afSPaul Mackerras if (regs->msr & MSR_VEC) 110114cf11afSPaul Mackerras giveup_altivec(current); 110214cf11afSPaul Mackerras preempt_enable(); 1103*dc1c1ca3SStephen Rothwell #endif 110414cf11afSPaul Mackerras if (!user_mode(regs)) { 110514cf11afSPaul Mackerras printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode" 110614cf11afSPaul Mackerras " at %lx\n", regs->nip); 1107*dc1c1ca3SStephen Rothwell die("Kernel " 1108*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 1109*dc1c1ca3SStephen Rothwell "VMX/" 1110*dc1c1ca3SStephen Rothwell #endif 1111*dc1c1ca3SStephen Rothwell "Altivec assist exception", regs, SIGILL); 111214cf11afSPaul Mackerras } 111314cf11afSPaul Mackerras 1114*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 1115*dc1c1ca3SStephen Rothwell flush_altivec_to_thread(current); 1116*dc1c1ca3SStephen Rothwell #endif /* CONFIG_PPC64 */ 1117*dc1c1ca3SStephen Rothwell 111814cf11afSPaul Mackerras err = emulate_altivec(regs); 111914cf11afSPaul Mackerras if (err == 0) { 112014cf11afSPaul Mackerras regs->nip += 4; /* skip emulated instruction */ 112114cf11afSPaul Mackerras emulate_single_step(regs); 112214cf11afSPaul Mackerras return; 112314cf11afSPaul Mackerras } 112414cf11afSPaul Mackerras 112514cf11afSPaul Mackerras if (err == -EFAULT) { 112614cf11afSPaul Mackerras /* got an error reading the instruction */ 1127*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 112814cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 1129*dc1c1ca3SStephen Rothwell #else 1130*dc1c1ca3SStephen Rothwell info.si_signo = SIGSEGV; 1131*dc1c1ca3SStephen Rothwell info.si_errno = 0; 1132*dc1c1ca3SStephen Rothwell info.si_code = SEGV_MAPERR; 1133*dc1c1ca3SStephen Rothwell info.si_addr = (void __user *) regs->nip; 1134*dc1c1ca3SStephen Rothwell force_sig_info(SIGSEGV, &info, current); 1135*dc1c1ca3SStephen Rothwell #endif 113614cf11afSPaul Mackerras } else { 113714cf11afSPaul Mackerras /* didn't recognize the instruction */ 113814cf11afSPaul Mackerras /* XXX quick hack for now: set the non-Java bit in the VSCR */ 113914cf11afSPaul Mackerras if (printk_ratelimit()) 114014cf11afSPaul Mackerras printk(KERN_ERR "Unrecognized altivec instruction " 114114cf11afSPaul Mackerras "in %s at %lx\n", current->comm, regs->nip); 114214cf11afSPaul Mackerras current->thread.vscr.u[3] |= 0x10000; 114314cf11afSPaul Mackerras } 114414cf11afSPaul Mackerras } 114514cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */ 114614cf11afSPaul Mackerras 1147*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 114814cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE 114914cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address, 115014cf11afSPaul Mackerras unsigned long error_code) 115114cf11afSPaul Mackerras { 115214cf11afSPaul Mackerras /* We treat cache locking instructions from the user 115314cf11afSPaul Mackerras * as priv ops, in the future we could try to do 115414cf11afSPaul Mackerras * something smarter 115514cf11afSPaul Mackerras */ 115614cf11afSPaul Mackerras if (error_code & (ESR_DLK|ESR_ILK)) 115714cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 115814cf11afSPaul Mackerras return; 115914cf11afSPaul Mackerras } 116014cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */ 116114cf11afSPaul Mackerras 116214cf11afSPaul Mackerras #ifdef CONFIG_SPE 116314cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs) 116414cf11afSPaul Mackerras { 116514cf11afSPaul Mackerras unsigned long spefscr; 116614cf11afSPaul Mackerras int fpexc_mode; 116714cf11afSPaul Mackerras int code = 0; 116814cf11afSPaul Mackerras 116914cf11afSPaul Mackerras spefscr = current->thread.spefscr; 117014cf11afSPaul Mackerras fpexc_mode = current->thread.fpexc_mode; 117114cf11afSPaul Mackerras 117214cf11afSPaul Mackerras /* Hardware does not neccessarily set sticky 117314cf11afSPaul Mackerras * underflow/overflow/invalid flags */ 117414cf11afSPaul Mackerras if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) { 117514cf11afSPaul Mackerras code = FPE_FLTOVF; 117614cf11afSPaul Mackerras spefscr |= SPEFSCR_FOVFS; 117714cf11afSPaul Mackerras } 117814cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) { 117914cf11afSPaul Mackerras code = FPE_FLTUND; 118014cf11afSPaul Mackerras spefscr |= SPEFSCR_FUNFS; 118114cf11afSPaul Mackerras } 118214cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV)) 118314cf11afSPaul Mackerras code = FPE_FLTDIV; 118414cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) { 118514cf11afSPaul Mackerras code = FPE_FLTINV; 118614cf11afSPaul Mackerras spefscr |= SPEFSCR_FINVS; 118714cf11afSPaul Mackerras } 118814cf11afSPaul Mackerras else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES)) 118914cf11afSPaul Mackerras code = FPE_FLTRES; 119014cf11afSPaul Mackerras 119114cf11afSPaul Mackerras current->thread.spefscr = spefscr; 119214cf11afSPaul Mackerras 119314cf11afSPaul Mackerras _exception(SIGFPE, regs, code, regs->nip); 119414cf11afSPaul Mackerras return; 119514cf11afSPaul Mackerras } 119614cf11afSPaul Mackerras #endif 1197*dc1c1ca3SStephen Rothwell #endif /* CONFIG_PPC32 */ 119814cf11afSPaul Mackerras 1199*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 1200*dc1c1ca3SStephen Rothwell /* 1201*dc1c1ca3SStephen Rothwell * We enter here if we get an unrecoverable exception, that is, one 1202*dc1c1ca3SStephen Rothwell * that happened at a point where the RI (recoverable interrupt) bit 1203*dc1c1ca3SStephen Rothwell * in the MSR is 0. This indicates that SRR0/1 are live, and that 1204*dc1c1ca3SStephen Rothwell * we therefore lost state by taking this exception. 1205*dc1c1ca3SStephen Rothwell */ 1206*dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs) 1207*dc1c1ca3SStephen Rothwell { 1208*dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n", 1209*dc1c1ca3SStephen Rothwell regs->trap, regs->nip); 1210*dc1c1ca3SStephen Rothwell die("Unrecoverable exception", regs, SIGABRT); 1211*dc1c1ca3SStephen Rothwell } 1212*dc1c1ca3SStephen Rothwell #endif /* CONFIG_PPC64 */ 1213*dc1c1ca3SStephen Rothwell 1214*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32 121514cf11afSPaul Mackerras #ifdef CONFIG_BOOKE_WDT 121614cf11afSPaul Mackerras /* 121714cf11afSPaul Mackerras * Default handler for a Watchdog exception, 121814cf11afSPaul Mackerras * spins until a reboot occurs 121914cf11afSPaul Mackerras */ 122014cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs) 122114cf11afSPaul Mackerras { 122214cf11afSPaul Mackerras /* Generic WatchdogHandler, implement your own */ 122314cf11afSPaul Mackerras mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE)); 122414cf11afSPaul Mackerras return; 122514cf11afSPaul Mackerras } 122614cf11afSPaul Mackerras 122714cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs) 122814cf11afSPaul Mackerras { 122914cf11afSPaul Mackerras printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n"); 123014cf11afSPaul Mackerras WatchdogHandler(regs); 123114cf11afSPaul Mackerras } 123214cf11afSPaul Mackerras #endif 1233*dc1c1ca3SStephen Rothwell #endif /* CONFIG_PPC32 */ 1234*dc1c1ca3SStephen Rothwell 1235*dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 1236*dc1c1ca3SStephen Rothwell /* 1237*dc1c1ca3SStephen Rothwell * We enter here if we discover during exception entry that we are 1238*dc1c1ca3SStephen Rothwell * running in supervisor mode with a userspace value in the stack pointer. 1239*dc1c1ca3SStephen Rothwell */ 1240*dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs) 1241*dc1c1ca3SStephen Rothwell { 1242*dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n", 1243*dc1c1ca3SStephen Rothwell regs->gpr[1], regs->nip); 1244*dc1c1ca3SStephen Rothwell die("Bad kernel stack pointer", regs, SIGABRT); 1245*dc1c1ca3SStephen Rothwell } 1246*dc1c1ca3SStephen Rothwell #endif 124714cf11afSPaul Mackerras 124814cf11afSPaul Mackerras void __init trap_init(void) 124914cf11afSPaul Mackerras { 125014cf11afSPaul Mackerras } 1251