114cf11afSPaul Mackerras /* 214cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 3fe04b112SScott Wood * Copyright 2007-2010 Freescale Semiconductor, Inc. 414cf11afSPaul Mackerras * 514cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or 614cf11afSPaul Mackerras * modify it under the terms of the GNU General Public License 714cf11afSPaul Mackerras * as published by the Free Software Foundation; either version 814cf11afSPaul Mackerras * 2 of the License, or (at your option) any later version. 914cf11afSPaul Mackerras * 1014cf11afSPaul Mackerras * Modified by Cort Dougan (cort@cs.nmt.edu) 1114cf11afSPaul Mackerras * and Paul Mackerras (paulus@samba.org) 1214cf11afSPaul Mackerras */ 1314cf11afSPaul Mackerras 1414cf11afSPaul Mackerras /* 1514cf11afSPaul Mackerras * This file handles the architecture-dependent parts of hardware exceptions 1614cf11afSPaul Mackerras */ 1714cf11afSPaul Mackerras 1814cf11afSPaul Mackerras #include <linux/errno.h> 1914cf11afSPaul Mackerras #include <linux/sched.h> 20b17b0153SIngo Molnar #include <linux/sched/debug.h> 2114cf11afSPaul Mackerras #include <linux/kernel.h> 2214cf11afSPaul Mackerras #include <linux/mm.h> 2314cf11afSPaul Mackerras #include <linux/stddef.h> 2414cf11afSPaul Mackerras #include <linux/unistd.h> 258dad3f92SPaul Mackerras #include <linux/ptrace.h> 2614cf11afSPaul Mackerras #include <linux/user.h> 2714cf11afSPaul Mackerras #include <linux/interrupt.h> 2814cf11afSPaul Mackerras #include <linux/init.h> 298a39b05fSPaul Gortmaker #include <linux/extable.h> 308a39b05fSPaul Gortmaker #include <linux/module.h> /* print_modules */ 318dad3f92SPaul Mackerras #include <linux/prctl.h> 3214cf11afSPaul Mackerras #include <linux/delay.h> 3314cf11afSPaul Mackerras #include <linux/kprobes.h> 34cc532915SMichael Ellerman #include <linux/kexec.h> 355474c120SMichael Hanselmann #include <linux/backlight.h> 3673c9ceabSJeremy Fitzhardinge #include <linux/bug.h> 371eeb66a1SChristoph Hellwig #include <linux/kdebug.h> 3876462232SChristian Dietrich #include <linux/ratelimit.h> 39ba12eedeSLi Zhong #include <linux/context_tracking.h> 4014cf11afSPaul Mackerras 4180947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h> 4214cf11afSPaul Mackerras #include <asm/pgtable.h> 437c0f6ba6SLinus Torvalds #include <linux/uaccess.h> 447644d581SMichael Ellerman #include <asm/debugfs.h> 4514cf11afSPaul Mackerras #include <asm/io.h> 4686417780SPaul Mackerras #include <asm/machdep.h> 4786417780SPaul Mackerras #include <asm/rtas.h> 48f7f6f4feSDavid Gibson #include <asm/pmc.h> 4914cf11afSPaul Mackerras #include <asm/reg.h> 5014cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT 5114cf11afSPaul Mackerras #include <asm/backlight.h> 5214cf11afSPaul Mackerras #endif 53dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 5486417780SPaul Mackerras #include <asm/firmware.h> 55dc1c1ca3SStephen Rothwell #include <asm/processor.h> 566ce6c629SMichael Neuling #include <asm/tm.h> 57dc1c1ca3SStephen Rothwell #endif 58c0ce7d08SDavid Wilder #include <asm/kexec.h> 5916c57b36SKumar Gala #include <asm/ppc-opcode.h> 60cce1f106SShaohui Xie #include <asm/rio.h> 61ebaeb5aeSMahesh Salgaonkar #include <asm/fadump.h> 62ae3a197eSDavid Howells #include <asm/switch_to.h> 63f54db641SMichael Neuling #include <asm/tm.h> 64ae3a197eSDavid Howells #include <asm/debug.h> 6542f5b4caSDaniel Axtens #include <asm/asm-prototypes.h> 66fd7bacbcSMahesh Salgaonkar #include <asm/hmi.h> 674e0e3435SHongtao Jia #include <sysdev/fsl_pci.h> 686cc89badSNaveen N. Rao #include <asm/kprobes.h> 69dc1c1ca3SStephen Rothwell 70da665885SThiago Jung Bauermann #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC_CORE) 715be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly; 725be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly; 735be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly; 745be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly; 755be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly; 769422de3eSMichael Neuling int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly; 775be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly; 7814cf11afSPaul Mackerras 7914cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger); 8014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi); 8114cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt); 8214cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep); 8314cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match); 849422de3eSMichael Neuling EXPORT_SYMBOL(__debugger_break_match); 8514cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler); 8614cf11afSPaul Mackerras #endif 8714cf11afSPaul Mackerras 888b3c34cfSMichael Neuling /* Transactional Memory trap debug */ 898b3c34cfSMichael Neuling #ifdef TM_DEBUG_SW 908b3c34cfSMichael Neuling #define TM_DEBUG(x...) printk(KERN_INFO x) 918b3c34cfSMichael Neuling #else 928b3c34cfSMichael Neuling #define TM_DEBUG(x...) do { } while(0) 938b3c34cfSMichael Neuling #endif 948b3c34cfSMichael Neuling 9514cf11afSPaul Mackerras /* 9614cf11afSPaul Mackerras * Trap & Exception support 9714cf11afSPaul Mackerras */ 9814cf11afSPaul Mackerras 996031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT 1006031d9d9Santon@samba.org static void pmac_backlight_unblank(void) 1016031d9d9Santon@samba.org { 1026031d9d9Santon@samba.org mutex_lock(&pmac_backlight_mutex); 1036031d9d9Santon@samba.org if (pmac_backlight) { 1046031d9d9Santon@samba.org struct backlight_properties *props; 1056031d9d9Santon@samba.org 1066031d9d9Santon@samba.org props = &pmac_backlight->props; 1076031d9d9Santon@samba.org props->brightness = props->max_brightness; 1086031d9d9Santon@samba.org props->power = FB_BLANK_UNBLANK; 1096031d9d9Santon@samba.org backlight_update_status(pmac_backlight); 1106031d9d9Santon@samba.org } 1116031d9d9Santon@samba.org mutex_unlock(&pmac_backlight_mutex); 1126031d9d9Santon@samba.org } 1136031d9d9Santon@samba.org #else 1146031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { } 1156031d9d9Santon@samba.org #endif 1166031d9d9Santon@samba.org 117760ca4dcSAnton Blanchard static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED; 118760ca4dcSAnton Blanchard static int die_owner = -1; 119760ca4dcSAnton Blanchard static unsigned int die_nest_count; 120c0ce7d08SDavid Wilder static int die_counter; 121760ca4dcSAnton Blanchard 12203465f89SNicholas Piggin static unsigned long oops_begin(struct pt_regs *regs) 123760ca4dcSAnton Blanchard { 124760ca4dcSAnton Blanchard int cpu; 12534c2a14fSanton@samba.org unsigned long flags; 12614cf11afSPaul Mackerras 127293e4688Santon@samba.org oops_enter(); 128293e4688Santon@samba.org 129760ca4dcSAnton Blanchard /* racy, but better than risking deadlock. */ 130760ca4dcSAnton Blanchard raw_local_irq_save(flags); 131760ca4dcSAnton Blanchard cpu = smp_processor_id(); 132760ca4dcSAnton Blanchard if (!arch_spin_trylock(&die_lock)) { 133760ca4dcSAnton Blanchard if (cpu == die_owner) 134760ca4dcSAnton Blanchard /* nested oops. should stop eventually */; 135760ca4dcSAnton Blanchard else 136760ca4dcSAnton Blanchard arch_spin_lock(&die_lock); 137760ca4dcSAnton Blanchard } 138760ca4dcSAnton Blanchard die_nest_count++; 139760ca4dcSAnton Blanchard die_owner = cpu; 14014cf11afSPaul Mackerras console_verbose(); 14114cf11afSPaul Mackerras bust_spinlocks(1); 1426031d9d9Santon@samba.org if (machine_is(powermac)) 1436031d9d9Santon@samba.org pmac_backlight_unblank(); 144760ca4dcSAnton Blanchard return flags; 14534c2a14fSanton@samba.org } 14603465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_begin); 1475474c120SMichael Hanselmann 14803465f89SNicholas Piggin static void oops_end(unsigned long flags, struct pt_regs *regs, 149760ca4dcSAnton Blanchard int signr) 150760ca4dcSAnton Blanchard { 15114cf11afSPaul Mackerras bust_spinlocks(0); 152373d4d09SRusty Russell add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE); 153760ca4dcSAnton Blanchard die_nest_count--; 15458154c8cSAnton Blanchard oops_exit(); 15558154c8cSAnton Blanchard printk("\n"); 1567458e8b2SNicholas Piggin if (!die_nest_count) { 157760ca4dcSAnton Blanchard /* Nest count reaches zero, release the lock. */ 1587458e8b2SNicholas Piggin die_owner = -1; 159760ca4dcSAnton Blanchard arch_spin_unlock(&die_lock); 1607458e8b2SNicholas Piggin } 161760ca4dcSAnton Blanchard raw_local_irq_restore(flags); 162cc532915SMichael Ellerman 163ebaeb5aeSMahesh Salgaonkar crash_fadump(regs, "die oops"); 164ebaeb5aeSMahesh Salgaonkar 1659b00ac06SAnton Blanchard /* 1669b00ac06SAnton Blanchard * A system reset (0x100) is a request to dump, so we always send 1679b00ac06SAnton Blanchard * it through the crashdump code. 1689b00ac06SAnton Blanchard */ 1699b00ac06SAnton Blanchard if (kexec_should_crash(current) || (TRAP(regs) == 0x100)) { 170cc532915SMichael Ellerman crash_kexec(regs); 1719b00ac06SAnton Blanchard 1729b00ac06SAnton Blanchard /* 1739b00ac06SAnton Blanchard * We aren't the primary crash CPU. We need to send it 1749b00ac06SAnton Blanchard * to a holding pattern to avoid it ending up in the panic 1759b00ac06SAnton Blanchard * code. 1769b00ac06SAnton Blanchard */ 177c0ce7d08SDavid Wilder crash_kexec_secondary(regs); 1789b00ac06SAnton Blanchard } 17914cf11afSPaul Mackerras 180760ca4dcSAnton Blanchard if (!signr) 181760ca4dcSAnton Blanchard return; 182760ca4dcSAnton Blanchard 18358154c8cSAnton Blanchard /* 18458154c8cSAnton Blanchard * While our oops output is serialised by a spinlock, output 18558154c8cSAnton Blanchard * from panic() called below can race and corrupt it. If we 18658154c8cSAnton Blanchard * know we are going to panic, delay for 1 second so we have a 18758154c8cSAnton Blanchard * chance to get clean backtraces from all CPUs that are oopsing. 18858154c8cSAnton Blanchard */ 18958154c8cSAnton Blanchard if (in_interrupt() || panic_on_oops || !current->pid || 19058154c8cSAnton Blanchard is_global_init(current)) { 19158154c8cSAnton Blanchard mdelay(MSEC_PER_SEC); 19258154c8cSAnton Blanchard } 19358154c8cSAnton Blanchard 19414cf11afSPaul Mackerras if (in_interrupt()) 19514cf11afSPaul Mackerras panic("Fatal exception in interrupt"); 196cea6a4baSHorms if (panic_on_oops) 197012c437dSHorms panic("Fatal exception"); 198760ca4dcSAnton Blanchard do_exit(signr); 199760ca4dcSAnton Blanchard } 20003465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_end); 201cea6a4baSHorms 20203465f89SNicholas Piggin static int __die(const char *str, struct pt_regs *regs, long err) 203760ca4dcSAnton Blanchard { 204760ca4dcSAnton Blanchard printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter); 205760ca4dcSAnton Blanchard #ifdef CONFIG_PREEMPT 206760ca4dcSAnton Blanchard printk("PREEMPT "); 207760ca4dcSAnton Blanchard #endif 208760ca4dcSAnton Blanchard #ifdef CONFIG_SMP 209760ca4dcSAnton Blanchard printk("SMP NR_CPUS=%d ", NR_CPUS); 210760ca4dcSAnton Blanchard #endif 211e7df0d88SJoonsoo Kim if (debug_pagealloc_enabled()) 212760ca4dcSAnton Blanchard printk("DEBUG_PAGEALLOC "); 213760ca4dcSAnton Blanchard #ifdef CONFIG_NUMA 214760ca4dcSAnton Blanchard printk("NUMA "); 215760ca4dcSAnton Blanchard #endif 216760ca4dcSAnton Blanchard printk("%s\n", ppc_md.name ? ppc_md.name : ""); 217760ca4dcSAnton Blanchard 218760ca4dcSAnton Blanchard if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP) 219760ca4dcSAnton Blanchard return 1; 220760ca4dcSAnton Blanchard 221760ca4dcSAnton Blanchard print_modules(); 222760ca4dcSAnton Blanchard show_regs(regs); 22314cf11afSPaul Mackerras 22414cf11afSPaul Mackerras return 0; 22514cf11afSPaul Mackerras } 22603465f89SNicholas Piggin NOKPROBE_SYMBOL(__die); 22714cf11afSPaul Mackerras 228760ca4dcSAnton Blanchard void die(const char *str, struct pt_regs *regs, long err) 229760ca4dcSAnton Blanchard { 2306f44b20eSNicholas Piggin unsigned long flags; 231760ca4dcSAnton Blanchard 2326f44b20eSNicholas Piggin if (debugger(regs)) 2336f44b20eSNicholas Piggin return; 2346f44b20eSNicholas Piggin 2356f44b20eSNicholas Piggin flags = oops_begin(regs); 236760ca4dcSAnton Blanchard if (__die(str, regs, err)) 237760ca4dcSAnton Blanchard err = 0; 238760ca4dcSAnton Blanchard oops_end(flags, regs, err); 239760ca4dcSAnton Blanchard } 24015770a13SNaveen N. Rao NOKPROBE_SYMBOL(die); 241760ca4dcSAnton Blanchard 24225baa35bSOleg Nesterov void user_single_step_siginfo(struct task_struct *tsk, 24325baa35bSOleg Nesterov struct pt_regs *regs, siginfo_t *info) 24425baa35bSOleg Nesterov { 24525baa35bSOleg Nesterov memset(info, 0, sizeof(*info)); 24625baa35bSOleg Nesterov info->si_signo = SIGTRAP; 24725baa35bSOleg Nesterov info->si_code = TRAP_TRACE; 24825baa35bSOleg Nesterov info->si_addr = (void __user *)regs->nip; 24925baa35bSOleg Nesterov } 25025baa35bSOleg Nesterov 25114cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr) 25214cf11afSPaul Mackerras { 25314cf11afSPaul Mackerras siginfo_t info; 254d0c3d534SOlof Johansson const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \ 255d0c3d534SOlof Johansson "at %08lx nip %08lx lr %08lx code %x\n"; 256d0c3d534SOlof Johansson const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \ 257d0c3d534SOlof Johansson "at %016lx nip %016lx lr %016lx code %x\n"; 25814cf11afSPaul Mackerras 25914cf11afSPaul Mackerras if (!user_mode(regs)) { 260760ca4dcSAnton Blanchard die("Exception in kernel mode", regs, signr); 26114cf11afSPaul Mackerras return; 262760ca4dcSAnton Blanchard } 263760ca4dcSAnton Blanchard 264760ca4dcSAnton Blanchard if (show_unhandled_signals && unhandled_signal(current, signr)) { 26576462232SChristian Dietrich printk_ratelimited(regs->msr & MSR_64BIT ? fmt64 : fmt32, 266d0c3d534SOlof Johansson current->comm, current->pid, signr, 267d0c3d534SOlof Johansson addr, regs->nip, regs->link, code); 26814cf11afSPaul Mackerras } 26914cf11afSPaul Mackerras 270a3512b2dSBenjamin Herrenschmidt if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs)) 2719f2f79e3SBenjamin Herrenschmidt local_irq_enable(); 2729f2f79e3SBenjamin Herrenschmidt 27341ab5266SAnanth N Mavinakayanahalli current->thread.trap_nr = code; 27414cf11afSPaul Mackerras memset(&info, 0, sizeof(info)); 27514cf11afSPaul Mackerras info.si_signo = signr; 27614cf11afSPaul Mackerras info.si_code = code; 27714cf11afSPaul Mackerras info.si_addr = (void __user *) addr; 27814cf11afSPaul Mackerras force_sig_info(signr, &info, current); 27914cf11afSPaul Mackerras } 28014cf11afSPaul Mackerras 28114cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs) 28214cf11afSPaul Mackerras { 2832b4f3ac5SNicholas Piggin /* 2842b4f3ac5SNicholas Piggin * Avoid crashes in case of nested NMI exceptions. Recoverability 2852b4f3ac5SNicholas Piggin * is determined by RI and in_nmi 2862b4f3ac5SNicholas Piggin */ 2872b4f3ac5SNicholas Piggin bool nested = in_nmi(); 2882b4f3ac5SNicholas Piggin if (!nested) 2892b4f3ac5SNicholas Piggin nmi_enter(); 2902b4f3ac5SNicholas Piggin 291ca41ad43SNicholas Piggin __this_cpu_inc(irq_stat.sreset_irqs); 292ca41ad43SNicholas Piggin 29314cf11afSPaul Mackerras /* See if any machine dependent calls */ 294c902be71SArnd Bergmann if (ppc_md.system_reset_exception) { 295c902be71SArnd Bergmann if (ppc_md.system_reset_exception(regs)) 296c4f3b52cSNicholas Piggin goto out; 297c902be71SArnd Bergmann } 29814cf11afSPaul Mackerras 2998dad3f92SPaul Mackerras die("System Reset", regs, SIGABRT); 30014cf11afSPaul Mackerras 301c4f3b52cSNicholas Piggin out: 302c4f3b52cSNicholas Piggin #ifdef CONFIG_PPC_BOOK3S_64 303c4f3b52cSNicholas Piggin BUG_ON(get_paca()->in_nmi == 0); 304c4f3b52cSNicholas Piggin if (get_paca()->in_nmi > 1) 305c4f3b52cSNicholas Piggin panic("Unrecoverable nested System Reset"); 306c4f3b52cSNicholas Piggin #endif 30714cf11afSPaul Mackerras /* Must die if the interrupt is not recoverable */ 30814cf11afSPaul Mackerras if (!(regs->msr & MSR_RI)) 30914cf11afSPaul Mackerras panic("Unrecoverable System Reset"); 31014cf11afSPaul Mackerras 3112b4f3ac5SNicholas Piggin if (!nested) 3122b4f3ac5SNicholas Piggin nmi_exit(); 3132b4f3ac5SNicholas Piggin 31414cf11afSPaul Mackerras /* What should we do here? We could issue a shutdown or hard reset. */ 31514cf11afSPaul Mackerras } 3161e9b4507SMahesh Salgaonkar 31714cf11afSPaul Mackerras /* 31814cf11afSPaul Mackerras * I/O accesses can cause machine checks on powermacs. 31914cf11afSPaul Mackerras * Check if the NIP corresponds to the address of a sync 32014cf11afSPaul Mackerras * instruction for which there is an entry in the exception 32114cf11afSPaul Mackerras * table. 32214cf11afSPaul Mackerras * Note that the 601 only takes a machine check on TEA 32314cf11afSPaul Mackerras * (transfer error ack) signal assertion, and does not 32414cf11afSPaul Mackerras * set any of the top 16 bits of SRR1. 32514cf11afSPaul Mackerras * -- paulus. 32614cf11afSPaul Mackerras */ 32714cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs) 32814cf11afSPaul Mackerras { 32968a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32 33014cf11afSPaul Mackerras unsigned long msr = regs->msr; 33114cf11afSPaul Mackerras const struct exception_table_entry *entry; 33214cf11afSPaul Mackerras unsigned int *nip = (unsigned int *)regs->nip; 33314cf11afSPaul Mackerras 33414cf11afSPaul Mackerras if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000))) 33514cf11afSPaul Mackerras && (entry = search_exception_tables(regs->nip)) != NULL) { 33614cf11afSPaul Mackerras /* 33714cf11afSPaul Mackerras * Check that it's a sync instruction, or somewhere 33814cf11afSPaul Mackerras * in the twi; isync; nop sequence that inb/inw/inl uses. 33914cf11afSPaul Mackerras * As the address is in the exception table 34014cf11afSPaul Mackerras * we should be able to read the instr there. 34114cf11afSPaul Mackerras * For the debug message, we look at the preceding 34214cf11afSPaul Mackerras * load or store. 34314cf11afSPaul Mackerras */ 344ddc6cd0dSChristophe Leroy if (*nip == PPC_INST_NOP) 34514cf11afSPaul Mackerras nip -= 2; 346ddc6cd0dSChristophe Leroy else if (*nip == PPC_INST_ISYNC) 34714cf11afSPaul Mackerras --nip; 348ddc6cd0dSChristophe Leroy if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) { 34914cf11afSPaul Mackerras unsigned int rb; 35014cf11afSPaul Mackerras 35114cf11afSPaul Mackerras --nip; 35214cf11afSPaul Mackerras rb = (*nip >> 11) & 0x1f; 35314cf11afSPaul Mackerras printk(KERN_DEBUG "%s bad port %lx at %p\n", 35414cf11afSPaul Mackerras (*nip & 0x100)? "OUT to": "IN from", 35514cf11afSPaul Mackerras regs->gpr[rb] - _IO_BASE, nip); 35614cf11afSPaul Mackerras regs->msr |= MSR_RI; 35761a92f70SNicholas Piggin regs->nip = extable_fixup(entry); 35814cf11afSPaul Mackerras return 1; 35914cf11afSPaul Mackerras } 36014cf11afSPaul Mackerras } 36168a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */ 36214cf11afSPaul Mackerras return 0; 36314cf11afSPaul Mackerras } 36414cf11afSPaul Mackerras 365172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS 36614cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception 36714cf11afSPaul Mackerras is in the ESR. */ 36814cf11afSPaul Mackerras #define get_reason(regs) ((regs)->dsisr) 36914cf11afSPaul Mackerras #define REASON_FP ESR_FP 37014cf11afSPaul Mackerras #define REASON_ILLEGAL (ESR_PIL | ESR_PUO) 37114cf11afSPaul Mackerras #define REASON_PRIVILEGED ESR_PPR 37214cf11afSPaul Mackerras #define REASON_TRAP ESR_PTR 37314cf11afSPaul Mackerras 37414cf11afSPaul Mackerras /* single-step stuff */ 37551ae8d4aSBharat Bhushan #define single_stepping(regs) (current->thread.debug.dbcr0 & DBCR0_IC) 37651ae8d4aSBharat Bhushan #define clear_single_step(regs) (current->thread.debug.dbcr0 &= ~DBCR0_IC) 37714cf11afSPaul Mackerras 37814cf11afSPaul Mackerras #else 37914cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program 38014cf11afSPaul Mackerras exception is in the MSR. */ 38114cf11afSPaul Mackerras #define get_reason(regs) ((regs)->msr) 382*d30a5a52SMichael Ellerman #define REASON_TM SRR1_PROGTM 383*d30a5a52SMichael Ellerman #define REASON_FP SRR1_PROGFPE 384*d30a5a52SMichael Ellerman #define REASON_ILLEGAL SRR1_PROGILL 385*d30a5a52SMichael Ellerman #define REASON_PRIVILEGED SRR1_PROGPRIV 386*d30a5a52SMichael Ellerman #define REASON_TRAP SRR1_PROGTRAP 38714cf11afSPaul Mackerras 38814cf11afSPaul Mackerras #define single_stepping(regs) ((regs)->msr & MSR_SE) 38914cf11afSPaul Mackerras #define clear_single_step(regs) ((regs)->msr &= ~MSR_SE) 39014cf11afSPaul Mackerras #endif 39114cf11afSPaul Mackerras 3920d0935b3SMichael Ellerman #if defined(CONFIG_E500) 393fe04b112SScott Wood int machine_check_e500mc(struct pt_regs *regs) 394fe04b112SScott Wood { 395fe04b112SScott Wood unsigned long mcsr = mfspr(SPRN_MCSR); 396fe04b112SScott Wood unsigned long reason = mcsr; 397fe04b112SScott Wood int recoverable = 1; 398fe04b112SScott Wood 39982a9a480SScott Wood if (reason & MCSR_LD) { 400cce1f106SShaohui Xie recoverable = fsl_rio_mcheck_exception(regs); 401cce1f106SShaohui Xie if (recoverable == 1) 402cce1f106SShaohui Xie goto silent_out; 403cce1f106SShaohui Xie } 404cce1f106SShaohui Xie 405fe04b112SScott Wood printk("Machine check in kernel mode.\n"); 406fe04b112SScott Wood printk("Caused by (from MCSR=%lx): ", reason); 407fe04b112SScott Wood 408fe04b112SScott Wood if (reason & MCSR_MCP) 409fe04b112SScott Wood printk("Machine Check Signal\n"); 410fe04b112SScott Wood 411fe04b112SScott Wood if (reason & MCSR_ICPERR) { 412fe04b112SScott Wood printk("Instruction Cache Parity Error\n"); 413fe04b112SScott Wood 414fe04b112SScott Wood /* 415fe04b112SScott Wood * This is recoverable by invalidating the i-cache. 416fe04b112SScott Wood */ 417fe04b112SScott Wood mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI); 418fe04b112SScott Wood while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI) 419fe04b112SScott Wood ; 420fe04b112SScott Wood 421fe04b112SScott Wood /* 422fe04b112SScott Wood * This will generally be accompanied by an instruction 423fe04b112SScott Wood * fetch error report -- only treat MCSR_IF as fatal 424fe04b112SScott Wood * if it wasn't due to an L1 parity error. 425fe04b112SScott Wood */ 426fe04b112SScott Wood reason &= ~MCSR_IF; 427fe04b112SScott Wood } 428fe04b112SScott Wood 429fe04b112SScott Wood if (reason & MCSR_DCPERR_MC) { 430fe04b112SScott Wood printk("Data Cache Parity Error\n"); 43137caf9f2SKumar Gala 43237caf9f2SKumar Gala /* 43337caf9f2SKumar Gala * In write shadow mode we auto-recover from the error, but it 43437caf9f2SKumar Gala * may still get logged and cause a machine check. We should 43537caf9f2SKumar Gala * only treat the non-write shadow case as non-recoverable. 43637caf9f2SKumar Gala */ 43737caf9f2SKumar Gala if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS)) 438fe04b112SScott Wood recoverable = 0; 439fe04b112SScott Wood } 440fe04b112SScott Wood 441fe04b112SScott Wood if (reason & MCSR_L2MMU_MHIT) { 442fe04b112SScott Wood printk("Hit on multiple TLB entries\n"); 443fe04b112SScott Wood recoverable = 0; 444fe04b112SScott Wood } 445fe04b112SScott Wood 446fe04b112SScott Wood if (reason & MCSR_NMI) 447fe04b112SScott Wood printk("Non-maskable interrupt\n"); 448fe04b112SScott Wood 449fe04b112SScott Wood if (reason & MCSR_IF) { 450fe04b112SScott Wood printk("Instruction Fetch Error Report\n"); 451fe04b112SScott Wood recoverable = 0; 452fe04b112SScott Wood } 453fe04b112SScott Wood 454fe04b112SScott Wood if (reason & MCSR_LD) { 455fe04b112SScott Wood printk("Load Error Report\n"); 456fe04b112SScott Wood recoverable = 0; 457fe04b112SScott Wood } 458fe04b112SScott Wood 459fe04b112SScott Wood if (reason & MCSR_ST) { 460fe04b112SScott Wood printk("Store Error Report\n"); 461fe04b112SScott Wood recoverable = 0; 462fe04b112SScott Wood } 463fe04b112SScott Wood 464fe04b112SScott Wood if (reason & MCSR_LDG) { 465fe04b112SScott Wood printk("Guarded Load Error Report\n"); 466fe04b112SScott Wood recoverable = 0; 467fe04b112SScott Wood } 468fe04b112SScott Wood 469fe04b112SScott Wood if (reason & MCSR_TLBSYNC) 470fe04b112SScott Wood printk("Simultaneous tlbsync operations\n"); 471fe04b112SScott Wood 472fe04b112SScott Wood if (reason & MCSR_BSL2_ERR) { 473fe04b112SScott Wood printk("Level 2 Cache Error\n"); 474fe04b112SScott Wood recoverable = 0; 475fe04b112SScott Wood } 476fe04b112SScott Wood 477fe04b112SScott Wood if (reason & MCSR_MAV) { 478fe04b112SScott Wood u64 addr; 479fe04b112SScott Wood 480fe04b112SScott Wood addr = mfspr(SPRN_MCAR); 481fe04b112SScott Wood addr |= (u64)mfspr(SPRN_MCARU) << 32; 482fe04b112SScott Wood 483fe04b112SScott Wood printk("Machine Check %s Address: %#llx\n", 484fe04b112SScott Wood reason & MCSR_MEA ? "Effective" : "Physical", addr); 485fe04b112SScott Wood } 486fe04b112SScott Wood 487cce1f106SShaohui Xie silent_out: 488fe04b112SScott Wood mtspr(SPRN_MCSR, mcsr); 489fe04b112SScott Wood return mfspr(SPRN_MCSR) == 0 && recoverable; 490fe04b112SScott Wood } 491fe04b112SScott Wood 49247c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs) 49347c0bd1aSBenjamin Herrenschmidt { 49442bff234SMichael Ellerman unsigned long reason = mfspr(SPRN_MCSR); 49547c0bd1aSBenjamin Herrenschmidt 496cce1f106SShaohui Xie if (reason & MCSR_BUS_RBERR) { 497cce1f106SShaohui Xie if (fsl_rio_mcheck_exception(regs)) 498cce1f106SShaohui Xie return 1; 4994e0e3435SHongtao Jia if (fsl_pci_mcheck_exception(regs)) 5004e0e3435SHongtao Jia return 1; 501cce1f106SShaohui Xie } 502cce1f106SShaohui Xie 50314cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 50414cf11afSPaul Mackerras printk("Caused by (from MCSR=%lx): ", reason); 50514cf11afSPaul Mackerras 50614cf11afSPaul Mackerras if (reason & MCSR_MCP) 50714cf11afSPaul Mackerras printk("Machine Check Signal\n"); 50814cf11afSPaul Mackerras if (reason & MCSR_ICPERR) 50914cf11afSPaul Mackerras printk("Instruction Cache Parity Error\n"); 51014cf11afSPaul Mackerras if (reason & MCSR_DCP_PERR) 51114cf11afSPaul Mackerras printk("Data Cache Push Parity Error\n"); 51214cf11afSPaul Mackerras if (reason & MCSR_DCPERR) 51314cf11afSPaul Mackerras printk("Data Cache Parity Error\n"); 51414cf11afSPaul Mackerras if (reason & MCSR_BUS_IAERR) 51514cf11afSPaul Mackerras printk("Bus - Instruction Address Error\n"); 51614cf11afSPaul Mackerras if (reason & MCSR_BUS_RAERR) 51714cf11afSPaul Mackerras printk("Bus - Read Address Error\n"); 51814cf11afSPaul Mackerras if (reason & MCSR_BUS_WAERR) 51914cf11afSPaul Mackerras printk("Bus - Write Address Error\n"); 52014cf11afSPaul Mackerras if (reason & MCSR_BUS_IBERR) 52114cf11afSPaul Mackerras printk("Bus - Instruction Data Error\n"); 52214cf11afSPaul Mackerras if (reason & MCSR_BUS_RBERR) 52314cf11afSPaul Mackerras printk("Bus - Read Data Bus Error\n"); 52414cf11afSPaul Mackerras if (reason & MCSR_BUS_WBERR) 525c1528339SWladislav Wiebe printk("Bus - Write Data Bus Error\n"); 52614cf11afSPaul Mackerras if (reason & MCSR_BUS_IPERR) 52714cf11afSPaul Mackerras printk("Bus - Instruction Parity Error\n"); 52814cf11afSPaul Mackerras if (reason & MCSR_BUS_RPERR) 52914cf11afSPaul Mackerras printk("Bus - Read Parity Error\n"); 53047c0bd1aSBenjamin Herrenschmidt 53147c0bd1aSBenjamin Herrenschmidt return 0; 53247c0bd1aSBenjamin Herrenschmidt } 5334490c06bSKumar Gala 5344490c06bSKumar Gala int machine_check_generic(struct pt_regs *regs) 5354490c06bSKumar Gala { 5364490c06bSKumar Gala return 0; 5374490c06bSKumar Gala } 53814cf11afSPaul Mackerras #elif defined(CONFIG_E200) 53947c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs) 54047c0bd1aSBenjamin Herrenschmidt { 54142bff234SMichael Ellerman unsigned long reason = mfspr(SPRN_MCSR); 54247c0bd1aSBenjamin Herrenschmidt 54314cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 54414cf11afSPaul Mackerras printk("Caused by (from MCSR=%lx): ", reason); 54514cf11afSPaul Mackerras 54614cf11afSPaul Mackerras if (reason & MCSR_MCP) 54714cf11afSPaul Mackerras printk("Machine Check Signal\n"); 54814cf11afSPaul Mackerras if (reason & MCSR_CP_PERR) 54914cf11afSPaul Mackerras printk("Cache Push Parity Error\n"); 55014cf11afSPaul Mackerras if (reason & MCSR_CPERR) 55114cf11afSPaul Mackerras printk("Cache Parity Error\n"); 55214cf11afSPaul Mackerras if (reason & MCSR_EXCP_ERR) 55314cf11afSPaul Mackerras printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n"); 55414cf11afSPaul Mackerras if (reason & MCSR_BUS_IRERR) 55514cf11afSPaul Mackerras printk("Bus - Read Bus Error on instruction fetch\n"); 55614cf11afSPaul Mackerras if (reason & MCSR_BUS_DRERR) 55714cf11afSPaul Mackerras printk("Bus - Read Bus Error on data load\n"); 55814cf11afSPaul Mackerras if (reason & MCSR_BUS_WRERR) 55914cf11afSPaul Mackerras printk("Bus - Write Bus Error on buffered store or cache line push\n"); 56047c0bd1aSBenjamin Herrenschmidt 56147c0bd1aSBenjamin Herrenschmidt return 0; 56247c0bd1aSBenjamin Herrenschmidt } 563e627f8dcSChristophe Leroy #elif defined(CONFIG_PPC_8xx) 564e627f8dcSChristophe Leroy int machine_check_8xx(struct pt_regs *regs) 565e627f8dcSChristophe Leroy { 56642bff234SMichael Ellerman unsigned long reason = regs->msr; 567e627f8dcSChristophe Leroy 568e627f8dcSChristophe Leroy pr_err("Machine check in kernel mode.\n"); 569e627f8dcSChristophe Leroy pr_err("Caused by (from SRR1=%lx): ", reason); 570e627f8dcSChristophe Leroy if (reason & 0x40000000) 571e627f8dcSChristophe Leroy pr_err("Fetch error at address %lx\n", regs->nip); 572e627f8dcSChristophe Leroy else 573e627f8dcSChristophe Leroy pr_err("Data access error at address %lx\n", regs->dar); 574e627f8dcSChristophe Leroy 575e627f8dcSChristophe Leroy #ifdef CONFIG_PCI 576e627f8dcSChristophe Leroy /* the qspan pci read routines can cause machine checks -- Cort 577e627f8dcSChristophe Leroy * 578e627f8dcSChristophe Leroy * yuck !!! that totally needs to go away ! There are better ways 579e627f8dcSChristophe Leroy * to deal with that than having a wart in the mcheck handler. 580e627f8dcSChristophe Leroy * -- BenH 581e627f8dcSChristophe Leroy */ 582e627f8dcSChristophe Leroy bad_page_fault(regs, regs->dar, SIGBUS); 583e627f8dcSChristophe Leroy return 1; 584e627f8dcSChristophe Leroy #else 585e627f8dcSChristophe Leroy return 0; 586e627f8dcSChristophe Leroy #endif 587e627f8dcSChristophe Leroy } 5887f3f819eSMichael Ellerman #elif defined(CONFIG_PPC32) 58947c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs) 59047c0bd1aSBenjamin Herrenschmidt { 59142bff234SMichael Ellerman unsigned long reason = regs->msr; 59247c0bd1aSBenjamin Herrenschmidt 59314cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 59414cf11afSPaul Mackerras printk("Caused by (from SRR1=%lx): ", reason); 59514cf11afSPaul Mackerras switch (reason & 0x601F0000) { 59614cf11afSPaul Mackerras case 0x80000: 59714cf11afSPaul Mackerras printk("Machine check signal\n"); 59814cf11afSPaul Mackerras break; 59914cf11afSPaul Mackerras case 0: /* for 601 */ 60014cf11afSPaul Mackerras case 0x40000: 60114cf11afSPaul Mackerras case 0x140000: /* 7450 MSS error and TEA */ 60214cf11afSPaul Mackerras printk("Transfer error ack signal\n"); 60314cf11afSPaul Mackerras break; 60414cf11afSPaul Mackerras case 0x20000: 60514cf11afSPaul Mackerras printk("Data parity error signal\n"); 60614cf11afSPaul Mackerras break; 60714cf11afSPaul Mackerras case 0x10000: 60814cf11afSPaul Mackerras printk("Address parity error signal\n"); 60914cf11afSPaul Mackerras break; 61014cf11afSPaul Mackerras case 0x20000000: 61114cf11afSPaul Mackerras printk("L1 Data Cache error\n"); 61214cf11afSPaul Mackerras break; 61314cf11afSPaul Mackerras case 0x40000000: 61414cf11afSPaul Mackerras printk("L1 Instruction Cache error\n"); 61514cf11afSPaul Mackerras break; 61614cf11afSPaul Mackerras case 0x00100000: 61714cf11afSPaul Mackerras printk("L2 data cache parity error\n"); 61814cf11afSPaul Mackerras break; 61914cf11afSPaul Mackerras default: 62014cf11afSPaul Mackerras printk("Unknown values in msr\n"); 62114cf11afSPaul Mackerras } 62275918a4bSOlof Johansson return 0; 62375918a4bSOlof Johansson } 62447c0bd1aSBenjamin Herrenschmidt #endif /* everything else */ 62575918a4bSOlof Johansson 62675918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs) 62775918a4bSOlof Johansson { 628ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 62975918a4bSOlof Johansson int recover = 0; 63075918a4bSOlof Johansson 631f886f0f6SNicholas Piggin /* 64s accounts the mce in machine_check_early when in HVMODE */ 632f886f0f6SNicholas Piggin if (!IS_ENABLED(CONFIG_PPC_BOOK3S_64) || !cpu_has_feature(CPU_FTR_HVMODE)) 63369111bacSChristoph Lameter __this_cpu_inc(irq_stat.mce_exceptions); 63489713ed1SAnton Blanchard 635d93b0ac0SMahesh Salgaonkar add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE); 636d93b0ac0SMahesh Salgaonkar 63747c0bd1aSBenjamin Herrenschmidt /* See if any machine dependent calls. In theory, we would want 63847c0bd1aSBenjamin Herrenschmidt * to call the CPU first, and call the ppc_md. one if the CPU 63947c0bd1aSBenjamin Herrenschmidt * one returns a positive number. However there is existing code 64047c0bd1aSBenjamin Herrenschmidt * that assumes the board gets a first chance, so let's keep it 64147c0bd1aSBenjamin Herrenschmidt * that way for now and fix things later. --BenH. 64247c0bd1aSBenjamin Herrenschmidt */ 64375918a4bSOlof Johansson if (ppc_md.machine_check_exception) 64475918a4bSOlof Johansson recover = ppc_md.machine_check_exception(regs); 64547c0bd1aSBenjamin Herrenschmidt else if (cur_cpu_spec->machine_check) 64647c0bd1aSBenjamin Herrenschmidt recover = cur_cpu_spec->machine_check(regs); 64775918a4bSOlof Johansson 64847c0bd1aSBenjamin Herrenschmidt if (recover > 0) 649ba12eedeSLi Zhong goto bail; 65075918a4bSOlof Johansson 651a443506bSAnton Blanchard if (debugger_fault_handler(regs)) 652ba12eedeSLi Zhong goto bail; 65375918a4bSOlof Johansson 65475918a4bSOlof Johansson if (check_io_access(regs)) 655ba12eedeSLi Zhong goto bail; 65675918a4bSOlof Johansson 6578dad3f92SPaul Mackerras die("Machine check", regs, SIGBUS); 65814cf11afSPaul Mackerras 65914cf11afSPaul Mackerras /* Must die if the interrupt is not recoverable */ 66014cf11afSPaul Mackerras if (!(regs->msr & MSR_RI)) 66114cf11afSPaul Mackerras panic("Unrecoverable Machine check"); 662ba12eedeSLi Zhong 663ba12eedeSLi Zhong bail: 664ba12eedeSLi Zhong exception_exit(prev_state); 66514cf11afSPaul Mackerras } 66614cf11afSPaul Mackerras 66714cf11afSPaul Mackerras void SMIException(struct pt_regs *regs) 66814cf11afSPaul Mackerras { 66914cf11afSPaul Mackerras die("System Management Interrupt", regs, SIGABRT); 67014cf11afSPaul Mackerras } 67114cf11afSPaul Mackerras 6720869b6fdSMahesh Salgaonkar void handle_hmi_exception(struct pt_regs *regs) 6730869b6fdSMahesh Salgaonkar { 6740869b6fdSMahesh Salgaonkar struct pt_regs *old_regs; 6750869b6fdSMahesh Salgaonkar 6760869b6fdSMahesh Salgaonkar old_regs = set_irq_regs(regs); 6770869b6fdSMahesh Salgaonkar irq_enter(); 6780869b6fdSMahesh Salgaonkar 6790869b6fdSMahesh Salgaonkar if (ppc_md.handle_hmi_exception) 6800869b6fdSMahesh Salgaonkar ppc_md.handle_hmi_exception(regs); 6810869b6fdSMahesh Salgaonkar 6820869b6fdSMahesh Salgaonkar irq_exit(); 6830869b6fdSMahesh Salgaonkar set_irq_regs(old_regs); 6840869b6fdSMahesh Salgaonkar } 6850869b6fdSMahesh Salgaonkar 686dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs) 68714cf11afSPaul Mackerras { 688ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 689ba12eedeSLi Zhong 69014cf11afSPaul Mackerras printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n", 69114cf11afSPaul Mackerras regs->nip, regs->msr, regs->trap); 69214cf11afSPaul Mackerras 69314cf11afSPaul Mackerras _exception(SIGTRAP, regs, 0, 0); 694ba12eedeSLi Zhong 695ba12eedeSLi Zhong exception_exit(prev_state); 69614cf11afSPaul Mackerras } 69714cf11afSPaul Mackerras 698dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs) 69914cf11afSPaul Mackerras { 700ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 701ba12eedeSLi Zhong 70214cf11afSPaul Mackerras if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5, 70314cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 704ba12eedeSLi Zhong goto bail; 70514cf11afSPaul Mackerras if (debugger_iabr_match(regs)) 706ba12eedeSLi Zhong goto bail; 70714cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); 708ba12eedeSLi Zhong 709ba12eedeSLi Zhong bail: 710ba12eedeSLi Zhong exception_exit(prev_state); 71114cf11afSPaul Mackerras } 71214cf11afSPaul Mackerras 71314cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs) 71414cf11afSPaul Mackerras { 71514cf11afSPaul Mackerras _exception(SIGTRAP, regs, 0, 0); 71614cf11afSPaul Mackerras } 71714cf11afSPaul Mackerras 71803465f89SNicholas Piggin void single_step_exception(struct pt_regs *regs) 71914cf11afSPaul Mackerras { 720ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 721ba12eedeSLi Zhong 7222538c2d0SK.Prasad clear_single_step(regs); 72314cf11afSPaul Mackerras 7246cc89badSNaveen N. Rao if (kprobe_post_handler(regs)) 7256cc89badSNaveen N. Rao return; 7266cc89badSNaveen N. Rao 72714cf11afSPaul Mackerras if (notify_die(DIE_SSTEP, "single_step", regs, 5, 72814cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 729ba12eedeSLi Zhong goto bail; 73014cf11afSPaul Mackerras if (debugger_sstep(regs)) 731ba12eedeSLi Zhong goto bail; 73214cf11afSPaul Mackerras 73314cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); 734ba12eedeSLi Zhong 735ba12eedeSLi Zhong bail: 736ba12eedeSLi Zhong exception_exit(prev_state); 73714cf11afSPaul Mackerras } 73803465f89SNicholas Piggin NOKPROBE_SYMBOL(single_step_exception); 73914cf11afSPaul Mackerras 74014cf11afSPaul Mackerras /* 74114cf11afSPaul Mackerras * After we have successfully emulated an instruction, we have to 74214cf11afSPaul Mackerras * check if the instruction was being single-stepped, and if so, 74314cf11afSPaul Mackerras * pretend we got a single-step exception. This was pointed out 74414cf11afSPaul Mackerras * by Kumar Gala. -- paulus 74514cf11afSPaul Mackerras */ 7468dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs) 74714cf11afSPaul Mackerras { 7482538c2d0SK.Prasad if (single_stepping(regs)) 7492538c2d0SK.Prasad single_step_exception(regs); 75014cf11afSPaul Mackerras } 75114cf11afSPaul Mackerras 7525fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr) 753dc1c1ca3SStephen Rothwell { 7545fad293bSKumar Gala int ret = 0; 755dc1c1ca3SStephen Rothwell 756dc1c1ca3SStephen Rothwell /* Invalid operation */ 757dc1c1ca3SStephen Rothwell if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX)) 7585fad293bSKumar Gala ret = FPE_FLTINV; 759dc1c1ca3SStephen Rothwell 760dc1c1ca3SStephen Rothwell /* Overflow */ 761dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX)) 7625fad293bSKumar Gala ret = FPE_FLTOVF; 763dc1c1ca3SStephen Rothwell 764dc1c1ca3SStephen Rothwell /* Underflow */ 765dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX)) 7665fad293bSKumar Gala ret = FPE_FLTUND; 767dc1c1ca3SStephen Rothwell 768dc1c1ca3SStephen Rothwell /* Divide by zero */ 769dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX)) 7705fad293bSKumar Gala ret = FPE_FLTDIV; 771dc1c1ca3SStephen Rothwell 772dc1c1ca3SStephen Rothwell /* Inexact result */ 773dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX)) 7745fad293bSKumar Gala ret = FPE_FLTRES; 7755fad293bSKumar Gala 7765fad293bSKumar Gala return ret; 7775fad293bSKumar Gala } 7785fad293bSKumar Gala 7795fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs) 7805fad293bSKumar Gala { 7815fad293bSKumar Gala int code = 0; 7825fad293bSKumar Gala 7835fad293bSKumar Gala flush_fp_to_thread(current); 7845fad293bSKumar Gala 785de79f7b9SPaul Mackerras code = __parse_fpscr(current->thread.fp_state.fpscr); 786dc1c1ca3SStephen Rothwell 787dc1c1ca3SStephen Rothwell _exception(SIGFPE, regs, code, regs->nip); 788dc1c1ca3SStephen Rothwell } 789dc1c1ca3SStephen Rothwell 790dc1c1ca3SStephen Rothwell /* 791dc1c1ca3SStephen Rothwell * Illegal instruction emulation support. Originally written to 79214cf11afSPaul Mackerras * provide the PVR to user applications using the mfspr rd, PVR. 79314cf11afSPaul Mackerras * Return non-zero if we can't emulate, or -EFAULT if the associated 79414cf11afSPaul Mackerras * memory access caused an access fault. Return zero on success. 79514cf11afSPaul Mackerras * 79614cf11afSPaul Mackerras * There are a couple of ways to do this, either "decode" the instruction 79714cf11afSPaul Mackerras * or directly match lots of bits. In this case, matching lots of 79814cf11afSPaul Mackerras * bits is faster and easier. 79986417780SPaul Mackerras * 80014cf11afSPaul Mackerras */ 80114cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword) 80214cf11afSPaul Mackerras { 80314cf11afSPaul Mackerras u8 rT = (instword >> 21) & 0x1f; 80414cf11afSPaul Mackerras u8 rA = (instword >> 16) & 0x1f; 80514cf11afSPaul Mackerras u8 NB_RB = (instword >> 11) & 0x1f; 80614cf11afSPaul Mackerras u32 num_bytes; 80714cf11afSPaul Mackerras unsigned long EA; 80814cf11afSPaul Mackerras int pos = 0; 80914cf11afSPaul Mackerras 81014cf11afSPaul Mackerras /* Early out if we are an invalid form of lswx */ 81116c57b36SKumar Gala if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX) 81214cf11afSPaul Mackerras if ((rT == rA) || (rT == NB_RB)) 81314cf11afSPaul Mackerras return -EINVAL; 81414cf11afSPaul Mackerras 81514cf11afSPaul Mackerras EA = (rA == 0) ? 0 : regs->gpr[rA]; 81614cf11afSPaul Mackerras 81716c57b36SKumar Gala switch (instword & PPC_INST_STRING_MASK) { 81816c57b36SKumar Gala case PPC_INST_LSWX: 81916c57b36SKumar Gala case PPC_INST_STSWX: 82014cf11afSPaul Mackerras EA += NB_RB; 82114cf11afSPaul Mackerras num_bytes = regs->xer & 0x7f; 82214cf11afSPaul Mackerras break; 82316c57b36SKumar Gala case PPC_INST_LSWI: 82416c57b36SKumar Gala case PPC_INST_STSWI: 82514cf11afSPaul Mackerras num_bytes = (NB_RB == 0) ? 32 : NB_RB; 82614cf11afSPaul Mackerras break; 82714cf11afSPaul Mackerras default: 82814cf11afSPaul Mackerras return -EINVAL; 82914cf11afSPaul Mackerras } 83014cf11afSPaul Mackerras 83114cf11afSPaul Mackerras while (num_bytes != 0) 83214cf11afSPaul Mackerras { 83314cf11afSPaul Mackerras u8 val; 83414cf11afSPaul Mackerras u32 shift = 8 * (3 - (pos & 0x3)); 83514cf11afSPaul Mackerras 83680aa0fb4SJames Yang /* if process is 32-bit, clear upper 32 bits of EA */ 83780aa0fb4SJames Yang if ((regs->msr & MSR_64BIT) == 0) 83880aa0fb4SJames Yang EA &= 0xFFFFFFFF; 83980aa0fb4SJames Yang 84016c57b36SKumar Gala switch ((instword & PPC_INST_STRING_MASK)) { 84116c57b36SKumar Gala case PPC_INST_LSWX: 84216c57b36SKumar Gala case PPC_INST_LSWI: 84314cf11afSPaul Mackerras if (get_user(val, (u8 __user *)EA)) 84414cf11afSPaul Mackerras return -EFAULT; 84514cf11afSPaul Mackerras /* first time updating this reg, 84614cf11afSPaul Mackerras * zero it out */ 84714cf11afSPaul Mackerras if (pos == 0) 84814cf11afSPaul Mackerras regs->gpr[rT] = 0; 84914cf11afSPaul Mackerras regs->gpr[rT] |= val << shift; 85014cf11afSPaul Mackerras break; 85116c57b36SKumar Gala case PPC_INST_STSWI: 85216c57b36SKumar Gala case PPC_INST_STSWX: 85314cf11afSPaul Mackerras val = regs->gpr[rT] >> shift; 85414cf11afSPaul Mackerras if (put_user(val, (u8 __user *)EA)) 85514cf11afSPaul Mackerras return -EFAULT; 85614cf11afSPaul Mackerras break; 85714cf11afSPaul Mackerras } 85814cf11afSPaul Mackerras /* move EA to next address */ 85914cf11afSPaul Mackerras EA += 1; 86014cf11afSPaul Mackerras num_bytes--; 86114cf11afSPaul Mackerras 86214cf11afSPaul Mackerras /* manage our position within the register */ 86314cf11afSPaul Mackerras if (++pos == 4) { 86414cf11afSPaul Mackerras pos = 0; 86514cf11afSPaul Mackerras if (++rT == 32) 86614cf11afSPaul Mackerras rT = 0; 86714cf11afSPaul Mackerras } 86814cf11afSPaul Mackerras } 86914cf11afSPaul Mackerras 87014cf11afSPaul Mackerras return 0; 87114cf11afSPaul Mackerras } 87214cf11afSPaul Mackerras 873c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword) 874c3412dcbSWill Schmidt { 875c3412dcbSWill Schmidt u32 ra,rs; 876c3412dcbSWill Schmidt unsigned long tmp; 877c3412dcbSWill Schmidt 878c3412dcbSWill Schmidt ra = (instword >> 16) & 0x1f; 879c3412dcbSWill Schmidt rs = (instword >> 21) & 0x1f; 880c3412dcbSWill Schmidt 881c3412dcbSWill Schmidt tmp = regs->gpr[rs]; 882c3412dcbSWill Schmidt tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL); 883c3412dcbSWill Schmidt tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL); 884c3412dcbSWill Schmidt tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL; 885c3412dcbSWill Schmidt regs->gpr[ra] = tmp; 886c3412dcbSWill Schmidt 887c3412dcbSWill Schmidt return 0; 888c3412dcbSWill Schmidt } 889c3412dcbSWill Schmidt 890c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword) 891c1469f13SKumar Gala { 892c1469f13SKumar Gala u8 rT = (instword >> 21) & 0x1f; 893c1469f13SKumar Gala u8 rA = (instword >> 16) & 0x1f; 894c1469f13SKumar Gala u8 rB = (instword >> 11) & 0x1f; 895c1469f13SKumar Gala u8 BC = (instword >> 6) & 0x1f; 896c1469f13SKumar Gala u8 bit; 897c1469f13SKumar Gala unsigned long tmp; 898c1469f13SKumar Gala 899c1469f13SKumar Gala tmp = (rA == 0) ? 0 : regs->gpr[rA]; 900c1469f13SKumar Gala bit = (regs->ccr >> (31 - BC)) & 0x1; 901c1469f13SKumar Gala 902c1469f13SKumar Gala regs->gpr[rT] = bit ? tmp : regs->gpr[rB]; 903c1469f13SKumar Gala 904c1469f13SKumar Gala return 0; 905c1469f13SKumar Gala } 906c1469f13SKumar Gala 9076ce6c629SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 9086ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int cause) 9096ce6c629SMichael Neuling { 9106ce6c629SMichael Neuling /* If we're emulating a load/store in an active transaction, we cannot 9116ce6c629SMichael Neuling * emulate it as the kernel operates in transaction suspended context. 9126ce6c629SMichael Neuling * We need to abort the transaction. This creates a persistent TM 9136ce6c629SMichael Neuling * abort so tell the user what caused it with a new code. 9146ce6c629SMichael Neuling */ 9156ce6c629SMichael Neuling if (MSR_TM_TRANSACTIONAL(regs->msr)) { 9166ce6c629SMichael Neuling tm_enable(); 9176ce6c629SMichael Neuling tm_abort(cause); 9186ce6c629SMichael Neuling return true; 9196ce6c629SMichael Neuling } 9206ce6c629SMichael Neuling return false; 9216ce6c629SMichael Neuling } 9226ce6c629SMichael Neuling #else 9236ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int reason) 9246ce6c629SMichael Neuling { 9256ce6c629SMichael Neuling return false; 9266ce6c629SMichael Neuling } 9276ce6c629SMichael Neuling #endif 9286ce6c629SMichael Neuling 92914cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs) 93014cf11afSPaul Mackerras { 93114cf11afSPaul Mackerras u32 instword; 93214cf11afSPaul Mackerras u32 rd; 93314cf11afSPaul Mackerras 9344288e343SAnton Blanchard if (!user_mode(regs)) 93514cf11afSPaul Mackerras return -EINVAL; 93614cf11afSPaul Mackerras CHECK_FULL_REGS(regs); 93714cf11afSPaul Mackerras 93814cf11afSPaul Mackerras if (get_user(instword, (u32 __user *)(regs->nip))) 93914cf11afSPaul Mackerras return -EFAULT; 94014cf11afSPaul Mackerras 94114cf11afSPaul Mackerras /* Emulate the mfspr rD, PVR. */ 94216c57b36SKumar Gala if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) { 943eecff81dSAnton Blanchard PPC_WARN_EMULATED(mfpvr, regs); 94414cf11afSPaul Mackerras rd = (instword >> 21) & 0x1f; 94514cf11afSPaul Mackerras regs->gpr[rd] = mfspr(SPRN_PVR); 94614cf11afSPaul Mackerras return 0; 94714cf11afSPaul Mackerras } 94814cf11afSPaul Mackerras 94914cf11afSPaul Mackerras /* Emulating the dcba insn is just a no-op. */ 95080947e7cSGeert Uytterhoeven if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) { 951eecff81dSAnton Blanchard PPC_WARN_EMULATED(dcba, regs); 95214cf11afSPaul Mackerras return 0; 95380947e7cSGeert Uytterhoeven } 95414cf11afSPaul Mackerras 95514cf11afSPaul Mackerras /* Emulate the mcrxr insn. */ 95616c57b36SKumar Gala if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) { 95786417780SPaul Mackerras int shift = (instword >> 21) & 0x1c; 95814cf11afSPaul Mackerras unsigned long msk = 0xf0000000UL >> shift; 95914cf11afSPaul Mackerras 960eecff81dSAnton Blanchard PPC_WARN_EMULATED(mcrxr, regs); 96114cf11afSPaul Mackerras regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk); 96214cf11afSPaul Mackerras regs->xer &= ~0xf0000000UL; 96314cf11afSPaul Mackerras return 0; 96414cf11afSPaul Mackerras } 96514cf11afSPaul Mackerras 96614cf11afSPaul Mackerras /* Emulate load/store string insn. */ 96780947e7cSGeert Uytterhoeven if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) { 9686ce6c629SMichael Neuling if (tm_abort_check(regs, 9696ce6c629SMichael Neuling TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT)) 9706ce6c629SMichael Neuling return -EINVAL; 971eecff81dSAnton Blanchard PPC_WARN_EMULATED(string, regs); 97214cf11afSPaul Mackerras return emulate_string_inst(regs, instword); 97380947e7cSGeert Uytterhoeven } 97414cf11afSPaul Mackerras 975c3412dcbSWill Schmidt /* Emulate the popcntb (Population Count Bytes) instruction. */ 97616c57b36SKumar Gala if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) { 977eecff81dSAnton Blanchard PPC_WARN_EMULATED(popcntb, regs); 978c3412dcbSWill Schmidt return emulate_popcntb_inst(regs, instword); 979c3412dcbSWill Schmidt } 980c3412dcbSWill Schmidt 981c1469f13SKumar Gala /* Emulate isel (Integer Select) instruction */ 98216c57b36SKumar Gala if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) { 983eecff81dSAnton Blanchard PPC_WARN_EMULATED(isel, regs); 984c1469f13SKumar Gala return emulate_isel(regs, instword); 985c1469f13SKumar Gala } 986c1469f13SKumar Gala 9879863c28aSJames Yang /* Emulate sync instruction variants */ 9889863c28aSJames Yang if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) { 9899863c28aSJames Yang PPC_WARN_EMULATED(sync, regs); 9909863c28aSJames Yang asm volatile("sync"); 9919863c28aSJames Yang return 0; 9929863c28aSJames Yang } 9939863c28aSJames Yang 994efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64 995efcac658SAlexey Kardashevskiy /* Emulate the mfspr rD, DSCR. */ 99673d2fb75SAnton Blanchard if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) == 99773d2fb75SAnton Blanchard PPC_INST_MFSPR_DSCR_USER) || 99873d2fb75SAnton Blanchard ((instword & PPC_INST_MFSPR_DSCR_MASK) == 99973d2fb75SAnton Blanchard PPC_INST_MFSPR_DSCR)) && 1000efcac658SAlexey Kardashevskiy cpu_has_feature(CPU_FTR_DSCR)) { 1001efcac658SAlexey Kardashevskiy PPC_WARN_EMULATED(mfdscr, regs); 1002efcac658SAlexey Kardashevskiy rd = (instword >> 21) & 0x1f; 1003efcac658SAlexey Kardashevskiy regs->gpr[rd] = mfspr(SPRN_DSCR); 1004efcac658SAlexey Kardashevskiy return 0; 1005efcac658SAlexey Kardashevskiy } 1006efcac658SAlexey Kardashevskiy /* Emulate the mtspr DSCR, rD. */ 100773d2fb75SAnton Blanchard if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) == 100873d2fb75SAnton Blanchard PPC_INST_MTSPR_DSCR_USER) || 100973d2fb75SAnton Blanchard ((instword & PPC_INST_MTSPR_DSCR_MASK) == 101073d2fb75SAnton Blanchard PPC_INST_MTSPR_DSCR)) && 1011efcac658SAlexey Kardashevskiy cpu_has_feature(CPU_FTR_DSCR)) { 1012efcac658SAlexey Kardashevskiy PPC_WARN_EMULATED(mtdscr, regs); 1013efcac658SAlexey Kardashevskiy rd = (instword >> 21) & 0x1f; 101400ca0de0SAnton Blanchard current->thread.dscr = regs->gpr[rd]; 1015efcac658SAlexey Kardashevskiy current->thread.dscr_inherit = 1; 101600ca0de0SAnton Blanchard mtspr(SPRN_DSCR, current->thread.dscr); 1017efcac658SAlexey Kardashevskiy return 0; 1018efcac658SAlexey Kardashevskiy } 1019efcac658SAlexey Kardashevskiy #endif 1020efcac658SAlexey Kardashevskiy 102114cf11afSPaul Mackerras return -EINVAL; 102214cf11afSPaul Mackerras } 102314cf11afSPaul Mackerras 102473c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr) 102514cf11afSPaul Mackerras { 102673c9ceabSJeremy Fitzhardinge return is_kernel_addr(addr); 102714cf11afSPaul Mackerras } 102814cf11afSPaul Mackerras 10293a3b5aa6SKevin Hao #ifdef CONFIG_MATH_EMULATION 10303a3b5aa6SKevin Hao static int emulate_math(struct pt_regs *regs) 10313a3b5aa6SKevin Hao { 10323a3b5aa6SKevin Hao int ret; 10333a3b5aa6SKevin Hao extern int do_mathemu(struct pt_regs *regs); 10343a3b5aa6SKevin Hao 10353a3b5aa6SKevin Hao ret = do_mathemu(regs); 10363a3b5aa6SKevin Hao if (ret >= 0) 10373a3b5aa6SKevin Hao PPC_WARN_EMULATED(math, regs); 10383a3b5aa6SKevin Hao 10393a3b5aa6SKevin Hao switch (ret) { 10403a3b5aa6SKevin Hao case 0: 10413a3b5aa6SKevin Hao emulate_single_step(regs); 10423a3b5aa6SKevin Hao return 0; 10433a3b5aa6SKevin Hao case 1: { 10443a3b5aa6SKevin Hao int code = 0; 1045de79f7b9SPaul Mackerras code = __parse_fpscr(current->thread.fp_state.fpscr); 10463a3b5aa6SKevin Hao _exception(SIGFPE, regs, code, regs->nip); 10473a3b5aa6SKevin Hao return 0; 10483a3b5aa6SKevin Hao } 10493a3b5aa6SKevin Hao case -EFAULT: 10503a3b5aa6SKevin Hao _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 10513a3b5aa6SKevin Hao return 0; 10523a3b5aa6SKevin Hao } 10533a3b5aa6SKevin Hao 10543a3b5aa6SKevin Hao return -1; 10553a3b5aa6SKevin Hao } 10563a3b5aa6SKevin Hao #else 10573a3b5aa6SKevin Hao static inline int emulate_math(struct pt_regs *regs) { return -1; } 10583a3b5aa6SKevin Hao #endif 10593a3b5aa6SKevin Hao 106003465f89SNicholas Piggin void program_check_exception(struct pt_regs *regs) 106114cf11afSPaul Mackerras { 1062ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 106314cf11afSPaul Mackerras unsigned int reason = get_reason(regs); 106414cf11afSPaul Mackerras 1065aa42c69cSKim Phillips /* We can now get here via a FP Unavailable exception if the core 106604903a30SKumar Gala * has no FPU, in that case the reason flags will be 0 */ 106714cf11afSPaul Mackerras 106814cf11afSPaul Mackerras if (reason & REASON_FP) { 106914cf11afSPaul Mackerras /* IEEE FP exception */ 1070dc1c1ca3SStephen Rothwell parse_fpe(regs); 1071ba12eedeSLi Zhong goto bail; 10728dad3f92SPaul Mackerras } 10738dad3f92SPaul Mackerras if (reason & REASON_TRAP) { 1074a4c3f909SBalbir Singh unsigned long bugaddr; 1075ba797b28SJason Wessel /* Debugger is first in line to stop recursive faults in 1076ba797b28SJason Wessel * rcu_lock, notify_die, or atomic_notifier_call_chain */ 1077ba797b28SJason Wessel if (debugger_bpt(regs)) 1078ba12eedeSLi Zhong goto bail; 1079ba797b28SJason Wessel 10806cc89badSNaveen N. Rao if (kprobe_handler(regs)) 10816cc89badSNaveen N. Rao goto bail; 10826cc89badSNaveen N. Rao 108314cf11afSPaul Mackerras /* trap exception */ 1084dc1c1ca3SStephen Rothwell if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP) 1085dc1c1ca3SStephen Rothwell == NOTIFY_STOP) 1086ba12eedeSLi Zhong goto bail; 108773c9ceabSJeremy Fitzhardinge 1088a4c3f909SBalbir Singh bugaddr = regs->nip; 1089a4c3f909SBalbir Singh /* 1090a4c3f909SBalbir Singh * Fixup bugaddr for BUG_ON() in real mode 1091a4c3f909SBalbir Singh */ 1092a4c3f909SBalbir Singh if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR)) 1093a4c3f909SBalbir Singh bugaddr += PAGE_OFFSET; 1094a4c3f909SBalbir Singh 109573c9ceabSJeremy Fitzhardinge if (!(regs->msr & MSR_PR) && /* not user-mode */ 1096a4c3f909SBalbir Singh report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) { 109714cf11afSPaul Mackerras regs->nip += 4; 1098ba12eedeSLi Zhong goto bail; 109914cf11afSPaul Mackerras } 11008dad3f92SPaul Mackerras _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); 1101ba12eedeSLi Zhong goto bail; 11028dad3f92SPaul Mackerras } 1103bc2a9408SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 1104bc2a9408SMichael Neuling if (reason & REASON_TM) { 1105bc2a9408SMichael Neuling /* This is a TM "Bad Thing Exception" program check. 1106bc2a9408SMichael Neuling * This occurs when: 1107bc2a9408SMichael Neuling * - An rfid/hrfid/mtmsrd attempts to cause an illegal 1108bc2a9408SMichael Neuling * transition in TM states. 1109bc2a9408SMichael Neuling * - A trechkpt is attempted when transactional. 1110bc2a9408SMichael Neuling * - A treclaim is attempted when non transactional. 1111bc2a9408SMichael Neuling * - A tend is illegally attempted. 1112bc2a9408SMichael Neuling * - writing a TM SPR when transactional. 1113bc2a9408SMichael Neuling */ 1114bc2a9408SMichael Neuling if (!user_mode(regs) && 1115bc2a9408SMichael Neuling report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) { 1116bc2a9408SMichael Neuling regs->nip += 4; 1117ba12eedeSLi Zhong goto bail; 1118bc2a9408SMichael Neuling } 1119bc2a9408SMichael Neuling /* If usermode caused this, it's done something illegal and 1120bc2a9408SMichael Neuling * gets a SIGILL slap on the wrist. We call it an illegal 1121bc2a9408SMichael Neuling * operand to distinguish from the instruction just being bad 1122bc2a9408SMichael Neuling * (e.g. executing a 'tend' on a CPU without TM!); it's an 1123bc2a9408SMichael Neuling * illegal /placement/ of a valid instruction. 1124bc2a9408SMichael Neuling */ 1125bc2a9408SMichael Neuling if (user_mode(regs)) { 1126bc2a9408SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPN, regs->nip); 1127ba12eedeSLi Zhong goto bail; 1128bc2a9408SMichael Neuling } else { 1129bc2a9408SMichael Neuling printk(KERN_EMERG "Unexpected TM Bad Thing exception " 1130bc2a9408SMichael Neuling "at %lx (msr 0x%x)\n", regs->nip, reason); 1131bc2a9408SMichael Neuling die("Unrecoverable exception", regs, SIGABRT); 1132bc2a9408SMichael Neuling } 1133bc2a9408SMichael Neuling } 1134bc2a9408SMichael Neuling #endif 11358dad3f92SPaul Mackerras 1136b3f6a459SMichael Ellerman /* 1137b3f6a459SMichael Ellerman * If we took the program check in the kernel skip down to sending a 1138b3f6a459SMichael Ellerman * SIGILL. The subsequent cases all relate to emulating instructions 1139b3f6a459SMichael Ellerman * which we should only do for userspace. We also do not want to enable 1140b3f6a459SMichael Ellerman * interrupts for kernel faults because that might lead to further 1141b3f6a459SMichael Ellerman * faults, and loose the context of the original exception. 1142b3f6a459SMichael Ellerman */ 1143b3f6a459SMichael Ellerman if (!user_mode(regs)) 1144b3f6a459SMichael Ellerman goto sigill; 1145b3f6a459SMichael Ellerman 1146a3512b2dSBenjamin Herrenschmidt /* We restore the interrupt state now */ 1147a3512b2dSBenjamin Herrenschmidt if (!arch_irq_disabled_regs(regs)) 1148cd8a5673SPaul Mackerras local_irq_enable(); 1149cd8a5673SPaul Mackerras 115004903a30SKumar Gala /* (reason & REASON_ILLEGAL) would be the obvious thing here, 115104903a30SKumar Gala * but there seems to be a hardware bug on the 405GP (RevD) 115204903a30SKumar Gala * that means ESR is sometimes set incorrectly - either to 115304903a30SKumar Gala * ESR_DST (!?) or 0. In the process of chasing this with the 115404903a30SKumar Gala * hardware people - not sure if it can happen on any illegal 115504903a30SKumar Gala * instruction or only on FP instructions, whether there is a 11564e63f8edSBenjamin Herrenschmidt * pattern to occurrences etc. -dgibson 31/Mar/2003 11574e63f8edSBenjamin Herrenschmidt */ 11583a3b5aa6SKevin Hao if (!emulate_math(regs)) 1159ba12eedeSLi Zhong goto bail; 116004903a30SKumar Gala 11618dad3f92SPaul Mackerras /* Try to emulate it if we should. */ 11628dad3f92SPaul Mackerras if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) { 116314cf11afSPaul Mackerras switch (emulate_instruction(regs)) { 116414cf11afSPaul Mackerras case 0: 116514cf11afSPaul Mackerras regs->nip += 4; 116614cf11afSPaul Mackerras emulate_single_step(regs); 1167ba12eedeSLi Zhong goto bail; 116814cf11afSPaul Mackerras case -EFAULT: 116914cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 1170ba12eedeSLi Zhong goto bail; 11718dad3f92SPaul Mackerras } 11728dad3f92SPaul Mackerras } 11738dad3f92SPaul Mackerras 1174b3f6a459SMichael Ellerman sigill: 117514cf11afSPaul Mackerras if (reason & REASON_PRIVILEGED) 117614cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 117714cf11afSPaul Mackerras else 117814cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1179ba12eedeSLi Zhong 1180ba12eedeSLi Zhong bail: 1181ba12eedeSLi Zhong exception_exit(prev_state); 118214cf11afSPaul Mackerras } 118303465f89SNicholas Piggin NOKPROBE_SYMBOL(program_check_exception); 118414cf11afSPaul Mackerras 1185bf593907SPaul Mackerras /* 1186bf593907SPaul Mackerras * This occurs when running in hypervisor mode on POWER6 or later 1187bf593907SPaul Mackerras * and an illegal instruction is encountered. 1188bf593907SPaul Mackerras */ 118903465f89SNicholas Piggin void emulation_assist_interrupt(struct pt_regs *regs) 1190bf593907SPaul Mackerras { 1191bf593907SPaul Mackerras regs->msr |= REASON_ILLEGAL; 1192bf593907SPaul Mackerras program_check_exception(regs); 1193bf593907SPaul Mackerras } 119403465f89SNicholas Piggin NOKPROBE_SYMBOL(emulation_assist_interrupt); 1195bf593907SPaul Mackerras 1196dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs) 119714cf11afSPaul Mackerras { 1198ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 11994393c4f6SBenjamin Herrenschmidt int sig, code, fixed = 0; 120014cf11afSPaul Mackerras 1201a3512b2dSBenjamin Herrenschmidt /* We restore the interrupt state now */ 1202a3512b2dSBenjamin Herrenschmidt if (!arch_irq_disabled_regs(regs)) 1203a3512b2dSBenjamin Herrenschmidt local_irq_enable(); 1204a3512b2dSBenjamin Herrenschmidt 12056ce6c629SMichael Neuling if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT)) 12066ce6c629SMichael Neuling goto bail; 12076ce6c629SMichael Neuling 1208e9370ae1SPaul Mackerras /* we don't implement logging of alignment exceptions */ 1209e9370ae1SPaul Mackerras if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS)) 121014cf11afSPaul Mackerras fixed = fix_alignment(regs); 121114cf11afSPaul Mackerras 121214cf11afSPaul Mackerras if (fixed == 1) { 121314cf11afSPaul Mackerras regs->nip += 4; /* skip over emulated instruction */ 121414cf11afSPaul Mackerras emulate_single_step(regs); 1215ba12eedeSLi Zhong goto bail; 121614cf11afSPaul Mackerras } 121714cf11afSPaul Mackerras 121814cf11afSPaul Mackerras /* Operand address was bad */ 121914cf11afSPaul Mackerras if (fixed == -EFAULT) { 12204393c4f6SBenjamin Herrenschmidt sig = SIGSEGV; 12214393c4f6SBenjamin Herrenschmidt code = SEGV_ACCERR; 12224393c4f6SBenjamin Herrenschmidt } else { 12234393c4f6SBenjamin Herrenschmidt sig = SIGBUS; 12244393c4f6SBenjamin Herrenschmidt code = BUS_ADRALN; 122514cf11afSPaul Mackerras } 12264393c4f6SBenjamin Herrenschmidt if (user_mode(regs)) 12274393c4f6SBenjamin Herrenschmidt _exception(sig, regs, code, regs->dar); 12284393c4f6SBenjamin Herrenschmidt else 12294393c4f6SBenjamin Herrenschmidt bad_page_fault(regs, regs->dar, sig); 1230ba12eedeSLi Zhong 1231ba12eedeSLi Zhong bail: 1232ba12eedeSLi Zhong exception_exit(prev_state); 123314cf11afSPaul Mackerras } 123414cf11afSPaul Mackerras 1235f0f558b1SPaul Mackerras void slb_miss_bad_addr(struct pt_regs *regs) 1236f0f558b1SPaul Mackerras { 1237f0f558b1SPaul Mackerras enum ctx_state prev_state = exception_enter(); 1238f0f558b1SPaul Mackerras 1239f0f558b1SPaul Mackerras if (user_mode(regs)) 1240f0f558b1SPaul Mackerras _exception(SIGSEGV, regs, SEGV_BNDERR, regs->dar); 1241f0f558b1SPaul Mackerras else 1242f0f558b1SPaul Mackerras bad_page_fault(regs, regs->dar, SIGSEGV); 1243f0f558b1SPaul Mackerras 1244f0f558b1SPaul Mackerras exception_exit(prev_state); 1245f0f558b1SPaul Mackerras } 1246f0f558b1SPaul Mackerras 124714cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs) 124814cf11afSPaul Mackerras { 124914cf11afSPaul Mackerras printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n", 125014cf11afSPaul Mackerras current, regs->gpr[1]); 125114cf11afSPaul Mackerras debugger(regs); 125214cf11afSPaul Mackerras show_regs(regs); 125314cf11afSPaul Mackerras panic("kernel stack overflow"); 125414cf11afSPaul Mackerras } 125514cf11afSPaul Mackerras 125614cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs) 125714cf11afSPaul Mackerras { 125814cf11afSPaul Mackerras printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n", 125914cf11afSPaul Mackerras regs->nip, regs->msr); 126014cf11afSPaul Mackerras debugger(regs); 126114cf11afSPaul Mackerras die("nonrecoverable exception", regs, SIGKILL); 126214cf11afSPaul Mackerras } 126314cf11afSPaul Mackerras 1264dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs) 1265dc1c1ca3SStephen Rothwell { 1266ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1267ba12eedeSLi Zhong 1268dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable FP Unavailable Exception " 1269dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 1270dc1c1ca3SStephen Rothwell die("Unrecoverable FP Unavailable Exception", regs, SIGABRT); 1271ba12eedeSLi Zhong 1272ba12eedeSLi Zhong exception_exit(prev_state); 1273dc1c1ca3SStephen Rothwell } 1274dc1c1ca3SStephen Rothwell 1275dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs) 1276dc1c1ca3SStephen Rothwell { 1277ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1278ba12eedeSLi Zhong 1279dc1c1ca3SStephen Rothwell if (user_mode(regs)) { 1280dc1c1ca3SStephen Rothwell /* A user program has executed an altivec instruction, 1281dc1c1ca3SStephen Rothwell but this kernel doesn't support altivec. */ 1282dc1c1ca3SStephen Rothwell _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1283ba12eedeSLi Zhong goto bail; 1284dc1c1ca3SStephen Rothwell } 12856c4841c2SAnton Blanchard 1286dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception " 1287dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 1288dc1c1ca3SStephen Rothwell die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT); 1289ba12eedeSLi Zhong 1290ba12eedeSLi Zhong bail: 1291ba12eedeSLi Zhong exception_exit(prev_state); 1292dc1c1ca3SStephen Rothwell } 1293dc1c1ca3SStephen Rothwell 1294ce48b210SMichael Neuling void vsx_unavailable_exception(struct pt_regs *regs) 1295ce48b210SMichael Neuling { 1296ce48b210SMichael Neuling if (user_mode(regs)) { 1297ce48b210SMichael Neuling /* A user program has executed an vsx instruction, 1298ce48b210SMichael Neuling but this kernel doesn't support vsx. */ 1299ce48b210SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1300ce48b210SMichael Neuling return; 1301ce48b210SMichael Neuling } 1302ce48b210SMichael Neuling 1303ce48b210SMichael Neuling printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception " 1304ce48b210SMichael Neuling "%lx at %lx\n", regs->trap, regs->nip); 1305ce48b210SMichael Neuling die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT); 1306ce48b210SMichael Neuling } 1307ce48b210SMichael Neuling 13082517617eSMichael Neuling #ifdef CONFIG_PPC64 1309172f7aaaSCyril Bur static void tm_unavailable(struct pt_regs *regs) 1310172f7aaaSCyril Bur { 13115d176f75SCyril Bur #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 13125d176f75SCyril Bur if (user_mode(regs)) { 13135d176f75SCyril Bur current->thread.load_tm++; 13145d176f75SCyril Bur regs->msr |= MSR_TM; 13155d176f75SCyril Bur tm_enable(); 13165d176f75SCyril Bur tm_restore_sprs(¤t->thread); 13175d176f75SCyril Bur return; 13185d176f75SCyril Bur } 13195d176f75SCyril Bur #endif 1320172f7aaaSCyril Bur pr_emerg("Unrecoverable TM Unavailable Exception " 1321172f7aaaSCyril Bur "%lx at %lx\n", regs->trap, regs->nip); 1322172f7aaaSCyril Bur die("Unrecoverable TM Unavailable Exception", regs, SIGABRT); 1323172f7aaaSCyril Bur } 1324172f7aaaSCyril Bur 1325021424a1SMichael Ellerman void facility_unavailable_exception(struct pt_regs *regs) 1326d0c0c9a1SMichael Neuling { 1327021424a1SMichael Ellerman static char *facility_strings[] = { 13282517617eSMichael Neuling [FSCR_FP_LG] = "FPU", 13292517617eSMichael Neuling [FSCR_VECVSX_LG] = "VMX/VSX", 13302517617eSMichael Neuling [FSCR_DSCR_LG] = "DSCR", 13312517617eSMichael Neuling [FSCR_PM_LG] = "PMU SPRs", 13322517617eSMichael Neuling [FSCR_BHRB_LG] = "BHRB", 13332517617eSMichael Neuling [FSCR_TM_LG] = "TM", 13342517617eSMichael Neuling [FSCR_EBB_LG] = "EBB", 13352517617eSMichael Neuling [FSCR_TAR_LG] = "TAR", 1336794464f4SNicholas Piggin [FSCR_MSGP_LG] = "MSGP", 13379b7ff0c6SNicholas Piggin [FSCR_SCV_LG] = "SCV", 1338021424a1SMichael Ellerman }; 13392517617eSMichael Neuling char *facility = "unknown"; 1340021424a1SMichael Ellerman u64 value; 1341c952c1c4SAnshuman Khandual u32 instword, rd; 13422517617eSMichael Neuling u8 status; 13432517617eSMichael Neuling bool hv; 1344021424a1SMichael Ellerman 13452517617eSMichael Neuling hv = (regs->trap == 0xf80); 13462517617eSMichael Neuling if (hv) 1347b14b6260SMichael Ellerman value = mfspr(SPRN_HFSCR); 13482517617eSMichael Neuling else 13492517617eSMichael Neuling value = mfspr(SPRN_FSCR); 13502517617eSMichael Neuling 13512517617eSMichael Neuling status = value >> 56; 13522517617eSMichael Neuling if (status == FSCR_DSCR_LG) { 1353c952c1c4SAnshuman Khandual /* 1354c952c1c4SAnshuman Khandual * User is accessing the DSCR register using the problem 1355c952c1c4SAnshuman Khandual * state only SPR number (0x03) either through a mfspr or 1356c952c1c4SAnshuman Khandual * a mtspr instruction. If it is a write attempt through 1357c952c1c4SAnshuman Khandual * a mtspr, then we set the inherit bit. This also allows 1358c952c1c4SAnshuman Khandual * the user to write or read the register directly in the 1359c952c1c4SAnshuman Khandual * future by setting via the FSCR DSCR bit. But in case it 1360c952c1c4SAnshuman Khandual * is a read DSCR attempt through a mfspr instruction, we 1361c952c1c4SAnshuman Khandual * just emulate the instruction instead. This code path will 1362c952c1c4SAnshuman Khandual * always emulate all the mfspr instructions till the user 1363c952c1c4SAnshuman Khandual * has attempted at least one mtspr instruction. This way it 1364c952c1c4SAnshuman Khandual * preserves the same behaviour when the user is accessing 1365c952c1c4SAnshuman Khandual * the DSCR through privilege level only SPR number (0x11) 1366c952c1c4SAnshuman Khandual * which is emulated through illegal instruction exception. 1367c952c1c4SAnshuman Khandual * We always leave HFSCR DSCR set. 13682517617eSMichael Neuling */ 1369c952c1c4SAnshuman Khandual if (get_user(instword, (u32 __user *)(regs->nip))) { 1370c952c1c4SAnshuman Khandual pr_err("Failed to fetch the user instruction\n"); 1371c952c1c4SAnshuman Khandual return; 1372c952c1c4SAnshuman Khandual } 1373c952c1c4SAnshuman Khandual 1374c952c1c4SAnshuman Khandual /* Write into DSCR (mtspr 0x03, RS) */ 1375c952c1c4SAnshuman Khandual if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK) 1376c952c1c4SAnshuman Khandual == PPC_INST_MTSPR_DSCR_USER) { 1377c952c1c4SAnshuman Khandual rd = (instword >> 21) & 0x1f; 1378c952c1c4SAnshuman Khandual current->thread.dscr = regs->gpr[rd]; 13792517617eSMichael Neuling current->thread.dscr_inherit = 1; 1380b57bd2deSMichael Neuling current->thread.fscr |= FSCR_DSCR; 1381b57bd2deSMichael Neuling mtspr(SPRN_FSCR, current->thread.fscr); 1382c952c1c4SAnshuman Khandual } 1383c952c1c4SAnshuman Khandual 1384c952c1c4SAnshuman Khandual /* Read from DSCR (mfspr RT, 0x03) */ 1385c952c1c4SAnshuman Khandual if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK) 1386c952c1c4SAnshuman Khandual == PPC_INST_MFSPR_DSCR_USER) { 1387c952c1c4SAnshuman Khandual if (emulate_instruction(regs)) { 1388c952c1c4SAnshuman Khandual pr_err("DSCR based mfspr emulation failed\n"); 1389c952c1c4SAnshuman Khandual return; 1390c952c1c4SAnshuman Khandual } 1391c952c1c4SAnshuman Khandual regs->nip += 4; 1392c952c1c4SAnshuman Khandual emulate_single_step(regs); 1393c952c1c4SAnshuman Khandual } 13942517617eSMichael Neuling return; 1395b14b6260SMichael Ellerman } 1396b14b6260SMichael Ellerman 1397172f7aaaSCyril Bur if (status == FSCR_TM_LG) { 1398172f7aaaSCyril Bur /* 1399172f7aaaSCyril Bur * If we're here then the hardware is TM aware because it 1400172f7aaaSCyril Bur * generated an exception with FSRM_TM set. 1401172f7aaaSCyril Bur * 1402172f7aaaSCyril Bur * If cpu_has_feature(CPU_FTR_TM) is false, then either firmware 1403172f7aaaSCyril Bur * told us not to do TM, or the kernel is not built with TM 1404172f7aaaSCyril Bur * support. 1405172f7aaaSCyril Bur * 1406172f7aaaSCyril Bur * If both of those things are true, then userspace can spam the 1407172f7aaaSCyril Bur * console by triggering the printk() below just by continually 1408172f7aaaSCyril Bur * doing tbegin (or any TM instruction). So in that case just 1409172f7aaaSCyril Bur * send the process a SIGILL immediately. 1410172f7aaaSCyril Bur */ 1411172f7aaaSCyril Bur if (!cpu_has_feature(CPU_FTR_TM)) 1412172f7aaaSCyril Bur goto out; 1413172f7aaaSCyril Bur 1414172f7aaaSCyril Bur tm_unavailable(regs); 1415172f7aaaSCyril Bur return; 1416172f7aaaSCyril Bur } 1417172f7aaaSCyril Bur 141893c2ec0fSBalbir Singh if ((hv || status >= 2) && 141993c2ec0fSBalbir Singh (status < ARRAY_SIZE(facility_strings)) && 14202517617eSMichael Neuling facility_strings[status]) 14212517617eSMichael Neuling facility = facility_strings[status]; 1422021424a1SMichael Ellerman 1423d0c0c9a1SMichael Neuling /* We restore the interrupt state now */ 1424d0c0c9a1SMichael Neuling if (!arch_irq_disabled_regs(regs)) 1425d0c0c9a1SMichael Neuling local_irq_enable(); 1426d0c0c9a1SMichael Neuling 142793c2ec0fSBalbir Singh pr_err_ratelimited("%sFacility '%s' unavailable (%d), exception at 0x%lx, MSR=%lx\n", 142893c2ec0fSBalbir Singh hv ? "Hypervisor " : "", facility, status, regs->nip, regs->msr); 1429d0c0c9a1SMichael Neuling 1430172f7aaaSCyril Bur out: 1431d0c0c9a1SMichael Neuling if (user_mode(regs)) { 1432d0c0c9a1SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1433d0c0c9a1SMichael Neuling return; 1434d0c0c9a1SMichael Neuling } 1435d0c0c9a1SMichael Neuling 1436021424a1SMichael Ellerman die("Unexpected facility unavailable exception", regs, SIGABRT); 1437d0c0c9a1SMichael Neuling } 14382517617eSMichael Neuling #endif 1439d0c0c9a1SMichael Neuling 1440f54db641SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 1441f54db641SMichael Neuling 1442f54db641SMichael Neuling void fp_unavailable_tm(struct pt_regs *regs) 1443f54db641SMichael Neuling { 1444f54db641SMichael Neuling /* Note: This does not handle any kind of FP laziness. */ 1445f54db641SMichael Neuling 1446f54db641SMichael Neuling TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n", 1447f54db641SMichael Neuling regs->nip, regs->msr); 1448f54db641SMichael Neuling 1449f54db641SMichael Neuling /* We can only have got here if the task started using FP after 1450f54db641SMichael Neuling * beginning the transaction. So, the transactional regs are just a 1451f54db641SMichael Neuling * copy of the checkpointed ones. But, we still need to recheckpoint 1452f54db641SMichael Neuling * as we're enabling FP for the process; it will return, abort the 1453f54db641SMichael Neuling * transaction, and probably retry but now with FP enabled. So the 1454f54db641SMichael Neuling * checkpointed FP registers need to be loaded. 1455f54db641SMichael Neuling */ 1456d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 1457f54db641SMichael Neuling /* Reclaim didn't save out any FPRs to transact_fprs. */ 1458f54db641SMichael Neuling 1459f54db641SMichael Neuling /* Enable FP for the task: */ 1460f54db641SMichael Neuling regs->msr |= (MSR_FP | current->thread.fpexc_mode); 1461f54db641SMichael Neuling 1462f54db641SMichael Neuling /* This loads and recheckpoints the FP registers from 1463f54db641SMichael Neuling * thread.fpr[]. They will remain in registers after the 1464f54db641SMichael Neuling * checkpoint so we don't need to reload them after. 14653ac8ff1cSPaul Mackerras * If VMX is in use, the VRs now hold checkpointed values, 14663ac8ff1cSPaul Mackerras * so we don't want to load the VRs from the thread_struct. 1467f54db641SMichael Neuling */ 14683ac8ff1cSPaul Mackerras tm_recheckpoint(¤t->thread, MSR_FP); 14693ac8ff1cSPaul Mackerras 14703ac8ff1cSPaul Mackerras /* If VMX is in use, get the transactional values back */ 14713ac8ff1cSPaul Mackerras if (regs->msr & MSR_VEC) { 1472dc310669SCyril Bur msr_check_and_set(MSR_VEC); 1473dc310669SCyril Bur load_vr_state(¤t->thread.vr_state); 14743ac8ff1cSPaul Mackerras /* At this point all the VSX state is loaded, so enable it */ 14753ac8ff1cSPaul Mackerras regs->msr |= MSR_VSX; 14763ac8ff1cSPaul Mackerras } 1477f54db641SMichael Neuling } 1478f54db641SMichael Neuling 1479f54db641SMichael Neuling void altivec_unavailable_tm(struct pt_regs *regs) 1480f54db641SMichael Neuling { 1481f54db641SMichael Neuling /* See the comments in fp_unavailable_tm(). This function operates 1482f54db641SMichael Neuling * the same way. 1483f54db641SMichael Neuling */ 1484f54db641SMichael Neuling 1485f54db641SMichael Neuling TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx," 1486f54db641SMichael Neuling "MSR=%lx\n", 1487f54db641SMichael Neuling regs->nip, regs->msr); 1488d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 1489f54db641SMichael Neuling regs->msr |= MSR_VEC; 14903ac8ff1cSPaul Mackerras tm_recheckpoint(¤t->thread, MSR_VEC); 1491f54db641SMichael Neuling current->thread.used_vr = 1; 1492f54db641SMichael Neuling 14933ac8ff1cSPaul Mackerras if (regs->msr & MSR_FP) { 1494dc310669SCyril Bur msr_check_and_set(MSR_FP); 1495dc310669SCyril Bur load_fp_state(¤t->thread.fp_state); 14963ac8ff1cSPaul Mackerras regs->msr |= MSR_VSX; 14973ac8ff1cSPaul Mackerras } 14983ac8ff1cSPaul Mackerras } 14993ac8ff1cSPaul Mackerras 1500f54db641SMichael Neuling void vsx_unavailable_tm(struct pt_regs *regs) 1501f54db641SMichael Neuling { 15023ac8ff1cSPaul Mackerras unsigned long orig_msr = regs->msr; 15033ac8ff1cSPaul Mackerras 1504f54db641SMichael Neuling /* See the comments in fp_unavailable_tm(). This works similarly, 1505f54db641SMichael Neuling * though we're loading both FP and VEC registers in here. 1506f54db641SMichael Neuling * 1507f54db641SMichael Neuling * If FP isn't in use, load FP regs. If VEC isn't in use, load VEC 1508f54db641SMichael Neuling * regs. Either way, set MSR_VSX. 1509f54db641SMichael Neuling */ 1510f54db641SMichael Neuling 1511f54db641SMichael Neuling TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx," 1512f54db641SMichael Neuling "MSR=%lx\n", 1513f54db641SMichael Neuling regs->nip, regs->msr); 1514f54db641SMichael Neuling 15153ac8ff1cSPaul Mackerras current->thread.used_vsr = 1; 15163ac8ff1cSPaul Mackerras 15173ac8ff1cSPaul Mackerras /* If FP and VMX are already loaded, we have all the state we need */ 15183ac8ff1cSPaul Mackerras if ((orig_msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC)) { 15193ac8ff1cSPaul Mackerras regs->msr |= MSR_VSX; 15203ac8ff1cSPaul Mackerras return; 15213ac8ff1cSPaul Mackerras } 15223ac8ff1cSPaul Mackerras 1523f54db641SMichael Neuling /* This reclaims FP and/or VR regs if they're already enabled */ 1524d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 1525f54db641SMichael Neuling 1526f54db641SMichael Neuling regs->msr |= MSR_VEC | MSR_FP | current->thread.fpexc_mode | 1527f54db641SMichael Neuling MSR_VSX; 15283ac8ff1cSPaul Mackerras 15293ac8ff1cSPaul Mackerras /* This loads & recheckpoints FP and VRs; but we have 15303ac8ff1cSPaul Mackerras * to be sure not to overwrite previously-valid state. 15313ac8ff1cSPaul Mackerras */ 15323ac8ff1cSPaul Mackerras tm_recheckpoint(¤t->thread, regs->msr & ~orig_msr); 15333ac8ff1cSPaul Mackerras 1534dc310669SCyril Bur msr_check_and_set(orig_msr & (MSR_FP | MSR_VEC)); 1535dc310669SCyril Bur 15363ac8ff1cSPaul Mackerras if (orig_msr & MSR_FP) 1537dc310669SCyril Bur load_fp_state(¤t->thread.fp_state); 15383ac8ff1cSPaul Mackerras if (orig_msr & MSR_VEC) 1539dc310669SCyril Bur load_vr_state(¤t->thread.vr_state); 1540f54db641SMichael Neuling } 1541f54db641SMichael Neuling #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */ 1542f54db641SMichael Neuling 1543dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs) 1544dc1c1ca3SStephen Rothwell { 154569111bacSChristoph Lameter __this_cpu_inc(irq_stat.pmu_irqs); 154689713ed1SAnton Blanchard 1547dc1c1ca3SStephen Rothwell perf_irq(regs); 1548dc1c1ca3SStephen Rothwell } 1549dc1c1ca3SStephen Rothwell 15508dad3f92SPaul Mackerras #ifdef CONFIG_8xx 155114cf11afSPaul Mackerras void SoftwareEmulation(struct pt_regs *regs) 155214cf11afSPaul Mackerras { 155314cf11afSPaul Mackerras CHECK_FULL_REGS(regs); 155414cf11afSPaul Mackerras 155514cf11afSPaul Mackerras if (!user_mode(regs)) { 155614cf11afSPaul Mackerras debugger(regs); 15571eb2819dSLEROY Christophe die("Kernel Mode Unimplemented Instruction or SW FPU Emulation", 15581eb2819dSLEROY Christophe regs, SIGFPE); 155914cf11afSPaul Mackerras } 156014cf11afSPaul Mackerras 15613a3b5aa6SKevin Hao if (!emulate_math(regs)) 15623a3b5aa6SKevin Hao return; 15635fad293bSKumar Gala 15645fad293bSKumar Gala _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 156514cf11afSPaul Mackerras } 15668dad3f92SPaul Mackerras #endif /* CONFIG_8xx */ 156714cf11afSPaul Mackerras 1568172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS 15693bffb652SDave Kleikamp static void handle_debug(struct pt_regs *regs, unsigned long debug_status) 15703bffb652SDave Kleikamp { 15713bffb652SDave Kleikamp int changed = 0; 15723bffb652SDave Kleikamp /* 15733bffb652SDave Kleikamp * Determine the cause of the debug event, clear the 15743bffb652SDave Kleikamp * event flags and send a trap to the handler. Torez 15753bffb652SDave Kleikamp */ 15763bffb652SDave Kleikamp if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) { 15773bffb652SDave Kleikamp dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W); 15783bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE 157951ae8d4aSBharat Bhushan current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE; 15803bffb652SDave Kleikamp #endif 15813bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, TRAP_HWBKPT, 15823bffb652SDave Kleikamp 5); 15833bffb652SDave Kleikamp changed |= 0x01; 15843bffb652SDave Kleikamp } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) { 15853bffb652SDave Kleikamp dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W); 15863bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, TRAP_HWBKPT, 15873bffb652SDave Kleikamp 6); 15883bffb652SDave Kleikamp changed |= 0x01; 15893bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC1) { 159051ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC1; 15913bffb652SDave Kleikamp dbcr_iac_range(current) &= ~DBCR_IAC12MODE; 15923bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, TRAP_HWBKPT, 15933bffb652SDave Kleikamp 1); 15943bffb652SDave Kleikamp changed |= 0x01; 15953bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC2) { 159651ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC2; 15973bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, TRAP_HWBKPT, 15983bffb652SDave Kleikamp 2); 15993bffb652SDave Kleikamp changed |= 0x01; 16003bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC3) { 160151ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC3; 16023bffb652SDave Kleikamp dbcr_iac_range(current) &= ~DBCR_IAC34MODE; 16033bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, TRAP_HWBKPT, 16043bffb652SDave Kleikamp 3); 16053bffb652SDave Kleikamp changed |= 0x01; 16063bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC4) { 160751ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC4; 16083bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, TRAP_HWBKPT, 16093bffb652SDave Kleikamp 4); 16103bffb652SDave Kleikamp changed |= 0x01; 16113bffb652SDave Kleikamp } 16123bffb652SDave Kleikamp /* 16133bffb652SDave Kleikamp * At the point this routine was called, the MSR(DE) was turned off. 16143bffb652SDave Kleikamp * Check all other debug flags and see if that bit needs to be turned 16153bffb652SDave Kleikamp * back on or not. 16163bffb652SDave Kleikamp */ 161751ae8d4aSBharat Bhushan if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0, 161851ae8d4aSBharat Bhushan current->thread.debug.dbcr1)) 16193bffb652SDave Kleikamp regs->msr |= MSR_DE; 16203bffb652SDave Kleikamp else 16213bffb652SDave Kleikamp /* Make sure the IDM flag is off */ 162251ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IDM; 16233bffb652SDave Kleikamp 16243bffb652SDave Kleikamp if (changed & 0x01) 162551ae8d4aSBharat Bhushan mtspr(SPRN_DBCR0, current->thread.debug.dbcr0); 16263bffb652SDave Kleikamp } 162714cf11afSPaul Mackerras 162803465f89SNicholas Piggin void DebugException(struct pt_regs *regs, unsigned long debug_status) 162914cf11afSPaul Mackerras { 163051ae8d4aSBharat Bhushan current->thread.debug.dbsr = debug_status; 16313bffb652SDave Kleikamp 1632ec097c84SRoland McGrath /* Hack alert: On BookE, Branch Taken stops on the branch itself, while 1633ec097c84SRoland McGrath * on server, it stops on the target of the branch. In order to simulate 1634ec097c84SRoland McGrath * the server behaviour, we thus restart right away with a single step 1635ec097c84SRoland McGrath * instead of stopping here when hitting a BT 1636ec097c84SRoland McGrath */ 1637ec097c84SRoland McGrath if (debug_status & DBSR_BT) { 1638ec097c84SRoland McGrath regs->msr &= ~MSR_DE; 1639ec097c84SRoland McGrath 1640ec097c84SRoland McGrath /* Disable BT */ 1641ec097c84SRoland McGrath mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT); 1642ec097c84SRoland McGrath /* Clear the BT event */ 1643ec097c84SRoland McGrath mtspr(SPRN_DBSR, DBSR_BT); 1644ec097c84SRoland McGrath 1645ec097c84SRoland McGrath /* Do the single step trick only when coming from userspace */ 1646ec097c84SRoland McGrath if (user_mode(regs)) { 164751ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_BT; 164851ae8d4aSBharat Bhushan current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC; 1649ec097c84SRoland McGrath regs->msr |= MSR_DE; 1650ec097c84SRoland McGrath return; 1651ec097c84SRoland McGrath } 1652ec097c84SRoland McGrath 16536cc89badSNaveen N. Rao if (kprobe_post_handler(regs)) 16546cc89badSNaveen N. Rao return; 16556cc89badSNaveen N. Rao 1656ec097c84SRoland McGrath if (notify_die(DIE_SSTEP, "block_step", regs, 5, 1657ec097c84SRoland McGrath 5, SIGTRAP) == NOTIFY_STOP) { 1658ec097c84SRoland McGrath return; 1659ec097c84SRoland McGrath } 1660ec097c84SRoland McGrath if (debugger_sstep(regs)) 1661ec097c84SRoland McGrath return; 1662ec097c84SRoland McGrath } else if (debug_status & DBSR_IC) { /* Instruction complete */ 166314cf11afSPaul Mackerras regs->msr &= ~MSR_DE; 1664f8279621SKumar Gala 166514cf11afSPaul Mackerras /* Disable instruction completion */ 166614cf11afSPaul Mackerras mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC); 166714cf11afSPaul Mackerras /* Clear the instruction completion event */ 166814cf11afSPaul Mackerras mtspr(SPRN_DBSR, DBSR_IC); 1669f8279621SKumar Gala 16706cc89badSNaveen N. Rao if (kprobe_post_handler(regs)) 16716cc89badSNaveen N. Rao return; 16726cc89badSNaveen N. Rao 1673f8279621SKumar Gala if (notify_die(DIE_SSTEP, "single_step", regs, 5, 1674f8279621SKumar Gala 5, SIGTRAP) == NOTIFY_STOP) { 167514cf11afSPaul Mackerras return; 167614cf11afSPaul Mackerras } 1677f8279621SKumar Gala 1678f8279621SKumar Gala if (debugger_sstep(regs)) 1679f8279621SKumar Gala return; 1680f8279621SKumar Gala 16813bffb652SDave Kleikamp if (user_mode(regs)) { 168251ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IC; 168351ae8d4aSBharat Bhushan if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0, 168451ae8d4aSBharat Bhushan current->thread.debug.dbcr1)) 16853bffb652SDave Kleikamp regs->msr |= MSR_DE; 16863bffb652SDave Kleikamp else 16873bffb652SDave Kleikamp /* Make sure the IDM bit is off */ 168851ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IDM; 16893bffb652SDave Kleikamp } 1690f8279621SKumar Gala 1691f8279621SKumar Gala _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); 16923bffb652SDave Kleikamp } else 16933bffb652SDave Kleikamp handle_debug(regs, debug_status); 169414cf11afSPaul Mackerras } 169503465f89SNicholas Piggin NOKPROBE_SYMBOL(DebugException); 1696172ae2e7SDave Kleikamp #endif /* CONFIG_PPC_ADV_DEBUG_REGS */ 169714cf11afSPaul Mackerras 169814cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT) 169914cf11afSPaul Mackerras void TAUException(struct pt_regs *regs) 170014cf11afSPaul Mackerras { 170114cf11afSPaul Mackerras printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n", 170214cf11afSPaul Mackerras regs->nip, regs->msr, regs->trap, print_tainted()); 170314cf11afSPaul Mackerras } 170414cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */ 170514cf11afSPaul Mackerras 170614cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC 1707dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs) 170814cf11afSPaul Mackerras { 170914cf11afSPaul Mackerras int err; 171014cf11afSPaul Mackerras 171114cf11afSPaul Mackerras if (!user_mode(regs)) { 171214cf11afSPaul Mackerras printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode" 171314cf11afSPaul Mackerras " at %lx\n", regs->nip); 17148dad3f92SPaul Mackerras die("Kernel VMX/Altivec assist exception", regs, SIGILL); 171514cf11afSPaul Mackerras } 171614cf11afSPaul Mackerras 1717dc1c1ca3SStephen Rothwell flush_altivec_to_thread(current); 1718dc1c1ca3SStephen Rothwell 1719eecff81dSAnton Blanchard PPC_WARN_EMULATED(altivec, regs); 172014cf11afSPaul Mackerras err = emulate_altivec(regs); 172114cf11afSPaul Mackerras if (err == 0) { 172214cf11afSPaul Mackerras regs->nip += 4; /* skip emulated instruction */ 172314cf11afSPaul Mackerras emulate_single_step(regs); 172414cf11afSPaul Mackerras return; 172514cf11afSPaul Mackerras } 172614cf11afSPaul Mackerras 172714cf11afSPaul Mackerras if (err == -EFAULT) { 172814cf11afSPaul Mackerras /* got an error reading the instruction */ 172914cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 173014cf11afSPaul Mackerras } else { 173114cf11afSPaul Mackerras /* didn't recognize the instruction */ 173214cf11afSPaul Mackerras /* XXX quick hack for now: set the non-Java bit in the VSCR */ 173376462232SChristian Dietrich printk_ratelimited(KERN_ERR "Unrecognized altivec instruction " 173414cf11afSPaul Mackerras "in %s at %lx\n", current->comm, regs->nip); 1735de79f7b9SPaul Mackerras current->thread.vr_state.vscr.u[3] |= 0x10000; 173614cf11afSPaul Mackerras } 173714cf11afSPaul Mackerras } 173814cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */ 173914cf11afSPaul Mackerras 174014cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE 174114cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address, 174214cf11afSPaul Mackerras unsigned long error_code) 174314cf11afSPaul Mackerras { 174414cf11afSPaul Mackerras /* We treat cache locking instructions from the user 174514cf11afSPaul Mackerras * as priv ops, in the future we could try to do 174614cf11afSPaul Mackerras * something smarter 174714cf11afSPaul Mackerras */ 174814cf11afSPaul Mackerras if (error_code & (ESR_DLK|ESR_ILK)) 174914cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 175014cf11afSPaul Mackerras return; 175114cf11afSPaul Mackerras } 175214cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */ 175314cf11afSPaul Mackerras 175414cf11afSPaul Mackerras #ifdef CONFIG_SPE 175514cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs) 175614cf11afSPaul Mackerras { 17576a800f36SLiu Yu extern int do_spe_mathemu(struct pt_regs *regs); 175814cf11afSPaul Mackerras unsigned long spefscr; 175914cf11afSPaul Mackerras int fpexc_mode; 176014cf11afSPaul Mackerras int code = 0; 17616a800f36SLiu Yu int err; 17626a800f36SLiu Yu 1763685659eeSyu liu flush_spe_to_thread(current); 176414cf11afSPaul Mackerras 176514cf11afSPaul Mackerras spefscr = current->thread.spefscr; 176614cf11afSPaul Mackerras fpexc_mode = current->thread.fpexc_mode; 176714cf11afSPaul Mackerras 176814cf11afSPaul Mackerras if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) { 176914cf11afSPaul Mackerras code = FPE_FLTOVF; 177014cf11afSPaul Mackerras } 177114cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) { 177214cf11afSPaul Mackerras code = FPE_FLTUND; 177314cf11afSPaul Mackerras } 177414cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV)) 177514cf11afSPaul Mackerras code = FPE_FLTDIV; 177614cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) { 177714cf11afSPaul Mackerras code = FPE_FLTINV; 177814cf11afSPaul Mackerras } 177914cf11afSPaul Mackerras else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES)) 178014cf11afSPaul Mackerras code = FPE_FLTRES; 178114cf11afSPaul Mackerras 17826a800f36SLiu Yu err = do_spe_mathemu(regs); 17836a800f36SLiu Yu if (err == 0) { 17846a800f36SLiu Yu regs->nip += 4; /* skip emulated instruction */ 17856a800f36SLiu Yu emulate_single_step(regs); 178614cf11afSPaul Mackerras return; 178714cf11afSPaul Mackerras } 17886a800f36SLiu Yu 17896a800f36SLiu Yu if (err == -EFAULT) { 17906a800f36SLiu Yu /* got an error reading the instruction */ 17916a800f36SLiu Yu _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 17926a800f36SLiu Yu } else if (err == -EINVAL) { 17936a800f36SLiu Yu /* didn't recognize the instruction */ 17946a800f36SLiu Yu printk(KERN_ERR "unrecognized spe instruction " 17956a800f36SLiu Yu "in %s at %lx\n", current->comm, regs->nip); 17966a800f36SLiu Yu } else { 17976a800f36SLiu Yu _exception(SIGFPE, regs, code, regs->nip); 17986a800f36SLiu Yu } 17996a800f36SLiu Yu 18006a800f36SLiu Yu return; 18016a800f36SLiu Yu } 18026a800f36SLiu Yu 18036a800f36SLiu Yu void SPEFloatingPointRoundException(struct pt_regs *regs) 18046a800f36SLiu Yu { 18056a800f36SLiu Yu extern int speround_handler(struct pt_regs *regs); 18066a800f36SLiu Yu int err; 18076a800f36SLiu Yu 18086a800f36SLiu Yu preempt_disable(); 18096a800f36SLiu Yu if (regs->msr & MSR_SPE) 18106a800f36SLiu Yu giveup_spe(current); 18116a800f36SLiu Yu preempt_enable(); 18126a800f36SLiu Yu 18136a800f36SLiu Yu regs->nip -= 4; 18146a800f36SLiu Yu err = speround_handler(regs); 18156a800f36SLiu Yu if (err == 0) { 18166a800f36SLiu Yu regs->nip += 4; /* skip emulated instruction */ 18176a800f36SLiu Yu emulate_single_step(regs); 18186a800f36SLiu Yu return; 18196a800f36SLiu Yu } 18206a800f36SLiu Yu 18216a800f36SLiu Yu if (err == -EFAULT) { 18226a800f36SLiu Yu /* got an error reading the instruction */ 18236a800f36SLiu Yu _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 18246a800f36SLiu Yu } else if (err == -EINVAL) { 18256a800f36SLiu Yu /* didn't recognize the instruction */ 18266a800f36SLiu Yu printk(KERN_ERR "unrecognized spe instruction " 18276a800f36SLiu Yu "in %s at %lx\n", current->comm, regs->nip); 18286a800f36SLiu Yu } else { 18296a800f36SLiu Yu _exception(SIGFPE, regs, 0, regs->nip); 18306a800f36SLiu Yu return; 18316a800f36SLiu Yu } 18326a800f36SLiu Yu } 183314cf11afSPaul Mackerras #endif 183414cf11afSPaul Mackerras 1835dc1c1ca3SStephen Rothwell /* 1836dc1c1ca3SStephen Rothwell * We enter here if we get an unrecoverable exception, that is, one 1837dc1c1ca3SStephen Rothwell * that happened at a point where the RI (recoverable interrupt) bit 1838dc1c1ca3SStephen Rothwell * in the MSR is 0. This indicates that SRR0/1 are live, and that 1839dc1c1ca3SStephen Rothwell * we therefore lost state by taking this exception. 1840dc1c1ca3SStephen Rothwell */ 1841dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs) 1842dc1c1ca3SStephen Rothwell { 1843dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n", 1844dc1c1ca3SStephen Rothwell regs->trap, regs->nip); 1845dc1c1ca3SStephen Rothwell die("Unrecoverable exception", regs, SIGABRT); 1846dc1c1ca3SStephen Rothwell } 184715770a13SNaveen N. Rao NOKPROBE_SYMBOL(unrecoverable_exception); 1848dc1c1ca3SStephen Rothwell 18491e18c17aSJason Gunthorpe #if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x) 185014cf11afSPaul Mackerras /* 185114cf11afSPaul Mackerras * Default handler for a Watchdog exception, 185214cf11afSPaul Mackerras * spins until a reboot occurs 185314cf11afSPaul Mackerras */ 185414cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs) 185514cf11afSPaul Mackerras { 185614cf11afSPaul Mackerras /* Generic WatchdogHandler, implement your own */ 185714cf11afSPaul Mackerras mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE)); 185814cf11afSPaul Mackerras return; 185914cf11afSPaul Mackerras } 186014cf11afSPaul Mackerras 186114cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs) 186214cf11afSPaul Mackerras { 186314cf11afSPaul Mackerras printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n"); 186414cf11afSPaul Mackerras WatchdogHandler(regs); 186514cf11afSPaul Mackerras } 186614cf11afSPaul Mackerras #endif 1867dc1c1ca3SStephen Rothwell 1868dc1c1ca3SStephen Rothwell /* 1869dc1c1ca3SStephen Rothwell * We enter here if we discover during exception entry that we are 1870dc1c1ca3SStephen Rothwell * running in supervisor mode with a userspace value in the stack pointer. 1871dc1c1ca3SStephen Rothwell */ 1872dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs) 1873dc1c1ca3SStephen Rothwell { 1874dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n", 1875dc1c1ca3SStephen Rothwell regs->gpr[1], regs->nip); 1876dc1c1ca3SStephen Rothwell die("Bad kernel stack pointer", regs, SIGABRT); 1877dc1c1ca3SStephen Rothwell } 187815770a13SNaveen N. Rao NOKPROBE_SYMBOL(kernel_bad_stack); 187914cf11afSPaul Mackerras 188014cf11afSPaul Mackerras void __init trap_init(void) 188114cf11afSPaul Mackerras { 188214cf11afSPaul Mackerras } 188380947e7cSGeert Uytterhoeven 188480947e7cSGeert Uytterhoeven 188580947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS 188680947e7cSGeert Uytterhoeven 188780947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type) .type = { .name = #type } 188880947e7cSGeert Uytterhoeven 188980947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = { 189080947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC 189180947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(altivec), 189280947e7cSGeert Uytterhoeven #endif 189380947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(dcba), 189480947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(dcbz), 189580947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(fp_pair), 189680947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(isel), 189780947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(mcrxr), 189880947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(mfpvr), 189980947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(multiple), 190080947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(popcntb), 190180947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(spe), 190280947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(string), 1903a3821b2aSScott Wood WARN_EMULATED_SETUP(sync), 190480947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(unaligned), 190580947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION 190680947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(math), 190780947e7cSGeert Uytterhoeven #endif 190880947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX 190980947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(vsx), 191080947e7cSGeert Uytterhoeven #endif 1911efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64 1912efcac658SAlexey Kardashevskiy WARN_EMULATED_SETUP(mfdscr), 1913efcac658SAlexey Kardashevskiy WARN_EMULATED_SETUP(mtdscr), 1914f83319d7SAnton Blanchard WARN_EMULATED_SETUP(lq_stq), 1915efcac658SAlexey Kardashevskiy #endif 191680947e7cSGeert Uytterhoeven }; 191780947e7cSGeert Uytterhoeven 191880947e7cSGeert Uytterhoeven u32 ppc_warn_emulated; 191980947e7cSGeert Uytterhoeven 192080947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type) 192180947e7cSGeert Uytterhoeven { 192276462232SChristian Dietrich pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm, 192380947e7cSGeert Uytterhoeven type); 192480947e7cSGeert Uytterhoeven } 192580947e7cSGeert Uytterhoeven 192680947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void) 192780947e7cSGeert Uytterhoeven { 192880947e7cSGeert Uytterhoeven struct dentry *dir, *d; 192980947e7cSGeert Uytterhoeven unsigned int i; 193080947e7cSGeert Uytterhoeven struct ppc_emulated_entry *entries = (void *)&ppc_emulated; 193180947e7cSGeert Uytterhoeven 193280947e7cSGeert Uytterhoeven if (!powerpc_debugfs_root) 193380947e7cSGeert Uytterhoeven return -ENODEV; 193480947e7cSGeert Uytterhoeven 193580947e7cSGeert Uytterhoeven dir = debugfs_create_dir("emulated_instructions", 193680947e7cSGeert Uytterhoeven powerpc_debugfs_root); 193780947e7cSGeert Uytterhoeven if (!dir) 193880947e7cSGeert Uytterhoeven return -ENOMEM; 193980947e7cSGeert Uytterhoeven 194080947e7cSGeert Uytterhoeven d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir, 194180947e7cSGeert Uytterhoeven &ppc_warn_emulated); 194280947e7cSGeert Uytterhoeven if (!d) 194380947e7cSGeert Uytterhoeven goto fail; 194480947e7cSGeert Uytterhoeven 194580947e7cSGeert Uytterhoeven for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) { 194680947e7cSGeert Uytterhoeven d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir, 194780947e7cSGeert Uytterhoeven (u32 *)&entries[i].val.counter); 194880947e7cSGeert Uytterhoeven if (!d) 194980947e7cSGeert Uytterhoeven goto fail; 195080947e7cSGeert Uytterhoeven } 195180947e7cSGeert Uytterhoeven 195280947e7cSGeert Uytterhoeven return 0; 195380947e7cSGeert Uytterhoeven 195480947e7cSGeert Uytterhoeven fail: 195580947e7cSGeert Uytterhoeven debugfs_remove_recursive(dir); 195680947e7cSGeert Uytterhoeven return -ENOMEM; 195780947e7cSGeert Uytterhoeven } 195880947e7cSGeert Uytterhoeven 195980947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init); 196080947e7cSGeert Uytterhoeven 196180947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */ 1962