xref: /openbmc/linux/arch/powerpc/kernel/traps.c (revision cc53291521701f9c7c7265bbb3c140563174d8b2)
114cf11afSPaul Mackerras /*
214cf11afSPaul Mackerras  *  Copyright (C) 1995-1996  Gary Thomas (gdt@linuxppc.org)
314cf11afSPaul Mackerras  *
414cf11afSPaul Mackerras  *  This program is free software; you can redistribute it and/or
514cf11afSPaul Mackerras  *  modify it under the terms of the GNU General Public License
614cf11afSPaul Mackerras  *  as published by the Free Software Foundation; either version
714cf11afSPaul Mackerras  *  2 of the License, or (at your option) any later version.
814cf11afSPaul Mackerras  *
914cf11afSPaul Mackerras  *  Modified by Cort Dougan (cort@cs.nmt.edu)
1014cf11afSPaul Mackerras  *  and Paul Mackerras (paulus@samba.org)
1114cf11afSPaul Mackerras  */
1214cf11afSPaul Mackerras 
1314cf11afSPaul Mackerras /*
1414cf11afSPaul Mackerras  * This file handles the architecture-dependent parts of hardware exceptions
1514cf11afSPaul Mackerras  */
1614cf11afSPaul Mackerras 
1714cf11afSPaul Mackerras #include <linux/config.h>
1814cf11afSPaul Mackerras #include <linux/errno.h>
1914cf11afSPaul Mackerras #include <linux/sched.h>
2014cf11afSPaul Mackerras #include <linux/kernel.h>
2114cf11afSPaul Mackerras #include <linux/mm.h>
2214cf11afSPaul Mackerras #include <linux/stddef.h>
2314cf11afSPaul Mackerras #include <linux/unistd.h>
248dad3f92SPaul Mackerras #include <linux/ptrace.h>
2514cf11afSPaul Mackerras #include <linux/slab.h>
2614cf11afSPaul Mackerras #include <linux/user.h>
2714cf11afSPaul Mackerras #include <linux/a.out.h>
2814cf11afSPaul Mackerras #include <linux/interrupt.h>
2914cf11afSPaul Mackerras #include <linux/init.h>
3014cf11afSPaul Mackerras #include <linux/module.h>
318dad3f92SPaul Mackerras #include <linux/prctl.h>
3214cf11afSPaul Mackerras #include <linux/delay.h>
3314cf11afSPaul Mackerras #include <linux/kprobes.h>
34*cc532915SMichael Ellerman #include <linux/kexec.h>
3514cf11afSPaul Mackerras 
3686417780SPaul Mackerras #include <asm/kdebug.h>
3714cf11afSPaul Mackerras #include <asm/pgtable.h>
3814cf11afSPaul Mackerras #include <asm/uaccess.h>
3914cf11afSPaul Mackerras #include <asm/system.h>
4014cf11afSPaul Mackerras #include <asm/io.h>
4186417780SPaul Mackerras #include <asm/machdep.h>
4286417780SPaul Mackerras #include <asm/rtas.h>
43f7f6f4feSDavid Gibson #include <asm/pmc.h>
44dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32
4514cf11afSPaul Mackerras #include <asm/reg.h>
4686417780SPaul Mackerras #endif
4714cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT
4814cf11afSPaul Mackerras #include <asm/backlight.h>
4914cf11afSPaul Mackerras #endif
50dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
5186417780SPaul Mackerras #include <asm/firmware.h>
52dc1c1ca3SStephen Rothwell #include <asm/processor.h>
53dc1c1ca3SStephen Rothwell #endif
54dc1c1ca3SStephen Rothwell 
5586417780SPaul Mackerras #ifdef CONFIG_PPC64	/* XXX */
5686417780SPaul Mackerras #define _IO_BASE	pci_io_base
5786417780SPaul Mackerras #endif
5886417780SPaul Mackerras 
5914cf11afSPaul Mackerras #ifdef CONFIG_DEBUGGER
6014cf11afSPaul Mackerras int (*__debugger)(struct pt_regs *regs);
6114cf11afSPaul Mackerras int (*__debugger_ipi)(struct pt_regs *regs);
6214cf11afSPaul Mackerras int (*__debugger_bpt)(struct pt_regs *regs);
6314cf11afSPaul Mackerras int (*__debugger_sstep)(struct pt_regs *regs);
6414cf11afSPaul Mackerras int (*__debugger_iabr_match)(struct pt_regs *regs);
6514cf11afSPaul Mackerras int (*__debugger_dabr_match)(struct pt_regs *regs);
6614cf11afSPaul Mackerras int (*__debugger_fault_handler)(struct pt_regs *regs);
6714cf11afSPaul Mackerras 
6814cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger);
6914cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi);
7014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt);
7114cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep);
7214cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match);
7314cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_dabr_match);
7414cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler);
7514cf11afSPaul Mackerras #endif
7614cf11afSPaul Mackerras 
7714cf11afSPaul Mackerras struct notifier_block *powerpc_die_chain;
7814cf11afSPaul Mackerras static DEFINE_SPINLOCK(die_notifier_lock);
7914cf11afSPaul Mackerras 
8014cf11afSPaul Mackerras int register_die_notifier(struct notifier_block *nb)
8114cf11afSPaul Mackerras {
8214cf11afSPaul Mackerras 	int err = 0;
8314cf11afSPaul Mackerras 	unsigned long flags;
8414cf11afSPaul Mackerras 
8514cf11afSPaul Mackerras 	spin_lock_irqsave(&die_notifier_lock, flags);
8614cf11afSPaul Mackerras 	err = notifier_chain_register(&powerpc_die_chain, nb);
8714cf11afSPaul Mackerras 	spin_unlock_irqrestore(&die_notifier_lock, flags);
8814cf11afSPaul Mackerras 	return err;
8914cf11afSPaul Mackerras }
9014cf11afSPaul Mackerras 
9114cf11afSPaul Mackerras /*
9214cf11afSPaul Mackerras  * Trap & Exception support
9314cf11afSPaul Mackerras  */
9414cf11afSPaul Mackerras 
9514cf11afSPaul Mackerras static DEFINE_SPINLOCK(die_lock);
9614cf11afSPaul Mackerras 
9714cf11afSPaul Mackerras int die(const char *str, struct pt_regs *regs, long err)
9814cf11afSPaul Mackerras {
99*cc532915SMichael Ellerman 	static int die_counter, crash_dump_start = 0;
10014cf11afSPaul Mackerras 	int nl = 0;
10114cf11afSPaul Mackerras 
10214cf11afSPaul Mackerras 	if (debugger(regs))
10314cf11afSPaul Mackerras 		return 1;
10414cf11afSPaul Mackerras 
10514cf11afSPaul Mackerras 	console_verbose();
10614cf11afSPaul Mackerras 	spin_lock_irq(&die_lock);
10714cf11afSPaul Mackerras 	bust_spinlocks(1);
1088dad3f92SPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT
10914cf11afSPaul Mackerras 	if (_machine == _MACH_Pmac) {
11014cf11afSPaul Mackerras 		set_backlight_enable(1);
11114cf11afSPaul Mackerras 		set_backlight_level(BACKLIGHT_MAX);
11214cf11afSPaul Mackerras 	}
11314cf11afSPaul Mackerras #endif
11414cf11afSPaul Mackerras 	printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
11514cf11afSPaul Mackerras #ifdef CONFIG_PREEMPT
11614cf11afSPaul Mackerras 	printk("PREEMPT ");
11714cf11afSPaul Mackerras 	nl = 1;
11814cf11afSPaul Mackerras #endif
11914cf11afSPaul Mackerras #ifdef CONFIG_SMP
12014cf11afSPaul Mackerras 	printk("SMP NR_CPUS=%d ", NR_CPUS);
12114cf11afSPaul Mackerras 	nl = 1;
12214cf11afSPaul Mackerras #endif
12314cf11afSPaul Mackerras #ifdef CONFIG_DEBUG_PAGEALLOC
12414cf11afSPaul Mackerras 	printk("DEBUG_PAGEALLOC ");
12514cf11afSPaul Mackerras 	nl = 1;
12614cf11afSPaul Mackerras #endif
12714cf11afSPaul Mackerras #ifdef CONFIG_NUMA
12814cf11afSPaul Mackerras 	printk("NUMA ");
12914cf11afSPaul Mackerras 	nl = 1;
13014cf11afSPaul Mackerras #endif
13114cf11afSPaul Mackerras #ifdef CONFIG_PPC64
132799d6046SPaul Mackerras 	switch (_machine) {
13314cf11afSPaul Mackerras 	case PLATFORM_PSERIES:
13414cf11afSPaul Mackerras 		printk("PSERIES ");
13514cf11afSPaul Mackerras 		nl = 1;
13614cf11afSPaul Mackerras 		break;
13714cf11afSPaul Mackerras 	case PLATFORM_PSERIES_LPAR:
13814cf11afSPaul Mackerras 		printk("PSERIES LPAR ");
13914cf11afSPaul Mackerras 		nl = 1;
14014cf11afSPaul Mackerras 		break;
14114cf11afSPaul Mackerras 	case PLATFORM_ISERIES_LPAR:
14214cf11afSPaul Mackerras 		printk("ISERIES LPAR ");
14314cf11afSPaul Mackerras 		nl = 1;
14414cf11afSPaul Mackerras 		break;
14514cf11afSPaul Mackerras 	case PLATFORM_POWERMAC:
14614cf11afSPaul Mackerras 		printk("POWERMAC ");
14714cf11afSPaul Mackerras 		nl = 1;
14814cf11afSPaul Mackerras 		break;
149f3f66f59SArnd Bergmann 	case PLATFORM_CELL:
150f3f66f59SArnd Bergmann 		printk("CELL ");
15114cf11afSPaul Mackerras 		nl = 1;
15214cf11afSPaul Mackerras 		break;
15314cf11afSPaul Mackerras 	}
15414cf11afSPaul Mackerras #endif
15514cf11afSPaul Mackerras 	if (nl)
15614cf11afSPaul Mackerras 		printk("\n");
15714cf11afSPaul Mackerras 	print_modules();
15814cf11afSPaul Mackerras 	show_regs(regs);
15914cf11afSPaul Mackerras 	bust_spinlocks(0);
160*cc532915SMichael Ellerman 
161*cc532915SMichael Ellerman 	if (!crash_dump_start && kexec_should_crash(current)) {
162*cc532915SMichael Ellerman 		crash_dump_start = 1;
16314cf11afSPaul Mackerras 		spin_unlock_irq(&die_lock);
164*cc532915SMichael Ellerman 		crash_kexec(regs);
165*cc532915SMichael Ellerman 		/* NOTREACHED */
166*cc532915SMichael Ellerman 	}
167*cc532915SMichael Ellerman 	spin_unlock_irq(&die_lock);
168*cc532915SMichael Ellerman 	if (crash_dump_start)
169*cc532915SMichael Ellerman 		/*
170*cc532915SMichael Ellerman 		 * Only for soft-reset: Other CPUs will be responded to an IPI
171*cc532915SMichael Ellerman 		 * sent by first kexec CPU.
172*cc532915SMichael Ellerman 		 */
173*cc532915SMichael Ellerman 		for(;;)
174*cc532915SMichael Ellerman 			;
17514cf11afSPaul Mackerras 
17614cf11afSPaul Mackerras 	if (in_interrupt())
17714cf11afSPaul Mackerras 		panic("Fatal exception in interrupt");
17814cf11afSPaul Mackerras 
17914cf11afSPaul Mackerras 	if (panic_on_oops) {
180dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
181dc1c1ca3SStephen Rothwell 		printk(KERN_EMERG "Fatal exception: panic in 5 seconds\n");
182dc1c1ca3SStephen Rothwell 		ssleep(5);
183dc1c1ca3SStephen Rothwell #endif
18414cf11afSPaul Mackerras 		panic("Fatal exception");
18514cf11afSPaul Mackerras 	}
18614cf11afSPaul Mackerras 	do_exit(err);
18714cf11afSPaul Mackerras 
18814cf11afSPaul Mackerras 	return 0;
18914cf11afSPaul Mackerras }
19014cf11afSPaul Mackerras 
19114cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
19214cf11afSPaul Mackerras {
19314cf11afSPaul Mackerras 	siginfo_t info;
19414cf11afSPaul Mackerras 
19514cf11afSPaul Mackerras 	if (!user_mode(regs)) {
19614cf11afSPaul Mackerras 		if (die("Exception in kernel mode", regs, signr))
19714cf11afSPaul Mackerras 			return;
19814cf11afSPaul Mackerras 	}
19914cf11afSPaul Mackerras 
20014cf11afSPaul Mackerras 	memset(&info, 0, sizeof(info));
20114cf11afSPaul Mackerras 	info.si_signo = signr;
20214cf11afSPaul Mackerras 	info.si_code = code;
20314cf11afSPaul Mackerras 	info.si_addr = (void __user *) addr;
20414cf11afSPaul Mackerras 	force_sig_info(signr, &info, current);
20514cf11afSPaul Mackerras 
20614cf11afSPaul Mackerras 	/*
20714cf11afSPaul Mackerras 	 * Init gets no signals that it doesn't have a handler for.
20814cf11afSPaul Mackerras 	 * That's all very well, but if it has caused a synchronous
20914cf11afSPaul Mackerras 	 * exception and we ignore the resulting signal, it will just
21014cf11afSPaul Mackerras 	 * generate the same exception over and over again and we get
21114cf11afSPaul Mackerras 	 * nowhere.  Better to kill it and let the kernel panic.
21214cf11afSPaul Mackerras 	 */
21314cf11afSPaul Mackerras 	if (current->pid == 1) {
21414cf11afSPaul Mackerras 		__sighandler_t handler;
21514cf11afSPaul Mackerras 
21614cf11afSPaul Mackerras 		spin_lock_irq(&current->sighand->siglock);
21714cf11afSPaul Mackerras 		handler = current->sighand->action[signr-1].sa.sa_handler;
21814cf11afSPaul Mackerras 		spin_unlock_irq(&current->sighand->siglock);
21914cf11afSPaul Mackerras 		if (handler == SIG_DFL) {
22014cf11afSPaul Mackerras 			/* init has generated a synchronous exception
22114cf11afSPaul Mackerras 			   and it doesn't have a handler for the signal */
22214cf11afSPaul Mackerras 			printk(KERN_CRIT "init has generated signal %d "
22314cf11afSPaul Mackerras 			       "but has no handler for it\n", signr);
22414cf11afSPaul Mackerras 			do_exit(signr);
22514cf11afSPaul Mackerras 		}
22614cf11afSPaul Mackerras 	}
22714cf11afSPaul Mackerras }
22814cf11afSPaul Mackerras 
22914cf11afSPaul Mackerras #ifdef CONFIG_PPC64
23014cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs)
23114cf11afSPaul Mackerras {
23214cf11afSPaul Mackerras 	/* See if any machine dependent calls */
23314cf11afSPaul Mackerras 	if (ppc_md.system_reset_exception)
23414cf11afSPaul Mackerras 		ppc_md.system_reset_exception(regs);
23514cf11afSPaul Mackerras 
2368dad3f92SPaul Mackerras 	die("System Reset", regs, SIGABRT);
23714cf11afSPaul Mackerras 
23814cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
23914cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
24014cf11afSPaul Mackerras 		panic("Unrecoverable System Reset");
24114cf11afSPaul Mackerras 
24214cf11afSPaul Mackerras 	/* What should we do here? We could issue a shutdown or hard reset. */
24314cf11afSPaul Mackerras }
24414cf11afSPaul Mackerras #endif
24514cf11afSPaul Mackerras 
24614cf11afSPaul Mackerras /*
24714cf11afSPaul Mackerras  * I/O accesses can cause machine checks on powermacs.
24814cf11afSPaul Mackerras  * Check if the NIP corresponds to the address of a sync
24914cf11afSPaul Mackerras  * instruction for which there is an entry in the exception
25014cf11afSPaul Mackerras  * table.
25114cf11afSPaul Mackerras  * Note that the 601 only takes a machine check on TEA
25214cf11afSPaul Mackerras  * (transfer error ack) signal assertion, and does not
25314cf11afSPaul Mackerras  * set any of the top 16 bits of SRR1.
25414cf11afSPaul Mackerras  *  -- paulus.
25514cf11afSPaul Mackerras  */
25614cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs)
25714cf11afSPaul Mackerras {
25814cf11afSPaul Mackerras #ifdef CONFIG_PPC_PMAC
25914cf11afSPaul Mackerras 	unsigned long msr = regs->msr;
26014cf11afSPaul Mackerras 	const struct exception_table_entry *entry;
26114cf11afSPaul Mackerras 	unsigned int *nip = (unsigned int *)regs->nip;
26214cf11afSPaul Mackerras 
26314cf11afSPaul Mackerras 	if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
26414cf11afSPaul Mackerras 	    && (entry = search_exception_tables(regs->nip)) != NULL) {
26514cf11afSPaul Mackerras 		/*
26614cf11afSPaul Mackerras 		 * Check that it's a sync instruction, or somewhere
26714cf11afSPaul Mackerras 		 * in the twi; isync; nop sequence that inb/inw/inl uses.
26814cf11afSPaul Mackerras 		 * As the address is in the exception table
26914cf11afSPaul Mackerras 		 * we should be able to read the instr there.
27014cf11afSPaul Mackerras 		 * For the debug message, we look at the preceding
27114cf11afSPaul Mackerras 		 * load or store.
27214cf11afSPaul Mackerras 		 */
27314cf11afSPaul Mackerras 		if (*nip == 0x60000000)		/* nop */
27414cf11afSPaul Mackerras 			nip -= 2;
27514cf11afSPaul Mackerras 		else if (*nip == 0x4c00012c)	/* isync */
27614cf11afSPaul Mackerras 			--nip;
27714cf11afSPaul Mackerras 		if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
27814cf11afSPaul Mackerras 			/* sync or twi */
27914cf11afSPaul Mackerras 			unsigned int rb;
28014cf11afSPaul Mackerras 
28114cf11afSPaul Mackerras 			--nip;
28214cf11afSPaul Mackerras 			rb = (*nip >> 11) & 0x1f;
28314cf11afSPaul Mackerras 			printk(KERN_DEBUG "%s bad port %lx at %p\n",
28414cf11afSPaul Mackerras 			       (*nip & 0x100)? "OUT to": "IN from",
28514cf11afSPaul Mackerras 			       regs->gpr[rb] - _IO_BASE, nip);
28614cf11afSPaul Mackerras 			regs->msr |= MSR_RI;
28714cf11afSPaul Mackerras 			regs->nip = entry->fixup;
28814cf11afSPaul Mackerras 			return 1;
28914cf11afSPaul Mackerras 		}
29014cf11afSPaul Mackerras 	}
29114cf11afSPaul Mackerras #endif /* CONFIG_PPC_PMAC */
29214cf11afSPaul Mackerras 	return 0;
29314cf11afSPaul Mackerras }
29414cf11afSPaul Mackerras 
29514cf11afSPaul Mackerras #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
29614cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception
29714cf11afSPaul Mackerras    is in the ESR. */
29814cf11afSPaul Mackerras #define get_reason(regs)	((regs)->dsisr)
29914cf11afSPaul Mackerras #ifndef CONFIG_FSL_BOOKE
30014cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->dsisr)
30114cf11afSPaul Mackerras #else
30214cf11afSPaul Mackerras #define get_mc_reason(regs)	(mfspr(SPRN_MCSR))
30314cf11afSPaul Mackerras #endif
30414cf11afSPaul Mackerras #define REASON_FP		ESR_FP
30514cf11afSPaul Mackerras #define REASON_ILLEGAL		(ESR_PIL | ESR_PUO)
30614cf11afSPaul Mackerras #define REASON_PRIVILEGED	ESR_PPR
30714cf11afSPaul Mackerras #define REASON_TRAP		ESR_PTR
30814cf11afSPaul Mackerras 
30914cf11afSPaul Mackerras /* single-step stuff */
31014cf11afSPaul Mackerras #define single_stepping(regs)	(current->thread.dbcr0 & DBCR0_IC)
31114cf11afSPaul Mackerras #define clear_single_step(regs)	(current->thread.dbcr0 &= ~DBCR0_IC)
31214cf11afSPaul Mackerras 
31314cf11afSPaul Mackerras #else
31414cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program
31514cf11afSPaul Mackerras    exception is in the MSR. */
31614cf11afSPaul Mackerras #define get_reason(regs)	((regs)->msr)
31714cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->msr)
31814cf11afSPaul Mackerras #define REASON_FP		0x100000
31914cf11afSPaul Mackerras #define REASON_ILLEGAL		0x80000
32014cf11afSPaul Mackerras #define REASON_PRIVILEGED	0x40000
32114cf11afSPaul Mackerras #define REASON_TRAP		0x20000
32214cf11afSPaul Mackerras 
32314cf11afSPaul Mackerras #define single_stepping(regs)	((regs)->msr & MSR_SE)
32414cf11afSPaul Mackerras #define clear_single_step(regs)	((regs)->msr &= ~MSR_SE)
32514cf11afSPaul Mackerras #endif
32614cf11afSPaul Mackerras 
32714cf11afSPaul Mackerras /*
32814cf11afSPaul Mackerras  * This is "fall-back" implementation for configurations
32914cf11afSPaul Mackerras  * which don't provide platform-specific machine check info
33014cf11afSPaul Mackerras  */
33114cf11afSPaul Mackerras void __attribute__ ((weak))
33214cf11afSPaul Mackerras platform_machine_check(struct pt_regs *regs)
33314cf11afSPaul Mackerras {
33414cf11afSPaul Mackerras }
33514cf11afSPaul Mackerras 
336dc1c1ca3SStephen Rothwell void machine_check_exception(struct pt_regs *regs)
33714cf11afSPaul Mackerras {
33814cf11afSPaul Mackerras #ifdef CONFIG_PPC64
33914cf11afSPaul Mackerras 	int recover = 0;
34014cf11afSPaul Mackerras 
34114cf11afSPaul Mackerras 	/* See if any machine dependent calls */
34214cf11afSPaul Mackerras 	if (ppc_md.machine_check_exception)
34314cf11afSPaul Mackerras 		recover = ppc_md.machine_check_exception(regs);
34414cf11afSPaul Mackerras 
34514cf11afSPaul Mackerras 	if (recover)
34614cf11afSPaul Mackerras 		return;
34714cf11afSPaul Mackerras #else
34814cf11afSPaul Mackerras 	unsigned long reason = get_mc_reason(regs);
34914cf11afSPaul Mackerras 
35014cf11afSPaul Mackerras 	if (user_mode(regs)) {
35114cf11afSPaul Mackerras 		regs->msr |= MSR_RI;
35214cf11afSPaul Mackerras 		_exception(SIGBUS, regs, BUS_ADRERR, regs->nip);
35314cf11afSPaul Mackerras 		return;
35414cf11afSPaul Mackerras 	}
35514cf11afSPaul Mackerras 
35614cf11afSPaul Mackerras #if defined(CONFIG_8xx) && defined(CONFIG_PCI)
35714cf11afSPaul Mackerras 	/* the qspan pci read routines can cause machine checks -- Cort */
35814cf11afSPaul Mackerras 	bad_page_fault(regs, regs->dar, SIGBUS);
35914cf11afSPaul Mackerras 	return;
36014cf11afSPaul Mackerras #endif
36114cf11afSPaul Mackerras 
36214cf11afSPaul Mackerras 	if (debugger_fault_handler(regs)) {
36314cf11afSPaul Mackerras 		regs->msr |= MSR_RI;
36414cf11afSPaul Mackerras 		return;
36514cf11afSPaul Mackerras 	}
36614cf11afSPaul Mackerras 
36714cf11afSPaul Mackerras 	if (check_io_access(regs))
36814cf11afSPaul Mackerras 		return;
36914cf11afSPaul Mackerras 
37014cf11afSPaul Mackerras #if defined(CONFIG_4xx) && !defined(CONFIG_440A)
37114cf11afSPaul Mackerras 	if (reason & ESR_IMCP) {
37214cf11afSPaul Mackerras 		printk("Instruction");
37314cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
37414cf11afSPaul Mackerras 	} else
37514cf11afSPaul Mackerras 		printk("Data");
37614cf11afSPaul Mackerras 	printk(" machine check in kernel mode.\n");
37714cf11afSPaul Mackerras #elif defined(CONFIG_440A)
37814cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
37914cf11afSPaul Mackerras 	if (reason & ESR_IMCP){
38014cf11afSPaul Mackerras 		printk("Instruction Synchronous Machine Check exception\n");
38114cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
38214cf11afSPaul Mackerras 	}
38314cf11afSPaul Mackerras 	else {
38414cf11afSPaul Mackerras 		u32 mcsr = mfspr(SPRN_MCSR);
38514cf11afSPaul Mackerras 		if (mcsr & MCSR_IB)
38614cf11afSPaul Mackerras 			printk("Instruction Read PLB Error\n");
38714cf11afSPaul Mackerras 		if (mcsr & MCSR_DRB)
38814cf11afSPaul Mackerras 			printk("Data Read PLB Error\n");
38914cf11afSPaul Mackerras 		if (mcsr & MCSR_DWB)
39014cf11afSPaul Mackerras 			printk("Data Write PLB Error\n");
39114cf11afSPaul Mackerras 		if (mcsr & MCSR_TLBP)
39214cf11afSPaul Mackerras 			printk("TLB Parity Error\n");
39314cf11afSPaul Mackerras 		if (mcsr & MCSR_ICP){
39414cf11afSPaul Mackerras 			flush_instruction_cache();
39514cf11afSPaul Mackerras 			printk("I-Cache Parity Error\n");
39614cf11afSPaul Mackerras 		}
39714cf11afSPaul Mackerras 		if (mcsr & MCSR_DCSP)
39814cf11afSPaul Mackerras 			printk("D-Cache Search Parity Error\n");
39914cf11afSPaul Mackerras 		if (mcsr & MCSR_DCFP)
40014cf11afSPaul Mackerras 			printk("D-Cache Flush Parity Error\n");
40114cf11afSPaul Mackerras 		if (mcsr & MCSR_IMPE)
40214cf11afSPaul Mackerras 			printk("Machine Check exception is imprecise\n");
40314cf11afSPaul Mackerras 
40414cf11afSPaul Mackerras 		/* Clear MCSR */
40514cf11afSPaul Mackerras 		mtspr(SPRN_MCSR, mcsr);
40614cf11afSPaul Mackerras 	}
40714cf11afSPaul Mackerras #elif defined (CONFIG_E500)
40814cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
40914cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
41014cf11afSPaul Mackerras 
41114cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
41214cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
41314cf11afSPaul Mackerras 	if (reason & MCSR_ICPERR)
41414cf11afSPaul Mackerras 		printk("Instruction Cache Parity Error\n");
41514cf11afSPaul Mackerras 	if (reason & MCSR_DCP_PERR)
41614cf11afSPaul Mackerras 		printk("Data Cache Push Parity Error\n");
41714cf11afSPaul Mackerras 	if (reason & MCSR_DCPERR)
41814cf11afSPaul Mackerras 		printk("Data Cache Parity Error\n");
41914cf11afSPaul Mackerras 	if (reason & MCSR_GL_CI)
42014cf11afSPaul Mackerras 		printk("Guarded Load or Cache-Inhibited stwcx.\n");
42114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IAERR)
42214cf11afSPaul Mackerras 		printk("Bus - Instruction Address Error\n");
42314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RAERR)
42414cf11afSPaul Mackerras 		printk("Bus - Read Address Error\n");
42514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WAERR)
42614cf11afSPaul Mackerras 		printk("Bus - Write Address Error\n");
42714cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IBERR)
42814cf11afSPaul Mackerras 		printk("Bus - Instruction Data Error\n");
42914cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RBERR)
43014cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
43114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WBERR)
43214cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
43314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IPERR)
43414cf11afSPaul Mackerras 		printk("Bus - Instruction Parity Error\n");
43514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RPERR)
43614cf11afSPaul Mackerras 		printk("Bus - Read Parity Error\n");
43714cf11afSPaul Mackerras #elif defined (CONFIG_E200)
43814cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
43914cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
44014cf11afSPaul Mackerras 
44114cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
44214cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
44314cf11afSPaul Mackerras 	if (reason & MCSR_CP_PERR)
44414cf11afSPaul Mackerras 		printk("Cache Push Parity Error\n");
44514cf11afSPaul Mackerras 	if (reason & MCSR_CPERR)
44614cf11afSPaul Mackerras 		printk("Cache Parity Error\n");
44714cf11afSPaul Mackerras 	if (reason & MCSR_EXCP_ERR)
44814cf11afSPaul Mackerras 		printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
44914cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IRERR)
45014cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on instruction fetch\n");
45114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_DRERR)
45214cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on data load\n");
45314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WRERR)
45414cf11afSPaul Mackerras 		printk("Bus - Write Bus Error on buffered store or cache line push\n");
45514cf11afSPaul Mackerras #else /* !CONFIG_4xx && !CONFIG_E500 && !CONFIG_E200 */
45614cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
45714cf11afSPaul Mackerras 	printk("Caused by (from SRR1=%lx): ", reason);
45814cf11afSPaul Mackerras 	switch (reason & 0x601F0000) {
45914cf11afSPaul Mackerras 	case 0x80000:
46014cf11afSPaul Mackerras 		printk("Machine check signal\n");
46114cf11afSPaul Mackerras 		break;
46214cf11afSPaul Mackerras 	case 0:		/* for 601 */
46314cf11afSPaul Mackerras 	case 0x40000:
46414cf11afSPaul Mackerras 	case 0x140000:	/* 7450 MSS error and TEA */
46514cf11afSPaul Mackerras 		printk("Transfer error ack signal\n");
46614cf11afSPaul Mackerras 		break;
46714cf11afSPaul Mackerras 	case 0x20000:
46814cf11afSPaul Mackerras 		printk("Data parity error signal\n");
46914cf11afSPaul Mackerras 		break;
47014cf11afSPaul Mackerras 	case 0x10000:
47114cf11afSPaul Mackerras 		printk("Address parity error signal\n");
47214cf11afSPaul Mackerras 		break;
47314cf11afSPaul Mackerras 	case 0x20000000:
47414cf11afSPaul Mackerras 		printk("L1 Data Cache error\n");
47514cf11afSPaul Mackerras 		break;
47614cf11afSPaul Mackerras 	case 0x40000000:
47714cf11afSPaul Mackerras 		printk("L1 Instruction Cache error\n");
47814cf11afSPaul Mackerras 		break;
47914cf11afSPaul Mackerras 	case 0x00100000:
48014cf11afSPaul Mackerras 		printk("L2 data cache parity error\n");
48114cf11afSPaul Mackerras 		break;
48214cf11afSPaul Mackerras 	default:
48314cf11afSPaul Mackerras 		printk("Unknown values in msr\n");
48414cf11afSPaul Mackerras 	}
48514cf11afSPaul Mackerras #endif /* CONFIG_4xx */
48614cf11afSPaul Mackerras 
48714cf11afSPaul Mackerras 	/*
48814cf11afSPaul Mackerras 	 * Optional platform-provided routine to print out
48914cf11afSPaul Mackerras 	 * additional info, e.g. bus error registers.
49014cf11afSPaul Mackerras 	 */
49114cf11afSPaul Mackerras 	platform_machine_check(regs);
49286417780SPaul Mackerras #endif /* CONFIG_PPC64 */
49314cf11afSPaul Mackerras 
49414cf11afSPaul Mackerras 	if (debugger_fault_handler(regs))
49514cf11afSPaul Mackerras 		return;
4968dad3f92SPaul Mackerras 	die("Machine check", regs, SIGBUS);
49714cf11afSPaul Mackerras 
49814cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
49914cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
50014cf11afSPaul Mackerras 		panic("Unrecoverable Machine check");
50114cf11afSPaul Mackerras }
50214cf11afSPaul Mackerras 
50314cf11afSPaul Mackerras void SMIException(struct pt_regs *regs)
50414cf11afSPaul Mackerras {
50514cf11afSPaul Mackerras 	die("System Management Interrupt", regs, SIGABRT);
50614cf11afSPaul Mackerras }
50714cf11afSPaul Mackerras 
508dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs)
50914cf11afSPaul Mackerras {
51014cf11afSPaul Mackerras 	printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
51114cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap);
51214cf11afSPaul Mackerras 
51314cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
51414cf11afSPaul Mackerras }
51514cf11afSPaul Mackerras 
516dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs)
51714cf11afSPaul Mackerras {
51814cf11afSPaul Mackerras 	if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
51914cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
52014cf11afSPaul Mackerras 		return;
52114cf11afSPaul Mackerras 	if (debugger_iabr_match(regs))
52214cf11afSPaul Mackerras 		return;
52314cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
52414cf11afSPaul Mackerras }
52514cf11afSPaul Mackerras 
52614cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs)
52714cf11afSPaul Mackerras {
52814cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
52914cf11afSPaul Mackerras }
53014cf11afSPaul Mackerras 
5318dad3f92SPaul Mackerras void __kprobes single_step_exception(struct pt_regs *regs)
53214cf11afSPaul Mackerras {
53314cf11afSPaul Mackerras 	regs->msr &= ~(MSR_SE | MSR_BE);  /* Turn off 'trace' bits */
53414cf11afSPaul Mackerras 
53514cf11afSPaul Mackerras 	if (notify_die(DIE_SSTEP, "single_step", regs, 5,
53614cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
53714cf11afSPaul Mackerras 		return;
53814cf11afSPaul Mackerras 	if (debugger_sstep(regs))
53914cf11afSPaul Mackerras 		return;
54014cf11afSPaul Mackerras 
54114cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
54214cf11afSPaul Mackerras }
54314cf11afSPaul Mackerras 
54414cf11afSPaul Mackerras /*
54514cf11afSPaul Mackerras  * After we have successfully emulated an instruction, we have to
54614cf11afSPaul Mackerras  * check if the instruction was being single-stepped, and if so,
54714cf11afSPaul Mackerras  * pretend we got a single-step exception.  This was pointed out
54814cf11afSPaul Mackerras  * by Kumar Gala.  -- paulus
54914cf11afSPaul Mackerras  */
5508dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs)
55114cf11afSPaul Mackerras {
55214cf11afSPaul Mackerras 	if (single_stepping(regs)) {
55314cf11afSPaul Mackerras 		clear_single_step(regs);
55414cf11afSPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_TRACE, 0);
55514cf11afSPaul Mackerras 	}
55614cf11afSPaul Mackerras }
55714cf11afSPaul Mackerras 
558dc1c1ca3SStephen Rothwell static void parse_fpe(struct pt_regs *regs)
559dc1c1ca3SStephen Rothwell {
560dc1c1ca3SStephen Rothwell 	int code = 0;
561dc1c1ca3SStephen Rothwell 	unsigned long fpscr;
562dc1c1ca3SStephen Rothwell 
563dc1c1ca3SStephen Rothwell 	flush_fp_to_thread(current);
564dc1c1ca3SStephen Rothwell 
56525c8a78bSDavid Gibson 	fpscr = current->thread.fpscr.val;
566dc1c1ca3SStephen Rothwell 
567dc1c1ca3SStephen Rothwell 	/* Invalid operation */
568dc1c1ca3SStephen Rothwell 	if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
569dc1c1ca3SStephen Rothwell 		code = FPE_FLTINV;
570dc1c1ca3SStephen Rothwell 
571dc1c1ca3SStephen Rothwell 	/* Overflow */
572dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
573dc1c1ca3SStephen Rothwell 		code = FPE_FLTOVF;
574dc1c1ca3SStephen Rothwell 
575dc1c1ca3SStephen Rothwell 	/* Underflow */
576dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
577dc1c1ca3SStephen Rothwell 		code = FPE_FLTUND;
578dc1c1ca3SStephen Rothwell 
579dc1c1ca3SStephen Rothwell 	/* Divide by zero */
580dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
581dc1c1ca3SStephen Rothwell 		code = FPE_FLTDIV;
582dc1c1ca3SStephen Rothwell 
583dc1c1ca3SStephen Rothwell 	/* Inexact result */
584dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
585dc1c1ca3SStephen Rothwell 		code = FPE_FLTRES;
586dc1c1ca3SStephen Rothwell 
587dc1c1ca3SStephen Rothwell 	_exception(SIGFPE, regs, code, regs->nip);
588dc1c1ca3SStephen Rothwell }
589dc1c1ca3SStephen Rothwell 
590dc1c1ca3SStephen Rothwell /*
591dc1c1ca3SStephen Rothwell  * Illegal instruction emulation support.  Originally written to
59214cf11afSPaul Mackerras  * provide the PVR to user applications using the mfspr rd, PVR.
59314cf11afSPaul Mackerras  * Return non-zero if we can't emulate, or -EFAULT if the associated
59414cf11afSPaul Mackerras  * memory access caused an access fault.  Return zero on success.
59514cf11afSPaul Mackerras  *
59614cf11afSPaul Mackerras  * There are a couple of ways to do this, either "decode" the instruction
59714cf11afSPaul Mackerras  * or directly match lots of bits.  In this case, matching lots of
59814cf11afSPaul Mackerras  * bits is faster and easier.
59986417780SPaul Mackerras  *
60014cf11afSPaul Mackerras  */
60114cf11afSPaul Mackerras #define INST_MFSPR_PVR		0x7c1f42a6
60214cf11afSPaul Mackerras #define INST_MFSPR_PVR_MASK	0xfc1fffff
60314cf11afSPaul Mackerras 
60414cf11afSPaul Mackerras #define INST_DCBA		0x7c0005ec
60514cf11afSPaul Mackerras #define INST_DCBA_MASK		0x7c0007fe
60614cf11afSPaul Mackerras 
60714cf11afSPaul Mackerras #define INST_MCRXR		0x7c000400
60814cf11afSPaul Mackerras #define INST_MCRXR_MASK		0x7c0007fe
60914cf11afSPaul Mackerras 
61014cf11afSPaul Mackerras #define INST_STRING		0x7c00042a
61114cf11afSPaul Mackerras #define INST_STRING_MASK	0x7c0007fe
61214cf11afSPaul Mackerras #define INST_STRING_GEN_MASK	0x7c00067e
61314cf11afSPaul Mackerras #define INST_LSWI		0x7c0004aa
61414cf11afSPaul Mackerras #define INST_LSWX		0x7c00042a
61514cf11afSPaul Mackerras #define INST_STSWI		0x7c0005aa
61614cf11afSPaul Mackerras #define INST_STSWX		0x7c00052a
61714cf11afSPaul Mackerras 
61814cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword)
61914cf11afSPaul Mackerras {
62014cf11afSPaul Mackerras 	u8 rT = (instword >> 21) & 0x1f;
62114cf11afSPaul Mackerras 	u8 rA = (instword >> 16) & 0x1f;
62214cf11afSPaul Mackerras 	u8 NB_RB = (instword >> 11) & 0x1f;
62314cf11afSPaul Mackerras 	u32 num_bytes;
62414cf11afSPaul Mackerras 	unsigned long EA;
62514cf11afSPaul Mackerras 	int pos = 0;
62614cf11afSPaul Mackerras 
62714cf11afSPaul Mackerras 	/* Early out if we are an invalid form of lswx */
62814cf11afSPaul Mackerras 	if ((instword & INST_STRING_MASK) == INST_LSWX)
62914cf11afSPaul Mackerras 		if ((rT == rA) || (rT == NB_RB))
63014cf11afSPaul Mackerras 			return -EINVAL;
63114cf11afSPaul Mackerras 
63214cf11afSPaul Mackerras 	EA = (rA == 0) ? 0 : regs->gpr[rA];
63314cf11afSPaul Mackerras 
63414cf11afSPaul Mackerras 	switch (instword & INST_STRING_MASK) {
63514cf11afSPaul Mackerras 		case INST_LSWX:
63614cf11afSPaul Mackerras 		case INST_STSWX:
63714cf11afSPaul Mackerras 			EA += NB_RB;
63814cf11afSPaul Mackerras 			num_bytes = regs->xer & 0x7f;
63914cf11afSPaul Mackerras 			break;
64014cf11afSPaul Mackerras 		case INST_LSWI:
64114cf11afSPaul Mackerras 		case INST_STSWI:
64214cf11afSPaul Mackerras 			num_bytes = (NB_RB == 0) ? 32 : NB_RB;
64314cf11afSPaul Mackerras 			break;
64414cf11afSPaul Mackerras 		default:
64514cf11afSPaul Mackerras 			return -EINVAL;
64614cf11afSPaul Mackerras 	}
64714cf11afSPaul Mackerras 
64814cf11afSPaul Mackerras 	while (num_bytes != 0)
64914cf11afSPaul Mackerras 	{
65014cf11afSPaul Mackerras 		u8 val;
65114cf11afSPaul Mackerras 		u32 shift = 8 * (3 - (pos & 0x3));
65214cf11afSPaul Mackerras 
65314cf11afSPaul Mackerras 		switch ((instword & INST_STRING_MASK)) {
65414cf11afSPaul Mackerras 			case INST_LSWX:
65514cf11afSPaul Mackerras 			case INST_LSWI:
65614cf11afSPaul Mackerras 				if (get_user(val, (u8 __user *)EA))
65714cf11afSPaul Mackerras 					return -EFAULT;
65814cf11afSPaul Mackerras 				/* first time updating this reg,
65914cf11afSPaul Mackerras 				 * zero it out */
66014cf11afSPaul Mackerras 				if (pos == 0)
66114cf11afSPaul Mackerras 					regs->gpr[rT] = 0;
66214cf11afSPaul Mackerras 				regs->gpr[rT] |= val << shift;
66314cf11afSPaul Mackerras 				break;
66414cf11afSPaul Mackerras 			case INST_STSWI:
66514cf11afSPaul Mackerras 			case INST_STSWX:
66614cf11afSPaul Mackerras 				val = regs->gpr[rT] >> shift;
66714cf11afSPaul Mackerras 				if (put_user(val, (u8 __user *)EA))
66814cf11afSPaul Mackerras 					return -EFAULT;
66914cf11afSPaul Mackerras 				break;
67014cf11afSPaul Mackerras 		}
67114cf11afSPaul Mackerras 		/* move EA to next address */
67214cf11afSPaul Mackerras 		EA += 1;
67314cf11afSPaul Mackerras 		num_bytes--;
67414cf11afSPaul Mackerras 
67514cf11afSPaul Mackerras 		/* manage our position within the register */
67614cf11afSPaul Mackerras 		if (++pos == 4) {
67714cf11afSPaul Mackerras 			pos = 0;
67814cf11afSPaul Mackerras 			if (++rT == 32)
67914cf11afSPaul Mackerras 				rT = 0;
68014cf11afSPaul Mackerras 		}
68114cf11afSPaul Mackerras 	}
68214cf11afSPaul Mackerras 
68314cf11afSPaul Mackerras 	return 0;
68414cf11afSPaul Mackerras }
68514cf11afSPaul Mackerras 
68614cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs)
68714cf11afSPaul Mackerras {
68814cf11afSPaul Mackerras 	u32 instword;
68914cf11afSPaul Mackerras 	u32 rd;
69014cf11afSPaul Mackerras 
69114cf11afSPaul Mackerras 	if (!user_mode(regs))
69214cf11afSPaul Mackerras 		return -EINVAL;
69314cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
69414cf11afSPaul Mackerras 
69514cf11afSPaul Mackerras 	if (get_user(instword, (u32 __user *)(regs->nip)))
69614cf11afSPaul Mackerras 		return -EFAULT;
69714cf11afSPaul Mackerras 
69814cf11afSPaul Mackerras 	/* Emulate the mfspr rD, PVR. */
69914cf11afSPaul Mackerras 	if ((instword & INST_MFSPR_PVR_MASK) == INST_MFSPR_PVR) {
70014cf11afSPaul Mackerras 		rd = (instword >> 21) & 0x1f;
70114cf11afSPaul Mackerras 		regs->gpr[rd] = mfspr(SPRN_PVR);
70214cf11afSPaul Mackerras 		return 0;
70314cf11afSPaul Mackerras 	}
70414cf11afSPaul Mackerras 
70514cf11afSPaul Mackerras 	/* Emulating the dcba insn is just a no-op.  */
7068dad3f92SPaul Mackerras 	if ((instword & INST_DCBA_MASK) == INST_DCBA)
70714cf11afSPaul Mackerras 		return 0;
70814cf11afSPaul Mackerras 
70914cf11afSPaul Mackerras 	/* Emulate the mcrxr insn.  */
71014cf11afSPaul Mackerras 	if ((instword & INST_MCRXR_MASK) == INST_MCRXR) {
71186417780SPaul Mackerras 		int shift = (instword >> 21) & 0x1c;
71214cf11afSPaul Mackerras 		unsigned long msk = 0xf0000000UL >> shift;
71314cf11afSPaul Mackerras 
71414cf11afSPaul Mackerras 		regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
71514cf11afSPaul Mackerras 		regs->xer &= ~0xf0000000UL;
71614cf11afSPaul Mackerras 		return 0;
71714cf11afSPaul Mackerras 	}
71814cf11afSPaul Mackerras 
71914cf11afSPaul Mackerras 	/* Emulate load/store string insn. */
72014cf11afSPaul Mackerras 	if ((instword & INST_STRING_GEN_MASK) == INST_STRING)
72114cf11afSPaul Mackerras 		return emulate_string_inst(regs, instword);
72214cf11afSPaul Mackerras 
72314cf11afSPaul Mackerras 	return -EINVAL;
72414cf11afSPaul Mackerras }
72514cf11afSPaul Mackerras 
72614cf11afSPaul Mackerras /*
72714cf11afSPaul Mackerras  * Look through the list of trap instructions that are used for BUG(),
72814cf11afSPaul Mackerras  * BUG_ON() and WARN_ON() and see if we hit one.  At this point we know
72914cf11afSPaul Mackerras  * that the exception was caused by a trap instruction of some kind.
73014cf11afSPaul Mackerras  * Returns 1 if we should continue (i.e. it was a WARN_ON) or 0
73114cf11afSPaul Mackerras  * otherwise.
73214cf11afSPaul Mackerras  */
73314cf11afSPaul Mackerras extern struct bug_entry __start___bug_table[], __stop___bug_table[];
73414cf11afSPaul Mackerras 
73514cf11afSPaul Mackerras #ifndef CONFIG_MODULES
73614cf11afSPaul Mackerras #define module_find_bug(x)	NULL
73714cf11afSPaul Mackerras #endif
73814cf11afSPaul Mackerras 
73914cf11afSPaul Mackerras struct bug_entry *find_bug(unsigned long bugaddr)
74014cf11afSPaul Mackerras {
74114cf11afSPaul Mackerras 	struct bug_entry *bug;
74214cf11afSPaul Mackerras 
74314cf11afSPaul Mackerras 	for (bug = __start___bug_table; bug < __stop___bug_table; ++bug)
74414cf11afSPaul Mackerras 		if (bugaddr == bug->bug_addr)
74514cf11afSPaul Mackerras 			return bug;
74614cf11afSPaul Mackerras 	return module_find_bug(bugaddr);
74714cf11afSPaul Mackerras }
74814cf11afSPaul Mackerras 
749dc1c1ca3SStephen Rothwell static int check_bug_trap(struct pt_regs *regs)
75014cf11afSPaul Mackerras {
75114cf11afSPaul Mackerras 	struct bug_entry *bug;
75214cf11afSPaul Mackerras 	unsigned long addr;
75314cf11afSPaul Mackerras 
75414cf11afSPaul Mackerras 	if (regs->msr & MSR_PR)
75514cf11afSPaul Mackerras 		return 0;	/* not in kernel */
75614cf11afSPaul Mackerras 	addr = regs->nip;	/* address of trap instruction */
75714cf11afSPaul Mackerras 	if (addr < PAGE_OFFSET)
75814cf11afSPaul Mackerras 		return 0;
75914cf11afSPaul Mackerras 	bug = find_bug(regs->nip);
76014cf11afSPaul Mackerras 	if (bug == NULL)
76114cf11afSPaul Mackerras 		return 0;
76214cf11afSPaul Mackerras 	if (bug->line & BUG_WARNING_TRAP) {
76314cf11afSPaul Mackerras 		/* this is a WARN_ON rather than BUG/BUG_ON */
764104dd65fSPaul Mackerras 		printk(KERN_ERR "Badness in %s at %s:%ld\n",
76514cf11afSPaul Mackerras 		       bug->function, bug->file,
76614cf11afSPaul Mackerras 		       bug->line & ~BUG_WARNING_TRAP);
76714cf11afSPaul Mackerras 		dump_stack();
76814cf11afSPaul Mackerras 		return 1;
76914cf11afSPaul Mackerras 	}
770104dd65fSPaul Mackerras 	printk(KERN_CRIT "kernel BUG in %s at %s:%ld!\n",
77114cf11afSPaul Mackerras 	       bug->function, bug->file, bug->line);
77214cf11afSPaul Mackerras 
77314cf11afSPaul Mackerras 	return 0;
77414cf11afSPaul Mackerras }
77514cf11afSPaul Mackerras 
7768dad3f92SPaul Mackerras void __kprobes program_check_exception(struct pt_regs *regs)
77714cf11afSPaul Mackerras {
77814cf11afSPaul Mackerras 	unsigned int reason = get_reason(regs);
77914cf11afSPaul Mackerras 	extern int do_mathemu(struct pt_regs *regs);
78014cf11afSPaul Mackerras 
7818dad3f92SPaul Mackerras #ifdef CONFIG_MATH_EMULATION
78214cf11afSPaul Mackerras 	/* (reason & REASON_ILLEGAL) would be the obvious thing here,
78314cf11afSPaul Mackerras 	 * but there seems to be a hardware bug on the 405GP (RevD)
78414cf11afSPaul Mackerras 	 * that means ESR is sometimes set incorrectly - either to
78514cf11afSPaul Mackerras 	 * ESR_DST (!?) or 0.  In the process of chasing this with the
78614cf11afSPaul Mackerras 	 * hardware people - not sure if it can happen on any illegal
78714cf11afSPaul Mackerras 	 * instruction or only on FP instructions, whether there is a
78814cf11afSPaul Mackerras 	 * pattern to occurences etc. -dgibson 31/Mar/2003 */
78914cf11afSPaul Mackerras 	if (!(reason & REASON_TRAP) && do_mathemu(regs) == 0) {
79014cf11afSPaul Mackerras 		emulate_single_step(regs);
79114cf11afSPaul Mackerras 		return;
79214cf11afSPaul Mackerras 	}
7938dad3f92SPaul Mackerras #endif /* CONFIG_MATH_EMULATION */
79414cf11afSPaul Mackerras 
79514cf11afSPaul Mackerras 	if (reason & REASON_FP) {
79614cf11afSPaul Mackerras 		/* IEEE FP exception */
797dc1c1ca3SStephen Rothwell 		parse_fpe(regs);
7988dad3f92SPaul Mackerras 		return;
7998dad3f92SPaul Mackerras 	}
8008dad3f92SPaul Mackerras 	if (reason & REASON_TRAP) {
80114cf11afSPaul Mackerras 		/* trap exception */
802dc1c1ca3SStephen Rothwell 		if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
803dc1c1ca3SStephen Rothwell 				== NOTIFY_STOP)
804dc1c1ca3SStephen Rothwell 			return;
80514cf11afSPaul Mackerras 		if (debugger_bpt(regs))
80614cf11afSPaul Mackerras 			return;
80714cf11afSPaul Mackerras 		if (check_bug_trap(regs)) {
80814cf11afSPaul Mackerras 			regs->nip += 4;
80914cf11afSPaul Mackerras 			return;
81014cf11afSPaul Mackerras 		}
8118dad3f92SPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
8128dad3f92SPaul Mackerras 		return;
8138dad3f92SPaul Mackerras 	}
8148dad3f92SPaul Mackerras 
8158dad3f92SPaul Mackerras 	/* Try to emulate it if we should. */
8168dad3f92SPaul Mackerras 	if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
81714cf11afSPaul Mackerras 		switch (emulate_instruction(regs)) {
81814cf11afSPaul Mackerras 		case 0:
81914cf11afSPaul Mackerras 			regs->nip += 4;
82014cf11afSPaul Mackerras 			emulate_single_step(regs);
8218dad3f92SPaul Mackerras 			return;
82214cf11afSPaul Mackerras 		case -EFAULT:
82314cf11afSPaul Mackerras 			_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
8248dad3f92SPaul Mackerras 			return;
8258dad3f92SPaul Mackerras 		}
8268dad3f92SPaul Mackerras 	}
8278dad3f92SPaul Mackerras 
82814cf11afSPaul Mackerras 	if (reason & REASON_PRIVILEGED)
82914cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
83014cf11afSPaul Mackerras 	else
83114cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
83214cf11afSPaul Mackerras }
83314cf11afSPaul Mackerras 
834dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs)
83514cf11afSPaul Mackerras {
83614cf11afSPaul Mackerras 	int fixed;
83714cf11afSPaul Mackerras 
83814cf11afSPaul Mackerras 	fixed = fix_alignment(regs);
83914cf11afSPaul Mackerras 
84014cf11afSPaul Mackerras 	if (fixed == 1) {
84114cf11afSPaul Mackerras 		regs->nip += 4;	/* skip over emulated instruction */
84214cf11afSPaul Mackerras 		emulate_single_step(regs);
84314cf11afSPaul Mackerras 		return;
84414cf11afSPaul Mackerras 	}
84514cf11afSPaul Mackerras 
84614cf11afSPaul Mackerras 	/* Operand address was bad */
84714cf11afSPaul Mackerras 	if (fixed == -EFAULT) {
84814cf11afSPaul Mackerras 		if (user_mode(regs))
8498dad3f92SPaul Mackerras 			_exception(SIGSEGV, regs, SEGV_ACCERR, regs->dar);
85014cf11afSPaul Mackerras 		else
85114cf11afSPaul Mackerras 			/* Search exception table */
85214cf11afSPaul Mackerras 			bad_page_fault(regs, regs->dar, SIGSEGV);
85314cf11afSPaul Mackerras 		return;
85414cf11afSPaul Mackerras 	}
8558dad3f92SPaul Mackerras 	_exception(SIGBUS, regs, BUS_ADRALN, regs->dar);
85614cf11afSPaul Mackerras }
85714cf11afSPaul Mackerras 
85814cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs)
85914cf11afSPaul Mackerras {
86014cf11afSPaul Mackerras 	printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
86114cf11afSPaul Mackerras 	       current, regs->gpr[1]);
86214cf11afSPaul Mackerras 	debugger(regs);
86314cf11afSPaul Mackerras 	show_regs(regs);
86414cf11afSPaul Mackerras 	panic("kernel stack overflow");
86514cf11afSPaul Mackerras }
86614cf11afSPaul Mackerras 
86714cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs)
86814cf11afSPaul Mackerras {
86914cf11afSPaul Mackerras 	printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
87014cf11afSPaul Mackerras 	       regs->nip, regs->msr);
87114cf11afSPaul Mackerras 	debugger(regs);
87214cf11afSPaul Mackerras 	die("nonrecoverable exception", regs, SIGKILL);
87314cf11afSPaul Mackerras }
87414cf11afSPaul Mackerras 
87514cf11afSPaul Mackerras void trace_syscall(struct pt_regs *regs)
87614cf11afSPaul Mackerras {
87714cf11afSPaul Mackerras 	printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld    %s\n",
87814cf11afSPaul Mackerras 	       current, current->pid, regs->nip, regs->link, regs->gpr[0],
87914cf11afSPaul Mackerras 	       regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted());
88014cf11afSPaul Mackerras }
88114cf11afSPaul Mackerras 
882dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs)
883dc1c1ca3SStephen Rothwell {
884dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
885dc1c1ca3SStephen Rothwell 			  "%lx at %lx\n", regs->trap, regs->nip);
886dc1c1ca3SStephen Rothwell 	die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
887dc1c1ca3SStephen Rothwell }
888dc1c1ca3SStephen Rothwell 
889dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs)
890dc1c1ca3SStephen Rothwell {
8918dad3f92SPaul Mackerras #if !defined(CONFIG_ALTIVEC)
892dc1c1ca3SStephen Rothwell 	if (user_mode(regs)) {
893dc1c1ca3SStephen Rothwell 		/* A user program has executed an altivec instruction,
894dc1c1ca3SStephen Rothwell 		   but this kernel doesn't support altivec. */
895dc1c1ca3SStephen Rothwell 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
896dc1c1ca3SStephen Rothwell 		return;
897dc1c1ca3SStephen Rothwell 	}
898dc1c1ca3SStephen Rothwell #endif
899dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
900dc1c1ca3SStephen Rothwell 			"%lx at %lx\n", regs->trap, regs->nip);
901dc1c1ca3SStephen Rothwell 	die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
902dc1c1ca3SStephen Rothwell }
903dc1c1ca3SStephen Rothwell 
904dc1c1ca3SStephen Rothwell #if defined(CONFIG_PPC64) || defined(CONFIG_E500)
905dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs)
906dc1c1ca3SStephen Rothwell {
907dc1c1ca3SStephen Rothwell 	perf_irq(regs);
908dc1c1ca3SStephen Rothwell }
909dc1c1ca3SStephen Rothwell #endif
910dc1c1ca3SStephen Rothwell 
9118dad3f92SPaul Mackerras #ifdef CONFIG_8xx
91214cf11afSPaul Mackerras void SoftwareEmulation(struct pt_regs *regs)
91314cf11afSPaul Mackerras {
91414cf11afSPaul Mackerras 	extern int do_mathemu(struct pt_regs *);
91514cf11afSPaul Mackerras 	extern int Soft_emulate_8xx(struct pt_regs *);
91614cf11afSPaul Mackerras 	int errcode;
91714cf11afSPaul Mackerras 
91814cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
91914cf11afSPaul Mackerras 
92014cf11afSPaul Mackerras 	if (!user_mode(regs)) {
92114cf11afSPaul Mackerras 		debugger(regs);
92214cf11afSPaul Mackerras 		die("Kernel Mode Software FPU Emulation", regs, SIGFPE);
92314cf11afSPaul Mackerras 	}
92414cf11afSPaul Mackerras 
92514cf11afSPaul Mackerras #ifdef CONFIG_MATH_EMULATION
92614cf11afSPaul Mackerras 	errcode = do_mathemu(regs);
92714cf11afSPaul Mackerras #else
92814cf11afSPaul Mackerras 	errcode = Soft_emulate_8xx(regs);
92914cf11afSPaul Mackerras #endif
93014cf11afSPaul Mackerras 	if (errcode) {
93114cf11afSPaul Mackerras 		if (errcode > 0)
93214cf11afSPaul Mackerras 			_exception(SIGFPE, regs, 0, 0);
93314cf11afSPaul Mackerras 		else if (errcode == -EFAULT)
93414cf11afSPaul Mackerras 			_exception(SIGSEGV, regs, 0, 0);
93514cf11afSPaul Mackerras 		else
93614cf11afSPaul Mackerras 			_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
93714cf11afSPaul Mackerras 	} else
93814cf11afSPaul Mackerras 		emulate_single_step(regs);
93914cf11afSPaul Mackerras }
9408dad3f92SPaul Mackerras #endif /* CONFIG_8xx */
94114cf11afSPaul Mackerras 
94214cf11afSPaul Mackerras #if defined(CONFIG_40x) || defined(CONFIG_BOOKE)
94314cf11afSPaul Mackerras 
94414cf11afSPaul Mackerras void DebugException(struct pt_regs *regs, unsigned long debug_status)
94514cf11afSPaul Mackerras {
94614cf11afSPaul Mackerras 	if (debug_status & DBSR_IC) {	/* instruction completion */
94714cf11afSPaul Mackerras 		regs->msr &= ~MSR_DE;
94814cf11afSPaul Mackerras 		if (user_mode(regs)) {
94914cf11afSPaul Mackerras 			current->thread.dbcr0 &= ~DBCR0_IC;
95014cf11afSPaul Mackerras 		} else {
95114cf11afSPaul Mackerras 			/* Disable instruction completion */
95214cf11afSPaul Mackerras 			mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
95314cf11afSPaul Mackerras 			/* Clear the instruction completion event */
95414cf11afSPaul Mackerras 			mtspr(SPRN_DBSR, DBSR_IC);
95514cf11afSPaul Mackerras 			if (debugger_sstep(regs))
95614cf11afSPaul Mackerras 				return;
95714cf11afSPaul Mackerras 		}
95814cf11afSPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_TRACE, 0);
95914cf11afSPaul Mackerras 	}
96014cf11afSPaul Mackerras }
96114cf11afSPaul Mackerras #endif /* CONFIG_4xx || CONFIG_BOOKE */
96214cf11afSPaul Mackerras 
96314cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT)
96414cf11afSPaul Mackerras void TAUException(struct pt_regs *regs)
96514cf11afSPaul Mackerras {
96614cf11afSPaul Mackerras 	printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx    %s\n",
96714cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap, print_tainted());
96814cf11afSPaul Mackerras }
96914cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */
97014cf11afSPaul Mackerras 
97114cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC
972dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs)
97314cf11afSPaul Mackerras {
97414cf11afSPaul Mackerras 	int err;
97514cf11afSPaul Mackerras 
97614cf11afSPaul Mackerras 	if (!user_mode(regs)) {
97714cf11afSPaul Mackerras 		printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
97814cf11afSPaul Mackerras 		       " at %lx\n", regs->nip);
9798dad3f92SPaul Mackerras 		die("Kernel VMX/Altivec assist exception", regs, SIGILL);
98014cf11afSPaul Mackerras 	}
98114cf11afSPaul Mackerras 
982dc1c1ca3SStephen Rothwell 	flush_altivec_to_thread(current);
983dc1c1ca3SStephen Rothwell 
98414cf11afSPaul Mackerras 	err = emulate_altivec(regs);
98514cf11afSPaul Mackerras 	if (err == 0) {
98614cf11afSPaul Mackerras 		regs->nip += 4;		/* skip emulated instruction */
98714cf11afSPaul Mackerras 		emulate_single_step(regs);
98814cf11afSPaul Mackerras 		return;
98914cf11afSPaul Mackerras 	}
99014cf11afSPaul Mackerras 
99114cf11afSPaul Mackerras 	if (err == -EFAULT) {
99214cf11afSPaul Mackerras 		/* got an error reading the instruction */
99314cf11afSPaul Mackerras 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
99414cf11afSPaul Mackerras 	} else {
99514cf11afSPaul Mackerras 		/* didn't recognize the instruction */
99614cf11afSPaul Mackerras 		/* XXX quick hack for now: set the non-Java bit in the VSCR */
99714cf11afSPaul Mackerras 		if (printk_ratelimit())
99814cf11afSPaul Mackerras 			printk(KERN_ERR "Unrecognized altivec instruction "
99914cf11afSPaul Mackerras 			       "in %s at %lx\n", current->comm, regs->nip);
100014cf11afSPaul Mackerras 		current->thread.vscr.u[3] |= 0x10000;
100114cf11afSPaul Mackerras 	}
100214cf11afSPaul Mackerras }
100314cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */
100414cf11afSPaul Mackerras 
100514cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE
100614cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address,
100714cf11afSPaul Mackerras 			   unsigned long error_code)
100814cf11afSPaul Mackerras {
100914cf11afSPaul Mackerras 	/* We treat cache locking instructions from the user
101014cf11afSPaul Mackerras 	 * as priv ops, in the future we could try to do
101114cf11afSPaul Mackerras 	 * something smarter
101214cf11afSPaul Mackerras 	 */
101314cf11afSPaul Mackerras 	if (error_code & (ESR_DLK|ESR_ILK))
101414cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
101514cf11afSPaul Mackerras 	return;
101614cf11afSPaul Mackerras }
101714cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */
101814cf11afSPaul Mackerras 
101914cf11afSPaul Mackerras #ifdef CONFIG_SPE
102014cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs)
102114cf11afSPaul Mackerras {
102214cf11afSPaul Mackerras 	unsigned long spefscr;
102314cf11afSPaul Mackerras 	int fpexc_mode;
102414cf11afSPaul Mackerras 	int code = 0;
102514cf11afSPaul Mackerras 
102614cf11afSPaul Mackerras 	spefscr = current->thread.spefscr;
102714cf11afSPaul Mackerras 	fpexc_mode = current->thread.fpexc_mode;
102814cf11afSPaul Mackerras 
102914cf11afSPaul Mackerras 	/* Hardware does not neccessarily set sticky
103014cf11afSPaul Mackerras 	 * underflow/overflow/invalid flags */
103114cf11afSPaul Mackerras 	if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
103214cf11afSPaul Mackerras 		code = FPE_FLTOVF;
103314cf11afSPaul Mackerras 		spefscr |= SPEFSCR_FOVFS;
103414cf11afSPaul Mackerras 	}
103514cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
103614cf11afSPaul Mackerras 		code = FPE_FLTUND;
103714cf11afSPaul Mackerras 		spefscr |= SPEFSCR_FUNFS;
103814cf11afSPaul Mackerras 	}
103914cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
104014cf11afSPaul Mackerras 		code = FPE_FLTDIV;
104114cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
104214cf11afSPaul Mackerras 		code = FPE_FLTINV;
104314cf11afSPaul Mackerras 		spefscr |= SPEFSCR_FINVS;
104414cf11afSPaul Mackerras 	}
104514cf11afSPaul Mackerras 	else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
104614cf11afSPaul Mackerras 		code = FPE_FLTRES;
104714cf11afSPaul Mackerras 
104814cf11afSPaul Mackerras 	current->thread.spefscr = spefscr;
104914cf11afSPaul Mackerras 
105014cf11afSPaul Mackerras 	_exception(SIGFPE, regs, code, regs->nip);
105114cf11afSPaul Mackerras 	return;
105214cf11afSPaul Mackerras }
105314cf11afSPaul Mackerras #endif
105414cf11afSPaul Mackerras 
1055dc1c1ca3SStephen Rothwell /*
1056dc1c1ca3SStephen Rothwell  * We enter here if we get an unrecoverable exception, that is, one
1057dc1c1ca3SStephen Rothwell  * that happened at a point where the RI (recoverable interrupt) bit
1058dc1c1ca3SStephen Rothwell  * in the MSR is 0.  This indicates that SRR0/1 are live, and that
1059dc1c1ca3SStephen Rothwell  * we therefore lost state by taking this exception.
1060dc1c1ca3SStephen Rothwell  */
1061dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs)
1062dc1c1ca3SStephen Rothwell {
1063dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1064dc1c1ca3SStephen Rothwell 	       regs->trap, regs->nip);
1065dc1c1ca3SStephen Rothwell 	die("Unrecoverable exception", regs, SIGABRT);
1066dc1c1ca3SStephen Rothwell }
1067dc1c1ca3SStephen Rothwell 
106814cf11afSPaul Mackerras #ifdef CONFIG_BOOKE_WDT
106914cf11afSPaul Mackerras /*
107014cf11afSPaul Mackerras  * Default handler for a Watchdog exception,
107114cf11afSPaul Mackerras  * spins until a reboot occurs
107214cf11afSPaul Mackerras  */
107314cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
107414cf11afSPaul Mackerras {
107514cf11afSPaul Mackerras 	/* Generic WatchdogHandler, implement your own */
107614cf11afSPaul Mackerras 	mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
107714cf11afSPaul Mackerras 	return;
107814cf11afSPaul Mackerras }
107914cf11afSPaul Mackerras 
108014cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs)
108114cf11afSPaul Mackerras {
108214cf11afSPaul Mackerras 	printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
108314cf11afSPaul Mackerras 	WatchdogHandler(regs);
108414cf11afSPaul Mackerras }
108514cf11afSPaul Mackerras #endif
1086dc1c1ca3SStephen Rothwell 
1087dc1c1ca3SStephen Rothwell /*
1088dc1c1ca3SStephen Rothwell  * We enter here if we discover during exception entry that we are
1089dc1c1ca3SStephen Rothwell  * running in supervisor mode with a userspace value in the stack pointer.
1090dc1c1ca3SStephen Rothwell  */
1091dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs)
1092dc1c1ca3SStephen Rothwell {
1093dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1094dc1c1ca3SStephen Rothwell 	       regs->gpr[1], regs->nip);
1095dc1c1ca3SStephen Rothwell 	die("Bad kernel stack pointer", regs, SIGABRT);
1096dc1c1ca3SStephen Rothwell }
109714cf11afSPaul Mackerras 
109814cf11afSPaul Mackerras void __init trap_init(void)
109914cf11afSPaul Mackerras {
110014cf11afSPaul Mackerras }
1101