xref: /openbmc/linux/arch/powerpc/kernel/traps.c (revision c4f3b52ce7b16824befb16ab3d045c891b08b7db)
114cf11afSPaul Mackerras /*
214cf11afSPaul Mackerras  *  Copyright (C) 1995-1996  Gary Thomas (gdt@linuxppc.org)
3fe04b112SScott Wood  *  Copyright 2007-2010 Freescale Semiconductor, Inc.
414cf11afSPaul Mackerras  *
514cf11afSPaul Mackerras  *  This program is free software; you can redistribute it and/or
614cf11afSPaul Mackerras  *  modify it under the terms of the GNU General Public License
714cf11afSPaul Mackerras  *  as published by the Free Software Foundation; either version
814cf11afSPaul Mackerras  *  2 of the License, or (at your option) any later version.
914cf11afSPaul Mackerras  *
1014cf11afSPaul Mackerras  *  Modified by Cort Dougan (cort@cs.nmt.edu)
1114cf11afSPaul Mackerras  *  and Paul Mackerras (paulus@samba.org)
1214cf11afSPaul Mackerras  */
1314cf11afSPaul Mackerras 
1414cf11afSPaul Mackerras /*
1514cf11afSPaul Mackerras  * This file handles the architecture-dependent parts of hardware exceptions
1614cf11afSPaul Mackerras  */
1714cf11afSPaul Mackerras 
1814cf11afSPaul Mackerras #include <linux/errno.h>
1914cf11afSPaul Mackerras #include <linux/sched.h>
20b17b0153SIngo Molnar #include <linux/sched/debug.h>
2114cf11afSPaul Mackerras #include <linux/kernel.h>
2214cf11afSPaul Mackerras #include <linux/mm.h>
2314cf11afSPaul Mackerras #include <linux/stddef.h>
2414cf11afSPaul Mackerras #include <linux/unistd.h>
258dad3f92SPaul Mackerras #include <linux/ptrace.h>
2614cf11afSPaul Mackerras #include <linux/user.h>
2714cf11afSPaul Mackerras #include <linux/interrupt.h>
2814cf11afSPaul Mackerras #include <linux/init.h>
298a39b05fSPaul Gortmaker #include <linux/extable.h>
308a39b05fSPaul Gortmaker #include <linux/module.h>	/* print_modules */
318dad3f92SPaul Mackerras #include <linux/prctl.h>
3214cf11afSPaul Mackerras #include <linux/delay.h>
3314cf11afSPaul Mackerras #include <linux/kprobes.h>
34cc532915SMichael Ellerman #include <linux/kexec.h>
355474c120SMichael Hanselmann #include <linux/backlight.h>
3673c9ceabSJeremy Fitzhardinge #include <linux/bug.h>
371eeb66a1SChristoph Hellwig #include <linux/kdebug.h>
3876462232SChristian Dietrich #include <linux/ratelimit.h>
39ba12eedeSLi Zhong #include <linux/context_tracking.h>
4014cf11afSPaul Mackerras 
4180947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h>
4214cf11afSPaul Mackerras #include <asm/pgtable.h>
437c0f6ba6SLinus Torvalds #include <linux/uaccess.h>
447644d581SMichael Ellerman #include <asm/debugfs.h>
4514cf11afSPaul Mackerras #include <asm/io.h>
4686417780SPaul Mackerras #include <asm/machdep.h>
4786417780SPaul Mackerras #include <asm/rtas.h>
48f7f6f4feSDavid Gibson #include <asm/pmc.h>
4914cf11afSPaul Mackerras #include <asm/reg.h>
5014cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT
5114cf11afSPaul Mackerras #include <asm/backlight.h>
5214cf11afSPaul Mackerras #endif
53dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
5486417780SPaul Mackerras #include <asm/firmware.h>
55dc1c1ca3SStephen Rothwell #include <asm/processor.h>
566ce6c629SMichael Neuling #include <asm/tm.h>
57dc1c1ca3SStephen Rothwell #endif
58c0ce7d08SDavid Wilder #include <asm/kexec.h>
5916c57b36SKumar Gala #include <asm/ppc-opcode.h>
60cce1f106SShaohui Xie #include <asm/rio.h>
61ebaeb5aeSMahesh Salgaonkar #include <asm/fadump.h>
62ae3a197eSDavid Howells #include <asm/switch_to.h>
63f54db641SMichael Neuling #include <asm/tm.h>
64ae3a197eSDavid Howells #include <asm/debug.h>
6542f5b4caSDaniel Axtens #include <asm/asm-prototypes.h>
66fd7bacbcSMahesh Salgaonkar #include <asm/hmi.h>
674e0e3435SHongtao Jia #include <sysdev/fsl_pci.h>
686cc89badSNaveen N. Rao #include <asm/kprobes.h>
69dc1c1ca3SStephen Rothwell 
70da665885SThiago Jung Bauermann #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC_CORE)
715be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly;
725be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
735be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
745be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
755be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
769422de3eSMichael Neuling int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly;
775be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
7814cf11afSPaul Mackerras 
7914cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger);
8014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi);
8114cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt);
8214cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep);
8314cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match);
849422de3eSMichael Neuling EXPORT_SYMBOL(__debugger_break_match);
8514cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler);
8614cf11afSPaul Mackerras #endif
8714cf11afSPaul Mackerras 
888b3c34cfSMichael Neuling /* Transactional Memory trap debug */
898b3c34cfSMichael Neuling #ifdef TM_DEBUG_SW
908b3c34cfSMichael Neuling #define TM_DEBUG(x...) printk(KERN_INFO x)
918b3c34cfSMichael Neuling #else
928b3c34cfSMichael Neuling #define TM_DEBUG(x...) do { } while(0)
938b3c34cfSMichael Neuling #endif
948b3c34cfSMichael Neuling 
9514cf11afSPaul Mackerras /*
9614cf11afSPaul Mackerras  * Trap & Exception support
9714cf11afSPaul Mackerras  */
9814cf11afSPaul Mackerras 
996031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT
1006031d9d9Santon@samba.org static void pmac_backlight_unblank(void)
1016031d9d9Santon@samba.org {
1026031d9d9Santon@samba.org 	mutex_lock(&pmac_backlight_mutex);
1036031d9d9Santon@samba.org 	if (pmac_backlight) {
1046031d9d9Santon@samba.org 		struct backlight_properties *props;
1056031d9d9Santon@samba.org 
1066031d9d9Santon@samba.org 		props = &pmac_backlight->props;
1076031d9d9Santon@samba.org 		props->brightness = props->max_brightness;
1086031d9d9Santon@samba.org 		props->power = FB_BLANK_UNBLANK;
1096031d9d9Santon@samba.org 		backlight_update_status(pmac_backlight);
1106031d9d9Santon@samba.org 	}
1116031d9d9Santon@samba.org 	mutex_unlock(&pmac_backlight_mutex);
1126031d9d9Santon@samba.org }
1136031d9d9Santon@samba.org #else
1146031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { }
1156031d9d9Santon@samba.org #endif
1166031d9d9Santon@samba.org 
117760ca4dcSAnton Blanchard static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED;
118760ca4dcSAnton Blanchard static int die_owner = -1;
119760ca4dcSAnton Blanchard static unsigned int die_nest_count;
120c0ce7d08SDavid Wilder static int die_counter;
121760ca4dcSAnton Blanchard 
12203465f89SNicholas Piggin static unsigned long oops_begin(struct pt_regs *regs)
123760ca4dcSAnton Blanchard {
124760ca4dcSAnton Blanchard 	int cpu;
12534c2a14fSanton@samba.org 	unsigned long flags;
12614cf11afSPaul Mackerras 
127293e4688Santon@samba.org 	oops_enter();
128293e4688Santon@samba.org 
129760ca4dcSAnton Blanchard 	/* racy, but better than risking deadlock. */
130760ca4dcSAnton Blanchard 	raw_local_irq_save(flags);
131760ca4dcSAnton Blanchard 	cpu = smp_processor_id();
132760ca4dcSAnton Blanchard 	if (!arch_spin_trylock(&die_lock)) {
133760ca4dcSAnton Blanchard 		if (cpu == die_owner)
134760ca4dcSAnton Blanchard 			/* nested oops. should stop eventually */;
135760ca4dcSAnton Blanchard 		else
136760ca4dcSAnton Blanchard 			arch_spin_lock(&die_lock);
137760ca4dcSAnton Blanchard 	}
138760ca4dcSAnton Blanchard 	die_nest_count++;
139760ca4dcSAnton Blanchard 	die_owner = cpu;
14014cf11afSPaul Mackerras 	console_verbose();
14114cf11afSPaul Mackerras 	bust_spinlocks(1);
1426031d9d9Santon@samba.org 	if (machine_is(powermac))
1436031d9d9Santon@samba.org 		pmac_backlight_unblank();
144760ca4dcSAnton Blanchard 	return flags;
14534c2a14fSanton@samba.org }
14603465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_begin);
1475474c120SMichael Hanselmann 
14803465f89SNicholas Piggin static void oops_end(unsigned long flags, struct pt_regs *regs,
149760ca4dcSAnton Blanchard 			       int signr)
150760ca4dcSAnton Blanchard {
15114cf11afSPaul Mackerras 	bust_spinlocks(0);
152373d4d09SRusty Russell 	add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
153760ca4dcSAnton Blanchard 	die_nest_count--;
15458154c8cSAnton Blanchard 	oops_exit();
15558154c8cSAnton Blanchard 	printk("\n");
1567458e8b2SNicholas Piggin 	if (!die_nest_count) {
157760ca4dcSAnton Blanchard 		/* Nest count reaches zero, release the lock. */
1587458e8b2SNicholas Piggin 		die_owner = -1;
159760ca4dcSAnton Blanchard 		arch_spin_unlock(&die_lock);
1607458e8b2SNicholas Piggin 	}
161760ca4dcSAnton Blanchard 	raw_local_irq_restore(flags);
162cc532915SMichael Ellerman 
163ebaeb5aeSMahesh Salgaonkar 	crash_fadump(regs, "die oops");
164ebaeb5aeSMahesh Salgaonkar 
1659b00ac06SAnton Blanchard 	/*
1669b00ac06SAnton Blanchard 	 * A system reset (0x100) is a request to dump, so we always send
1679b00ac06SAnton Blanchard 	 * it through the crashdump code.
1689b00ac06SAnton Blanchard 	 */
1699b00ac06SAnton Blanchard 	if (kexec_should_crash(current) || (TRAP(regs) == 0x100)) {
170cc532915SMichael Ellerman 		crash_kexec(regs);
1719b00ac06SAnton Blanchard 
1729b00ac06SAnton Blanchard 		/*
1739b00ac06SAnton Blanchard 		 * We aren't the primary crash CPU. We need to send it
1749b00ac06SAnton Blanchard 		 * to a holding pattern to avoid it ending up in the panic
1759b00ac06SAnton Blanchard 		 * code.
1769b00ac06SAnton Blanchard 		 */
177c0ce7d08SDavid Wilder 		crash_kexec_secondary(regs);
1789b00ac06SAnton Blanchard 	}
17914cf11afSPaul Mackerras 
180760ca4dcSAnton Blanchard 	if (!signr)
181760ca4dcSAnton Blanchard 		return;
182760ca4dcSAnton Blanchard 
18358154c8cSAnton Blanchard 	/*
18458154c8cSAnton Blanchard 	 * While our oops output is serialised by a spinlock, output
18558154c8cSAnton Blanchard 	 * from panic() called below can race and corrupt it. If we
18658154c8cSAnton Blanchard 	 * know we are going to panic, delay for 1 second so we have a
18758154c8cSAnton Blanchard 	 * chance to get clean backtraces from all CPUs that are oopsing.
18858154c8cSAnton Blanchard 	 */
18958154c8cSAnton Blanchard 	if (in_interrupt() || panic_on_oops || !current->pid ||
19058154c8cSAnton Blanchard 	    is_global_init(current)) {
19158154c8cSAnton Blanchard 		mdelay(MSEC_PER_SEC);
19258154c8cSAnton Blanchard 	}
19358154c8cSAnton Blanchard 
19414cf11afSPaul Mackerras 	if (in_interrupt())
19514cf11afSPaul Mackerras 		panic("Fatal exception in interrupt");
196cea6a4baSHorms 	if (panic_on_oops)
197012c437dSHorms 		panic("Fatal exception");
198760ca4dcSAnton Blanchard 	do_exit(signr);
199760ca4dcSAnton Blanchard }
20003465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_end);
201cea6a4baSHorms 
20203465f89SNicholas Piggin static int __die(const char *str, struct pt_regs *regs, long err)
203760ca4dcSAnton Blanchard {
204760ca4dcSAnton Blanchard 	printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
205760ca4dcSAnton Blanchard #ifdef CONFIG_PREEMPT
206760ca4dcSAnton Blanchard 	printk("PREEMPT ");
207760ca4dcSAnton Blanchard #endif
208760ca4dcSAnton Blanchard #ifdef CONFIG_SMP
209760ca4dcSAnton Blanchard 	printk("SMP NR_CPUS=%d ", NR_CPUS);
210760ca4dcSAnton Blanchard #endif
211e7df0d88SJoonsoo Kim 	if (debug_pagealloc_enabled())
212760ca4dcSAnton Blanchard 		printk("DEBUG_PAGEALLOC ");
213760ca4dcSAnton Blanchard #ifdef CONFIG_NUMA
214760ca4dcSAnton Blanchard 	printk("NUMA ");
215760ca4dcSAnton Blanchard #endif
216760ca4dcSAnton Blanchard 	printk("%s\n", ppc_md.name ? ppc_md.name : "");
217760ca4dcSAnton Blanchard 
218760ca4dcSAnton Blanchard 	if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP)
219760ca4dcSAnton Blanchard 		return 1;
220760ca4dcSAnton Blanchard 
221760ca4dcSAnton Blanchard 	print_modules();
222760ca4dcSAnton Blanchard 	show_regs(regs);
22314cf11afSPaul Mackerras 
22414cf11afSPaul Mackerras 	return 0;
22514cf11afSPaul Mackerras }
22603465f89SNicholas Piggin NOKPROBE_SYMBOL(__die);
22714cf11afSPaul Mackerras 
228760ca4dcSAnton Blanchard void die(const char *str, struct pt_regs *regs, long err)
229760ca4dcSAnton Blanchard {
2306f44b20eSNicholas Piggin 	unsigned long flags;
231760ca4dcSAnton Blanchard 
2326f44b20eSNicholas Piggin 	if (debugger(regs))
2336f44b20eSNicholas Piggin 		return;
2346f44b20eSNicholas Piggin 
2356f44b20eSNicholas Piggin 	flags = oops_begin(regs);
236760ca4dcSAnton Blanchard 	if (__die(str, regs, err))
237760ca4dcSAnton Blanchard 		err = 0;
238760ca4dcSAnton Blanchard 	oops_end(flags, regs, err);
239760ca4dcSAnton Blanchard }
240760ca4dcSAnton Blanchard 
24125baa35bSOleg Nesterov void user_single_step_siginfo(struct task_struct *tsk,
24225baa35bSOleg Nesterov 				struct pt_regs *regs, siginfo_t *info)
24325baa35bSOleg Nesterov {
24425baa35bSOleg Nesterov 	memset(info, 0, sizeof(*info));
24525baa35bSOleg Nesterov 	info->si_signo = SIGTRAP;
24625baa35bSOleg Nesterov 	info->si_code = TRAP_TRACE;
24725baa35bSOleg Nesterov 	info->si_addr = (void __user *)regs->nip;
24825baa35bSOleg Nesterov }
24925baa35bSOleg Nesterov 
25014cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
25114cf11afSPaul Mackerras {
25214cf11afSPaul Mackerras 	siginfo_t info;
253d0c3d534SOlof Johansson 	const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \
254d0c3d534SOlof Johansson 			"at %08lx nip %08lx lr %08lx code %x\n";
255d0c3d534SOlof Johansson 	const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \
256d0c3d534SOlof Johansson 			"at %016lx nip %016lx lr %016lx code %x\n";
25714cf11afSPaul Mackerras 
25814cf11afSPaul Mackerras 	if (!user_mode(regs)) {
259760ca4dcSAnton Blanchard 		die("Exception in kernel mode", regs, signr);
26014cf11afSPaul Mackerras 		return;
261760ca4dcSAnton Blanchard 	}
262760ca4dcSAnton Blanchard 
263760ca4dcSAnton Blanchard 	if (show_unhandled_signals && unhandled_signal(current, signr)) {
26476462232SChristian Dietrich 		printk_ratelimited(regs->msr & MSR_64BIT ? fmt64 : fmt32,
265d0c3d534SOlof Johansson 				   current->comm, current->pid, signr,
266d0c3d534SOlof Johansson 				   addr, regs->nip, regs->link, code);
26714cf11afSPaul Mackerras 	}
26814cf11afSPaul Mackerras 
269a3512b2dSBenjamin Herrenschmidt 	if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs))
2709f2f79e3SBenjamin Herrenschmidt 		local_irq_enable();
2719f2f79e3SBenjamin Herrenschmidt 
27241ab5266SAnanth N Mavinakayanahalli 	current->thread.trap_nr = code;
27314cf11afSPaul Mackerras 	memset(&info, 0, sizeof(info));
27414cf11afSPaul Mackerras 	info.si_signo = signr;
27514cf11afSPaul Mackerras 	info.si_code = code;
27614cf11afSPaul Mackerras 	info.si_addr = (void __user *) addr;
27714cf11afSPaul Mackerras 	force_sig_info(signr, &info, current);
27814cf11afSPaul Mackerras }
27914cf11afSPaul Mackerras 
28014cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs)
28114cf11afSPaul Mackerras {
28214cf11afSPaul Mackerras 	/* See if any machine dependent calls */
283c902be71SArnd Bergmann 	if (ppc_md.system_reset_exception) {
284c902be71SArnd Bergmann 		if (ppc_md.system_reset_exception(regs))
285*c4f3b52cSNicholas Piggin 			goto out;
286c902be71SArnd Bergmann 	}
28714cf11afSPaul Mackerras 
2888dad3f92SPaul Mackerras 	die("System Reset", regs, SIGABRT);
28914cf11afSPaul Mackerras 
290*c4f3b52cSNicholas Piggin out:
291*c4f3b52cSNicholas Piggin #ifdef CONFIG_PPC_BOOK3S_64
292*c4f3b52cSNicholas Piggin 	BUG_ON(get_paca()->in_nmi == 0);
293*c4f3b52cSNicholas Piggin 	if (get_paca()->in_nmi > 1)
294*c4f3b52cSNicholas Piggin 		panic("Unrecoverable nested System Reset");
295*c4f3b52cSNicholas Piggin #endif
29614cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
29714cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
29814cf11afSPaul Mackerras 		panic("Unrecoverable System Reset");
29914cf11afSPaul Mackerras 
30014cf11afSPaul Mackerras 	/* What should we do here? We could issue a shutdown or hard reset. */
30114cf11afSPaul Mackerras }
3021e9b4507SMahesh Salgaonkar 
303f307939fSChristophe Leroy #ifdef CONFIG_PPC64
3041e9b4507SMahesh Salgaonkar /*
3051e9b4507SMahesh Salgaonkar  * This function is called in real mode. Strictly no printk's please.
3061e9b4507SMahesh Salgaonkar  *
3071e9b4507SMahesh Salgaonkar  * regs->nip and regs->msr contains srr0 and ssr1.
3081e9b4507SMahesh Salgaonkar  */
3091e9b4507SMahesh Salgaonkar long machine_check_early(struct pt_regs *regs)
3101e9b4507SMahesh Salgaonkar {
3114c703416SMahesh Salgaonkar 	long handled = 0;
3124c703416SMahesh Salgaonkar 
31369111bacSChristoph Lameter 	__this_cpu_inc(irq_stat.mce_exceptions);
314e6654d5bSMahesh Salgaonkar 
31527ea2c42SDaniel Axtens 	add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
31627ea2c42SDaniel Axtens 
3174c703416SMahesh Salgaonkar 	if (cur_cpu_spec && cur_cpu_spec->machine_check_early)
3184c703416SMahesh Salgaonkar 		handled = cur_cpu_spec->machine_check_early(regs);
3194c703416SMahesh Salgaonkar 	return handled;
3201e9b4507SMahesh Salgaonkar }
3211e9b4507SMahesh Salgaonkar 
3220869b6fdSMahesh Salgaonkar long hmi_exception_realmode(struct pt_regs *regs)
3230869b6fdSMahesh Salgaonkar {
32469111bacSChristoph Lameter 	__this_cpu_inc(irq_stat.hmi_exceptions);
3250869b6fdSMahesh Salgaonkar 
326fd7bacbcSMahesh Salgaonkar 	wait_for_subcore_guest_exit();
327fd7bacbcSMahesh Salgaonkar 
3280869b6fdSMahesh Salgaonkar 	if (ppc_md.hmi_exception_early)
3290869b6fdSMahesh Salgaonkar 		ppc_md.hmi_exception_early(regs);
3300869b6fdSMahesh Salgaonkar 
331fd7bacbcSMahesh Salgaonkar 	wait_for_tb_resync();
332fd7bacbcSMahesh Salgaonkar 
3330869b6fdSMahesh Salgaonkar 	return 0;
3340869b6fdSMahesh Salgaonkar }
3350869b6fdSMahesh Salgaonkar 
33614cf11afSPaul Mackerras #endif
33714cf11afSPaul Mackerras 
33814cf11afSPaul Mackerras /*
33914cf11afSPaul Mackerras  * I/O accesses can cause machine checks on powermacs.
34014cf11afSPaul Mackerras  * Check if the NIP corresponds to the address of a sync
34114cf11afSPaul Mackerras  * instruction for which there is an entry in the exception
34214cf11afSPaul Mackerras  * table.
34314cf11afSPaul Mackerras  * Note that the 601 only takes a machine check on TEA
34414cf11afSPaul Mackerras  * (transfer error ack) signal assertion, and does not
34514cf11afSPaul Mackerras  * set any of the top 16 bits of SRR1.
34614cf11afSPaul Mackerras  *  -- paulus.
34714cf11afSPaul Mackerras  */
34814cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs)
34914cf11afSPaul Mackerras {
35068a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32
35114cf11afSPaul Mackerras 	unsigned long msr = regs->msr;
35214cf11afSPaul Mackerras 	const struct exception_table_entry *entry;
35314cf11afSPaul Mackerras 	unsigned int *nip = (unsigned int *)regs->nip;
35414cf11afSPaul Mackerras 
35514cf11afSPaul Mackerras 	if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
35614cf11afSPaul Mackerras 	    && (entry = search_exception_tables(regs->nip)) != NULL) {
35714cf11afSPaul Mackerras 		/*
35814cf11afSPaul Mackerras 		 * Check that it's a sync instruction, or somewhere
35914cf11afSPaul Mackerras 		 * in the twi; isync; nop sequence that inb/inw/inl uses.
36014cf11afSPaul Mackerras 		 * As the address is in the exception table
36114cf11afSPaul Mackerras 		 * we should be able to read the instr there.
36214cf11afSPaul Mackerras 		 * For the debug message, we look at the preceding
36314cf11afSPaul Mackerras 		 * load or store.
36414cf11afSPaul Mackerras 		 */
365ddc6cd0dSChristophe Leroy 		if (*nip == PPC_INST_NOP)
36614cf11afSPaul Mackerras 			nip -= 2;
367ddc6cd0dSChristophe Leroy 		else if (*nip == PPC_INST_ISYNC)
36814cf11afSPaul Mackerras 			--nip;
369ddc6cd0dSChristophe Leroy 		if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) {
37014cf11afSPaul Mackerras 			unsigned int rb;
37114cf11afSPaul Mackerras 
37214cf11afSPaul Mackerras 			--nip;
37314cf11afSPaul Mackerras 			rb = (*nip >> 11) & 0x1f;
37414cf11afSPaul Mackerras 			printk(KERN_DEBUG "%s bad port %lx at %p\n",
37514cf11afSPaul Mackerras 			       (*nip & 0x100)? "OUT to": "IN from",
37614cf11afSPaul Mackerras 			       regs->gpr[rb] - _IO_BASE, nip);
37714cf11afSPaul Mackerras 			regs->msr |= MSR_RI;
37861a92f70SNicholas Piggin 			regs->nip = extable_fixup(entry);
37914cf11afSPaul Mackerras 			return 1;
38014cf11afSPaul Mackerras 		}
38114cf11afSPaul Mackerras 	}
38268a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
38314cf11afSPaul Mackerras 	return 0;
38414cf11afSPaul Mackerras }
38514cf11afSPaul Mackerras 
386172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
38714cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception
38814cf11afSPaul Mackerras    is in the ESR. */
38914cf11afSPaul Mackerras #define get_reason(regs)	((regs)->dsisr)
39014cf11afSPaul Mackerras #ifndef CONFIG_FSL_BOOKE
39114cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->dsisr)
39214cf11afSPaul Mackerras #else
393fe04b112SScott Wood #define get_mc_reason(regs)	(mfspr(SPRN_MCSR))
39414cf11afSPaul Mackerras #endif
39514cf11afSPaul Mackerras #define REASON_FP		ESR_FP
39614cf11afSPaul Mackerras #define REASON_ILLEGAL		(ESR_PIL | ESR_PUO)
39714cf11afSPaul Mackerras #define REASON_PRIVILEGED	ESR_PPR
39814cf11afSPaul Mackerras #define REASON_TRAP		ESR_PTR
39914cf11afSPaul Mackerras 
40014cf11afSPaul Mackerras /* single-step stuff */
40151ae8d4aSBharat Bhushan #define single_stepping(regs)	(current->thread.debug.dbcr0 & DBCR0_IC)
40251ae8d4aSBharat Bhushan #define clear_single_step(regs)	(current->thread.debug.dbcr0 &= ~DBCR0_IC)
40314cf11afSPaul Mackerras 
40414cf11afSPaul Mackerras #else
40514cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program
40614cf11afSPaul Mackerras    exception is in the MSR. */
40714cf11afSPaul Mackerras #define get_reason(regs)	((regs)->msr)
40814cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->msr)
4098b3c34cfSMichael Neuling #define REASON_TM		0x200000
41014cf11afSPaul Mackerras #define REASON_FP		0x100000
41114cf11afSPaul Mackerras #define REASON_ILLEGAL		0x80000
41214cf11afSPaul Mackerras #define REASON_PRIVILEGED	0x40000
41314cf11afSPaul Mackerras #define REASON_TRAP		0x20000
41414cf11afSPaul Mackerras 
41514cf11afSPaul Mackerras #define single_stepping(regs)	((regs)->msr & MSR_SE)
41614cf11afSPaul Mackerras #define clear_single_step(regs)	((regs)->msr &= ~MSR_SE)
41714cf11afSPaul Mackerras #endif
41814cf11afSPaul Mackerras 
41947c0bd1aSBenjamin Herrenschmidt #if defined(CONFIG_4xx)
42047c0bd1aSBenjamin Herrenschmidt int machine_check_4xx(struct pt_regs *regs)
42114cf11afSPaul Mackerras {
4221a6a4ffeSKumar Gala 	unsigned long reason = get_mc_reason(regs);
42314cf11afSPaul Mackerras 
42414cf11afSPaul Mackerras 	if (reason & ESR_IMCP) {
42514cf11afSPaul Mackerras 		printk("Instruction");
42614cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
42714cf11afSPaul Mackerras 	} else
42814cf11afSPaul Mackerras 		printk("Data");
42914cf11afSPaul Mackerras 	printk(" machine check in kernel mode.\n");
43047c0bd1aSBenjamin Herrenschmidt 
43147c0bd1aSBenjamin Herrenschmidt 	return 0;
43247c0bd1aSBenjamin Herrenschmidt }
43347c0bd1aSBenjamin Herrenschmidt 
43447c0bd1aSBenjamin Herrenschmidt int machine_check_440A(struct pt_regs *regs)
43547c0bd1aSBenjamin Herrenschmidt {
43647c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
43747c0bd1aSBenjamin Herrenschmidt 
43814cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
43914cf11afSPaul Mackerras 	if (reason & ESR_IMCP){
44014cf11afSPaul Mackerras 		printk("Instruction Synchronous Machine Check exception\n");
44114cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
44214cf11afSPaul Mackerras 	}
44314cf11afSPaul Mackerras 	else {
44414cf11afSPaul Mackerras 		u32 mcsr = mfspr(SPRN_MCSR);
44514cf11afSPaul Mackerras 		if (mcsr & MCSR_IB)
44614cf11afSPaul Mackerras 			printk("Instruction Read PLB Error\n");
44714cf11afSPaul Mackerras 		if (mcsr & MCSR_DRB)
44814cf11afSPaul Mackerras 			printk("Data Read PLB Error\n");
44914cf11afSPaul Mackerras 		if (mcsr & MCSR_DWB)
45014cf11afSPaul Mackerras 			printk("Data Write PLB Error\n");
45114cf11afSPaul Mackerras 		if (mcsr & MCSR_TLBP)
45214cf11afSPaul Mackerras 			printk("TLB Parity Error\n");
45314cf11afSPaul Mackerras 		if (mcsr & MCSR_ICP){
45414cf11afSPaul Mackerras 			flush_instruction_cache();
45514cf11afSPaul Mackerras 			printk("I-Cache Parity Error\n");
45614cf11afSPaul Mackerras 		}
45714cf11afSPaul Mackerras 		if (mcsr & MCSR_DCSP)
45814cf11afSPaul Mackerras 			printk("D-Cache Search Parity Error\n");
45914cf11afSPaul Mackerras 		if (mcsr & MCSR_DCFP)
46014cf11afSPaul Mackerras 			printk("D-Cache Flush Parity Error\n");
46114cf11afSPaul Mackerras 		if (mcsr & MCSR_IMPE)
46214cf11afSPaul Mackerras 			printk("Machine Check exception is imprecise\n");
46314cf11afSPaul Mackerras 
46414cf11afSPaul Mackerras 		/* Clear MCSR */
46514cf11afSPaul Mackerras 		mtspr(SPRN_MCSR, mcsr);
46614cf11afSPaul Mackerras 	}
46747c0bd1aSBenjamin Herrenschmidt 	return 0;
46847c0bd1aSBenjamin Herrenschmidt }
469fc5e7097SDave Kleikamp 
470fc5e7097SDave Kleikamp int machine_check_47x(struct pt_regs *regs)
471fc5e7097SDave Kleikamp {
472fc5e7097SDave Kleikamp 	unsigned long reason = get_mc_reason(regs);
473fc5e7097SDave Kleikamp 	u32 mcsr;
474fc5e7097SDave Kleikamp 
475fc5e7097SDave Kleikamp 	printk(KERN_ERR "Machine check in kernel mode.\n");
476fc5e7097SDave Kleikamp 	if (reason & ESR_IMCP) {
477fc5e7097SDave Kleikamp 		printk(KERN_ERR
478fc5e7097SDave Kleikamp 		       "Instruction Synchronous Machine Check exception\n");
479fc5e7097SDave Kleikamp 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
480fc5e7097SDave Kleikamp 		return 0;
481fc5e7097SDave Kleikamp 	}
482fc5e7097SDave Kleikamp 	mcsr = mfspr(SPRN_MCSR);
483fc5e7097SDave Kleikamp 	if (mcsr & MCSR_IB)
484fc5e7097SDave Kleikamp 		printk(KERN_ERR "Instruction Read PLB Error\n");
485fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DRB)
486fc5e7097SDave Kleikamp 		printk(KERN_ERR "Data Read PLB Error\n");
487fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DWB)
488fc5e7097SDave Kleikamp 		printk(KERN_ERR "Data Write PLB Error\n");
489fc5e7097SDave Kleikamp 	if (mcsr & MCSR_TLBP)
490fc5e7097SDave Kleikamp 		printk(KERN_ERR "TLB Parity Error\n");
491fc5e7097SDave Kleikamp 	if (mcsr & MCSR_ICP) {
492fc5e7097SDave Kleikamp 		flush_instruction_cache();
493fc5e7097SDave Kleikamp 		printk(KERN_ERR "I-Cache Parity Error\n");
494fc5e7097SDave Kleikamp 	}
495fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DCSP)
496fc5e7097SDave Kleikamp 		printk(KERN_ERR "D-Cache Search Parity Error\n");
497fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_GPR)
498fc5e7097SDave Kleikamp 		printk(KERN_ERR "GPR Parity Error\n");
499fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_FPR)
500fc5e7097SDave Kleikamp 		printk(KERN_ERR "FPR Parity Error\n");
501fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_IPR)
502fc5e7097SDave Kleikamp 		printk(KERN_ERR "Machine Check exception is imprecise\n");
503fc5e7097SDave Kleikamp 
504fc5e7097SDave Kleikamp 	/* Clear MCSR */
505fc5e7097SDave Kleikamp 	mtspr(SPRN_MCSR, mcsr);
506fc5e7097SDave Kleikamp 
507fc5e7097SDave Kleikamp 	return 0;
508fc5e7097SDave Kleikamp }
50914cf11afSPaul Mackerras #elif defined(CONFIG_E500)
510fe04b112SScott Wood int machine_check_e500mc(struct pt_regs *regs)
511fe04b112SScott Wood {
512fe04b112SScott Wood 	unsigned long mcsr = mfspr(SPRN_MCSR);
513fe04b112SScott Wood 	unsigned long reason = mcsr;
514fe04b112SScott Wood 	int recoverable = 1;
515fe04b112SScott Wood 
51682a9a480SScott Wood 	if (reason & MCSR_LD) {
517cce1f106SShaohui Xie 		recoverable = fsl_rio_mcheck_exception(regs);
518cce1f106SShaohui Xie 		if (recoverable == 1)
519cce1f106SShaohui Xie 			goto silent_out;
520cce1f106SShaohui Xie 	}
521cce1f106SShaohui Xie 
522fe04b112SScott Wood 	printk("Machine check in kernel mode.\n");
523fe04b112SScott Wood 	printk("Caused by (from MCSR=%lx): ", reason);
524fe04b112SScott Wood 
525fe04b112SScott Wood 	if (reason & MCSR_MCP)
526fe04b112SScott Wood 		printk("Machine Check Signal\n");
527fe04b112SScott Wood 
528fe04b112SScott Wood 	if (reason & MCSR_ICPERR) {
529fe04b112SScott Wood 		printk("Instruction Cache Parity Error\n");
530fe04b112SScott Wood 
531fe04b112SScott Wood 		/*
532fe04b112SScott Wood 		 * This is recoverable by invalidating the i-cache.
533fe04b112SScott Wood 		 */
534fe04b112SScott Wood 		mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI);
535fe04b112SScott Wood 		while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI)
536fe04b112SScott Wood 			;
537fe04b112SScott Wood 
538fe04b112SScott Wood 		/*
539fe04b112SScott Wood 		 * This will generally be accompanied by an instruction
540fe04b112SScott Wood 		 * fetch error report -- only treat MCSR_IF as fatal
541fe04b112SScott Wood 		 * if it wasn't due to an L1 parity error.
542fe04b112SScott Wood 		 */
543fe04b112SScott Wood 		reason &= ~MCSR_IF;
544fe04b112SScott Wood 	}
545fe04b112SScott Wood 
546fe04b112SScott Wood 	if (reason & MCSR_DCPERR_MC) {
547fe04b112SScott Wood 		printk("Data Cache Parity Error\n");
54837caf9f2SKumar Gala 
54937caf9f2SKumar Gala 		/*
55037caf9f2SKumar Gala 		 * In write shadow mode we auto-recover from the error, but it
55137caf9f2SKumar Gala 		 * may still get logged and cause a machine check.  We should
55237caf9f2SKumar Gala 		 * only treat the non-write shadow case as non-recoverable.
55337caf9f2SKumar Gala 		 */
55437caf9f2SKumar Gala 		if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS))
555fe04b112SScott Wood 			recoverable = 0;
556fe04b112SScott Wood 	}
557fe04b112SScott Wood 
558fe04b112SScott Wood 	if (reason & MCSR_L2MMU_MHIT) {
559fe04b112SScott Wood 		printk("Hit on multiple TLB entries\n");
560fe04b112SScott Wood 		recoverable = 0;
561fe04b112SScott Wood 	}
562fe04b112SScott Wood 
563fe04b112SScott Wood 	if (reason & MCSR_NMI)
564fe04b112SScott Wood 		printk("Non-maskable interrupt\n");
565fe04b112SScott Wood 
566fe04b112SScott Wood 	if (reason & MCSR_IF) {
567fe04b112SScott Wood 		printk("Instruction Fetch Error Report\n");
568fe04b112SScott Wood 		recoverable = 0;
569fe04b112SScott Wood 	}
570fe04b112SScott Wood 
571fe04b112SScott Wood 	if (reason & MCSR_LD) {
572fe04b112SScott Wood 		printk("Load Error Report\n");
573fe04b112SScott Wood 		recoverable = 0;
574fe04b112SScott Wood 	}
575fe04b112SScott Wood 
576fe04b112SScott Wood 	if (reason & MCSR_ST) {
577fe04b112SScott Wood 		printk("Store Error Report\n");
578fe04b112SScott Wood 		recoverable = 0;
579fe04b112SScott Wood 	}
580fe04b112SScott Wood 
581fe04b112SScott Wood 	if (reason & MCSR_LDG) {
582fe04b112SScott Wood 		printk("Guarded Load Error Report\n");
583fe04b112SScott Wood 		recoverable = 0;
584fe04b112SScott Wood 	}
585fe04b112SScott Wood 
586fe04b112SScott Wood 	if (reason & MCSR_TLBSYNC)
587fe04b112SScott Wood 		printk("Simultaneous tlbsync operations\n");
588fe04b112SScott Wood 
589fe04b112SScott Wood 	if (reason & MCSR_BSL2_ERR) {
590fe04b112SScott Wood 		printk("Level 2 Cache Error\n");
591fe04b112SScott Wood 		recoverable = 0;
592fe04b112SScott Wood 	}
593fe04b112SScott Wood 
594fe04b112SScott Wood 	if (reason & MCSR_MAV) {
595fe04b112SScott Wood 		u64 addr;
596fe04b112SScott Wood 
597fe04b112SScott Wood 		addr = mfspr(SPRN_MCAR);
598fe04b112SScott Wood 		addr |= (u64)mfspr(SPRN_MCARU) << 32;
599fe04b112SScott Wood 
600fe04b112SScott Wood 		printk("Machine Check %s Address: %#llx\n",
601fe04b112SScott Wood 		       reason & MCSR_MEA ? "Effective" : "Physical", addr);
602fe04b112SScott Wood 	}
603fe04b112SScott Wood 
604cce1f106SShaohui Xie silent_out:
605fe04b112SScott Wood 	mtspr(SPRN_MCSR, mcsr);
606fe04b112SScott Wood 	return mfspr(SPRN_MCSR) == 0 && recoverable;
607fe04b112SScott Wood }
608fe04b112SScott Wood 
60947c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs)
61047c0bd1aSBenjamin Herrenschmidt {
61147c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
61247c0bd1aSBenjamin Herrenschmidt 
613cce1f106SShaohui Xie 	if (reason & MCSR_BUS_RBERR) {
614cce1f106SShaohui Xie 		if (fsl_rio_mcheck_exception(regs))
615cce1f106SShaohui Xie 			return 1;
6164e0e3435SHongtao Jia 		if (fsl_pci_mcheck_exception(regs))
6174e0e3435SHongtao Jia 			return 1;
618cce1f106SShaohui Xie 	}
619cce1f106SShaohui Xie 
62014cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
62114cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
62214cf11afSPaul Mackerras 
62314cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
62414cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
62514cf11afSPaul Mackerras 	if (reason & MCSR_ICPERR)
62614cf11afSPaul Mackerras 		printk("Instruction Cache Parity Error\n");
62714cf11afSPaul Mackerras 	if (reason & MCSR_DCP_PERR)
62814cf11afSPaul Mackerras 		printk("Data Cache Push Parity Error\n");
62914cf11afSPaul Mackerras 	if (reason & MCSR_DCPERR)
63014cf11afSPaul Mackerras 		printk("Data Cache Parity Error\n");
63114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IAERR)
63214cf11afSPaul Mackerras 		printk("Bus - Instruction Address Error\n");
63314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RAERR)
63414cf11afSPaul Mackerras 		printk("Bus - Read Address Error\n");
63514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WAERR)
63614cf11afSPaul Mackerras 		printk("Bus - Write Address Error\n");
63714cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IBERR)
63814cf11afSPaul Mackerras 		printk("Bus - Instruction Data Error\n");
63914cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RBERR)
64014cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
64114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WBERR)
642c1528339SWladislav Wiebe 		printk("Bus - Write Data Bus Error\n");
64314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IPERR)
64414cf11afSPaul Mackerras 		printk("Bus - Instruction Parity Error\n");
64514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RPERR)
64614cf11afSPaul Mackerras 		printk("Bus - Read Parity Error\n");
64747c0bd1aSBenjamin Herrenschmidt 
64847c0bd1aSBenjamin Herrenschmidt 	return 0;
64947c0bd1aSBenjamin Herrenschmidt }
6504490c06bSKumar Gala 
6514490c06bSKumar Gala int machine_check_generic(struct pt_regs *regs)
6524490c06bSKumar Gala {
6534490c06bSKumar Gala 	return 0;
6544490c06bSKumar Gala }
65514cf11afSPaul Mackerras #elif defined(CONFIG_E200)
65647c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs)
65747c0bd1aSBenjamin Herrenschmidt {
65847c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
65947c0bd1aSBenjamin Herrenschmidt 
66014cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
66114cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
66214cf11afSPaul Mackerras 
66314cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
66414cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
66514cf11afSPaul Mackerras 	if (reason & MCSR_CP_PERR)
66614cf11afSPaul Mackerras 		printk("Cache Push Parity Error\n");
66714cf11afSPaul Mackerras 	if (reason & MCSR_CPERR)
66814cf11afSPaul Mackerras 		printk("Cache Parity Error\n");
66914cf11afSPaul Mackerras 	if (reason & MCSR_EXCP_ERR)
67014cf11afSPaul Mackerras 		printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
67114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IRERR)
67214cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on instruction fetch\n");
67314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_DRERR)
67414cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on data load\n");
67514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WRERR)
67614cf11afSPaul Mackerras 		printk("Bus - Write Bus Error on buffered store or cache line push\n");
67747c0bd1aSBenjamin Herrenschmidt 
67847c0bd1aSBenjamin Herrenschmidt 	return 0;
67947c0bd1aSBenjamin Herrenschmidt }
680e627f8dcSChristophe Leroy #elif defined(CONFIG_PPC_8xx)
681e627f8dcSChristophe Leroy int machine_check_8xx(struct pt_regs *regs)
682e627f8dcSChristophe Leroy {
683e627f8dcSChristophe Leroy 	unsigned long reason = get_mc_reason(regs);
684e627f8dcSChristophe Leroy 
685e627f8dcSChristophe Leroy 	pr_err("Machine check in kernel mode.\n");
686e627f8dcSChristophe Leroy 	pr_err("Caused by (from SRR1=%lx): ", reason);
687e627f8dcSChristophe Leroy 	if (reason & 0x40000000)
688e627f8dcSChristophe Leroy 		pr_err("Fetch error at address %lx\n", regs->nip);
689e627f8dcSChristophe Leroy 	else
690e627f8dcSChristophe Leroy 		pr_err("Data access error at address %lx\n", regs->dar);
691e627f8dcSChristophe Leroy 
692e627f8dcSChristophe Leroy #ifdef CONFIG_PCI
693e627f8dcSChristophe Leroy 	/* the qspan pci read routines can cause machine checks -- Cort
694e627f8dcSChristophe Leroy 	 *
695e627f8dcSChristophe Leroy 	 * yuck !!! that totally needs to go away ! There are better ways
696e627f8dcSChristophe Leroy 	 * to deal with that than having a wart in the mcheck handler.
697e627f8dcSChristophe Leroy 	 * -- BenH
698e627f8dcSChristophe Leroy 	 */
699e627f8dcSChristophe Leroy 	bad_page_fault(regs, regs->dar, SIGBUS);
700e627f8dcSChristophe Leroy 	return 1;
701e627f8dcSChristophe Leroy #else
702e627f8dcSChristophe Leroy 	return 0;
703e627f8dcSChristophe Leroy #endif
704e627f8dcSChristophe Leroy }
70547c0bd1aSBenjamin Herrenschmidt #else
70647c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs)
70747c0bd1aSBenjamin Herrenschmidt {
70847c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
70947c0bd1aSBenjamin Herrenschmidt 
71014cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
71114cf11afSPaul Mackerras 	printk("Caused by (from SRR1=%lx): ", reason);
71214cf11afSPaul Mackerras 	switch (reason & 0x601F0000) {
71314cf11afSPaul Mackerras 	case 0x80000:
71414cf11afSPaul Mackerras 		printk("Machine check signal\n");
71514cf11afSPaul Mackerras 		break;
71614cf11afSPaul Mackerras 	case 0:		/* for 601 */
71714cf11afSPaul Mackerras 	case 0x40000:
71814cf11afSPaul Mackerras 	case 0x140000:	/* 7450 MSS error and TEA */
71914cf11afSPaul Mackerras 		printk("Transfer error ack signal\n");
72014cf11afSPaul Mackerras 		break;
72114cf11afSPaul Mackerras 	case 0x20000:
72214cf11afSPaul Mackerras 		printk("Data parity error signal\n");
72314cf11afSPaul Mackerras 		break;
72414cf11afSPaul Mackerras 	case 0x10000:
72514cf11afSPaul Mackerras 		printk("Address parity error signal\n");
72614cf11afSPaul Mackerras 		break;
72714cf11afSPaul Mackerras 	case 0x20000000:
72814cf11afSPaul Mackerras 		printk("L1 Data Cache error\n");
72914cf11afSPaul Mackerras 		break;
73014cf11afSPaul Mackerras 	case 0x40000000:
73114cf11afSPaul Mackerras 		printk("L1 Instruction Cache error\n");
73214cf11afSPaul Mackerras 		break;
73314cf11afSPaul Mackerras 	case 0x00100000:
73414cf11afSPaul Mackerras 		printk("L2 data cache parity error\n");
73514cf11afSPaul Mackerras 		break;
73614cf11afSPaul Mackerras 	default:
73714cf11afSPaul Mackerras 		printk("Unknown values in msr\n");
73814cf11afSPaul Mackerras 	}
73975918a4bSOlof Johansson 	return 0;
74075918a4bSOlof Johansson }
74147c0bd1aSBenjamin Herrenschmidt #endif /* everything else */
74275918a4bSOlof Johansson 
74375918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs)
74475918a4bSOlof Johansson {
745ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
74675918a4bSOlof Johansson 	int recover = 0;
74775918a4bSOlof Johansson 
74869111bacSChristoph Lameter 	__this_cpu_inc(irq_stat.mce_exceptions);
74989713ed1SAnton Blanchard 
75047c0bd1aSBenjamin Herrenschmidt 	/* See if any machine dependent calls. In theory, we would want
75147c0bd1aSBenjamin Herrenschmidt 	 * to call the CPU first, and call the ppc_md. one if the CPU
75247c0bd1aSBenjamin Herrenschmidt 	 * one returns a positive number. However there is existing code
75347c0bd1aSBenjamin Herrenschmidt 	 * that assumes the board gets a first chance, so let's keep it
75447c0bd1aSBenjamin Herrenschmidt 	 * that way for now and fix things later. --BenH.
75547c0bd1aSBenjamin Herrenschmidt 	 */
75675918a4bSOlof Johansson 	if (ppc_md.machine_check_exception)
75775918a4bSOlof Johansson 		recover = ppc_md.machine_check_exception(regs);
75847c0bd1aSBenjamin Herrenschmidt 	else if (cur_cpu_spec->machine_check)
75947c0bd1aSBenjamin Herrenschmidt 		recover = cur_cpu_spec->machine_check(regs);
76075918a4bSOlof Johansson 
76147c0bd1aSBenjamin Herrenschmidt 	if (recover > 0)
762ba12eedeSLi Zhong 		goto bail;
76375918a4bSOlof Johansson 
764a443506bSAnton Blanchard 	if (debugger_fault_handler(regs))
765ba12eedeSLi Zhong 		goto bail;
76675918a4bSOlof Johansson 
76775918a4bSOlof Johansson 	if (check_io_access(regs))
768ba12eedeSLi Zhong 		goto bail;
76975918a4bSOlof Johansson 
7708dad3f92SPaul Mackerras 	die("Machine check", regs, SIGBUS);
77114cf11afSPaul Mackerras 
77214cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
77314cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
77414cf11afSPaul Mackerras 		panic("Unrecoverable Machine check");
775ba12eedeSLi Zhong 
776ba12eedeSLi Zhong bail:
777ba12eedeSLi Zhong 	exception_exit(prev_state);
77814cf11afSPaul Mackerras }
77914cf11afSPaul Mackerras 
78014cf11afSPaul Mackerras void SMIException(struct pt_regs *regs)
78114cf11afSPaul Mackerras {
78214cf11afSPaul Mackerras 	die("System Management Interrupt", regs, SIGABRT);
78314cf11afSPaul Mackerras }
78414cf11afSPaul Mackerras 
7850869b6fdSMahesh Salgaonkar void handle_hmi_exception(struct pt_regs *regs)
7860869b6fdSMahesh Salgaonkar {
7870869b6fdSMahesh Salgaonkar 	struct pt_regs *old_regs;
7880869b6fdSMahesh Salgaonkar 
7890869b6fdSMahesh Salgaonkar 	old_regs = set_irq_regs(regs);
7900869b6fdSMahesh Salgaonkar 	irq_enter();
7910869b6fdSMahesh Salgaonkar 
7920869b6fdSMahesh Salgaonkar 	if (ppc_md.handle_hmi_exception)
7930869b6fdSMahesh Salgaonkar 		ppc_md.handle_hmi_exception(regs);
7940869b6fdSMahesh Salgaonkar 
7950869b6fdSMahesh Salgaonkar 	irq_exit();
7960869b6fdSMahesh Salgaonkar 	set_irq_regs(old_regs);
7970869b6fdSMahesh Salgaonkar }
7980869b6fdSMahesh Salgaonkar 
799dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs)
80014cf11afSPaul Mackerras {
801ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
802ba12eedeSLi Zhong 
80314cf11afSPaul Mackerras 	printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
80414cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap);
80514cf11afSPaul Mackerras 
80614cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
807ba12eedeSLi Zhong 
808ba12eedeSLi Zhong 	exception_exit(prev_state);
80914cf11afSPaul Mackerras }
81014cf11afSPaul Mackerras 
811dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs)
81214cf11afSPaul Mackerras {
813ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
814ba12eedeSLi Zhong 
81514cf11afSPaul Mackerras 	if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
81614cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
817ba12eedeSLi Zhong 		goto bail;
81814cf11afSPaul Mackerras 	if (debugger_iabr_match(regs))
819ba12eedeSLi Zhong 		goto bail;
82014cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
821ba12eedeSLi Zhong 
822ba12eedeSLi Zhong bail:
823ba12eedeSLi Zhong 	exception_exit(prev_state);
82414cf11afSPaul Mackerras }
82514cf11afSPaul Mackerras 
82614cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs)
82714cf11afSPaul Mackerras {
82814cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
82914cf11afSPaul Mackerras }
83014cf11afSPaul Mackerras 
83103465f89SNicholas Piggin void single_step_exception(struct pt_regs *regs)
83214cf11afSPaul Mackerras {
833ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
834ba12eedeSLi Zhong 
8352538c2d0SK.Prasad 	clear_single_step(regs);
83614cf11afSPaul Mackerras 
8376cc89badSNaveen N. Rao 	if (kprobe_post_handler(regs))
8386cc89badSNaveen N. Rao 		return;
8396cc89badSNaveen N. Rao 
84014cf11afSPaul Mackerras 	if (notify_die(DIE_SSTEP, "single_step", regs, 5,
84114cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
842ba12eedeSLi Zhong 		goto bail;
84314cf11afSPaul Mackerras 	if (debugger_sstep(regs))
844ba12eedeSLi Zhong 		goto bail;
84514cf11afSPaul Mackerras 
84614cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
847ba12eedeSLi Zhong 
848ba12eedeSLi Zhong bail:
849ba12eedeSLi Zhong 	exception_exit(prev_state);
85014cf11afSPaul Mackerras }
85103465f89SNicholas Piggin NOKPROBE_SYMBOL(single_step_exception);
85214cf11afSPaul Mackerras 
85314cf11afSPaul Mackerras /*
85414cf11afSPaul Mackerras  * After we have successfully emulated an instruction, we have to
85514cf11afSPaul Mackerras  * check if the instruction was being single-stepped, and if so,
85614cf11afSPaul Mackerras  * pretend we got a single-step exception.  This was pointed out
85714cf11afSPaul Mackerras  * by Kumar Gala.  -- paulus
85814cf11afSPaul Mackerras  */
8598dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs)
86014cf11afSPaul Mackerras {
8612538c2d0SK.Prasad 	if (single_stepping(regs))
8622538c2d0SK.Prasad 		single_step_exception(regs);
86314cf11afSPaul Mackerras }
86414cf11afSPaul Mackerras 
8655fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr)
866dc1c1ca3SStephen Rothwell {
8675fad293bSKumar Gala 	int ret = 0;
868dc1c1ca3SStephen Rothwell 
869dc1c1ca3SStephen Rothwell 	/* Invalid operation */
870dc1c1ca3SStephen Rothwell 	if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
8715fad293bSKumar Gala 		ret = FPE_FLTINV;
872dc1c1ca3SStephen Rothwell 
873dc1c1ca3SStephen Rothwell 	/* Overflow */
874dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
8755fad293bSKumar Gala 		ret = FPE_FLTOVF;
876dc1c1ca3SStephen Rothwell 
877dc1c1ca3SStephen Rothwell 	/* Underflow */
878dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
8795fad293bSKumar Gala 		ret = FPE_FLTUND;
880dc1c1ca3SStephen Rothwell 
881dc1c1ca3SStephen Rothwell 	/* Divide by zero */
882dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
8835fad293bSKumar Gala 		ret = FPE_FLTDIV;
884dc1c1ca3SStephen Rothwell 
885dc1c1ca3SStephen Rothwell 	/* Inexact result */
886dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
8875fad293bSKumar Gala 		ret = FPE_FLTRES;
8885fad293bSKumar Gala 
8895fad293bSKumar Gala 	return ret;
8905fad293bSKumar Gala }
8915fad293bSKumar Gala 
8925fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs)
8935fad293bSKumar Gala {
8945fad293bSKumar Gala 	int code = 0;
8955fad293bSKumar Gala 
8965fad293bSKumar Gala 	flush_fp_to_thread(current);
8975fad293bSKumar Gala 
898de79f7b9SPaul Mackerras 	code = __parse_fpscr(current->thread.fp_state.fpscr);
899dc1c1ca3SStephen Rothwell 
900dc1c1ca3SStephen Rothwell 	_exception(SIGFPE, regs, code, regs->nip);
901dc1c1ca3SStephen Rothwell }
902dc1c1ca3SStephen Rothwell 
903dc1c1ca3SStephen Rothwell /*
904dc1c1ca3SStephen Rothwell  * Illegal instruction emulation support.  Originally written to
90514cf11afSPaul Mackerras  * provide the PVR to user applications using the mfspr rd, PVR.
90614cf11afSPaul Mackerras  * Return non-zero if we can't emulate, or -EFAULT if the associated
90714cf11afSPaul Mackerras  * memory access caused an access fault.  Return zero on success.
90814cf11afSPaul Mackerras  *
90914cf11afSPaul Mackerras  * There are a couple of ways to do this, either "decode" the instruction
91014cf11afSPaul Mackerras  * or directly match lots of bits.  In this case, matching lots of
91114cf11afSPaul Mackerras  * bits is faster and easier.
91286417780SPaul Mackerras  *
91314cf11afSPaul Mackerras  */
91414cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword)
91514cf11afSPaul Mackerras {
91614cf11afSPaul Mackerras 	u8 rT = (instword >> 21) & 0x1f;
91714cf11afSPaul Mackerras 	u8 rA = (instword >> 16) & 0x1f;
91814cf11afSPaul Mackerras 	u8 NB_RB = (instword >> 11) & 0x1f;
91914cf11afSPaul Mackerras 	u32 num_bytes;
92014cf11afSPaul Mackerras 	unsigned long EA;
92114cf11afSPaul Mackerras 	int pos = 0;
92214cf11afSPaul Mackerras 
92314cf11afSPaul Mackerras 	/* Early out if we are an invalid form of lswx */
92416c57b36SKumar Gala 	if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
92514cf11afSPaul Mackerras 		if ((rT == rA) || (rT == NB_RB))
92614cf11afSPaul Mackerras 			return -EINVAL;
92714cf11afSPaul Mackerras 
92814cf11afSPaul Mackerras 	EA = (rA == 0) ? 0 : regs->gpr[rA];
92914cf11afSPaul Mackerras 
93016c57b36SKumar Gala 	switch (instword & PPC_INST_STRING_MASK) {
93116c57b36SKumar Gala 		case PPC_INST_LSWX:
93216c57b36SKumar Gala 		case PPC_INST_STSWX:
93314cf11afSPaul Mackerras 			EA += NB_RB;
93414cf11afSPaul Mackerras 			num_bytes = regs->xer & 0x7f;
93514cf11afSPaul Mackerras 			break;
93616c57b36SKumar Gala 		case PPC_INST_LSWI:
93716c57b36SKumar Gala 		case PPC_INST_STSWI:
93814cf11afSPaul Mackerras 			num_bytes = (NB_RB == 0) ? 32 : NB_RB;
93914cf11afSPaul Mackerras 			break;
94014cf11afSPaul Mackerras 		default:
94114cf11afSPaul Mackerras 			return -EINVAL;
94214cf11afSPaul Mackerras 	}
94314cf11afSPaul Mackerras 
94414cf11afSPaul Mackerras 	while (num_bytes != 0)
94514cf11afSPaul Mackerras 	{
94614cf11afSPaul Mackerras 		u8 val;
94714cf11afSPaul Mackerras 		u32 shift = 8 * (3 - (pos & 0x3));
94814cf11afSPaul Mackerras 
94980aa0fb4SJames Yang 		/* if process is 32-bit, clear upper 32 bits of EA */
95080aa0fb4SJames Yang 		if ((regs->msr & MSR_64BIT) == 0)
95180aa0fb4SJames Yang 			EA &= 0xFFFFFFFF;
95280aa0fb4SJames Yang 
95316c57b36SKumar Gala 		switch ((instword & PPC_INST_STRING_MASK)) {
95416c57b36SKumar Gala 			case PPC_INST_LSWX:
95516c57b36SKumar Gala 			case PPC_INST_LSWI:
95614cf11afSPaul Mackerras 				if (get_user(val, (u8 __user *)EA))
95714cf11afSPaul Mackerras 					return -EFAULT;
95814cf11afSPaul Mackerras 				/* first time updating this reg,
95914cf11afSPaul Mackerras 				 * zero it out */
96014cf11afSPaul Mackerras 				if (pos == 0)
96114cf11afSPaul Mackerras 					regs->gpr[rT] = 0;
96214cf11afSPaul Mackerras 				regs->gpr[rT] |= val << shift;
96314cf11afSPaul Mackerras 				break;
96416c57b36SKumar Gala 			case PPC_INST_STSWI:
96516c57b36SKumar Gala 			case PPC_INST_STSWX:
96614cf11afSPaul Mackerras 				val = regs->gpr[rT] >> shift;
96714cf11afSPaul Mackerras 				if (put_user(val, (u8 __user *)EA))
96814cf11afSPaul Mackerras 					return -EFAULT;
96914cf11afSPaul Mackerras 				break;
97014cf11afSPaul Mackerras 		}
97114cf11afSPaul Mackerras 		/* move EA to next address */
97214cf11afSPaul Mackerras 		EA += 1;
97314cf11afSPaul Mackerras 		num_bytes--;
97414cf11afSPaul Mackerras 
97514cf11afSPaul Mackerras 		/* manage our position within the register */
97614cf11afSPaul Mackerras 		if (++pos == 4) {
97714cf11afSPaul Mackerras 			pos = 0;
97814cf11afSPaul Mackerras 			if (++rT == 32)
97914cf11afSPaul Mackerras 				rT = 0;
98014cf11afSPaul Mackerras 		}
98114cf11afSPaul Mackerras 	}
98214cf11afSPaul Mackerras 
98314cf11afSPaul Mackerras 	return 0;
98414cf11afSPaul Mackerras }
98514cf11afSPaul Mackerras 
986c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
987c3412dcbSWill Schmidt {
988c3412dcbSWill Schmidt 	u32 ra,rs;
989c3412dcbSWill Schmidt 	unsigned long tmp;
990c3412dcbSWill Schmidt 
991c3412dcbSWill Schmidt 	ra = (instword >> 16) & 0x1f;
992c3412dcbSWill Schmidt 	rs = (instword >> 21) & 0x1f;
993c3412dcbSWill Schmidt 
994c3412dcbSWill Schmidt 	tmp = regs->gpr[rs];
995c3412dcbSWill Schmidt 	tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
996c3412dcbSWill Schmidt 	tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
997c3412dcbSWill Schmidt 	tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
998c3412dcbSWill Schmidt 	regs->gpr[ra] = tmp;
999c3412dcbSWill Schmidt 
1000c3412dcbSWill Schmidt 	return 0;
1001c3412dcbSWill Schmidt }
1002c3412dcbSWill Schmidt 
1003c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword)
1004c1469f13SKumar Gala {
1005c1469f13SKumar Gala 	u8 rT = (instword >> 21) & 0x1f;
1006c1469f13SKumar Gala 	u8 rA = (instword >> 16) & 0x1f;
1007c1469f13SKumar Gala 	u8 rB = (instword >> 11) & 0x1f;
1008c1469f13SKumar Gala 	u8 BC = (instword >> 6) & 0x1f;
1009c1469f13SKumar Gala 	u8 bit;
1010c1469f13SKumar Gala 	unsigned long tmp;
1011c1469f13SKumar Gala 
1012c1469f13SKumar Gala 	tmp = (rA == 0) ? 0 : regs->gpr[rA];
1013c1469f13SKumar Gala 	bit = (regs->ccr >> (31 - BC)) & 0x1;
1014c1469f13SKumar Gala 
1015c1469f13SKumar Gala 	regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
1016c1469f13SKumar Gala 
1017c1469f13SKumar Gala 	return 0;
1018c1469f13SKumar Gala }
1019c1469f13SKumar Gala 
10206ce6c629SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
10216ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int cause)
10226ce6c629SMichael Neuling {
10236ce6c629SMichael Neuling         /* If we're emulating a load/store in an active transaction, we cannot
10246ce6c629SMichael Neuling          * emulate it as the kernel operates in transaction suspended context.
10256ce6c629SMichael Neuling          * We need to abort the transaction.  This creates a persistent TM
10266ce6c629SMichael Neuling          * abort so tell the user what caused it with a new code.
10276ce6c629SMichael Neuling 	 */
10286ce6c629SMichael Neuling 	if (MSR_TM_TRANSACTIONAL(regs->msr)) {
10296ce6c629SMichael Neuling 		tm_enable();
10306ce6c629SMichael Neuling 		tm_abort(cause);
10316ce6c629SMichael Neuling 		return true;
10326ce6c629SMichael Neuling 	}
10336ce6c629SMichael Neuling 	return false;
10346ce6c629SMichael Neuling }
10356ce6c629SMichael Neuling #else
10366ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int reason)
10376ce6c629SMichael Neuling {
10386ce6c629SMichael Neuling 	return false;
10396ce6c629SMichael Neuling }
10406ce6c629SMichael Neuling #endif
10416ce6c629SMichael Neuling 
104214cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs)
104314cf11afSPaul Mackerras {
104414cf11afSPaul Mackerras 	u32 instword;
104514cf11afSPaul Mackerras 	u32 rd;
104614cf11afSPaul Mackerras 
10474288e343SAnton Blanchard 	if (!user_mode(regs))
104814cf11afSPaul Mackerras 		return -EINVAL;
104914cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
105014cf11afSPaul Mackerras 
105114cf11afSPaul Mackerras 	if (get_user(instword, (u32 __user *)(regs->nip)))
105214cf11afSPaul Mackerras 		return -EFAULT;
105314cf11afSPaul Mackerras 
105414cf11afSPaul Mackerras 	/* Emulate the mfspr rD, PVR. */
105516c57b36SKumar Gala 	if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
1056eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mfpvr, regs);
105714cf11afSPaul Mackerras 		rd = (instword >> 21) & 0x1f;
105814cf11afSPaul Mackerras 		regs->gpr[rd] = mfspr(SPRN_PVR);
105914cf11afSPaul Mackerras 		return 0;
106014cf11afSPaul Mackerras 	}
106114cf11afSPaul Mackerras 
106214cf11afSPaul Mackerras 	/* Emulating the dcba insn is just a no-op.  */
106380947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
1064eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(dcba, regs);
106514cf11afSPaul Mackerras 		return 0;
106680947e7cSGeert Uytterhoeven 	}
106714cf11afSPaul Mackerras 
106814cf11afSPaul Mackerras 	/* Emulate the mcrxr insn.  */
106916c57b36SKumar Gala 	if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
107086417780SPaul Mackerras 		int shift = (instword >> 21) & 0x1c;
107114cf11afSPaul Mackerras 		unsigned long msk = 0xf0000000UL >> shift;
107214cf11afSPaul Mackerras 
1073eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mcrxr, regs);
107414cf11afSPaul Mackerras 		regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
107514cf11afSPaul Mackerras 		regs->xer &= ~0xf0000000UL;
107614cf11afSPaul Mackerras 		return 0;
107714cf11afSPaul Mackerras 	}
107814cf11afSPaul Mackerras 
107914cf11afSPaul Mackerras 	/* Emulate load/store string insn. */
108080947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
10816ce6c629SMichael Neuling 		if (tm_abort_check(regs,
10826ce6c629SMichael Neuling 				   TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
10836ce6c629SMichael Neuling 			return -EINVAL;
1084eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(string, regs);
108514cf11afSPaul Mackerras 		return emulate_string_inst(regs, instword);
108680947e7cSGeert Uytterhoeven 	}
108714cf11afSPaul Mackerras 
1088c3412dcbSWill Schmidt 	/* Emulate the popcntb (Population Count Bytes) instruction. */
108916c57b36SKumar Gala 	if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
1090eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(popcntb, regs);
1091c3412dcbSWill Schmidt 		return emulate_popcntb_inst(regs, instword);
1092c3412dcbSWill Schmidt 	}
1093c3412dcbSWill Schmidt 
1094c1469f13SKumar Gala 	/* Emulate isel (Integer Select) instruction */
109516c57b36SKumar Gala 	if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
1096eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(isel, regs);
1097c1469f13SKumar Gala 		return emulate_isel(regs, instword);
1098c1469f13SKumar Gala 	}
1099c1469f13SKumar Gala 
11009863c28aSJames Yang 	/* Emulate sync instruction variants */
11019863c28aSJames Yang 	if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) {
11029863c28aSJames Yang 		PPC_WARN_EMULATED(sync, regs);
11039863c28aSJames Yang 		asm volatile("sync");
11049863c28aSJames Yang 		return 0;
11059863c28aSJames Yang 	}
11069863c28aSJames Yang 
1107efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
1108efcac658SAlexey Kardashevskiy 	/* Emulate the mfspr rD, DSCR. */
110973d2fb75SAnton Blanchard 	if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) ==
111073d2fb75SAnton Blanchard 		PPC_INST_MFSPR_DSCR_USER) ||
111173d2fb75SAnton Blanchard 	     ((instword & PPC_INST_MFSPR_DSCR_MASK) ==
111273d2fb75SAnton Blanchard 		PPC_INST_MFSPR_DSCR)) &&
1113efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
1114efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mfdscr, regs);
1115efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
1116efcac658SAlexey Kardashevskiy 		regs->gpr[rd] = mfspr(SPRN_DSCR);
1117efcac658SAlexey Kardashevskiy 		return 0;
1118efcac658SAlexey Kardashevskiy 	}
1119efcac658SAlexey Kardashevskiy 	/* Emulate the mtspr DSCR, rD. */
112073d2fb75SAnton Blanchard 	if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) ==
112173d2fb75SAnton Blanchard 		PPC_INST_MTSPR_DSCR_USER) ||
112273d2fb75SAnton Blanchard 	     ((instword & PPC_INST_MTSPR_DSCR_MASK) ==
112373d2fb75SAnton Blanchard 		PPC_INST_MTSPR_DSCR)) &&
1124efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
1125efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mtdscr, regs);
1126efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
112700ca0de0SAnton Blanchard 		current->thread.dscr = regs->gpr[rd];
1128efcac658SAlexey Kardashevskiy 		current->thread.dscr_inherit = 1;
112900ca0de0SAnton Blanchard 		mtspr(SPRN_DSCR, current->thread.dscr);
1130efcac658SAlexey Kardashevskiy 		return 0;
1131efcac658SAlexey Kardashevskiy 	}
1132efcac658SAlexey Kardashevskiy #endif
1133efcac658SAlexey Kardashevskiy 
113414cf11afSPaul Mackerras 	return -EINVAL;
113514cf11afSPaul Mackerras }
113614cf11afSPaul Mackerras 
113773c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr)
113814cf11afSPaul Mackerras {
113973c9ceabSJeremy Fitzhardinge 	return is_kernel_addr(addr);
114014cf11afSPaul Mackerras }
114114cf11afSPaul Mackerras 
11423a3b5aa6SKevin Hao #ifdef CONFIG_MATH_EMULATION
11433a3b5aa6SKevin Hao static int emulate_math(struct pt_regs *regs)
11443a3b5aa6SKevin Hao {
11453a3b5aa6SKevin Hao 	int ret;
11463a3b5aa6SKevin Hao 	extern int do_mathemu(struct pt_regs *regs);
11473a3b5aa6SKevin Hao 
11483a3b5aa6SKevin Hao 	ret = do_mathemu(regs);
11493a3b5aa6SKevin Hao 	if (ret >= 0)
11503a3b5aa6SKevin Hao 		PPC_WARN_EMULATED(math, regs);
11513a3b5aa6SKevin Hao 
11523a3b5aa6SKevin Hao 	switch (ret) {
11533a3b5aa6SKevin Hao 	case 0:
11543a3b5aa6SKevin Hao 		emulate_single_step(regs);
11553a3b5aa6SKevin Hao 		return 0;
11563a3b5aa6SKevin Hao 	case 1: {
11573a3b5aa6SKevin Hao 			int code = 0;
1158de79f7b9SPaul Mackerras 			code = __parse_fpscr(current->thread.fp_state.fpscr);
11593a3b5aa6SKevin Hao 			_exception(SIGFPE, regs, code, regs->nip);
11603a3b5aa6SKevin Hao 			return 0;
11613a3b5aa6SKevin Hao 		}
11623a3b5aa6SKevin Hao 	case -EFAULT:
11633a3b5aa6SKevin Hao 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
11643a3b5aa6SKevin Hao 		return 0;
11653a3b5aa6SKevin Hao 	}
11663a3b5aa6SKevin Hao 
11673a3b5aa6SKevin Hao 	return -1;
11683a3b5aa6SKevin Hao }
11693a3b5aa6SKevin Hao #else
11703a3b5aa6SKevin Hao static inline int emulate_math(struct pt_regs *regs) { return -1; }
11713a3b5aa6SKevin Hao #endif
11723a3b5aa6SKevin Hao 
117303465f89SNicholas Piggin void program_check_exception(struct pt_regs *regs)
117414cf11afSPaul Mackerras {
1175ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
117614cf11afSPaul Mackerras 	unsigned int reason = get_reason(regs);
117714cf11afSPaul Mackerras 
1178aa42c69cSKim Phillips 	/* We can now get here via a FP Unavailable exception if the core
117904903a30SKumar Gala 	 * has no FPU, in that case the reason flags will be 0 */
118014cf11afSPaul Mackerras 
118114cf11afSPaul Mackerras 	if (reason & REASON_FP) {
118214cf11afSPaul Mackerras 		/* IEEE FP exception */
1183dc1c1ca3SStephen Rothwell 		parse_fpe(regs);
1184ba12eedeSLi Zhong 		goto bail;
11858dad3f92SPaul Mackerras 	}
11868dad3f92SPaul Mackerras 	if (reason & REASON_TRAP) {
1187a4c3f909SBalbir Singh 		unsigned long bugaddr;
1188ba797b28SJason Wessel 		/* Debugger is first in line to stop recursive faults in
1189ba797b28SJason Wessel 		 * rcu_lock, notify_die, or atomic_notifier_call_chain */
1190ba797b28SJason Wessel 		if (debugger_bpt(regs))
1191ba12eedeSLi Zhong 			goto bail;
1192ba797b28SJason Wessel 
11936cc89badSNaveen N. Rao 		if (kprobe_handler(regs))
11946cc89badSNaveen N. Rao 			goto bail;
11956cc89badSNaveen N. Rao 
119614cf11afSPaul Mackerras 		/* trap exception */
1197dc1c1ca3SStephen Rothwell 		if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
1198dc1c1ca3SStephen Rothwell 				== NOTIFY_STOP)
1199ba12eedeSLi Zhong 			goto bail;
120073c9ceabSJeremy Fitzhardinge 
1201a4c3f909SBalbir Singh 		bugaddr = regs->nip;
1202a4c3f909SBalbir Singh 		/*
1203a4c3f909SBalbir Singh 		 * Fixup bugaddr for BUG_ON() in real mode
1204a4c3f909SBalbir Singh 		 */
1205a4c3f909SBalbir Singh 		if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR))
1206a4c3f909SBalbir Singh 			bugaddr += PAGE_OFFSET;
1207a4c3f909SBalbir Singh 
120873c9ceabSJeremy Fitzhardinge 		if (!(regs->msr & MSR_PR) &&  /* not user-mode */
1209a4c3f909SBalbir Singh 		    report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) {
121014cf11afSPaul Mackerras 			regs->nip += 4;
1211ba12eedeSLi Zhong 			goto bail;
121214cf11afSPaul Mackerras 		}
12138dad3f92SPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
1214ba12eedeSLi Zhong 		goto bail;
12158dad3f92SPaul Mackerras 	}
1216bc2a9408SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1217bc2a9408SMichael Neuling 	if (reason & REASON_TM) {
1218bc2a9408SMichael Neuling 		/* This is a TM "Bad Thing Exception" program check.
1219bc2a9408SMichael Neuling 		 * This occurs when:
1220bc2a9408SMichael Neuling 		 * -  An rfid/hrfid/mtmsrd attempts to cause an illegal
1221bc2a9408SMichael Neuling 		 *    transition in TM states.
1222bc2a9408SMichael Neuling 		 * -  A trechkpt is attempted when transactional.
1223bc2a9408SMichael Neuling 		 * -  A treclaim is attempted when non transactional.
1224bc2a9408SMichael Neuling 		 * -  A tend is illegally attempted.
1225bc2a9408SMichael Neuling 		 * -  writing a TM SPR when transactional.
1226bc2a9408SMichael Neuling 		 */
1227bc2a9408SMichael Neuling 		if (!user_mode(regs) &&
1228bc2a9408SMichael Neuling 		    report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
1229bc2a9408SMichael Neuling 			regs->nip += 4;
1230ba12eedeSLi Zhong 			goto bail;
1231bc2a9408SMichael Neuling 		}
1232bc2a9408SMichael Neuling 		/* If usermode caused this, it's done something illegal and
1233bc2a9408SMichael Neuling 		 * gets a SIGILL slap on the wrist.  We call it an illegal
1234bc2a9408SMichael Neuling 		 * operand to distinguish from the instruction just being bad
1235bc2a9408SMichael Neuling 		 * (e.g. executing a 'tend' on a CPU without TM!); it's an
1236bc2a9408SMichael Neuling 		 * illegal /placement/ of a valid instruction.
1237bc2a9408SMichael Neuling 		 */
1238bc2a9408SMichael Neuling 		if (user_mode(regs)) {
1239bc2a9408SMichael Neuling 			_exception(SIGILL, regs, ILL_ILLOPN, regs->nip);
1240ba12eedeSLi Zhong 			goto bail;
1241bc2a9408SMichael Neuling 		} else {
1242bc2a9408SMichael Neuling 			printk(KERN_EMERG "Unexpected TM Bad Thing exception "
1243bc2a9408SMichael Neuling 			       "at %lx (msr 0x%x)\n", regs->nip, reason);
1244bc2a9408SMichael Neuling 			die("Unrecoverable exception", regs, SIGABRT);
1245bc2a9408SMichael Neuling 		}
1246bc2a9408SMichael Neuling 	}
1247bc2a9408SMichael Neuling #endif
12488dad3f92SPaul Mackerras 
1249b3f6a459SMichael Ellerman 	/*
1250b3f6a459SMichael Ellerman 	 * If we took the program check in the kernel skip down to sending a
1251b3f6a459SMichael Ellerman 	 * SIGILL. The subsequent cases all relate to emulating instructions
1252b3f6a459SMichael Ellerman 	 * which we should only do for userspace. We also do not want to enable
1253b3f6a459SMichael Ellerman 	 * interrupts for kernel faults because that might lead to further
1254b3f6a459SMichael Ellerman 	 * faults, and loose the context of the original exception.
1255b3f6a459SMichael Ellerman 	 */
1256b3f6a459SMichael Ellerman 	if (!user_mode(regs))
1257b3f6a459SMichael Ellerman 		goto sigill;
1258b3f6a459SMichael Ellerman 
1259a3512b2dSBenjamin Herrenschmidt 	/* We restore the interrupt state now */
1260a3512b2dSBenjamin Herrenschmidt 	if (!arch_irq_disabled_regs(regs))
1261cd8a5673SPaul Mackerras 		local_irq_enable();
1262cd8a5673SPaul Mackerras 
126304903a30SKumar Gala 	/* (reason & REASON_ILLEGAL) would be the obvious thing here,
126404903a30SKumar Gala 	 * but there seems to be a hardware bug on the 405GP (RevD)
126504903a30SKumar Gala 	 * that means ESR is sometimes set incorrectly - either to
126604903a30SKumar Gala 	 * ESR_DST (!?) or 0.  In the process of chasing this with the
126704903a30SKumar Gala 	 * hardware people - not sure if it can happen on any illegal
126804903a30SKumar Gala 	 * instruction or only on FP instructions, whether there is a
12694e63f8edSBenjamin Herrenschmidt 	 * pattern to occurrences etc. -dgibson 31/Mar/2003
12704e63f8edSBenjamin Herrenschmidt 	 */
12713a3b5aa6SKevin Hao 	if (!emulate_math(regs))
1272ba12eedeSLi Zhong 		goto bail;
127304903a30SKumar Gala 
12748dad3f92SPaul Mackerras 	/* Try to emulate it if we should. */
12758dad3f92SPaul Mackerras 	if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
127614cf11afSPaul Mackerras 		switch (emulate_instruction(regs)) {
127714cf11afSPaul Mackerras 		case 0:
127814cf11afSPaul Mackerras 			regs->nip += 4;
127914cf11afSPaul Mackerras 			emulate_single_step(regs);
1280ba12eedeSLi Zhong 			goto bail;
128114cf11afSPaul Mackerras 		case -EFAULT:
128214cf11afSPaul Mackerras 			_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1283ba12eedeSLi Zhong 			goto bail;
12848dad3f92SPaul Mackerras 		}
12858dad3f92SPaul Mackerras 	}
12868dad3f92SPaul Mackerras 
1287b3f6a459SMichael Ellerman sigill:
128814cf11afSPaul Mackerras 	if (reason & REASON_PRIVILEGED)
128914cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
129014cf11afSPaul Mackerras 	else
129114cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1292ba12eedeSLi Zhong 
1293ba12eedeSLi Zhong bail:
1294ba12eedeSLi Zhong 	exception_exit(prev_state);
129514cf11afSPaul Mackerras }
129603465f89SNicholas Piggin NOKPROBE_SYMBOL(program_check_exception);
129714cf11afSPaul Mackerras 
1298bf593907SPaul Mackerras /*
1299bf593907SPaul Mackerras  * This occurs when running in hypervisor mode on POWER6 or later
1300bf593907SPaul Mackerras  * and an illegal instruction is encountered.
1301bf593907SPaul Mackerras  */
130203465f89SNicholas Piggin void emulation_assist_interrupt(struct pt_regs *regs)
1303bf593907SPaul Mackerras {
1304bf593907SPaul Mackerras 	regs->msr |= REASON_ILLEGAL;
1305bf593907SPaul Mackerras 	program_check_exception(regs);
1306bf593907SPaul Mackerras }
130703465f89SNicholas Piggin NOKPROBE_SYMBOL(emulation_assist_interrupt);
1308bf593907SPaul Mackerras 
1309dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs)
131014cf11afSPaul Mackerras {
1311ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
13124393c4f6SBenjamin Herrenschmidt 	int sig, code, fixed = 0;
131314cf11afSPaul Mackerras 
1314a3512b2dSBenjamin Herrenschmidt 	/* We restore the interrupt state now */
1315a3512b2dSBenjamin Herrenschmidt 	if (!arch_irq_disabled_regs(regs))
1316a3512b2dSBenjamin Herrenschmidt 		local_irq_enable();
1317a3512b2dSBenjamin Herrenschmidt 
13186ce6c629SMichael Neuling 	if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT))
13196ce6c629SMichael Neuling 		goto bail;
13206ce6c629SMichael Neuling 
1321e9370ae1SPaul Mackerras 	/* we don't implement logging of alignment exceptions */
1322e9370ae1SPaul Mackerras 	if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
132314cf11afSPaul Mackerras 		fixed = fix_alignment(regs);
132414cf11afSPaul Mackerras 
132514cf11afSPaul Mackerras 	if (fixed == 1) {
132614cf11afSPaul Mackerras 		regs->nip += 4;	/* skip over emulated instruction */
132714cf11afSPaul Mackerras 		emulate_single_step(regs);
1328ba12eedeSLi Zhong 		goto bail;
132914cf11afSPaul Mackerras 	}
133014cf11afSPaul Mackerras 
133114cf11afSPaul Mackerras 	/* Operand address was bad */
133214cf11afSPaul Mackerras 	if (fixed == -EFAULT) {
13334393c4f6SBenjamin Herrenschmidt 		sig = SIGSEGV;
13344393c4f6SBenjamin Herrenschmidt 		code = SEGV_ACCERR;
13354393c4f6SBenjamin Herrenschmidt 	} else {
13364393c4f6SBenjamin Herrenschmidt 		sig = SIGBUS;
13374393c4f6SBenjamin Herrenschmidt 		code = BUS_ADRALN;
133814cf11afSPaul Mackerras 	}
13394393c4f6SBenjamin Herrenschmidt 	if (user_mode(regs))
13404393c4f6SBenjamin Herrenschmidt 		_exception(sig, regs, code, regs->dar);
13414393c4f6SBenjamin Herrenschmidt 	else
13424393c4f6SBenjamin Herrenschmidt 		bad_page_fault(regs, regs->dar, sig);
1343ba12eedeSLi Zhong 
1344ba12eedeSLi Zhong bail:
1345ba12eedeSLi Zhong 	exception_exit(prev_state);
134614cf11afSPaul Mackerras }
134714cf11afSPaul Mackerras 
1348f0f558b1SPaul Mackerras void slb_miss_bad_addr(struct pt_regs *regs)
1349f0f558b1SPaul Mackerras {
1350f0f558b1SPaul Mackerras 	enum ctx_state prev_state = exception_enter();
1351f0f558b1SPaul Mackerras 
1352f0f558b1SPaul Mackerras 	if (user_mode(regs))
1353f0f558b1SPaul Mackerras 		_exception(SIGSEGV, regs, SEGV_BNDERR, regs->dar);
1354f0f558b1SPaul Mackerras 	else
1355f0f558b1SPaul Mackerras 		bad_page_fault(regs, regs->dar, SIGSEGV);
1356f0f558b1SPaul Mackerras 
1357f0f558b1SPaul Mackerras 	exception_exit(prev_state);
1358f0f558b1SPaul Mackerras }
1359f0f558b1SPaul Mackerras 
136014cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs)
136114cf11afSPaul Mackerras {
136214cf11afSPaul Mackerras 	printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
136314cf11afSPaul Mackerras 	       current, regs->gpr[1]);
136414cf11afSPaul Mackerras 	debugger(regs);
136514cf11afSPaul Mackerras 	show_regs(regs);
136614cf11afSPaul Mackerras 	panic("kernel stack overflow");
136714cf11afSPaul Mackerras }
136814cf11afSPaul Mackerras 
136914cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs)
137014cf11afSPaul Mackerras {
137114cf11afSPaul Mackerras 	printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
137214cf11afSPaul Mackerras 	       regs->nip, regs->msr);
137314cf11afSPaul Mackerras 	debugger(regs);
137414cf11afSPaul Mackerras 	die("nonrecoverable exception", regs, SIGKILL);
137514cf11afSPaul Mackerras }
137614cf11afSPaul Mackerras 
1377dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs)
1378dc1c1ca3SStephen Rothwell {
1379ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1380ba12eedeSLi Zhong 
1381dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
1382dc1c1ca3SStephen Rothwell 			  "%lx at %lx\n", regs->trap, regs->nip);
1383dc1c1ca3SStephen Rothwell 	die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
1384ba12eedeSLi Zhong 
1385ba12eedeSLi Zhong 	exception_exit(prev_state);
1386dc1c1ca3SStephen Rothwell }
1387dc1c1ca3SStephen Rothwell 
1388dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs)
1389dc1c1ca3SStephen Rothwell {
1390ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1391ba12eedeSLi Zhong 
1392dc1c1ca3SStephen Rothwell 	if (user_mode(regs)) {
1393dc1c1ca3SStephen Rothwell 		/* A user program has executed an altivec instruction,
1394dc1c1ca3SStephen Rothwell 		   but this kernel doesn't support altivec. */
1395dc1c1ca3SStephen Rothwell 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1396ba12eedeSLi Zhong 		goto bail;
1397dc1c1ca3SStephen Rothwell 	}
13986c4841c2SAnton Blanchard 
1399dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
1400dc1c1ca3SStephen Rothwell 			"%lx at %lx\n", regs->trap, regs->nip);
1401dc1c1ca3SStephen Rothwell 	die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
1402ba12eedeSLi Zhong 
1403ba12eedeSLi Zhong bail:
1404ba12eedeSLi Zhong 	exception_exit(prev_state);
1405dc1c1ca3SStephen Rothwell }
1406dc1c1ca3SStephen Rothwell 
1407ce48b210SMichael Neuling void vsx_unavailable_exception(struct pt_regs *regs)
1408ce48b210SMichael Neuling {
1409ce48b210SMichael Neuling 	if (user_mode(regs)) {
1410ce48b210SMichael Neuling 		/* A user program has executed an vsx instruction,
1411ce48b210SMichael Neuling 		   but this kernel doesn't support vsx. */
1412ce48b210SMichael Neuling 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1413ce48b210SMichael Neuling 		return;
1414ce48b210SMichael Neuling 	}
1415ce48b210SMichael Neuling 
1416ce48b210SMichael Neuling 	printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1417ce48b210SMichael Neuling 			"%lx at %lx\n", regs->trap, regs->nip);
1418ce48b210SMichael Neuling 	die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1419ce48b210SMichael Neuling }
1420ce48b210SMichael Neuling 
14212517617eSMichael Neuling #ifdef CONFIG_PPC64
1422172f7aaaSCyril Bur static void tm_unavailable(struct pt_regs *regs)
1423172f7aaaSCyril Bur {
14245d176f75SCyril Bur #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
14255d176f75SCyril Bur 	if (user_mode(regs)) {
14265d176f75SCyril Bur 		current->thread.load_tm++;
14275d176f75SCyril Bur 		regs->msr |= MSR_TM;
14285d176f75SCyril Bur 		tm_enable();
14295d176f75SCyril Bur 		tm_restore_sprs(&current->thread);
14305d176f75SCyril Bur 		return;
14315d176f75SCyril Bur 	}
14325d176f75SCyril Bur #endif
1433172f7aaaSCyril Bur 	pr_emerg("Unrecoverable TM Unavailable Exception "
1434172f7aaaSCyril Bur 			"%lx at %lx\n", regs->trap, regs->nip);
1435172f7aaaSCyril Bur 	die("Unrecoverable TM Unavailable Exception", regs, SIGABRT);
1436172f7aaaSCyril Bur }
1437172f7aaaSCyril Bur 
1438021424a1SMichael Ellerman void facility_unavailable_exception(struct pt_regs *regs)
1439d0c0c9a1SMichael Neuling {
1440021424a1SMichael Ellerman 	static char *facility_strings[] = {
14412517617eSMichael Neuling 		[FSCR_FP_LG] = "FPU",
14422517617eSMichael Neuling 		[FSCR_VECVSX_LG] = "VMX/VSX",
14432517617eSMichael Neuling 		[FSCR_DSCR_LG] = "DSCR",
14442517617eSMichael Neuling 		[FSCR_PM_LG] = "PMU SPRs",
14452517617eSMichael Neuling 		[FSCR_BHRB_LG] = "BHRB",
14462517617eSMichael Neuling 		[FSCR_TM_LG] = "TM",
14472517617eSMichael Neuling 		[FSCR_EBB_LG] = "EBB",
14482517617eSMichael Neuling 		[FSCR_TAR_LG] = "TAR",
1449794464f4SNicholas Piggin 		[FSCR_MSGP_LG] = "MSGP",
14509b7ff0c6SNicholas Piggin 		[FSCR_SCV_LG] = "SCV",
1451021424a1SMichael Ellerman 	};
14522517617eSMichael Neuling 	char *facility = "unknown";
1453021424a1SMichael Ellerman 	u64 value;
1454c952c1c4SAnshuman Khandual 	u32 instword, rd;
14552517617eSMichael Neuling 	u8 status;
14562517617eSMichael Neuling 	bool hv;
1457021424a1SMichael Ellerman 
14582517617eSMichael Neuling 	hv = (regs->trap == 0xf80);
14592517617eSMichael Neuling 	if (hv)
1460b14b6260SMichael Ellerman 		value = mfspr(SPRN_HFSCR);
14612517617eSMichael Neuling 	else
14622517617eSMichael Neuling 		value = mfspr(SPRN_FSCR);
14632517617eSMichael Neuling 
14642517617eSMichael Neuling 	status = value >> 56;
14652517617eSMichael Neuling 	if (status == FSCR_DSCR_LG) {
1466c952c1c4SAnshuman Khandual 		/*
1467c952c1c4SAnshuman Khandual 		 * User is accessing the DSCR register using the problem
1468c952c1c4SAnshuman Khandual 		 * state only SPR number (0x03) either through a mfspr or
1469c952c1c4SAnshuman Khandual 		 * a mtspr instruction. If it is a write attempt through
1470c952c1c4SAnshuman Khandual 		 * a mtspr, then we set the inherit bit. This also allows
1471c952c1c4SAnshuman Khandual 		 * the user to write or read the register directly in the
1472c952c1c4SAnshuman Khandual 		 * future by setting via the FSCR DSCR bit. But in case it
1473c952c1c4SAnshuman Khandual 		 * is a read DSCR attempt through a mfspr instruction, we
1474c952c1c4SAnshuman Khandual 		 * just emulate the instruction instead. This code path will
1475c952c1c4SAnshuman Khandual 		 * always emulate all the mfspr instructions till the user
1476c952c1c4SAnshuman Khandual 		 * has attempted at least one mtspr instruction. This way it
1477c952c1c4SAnshuman Khandual 		 * preserves the same behaviour when the user is accessing
1478c952c1c4SAnshuman Khandual 		 * the DSCR through privilege level only SPR number (0x11)
1479c952c1c4SAnshuman Khandual 		 * which is emulated through illegal instruction exception.
1480c952c1c4SAnshuman Khandual 		 * We always leave HFSCR DSCR set.
14812517617eSMichael Neuling 		 */
1482c952c1c4SAnshuman Khandual 		if (get_user(instword, (u32 __user *)(regs->nip))) {
1483c952c1c4SAnshuman Khandual 			pr_err("Failed to fetch the user instruction\n");
1484c952c1c4SAnshuman Khandual 			return;
1485c952c1c4SAnshuman Khandual 		}
1486c952c1c4SAnshuman Khandual 
1487c952c1c4SAnshuman Khandual 		/* Write into DSCR (mtspr 0x03, RS) */
1488c952c1c4SAnshuman Khandual 		if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK)
1489c952c1c4SAnshuman Khandual 				== PPC_INST_MTSPR_DSCR_USER) {
1490c952c1c4SAnshuman Khandual 			rd = (instword >> 21) & 0x1f;
1491c952c1c4SAnshuman Khandual 			current->thread.dscr = regs->gpr[rd];
14922517617eSMichael Neuling 			current->thread.dscr_inherit = 1;
1493b57bd2deSMichael Neuling 			current->thread.fscr |= FSCR_DSCR;
1494b57bd2deSMichael Neuling 			mtspr(SPRN_FSCR, current->thread.fscr);
1495c952c1c4SAnshuman Khandual 		}
1496c952c1c4SAnshuman Khandual 
1497c952c1c4SAnshuman Khandual 		/* Read from DSCR (mfspr RT, 0x03) */
1498c952c1c4SAnshuman Khandual 		if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK)
1499c952c1c4SAnshuman Khandual 				== PPC_INST_MFSPR_DSCR_USER) {
1500c952c1c4SAnshuman Khandual 			if (emulate_instruction(regs)) {
1501c952c1c4SAnshuman Khandual 				pr_err("DSCR based mfspr emulation failed\n");
1502c952c1c4SAnshuman Khandual 				return;
1503c952c1c4SAnshuman Khandual 			}
1504c952c1c4SAnshuman Khandual 			regs->nip += 4;
1505c952c1c4SAnshuman Khandual 			emulate_single_step(regs);
1506c952c1c4SAnshuman Khandual 		}
15072517617eSMichael Neuling 		return;
1508b14b6260SMichael Ellerman 	}
1509b14b6260SMichael Ellerman 
1510172f7aaaSCyril Bur 	if (status == FSCR_TM_LG) {
1511172f7aaaSCyril Bur 		/*
1512172f7aaaSCyril Bur 		 * If we're here then the hardware is TM aware because it
1513172f7aaaSCyril Bur 		 * generated an exception with FSRM_TM set.
1514172f7aaaSCyril Bur 		 *
1515172f7aaaSCyril Bur 		 * If cpu_has_feature(CPU_FTR_TM) is false, then either firmware
1516172f7aaaSCyril Bur 		 * told us not to do TM, or the kernel is not built with TM
1517172f7aaaSCyril Bur 		 * support.
1518172f7aaaSCyril Bur 		 *
1519172f7aaaSCyril Bur 		 * If both of those things are true, then userspace can spam the
1520172f7aaaSCyril Bur 		 * console by triggering the printk() below just by continually
1521172f7aaaSCyril Bur 		 * doing tbegin (or any TM instruction). So in that case just
1522172f7aaaSCyril Bur 		 * send the process a SIGILL immediately.
1523172f7aaaSCyril Bur 		 */
1524172f7aaaSCyril Bur 		if (!cpu_has_feature(CPU_FTR_TM))
1525172f7aaaSCyril Bur 			goto out;
1526172f7aaaSCyril Bur 
1527172f7aaaSCyril Bur 		tm_unavailable(regs);
1528172f7aaaSCyril Bur 		return;
1529172f7aaaSCyril Bur 	}
1530172f7aaaSCyril Bur 
153193c2ec0fSBalbir Singh 	if ((hv || status >= 2) &&
153293c2ec0fSBalbir Singh 	    (status < ARRAY_SIZE(facility_strings)) &&
15332517617eSMichael Neuling 	    facility_strings[status])
15342517617eSMichael Neuling 		facility = facility_strings[status];
1535021424a1SMichael Ellerman 
1536d0c0c9a1SMichael Neuling 	/* We restore the interrupt state now */
1537d0c0c9a1SMichael Neuling 	if (!arch_irq_disabled_regs(regs))
1538d0c0c9a1SMichael Neuling 		local_irq_enable();
1539d0c0c9a1SMichael Neuling 
154093c2ec0fSBalbir Singh 	pr_err_ratelimited("%sFacility '%s' unavailable (%d), exception at 0x%lx, MSR=%lx\n",
154193c2ec0fSBalbir Singh 		hv ? "Hypervisor " : "", facility, status, regs->nip, regs->msr);
1542d0c0c9a1SMichael Neuling 
1543172f7aaaSCyril Bur out:
1544d0c0c9a1SMichael Neuling 	if (user_mode(regs)) {
1545d0c0c9a1SMichael Neuling 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1546d0c0c9a1SMichael Neuling 		return;
1547d0c0c9a1SMichael Neuling 	}
1548d0c0c9a1SMichael Neuling 
1549021424a1SMichael Ellerman 	die("Unexpected facility unavailable exception", regs, SIGABRT);
1550d0c0c9a1SMichael Neuling }
15512517617eSMichael Neuling #endif
1552d0c0c9a1SMichael Neuling 
1553f54db641SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1554f54db641SMichael Neuling 
1555f54db641SMichael Neuling void fp_unavailable_tm(struct pt_regs *regs)
1556f54db641SMichael Neuling {
1557f54db641SMichael Neuling 	/* Note:  This does not handle any kind of FP laziness. */
1558f54db641SMichael Neuling 
1559f54db641SMichael Neuling 	TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n",
1560f54db641SMichael Neuling 		 regs->nip, regs->msr);
1561f54db641SMichael Neuling 
1562f54db641SMichael Neuling         /* We can only have got here if the task started using FP after
1563f54db641SMichael Neuling          * beginning the transaction.  So, the transactional regs are just a
1564f54db641SMichael Neuling          * copy of the checkpointed ones.  But, we still need to recheckpoint
1565f54db641SMichael Neuling          * as we're enabling FP for the process; it will return, abort the
1566f54db641SMichael Neuling          * transaction, and probably retry but now with FP enabled.  So the
1567f54db641SMichael Neuling          * checkpointed FP registers need to be loaded.
1568f54db641SMichael Neuling 	 */
1569d31626f7SPaul Mackerras 	tm_reclaim_current(TM_CAUSE_FAC_UNAV);
1570f54db641SMichael Neuling 	/* Reclaim didn't save out any FPRs to transact_fprs. */
1571f54db641SMichael Neuling 
1572f54db641SMichael Neuling 	/* Enable FP for the task: */
1573f54db641SMichael Neuling 	regs->msr |= (MSR_FP | current->thread.fpexc_mode);
1574f54db641SMichael Neuling 
1575f54db641SMichael Neuling 	/* This loads and recheckpoints the FP registers from
1576f54db641SMichael Neuling 	 * thread.fpr[].  They will remain in registers after the
1577f54db641SMichael Neuling 	 * checkpoint so we don't need to reload them after.
15783ac8ff1cSPaul Mackerras 	 * If VMX is in use, the VRs now hold checkpointed values,
15793ac8ff1cSPaul Mackerras 	 * so we don't want to load the VRs from the thread_struct.
1580f54db641SMichael Neuling 	 */
15813ac8ff1cSPaul Mackerras 	tm_recheckpoint(&current->thread, MSR_FP);
15823ac8ff1cSPaul Mackerras 
15833ac8ff1cSPaul Mackerras 	/* If VMX is in use, get the transactional values back */
15843ac8ff1cSPaul Mackerras 	if (regs->msr & MSR_VEC) {
1585dc310669SCyril Bur 		msr_check_and_set(MSR_VEC);
1586dc310669SCyril Bur 		load_vr_state(&current->thread.vr_state);
15873ac8ff1cSPaul Mackerras 		/* At this point all the VSX state is loaded, so enable it */
15883ac8ff1cSPaul Mackerras 		regs->msr |= MSR_VSX;
15893ac8ff1cSPaul Mackerras 	}
1590f54db641SMichael Neuling }
1591f54db641SMichael Neuling 
1592f54db641SMichael Neuling void altivec_unavailable_tm(struct pt_regs *regs)
1593f54db641SMichael Neuling {
1594f54db641SMichael Neuling 	/* See the comments in fp_unavailable_tm().  This function operates
1595f54db641SMichael Neuling 	 * the same way.
1596f54db641SMichael Neuling 	 */
1597f54db641SMichael Neuling 
1598f54db641SMichael Neuling 	TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx,"
1599f54db641SMichael Neuling 		 "MSR=%lx\n",
1600f54db641SMichael Neuling 		 regs->nip, regs->msr);
1601d31626f7SPaul Mackerras 	tm_reclaim_current(TM_CAUSE_FAC_UNAV);
1602f54db641SMichael Neuling 	regs->msr |= MSR_VEC;
16033ac8ff1cSPaul Mackerras 	tm_recheckpoint(&current->thread, MSR_VEC);
1604f54db641SMichael Neuling 	current->thread.used_vr = 1;
1605f54db641SMichael Neuling 
16063ac8ff1cSPaul Mackerras 	if (regs->msr & MSR_FP) {
1607dc310669SCyril Bur 		msr_check_and_set(MSR_FP);
1608dc310669SCyril Bur 		load_fp_state(&current->thread.fp_state);
16093ac8ff1cSPaul Mackerras 		regs->msr |= MSR_VSX;
16103ac8ff1cSPaul Mackerras 	}
16113ac8ff1cSPaul Mackerras }
16123ac8ff1cSPaul Mackerras 
1613f54db641SMichael Neuling void vsx_unavailable_tm(struct pt_regs *regs)
1614f54db641SMichael Neuling {
16153ac8ff1cSPaul Mackerras 	unsigned long orig_msr = regs->msr;
16163ac8ff1cSPaul Mackerras 
1617f54db641SMichael Neuling 	/* See the comments in fp_unavailable_tm().  This works similarly,
1618f54db641SMichael Neuling 	 * though we're loading both FP and VEC registers in here.
1619f54db641SMichael Neuling 	 *
1620f54db641SMichael Neuling 	 * If FP isn't in use, load FP regs.  If VEC isn't in use, load VEC
1621f54db641SMichael Neuling 	 * regs.  Either way, set MSR_VSX.
1622f54db641SMichael Neuling 	 */
1623f54db641SMichael Neuling 
1624f54db641SMichael Neuling 	TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx,"
1625f54db641SMichael Neuling 		 "MSR=%lx\n",
1626f54db641SMichael Neuling 		 regs->nip, regs->msr);
1627f54db641SMichael Neuling 
16283ac8ff1cSPaul Mackerras 	current->thread.used_vsr = 1;
16293ac8ff1cSPaul Mackerras 
16303ac8ff1cSPaul Mackerras 	/* If FP and VMX are already loaded, we have all the state we need */
16313ac8ff1cSPaul Mackerras 	if ((orig_msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC)) {
16323ac8ff1cSPaul Mackerras 		regs->msr |= MSR_VSX;
16333ac8ff1cSPaul Mackerras 		return;
16343ac8ff1cSPaul Mackerras 	}
16353ac8ff1cSPaul Mackerras 
1636f54db641SMichael Neuling 	/* This reclaims FP and/or VR regs if they're already enabled */
1637d31626f7SPaul Mackerras 	tm_reclaim_current(TM_CAUSE_FAC_UNAV);
1638f54db641SMichael Neuling 
1639f54db641SMichael Neuling 	regs->msr |= MSR_VEC | MSR_FP | current->thread.fpexc_mode |
1640f54db641SMichael Neuling 		MSR_VSX;
16413ac8ff1cSPaul Mackerras 
16423ac8ff1cSPaul Mackerras 	/* This loads & recheckpoints FP and VRs; but we have
16433ac8ff1cSPaul Mackerras 	 * to be sure not to overwrite previously-valid state.
16443ac8ff1cSPaul Mackerras 	 */
16453ac8ff1cSPaul Mackerras 	tm_recheckpoint(&current->thread, regs->msr & ~orig_msr);
16463ac8ff1cSPaul Mackerras 
1647dc310669SCyril Bur 	msr_check_and_set(orig_msr & (MSR_FP | MSR_VEC));
1648dc310669SCyril Bur 
16493ac8ff1cSPaul Mackerras 	if (orig_msr & MSR_FP)
1650dc310669SCyril Bur 		load_fp_state(&current->thread.fp_state);
16513ac8ff1cSPaul Mackerras 	if (orig_msr & MSR_VEC)
1652dc310669SCyril Bur 		load_vr_state(&current->thread.vr_state);
1653f54db641SMichael Neuling }
1654f54db641SMichael Neuling #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1655f54db641SMichael Neuling 
1656dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs)
1657dc1c1ca3SStephen Rothwell {
165869111bacSChristoph Lameter 	__this_cpu_inc(irq_stat.pmu_irqs);
165989713ed1SAnton Blanchard 
1660dc1c1ca3SStephen Rothwell 	perf_irq(regs);
1661dc1c1ca3SStephen Rothwell }
1662dc1c1ca3SStephen Rothwell 
16638dad3f92SPaul Mackerras #ifdef CONFIG_8xx
166414cf11afSPaul Mackerras void SoftwareEmulation(struct pt_regs *regs)
166514cf11afSPaul Mackerras {
166614cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
166714cf11afSPaul Mackerras 
166814cf11afSPaul Mackerras 	if (!user_mode(regs)) {
166914cf11afSPaul Mackerras 		debugger(regs);
16701eb2819dSLEROY Christophe 		die("Kernel Mode Unimplemented Instruction or SW FPU Emulation",
16711eb2819dSLEROY Christophe 			regs, SIGFPE);
167214cf11afSPaul Mackerras 	}
167314cf11afSPaul Mackerras 
16743a3b5aa6SKevin Hao 	if (!emulate_math(regs))
16753a3b5aa6SKevin Hao 		return;
16765fad293bSKumar Gala 
16775fad293bSKumar Gala 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
167814cf11afSPaul Mackerras }
16798dad3f92SPaul Mackerras #endif /* CONFIG_8xx */
168014cf11afSPaul Mackerras 
1681172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
16823bffb652SDave Kleikamp static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
16833bffb652SDave Kleikamp {
16843bffb652SDave Kleikamp 	int changed = 0;
16853bffb652SDave Kleikamp 	/*
16863bffb652SDave Kleikamp 	 * Determine the cause of the debug event, clear the
16873bffb652SDave Kleikamp 	 * event flags and send a trap to the handler. Torez
16883bffb652SDave Kleikamp 	 */
16893bffb652SDave Kleikamp 	if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
16903bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
16913bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
169251ae8d4aSBharat Bhushan 		current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE;
16933bffb652SDave Kleikamp #endif
16943bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, TRAP_HWBKPT,
16953bffb652SDave Kleikamp 			     5);
16963bffb652SDave Kleikamp 		changed |= 0x01;
16973bffb652SDave Kleikamp 	}  else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
16983bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
16993bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, TRAP_HWBKPT,
17003bffb652SDave Kleikamp 			     6);
17013bffb652SDave Kleikamp 		changed |= 0x01;
17023bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC1) {
170351ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC1;
17043bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
17053bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, TRAP_HWBKPT,
17063bffb652SDave Kleikamp 			     1);
17073bffb652SDave Kleikamp 		changed |= 0x01;
17083bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC2) {
170951ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC2;
17103bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, TRAP_HWBKPT,
17113bffb652SDave Kleikamp 			     2);
17123bffb652SDave Kleikamp 		changed |= 0x01;
17133bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC3) {
171451ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC3;
17153bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
17163bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, TRAP_HWBKPT,
17173bffb652SDave Kleikamp 			     3);
17183bffb652SDave Kleikamp 		changed |= 0x01;
17193bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC4) {
172051ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC4;
17213bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, TRAP_HWBKPT,
17223bffb652SDave Kleikamp 			     4);
17233bffb652SDave Kleikamp 		changed |= 0x01;
17243bffb652SDave Kleikamp 	}
17253bffb652SDave Kleikamp 	/*
17263bffb652SDave Kleikamp 	 * At the point this routine was called, the MSR(DE) was turned off.
17273bffb652SDave Kleikamp 	 * Check all other debug flags and see if that bit needs to be turned
17283bffb652SDave Kleikamp 	 * back on or not.
17293bffb652SDave Kleikamp 	 */
173051ae8d4aSBharat Bhushan 	if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
173151ae8d4aSBharat Bhushan 			       current->thread.debug.dbcr1))
17323bffb652SDave Kleikamp 		regs->msr |= MSR_DE;
17333bffb652SDave Kleikamp 	else
17343bffb652SDave Kleikamp 		/* Make sure the IDM flag is off */
173551ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IDM;
17363bffb652SDave Kleikamp 
17373bffb652SDave Kleikamp 	if (changed & 0x01)
173851ae8d4aSBharat Bhushan 		mtspr(SPRN_DBCR0, current->thread.debug.dbcr0);
17393bffb652SDave Kleikamp }
174014cf11afSPaul Mackerras 
174103465f89SNicholas Piggin void DebugException(struct pt_regs *regs, unsigned long debug_status)
174214cf11afSPaul Mackerras {
174351ae8d4aSBharat Bhushan 	current->thread.debug.dbsr = debug_status;
17443bffb652SDave Kleikamp 
1745ec097c84SRoland McGrath 	/* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1746ec097c84SRoland McGrath 	 * on server, it stops on the target of the branch. In order to simulate
1747ec097c84SRoland McGrath 	 * the server behaviour, we thus restart right away with a single step
1748ec097c84SRoland McGrath 	 * instead of stopping here when hitting a BT
1749ec097c84SRoland McGrath 	 */
1750ec097c84SRoland McGrath 	if (debug_status & DBSR_BT) {
1751ec097c84SRoland McGrath 		regs->msr &= ~MSR_DE;
1752ec097c84SRoland McGrath 
1753ec097c84SRoland McGrath 		/* Disable BT */
1754ec097c84SRoland McGrath 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1755ec097c84SRoland McGrath 		/* Clear the BT event */
1756ec097c84SRoland McGrath 		mtspr(SPRN_DBSR, DBSR_BT);
1757ec097c84SRoland McGrath 
1758ec097c84SRoland McGrath 		/* Do the single step trick only when coming from userspace */
1759ec097c84SRoland McGrath 		if (user_mode(regs)) {
176051ae8d4aSBharat Bhushan 			current->thread.debug.dbcr0 &= ~DBCR0_BT;
176151ae8d4aSBharat Bhushan 			current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC;
1762ec097c84SRoland McGrath 			regs->msr |= MSR_DE;
1763ec097c84SRoland McGrath 			return;
1764ec097c84SRoland McGrath 		}
1765ec097c84SRoland McGrath 
17666cc89badSNaveen N. Rao 		if (kprobe_post_handler(regs))
17676cc89badSNaveen N. Rao 			return;
17686cc89badSNaveen N. Rao 
1769ec097c84SRoland McGrath 		if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1770ec097c84SRoland McGrath 			       5, SIGTRAP) == NOTIFY_STOP) {
1771ec097c84SRoland McGrath 			return;
1772ec097c84SRoland McGrath 		}
1773ec097c84SRoland McGrath 		if (debugger_sstep(regs))
1774ec097c84SRoland McGrath 			return;
1775ec097c84SRoland McGrath 	} else if (debug_status & DBSR_IC) { 	/* Instruction complete */
177614cf11afSPaul Mackerras 		regs->msr &= ~MSR_DE;
1777f8279621SKumar Gala 
177814cf11afSPaul Mackerras 		/* Disable instruction completion */
177914cf11afSPaul Mackerras 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
178014cf11afSPaul Mackerras 		/* Clear the instruction completion event */
178114cf11afSPaul Mackerras 		mtspr(SPRN_DBSR, DBSR_IC);
1782f8279621SKumar Gala 
17836cc89badSNaveen N. Rao 		if (kprobe_post_handler(regs))
17846cc89badSNaveen N. Rao 			return;
17856cc89badSNaveen N. Rao 
1786f8279621SKumar Gala 		if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1787f8279621SKumar Gala 			       5, SIGTRAP) == NOTIFY_STOP) {
178814cf11afSPaul Mackerras 			return;
178914cf11afSPaul Mackerras 		}
1790f8279621SKumar Gala 
1791f8279621SKumar Gala 		if (debugger_sstep(regs))
1792f8279621SKumar Gala 			return;
1793f8279621SKumar Gala 
17943bffb652SDave Kleikamp 		if (user_mode(regs)) {
179551ae8d4aSBharat Bhushan 			current->thread.debug.dbcr0 &= ~DBCR0_IC;
179651ae8d4aSBharat Bhushan 			if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
179751ae8d4aSBharat Bhushan 					       current->thread.debug.dbcr1))
17983bffb652SDave Kleikamp 				regs->msr |= MSR_DE;
17993bffb652SDave Kleikamp 			else
18003bffb652SDave Kleikamp 				/* Make sure the IDM bit is off */
180151ae8d4aSBharat Bhushan 				current->thread.debug.dbcr0 &= ~DBCR0_IDM;
18023bffb652SDave Kleikamp 		}
1803f8279621SKumar Gala 
1804f8279621SKumar Gala 		_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
18053bffb652SDave Kleikamp 	} else
18063bffb652SDave Kleikamp 		handle_debug(regs, debug_status);
180714cf11afSPaul Mackerras }
180803465f89SNicholas Piggin NOKPROBE_SYMBOL(DebugException);
1809172ae2e7SDave Kleikamp #endif /* CONFIG_PPC_ADV_DEBUG_REGS */
181014cf11afSPaul Mackerras 
181114cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT)
181214cf11afSPaul Mackerras void TAUException(struct pt_regs *regs)
181314cf11afSPaul Mackerras {
181414cf11afSPaul Mackerras 	printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx    %s\n",
181514cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap, print_tainted());
181614cf11afSPaul Mackerras }
181714cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */
181814cf11afSPaul Mackerras 
181914cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC
1820dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs)
182114cf11afSPaul Mackerras {
182214cf11afSPaul Mackerras 	int err;
182314cf11afSPaul Mackerras 
182414cf11afSPaul Mackerras 	if (!user_mode(regs)) {
182514cf11afSPaul Mackerras 		printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
182614cf11afSPaul Mackerras 		       " at %lx\n", regs->nip);
18278dad3f92SPaul Mackerras 		die("Kernel VMX/Altivec assist exception", regs, SIGILL);
182814cf11afSPaul Mackerras 	}
182914cf11afSPaul Mackerras 
1830dc1c1ca3SStephen Rothwell 	flush_altivec_to_thread(current);
1831dc1c1ca3SStephen Rothwell 
1832eecff81dSAnton Blanchard 	PPC_WARN_EMULATED(altivec, regs);
183314cf11afSPaul Mackerras 	err = emulate_altivec(regs);
183414cf11afSPaul Mackerras 	if (err == 0) {
183514cf11afSPaul Mackerras 		regs->nip += 4;		/* skip emulated instruction */
183614cf11afSPaul Mackerras 		emulate_single_step(regs);
183714cf11afSPaul Mackerras 		return;
183814cf11afSPaul Mackerras 	}
183914cf11afSPaul Mackerras 
184014cf11afSPaul Mackerras 	if (err == -EFAULT) {
184114cf11afSPaul Mackerras 		/* got an error reading the instruction */
184214cf11afSPaul Mackerras 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
184314cf11afSPaul Mackerras 	} else {
184414cf11afSPaul Mackerras 		/* didn't recognize the instruction */
184514cf11afSPaul Mackerras 		/* XXX quick hack for now: set the non-Java bit in the VSCR */
184676462232SChristian Dietrich 		printk_ratelimited(KERN_ERR "Unrecognized altivec instruction "
184714cf11afSPaul Mackerras 				   "in %s at %lx\n", current->comm, regs->nip);
1848de79f7b9SPaul Mackerras 		current->thread.vr_state.vscr.u[3] |= 0x10000;
184914cf11afSPaul Mackerras 	}
185014cf11afSPaul Mackerras }
185114cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */
185214cf11afSPaul Mackerras 
185314cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE
185414cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address,
185514cf11afSPaul Mackerras 			   unsigned long error_code)
185614cf11afSPaul Mackerras {
185714cf11afSPaul Mackerras 	/* We treat cache locking instructions from the user
185814cf11afSPaul Mackerras 	 * as priv ops, in the future we could try to do
185914cf11afSPaul Mackerras 	 * something smarter
186014cf11afSPaul Mackerras 	 */
186114cf11afSPaul Mackerras 	if (error_code & (ESR_DLK|ESR_ILK))
186214cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
186314cf11afSPaul Mackerras 	return;
186414cf11afSPaul Mackerras }
186514cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */
186614cf11afSPaul Mackerras 
186714cf11afSPaul Mackerras #ifdef CONFIG_SPE
186814cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs)
186914cf11afSPaul Mackerras {
18706a800f36SLiu Yu 	extern int do_spe_mathemu(struct pt_regs *regs);
187114cf11afSPaul Mackerras 	unsigned long spefscr;
187214cf11afSPaul Mackerras 	int fpexc_mode;
187314cf11afSPaul Mackerras 	int code = 0;
18746a800f36SLiu Yu 	int err;
18756a800f36SLiu Yu 
1876685659eeSyu liu 	flush_spe_to_thread(current);
187714cf11afSPaul Mackerras 
187814cf11afSPaul Mackerras 	spefscr = current->thread.spefscr;
187914cf11afSPaul Mackerras 	fpexc_mode = current->thread.fpexc_mode;
188014cf11afSPaul Mackerras 
188114cf11afSPaul Mackerras 	if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
188214cf11afSPaul Mackerras 		code = FPE_FLTOVF;
188314cf11afSPaul Mackerras 	}
188414cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
188514cf11afSPaul Mackerras 		code = FPE_FLTUND;
188614cf11afSPaul Mackerras 	}
188714cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
188814cf11afSPaul Mackerras 		code = FPE_FLTDIV;
188914cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
189014cf11afSPaul Mackerras 		code = FPE_FLTINV;
189114cf11afSPaul Mackerras 	}
189214cf11afSPaul Mackerras 	else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
189314cf11afSPaul Mackerras 		code = FPE_FLTRES;
189414cf11afSPaul Mackerras 
18956a800f36SLiu Yu 	err = do_spe_mathemu(regs);
18966a800f36SLiu Yu 	if (err == 0) {
18976a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
18986a800f36SLiu Yu 		emulate_single_step(regs);
189914cf11afSPaul Mackerras 		return;
190014cf11afSPaul Mackerras 	}
19016a800f36SLiu Yu 
19026a800f36SLiu Yu 	if (err == -EFAULT) {
19036a800f36SLiu Yu 		/* got an error reading the instruction */
19046a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
19056a800f36SLiu Yu 	} else if (err == -EINVAL) {
19066a800f36SLiu Yu 		/* didn't recognize the instruction */
19076a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
19086a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
19096a800f36SLiu Yu 	} else {
19106a800f36SLiu Yu 		_exception(SIGFPE, regs, code, regs->nip);
19116a800f36SLiu Yu 	}
19126a800f36SLiu Yu 
19136a800f36SLiu Yu 	return;
19146a800f36SLiu Yu }
19156a800f36SLiu Yu 
19166a800f36SLiu Yu void SPEFloatingPointRoundException(struct pt_regs *regs)
19176a800f36SLiu Yu {
19186a800f36SLiu Yu 	extern int speround_handler(struct pt_regs *regs);
19196a800f36SLiu Yu 	int err;
19206a800f36SLiu Yu 
19216a800f36SLiu Yu 	preempt_disable();
19226a800f36SLiu Yu 	if (regs->msr & MSR_SPE)
19236a800f36SLiu Yu 		giveup_spe(current);
19246a800f36SLiu Yu 	preempt_enable();
19256a800f36SLiu Yu 
19266a800f36SLiu Yu 	regs->nip -= 4;
19276a800f36SLiu Yu 	err = speround_handler(regs);
19286a800f36SLiu Yu 	if (err == 0) {
19296a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
19306a800f36SLiu Yu 		emulate_single_step(regs);
19316a800f36SLiu Yu 		return;
19326a800f36SLiu Yu 	}
19336a800f36SLiu Yu 
19346a800f36SLiu Yu 	if (err == -EFAULT) {
19356a800f36SLiu Yu 		/* got an error reading the instruction */
19366a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
19376a800f36SLiu Yu 	} else if (err == -EINVAL) {
19386a800f36SLiu Yu 		/* didn't recognize the instruction */
19396a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
19406a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
19416a800f36SLiu Yu 	} else {
19426a800f36SLiu Yu 		_exception(SIGFPE, regs, 0, regs->nip);
19436a800f36SLiu Yu 		return;
19446a800f36SLiu Yu 	}
19456a800f36SLiu Yu }
194614cf11afSPaul Mackerras #endif
194714cf11afSPaul Mackerras 
1948dc1c1ca3SStephen Rothwell /*
1949dc1c1ca3SStephen Rothwell  * We enter here if we get an unrecoverable exception, that is, one
1950dc1c1ca3SStephen Rothwell  * that happened at a point where the RI (recoverable interrupt) bit
1951dc1c1ca3SStephen Rothwell  * in the MSR is 0.  This indicates that SRR0/1 are live, and that
1952dc1c1ca3SStephen Rothwell  * we therefore lost state by taking this exception.
1953dc1c1ca3SStephen Rothwell  */
1954dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs)
1955dc1c1ca3SStephen Rothwell {
1956dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1957dc1c1ca3SStephen Rothwell 	       regs->trap, regs->nip);
1958dc1c1ca3SStephen Rothwell 	die("Unrecoverable exception", regs, SIGABRT);
1959dc1c1ca3SStephen Rothwell }
1960dc1c1ca3SStephen Rothwell 
19611e18c17aSJason Gunthorpe #if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x)
196214cf11afSPaul Mackerras /*
196314cf11afSPaul Mackerras  * Default handler for a Watchdog exception,
196414cf11afSPaul Mackerras  * spins until a reboot occurs
196514cf11afSPaul Mackerras  */
196614cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
196714cf11afSPaul Mackerras {
196814cf11afSPaul Mackerras 	/* Generic WatchdogHandler, implement your own */
196914cf11afSPaul Mackerras 	mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
197014cf11afSPaul Mackerras 	return;
197114cf11afSPaul Mackerras }
197214cf11afSPaul Mackerras 
197314cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs)
197414cf11afSPaul Mackerras {
197514cf11afSPaul Mackerras 	printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
197614cf11afSPaul Mackerras 	WatchdogHandler(regs);
197714cf11afSPaul Mackerras }
197814cf11afSPaul Mackerras #endif
1979dc1c1ca3SStephen Rothwell 
1980dc1c1ca3SStephen Rothwell /*
1981dc1c1ca3SStephen Rothwell  * We enter here if we discover during exception entry that we are
1982dc1c1ca3SStephen Rothwell  * running in supervisor mode with a userspace value in the stack pointer.
1983dc1c1ca3SStephen Rothwell  */
1984dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs)
1985dc1c1ca3SStephen Rothwell {
1986dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1987dc1c1ca3SStephen Rothwell 	       regs->gpr[1], regs->nip);
1988dc1c1ca3SStephen Rothwell 	die("Bad kernel stack pointer", regs, SIGABRT);
1989dc1c1ca3SStephen Rothwell }
199014cf11afSPaul Mackerras 
199114cf11afSPaul Mackerras void __init trap_init(void)
199214cf11afSPaul Mackerras {
199314cf11afSPaul Mackerras }
199480947e7cSGeert Uytterhoeven 
199580947e7cSGeert Uytterhoeven 
199680947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS
199780947e7cSGeert Uytterhoeven 
199880947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type)	.type = { .name = #type }
199980947e7cSGeert Uytterhoeven 
200080947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = {
200180947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC
200280947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(altivec),
200380947e7cSGeert Uytterhoeven #endif
200480947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcba),
200580947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcbz),
200680947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(fp_pair),
200780947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(isel),
200880947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mcrxr),
200980947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mfpvr),
201080947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(multiple),
201180947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(popcntb),
201280947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(spe),
201380947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(string),
2014a3821b2aSScott Wood 	WARN_EMULATED_SETUP(sync),
201580947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(unaligned),
201680947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION
201780947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(math),
201880947e7cSGeert Uytterhoeven #endif
201980947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX
202080947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(vsx),
202180947e7cSGeert Uytterhoeven #endif
2022efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
2023efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mfdscr),
2024efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mtdscr),
2025f83319d7SAnton Blanchard 	WARN_EMULATED_SETUP(lq_stq),
2026efcac658SAlexey Kardashevskiy #endif
202780947e7cSGeert Uytterhoeven };
202880947e7cSGeert Uytterhoeven 
202980947e7cSGeert Uytterhoeven u32 ppc_warn_emulated;
203080947e7cSGeert Uytterhoeven 
203180947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type)
203280947e7cSGeert Uytterhoeven {
203376462232SChristian Dietrich 	pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm,
203480947e7cSGeert Uytterhoeven 			    type);
203580947e7cSGeert Uytterhoeven }
203680947e7cSGeert Uytterhoeven 
203780947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void)
203880947e7cSGeert Uytterhoeven {
203980947e7cSGeert Uytterhoeven 	struct dentry *dir, *d;
204080947e7cSGeert Uytterhoeven 	unsigned int i;
204180947e7cSGeert Uytterhoeven 	struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
204280947e7cSGeert Uytterhoeven 
204380947e7cSGeert Uytterhoeven 	if (!powerpc_debugfs_root)
204480947e7cSGeert Uytterhoeven 		return -ENODEV;
204580947e7cSGeert Uytterhoeven 
204680947e7cSGeert Uytterhoeven 	dir = debugfs_create_dir("emulated_instructions",
204780947e7cSGeert Uytterhoeven 				 powerpc_debugfs_root);
204880947e7cSGeert Uytterhoeven 	if (!dir)
204980947e7cSGeert Uytterhoeven 		return -ENOMEM;
205080947e7cSGeert Uytterhoeven 
205180947e7cSGeert Uytterhoeven 	d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir,
205280947e7cSGeert Uytterhoeven 			       &ppc_warn_emulated);
205380947e7cSGeert Uytterhoeven 	if (!d)
205480947e7cSGeert Uytterhoeven 		goto fail;
205580947e7cSGeert Uytterhoeven 
205680947e7cSGeert Uytterhoeven 	for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
205780947e7cSGeert Uytterhoeven 		d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir,
205880947e7cSGeert Uytterhoeven 				       (u32 *)&entries[i].val.counter);
205980947e7cSGeert Uytterhoeven 		if (!d)
206080947e7cSGeert Uytterhoeven 			goto fail;
206180947e7cSGeert Uytterhoeven 	}
206280947e7cSGeert Uytterhoeven 
206380947e7cSGeert Uytterhoeven 	return 0;
206480947e7cSGeert Uytterhoeven 
206580947e7cSGeert Uytterhoeven fail:
206680947e7cSGeert Uytterhoeven 	debugfs_remove_recursive(dir);
206780947e7cSGeert Uytterhoeven 	return -ENOMEM;
206880947e7cSGeert Uytterhoeven }
206980947e7cSGeert Uytterhoeven 
207080947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init);
207180947e7cSGeert Uytterhoeven 
207280947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */
2073