xref: /openbmc/linux/arch/powerpc/kernel/traps.c (revision bf593907f7236e95698a76b7c7a2bbf8b1165327)
114cf11afSPaul Mackerras /*
214cf11afSPaul Mackerras  *  Copyright (C) 1995-1996  Gary Thomas (gdt@linuxppc.org)
3fe04b112SScott Wood  *  Copyright 2007-2010 Freescale Semiconductor, Inc.
414cf11afSPaul Mackerras  *
514cf11afSPaul Mackerras  *  This program is free software; you can redistribute it and/or
614cf11afSPaul Mackerras  *  modify it under the terms of the GNU General Public License
714cf11afSPaul Mackerras  *  as published by the Free Software Foundation; either version
814cf11afSPaul Mackerras  *  2 of the License, or (at your option) any later version.
914cf11afSPaul Mackerras  *
1014cf11afSPaul Mackerras  *  Modified by Cort Dougan (cort@cs.nmt.edu)
1114cf11afSPaul Mackerras  *  and Paul Mackerras (paulus@samba.org)
1214cf11afSPaul Mackerras  */
1314cf11afSPaul Mackerras 
1414cf11afSPaul Mackerras /*
1514cf11afSPaul Mackerras  * This file handles the architecture-dependent parts of hardware exceptions
1614cf11afSPaul Mackerras  */
1714cf11afSPaul Mackerras 
1814cf11afSPaul Mackerras #include <linux/errno.h>
1914cf11afSPaul Mackerras #include <linux/sched.h>
2014cf11afSPaul Mackerras #include <linux/kernel.h>
2114cf11afSPaul Mackerras #include <linux/mm.h>
2214cf11afSPaul Mackerras #include <linux/stddef.h>
2314cf11afSPaul Mackerras #include <linux/unistd.h>
248dad3f92SPaul Mackerras #include <linux/ptrace.h>
2514cf11afSPaul Mackerras #include <linux/user.h>
2614cf11afSPaul Mackerras #include <linux/interrupt.h>
2714cf11afSPaul Mackerras #include <linux/init.h>
2814cf11afSPaul Mackerras #include <linux/module.h>
298dad3f92SPaul Mackerras #include <linux/prctl.h>
3014cf11afSPaul Mackerras #include <linux/delay.h>
3114cf11afSPaul Mackerras #include <linux/kprobes.h>
32cc532915SMichael Ellerman #include <linux/kexec.h>
335474c120SMichael Hanselmann #include <linux/backlight.h>
3473c9ceabSJeremy Fitzhardinge #include <linux/bug.h>
351eeb66a1SChristoph Hellwig #include <linux/kdebug.h>
3680947e7cSGeert Uytterhoeven #include <linux/debugfs.h>
3776462232SChristian Dietrich #include <linux/ratelimit.h>
38ba12eedeSLi Zhong #include <linux/context_tracking.h>
3914cf11afSPaul Mackerras 
4080947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h>
4114cf11afSPaul Mackerras #include <asm/pgtable.h>
4214cf11afSPaul Mackerras #include <asm/uaccess.h>
4314cf11afSPaul Mackerras #include <asm/io.h>
4486417780SPaul Mackerras #include <asm/machdep.h>
4586417780SPaul Mackerras #include <asm/rtas.h>
46f7f6f4feSDavid Gibson #include <asm/pmc.h>
47dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32
4814cf11afSPaul Mackerras #include <asm/reg.h>
4986417780SPaul Mackerras #endif
5014cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT
5114cf11afSPaul Mackerras #include <asm/backlight.h>
5214cf11afSPaul Mackerras #endif
53dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
5486417780SPaul Mackerras #include <asm/firmware.h>
55dc1c1ca3SStephen Rothwell #include <asm/processor.h>
566ce6c629SMichael Neuling #include <asm/tm.h>
57dc1c1ca3SStephen Rothwell #endif
58c0ce7d08SDavid Wilder #include <asm/kexec.h>
5916c57b36SKumar Gala #include <asm/ppc-opcode.h>
60cce1f106SShaohui Xie #include <asm/rio.h>
61ebaeb5aeSMahesh Salgaonkar #include <asm/fadump.h>
62ae3a197eSDavid Howells #include <asm/switch_to.h>
63f54db641SMichael Neuling #include <asm/tm.h>
64ae3a197eSDavid Howells #include <asm/debug.h>
65dc1c1ca3SStephen Rothwell 
667dbb922cSOlof Johansson #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
675be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly;
685be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
695be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
705be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
715be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
729422de3eSMichael Neuling int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly;
735be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
7414cf11afSPaul Mackerras 
7514cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger);
7614cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi);
7714cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt);
7814cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep);
7914cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match);
809422de3eSMichael Neuling EXPORT_SYMBOL(__debugger_break_match);
8114cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler);
8214cf11afSPaul Mackerras #endif
8314cf11afSPaul Mackerras 
848b3c34cfSMichael Neuling /* Transactional Memory trap debug */
858b3c34cfSMichael Neuling #ifdef TM_DEBUG_SW
868b3c34cfSMichael Neuling #define TM_DEBUG(x...) printk(KERN_INFO x)
878b3c34cfSMichael Neuling #else
888b3c34cfSMichael Neuling #define TM_DEBUG(x...) do { } while(0)
898b3c34cfSMichael Neuling #endif
908b3c34cfSMichael Neuling 
9114cf11afSPaul Mackerras /*
9214cf11afSPaul Mackerras  * Trap & Exception support
9314cf11afSPaul Mackerras  */
9414cf11afSPaul Mackerras 
956031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT
966031d9d9Santon@samba.org static void pmac_backlight_unblank(void)
976031d9d9Santon@samba.org {
986031d9d9Santon@samba.org 	mutex_lock(&pmac_backlight_mutex);
996031d9d9Santon@samba.org 	if (pmac_backlight) {
1006031d9d9Santon@samba.org 		struct backlight_properties *props;
1016031d9d9Santon@samba.org 
1026031d9d9Santon@samba.org 		props = &pmac_backlight->props;
1036031d9d9Santon@samba.org 		props->brightness = props->max_brightness;
1046031d9d9Santon@samba.org 		props->power = FB_BLANK_UNBLANK;
1056031d9d9Santon@samba.org 		backlight_update_status(pmac_backlight);
1066031d9d9Santon@samba.org 	}
1076031d9d9Santon@samba.org 	mutex_unlock(&pmac_backlight_mutex);
1086031d9d9Santon@samba.org }
1096031d9d9Santon@samba.org #else
1106031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { }
1116031d9d9Santon@samba.org #endif
1126031d9d9Santon@samba.org 
113760ca4dcSAnton Blanchard static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED;
114760ca4dcSAnton Blanchard static int die_owner = -1;
115760ca4dcSAnton Blanchard static unsigned int die_nest_count;
116c0ce7d08SDavid Wilder static int die_counter;
117760ca4dcSAnton Blanchard 
118760ca4dcSAnton Blanchard static unsigned __kprobes long oops_begin(struct pt_regs *regs)
119760ca4dcSAnton Blanchard {
120760ca4dcSAnton Blanchard 	int cpu;
12134c2a14fSanton@samba.org 	unsigned long flags;
12214cf11afSPaul Mackerras 
12314cf11afSPaul Mackerras 	if (debugger(regs))
12414cf11afSPaul Mackerras 		return 1;
12514cf11afSPaul Mackerras 
126293e4688Santon@samba.org 	oops_enter();
127293e4688Santon@samba.org 
128760ca4dcSAnton Blanchard 	/* racy, but better than risking deadlock. */
129760ca4dcSAnton Blanchard 	raw_local_irq_save(flags);
130760ca4dcSAnton Blanchard 	cpu = smp_processor_id();
131760ca4dcSAnton Blanchard 	if (!arch_spin_trylock(&die_lock)) {
132760ca4dcSAnton Blanchard 		if (cpu == die_owner)
133760ca4dcSAnton Blanchard 			/* nested oops. should stop eventually */;
134760ca4dcSAnton Blanchard 		else
135760ca4dcSAnton Blanchard 			arch_spin_lock(&die_lock);
136760ca4dcSAnton Blanchard 	}
137760ca4dcSAnton Blanchard 	die_nest_count++;
138760ca4dcSAnton Blanchard 	die_owner = cpu;
13914cf11afSPaul Mackerras 	console_verbose();
14014cf11afSPaul Mackerras 	bust_spinlocks(1);
1416031d9d9Santon@samba.org 	if (machine_is(powermac))
1426031d9d9Santon@samba.org 		pmac_backlight_unblank();
143760ca4dcSAnton Blanchard 	return flags;
14434c2a14fSanton@samba.org }
1455474c120SMichael Hanselmann 
146760ca4dcSAnton Blanchard static void __kprobes oops_end(unsigned long flags, struct pt_regs *regs,
147760ca4dcSAnton Blanchard 			       int signr)
148760ca4dcSAnton Blanchard {
14914cf11afSPaul Mackerras 	bust_spinlocks(0);
150760ca4dcSAnton Blanchard 	die_owner = -1;
151373d4d09SRusty Russell 	add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
152760ca4dcSAnton Blanchard 	die_nest_count--;
15358154c8cSAnton Blanchard 	oops_exit();
15458154c8cSAnton Blanchard 	printk("\n");
155760ca4dcSAnton Blanchard 	if (!die_nest_count)
156760ca4dcSAnton Blanchard 		/* Nest count reaches zero, release the lock. */
157760ca4dcSAnton Blanchard 		arch_spin_unlock(&die_lock);
158760ca4dcSAnton Blanchard 	raw_local_irq_restore(flags);
159cc532915SMichael Ellerman 
160ebaeb5aeSMahesh Salgaonkar 	crash_fadump(regs, "die oops");
161ebaeb5aeSMahesh Salgaonkar 
1629b00ac06SAnton Blanchard 	/*
1639b00ac06SAnton Blanchard 	 * A system reset (0x100) is a request to dump, so we always send
1649b00ac06SAnton Blanchard 	 * it through the crashdump code.
1659b00ac06SAnton Blanchard 	 */
1669b00ac06SAnton Blanchard 	if (kexec_should_crash(current) || (TRAP(regs) == 0x100)) {
167cc532915SMichael Ellerman 		crash_kexec(regs);
1689b00ac06SAnton Blanchard 
1699b00ac06SAnton Blanchard 		/*
1709b00ac06SAnton Blanchard 		 * We aren't the primary crash CPU. We need to send it
1719b00ac06SAnton Blanchard 		 * to a holding pattern to avoid it ending up in the panic
1729b00ac06SAnton Blanchard 		 * code.
1739b00ac06SAnton Blanchard 		 */
174c0ce7d08SDavid Wilder 		crash_kexec_secondary(regs);
1759b00ac06SAnton Blanchard 	}
17614cf11afSPaul Mackerras 
177760ca4dcSAnton Blanchard 	if (!signr)
178760ca4dcSAnton Blanchard 		return;
179760ca4dcSAnton Blanchard 
18058154c8cSAnton Blanchard 	/*
18158154c8cSAnton Blanchard 	 * While our oops output is serialised by a spinlock, output
18258154c8cSAnton Blanchard 	 * from panic() called below can race and corrupt it. If we
18358154c8cSAnton Blanchard 	 * know we are going to panic, delay for 1 second so we have a
18458154c8cSAnton Blanchard 	 * chance to get clean backtraces from all CPUs that are oopsing.
18558154c8cSAnton Blanchard 	 */
18658154c8cSAnton Blanchard 	if (in_interrupt() || panic_on_oops || !current->pid ||
18758154c8cSAnton Blanchard 	    is_global_init(current)) {
18858154c8cSAnton Blanchard 		mdelay(MSEC_PER_SEC);
18958154c8cSAnton Blanchard 	}
19058154c8cSAnton Blanchard 
19114cf11afSPaul Mackerras 	if (in_interrupt())
19214cf11afSPaul Mackerras 		panic("Fatal exception in interrupt");
193cea6a4baSHorms 	if (panic_on_oops)
194012c437dSHorms 		panic("Fatal exception");
195760ca4dcSAnton Blanchard 	do_exit(signr);
196760ca4dcSAnton Blanchard }
197cea6a4baSHorms 
198760ca4dcSAnton Blanchard static int __kprobes __die(const char *str, struct pt_regs *regs, long err)
199760ca4dcSAnton Blanchard {
200760ca4dcSAnton Blanchard 	printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
201760ca4dcSAnton Blanchard #ifdef CONFIG_PREEMPT
202760ca4dcSAnton Blanchard 	printk("PREEMPT ");
203760ca4dcSAnton Blanchard #endif
204760ca4dcSAnton Blanchard #ifdef CONFIG_SMP
205760ca4dcSAnton Blanchard 	printk("SMP NR_CPUS=%d ", NR_CPUS);
206760ca4dcSAnton Blanchard #endif
207760ca4dcSAnton Blanchard #ifdef CONFIG_DEBUG_PAGEALLOC
208760ca4dcSAnton Blanchard 	printk("DEBUG_PAGEALLOC ");
209760ca4dcSAnton Blanchard #endif
210760ca4dcSAnton Blanchard #ifdef CONFIG_NUMA
211760ca4dcSAnton Blanchard 	printk("NUMA ");
212760ca4dcSAnton Blanchard #endif
213760ca4dcSAnton Blanchard 	printk("%s\n", ppc_md.name ? ppc_md.name : "");
214760ca4dcSAnton Blanchard 
215760ca4dcSAnton Blanchard 	if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP)
216760ca4dcSAnton Blanchard 		return 1;
217760ca4dcSAnton Blanchard 
218760ca4dcSAnton Blanchard 	print_modules();
219760ca4dcSAnton Blanchard 	show_regs(regs);
22014cf11afSPaul Mackerras 
22114cf11afSPaul Mackerras 	return 0;
22214cf11afSPaul Mackerras }
22314cf11afSPaul Mackerras 
224760ca4dcSAnton Blanchard void die(const char *str, struct pt_regs *regs, long err)
225760ca4dcSAnton Blanchard {
226760ca4dcSAnton Blanchard 	unsigned long flags = oops_begin(regs);
227760ca4dcSAnton Blanchard 
228760ca4dcSAnton Blanchard 	if (__die(str, regs, err))
229760ca4dcSAnton Blanchard 		err = 0;
230760ca4dcSAnton Blanchard 	oops_end(flags, regs, err);
231760ca4dcSAnton Blanchard }
232760ca4dcSAnton Blanchard 
23325baa35bSOleg Nesterov void user_single_step_siginfo(struct task_struct *tsk,
23425baa35bSOleg Nesterov 				struct pt_regs *regs, siginfo_t *info)
23525baa35bSOleg Nesterov {
23625baa35bSOleg Nesterov 	memset(info, 0, sizeof(*info));
23725baa35bSOleg Nesterov 	info->si_signo = SIGTRAP;
23825baa35bSOleg Nesterov 	info->si_code = TRAP_TRACE;
23925baa35bSOleg Nesterov 	info->si_addr = (void __user *)regs->nip;
24025baa35bSOleg Nesterov }
24125baa35bSOleg Nesterov 
24214cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
24314cf11afSPaul Mackerras {
24414cf11afSPaul Mackerras 	siginfo_t info;
245d0c3d534SOlof Johansson 	const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \
246d0c3d534SOlof Johansson 			"at %08lx nip %08lx lr %08lx code %x\n";
247d0c3d534SOlof Johansson 	const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \
248d0c3d534SOlof Johansson 			"at %016lx nip %016lx lr %016lx code %x\n";
24914cf11afSPaul Mackerras 
25014cf11afSPaul Mackerras 	if (!user_mode(regs)) {
251760ca4dcSAnton Blanchard 		die("Exception in kernel mode", regs, signr);
25214cf11afSPaul Mackerras 		return;
253760ca4dcSAnton Blanchard 	}
254760ca4dcSAnton Blanchard 
255760ca4dcSAnton Blanchard 	if (show_unhandled_signals && unhandled_signal(current, signr)) {
25676462232SChristian Dietrich 		printk_ratelimited(regs->msr & MSR_64BIT ? fmt64 : fmt32,
257d0c3d534SOlof Johansson 				   current->comm, current->pid, signr,
258d0c3d534SOlof Johansson 				   addr, regs->nip, regs->link, code);
25914cf11afSPaul Mackerras 	}
26014cf11afSPaul Mackerras 
261a3512b2dSBenjamin Herrenschmidt 	if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs))
2629f2f79e3SBenjamin Herrenschmidt 		local_irq_enable();
2639f2f79e3SBenjamin Herrenschmidt 
26441ab5266SAnanth N Mavinakayanahalli 	current->thread.trap_nr = code;
26514cf11afSPaul Mackerras 	memset(&info, 0, sizeof(info));
26614cf11afSPaul Mackerras 	info.si_signo = signr;
26714cf11afSPaul Mackerras 	info.si_code = code;
26814cf11afSPaul Mackerras 	info.si_addr = (void __user *) addr;
26914cf11afSPaul Mackerras 	force_sig_info(signr, &info, current);
27014cf11afSPaul Mackerras }
27114cf11afSPaul Mackerras 
27214cf11afSPaul Mackerras #ifdef CONFIG_PPC64
27314cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs)
27414cf11afSPaul Mackerras {
27514cf11afSPaul Mackerras 	/* See if any machine dependent calls */
276c902be71SArnd Bergmann 	if (ppc_md.system_reset_exception) {
277c902be71SArnd Bergmann 		if (ppc_md.system_reset_exception(regs))
278c902be71SArnd Bergmann 			return;
279c902be71SArnd Bergmann 	}
28014cf11afSPaul Mackerras 
2818dad3f92SPaul Mackerras 	die("System Reset", regs, SIGABRT);
28214cf11afSPaul Mackerras 
28314cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
28414cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
28514cf11afSPaul Mackerras 		panic("Unrecoverable System Reset");
28614cf11afSPaul Mackerras 
28714cf11afSPaul Mackerras 	/* What should we do here? We could issue a shutdown or hard reset. */
28814cf11afSPaul Mackerras }
28914cf11afSPaul Mackerras #endif
29014cf11afSPaul Mackerras 
29114cf11afSPaul Mackerras /*
29214cf11afSPaul Mackerras  * I/O accesses can cause machine checks on powermacs.
29314cf11afSPaul Mackerras  * Check if the NIP corresponds to the address of a sync
29414cf11afSPaul Mackerras  * instruction for which there is an entry in the exception
29514cf11afSPaul Mackerras  * table.
29614cf11afSPaul Mackerras  * Note that the 601 only takes a machine check on TEA
29714cf11afSPaul Mackerras  * (transfer error ack) signal assertion, and does not
29814cf11afSPaul Mackerras  * set any of the top 16 bits of SRR1.
29914cf11afSPaul Mackerras  *  -- paulus.
30014cf11afSPaul Mackerras  */
30114cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs)
30214cf11afSPaul Mackerras {
30368a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32
30414cf11afSPaul Mackerras 	unsigned long msr = regs->msr;
30514cf11afSPaul Mackerras 	const struct exception_table_entry *entry;
30614cf11afSPaul Mackerras 	unsigned int *nip = (unsigned int *)regs->nip;
30714cf11afSPaul Mackerras 
30814cf11afSPaul Mackerras 	if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
30914cf11afSPaul Mackerras 	    && (entry = search_exception_tables(regs->nip)) != NULL) {
31014cf11afSPaul Mackerras 		/*
31114cf11afSPaul Mackerras 		 * Check that it's a sync instruction, or somewhere
31214cf11afSPaul Mackerras 		 * in the twi; isync; nop sequence that inb/inw/inl uses.
31314cf11afSPaul Mackerras 		 * As the address is in the exception table
31414cf11afSPaul Mackerras 		 * we should be able to read the instr there.
31514cf11afSPaul Mackerras 		 * For the debug message, we look at the preceding
31614cf11afSPaul Mackerras 		 * load or store.
31714cf11afSPaul Mackerras 		 */
31814cf11afSPaul Mackerras 		if (*nip == 0x60000000)		/* nop */
31914cf11afSPaul Mackerras 			nip -= 2;
32014cf11afSPaul Mackerras 		else if (*nip == 0x4c00012c)	/* isync */
32114cf11afSPaul Mackerras 			--nip;
32214cf11afSPaul Mackerras 		if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
32314cf11afSPaul Mackerras 			/* sync or twi */
32414cf11afSPaul Mackerras 			unsigned int rb;
32514cf11afSPaul Mackerras 
32614cf11afSPaul Mackerras 			--nip;
32714cf11afSPaul Mackerras 			rb = (*nip >> 11) & 0x1f;
32814cf11afSPaul Mackerras 			printk(KERN_DEBUG "%s bad port %lx at %p\n",
32914cf11afSPaul Mackerras 			       (*nip & 0x100)? "OUT to": "IN from",
33014cf11afSPaul Mackerras 			       regs->gpr[rb] - _IO_BASE, nip);
33114cf11afSPaul Mackerras 			regs->msr |= MSR_RI;
33214cf11afSPaul Mackerras 			regs->nip = entry->fixup;
33314cf11afSPaul Mackerras 			return 1;
33414cf11afSPaul Mackerras 		}
33514cf11afSPaul Mackerras 	}
33668a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
33714cf11afSPaul Mackerras 	return 0;
33814cf11afSPaul Mackerras }
33914cf11afSPaul Mackerras 
340172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
34114cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception
34214cf11afSPaul Mackerras    is in the ESR. */
34314cf11afSPaul Mackerras #define get_reason(regs)	((regs)->dsisr)
34414cf11afSPaul Mackerras #ifndef CONFIG_FSL_BOOKE
34514cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->dsisr)
34614cf11afSPaul Mackerras #else
347fe04b112SScott Wood #define get_mc_reason(regs)	(mfspr(SPRN_MCSR))
34814cf11afSPaul Mackerras #endif
34914cf11afSPaul Mackerras #define REASON_FP		ESR_FP
35014cf11afSPaul Mackerras #define REASON_ILLEGAL		(ESR_PIL | ESR_PUO)
35114cf11afSPaul Mackerras #define REASON_PRIVILEGED	ESR_PPR
35214cf11afSPaul Mackerras #define REASON_TRAP		ESR_PTR
35314cf11afSPaul Mackerras 
35414cf11afSPaul Mackerras /* single-step stuff */
35514cf11afSPaul Mackerras #define single_stepping(regs)	(current->thread.dbcr0 & DBCR0_IC)
35614cf11afSPaul Mackerras #define clear_single_step(regs)	(current->thread.dbcr0 &= ~DBCR0_IC)
35714cf11afSPaul Mackerras 
35814cf11afSPaul Mackerras #else
35914cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program
36014cf11afSPaul Mackerras    exception is in the MSR. */
36114cf11afSPaul Mackerras #define get_reason(regs)	((regs)->msr)
36214cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->msr)
3638b3c34cfSMichael Neuling #define REASON_TM		0x200000
36414cf11afSPaul Mackerras #define REASON_FP		0x100000
36514cf11afSPaul Mackerras #define REASON_ILLEGAL		0x80000
36614cf11afSPaul Mackerras #define REASON_PRIVILEGED	0x40000
36714cf11afSPaul Mackerras #define REASON_TRAP		0x20000
36814cf11afSPaul Mackerras 
36914cf11afSPaul Mackerras #define single_stepping(regs)	((regs)->msr & MSR_SE)
37014cf11afSPaul Mackerras #define clear_single_step(regs)	((regs)->msr &= ~MSR_SE)
37114cf11afSPaul Mackerras #endif
37214cf11afSPaul Mackerras 
37347c0bd1aSBenjamin Herrenschmidt #if defined(CONFIG_4xx)
37447c0bd1aSBenjamin Herrenschmidt int machine_check_4xx(struct pt_regs *regs)
37514cf11afSPaul Mackerras {
3761a6a4ffeSKumar Gala 	unsigned long reason = get_mc_reason(regs);
37714cf11afSPaul Mackerras 
37814cf11afSPaul Mackerras 	if (reason & ESR_IMCP) {
37914cf11afSPaul Mackerras 		printk("Instruction");
38014cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
38114cf11afSPaul Mackerras 	} else
38214cf11afSPaul Mackerras 		printk("Data");
38314cf11afSPaul Mackerras 	printk(" machine check in kernel mode.\n");
38447c0bd1aSBenjamin Herrenschmidt 
38547c0bd1aSBenjamin Herrenschmidt 	return 0;
38647c0bd1aSBenjamin Herrenschmidt }
38747c0bd1aSBenjamin Herrenschmidt 
38847c0bd1aSBenjamin Herrenschmidt int machine_check_440A(struct pt_regs *regs)
38947c0bd1aSBenjamin Herrenschmidt {
39047c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
39147c0bd1aSBenjamin Herrenschmidt 
39214cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
39314cf11afSPaul Mackerras 	if (reason & ESR_IMCP){
39414cf11afSPaul Mackerras 		printk("Instruction Synchronous Machine Check exception\n");
39514cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
39614cf11afSPaul Mackerras 	}
39714cf11afSPaul Mackerras 	else {
39814cf11afSPaul Mackerras 		u32 mcsr = mfspr(SPRN_MCSR);
39914cf11afSPaul Mackerras 		if (mcsr & MCSR_IB)
40014cf11afSPaul Mackerras 			printk("Instruction Read PLB Error\n");
40114cf11afSPaul Mackerras 		if (mcsr & MCSR_DRB)
40214cf11afSPaul Mackerras 			printk("Data Read PLB Error\n");
40314cf11afSPaul Mackerras 		if (mcsr & MCSR_DWB)
40414cf11afSPaul Mackerras 			printk("Data Write PLB Error\n");
40514cf11afSPaul Mackerras 		if (mcsr & MCSR_TLBP)
40614cf11afSPaul Mackerras 			printk("TLB Parity Error\n");
40714cf11afSPaul Mackerras 		if (mcsr & MCSR_ICP){
40814cf11afSPaul Mackerras 			flush_instruction_cache();
40914cf11afSPaul Mackerras 			printk("I-Cache Parity Error\n");
41014cf11afSPaul Mackerras 		}
41114cf11afSPaul Mackerras 		if (mcsr & MCSR_DCSP)
41214cf11afSPaul Mackerras 			printk("D-Cache Search Parity Error\n");
41314cf11afSPaul Mackerras 		if (mcsr & MCSR_DCFP)
41414cf11afSPaul Mackerras 			printk("D-Cache Flush Parity Error\n");
41514cf11afSPaul Mackerras 		if (mcsr & MCSR_IMPE)
41614cf11afSPaul Mackerras 			printk("Machine Check exception is imprecise\n");
41714cf11afSPaul Mackerras 
41814cf11afSPaul Mackerras 		/* Clear MCSR */
41914cf11afSPaul Mackerras 		mtspr(SPRN_MCSR, mcsr);
42014cf11afSPaul Mackerras 	}
42147c0bd1aSBenjamin Herrenschmidt 	return 0;
42247c0bd1aSBenjamin Herrenschmidt }
423fc5e7097SDave Kleikamp 
424fc5e7097SDave Kleikamp int machine_check_47x(struct pt_regs *regs)
425fc5e7097SDave Kleikamp {
426fc5e7097SDave Kleikamp 	unsigned long reason = get_mc_reason(regs);
427fc5e7097SDave Kleikamp 	u32 mcsr;
428fc5e7097SDave Kleikamp 
429fc5e7097SDave Kleikamp 	printk(KERN_ERR "Machine check in kernel mode.\n");
430fc5e7097SDave Kleikamp 	if (reason & ESR_IMCP) {
431fc5e7097SDave Kleikamp 		printk(KERN_ERR
432fc5e7097SDave Kleikamp 		       "Instruction Synchronous Machine Check exception\n");
433fc5e7097SDave Kleikamp 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
434fc5e7097SDave Kleikamp 		return 0;
435fc5e7097SDave Kleikamp 	}
436fc5e7097SDave Kleikamp 	mcsr = mfspr(SPRN_MCSR);
437fc5e7097SDave Kleikamp 	if (mcsr & MCSR_IB)
438fc5e7097SDave Kleikamp 		printk(KERN_ERR "Instruction Read PLB Error\n");
439fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DRB)
440fc5e7097SDave Kleikamp 		printk(KERN_ERR "Data Read PLB Error\n");
441fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DWB)
442fc5e7097SDave Kleikamp 		printk(KERN_ERR "Data Write PLB Error\n");
443fc5e7097SDave Kleikamp 	if (mcsr & MCSR_TLBP)
444fc5e7097SDave Kleikamp 		printk(KERN_ERR "TLB Parity Error\n");
445fc5e7097SDave Kleikamp 	if (mcsr & MCSR_ICP) {
446fc5e7097SDave Kleikamp 		flush_instruction_cache();
447fc5e7097SDave Kleikamp 		printk(KERN_ERR "I-Cache Parity Error\n");
448fc5e7097SDave Kleikamp 	}
449fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DCSP)
450fc5e7097SDave Kleikamp 		printk(KERN_ERR "D-Cache Search Parity Error\n");
451fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_GPR)
452fc5e7097SDave Kleikamp 		printk(KERN_ERR "GPR Parity Error\n");
453fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_FPR)
454fc5e7097SDave Kleikamp 		printk(KERN_ERR "FPR Parity Error\n");
455fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_IPR)
456fc5e7097SDave Kleikamp 		printk(KERN_ERR "Machine Check exception is imprecise\n");
457fc5e7097SDave Kleikamp 
458fc5e7097SDave Kleikamp 	/* Clear MCSR */
459fc5e7097SDave Kleikamp 	mtspr(SPRN_MCSR, mcsr);
460fc5e7097SDave Kleikamp 
461fc5e7097SDave Kleikamp 	return 0;
462fc5e7097SDave Kleikamp }
46314cf11afSPaul Mackerras #elif defined(CONFIG_E500)
464fe04b112SScott Wood int machine_check_e500mc(struct pt_regs *regs)
465fe04b112SScott Wood {
466fe04b112SScott Wood 	unsigned long mcsr = mfspr(SPRN_MCSR);
467fe04b112SScott Wood 	unsigned long reason = mcsr;
468fe04b112SScott Wood 	int recoverable = 1;
469fe04b112SScott Wood 
47082a9a480SScott Wood 	if (reason & MCSR_LD) {
471cce1f106SShaohui Xie 		recoverable = fsl_rio_mcheck_exception(regs);
472cce1f106SShaohui Xie 		if (recoverable == 1)
473cce1f106SShaohui Xie 			goto silent_out;
474cce1f106SShaohui Xie 	}
475cce1f106SShaohui Xie 
476fe04b112SScott Wood 	printk("Machine check in kernel mode.\n");
477fe04b112SScott Wood 	printk("Caused by (from MCSR=%lx): ", reason);
478fe04b112SScott Wood 
479fe04b112SScott Wood 	if (reason & MCSR_MCP)
480fe04b112SScott Wood 		printk("Machine Check Signal\n");
481fe04b112SScott Wood 
482fe04b112SScott Wood 	if (reason & MCSR_ICPERR) {
483fe04b112SScott Wood 		printk("Instruction Cache Parity Error\n");
484fe04b112SScott Wood 
485fe04b112SScott Wood 		/*
486fe04b112SScott Wood 		 * This is recoverable by invalidating the i-cache.
487fe04b112SScott Wood 		 */
488fe04b112SScott Wood 		mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI);
489fe04b112SScott Wood 		while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI)
490fe04b112SScott Wood 			;
491fe04b112SScott Wood 
492fe04b112SScott Wood 		/*
493fe04b112SScott Wood 		 * This will generally be accompanied by an instruction
494fe04b112SScott Wood 		 * fetch error report -- only treat MCSR_IF as fatal
495fe04b112SScott Wood 		 * if it wasn't due to an L1 parity error.
496fe04b112SScott Wood 		 */
497fe04b112SScott Wood 		reason &= ~MCSR_IF;
498fe04b112SScott Wood 	}
499fe04b112SScott Wood 
500fe04b112SScott Wood 	if (reason & MCSR_DCPERR_MC) {
501fe04b112SScott Wood 		printk("Data Cache Parity Error\n");
50237caf9f2SKumar Gala 
50337caf9f2SKumar Gala 		/*
50437caf9f2SKumar Gala 		 * In write shadow mode we auto-recover from the error, but it
50537caf9f2SKumar Gala 		 * may still get logged and cause a machine check.  We should
50637caf9f2SKumar Gala 		 * only treat the non-write shadow case as non-recoverable.
50737caf9f2SKumar Gala 		 */
50837caf9f2SKumar Gala 		if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS))
509fe04b112SScott Wood 			recoverable = 0;
510fe04b112SScott Wood 	}
511fe04b112SScott Wood 
512fe04b112SScott Wood 	if (reason & MCSR_L2MMU_MHIT) {
513fe04b112SScott Wood 		printk("Hit on multiple TLB entries\n");
514fe04b112SScott Wood 		recoverable = 0;
515fe04b112SScott Wood 	}
516fe04b112SScott Wood 
517fe04b112SScott Wood 	if (reason & MCSR_NMI)
518fe04b112SScott Wood 		printk("Non-maskable interrupt\n");
519fe04b112SScott Wood 
520fe04b112SScott Wood 	if (reason & MCSR_IF) {
521fe04b112SScott Wood 		printk("Instruction Fetch Error Report\n");
522fe04b112SScott Wood 		recoverable = 0;
523fe04b112SScott Wood 	}
524fe04b112SScott Wood 
525fe04b112SScott Wood 	if (reason & MCSR_LD) {
526fe04b112SScott Wood 		printk("Load Error Report\n");
527fe04b112SScott Wood 		recoverable = 0;
528fe04b112SScott Wood 	}
529fe04b112SScott Wood 
530fe04b112SScott Wood 	if (reason & MCSR_ST) {
531fe04b112SScott Wood 		printk("Store Error Report\n");
532fe04b112SScott Wood 		recoverable = 0;
533fe04b112SScott Wood 	}
534fe04b112SScott Wood 
535fe04b112SScott Wood 	if (reason & MCSR_LDG) {
536fe04b112SScott Wood 		printk("Guarded Load Error Report\n");
537fe04b112SScott Wood 		recoverable = 0;
538fe04b112SScott Wood 	}
539fe04b112SScott Wood 
540fe04b112SScott Wood 	if (reason & MCSR_TLBSYNC)
541fe04b112SScott Wood 		printk("Simultaneous tlbsync operations\n");
542fe04b112SScott Wood 
543fe04b112SScott Wood 	if (reason & MCSR_BSL2_ERR) {
544fe04b112SScott Wood 		printk("Level 2 Cache Error\n");
545fe04b112SScott Wood 		recoverable = 0;
546fe04b112SScott Wood 	}
547fe04b112SScott Wood 
548fe04b112SScott Wood 	if (reason & MCSR_MAV) {
549fe04b112SScott Wood 		u64 addr;
550fe04b112SScott Wood 
551fe04b112SScott Wood 		addr = mfspr(SPRN_MCAR);
552fe04b112SScott Wood 		addr |= (u64)mfspr(SPRN_MCARU) << 32;
553fe04b112SScott Wood 
554fe04b112SScott Wood 		printk("Machine Check %s Address: %#llx\n",
555fe04b112SScott Wood 		       reason & MCSR_MEA ? "Effective" : "Physical", addr);
556fe04b112SScott Wood 	}
557fe04b112SScott Wood 
558cce1f106SShaohui Xie silent_out:
559fe04b112SScott Wood 	mtspr(SPRN_MCSR, mcsr);
560fe04b112SScott Wood 	return mfspr(SPRN_MCSR) == 0 && recoverable;
561fe04b112SScott Wood }
562fe04b112SScott Wood 
56347c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs)
56447c0bd1aSBenjamin Herrenschmidt {
56547c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
56647c0bd1aSBenjamin Herrenschmidt 
567cce1f106SShaohui Xie 	if (reason & MCSR_BUS_RBERR) {
568cce1f106SShaohui Xie 		if (fsl_rio_mcheck_exception(regs))
569cce1f106SShaohui Xie 			return 1;
570cce1f106SShaohui Xie 	}
571cce1f106SShaohui Xie 
57214cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
57314cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
57414cf11afSPaul Mackerras 
57514cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
57614cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
57714cf11afSPaul Mackerras 	if (reason & MCSR_ICPERR)
57814cf11afSPaul Mackerras 		printk("Instruction Cache Parity Error\n");
57914cf11afSPaul Mackerras 	if (reason & MCSR_DCP_PERR)
58014cf11afSPaul Mackerras 		printk("Data Cache Push Parity Error\n");
58114cf11afSPaul Mackerras 	if (reason & MCSR_DCPERR)
58214cf11afSPaul Mackerras 		printk("Data Cache Parity Error\n");
58314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IAERR)
58414cf11afSPaul Mackerras 		printk("Bus - Instruction Address Error\n");
58514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RAERR)
58614cf11afSPaul Mackerras 		printk("Bus - Read Address Error\n");
58714cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WAERR)
58814cf11afSPaul Mackerras 		printk("Bus - Write Address Error\n");
58914cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IBERR)
59014cf11afSPaul Mackerras 		printk("Bus - Instruction Data Error\n");
59114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RBERR)
59214cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
59314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WBERR)
59414cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
59514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IPERR)
59614cf11afSPaul Mackerras 		printk("Bus - Instruction Parity Error\n");
59714cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RPERR)
59814cf11afSPaul Mackerras 		printk("Bus - Read Parity Error\n");
59947c0bd1aSBenjamin Herrenschmidt 
60047c0bd1aSBenjamin Herrenschmidt 	return 0;
60147c0bd1aSBenjamin Herrenschmidt }
6024490c06bSKumar Gala 
6034490c06bSKumar Gala int machine_check_generic(struct pt_regs *regs)
6044490c06bSKumar Gala {
6054490c06bSKumar Gala 	return 0;
6064490c06bSKumar Gala }
60714cf11afSPaul Mackerras #elif defined(CONFIG_E200)
60847c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs)
60947c0bd1aSBenjamin Herrenschmidt {
61047c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
61147c0bd1aSBenjamin Herrenschmidt 
61214cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
61314cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
61414cf11afSPaul Mackerras 
61514cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
61614cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
61714cf11afSPaul Mackerras 	if (reason & MCSR_CP_PERR)
61814cf11afSPaul Mackerras 		printk("Cache Push Parity Error\n");
61914cf11afSPaul Mackerras 	if (reason & MCSR_CPERR)
62014cf11afSPaul Mackerras 		printk("Cache Parity Error\n");
62114cf11afSPaul Mackerras 	if (reason & MCSR_EXCP_ERR)
62214cf11afSPaul Mackerras 		printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
62314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IRERR)
62414cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on instruction fetch\n");
62514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_DRERR)
62614cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on data load\n");
62714cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WRERR)
62814cf11afSPaul Mackerras 		printk("Bus - Write Bus Error on buffered store or cache line push\n");
62947c0bd1aSBenjamin Herrenschmidt 
63047c0bd1aSBenjamin Herrenschmidt 	return 0;
63147c0bd1aSBenjamin Herrenschmidt }
63247c0bd1aSBenjamin Herrenschmidt #else
63347c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs)
63447c0bd1aSBenjamin Herrenschmidt {
63547c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
63647c0bd1aSBenjamin Herrenschmidt 
63714cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
63814cf11afSPaul Mackerras 	printk("Caused by (from SRR1=%lx): ", reason);
63914cf11afSPaul Mackerras 	switch (reason & 0x601F0000) {
64014cf11afSPaul Mackerras 	case 0x80000:
64114cf11afSPaul Mackerras 		printk("Machine check signal\n");
64214cf11afSPaul Mackerras 		break;
64314cf11afSPaul Mackerras 	case 0:		/* for 601 */
64414cf11afSPaul Mackerras 	case 0x40000:
64514cf11afSPaul Mackerras 	case 0x140000:	/* 7450 MSS error and TEA */
64614cf11afSPaul Mackerras 		printk("Transfer error ack signal\n");
64714cf11afSPaul Mackerras 		break;
64814cf11afSPaul Mackerras 	case 0x20000:
64914cf11afSPaul Mackerras 		printk("Data parity error signal\n");
65014cf11afSPaul Mackerras 		break;
65114cf11afSPaul Mackerras 	case 0x10000:
65214cf11afSPaul Mackerras 		printk("Address parity error signal\n");
65314cf11afSPaul Mackerras 		break;
65414cf11afSPaul Mackerras 	case 0x20000000:
65514cf11afSPaul Mackerras 		printk("L1 Data Cache error\n");
65614cf11afSPaul Mackerras 		break;
65714cf11afSPaul Mackerras 	case 0x40000000:
65814cf11afSPaul Mackerras 		printk("L1 Instruction Cache error\n");
65914cf11afSPaul Mackerras 		break;
66014cf11afSPaul Mackerras 	case 0x00100000:
66114cf11afSPaul Mackerras 		printk("L2 data cache parity error\n");
66214cf11afSPaul Mackerras 		break;
66314cf11afSPaul Mackerras 	default:
66414cf11afSPaul Mackerras 		printk("Unknown values in msr\n");
66514cf11afSPaul Mackerras 	}
66675918a4bSOlof Johansson 	return 0;
66775918a4bSOlof Johansson }
66847c0bd1aSBenjamin Herrenschmidt #endif /* everything else */
66975918a4bSOlof Johansson 
67075918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs)
67175918a4bSOlof Johansson {
672ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
67375918a4bSOlof Johansson 	int recover = 0;
67475918a4bSOlof Johansson 
67589713ed1SAnton Blanchard 	__get_cpu_var(irq_stat).mce_exceptions++;
67689713ed1SAnton Blanchard 
67747c0bd1aSBenjamin Herrenschmidt 	/* See if any machine dependent calls. In theory, we would want
67847c0bd1aSBenjamin Herrenschmidt 	 * to call the CPU first, and call the ppc_md. one if the CPU
67947c0bd1aSBenjamin Herrenschmidt 	 * one returns a positive number. However there is existing code
68047c0bd1aSBenjamin Herrenschmidt 	 * that assumes the board gets a first chance, so let's keep it
68147c0bd1aSBenjamin Herrenschmidt 	 * that way for now and fix things later. --BenH.
68247c0bd1aSBenjamin Herrenschmidt 	 */
68375918a4bSOlof Johansson 	if (ppc_md.machine_check_exception)
68475918a4bSOlof Johansson 		recover = ppc_md.machine_check_exception(regs);
68547c0bd1aSBenjamin Herrenschmidt 	else if (cur_cpu_spec->machine_check)
68647c0bd1aSBenjamin Herrenschmidt 		recover = cur_cpu_spec->machine_check(regs);
68775918a4bSOlof Johansson 
68847c0bd1aSBenjamin Herrenschmidt 	if (recover > 0)
689ba12eedeSLi Zhong 		goto bail;
69075918a4bSOlof Johansson 
69175918a4bSOlof Johansson #if defined(CONFIG_8xx) && defined(CONFIG_PCI)
69247c0bd1aSBenjamin Herrenschmidt 	/* the qspan pci read routines can cause machine checks -- Cort
69347c0bd1aSBenjamin Herrenschmidt 	 *
69447c0bd1aSBenjamin Herrenschmidt 	 * yuck !!! that totally needs to go away ! There are better ways
69547c0bd1aSBenjamin Herrenschmidt 	 * to deal with that than having a wart in the mcheck handler.
69647c0bd1aSBenjamin Herrenschmidt 	 * -- BenH
69747c0bd1aSBenjamin Herrenschmidt 	 */
69875918a4bSOlof Johansson 	bad_page_fault(regs, regs->dar, SIGBUS);
699ba12eedeSLi Zhong 	goto bail;
70075918a4bSOlof Johansson #endif
70175918a4bSOlof Johansson 
702a443506bSAnton Blanchard 	if (debugger_fault_handler(regs))
703ba12eedeSLi Zhong 		goto bail;
70475918a4bSOlof Johansson 
70575918a4bSOlof Johansson 	if (check_io_access(regs))
706ba12eedeSLi Zhong 		goto bail;
70775918a4bSOlof Johansson 
7088dad3f92SPaul Mackerras 	die("Machine check", regs, SIGBUS);
70914cf11afSPaul Mackerras 
71014cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
71114cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
71214cf11afSPaul Mackerras 		panic("Unrecoverable Machine check");
713ba12eedeSLi Zhong 
714ba12eedeSLi Zhong bail:
715ba12eedeSLi Zhong 	exception_exit(prev_state);
71614cf11afSPaul Mackerras }
71714cf11afSPaul Mackerras 
71814cf11afSPaul Mackerras void SMIException(struct pt_regs *regs)
71914cf11afSPaul Mackerras {
72014cf11afSPaul Mackerras 	die("System Management Interrupt", regs, SIGABRT);
72114cf11afSPaul Mackerras }
72214cf11afSPaul Mackerras 
723dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs)
72414cf11afSPaul Mackerras {
725ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
726ba12eedeSLi Zhong 
72714cf11afSPaul Mackerras 	printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
72814cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap);
72914cf11afSPaul Mackerras 
73014cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
731ba12eedeSLi Zhong 
732ba12eedeSLi Zhong 	exception_exit(prev_state);
73314cf11afSPaul Mackerras }
73414cf11afSPaul Mackerras 
735dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs)
73614cf11afSPaul Mackerras {
737ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
738ba12eedeSLi Zhong 
73914cf11afSPaul Mackerras 	if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
74014cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
741ba12eedeSLi Zhong 		goto bail;
74214cf11afSPaul Mackerras 	if (debugger_iabr_match(regs))
743ba12eedeSLi Zhong 		goto bail;
74414cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
745ba12eedeSLi Zhong 
746ba12eedeSLi Zhong bail:
747ba12eedeSLi Zhong 	exception_exit(prev_state);
74814cf11afSPaul Mackerras }
74914cf11afSPaul Mackerras 
75014cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs)
75114cf11afSPaul Mackerras {
75214cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
75314cf11afSPaul Mackerras }
75414cf11afSPaul Mackerras 
7558dad3f92SPaul Mackerras void __kprobes single_step_exception(struct pt_regs *regs)
75614cf11afSPaul Mackerras {
757ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
758ba12eedeSLi Zhong 
7592538c2d0SK.Prasad 	clear_single_step(regs);
76014cf11afSPaul Mackerras 
76114cf11afSPaul Mackerras 	if (notify_die(DIE_SSTEP, "single_step", regs, 5,
76214cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
763ba12eedeSLi Zhong 		goto bail;
76414cf11afSPaul Mackerras 	if (debugger_sstep(regs))
765ba12eedeSLi Zhong 		goto bail;
76614cf11afSPaul Mackerras 
76714cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
768ba12eedeSLi Zhong 
769ba12eedeSLi Zhong bail:
770ba12eedeSLi Zhong 	exception_exit(prev_state);
77114cf11afSPaul Mackerras }
77214cf11afSPaul Mackerras 
77314cf11afSPaul Mackerras /*
77414cf11afSPaul Mackerras  * After we have successfully emulated an instruction, we have to
77514cf11afSPaul Mackerras  * check if the instruction was being single-stepped, and if so,
77614cf11afSPaul Mackerras  * pretend we got a single-step exception.  This was pointed out
77714cf11afSPaul Mackerras  * by Kumar Gala.  -- paulus
77814cf11afSPaul Mackerras  */
7798dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs)
78014cf11afSPaul Mackerras {
7812538c2d0SK.Prasad 	if (single_stepping(regs))
7822538c2d0SK.Prasad 		single_step_exception(regs);
78314cf11afSPaul Mackerras }
78414cf11afSPaul Mackerras 
7855fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr)
786dc1c1ca3SStephen Rothwell {
7875fad293bSKumar Gala 	int ret = 0;
788dc1c1ca3SStephen Rothwell 
789dc1c1ca3SStephen Rothwell 	/* Invalid operation */
790dc1c1ca3SStephen Rothwell 	if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
7915fad293bSKumar Gala 		ret = FPE_FLTINV;
792dc1c1ca3SStephen Rothwell 
793dc1c1ca3SStephen Rothwell 	/* Overflow */
794dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
7955fad293bSKumar Gala 		ret = FPE_FLTOVF;
796dc1c1ca3SStephen Rothwell 
797dc1c1ca3SStephen Rothwell 	/* Underflow */
798dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
7995fad293bSKumar Gala 		ret = FPE_FLTUND;
800dc1c1ca3SStephen Rothwell 
801dc1c1ca3SStephen Rothwell 	/* Divide by zero */
802dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
8035fad293bSKumar Gala 		ret = FPE_FLTDIV;
804dc1c1ca3SStephen Rothwell 
805dc1c1ca3SStephen Rothwell 	/* Inexact result */
806dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
8075fad293bSKumar Gala 		ret = FPE_FLTRES;
8085fad293bSKumar Gala 
8095fad293bSKumar Gala 	return ret;
8105fad293bSKumar Gala }
8115fad293bSKumar Gala 
8125fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs)
8135fad293bSKumar Gala {
8145fad293bSKumar Gala 	int code = 0;
8155fad293bSKumar Gala 
8165fad293bSKumar Gala 	flush_fp_to_thread(current);
8175fad293bSKumar Gala 
8185fad293bSKumar Gala 	code = __parse_fpscr(current->thread.fpscr.val);
819dc1c1ca3SStephen Rothwell 
820dc1c1ca3SStephen Rothwell 	_exception(SIGFPE, regs, code, regs->nip);
821dc1c1ca3SStephen Rothwell }
822dc1c1ca3SStephen Rothwell 
823dc1c1ca3SStephen Rothwell /*
824dc1c1ca3SStephen Rothwell  * Illegal instruction emulation support.  Originally written to
82514cf11afSPaul Mackerras  * provide the PVR to user applications using the mfspr rd, PVR.
82614cf11afSPaul Mackerras  * Return non-zero if we can't emulate, or -EFAULT if the associated
82714cf11afSPaul Mackerras  * memory access caused an access fault.  Return zero on success.
82814cf11afSPaul Mackerras  *
82914cf11afSPaul Mackerras  * There are a couple of ways to do this, either "decode" the instruction
83014cf11afSPaul Mackerras  * or directly match lots of bits.  In this case, matching lots of
83114cf11afSPaul Mackerras  * bits is faster and easier.
83286417780SPaul Mackerras  *
83314cf11afSPaul Mackerras  */
83414cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword)
83514cf11afSPaul Mackerras {
83614cf11afSPaul Mackerras 	u8 rT = (instword >> 21) & 0x1f;
83714cf11afSPaul Mackerras 	u8 rA = (instword >> 16) & 0x1f;
83814cf11afSPaul Mackerras 	u8 NB_RB = (instword >> 11) & 0x1f;
83914cf11afSPaul Mackerras 	u32 num_bytes;
84014cf11afSPaul Mackerras 	unsigned long EA;
84114cf11afSPaul Mackerras 	int pos = 0;
84214cf11afSPaul Mackerras 
84314cf11afSPaul Mackerras 	/* Early out if we are an invalid form of lswx */
84416c57b36SKumar Gala 	if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
84514cf11afSPaul Mackerras 		if ((rT == rA) || (rT == NB_RB))
84614cf11afSPaul Mackerras 			return -EINVAL;
84714cf11afSPaul Mackerras 
84814cf11afSPaul Mackerras 	EA = (rA == 0) ? 0 : regs->gpr[rA];
84914cf11afSPaul Mackerras 
85016c57b36SKumar Gala 	switch (instword & PPC_INST_STRING_MASK) {
85116c57b36SKumar Gala 		case PPC_INST_LSWX:
85216c57b36SKumar Gala 		case PPC_INST_STSWX:
85314cf11afSPaul Mackerras 			EA += NB_RB;
85414cf11afSPaul Mackerras 			num_bytes = regs->xer & 0x7f;
85514cf11afSPaul Mackerras 			break;
85616c57b36SKumar Gala 		case PPC_INST_LSWI:
85716c57b36SKumar Gala 		case PPC_INST_STSWI:
85814cf11afSPaul Mackerras 			num_bytes = (NB_RB == 0) ? 32 : NB_RB;
85914cf11afSPaul Mackerras 			break;
86014cf11afSPaul Mackerras 		default:
86114cf11afSPaul Mackerras 			return -EINVAL;
86214cf11afSPaul Mackerras 	}
86314cf11afSPaul Mackerras 
86414cf11afSPaul Mackerras 	while (num_bytes != 0)
86514cf11afSPaul Mackerras 	{
86614cf11afSPaul Mackerras 		u8 val;
86714cf11afSPaul Mackerras 		u32 shift = 8 * (3 - (pos & 0x3));
86814cf11afSPaul Mackerras 
86916c57b36SKumar Gala 		switch ((instword & PPC_INST_STRING_MASK)) {
87016c57b36SKumar Gala 			case PPC_INST_LSWX:
87116c57b36SKumar Gala 			case PPC_INST_LSWI:
87214cf11afSPaul Mackerras 				if (get_user(val, (u8 __user *)EA))
87314cf11afSPaul Mackerras 					return -EFAULT;
87414cf11afSPaul Mackerras 				/* first time updating this reg,
87514cf11afSPaul Mackerras 				 * zero it out */
87614cf11afSPaul Mackerras 				if (pos == 0)
87714cf11afSPaul Mackerras 					regs->gpr[rT] = 0;
87814cf11afSPaul Mackerras 				regs->gpr[rT] |= val << shift;
87914cf11afSPaul Mackerras 				break;
88016c57b36SKumar Gala 			case PPC_INST_STSWI:
88116c57b36SKumar Gala 			case PPC_INST_STSWX:
88214cf11afSPaul Mackerras 				val = regs->gpr[rT] >> shift;
88314cf11afSPaul Mackerras 				if (put_user(val, (u8 __user *)EA))
88414cf11afSPaul Mackerras 					return -EFAULT;
88514cf11afSPaul Mackerras 				break;
88614cf11afSPaul Mackerras 		}
88714cf11afSPaul Mackerras 		/* move EA to next address */
88814cf11afSPaul Mackerras 		EA += 1;
88914cf11afSPaul Mackerras 		num_bytes--;
89014cf11afSPaul Mackerras 
89114cf11afSPaul Mackerras 		/* manage our position within the register */
89214cf11afSPaul Mackerras 		if (++pos == 4) {
89314cf11afSPaul Mackerras 			pos = 0;
89414cf11afSPaul Mackerras 			if (++rT == 32)
89514cf11afSPaul Mackerras 				rT = 0;
89614cf11afSPaul Mackerras 		}
89714cf11afSPaul Mackerras 	}
89814cf11afSPaul Mackerras 
89914cf11afSPaul Mackerras 	return 0;
90014cf11afSPaul Mackerras }
90114cf11afSPaul Mackerras 
902c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
903c3412dcbSWill Schmidt {
904c3412dcbSWill Schmidt 	u32 ra,rs;
905c3412dcbSWill Schmidt 	unsigned long tmp;
906c3412dcbSWill Schmidt 
907c3412dcbSWill Schmidt 	ra = (instword >> 16) & 0x1f;
908c3412dcbSWill Schmidt 	rs = (instword >> 21) & 0x1f;
909c3412dcbSWill Schmidt 
910c3412dcbSWill Schmidt 	tmp = regs->gpr[rs];
911c3412dcbSWill Schmidt 	tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
912c3412dcbSWill Schmidt 	tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
913c3412dcbSWill Schmidt 	tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
914c3412dcbSWill Schmidt 	regs->gpr[ra] = tmp;
915c3412dcbSWill Schmidt 
916c3412dcbSWill Schmidt 	return 0;
917c3412dcbSWill Schmidt }
918c3412dcbSWill Schmidt 
919c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword)
920c1469f13SKumar Gala {
921c1469f13SKumar Gala 	u8 rT = (instword >> 21) & 0x1f;
922c1469f13SKumar Gala 	u8 rA = (instword >> 16) & 0x1f;
923c1469f13SKumar Gala 	u8 rB = (instword >> 11) & 0x1f;
924c1469f13SKumar Gala 	u8 BC = (instword >> 6) & 0x1f;
925c1469f13SKumar Gala 	u8 bit;
926c1469f13SKumar Gala 	unsigned long tmp;
927c1469f13SKumar Gala 
928c1469f13SKumar Gala 	tmp = (rA == 0) ? 0 : regs->gpr[rA];
929c1469f13SKumar Gala 	bit = (regs->ccr >> (31 - BC)) & 0x1;
930c1469f13SKumar Gala 
931c1469f13SKumar Gala 	regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
932c1469f13SKumar Gala 
933c1469f13SKumar Gala 	return 0;
934c1469f13SKumar Gala }
935c1469f13SKumar Gala 
9366ce6c629SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
9376ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int cause)
9386ce6c629SMichael Neuling {
9396ce6c629SMichael Neuling         /* If we're emulating a load/store in an active transaction, we cannot
9406ce6c629SMichael Neuling          * emulate it as the kernel operates in transaction suspended context.
9416ce6c629SMichael Neuling          * We need to abort the transaction.  This creates a persistent TM
9426ce6c629SMichael Neuling          * abort so tell the user what caused it with a new code.
9436ce6c629SMichael Neuling 	 */
9446ce6c629SMichael Neuling 	if (MSR_TM_TRANSACTIONAL(regs->msr)) {
9456ce6c629SMichael Neuling 		tm_enable();
9466ce6c629SMichael Neuling 		tm_abort(cause);
9476ce6c629SMichael Neuling 		return true;
9486ce6c629SMichael Neuling 	}
9496ce6c629SMichael Neuling 	return false;
9506ce6c629SMichael Neuling }
9516ce6c629SMichael Neuling #else
9526ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int reason)
9536ce6c629SMichael Neuling {
9546ce6c629SMichael Neuling 	return false;
9556ce6c629SMichael Neuling }
9566ce6c629SMichael Neuling #endif
9576ce6c629SMichael Neuling 
95814cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs)
95914cf11afSPaul Mackerras {
96014cf11afSPaul Mackerras 	u32 instword;
96114cf11afSPaul Mackerras 	u32 rd;
96214cf11afSPaul Mackerras 
963fab5db97SPaul Mackerras 	if (!user_mode(regs) || (regs->msr & MSR_LE))
96414cf11afSPaul Mackerras 		return -EINVAL;
96514cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
96614cf11afSPaul Mackerras 
96714cf11afSPaul Mackerras 	if (get_user(instword, (u32 __user *)(regs->nip)))
96814cf11afSPaul Mackerras 		return -EFAULT;
96914cf11afSPaul Mackerras 
97014cf11afSPaul Mackerras 	/* Emulate the mfspr rD, PVR. */
97116c57b36SKumar Gala 	if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
972eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mfpvr, regs);
97314cf11afSPaul Mackerras 		rd = (instword >> 21) & 0x1f;
97414cf11afSPaul Mackerras 		regs->gpr[rd] = mfspr(SPRN_PVR);
97514cf11afSPaul Mackerras 		return 0;
97614cf11afSPaul Mackerras 	}
97714cf11afSPaul Mackerras 
97814cf11afSPaul Mackerras 	/* Emulating the dcba insn is just a no-op.  */
97980947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
980eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(dcba, regs);
98114cf11afSPaul Mackerras 		return 0;
98280947e7cSGeert Uytterhoeven 	}
98314cf11afSPaul Mackerras 
98414cf11afSPaul Mackerras 	/* Emulate the mcrxr insn.  */
98516c57b36SKumar Gala 	if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
98686417780SPaul Mackerras 		int shift = (instword >> 21) & 0x1c;
98714cf11afSPaul Mackerras 		unsigned long msk = 0xf0000000UL >> shift;
98814cf11afSPaul Mackerras 
989eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mcrxr, regs);
99014cf11afSPaul Mackerras 		regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
99114cf11afSPaul Mackerras 		regs->xer &= ~0xf0000000UL;
99214cf11afSPaul Mackerras 		return 0;
99314cf11afSPaul Mackerras 	}
99414cf11afSPaul Mackerras 
99514cf11afSPaul Mackerras 	/* Emulate load/store string insn. */
99680947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
9976ce6c629SMichael Neuling 		if (tm_abort_check(regs,
9986ce6c629SMichael Neuling 				   TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
9996ce6c629SMichael Neuling 			return -EINVAL;
1000eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(string, regs);
100114cf11afSPaul Mackerras 		return emulate_string_inst(regs, instword);
100280947e7cSGeert Uytterhoeven 	}
100314cf11afSPaul Mackerras 
1004c3412dcbSWill Schmidt 	/* Emulate the popcntb (Population Count Bytes) instruction. */
100516c57b36SKumar Gala 	if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
1006eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(popcntb, regs);
1007c3412dcbSWill Schmidt 		return emulate_popcntb_inst(regs, instword);
1008c3412dcbSWill Schmidt 	}
1009c3412dcbSWill Schmidt 
1010c1469f13SKumar Gala 	/* Emulate isel (Integer Select) instruction */
101116c57b36SKumar Gala 	if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
1012eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(isel, regs);
1013c1469f13SKumar Gala 		return emulate_isel(regs, instword);
1014c1469f13SKumar Gala 	}
1015c1469f13SKumar Gala 
1016efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
1017efcac658SAlexey Kardashevskiy 	/* Emulate the mfspr rD, DSCR. */
101873d2fb75SAnton Blanchard 	if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) ==
101973d2fb75SAnton Blanchard 		PPC_INST_MFSPR_DSCR_USER) ||
102073d2fb75SAnton Blanchard 	     ((instword & PPC_INST_MFSPR_DSCR_MASK) ==
102173d2fb75SAnton Blanchard 		PPC_INST_MFSPR_DSCR)) &&
1022efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
1023efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mfdscr, regs);
1024efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
1025efcac658SAlexey Kardashevskiy 		regs->gpr[rd] = mfspr(SPRN_DSCR);
1026efcac658SAlexey Kardashevskiy 		return 0;
1027efcac658SAlexey Kardashevskiy 	}
1028efcac658SAlexey Kardashevskiy 	/* Emulate the mtspr DSCR, rD. */
102973d2fb75SAnton Blanchard 	if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) ==
103073d2fb75SAnton Blanchard 		PPC_INST_MTSPR_DSCR_USER) ||
103173d2fb75SAnton Blanchard 	     ((instword & PPC_INST_MTSPR_DSCR_MASK) ==
103273d2fb75SAnton Blanchard 		PPC_INST_MTSPR_DSCR)) &&
1033efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
1034efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mtdscr, regs);
1035efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
103600ca0de0SAnton Blanchard 		current->thread.dscr = regs->gpr[rd];
1037efcac658SAlexey Kardashevskiy 		current->thread.dscr_inherit = 1;
103800ca0de0SAnton Blanchard 		mtspr(SPRN_DSCR, current->thread.dscr);
1039efcac658SAlexey Kardashevskiy 		return 0;
1040efcac658SAlexey Kardashevskiy 	}
1041efcac658SAlexey Kardashevskiy #endif
1042efcac658SAlexey Kardashevskiy 
104314cf11afSPaul Mackerras 	return -EINVAL;
104414cf11afSPaul Mackerras }
104514cf11afSPaul Mackerras 
104673c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr)
104714cf11afSPaul Mackerras {
104873c9ceabSJeremy Fitzhardinge 	return is_kernel_addr(addr);
104914cf11afSPaul Mackerras }
105014cf11afSPaul Mackerras 
10518dad3f92SPaul Mackerras void __kprobes program_check_exception(struct pt_regs *regs)
105214cf11afSPaul Mackerras {
1053ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
105414cf11afSPaul Mackerras 	unsigned int reason = get_reason(regs);
105514cf11afSPaul Mackerras 	extern int do_mathemu(struct pt_regs *regs);
105614cf11afSPaul Mackerras 
1057aa42c69cSKim Phillips 	/* We can now get here via a FP Unavailable exception if the core
105804903a30SKumar Gala 	 * has no FPU, in that case the reason flags will be 0 */
105914cf11afSPaul Mackerras 
106014cf11afSPaul Mackerras 	if (reason & REASON_FP) {
106114cf11afSPaul Mackerras 		/* IEEE FP exception */
1062dc1c1ca3SStephen Rothwell 		parse_fpe(regs);
1063ba12eedeSLi Zhong 		goto bail;
10648dad3f92SPaul Mackerras 	}
10658dad3f92SPaul Mackerras 	if (reason & REASON_TRAP) {
1066ba797b28SJason Wessel 		/* Debugger is first in line to stop recursive faults in
1067ba797b28SJason Wessel 		 * rcu_lock, notify_die, or atomic_notifier_call_chain */
1068ba797b28SJason Wessel 		if (debugger_bpt(regs))
1069ba12eedeSLi Zhong 			goto bail;
1070ba797b28SJason Wessel 
107114cf11afSPaul Mackerras 		/* trap exception */
1072dc1c1ca3SStephen Rothwell 		if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
1073dc1c1ca3SStephen Rothwell 				== NOTIFY_STOP)
1074ba12eedeSLi Zhong 			goto bail;
107573c9ceabSJeremy Fitzhardinge 
107673c9ceabSJeremy Fitzhardinge 		if (!(regs->msr & MSR_PR) &&  /* not user-mode */
1077608e2619SHeiko Carstens 		    report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
107814cf11afSPaul Mackerras 			regs->nip += 4;
1079ba12eedeSLi Zhong 			goto bail;
108014cf11afSPaul Mackerras 		}
10818dad3f92SPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
1082ba12eedeSLi Zhong 		goto bail;
10838dad3f92SPaul Mackerras 	}
1084bc2a9408SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1085bc2a9408SMichael Neuling 	if (reason & REASON_TM) {
1086bc2a9408SMichael Neuling 		/* This is a TM "Bad Thing Exception" program check.
1087bc2a9408SMichael Neuling 		 * This occurs when:
1088bc2a9408SMichael Neuling 		 * -  An rfid/hrfid/mtmsrd attempts to cause an illegal
1089bc2a9408SMichael Neuling 		 *    transition in TM states.
1090bc2a9408SMichael Neuling 		 * -  A trechkpt is attempted when transactional.
1091bc2a9408SMichael Neuling 		 * -  A treclaim is attempted when non transactional.
1092bc2a9408SMichael Neuling 		 * -  A tend is illegally attempted.
1093bc2a9408SMichael Neuling 		 * -  writing a TM SPR when transactional.
1094bc2a9408SMichael Neuling 		 */
1095bc2a9408SMichael Neuling 		if (!user_mode(regs) &&
1096bc2a9408SMichael Neuling 		    report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
1097bc2a9408SMichael Neuling 			regs->nip += 4;
1098ba12eedeSLi Zhong 			goto bail;
1099bc2a9408SMichael Neuling 		}
1100bc2a9408SMichael Neuling 		/* If usermode caused this, it's done something illegal and
1101bc2a9408SMichael Neuling 		 * gets a SIGILL slap on the wrist.  We call it an illegal
1102bc2a9408SMichael Neuling 		 * operand to distinguish from the instruction just being bad
1103bc2a9408SMichael Neuling 		 * (e.g. executing a 'tend' on a CPU without TM!); it's an
1104bc2a9408SMichael Neuling 		 * illegal /placement/ of a valid instruction.
1105bc2a9408SMichael Neuling 		 */
1106bc2a9408SMichael Neuling 		if (user_mode(regs)) {
1107bc2a9408SMichael Neuling 			_exception(SIGILL, regs, ILL_ILLOPN, regs->nip);
1108ba12eedeSLi Zhong 			goto bail;
1109bc2a9408SMichael Neuling 		} else {
1110bc2a9408SMichael Neuling 			printk(KERN_EMERG "Unexpected TM Bad Thing exception "
1111bc2a9408SMichael Neuling 			       "at %lx (msr 0x%x)\n", regs->nip, reason);
1112bc2a9408SMichael Neuling 			die("Unrecoverable exception", regs, SIGABRT);
1113bc2a9408SMichael Neuling 		}
1114bc2a9408SMichael Neuling 	}
1115bc2a9408SMichael Neuling #endif
11168dad3f92SPaul Mackerras 
1117a3512b2dSBenjamin Herrenschmidt 	/* We restore the interrupt state now */
1118a3512b2dSBenjamin Herrenschmidt 	if (!arch_irq_disabled_regs(regs))
1119cd8a5673SPaul Mackerras 		local_irq_enable();
1120cd8a5673SPaul Mackerras 
112104903a30SKumar Gala #ifdef CONFIG_MATH_EMULATION
112204903a30SKumar Gala 	/* (reason & REASON_ILLEGAL) would be the obvious thing here,
112304903a30SKumar Gala 	 * but there seems to be a hardware bug on the 405GP (RevD)
112404903a30SKumar Gala 	 * that means ESR is sometimes set incorrectly - either to
112504903a30SKumar Gala 	 * ESR_DST (!?) or 0.  In the process of chasing this with the
112604903a30SKumar Gala 	 * hardware people - not sure if it can happen on any illegal
112704903a30SKumar Gala 	 * instruction or only on FP instructions, whether there is a
112825985edcSLucas De Marchi 	 * pattern to occurrences etc. -dgibson 31/Mar/2003 */
11295fad293bSKumar Gala 	switch (do_mathemu(regs)) {
11305fad293bSKumar Gala 	case 0:
113104903a30SKumar Gala 		emulate_single_step(regs);
1132ba12eedeSLi Zhong 		goto bail;
11335fad293bSKumar Gala 	case 1: {
11345fad293bSKumar Gala 			int code = 0;
11355fad293bSKumar Gala 			code = __parse_fpscr(current->thread.fpscr.val);
11365fad293bSKumar Gala 			_exception(SIGFPE, regs, code, regs->nip);
1137ba12eedeSLi Zhong 			goto bail;
113804903a30SKumar Gala 		}
11395fad293bSKumar Gala 	case -EFAULT:
11405fad293bSKumar Gala 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1141ba12eedeSLi Zhong 		goto bail;
11425fad293bSKumar Gala 	}
11435fad293bSKumar Gala 	/* fall through on any other errors */
114404903a30SKumar Gala #endif /* CONFIG_MATH_EMULATION */
114504903a30SKumar Gala 
11468dad3f92SPaul Mackerras 	/* Try to emulate it if we should. */
11478dad3f92SPaul Mackerras 	if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
114814cf11afSPaul Mackerras 		switch (emulate_instruction(regs)) {
114914cf11afSPaul Mackerras 		case 0:
115014cf11afSPaul Mackerras 			regs->nip += 4;
115114cf11afSPaul Mackerras 			emulate_single_step(regs);
1152ba12eedeSLi Zhong 			goto bail;
115314cf11afSPaul Mackerras 		case -EFAULT:
115414cf11afSPaul Mackerras 			_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1155ba12eedeSLi Zhong 			goto bail;
11568dad3f92SPaul Mackerras 		}
11578dad3f92SPaul Mackerras 	}
11588dad3f92SPaul Mackerras 
115914cf11afSPaul Mackerras 	if (reason & REASON_PRIVILEGED)
116014cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
116114cf11afSPaul Mackerras 	else
116214cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1163ba12eedeSLi Zhong 
1164ba12eedeSLi Zhong bail:
1165ba12eedeSLi Zhong 	exception_exit(prev_state);
116614cf11afSPaul Mackerras }
116714cf11afSPaul Mackerras 
1168*bf593907SPaul Mackerras /*
1169*bf593907SPaul Mackerras  * This occurs when running in hypervisor mode on POWER6 or later
1170*bf593907SPaul Mackerras  * and an illegal instruction is encountered.
1171*bf593907SPaul Mackerras  */
1172*bf593907SPaul Mackerras void __kprobes emulation_assist_interrupt(struct pt_regs *regs)
1173*bf593907SPaul Mackerras {
1174*bf593907SPaul Mackerras 	regs->msr |= REASON_ILLEGAL;
1175*bf593907SPaul Mackerras 	program_check_exception(regs);
1176*bf593907SPaul Mackerras }
1177*bf593907SPaul Mackerras 
1178dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs)
117914cf11afSPaul Mackerras {
1180ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
11814393c4f6SBenjamin Herrenschmidt 	int sig, code, fixed = 0;
118214cf11afSPaul Mackerras 
1183a3512b2dSBenjamin Herrenschmidt 	/* We restore the interrupt state now */
1184a3512b2dSBenjamin Herrenschmidt 	if (!arch_irq_disabled_regs(regs))
1185a3512b2dSBenjamin Herrenschmidt 		local_irq_enable();
1186a3512b2dSBenjamin Herrenschmidt 
11876ce6c629SMichael Neuling 	if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT))
11886ce6c629SMichael Neuling 		goto bail;
11896ce6c629SMichael Neuling 
1190e9370ae1SPaul Mackerras 	/* we don't implement logging of alignment exceptions */
1191e9370ae1SPaul Mackerras 	if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
119214cf11afSPaul Mackerras 		fixed = fix_alignment(regs);
119314cf11afSPaul Mackerras 
119414cf11afSPaul Mackerras 	if (fixed == 1) {
119514cf11afSPaul Mackerras 		regs->nip += 4;	/* skip over emulated instruction */
119614cf11afSPaul Mackerras 		emulate_single_step(regs);
1197ba12eedeSLi Zhong 		goto bail;
119814cf11afSPaul Mackerras 	}
119914cf11afSPaul Mackerras 
120014cf11afSPaul Mackerras 	/* Operand address was bad */
120114cf11afSPaul Mackerras 	if (fixed == -EFAULT) {
12024393c4f6SBenjamin Herrenschmidt 		sig = SIGSEGV;
12034393c4f6SBenjamin Herrenschmidt 		code = SEGV_ACCERR;
12044393c4f6SBenjamin Herrenschmidt 	} else {
12054393c4f6SBenjamin Herrenschmidt 		sig = SIGBUS;
12064393c4f6SBenjamin Herrenschmidt 		code = BUS_ADRALN;
120714cf11afSPaul Mackerras 	}
12084393c4f6SBenjamin Herrenschmidt 	if (user_mode(regs))
12094393c4f6SBenjamin Herrenschmidt 		_exception(sig, regs, code, regs->dar);
12104393c4f6SBenjamin Herrenschmidt 	else
12114393c4f6SBenjamin Herrenschmidt 		bad_page_fault(regs, regs->dar, sig);
1212ba12eedeSLi Zhong 
1213ba12eedeSLi Zhong bail:
1214ba12eedeSLi Zhong 	exception_exit(prev_state);
121514cf11afSPaul Mackerras }
121614cf11afSPaul Mackerras 
121714cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs)
121814cf11afSPaul Mackerras {
121914cf11afSPaul Mackerras 	printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
122014cf11afSPaul Mackerras 	       current, regs->gpr[1]);
122114cf11afSPaul Mackerras 	debugger(regs);
122214cf11afSPaul Mackerras 	show_regs(regs);
122314cf11afSPaul Mackerras 	panic("kernel stack overflow");
122414cf11afSPaul Mackerras }
122514cf11afSPaul Mackerras 
122614cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs)
122714cf11afSPaul Mackerras {
122814cf11afSPaul Mackerras 	printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
122914cf11afSPaul Mackerras 	       regs->nip, regs->msr);
123014cf11afSPaul Mackerras 	debugger(regs);
123114cf11afSPaul Mackerras 	die("nonrecoverable exception", regs, SIGKILL);
123214cf11afSPaul Mackerras }
123314cf11afSPaul Mackerras 
123414cf11afSPaul Mackerras void trace_syscall(struct pt_regs *regs)
123514cf11afSPaul Mackerras {
123614cf11afSPaul Mackerras 	printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld    %s\n",
123719c5870cSAlexey Dobriyan 	       current, task_pid_nr(current), regs->nip, regs->link, regs->gpr[0],
123814cf11afSPaul Mackerras 	       regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted());
123914cf11afSPaul Mackerras }
124014cf11afSPaul Mackerras 
1241dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs)
1242dc1c1ca3SStephen Rothwell {
1243ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1244ba12eedeSLi Zhong 
1245dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
1246dc1c1ca3SStephen Rothwell 			  "%lx at %lx\n", regs->trap, regs->nip);
1247dc1c1ca3SStephen Rothwell 	die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
1248ba12eedeSLi Zhong 
1249ba12eedeSLi Zhong 	exception_exit(prev_state);
1250dc1c1ca3SStephen Rothwell }
1251dc1c1ca3SStephen Rothwell 
1252dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs)
1253dc1c1ca3SStephen Rothwell {
1254ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1255ba12eedeSLi Zhong 
1256dc1c1ca3SStephen Rothwell 	if (user_mode(regs)) {
1257dc1c1ca3SStephen Rothwell 		/* A user program has executed an altivec instruction,
1258dc1c1ca3SStephen Rothwell 		   but this kernel doesn't support altivec. */
1259dc1c1ca3SStephen Rothwell 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1260ba12eedeSLi Zhong 		goto bail;
1261dc1c1ca3SStephen Rothwell 	}
12626c4841c2SAnton Blanchard 
1263dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
1264dc1c1ca3SStephen Rothwell 			"%lx at %lx\n", regs->trap, regs->nip);
1265dc1c1ca3SStephen Rothwell 	die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
1266ba12eedeSLi Zhong 
1267ba12eedeSLi Zhong bail:
1268ba12eedeSLi Zhong 	exception_exit(prev_state);
1269dc1c1ca3SStephen Rothwell }
1270dc1c1ca3SStephen Rothwell 
1271ce48b210SMichael Neuling void vsx_unavailable_exception(struct pt_regs *regs)
1272ce48b210SMichael Neuling {
1273ce48b210SMichael Neuling 	if (user_mode(regs)) {
1274ce48b210SMichael Neuling 		/* A user program has executed an vsx instruction,
1275ce48b210SMichael Neuling 		   but this kernel doesn't support vsx. */
1276ce48b210SMichael Neuling 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1277ce48b210SMichael Neuling 		return;
1278ce48b210SMichael Neuling 	}
1279ce48b210SMichael Neuling 
1280ce48b210SMichael Neuling 	printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1281ce48b210SMichael Neuling 			"%lx at %lx\n", regs->trap, regs->nip);
1282ce48b210SMichael Neuling 	die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1283ce48b210SMichael Neuling }
1284ce48b210SMichael Neuling 
1285d0c0c9a1SMichael Neuling void tm_unavailable_exception(struct pt_regs *regs)
1286d0c0c9a1SMichael Neuling {
1287d0c0c9a1SMichael Neuling 	/* We restore the interrupt state now */
1288d0c0c9a1SMichael Neuling 	if (!arch_irq_disabled_regs(regs))
1289d0c0c9a1SMichael Neuling 		local_irq_enable();
1290d0c0c9a1SMichael Neuling 
1291d0c0c9a1SMichael Neuling 	/* Currently we never expect a TMU exception.  Catch
1292d0c0c9a1SMichael Neuling 	 * this and kill the process!
1293d0c0c9a1SMichael Neuling 	 */
1294d0c0c9a1SMichael Neuling 	printk(KERN_EMERG "Unexpected TM unavailable exception at %lx "
1295d0c0c9a1SMichael Neuling 	       "(msr %lx)\n",
1296d0c0c9a1SMichael Neuling 	       regs->nip, regs->msr);
1297d0c0c9a1SMichael Neuling 
1298d0c0c9a1SMichael Neuling 	if (user_mode(regs)) {
1299d0c0c9a1SMichael Neuling 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1300d0c0c9a1SMichael Neuling 		return;
1301d0c0c9a1SMichael Neuling 	}
1302d0c0c9a1SMichael Neuling 
1303d0c0c9a1SMichael Neuling 	die("Unexpected TM unavailable exception", regs, SIGABRT);
1304d0c0c9a1SMichael Neuling }
1305d0c0c9a1SMichael Neuling 
1306f54db641SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1307f54db641SMichael Neuling 
1308f54db641SMichael Neuling extern void do_load_up_fpu(struct pt_regs *regs);
1309f54db641SMichael Neuling 
1310f54db641SMichael Neuling void fp_unavailable_tm(struct pt_regs *regs)
1311f54db641SMichael Neuling {
1312f54db641SMichael Neuling 	/* Note:  This does not handle any kind of FP laziness. */
1313f54db641SMichael Neuling 
1314f54db641SMichael Neuling 	TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n",
1315f54db641SMichael Neuling 		 regs->nip, regs->msr);
1316f54db641SMichael Neuling 	tm_enable();
1317f54db641SMichael Neuling 
1318f54db641SMichael Neuling         /* We can only have got here if the task started using FP after
1319f54db641SMichael Neuling          * beginning the transaction.  So, the transactional regs are just a
1320f54db641SMichael Neuling          * copy of the checkpointed ones.  But, we still need to recheckpoint
1321f54db641SMichael Neuling          * as we're enabling FP for the process; it will return, abort the
1322f54db641SMichael Neuling          * transaction, and probably retry but now with FP enabled.  So the
1323f54db641SMichael Neuling          * checkpointed FP registers need to be loaded.
1324f54db641SMichael Neuling 	 */
1325f54db641SMichael Neuling 	tm_reclaim(&current->thread, current->thread.regs->msr,
1326f54db641SMichael Neuling 		   TM_CAUSE_FAC_UNAV);
1327f54db641SMichael Neuling 	/* Reclaim didn't save out any FPRs to transact_fprs. */
1328f54db641SMichael Neuling 
1329f54db641SMichael Neuling 	/* Enable FP for the task: */
1330f54db641SMichael Neuling 	regs->msr |= (MSR_FP | current->thread.fpexc_mode);
1331f54db641SMichael Neuling 
1332f54db641SMichael Neuling 	/* This loads and recheckpoints the FP registers from
1333f54db641SMichael Neuling 	 * thread.fpr[].  They will remain in registers after the
1334f54db641SMichael Neuling 	 * checkpoint so we don't need to reload them after.
1335f54db641SMichael Neuling 	 */
1336f54db641SMichael Neuling 	tm_recheckpoint(&current->thread, regs->msr);
1337f54db641SMichael Neuling }
1338f54db641SMichael Neuling 
1339f54db641SMichael Neuling #ifdef CONFIG_ALTIVEC
1340f54db641SMichael Neuling extern void do_load_up_altivec(struct pt_regs *regs);
1341f54db641SMichael Neuling 
1342f54db641SMichael Neuling void altivec_unavailable_tm(struct pt_regs *regs)
1343f54db641SMichael Neuling {
1344f54db641SMichael Neuling 	/* See the comments in fp_unavailable_tm().  This function operates
1345f54db641SMichael Neuling 	 * the same way.
1346f54db641SMichael Neuling 	 */
1347f54db641SMichael Neuling 
1348f54db641SMichael Neuling 	TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx,"
1349f54db641SMichael Neuling 		 "MSR=%lx\n",
1350f54db641SMichael Neuling 		 regs->nip, regs->msr);
1351f54db641SMichael Neuling 	tm_enable();
1352f54db641SMichael Neuling 	tm_reclaim(&current->thread, current->thread.regs->msr,
1353f54db641SMichael Neuling 		   TM_CAUSE_FAC_UNAV);
1354f54db641SMichael Neuling 	regs->msr |= MSR_VEC;
1355f54db641SMichael Neuling 	tm_recheckpoint(&current->thread, regs->msr);
1356f54db641SMichael Neuling 	current->thread.used_vr = 1;
1357f54db641SMichael Neuling }
1358f54db641SMichael Neuling #endif
1359f54db641SMichael Neuling 
1360f54db641SMichael Neuling #ifdef CONFIG_VSX
1361f54db641SMichael Neuling void vsx_unavailable_tm(struct pt_regs *regs)
1362f54db641SMichael Neuling {
1363f54db641SMichael Neuling 	/* See the comments in fp_unavailable_tm().  This works similarly,
1364f54db641SMichael Neuling 	 * though we're loading both FP and VEC registers in here.
1365f54db641SMichael Neuling 	 *
1366f54db641SMichael Neuling 	 * If FP isn't in use, load FP regs.  If VEC isn't in use, load VEC
1367f54db641SMichael Neuling 	 * regs.  Either way, set MSR_VSX.
1368f54db641SMichael Neuling 	 */
1369f54db641SMichael Neuling 
1370f54db641SMichael Neuling 	TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx,"
1371f54db641SMichael Neuling 		 "MSR=%lx\n",
1372f54db641SMichael Neuling 		 regs->nip, regs->msr);
1373f54db641SMichael Neuling 
1374f54db641SMichael Neuling 	tm_enable();
1375f54db641SMichael Neuling 	/* This reclaims FP and/or VR regs if they're already enabled */
1376f54db641SMichael Neuling 	tm_reclaim(&current->thread, current->thread.regs->msr,
1377f54db641SMichael Neuling 		   TM_CAUSE_FAC_UNAV);
1378f54db641SMichael Neuling 
1379f54db641SMichael Neuling 	regs->msr |= MSR_VEC | MSR_FP | current->thread.fpexc_mode |
1380f54db641SMichael Neuling 		MSR_VSX;
1381f54db641SMichael Neuling 	/* This loads & recheckpoints FP and VRs. */
1382f54db641SMichael Neuling 	tm_recheckpoint(&current->thread, regs->msr);
1383f54db641SMichael Neuling 	current->thread.used_vsr = 1;
1384f54db641SMichael Neuling }
1385f54db641SMichael Neuling #endif
1386f54db641SMichael Neuling #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1387f54db641SMichael Neuling 
1388dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs)
1389dc1c1ca3SStephen Rothwell {
139089713ed1SAnton Blanchard 	__get_cpu_var(irq_stat).pmu_irqs++;
139189713ed1SAnton Blanchard 
1392dc1c1ca3SStephen Rothwell 	perf_irq(regs);
1393dc1c1ca3SStephen Rothwell }
1394dc1c1ca3SStephen Rothwell 
13958dad3f92SPaul Mackerras #ifdef CONFIG_8xx
139614cf11afSPaul Mackerras void SoftwareEmulation(struct pt_regs *regs)
139714cf11afSPaul Mackerras {
139814cf11afSPaul Mackerras 	extern int do_mathemu(struct pt_regs *);
139914cf11afSPaul Mackerras 	extern int Soft_emulate_8xx(struct pt_regs *);
14005dd57a13SScott Wood #if defined(CONFIG_MATH_EMULATION) || defined(CONFIG_8XX_MINIMAL_FPEMU)
140114cf11afSPaul Mackerras 	int errcode;
14025dd57a13SScott Wood #endif
140314cf11afSPaul Mackerras 
140414cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
140514cf11afSPaul Mackerras 
140614cf11afSPaul Mackerras 	if (!user_mode(regs)) {
140714cf11afSPaul Mackerras 		debugger(regs);
140814cf11afSPaul Mackerras 		die("Kernel Mode Software FPU Emulation", regs, SIGFPE);
140914cf11afSPaul Mackerras 	}
141014cf11afSPaul Mackerras 
141114cf11afSPaul Mackerras #ifdef CONFIG_MATH_EMULATION
141214cf11afSPaul Mackerras 	errcode = do_mathemu(regs);
141380947e7cSGeert Uytterhoeven 	if (errcode >= 0)
1414eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(math, regs);
14155fad293bSKumar Gala 
14165fad293bSKumar Gala 	switch (errcode) {
14175fad293bSKumar Gala 	case 0:
14185fad293bSKumar Gala 		emulate_single_step(regs);
14195fad293bSKumar Gala 		return;
14205fad293bSKumar Gala 	case 1: {
14215fad293bSKumar Gala 			int code = 0;
14225fad293bSKumar Gala 			code = __parse_fpscr(current->thread.fpscr.val);
14235fad293bSKumar Gala 			_exception(SIGFPE, regs, code, regs->nip);
14245fad293bSKumar Gala 			return;
14255fad293bSKumar Gala 		}
14265fad293bSKumar Gala 	case -EFAULT:
14275fad293bSKumar Gala 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
14285fad293bSKumar Gala 		return;
14295fad293bSKumar Gala 	default:
14305fad293bSKumar Gala 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
14315fad293bSKumar Gala 		return;
14325fad293bSKumar Gala 	}
14335fad293bSKumar Gala 
14345dd57a13SScott Wood #elif defined(CONFIG_8XX_MINIMAL_FPEMU)
143514cf11afSPaul Mackerras 	errcode = Soft_emulate_8xx(regs);
143680947e7cSGeert Uytterhoeven 	if (errcode >= 0)
1437eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(8xx, regs);
143880947e7cSGeert Uytterhoeven 
14395fad293bSKumar Gala 	switch (errcode) {
14405fad293bSKumar Gala 	case 0:
144114cf11afSPaul Mackerras 		emulate_single_step(regs);
14425fad293bSKumar Gala 		return;
14435fad293bSKumar Gala 	case 1:
14445fad293bSKumar Gala 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
14455fad293bSKumar Gala 		return;
14465fad293bSKumar Gala 	case -EFAULT:
14475fad293bSKumar Gala 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
14485fad293bSKumar Gala 		return;
14495fad293bSKumar Gala 	}
14505dd57a13SScott Wood #else
14515dd57a13SScott Wood 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
14525fad293bSKumar Gala #endif
145314cf11afSPaul Mackerras }
14548dad3f92SPaul Mackerras #endif /* CONFIG_8xx */
145514cf11afSPaul Mackerras 
1456172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
14573bffb652SDave Kleikamp static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
14583bffb652SDave Kleikamp {
14593bffb652SDave Kleikamp 	int changed = 0;
14603bffb652SDave Kleikamp 	/*
14613bffb652SDave Kleikamp 	 * Determine the cause of the debug event, clear the
14623bffb652SDave Kleikamp 	 * event flags and send a trap to the handler. Torez
14633bffb652SDave Kleikamp 	 */
14643bffb652SDave Kleikamp 	if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
14653bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
14663bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
14673bffb652SDave Kleikamp 		current->thread.dbcr2 &= ~DBCR2_DAC12MODE;
14683bffb652SDave Kleikamp #endif
14693bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, TRAP_HWBKPT,
14703bffb652SDave Kleikamp 			     5);
14713bffb652SDave Kleikamp 		changed |= 0x01;
14723bffb652SDave Kleikamp 	}  else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
14733bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
14743bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, TRAP_HWBKPT,
14753bffb652SDave Kleikamp 			     6);
14763bffb652SDave Kleikamp 		changed |= 0x01;
14773bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC1) {
14783bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC1;
14793bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
14803bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, TRAP_HWBKPT,
14813bffb652SDave Kleikamp 			     1);
14823bffb652SDave Kleikamp 		changed |= 0x01;
14833bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC2) {
14843bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC2;
14853bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, TRAP_HWBKPT,
14863bffb652SDave Kleikamp 			     2);
14873bffb652SDave Kleikamp 		changed |= 0x01;
14883bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC3) {
14893bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC3;
14903bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
14913bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, TRAP_HWBKPT,
14923bffb652SDave Kleikamp 			     3);
14933bffb652SDave Kleikamp 		changed |= 0x01;
14943bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC4) {
14953bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC4;
14963bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, TRAP_HWBKPT,
14973bffb652SDave Kleikamp 			     4);
14983bffb652SDave Kleikamp 		changed |= 0x01;
14993bffb652SDave Kleikamp 	}
15003bffb652SDave Kleikamp 	/*
15013bffb652SDave Kleikamp 	 * At the point this routine was called, the MSR(DE) was turned off.
15023bffb652SDave Kleikamp 	 * Check all other debug flags and see if that bit needs to be turned
15033bffb652SDave Kleikamp 	 * back on or not.
15043bffb652SDave Kleikamp 	 */
15053bffb652SDave Kleikamp 	if (DBCR_ACTIVE_EVENTS(current->thread.dbcr0, current->thread.dbcr1))
15063bffb652SDave Kleikamp 		regs->msr |= MSR_DE;
15073bffb652SDave Kleikamp 	else
15083bffb652SDave Kleikamp 		/* Make sure the IDM flag is off */
15093bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IDM;
15103bffb652SDave Kleikamp 
15113bffb652SDave Kleikamp 	if (changed & 0x01)
15123bffb652SDave Kleikamp 		mtspr(SPRN_DBCR0, current->thread.dbcr0);
15133bffb652SDave Kleikamp }
151414cf11afSPaul Mackerras 
1515f8279621SKumar Gala void __kprobes DebugException(struct pt_regs *regs, unsigned long debug_status)
151614cf11afSPaul Mackerras {
15173bffb652SDave Kleikamp 	current->thread.dbsr = debug_status;
15183bffb652SDave Kleikamp 
1519ec097c84SRoland McGrath 	/* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1520ec097c84SRoland McGrath 	 * on server, it stops on the target of the branch. In order to simulate
1521ec097c84SRoland McGrath 	 * the server behaviour, we thus restart right away with a single step
1522ec097c84SRoland McGrath 	 * instead of stopping here when hitting a BT
1523ec097c84SRoland McGrath 	 */
1524ec097c84SRoland McGrath 	if (debug_status & DBSR_BT) {
1525ec097c84SRoland McGrath 		regs->msr &= ~MSR_DE;
1526ec097c84SRoland McGrath 
1527ec097c84SRoland McGrath 		/* Disable BT */
1528ec097c84SRoland McGrath 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1529ec097c84SRoland McGrath 		/* Clear the BT event */
1530ec097c84SRoland McGrath 		mtspr(SPRN_DBSR, DBSR_BT);
1531ec097c84SRoland McGrath 
1532ec097c84SRoland McGrath 		/* Do the single step trick only when coming from userspace */
1533ec097c84SRoland McGrath 		if (user_mode(regs)) {
1534ec097c84SRoland McGrath 			current->thread.dbcr0 &= ~DBCR0_BT;
1535ec097c84SRoland McGrath 			current->thread.dbcr0 |= DBCR0_IDM | DBCR0_IC;
1536ec097c84SRoland McGrath 			regs->msr |= MSR_DE;
1537ec097c84SRoland McGrath 			return;
1538ec097c84SRoland McGrath 		}
1539ec097c84SRoland McGrath 
1540ec097c84SRoland McGrath 		if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1541ec097c84SRoland McGrath 			       5, SIGTRAP) == NOTIFY_STOP) {
1542ec097c84SRoland McGrath 			return;
1543ec097c84SRoland McGrath 		}
1544ec097c84SRoland McGrath 		if (debugger_sstep(regs))
1545ec097c84SRoland McGrath 			return;
1546ec097c84SRoland McGrath 	} else if (debug_status & DBSR_IC) { 	/* Instruction complete */
154714cf11afSPaul Mackerras 		regs->msr &= ~MSR_DE;
1548f8279621SKumar Gala 
154914cf11afSPaul Mackerras 		/* Disable instruction completion */
155014cf11afSPaul Mackerras 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
155114cf11afSPaul Mackerras 		/* Clear the instruction completion event */
155214cf11afSPaul Mackerras 		mtspr(SPRN_DBSR, DBSR_IC);
1553f8279621SKumar Gala 
1554f8279621SKumar Gala 		if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1555f8279621SKumar Gala 			       5, SIGTRAP) == NOTIFY_STOP) {
155614cf11afSPaul Mackerras 			return;
155714cf11afSPaul Mackerras 		}
1558f8279621SKumar Gala 
1559f8279621SKumar Gala 		if (debugger_sstep(regs))
1560f8279621SKumar Gala 			return;
1561f8279621SKumar Gala 
15623bffb652SDave Kleikamp 		if (user_mode(regs)) {
15633bffb652SDave Kleikamp 			current->thread.dbcr0 &= ~DBCR0_IC;
15643bffb652SDave Kleikamp 			if (DBCR_ACTIVE_EVENTS(current->thread.dbcr0,
15653bffb652SDave Kleikamp 					       current->thread.dbcr1))
15663bffb652SDave Kleikamp 				regs->msr |= MSR_DE;
15673bffb652SDave Kleikamp 			else
15683bffb652SDave Kleikamp 				/* Make sure the IDM bit is off */
15693bffb652SDave Kleikamp 				current->thread.dbcr0 &= ~DBCR0_IDM;
15703bffb652SDave Kleikamp 		}
1571f8279621SKumar Gala 
1572f8279621SKumar Gala 		_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
15733bffb652SDave Kleikamp 	} else
15743bffb652SDave Kleikamp 		handle_debug(regs, debug_status);
157514cf11afSPaul Mackerras }
1576172ae2e7SDave Kleikamp #endif /* CONFIG_PPC_ADV_DEBUG_REGS */
157714cf11afSPaul Mackerras 
157814cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT)
157914cf11afSPaul Mackerras void TAUException(struct pt_regs *regs)
158014cf11afSPaul Mackerras {
158114cf11afSPaul Mackerras 	printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx    %s\n",
158214cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap, print_tainted());
158314cf11afSPaul Mackerras }
158414cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */
158514cf11afSPaul Mackerras 
158614cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC
1587dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs)
158814cf11afSPaul Mackerras {
158914cf11afSPaul Mackerras 	int err;
159014cf11afSPaul Mackerras 
159114cf11afSPaul Mackerras 	if (!user_mode(regs)) {
159214cf11afSPaul Mackerras 		printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
159314cf11afSPaul Mackerras 		       " at %lx\n", regs->nip);
15948dad3f92SPaul Mackerras 		die("Kernel VMX/Altivec assist exception", regs, SIGILL);
159514cf11afSPaul Mackerras 	}
159614cf11afSPaul Mackerras 
1597dc1c1ca3SStephen Rothwell 	flush_altivec_to_thread(current);
1598dc1c1ca3SStephen Rothwell 
1599eecff81dSAnton Blanchard 	PPC_WARN_EMULATED(altivec, regs);
160014cf11afSPaul Mackerras 	err = emulate_altivec(regs);
160114cf11afSPaul Mackerras 	if (err == 0) {
160214cf11afSPaul Mackerras 		regs->nip += 4;		/* skip emulated instruction */
160314cf11afSPaul Mackerras 		emulate_single_step(regs);
160414cf11afSPaul Mackerras 		return;
160514cf11afSPaul Mackerras 	}
160614cf11afSPaul Mackerras 
160714cf11afSPaul Mackerras 	if (err == -EFAULT) {
160814cf11afSPaul Mackerras 		/* got an error reading the instruction */
160914cf11afSPaul Mackerras 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
161014cf11afSPaul Mackerras 	} else {
161114cf11afSPaul Mackerras 		/* didn't recognize the instruction */
161214cf11afSPaul Mackerras 		/* XXX quick hack for now: set the non-Java bit in the VSCR */
161376462232SChristian Dietrich 		printk_ratelimited(KERN_ERR "Unrecognized altivec instruction "
161414cf11afSPaul Mackerras 				   "in %s at %lx\n", current->comm, regs->nip);
161514cf11afSPaul Mackerras 		current->thread.vscr.u[3] |= 0x10000;
161614cf11afSPaul Mackerras 	}
161714cf11afSPaul Mackerras }
161814cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */
161914cf11afSPaul Mackerras 
1620ce48b210SMichael Neuling #ifdef CONFIG_VSX
1621ce48b210SMichael Neuling void vsx_assist_exception(struct pt_regs *regs)
1622ce48b210SMichael Neuling {
1623ce48b210SMichael Neuling 	if (!user_mode(regs)) {
1624ce48b210SMichael Neuling 		printk(KERN_EMERG "VSX assist exception in kernel mode"
1625ce48b210SMichael Neuling 		       " at %lx\n", regs->nip);
1626ce48b210SMichael Neuling 		die("Kernel VSX assist exception", regs, SIGILL);
1627ce48b210SMichael Neuling 	}
1628ce48b210SMichael Neuling 
1629ce48b210SMichael Neuling 	flush_vsx_to_thread(current);
1630ce48b210SMichael Neuling 	printk(KERN_INFO "VSX assist not supported at %lx\n", regs->nip);
1631ce48b210SMichael Neuling 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1632ce48b210SMichael Neuling }
1633ce48b210SMichael Neuling #endif /* CONFIG_VSX */
1634ce48b210SMichael Neuling 
163514cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE
163614cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address,
163714cf11afSPaul Mackerras 			   unsigned long error_code)
163814cf11afSPaul Mackerras {
163914cf11afSPaul Mackerras 	/* We treat cache locking instructions from the user
164014cf11afSPaul Mackerras 	 * as priv ops, in the future we could try to do
164114cf11afSPaul Mackerras 	 * something smarter
164214cf11afSPaul Mackerras 	 */
164314cf11afSPaul Mackerras 	if (error_code & (ESR_DLK|ESR_ILK))
164414cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
164514cf11afSPaul Mackerras 	return;
164614cf11afSPaul Mackerras }
164714cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */
164814cf11afSPaul Mackerras 
164914cf11afSPaul Mackerras #ifdef CONFIG_SPE
165014cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs)
165114cf11afSPaul Mackerras {
16526a800f36SLiu Yu 	extern int do_spe_mathemu(struct pt_regs *regs);
165314cf11afSPaul Mackerras 	unsigned long spefscr;
165414cf11afSPaul Mackerras 	int fpexc_mode;
165514cf11afSPaul Mackerras 	int code = 0;
16566a800f36SLiu Yu 	int err;
16576a800f36SLiu Yu 
1658685659eeSyu liu 	flush_spe_to_thread(current);
165914cf11afSPaul Mackerras 
166014cf11afSPaul Mackerras 	spefscr = current->thread.spefscr;
166114cf11afSPaul Mackerras 	fpexc_mode = current->thread.fpexc_mode;
166214cf11afSPaul Mackerras 
166314cf11afSPaul Mackerras 	if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
166414cf11afSPaul Mackerras 		code = FPE_FLTOVF;
166514cf11afSPaul Mackerras 	}
166614cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
166714cf11afSPaul Mackerras 		code = FPE_FLTUND;
166814cf11afSPaul Mackerras 	}
166914cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
167014cf11afSPaul Mackerras 		code = FPE_FLTDIV;
167114cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
167214cf11afSPaul Mackerras 		code = FPE_FLTINV;
167314cf11afSPaul Mackerras 	}
167414cf11afSPaul Mackerras 	else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
167514cf11afSPaul Mackerras 		code = FPE_FLTRES;
167614cf11afSPaul Mackerras 
16776a800f36SLiu Yu 	err = do_spe_mathemu(regs);
16786a800f36SLiu Yu 	if (err == 0) {
16796a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
16806a800f36SLiu Yu 		emulate_single_step(regs);
168114cf11afSPaul Mackerras 		return;
168214cf11afSPaul Mackerras 	}
16836a800f36SLiu Yu 
16846a800f36SLiu Yu 	if (err == -EFAULT) {
16856a800f36SLiu Yu 		/* got an error reading the instruction */
16866a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
16876a800f36SLiu Yu 	} else if (err == -EINVAL) {
16886a800f36SLiu Yu 		/* didn't recognize the instruction */
16896a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
16906a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
16916a800f36SLiu Yu 	} else {
16926a800f36SLiu Yu 		_exception(SIGFPE, regs, code, regs->nip);
16936a800f36SLiu Yu 	}
16946a800f36SLiu Yu 
16956a800f36SLiu Yu 	return;
16966a800f36SLiu Yu }
16976a800f36SLiu Yu 
16986a800f36SLiu Yu void SPEFloatingPointRoundException(struct pt_regs *regs)
16996a800f36SLiu Yu {
17006a800f36SLiu Yu 	extern int speround_handler(struct pt_regs *regs);
17016a800f36SLiu Yu 	int err;
17026a800f36SLiu Yu 
17036a800f36SLiu Yu 	preempt_disable();
17046a800f36SLiu Yu 	if (regs->msr & MSR_SPE)
17056a800f36SLiu Yu 		giveup_spe(current);
17066a800f36SLiu Yu 	preempt_enable();
17076a800f36SLiu Yu 
17086a800f36SLiu Yu 	regs->nip -= 4;
17096a800f36SLiu Yu 	err = speround_handler(regs);
17106a800f36SLiu Yu 	if (err == 0) {
17116a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
17126a800f36SLiu Yu 		emulate_single_step(regs);
17136a800f36SLiu Yu 		return;
17146a800f36SLiu Yu 	}
17156a800f36SLiu Yu 
17166a800f36SLiu Yu 	if (err == -EFAULT) {
17176a800f36SLiu Yu 		/* got an error reading the instruction */
17186a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
17196a800f36SLiu Yu 	} else if (err == -EINVAL) {
17206a800f36SLiu Yu 		/* didn't recognize the instruction */
17216a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
17226a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
17236a800f36SLiu Yu 	} else {
17246a800f36SLiu Yu 		_exception(SIGFPE, regs, 0, regs->nip);
17256a800f36SLiu Yu 		return;
17266a800f36SLiu Yu 	}
17276a800f36SLiu Yu }
172814cf11afSPaul Mackerras #endif
172914cf11afSPaul Mackerras 
1730dc1c1ca3SStephen Rothwell /*
1731dc1c1ca3SStephen Rothwell  * We enter here if we get an unrecoverable exception, that is, one
1732dc1c1ca3SStephen Rothwell  * that happened at a point where the RI (recoverable interrupt) bit
1733dc1c1ca3SStephen Rothwell  * in the MSR is 0.  This indicates that SRR0/1 are live, and that
1734dc1c1ca3SStephen Rothwell  * we therefore lost state by taking this exception.
1735dc1c1ca3SStephen Rothwell  */
1736dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs)
1737dc1c1ca3SStephen Rothwell {
1738dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1739dc1c1ca3SStephen Rothwell 	       regs->trap, regs->nip);
1740dc1c1ca3SStephen Rothwell 	die("Unrecoverable exception", regs, SIGABRT);
1741dc1c1ca3SStephen Rothwell }
1742dc1c1ca3SStephen Rothwell 
17431e18c17aSJason Gunthorpe #if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x)
174414cf11afSPaul Mackerras /*
174514cf11afSPaul Mackerras  * Default handler for a Watchdog exception,
174614cf11afSPaul Mackerras  * spins until a reboot occurs
174714cf11afSPaul Mackerras  */
174814cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
174914cf11afSPaul Mackerras {
175014cf11afSPaul Mackerras 	/* Generic WatchdogHandler, implement your own */
175114cf11afSPaul Mackerras 	mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
175214cf11afSPaul Mackerras 	return;
175314cf11afSPaul Mackerras }
175414cf11afSPaul Mackerras 
175514cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs)
175614cf11afSPaul Mackerras {
175714cf11afSPaul Mackerras 	printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
175814cf11afSPaul Mackerras 	WatchdogHandler(regs);
175914cf11afSPaul Mackerras }
176014cf11afSPaul Mackerras #endif
1761dc1c1ca3SStephen Rothwell 
1762dc1c1ca3SStephen Rothwell /*
1763dc1c1ca3SStephen Rothwell  * We enter here if we discover during exception entry that we are
1764dc1c1ca3SStephen Rothwell  * running in supervisor mode with a userspace value in the stack pointer.
1765dc1c1ca3SStephen Rothwell  */
1766dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs)
1767dc1c1ca3SStephen Rothwell {
1768dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1769dc1c1ca3SStephen Rothwell 	       regs->gpr[1], regs->nip);
1770dc1c1ca3SStephen Rothwell 	die("Bad kernel stack pointer", regs, SIGABRT);
1771dc1c1ca3SStephen Rothwell }
177214cf11afSPaul Mackerras 
177314cf11afSPaul Mackerras void __init trap_init(void)
177414cf11afSPaul Mackerras {
177514cf11afSPaul Mackerras }
177680947e7cSGeert Uytterhoeven 
177780947e7cSGeert Uytterhoeven 
177880947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS
177980947e7cSGeert Uytterhoeven 
178080947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type)	.type = { .name = #type }
178180947e7cSGeert Uytterhoeven 
178280947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = {
178380947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC
178480947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(altivec),
178580947e7cSGeert Uytterhoeven #endif
178680947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcba),
178780947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcbz),
178880947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(fp_pair),
178980947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(isel),
179080947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mcrxr),
179180947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mfpvr),
179280947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(multiple),
179380947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(popcntb),
179480947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(spe),
179580947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(string),
179680947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(unaligned),
179780947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION
179880947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(math),
179980947e7cSGeert Uytterhoeven #elif defined(CONFIG_8XX_MINIMAL_FPEMU)
180080947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(8xx),
180180947e7cSGeert Uytterhoeven #endif
180280947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX
180380947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(vsx),
180480947e7cSGeert Uytterhoeven #endif
1805efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
1806efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mfdscr),
1807efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mtdscr),
1808efcac658SAlexey Kardashevskiy #endif
180980947e7cSGeert Uytterhoeven };
181080947e7cSGeert Uytterhoeven 
181180947e7cSGeert Uytterhoeven u32 ppc_warn_emulated;
181280947e7cSGeert Uytterhoeven 
181380947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type)
181480947e7cSGeert Uytterhoeven {
181576462232SChristian Dietrich 	pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm,
181680947e7cSGeert Uytterhoeven 			    type);
181780947e7cSGeert Uytterhoeven }
181880947e7cSGeert Uytterhoeven 
181980947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void)
182080947e7cSGeert Uytterhoeven {
182180947e7cSGeert Uytterhoeven 	struct dentry *dir, *d;
182280947e7cSGeert Uytterhoeven 	unsigned int i;
182380947e7cSGeert Uytterhoeven 	struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
182480947e7cSGeert Uytterhoeven 
182580947e7cSGeert Uytterhoeven 	if (!powerpc_debugfs_root)
182680947e7cSGeert Uytterhoeven 		return -ENODEV;
182780947e7cSGeert Uytterhoeven 
182880947e7cSGeert Uytterhoeven 	dir = debugfs_create_dir("emulated_instructions",
182980947e7cSGeert Uytterhoeven 				 powerpc_debugfs_root);
183080947e7cSGeert Uytterhoeven 	if (!dir)
183180947e7cSGeert Uytterhoeven 		return -ENOMEM;
183280947e7cSGeert Uytterhoeven 
183380947e7cSGeert Uytterhoeven 	d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir,
183480947e7cSGeert Uytterhoeven 			       &ppc_warn_emulated);
183580947e7cSGeert Uytterhoeven 	if (!d)
183680947e7cSGeert Uytterhoeven 		goto fail;
183780947e7cSGeert Uytterhoeven 
183880947e7cSGeert Uytterhoeven 	for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
183980947e7cSGeert Uytterhoeven 		d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir,
184080947e7cSGeert Uytterhoeven 				       (u32 *)&entries[i].val.counter);
184180947e7cSGeert Uytterhoeven 		if (!d)
184280947e7cSGeert Uytterhoeven 			goto fail;
184380947e7cSGeert Uytterhoeven 	}
184480947e7cSGeert Uytterhoeven 
184580947e7cSGeert Uytterhoeven 	return 0;
184680947e7cSGeert Uytterhoeven 
184780947e7cSGeert Uytterhoeven fail:
184880947e7cSGeert Uytterhoeven 	debugfs_remove_recursive(dir);
184980947e7cSGeert Uytterhoeven 	return -ENOMEM;
185080947e7cSGeert Uytterhoeven }
185180947e7cSGeert Uytterhoeven 
185280947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init);
185380947e7cSGeert Uytterhoeven 
185480947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */
1855