xref: /openbmc/linux/arch/powerpc/kernel/traps.c (revision bc683a7e51c5c838bc74316125bebec92af74f12)
114cf11afSPaul Mackerras /*
214cf11afSPaul Mackerras  *  Copyright (C) 1995-1996  Gary Thomas (gdt@linuxppc.org)
3fe04b112SScott Wood  *  Copyright 2007-2010 Freescale Semiconductor, Inc.
414cf11afSPaul Mackerras  *
514cf11afSPaul Mackerras  *  This program is free software; you can redistribute it and/or
614cf11afSPaul Mackerras  *  modify it under the terms of the GNU General Public License
714cf11afSPaul Mackerras  *  as published by the Free Software Foundation; either version
814cf11afSPaul Mackerras  *  2 of the License, or (at your option) any later version.
914cf11afSPaul Mackerras  *
1014cf11afSPaul Mackerras  *  Modified by Cort Dougan (cort@cs.nmt.edu)
1114cf11afSPaul Mackerras  *  and Paul Mackerras (paulus@samba.org)
1214cf11afSPaul Mackerras  */
1314cf11afSPaul Mackerras 
1414cf11afSPaul Mackerras /*
1514cf11afSPaul Mackerras  * This file handles the architecture-dependent parts of hardware exceptions
1614cf11afSPaul Mackerras  */
1714cf11afSPaul Mackerras 
1814cf11afSPaul Mackerras #include <linux/errno.h>
1914cf11afSPaul Mackerras #include <linux/sched.h>
2014cf11afSPaul Mackerras #include <linux/kernel.h>
2114cf11afSPaul Mackerras #include <linux/mm.h>
2214cf11afSPaul Mackerras #include <linux/stddef.h>
2314cf11afSPaul Mackerras #include <linux/unistd.h>
248dad3f92SPaul Mackerras #include <linux/ptrace.h>
2514cf11afSPaul Mackerras #include <linux/user.h>
2614cf11afSPaul Mackerras #include <linux/interrupt.h>
2714cf11afSPaul Mackerras #include <linux/init.h>
2814cf11afSPaul Mackerras #include <linux/module.h>
298dad3f92SPaul Mackerras #include <linux/prctl.h>
3014cf11afSPaul Mackerras #include <linux/delay.h>
3114cf11afSPaul Mackerras #include <linux/kprobes.h>
32cc532915SMichael Ellerman #include <linux/kexec.h>
335474c120SMichael Hanselmann #include <linux/backlight.h>
3473c9ceabSJeremy Fitzhardinge #include <linux/bug.h>
351eeb66a1SChristoph Hellwig #include <linux/kdebug.h>
3680947e7cSGeert Uytterhoeven #include <linux/debugfs.h>
3776462232SChristian Dietrich #include <linux/ratelimit.h>
38ba12eedeSLi Zhong #include <linux/context_tracking.h>
3914cf11afSPaul Mackerras 
4080947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h>
4114cf11afSPaul Mackerras #include <asm/pgtable.h>
4214cf11afSPaul Mackerras #include <asm/uaccess.h>
4314cf11afSPaul Mackerras #include <asm/io.h>
4486417780SPaul Mackerras #include <asm/machdep.h>
4586417780SPaul Mackerras #include <asm/rtas.h>
46f7f6f4feSDavid Gibson #include <asm/pmc.h>
4714cf11afSPaul Mackerras #include <asm/reg.h>
4814cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT
4914cf11afSPaul Mackerras #include <asm/backlight.h>
5014cf11afSPaul Mackerras #endif
51dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
5286417780SPaul Mackerras #include <asm/firmware.h>
53dc1c1ca3SStephen Rothwell #include <asm/processor.h>
546ce6c629SMichael Neuling #include <asm/tm.h>
55dc1c1ca3SStephen Rothwell #endif
56c0ce7d08SDavid Wilder #include <asm/kexec.h>
5716c57b36SKumar Gala #include <asm/ppc-opcode.h>
58cce1f106SShaohui Xie #include <asm/rio.h>
59ebaeb5aeSMahesh Salgaonkar #include <asm/fadump.h>
60ae3a197eSDavid Howells #include <asm/switch_to.h>
61f54db641SMichael Neuling #include <asm/tm.h>
62ae3a197eSDavid Howells #include <asm/debug.h>
634e0e3435SHongtao Jia #include <sysdev/fsl_pci.h>
64dc1c1ca3SStephen Rothwell 
657dbb922cSOlof Johansson #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
665be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly;
675be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
685be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
695be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
705be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
719422de3eSMichael Neuling int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly;
725be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
7314cf11afSPaul Mackerras 
7414cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger);
7514cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi);
7614cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt);
7714cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep);
7814cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match);
799422de3eSMichael Neuling EXPORT_SYMBOL(__debugger_break_match);
8014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler);
8114cf11afSPaul Mackerras #endif
8214cf11afSPaul Mackerras 
838b3c34cfSMichael Neuling /* Transactional Memory trap debug */
848b3c34cfSMichael Neuling #ifdef TM_DEBUG_SW
858b3c34cfSMichael Neuling #define TM_DEBUG(x...) printk(KERN_INFO x)
868b3c34cfSMichael Neuling #else
878b3c34cfSMichael Neuling #define TM_DEBUG(x...) do { } while(0)
888b3c34cfSMichael Neuling #endif
898b3c34cfSMichael Neuling 
9014cf11afSPaul Mackerras /*
9114cf11afSPaul Mackerras  * Trap & Exception support
9214cf11afSPaul Mackerras  */
9314cf11afSPaul Mackerras 
946031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT
956031d9d9Santon@samba.org static void pmac_backlight_unblank(void)
966031d9d9Santon@samba.org {
976031d9d9Santon@samba.org 	mutex_lock(&pmac_backlight_mutex);
986031d9d9Santon@samba.org 	if (pmac_backlight) {
996031d9d9Santon@samba.org 		struct backlight_properties *props;
1006031d9d9Santon@samba.org 
1016031d9d9Santon@samba.org 		props = &pmac_backlight->props;
1026031d9d9Santon@samba.org 		props->brightness = props->max_brightness;
1036031d9d9Santon@samba.org 		props->power = FB_BLANK_UNBLANK;
1046031d9d9Santon@samba.org 		backlight_update_status(pmac_backlight);
1056031d9d9Santon@samba.org 	}
1066031d9d9Santon@samba.org 	mutex_unlock(&pmac_backlight_mutex);
1076031d9d9Santon@samba.org }
1086031d9d9Santon@samba.org #else
1096031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { }
1106031d9d9Santon@samba.org #endif
1116031d9d9Santon@samba.org 
112760ca4dcSAnton Blanchard static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED;
113760ca4dcSAnton Blanchard static int die_owner = -1;
114760ca4dcSAnton Blanchard static unsigned int die_nest_count;
115c0ce7d08SDavid Wilder static int die_counter;
116760ca4dcSAnton Blanchard 
117760ca4dcSAnton Blanchard static unsigned __kprobes long oops_begin(struct pt_regs *regs)
118760ca4dcSAnton Blanchard {
119760ca4dcSAnton Blanchard 	int cpu;
12034c2a14fSanton@samba.org 	unsigned long flags;
12114cf11afSPaul Mackerras 
12214cf11afSPaul Mackerras 	if (debugger(regs))
12314cf11afSPaul Mackerras 		return 1;
12414cf11afSPaul Mackerras 
125293e4688Santon@samba.org 	oops_enter();
126293e4688Santon@samba.org 
127760ca4dcSAnton Blanchard 	/* racy, but better than risking deadlock. */
128760ca4dcSAnton Blanchard 	raw_local_irq_save(flags);
129760ca4dcSAnton Blanchard 	cpu = smp_processor_id();
130760ca4dcSAnton Blanchard 	if (!arch_spin_trylock(&die_lock)) {
131760ca4dcSAnton Blanchard 		if (cpu == die_owner)
132760ca4dcSAnton Blanchard 			/* nested oops. should stop eventually */;
133760ca4dcSAnton Blanchard 		else
134760ca4dcSAnton Blanchard 			arch_spin_lock(&die_lock);
135760ca4dcSAnton Blanchard 	}
136760ca4dcSAnton Blanchard 	die_nest_count++;
137760ca4dcSAnton Blanchard 	die_owner = cpu;
13814cf11afSPaul Mackerras 	console_verbose();
13914cf11afSPaul Mackerras 	bust_spinlocks(1);
1406031d9d9Santon@samba.org 	if (machine_is(powermac))
1416031d9d9Santon@samba.org 		pmac_backlight_unblank();
142760ca4dcSAnton Blanchard 	return flags;
14334c2a14fSanton@samba.org }
1445474c120SMichael Hanselmann 
145760ca4dcSAnton Blanchard static void __kprobes oops_end(unsigned long flags, struct pt_regs *regs,
146760ca4dcSAnton Blanchard 			       int signr)
147760ca4dcSAnton Blanchard {
14814cf11afSPaul Mackerras 	bust_spinlocks(0);
149760ca4dcSAnton Blanchard 	die_owner = -1;
150373d4d09SRusty Russell 	add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
151760ca4dcSAnton Blanchard 	die_nest_count--;
15258154c8cSAnton Blanchard 	oops_exit();
15358154c8cSAnton Blanchard 	printk("\n");
154760ca4dcSAnton Blanchard 	if (!die_nest_count)
155760ca4dcSAnton Blanchard 		/* Nest count reaches zero, release the lock. */
156760ca4dcSAnton Blanchard 		arch_spin_unlock(&die_lock);
157760ca4dcSAnton Blanchard 	raw_local_irq_restore(flags);
158cc532915SMichael Ellerman 
159ebaeb5aeSMahesh Salgaonkar 	crash_fadump(regs, "die oops");
160ebaeb5aeSMahesh Salgaonkar 
1619b00ac06SAnton Blanchard 	/*
1629b00ac06SAnton Blanchard 	 * A system reset (0x100) is a request to dump, so we always send
1639b00ac06SAnton Blanchard 	 * it through the crashdump code.
1649b00ac06SAnton Blanchard 	 */
1659b00ac06SAnton Blanchard 	if (kexec_should_crash(current) || (TRAP(regs) == 0x100)) {
166cc532915SMichael Ellerman 		crash_kexec(regs);
1679b00ac06SAnton Blanchard 
1689b00ac06SAnton Blanchard 		/*
1699b00ac06SAnton Blanchard 		 * We aren't the primary crash CPU. We need to send it
1709b00ac06SAnton Blanchard 		 * to a holding pattern to avoid it ending up in the panic
1719b00ac06SAnton Blanchard 		 * code.
1729b00ac06SAnton Blanchard 		 */
173c0ce7d08SDavid Wilder 		crash_kexec_secondary(regs);
1749b00ac06SAnton Blanchard 	}
17514cf11afSPaul Mackerras 
176760ca4dcSAnton Blanchard 	if (!signr)
177760ca4dcSAnton Blanchard 		return;
178760ca4dcSAnton Blanchard 
17958154c8cSAnton Blanchard 	/*
18058154c8cSAnton Blanchard 	 * While our oops output is serialised by a spinlock, output
18158154c8cSAnton Blanchard 	 * from panic() called below can race and corrupt it. If we
18258154c8cSAnton Blanchard 	 * know we are going to panic, delay for 1 second so we have a
18358154c8cSAnton Blanchard 	 * chance to get clean backtraces from all CPUs that are oopsing.
18458154c8cSAnton Blanchard 	 */
18558154c8cSAnton Blanchard 	if (in_interrupt() || panic_on_oops || !current->pid ||
18658154c8cSAnton Blanchard 	    is_global_init(current)) {
18758154c8cSAnton Blanchard 		mdelay(MSEC_PER_SEC);
18858154c8cSAnton Blanchard 	}
18958154c8cSAnton Blanchard 
19014cf11afSPaul Mackerras 	if (in_interrupt())
19114cf11afSPaul Mackerras 		panic("Fatal exception in interrupt");
192cea6a4baSHorms 	if (panic_on_oops)
193012c437dSHorms 		panic("Fatal exception");
194760ca4dcSAnton Blanchard 	do_exit(signr);
195760ca4dcSAnton Blanchard }
196cea6a4baSHorms 
197760ca4dcSAnton Blanchard static int __kprobes __die(const char *str, struct pt_regs *regs, long err)
198760ca4dcSAnton Blanchard {
199760ca4dcSAnton Blanchard 	printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
200760ca4dcSAnton Blanchard #ifdef CONFIG_PREEMPT
201760ca4dcSAnton Blanchard 	printk("PREEMPT ");
202760ca4dcSAnton Blanchard #endif
203760ca4dcSAnton Blanchard #ifdef CONFIG_SMP
204760ca4dcSAnton Blanchard 	printk("SMP NR_CPUS=%d ", NR_CPUS);
205760ca4dcSAnton Blanchard #endif
206760ca4dcSAnton Blanchard #ifdef CONFIG_DEBUG_PAGEALLOC
207760ca4dcSAnton Blanchard 	printk("DEBUG_PAGEALLOC ");
208760ca4dcSAnton Blanchard #endif
209760ca4dcSAnton Blanchard #ifdef CONFIG_NUMA
210760ca4dcSAnton Blanchard 	printk("NUMA ");
211760ca4dcSAnton Blanchard #endif
212760ca4dcSAnton Blanchard 	printk("%s\n", ppc_md.name ? ppc_md.name : "");
213760ca4dcSAnton Blanchard 
214760ca4dcSAnton Blanchard 	if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP)
215760ca4dcSAnton Blanchard 		return 1;
216760ca4dcSAnton Blanchard 
217760ca4dcSAnton Blanchard 	print_modules();
218760ca4dcSAnton Blanchard 	show_regs(regs);
21914cf11afSPaul Mackerras 
22014cf11afSPaul Mackerras 	return 0;
22114cf11afSPaul Mackerras }
22214cf11afSPaul Mackerras 
223760ca4dcSAnton Blanchard void die(const char *str, struct pt_regs *regs, long err)
224760ca4dcSAnton Blanchard {
225760ca4dcSAnton Blanchard 	unsigned long flags = oops_begin(regs);
226760ca4dcSAnton Blanchard 
227760ca4dcSAnton Blanchard 	if (__die(str, regs, err))
228760ca4dcSAnton Blanchard 		err = 0;
229760ca4dcSAnton Blanchard 	oops_end(flags, regs, err);
230760ca4dcSAnton Blanchard }
231760ca4dcSAnton Blanchard 
23225baa35bSOleg Nesterov void user_single_step_siginfo(struct task_struct *tsk,
23325baa35bSOleg Nesterov 				struct pt_regs *regs, siginfo_t *info)
23425baa35bSOleg Nesterov {
23525baa35bSOleg Nesterov 	memset(info, 0, sizeof(*info));
23625baa35bSOleg Nesterov 	info->si_signo = SIGTRAP;
23725baa35bSOleg Nesterov 	info->si_code = TRAP_TRACE;
23825baa35bSOleg Nesterov 	info->si_addr = (void __user *)regs->nip;
23925baa35bSOleg Nesterov }
24025baa35bSOleg Nesterov 
24114cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
24214cf11afSPaul Mackerras {
24314cf11afSPaul Mackerras 	siginfo_t info;
244d0c3d534SOlof Johansson 	const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \
245d0c3d534SOlof Johansson 			"at %08lx nip %08lx lr %08lx code %x\n";
246d0c3d534SOlof Johansson 	const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \
247d0c3d534SOlof Johansson 			"at %016lx nip %016lx lr %016lx code %x\n";
24814cf11afSPaul Mackerras 
24914cf11afSPaul Mackerras 	if (!user_mode(regs)) {
250760ca4dcSAnton Blanchard 		die("Exception in kernel mode", regs, signr);
25114cf11afSPaul Mackerras 		return;
252760ca4dcSAnton Blanchard 	}
253760ca4dcSAnton Blanchard 
254760ca4dcSAnton Blanchard 	if (show_unhandled_signals && unhandled_signal(current, signr)) {
25576462232SChristian Dietrich 		printk_ratelimited(regs->msr & MSR_64BIT ? fmt64 : fmt32,
256d0c3d534SOlof Johansson 				   current->comm, current->pid, signr,
257d0c3d534SOlof Johansson 				   addr, regs->nip, regs->link, code);
25814cf11afSPaul Mackerras 	}
25914cf11afSPaul Mackerras 
260a3512b2dSBenjamin Herrenschmidt 	if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs))
2619f2f79e3SBenjamin Herrenschmidt 		local_irq_enable();
2629f2f79e3SBenjamin Herrenschmidt 
26341ab5266SAnanth N Mavinakayanahalli 	current->thread.trap_nr = code;
26414cf11afSPaul Mackerras 	memset(&info, 0, sizeof(info));
26514cf11afSPaul Mackerras 	info.si_signo = signr;
26614cf11afSPaul Mackerras 	info.si_code = code;
26714cf11afSPaul Mackerras 	info.si_addr = (void __user *) addr;
26814cf11afSPaul Mackerras 	force_sig_info(signr, &info, current);
26914cf11afSPaul Mackerras }
27014cf11afSPaul Mackerras 
27114cf11afSPaul Mackerras #ifdef CONFIG_PPC64
27214cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs)
27314cf11afSPaul Mackerras {
27414cf11afSPaul Mackerras 	/* See if any machine dependent calls */
275c902be71SArnd Bergmann 	if (ppc_md.system_reset_exception) {
276c902be71SArnd Bergmann 		if (ppc_md.system_reset_exception(regs))
277c902be71SArnd Bergmann 			return;
278c902be71SArnd Bergmann 	}
27914cf11afSPaul Mackerras 
2808dad3f92SPaul Mackerras 	die("System Reset", regs, SIGABRT);
28114cf11afSPaul Mackerras 
28214cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
28314cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
28414cf11afSPaul Mackerras 		panic("Unrecoverable System Reset");
28514cf11afSPaul Mackerras 
28614cf11afSPaul Mackerras 	/* What should we do here? We could issue a shutdown or hard reset. */
28714cf11afSPaul Mackerras }
28814cf11afSPaul Mackerras #endif
28914cf11afSPaul Mackerras 
29014cf11afSPaul Mackerras /*
29114cf11afSPaul Mackerras  * I/O accesses can cause machine checks on powermacs.
29214cf11afSPaul Mackerras  * Check if the NIP corresponds to the address of a sync
29314cf11afSPaul Mackerras  * instruction for which there is an entry in the exception
29414cf11afSPaul Mackerras  * table.
29514cf11afSPaul Mackerras  * Note that the 601 only takes a machine check on TEA
29614cf11afSPaul Mackerras  * (transfer error ack) signal assertion, and does not
29714cf11afSPaul Mackerras  * set any of the top 16 bits of SRR1.
29814cf11afSPaul Mackerras  *  -- paulus.
29914cf11afSPaul Mackerras  */
30014cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs)
30114cf11afSPaul Mackerras {
30268a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32
30314cf11afSPaul Mackerras 	unsigned long msr = regs->msr;
30414cf11afSPaul Mackerras 	const struct exception_table_entry *entry;
30514cf11afSPaul Mackerras 	unsigned int *nip = (unsigned int *)regs->nip;
30614cf11afSPaul Mackerras 
30714cf11afSPaul Mackerras 	if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
30814cf11afSPaul Mackerras 	    && (entry = search_exception_tables(regs->nip)) != NULL) {
30914cf11afSPaul Mackerras 		/*
31014cf11afSPaul Mackerras 		 * Check that it's a sync instruction, or somewhere
31114cf11afSPaul Mackerras 		 * in the twi; isync; nop sequence that inb/inw/inl uses.
31214cf11afSPaul Mackerras 		 * As the address is in the exception table
31314cf11afSPaul Mackerras 		 * we should be able to read the instr there.
31414cf11afSPaul Mackerras 		 * For the debug message, we look at the preceding
31514cf11afSPaul Mackerras 		 * load or store.
31614cf11afSPaul Mackerras 		 */
31714cf11afSPaul Mackerras 		if (*nip == 0x60000000)		/* nop */
31814cf11afSPaul Mackerras 			nip -= 2;
31914cf11afSPaul Mackerras 		else if (*nip == 0x4c00012c)	/* isync */
32014cf11afSPaul Mackerras 			--nip;
32114cf11afSPaul Mackerras 		if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
32214cf11afSPaul Mackerras 			/* sync or twi */
32314cf11afSPaul Mackerras 			unsigned int rb;
32414cf11afSPaul Mackerras 
32514cf11afSPaul Mackerras 			--nip;
32614cf11afSPaul Mackerras 			rb = (*nip >> 11) & 0x1f;
32714cf11afSPaul Mackerras 			printk(KERN_DEBUG "%s bad port %lx at %p\n",
32814cf11afSPaul Mackerras 			       (*nip & 0x100)? "OUT to": "IN from",
32914cf11afSPaul Mackerras 			       regs->gpr[rb] - _IO_BASE, nip);
33014cf11afSPaul Mackerras 			regs->msr |= MSR_RI;
33114cf11afSPaul Mackerras 			regs->nip = entry->fixup;
33214cf11afSPaul Mackerras 			return 1;
33314cf11afSPaul Mackerras 		}
33414cf11afSPaul Mackerras 	}
33568a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
33614cf11afSPaul Mackerras 	return 0;
33714cf11afSPaul Mackerras }
33814cf11afSPaul Mackerras 
339172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
34014cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception
34114cf11afSPaul Mackerras    is in the ESR. */
34214cf11afSPaul Mackerras #define get_reason(regs)	((regs)->dsisr)
34314cf11afSPaul Mackerras #ifndef CONFIG_FSL_BOOKE
34414cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->dsisr)
34514cf11afSPaul Mackerras #else
346fe04b112SScott Wood #define get_mc_reason(regs)	(mfspr(SPRN_MCSR))
34714cf11afSPaul Mackerras #endif
34814cf11afSPaul Mackerras #define REASON_FP		ESR_FP
34914cf11afSPaul Mackerras #define REASON_ILLEGAL		(ESR_PIL | ESR_PUO)
35014cf11afSPaul Mackerras #define REASON_PRIVILEGED	ESR_PPR
35114cf11afSPaul Mackerras #define REASON_TRAP		ESR_PTR
35214cf11afSPaul Mackerras 
35314cf11afSPaul Mackerras /* single-step stuff */
35414cf11afSPaul Mackerras #define single_stepping(regs)	(current->thread.dbcr0 & DBCR0_IC)
35514cf11afSPaul Mackerras #define clear_single_step(regs)	(current->thread.dbcr0 &= ~DBCR0_IC)
35614cf11afSPaul Mackerras 
35714cf11afSPaul Mackerras #else
35814cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program
35914cf11afSPaul Mackerras    exception is in the MSR. */
36014cf11afSPaul Mackerras #define get_reason(regs)	((regs)->msr)
36114cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->msr)
3628b3c34cfSMichael Neuling #define REASON_TM		0x200000
36314cf11afSPaul Mackerras #define REASON_FP		0x100000
36414cf11afSPaul Mackerras #define REASON_ILLEGAL		0x80000
36514cf11afSPaul Mackerras #define REASON_PRIVILEGED	0x40000
36614cf11afSPaul Mackerras #define REASON_TRAP		0x20000
36714cf11afSPaul Mackerras 
36814cf11afSPaul Mackerras #define single_stepping(regs)	((regs)->msr & MSR_SE)
36914cf11afSPaul Mackerras #define clear_single_step(regs)	((regs)->msr &= ~MSR_SE)
37014cf11afSPaul Mackerras #endif
37114cf11afSPaul Mackerras 
37247c0bd1aSBenjamin Herrenschmidt #if defined(CONFIG_4xx)
37347c0bd1aSBenjamin Herrenschmidt int machine_check_4xx(struct pt_regs *regs)
37414cf11afSPaul Mackerras {
3751a6a4ffeSKumar Gala 	unsigned long reason = get_mc_reason(regs);
37614cf11afSPaul Mackerras 
37714cf11afSPaul Mackerras 	if (reason & ESR_IMCP) {
37814cf11afSPaul Mackerras 		printk("Instruction");
37914cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
38014cf11afSPaul Mackerras 	} else
38114cf11afSPaul Mackerras 		printk("Data");
38214cf11afSPaul Mackerras 	printk(" machine check in kernel mode.\n");
38347c0bd1aSBenjamin Herrenschmidt 
38447c0bd1aSBenjamin Herrenschmidt 	return 0;
38547c0bd1aSBenjamin Herrenschmidt }
38647c0bd1aSBenjamin Herrenschmidt 
38747c0bd1aSBenjamin Herrenschmidt int machine_check_440A(struct pt_regs *regs)
38847c0bd1aSBenjamin Herrenschmidt {
38947c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
39047c0bd1aSBenjamin Herrenschmidt 
39114cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
39214cf11afSPaul Mackerras 	if (reason & ESR_IMCP){
39314cf11afSPaul Mackerras 		printk("Instruction Synchronous Machine Check exception\n");
39414cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
39514cf11afSPaul Mackerras 	}
39614cf11afSPaul Mackerras 	else {
39714cf11afSPaul Mackerras 		u32 mcsr = mfspr(SPRN_MCSR);
39814cf11afSPaul Mackerras 		if (mcsr & MCSR_IB)
39914cf11afSPaul Mackerras 			printk("Instruction Read PLB Error\n");
40014cf11afSPaul Mackerras 		if (mcsr & MCSR_DRB)
40114cf11afSPaul Mackerras 			printk("Data Read PLB Error\n");
40214cf11afSPaul Mackerras 		if (mcsr & MCSR_DWB)
40314cf11afSPaul Mackerras 			printk("Data Write PLB Error\n");
40414cf11afSPaul Mackerras 		if (mcsr & MCSR_TLBP)
40514cf11afSPaul Mackerras 			printk("TLB Parity Error\n");
40614cf11afSPaul Mackerras 		if (mcsr & MCSR_ICP){
40714cf11afSPaul Mackerras 			flush_instruction_cache();
40814cf11afSPaul Mackerras 			printk("I-Cache Parity Error\n");
40914cf11afSPaul Mackerras 		}
41014cf11afSPaul Mackerras 		if (mcsr & MCSR_DCSP)
41114cf11afSPaul Mackerras 			printk("D-Cache Search Parity Error\n");
41214cf11afSPaul Mackerras 		if (mcsr & MCSR_DCFP)
41314cf11afSPaul Mackerras 			printk("D-Cache Flush Parity Error\n");
41414cf11afSPaul Mackerras 		if (mcsr & MCSR_IMPE)
41514cf11afSPaul Mackerras 			printk("Machine Check exception is imprecise\n");
41614cf11afSPaul Mackerras 
41714cf11afSPaul Mackerras 		/* Clear MCSR */
41814cf11afSPaul Mackerras 		mtspr(SPRN_MCSR, mcsr);
41914cf11afSPaul Mackerras 	}
42047c0bd1aSBenjamin Herrenschmidt 	return 0;
42147c0bd1aSBenjamin Herrenschmidt }
422fc5e7097SDave Kleikamp 
423fc5e7097SDave Kleikamp int machine_check_47x(struct pt_regs *regs)
424fc5e7097SDave Kleikamp {
425fc5e7097SDave Kleikamp 	unsigned long reason = get_mc_reason(regs);
426fc5e7097SDave Kleikamp 	u32 mcsr;
427fc5e7097SDave Kleikamp 
428fc5e7097SDave Kleikamp 	printk(KERN_ERR "Machine check in kernel mode.\n");
429fc5e7097SDave Kleikamp 	if (reason & ESR_IMCP) {
430fc5e7097SDave Kleikamp 		printk(KERN_ERR
431fc5e7097SDave Kleikamp 		       "Instruction Synchronous Machine Check exception\n");
432fc5e7097SDave Kleikamp 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
433fc5e7097SDave Kleikamp 		return 0;
434fc5e7097SDave Kleikamp 	}
435fc5e7097SDave Kleikamp 	mcsr = mfspr(SPRN_MCSR);
436fc5e7097SDave Kleikamp 	if (mcsr & MCSR_IB)
437fc5e7097SDave Kleikamp 		printk(KERN_ERR "Instruction Read PLB Error\n");
438fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DRB)
439fc5e7097SDave Kleikamp 		printk(KERN_ERR "Data Read PLB Error\n");
440fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DWB)
441fc5e7097SDave Kleikamp 		printk(KERN_ERR "Data Write PLB Error\n");
442fc5e7097SDave Kleikamp 	if (mcsr & MCSR_TLBP)
443fc5e7097SDave Kleikamp 		printk(KERN_ERR "TLB Parity Error\n");
444fc5e7097SDave Kleikamp 	if (mcsr & MCSR_ICP) {
445fc5e7097SDave Kleikamp 		flush_instruction_cache();
446fc5e7097SDave Kleikamp 		printk(KERN_ERR "I-Cache Parity Error\n");
447fc5e7097SDave Kleikamp 	}
448fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DCSP)
449fc5e7097SDave Kleikamp 		printk(KERN_ERR "D-Cache Search Parity Error\n");
450fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_GPR)
451fc5e7097SDave Kleikamp 		printk(KERN_ERR "GPR Parity Error\n");
452fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_FPR)
453fc5e7097SDave Kleikamp 		printk(KERN_ERR "FPR Parity Error\n");
454fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_IPR)
455fc5e7097SDave Kleikamp 		printk(KERN_ERR "Machine Check exception is imprecise\n");
456fc5e7097SDave Kleikamp 
457fc5e7097SDave Kleikamp 	/* Clear MCSR */
458fc5e7097SDave Kleikamp 	mtspr(SPRN_MCSR, mcsr);
459fc5e7097SDave Kleikamp 
460fc5e7097SDave Kleikamp 	return 0;
461fc5e7097SDave Kleikamp }
46214cf11afSPaul Mackerras #elif defined(CONFIG_E500)
463fe04b112SScott Wood int machine_check_e500mc(struct pt_regs *regs)
464fe04b112SScott Wood {
465fe04b112SScott Wood 	unsigned long mcsr = mfspr(SPRN_MCSR);
466fe04b112SScott Wood 	unsigned long reason = mcsr;
467fe04b112SScott Wood 	int recoverable = 1;
468fe04b112SScott Wood 
46982a9a480SScott Wood 	if (reason & MCSR_LD) {
470cce1f106SShaohui Xie 		recoverable = fsl_rio_mcheck_exception(regs);
471cce1f106SShaohui Xie 		if (recoverable == 1)
472cce1f106SShaohui Xie 			goto silent_out;
473cce1f106SShaohui Xie 	}
474cce1f106SShaohui Xie 
475fe04b112SScott Wood 	printk("Machine check in kernel mode.\n");
476fe04b112SScott Wood 	printk("Caused by (from MCSR=%lx): ", reason);
477fe04b112SScott Wood 
478fe04b112SScott Wood 	if (reason & MCSR_MCP)
479fe04b112SScott Wood 		printk("Machine Check Signal\n");
480fe04b112SScott Wood 
481fe04b112SScott Wood 	if (reason & MCSR_ICPERR) {
482fe04b112SScott Wood 		printk("Instruction Cache Parity Error\n");
483fe04b112SScott Wood 
484fe04b112SScott Wood 		/*
485fe04b112SScott Wood 		 * This is recoverable by invalidating the i-cache.
486fe04b112SScott Wood 		 */
487fe04b112SScott Wood 		mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI);
488fe04b112SScott Wood 		while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI)
489fe04b112SScott Wood 			;
490fe04b112SScott Wood 
491fe04b112SScott Wood 		/*
492fe04b112SScott Wood 		 * This will generally be accompanied by an instruction
493fe04b112SScott Wood 		 * fetch error report -- only treat MCSR_IF as fatal
494fe04b112SScott Wood 		 * if it wasn't due to an L1 parity error.
495fe04b112SScott Wood 		 */
496fe04b112SScott Wood 		reason &= ~MCSR_IF;
497fe04b112SScott Wood 	}
498fe04b112SScott Wood 
499fe04b112SScott Wood 	if (reason & MCSR_DCPERR_MC) {
500fe04b112SScott Wood 		printk("Data Cache Parity Error\n");
50137caf9f2SKumar Gala 
50237caf9f2SKumar Gala 		/*
50337caf9f2SKumar Gala 		 * In write shadow mode we auto-recover from the error, but it
50437caf9f2SKumar Gala 		 * may still get logged and cause a machine check.  We should
50537caf9f2SKumar Gala 		 * only treat the non-write shadow case as non-recoverable.
50637caf9f2SKumar Gala 		 */
50737caf9f2SKumar Gala 		if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS))
508fe04b112SScott Wood 			recoverable = 0;
509fe04b112SScott Wood 	}
510fe04b112SScott Wood 
511fe04b112SScott Wood 	if (reason & MCSR_L2MMU_MHIT) {
512fe04b112SScott Wood 		printk("Hit on multiple TLB entries\n");
513fe04b112SScott Wood 		recoverable = 0;
514fe04b112SScott Wood 	}
515fe04b112SScott Wood 
516fe04b112SScott Wood 	if (reason & MCSR_NMI)
517fe04b112SScott Wood 		printk("Non-maskable interrupt\n");
518fe04b112SScott Wood 
519fe04b112SScott Wood 	if (reason & MCSR_IF) {
520fe04b112SScott Wood 		printk("Instruction Fetch Error Report\n");
521fe04b112SScott Wood 		recoverable = 0;
522fe04b112SScott Wood 	}
523fe04b112SScott Wood 
524fe04b112SScott Wood 	if (reason & MCSR_LD) {
525fe04b112SScott Wood 		printk("Load Error Report\n");
526fe04b112SScott Wood 		recoverable = 0;
527fe04b112SScott Wood 	}
528fe04b112SScott Wood 
529fe04b112SScott Wood 	if (reason & MCSR_ST) {
530fe04b112SScott Wood 		printk("Store Error Report\n");
531fe04b112SScott Wood 		recoverable = 0;
532fe04b112SScott Wood 	}
533fe04b112SScott Wood 
534fe04b112SScott Wood 	if (reason & MCSR_LDG) {
535fe04b112SScott Wood 		printk("Guarded Load Error Report\n");
536fe04b112SScott Wood 		recoverable = 0;
537fe04b112SScott Wood 	}
538fe04b112SScott Wood 
539fe04b112SScott Wood 	if (reason & MCSR_TLBSYNC)
540fe04b112SScott Wood 		printk("Simultaneous tlbsync operations\n");
541fe04b112SScott Wood 
542fe04b112SScott Wood 	if (reason & MCSR_BSL2_ERR) {
543fe04b112SScott Wood 		printk("Level 2 Cache Error\n");
544fe04b112SScott Wood 		recoverable = 0;
545fe04b112SScott Wood 	}
546fe04b112SScott Wood 
547fe04b112SScott Wood 	if (reason & MCSR_MAV) {
548fe04b112SScott Wood 		u64 addr;
549fe04b112SScott Wood 
550fe04b112SScott Wood 		addr = mfspr(SPRN_MCAR);
551fe04b112SScott Wood 		addr |= (u64)mfspr(SPRN_MCARU) << 32;
552fe04b112SScott Wood 
553fe04b112SScott Wood 		printk("Machine Check %s Address: %#llx\n",
554fe04b112SScott Wood 		       reason & MCSR_MEA ? "Effective" : "Physical", addr);
555fe04b112SScott Wood 	}
556fe04b112SScott Wood 
557cce1f106SShaohui Xie silent_out:
558fe04b112SScott Wood 	mtspr(SPRN_MCSR, mcsr);
559fe04b112SScott Wood 	return mfspr(SPRN_MCSR) == 0 && recoverable;
560fe04b112SScott Wood }
561fe04b112SScott Wood 
56247c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs)
56347c0bd1aSBenjamin Herrenschmidt {
56447c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
56547c0bd1aSBenjamin Herrenschmidt 
566cce1f106SShaohui Xie 	if (reason & MCSR_BUS_RBERR) {
567cce1f106SShaohui Xie 		if (fsl_rio_mcheck_exception(regs))
568cce1f106SShaohui Xie 			return 1;
5694e0e3435SHongtao Jia 		if (fsl_pci_mcheck_exception(regs))
5704e0e3435SHongtao Jia 			return 1;
571cce1f106SShaohui Xie 	}
572cce1f106SShaohui Xie 
57314cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
57414cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
57514cf11afSPaul Mackerras 
57614cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
57714cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
57814cf11afSPaul Mackerras 	if (reason & MCSR_ICPERR)
57914cf11afSPaul Mackerras 		printk("Instruction Cache Parity Error\n");
58014cf11afSPaul Mackerras 	if (reason & MCSR_DCP_PERR)
58114cf11afSPaul Mackerras 		printk("Data Cache Push Parity Error\n");
58214cf11afSPaul Mackerras 	if (reason & MCSR_DCPERR)
58314cf11afSPaul Mackerras 		printk("Data Cache Parity Error\n");
58414cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IAERR)
58514cf11afSPaul Mackerras 		printk("Bus - Instruction Address Error\n");
58614cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RAERR)
58714cf11afSPaul Mackerras 		printk("Bus - Read Address Error\n");
58814cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WAERR)
58914cf11afSPaul Mackerras 		printk("Bus - Write Address Error\n");
59014cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IBERR)
59114cf11afSPaul Mackerras 		printk("Bus - Instruction Data Error\n");
59214cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RBERR)
59314cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
59414cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WBERR)
59514cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
59614cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IPERR)
59714cf11afSPaul Mackerras 		printk("Bus - Instruction Parity Error\n");
59814cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RPERR)
59914cf11afSPaul Mackerras 		printk("Bus - Read Parity Error\n");
60047c0bd1aSBenjamin Herrenschmidt 
60147c0bd1aSBenjamin Herrenschmidt 	return 0;
60247c0bd1aSBenjamin Herrenschmidt }
6034490c06bSKumar Gala 
6044490c06bSKumar Gala int machine_check_generic(struct pt_regs *regs)
6054490c06bSKumar Gala {
6064490c06bSKumar Gala 	return 0;
6074490c06bSKumar Gala }
60814cf11afSPaul Mackerras #elif defined(CONFIG_E200)
60947c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs)
61047c0bd1aSBenjamin Herrenschmidt {
61147c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
61247c0bd1aSBenjamin Herrenschmidt 
61314cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
61414cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
61514cf11afSPaul Mackerras 
61614cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
61714cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
61814cf11afSPaul Mackerras 	if (reason & MCSR_CP_PERR)
61914cf11afSPaul Mackerras 		printk("Cache Push Parity Error\n");
62014cf11afSPaul Mackerras 	if (reason & MCSR_CPERR)
62114cf11afSPaul Mackerras 		printk("Cache Parity Error\n");
62214cf11afSPaul Mackerras 	if (reason & MCSR_EXCP_ERR)
62314cf11afSPaul Mackerras 		printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
62414cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IRERR)
62514cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on instruction fetch\n");
62614cf11afSPaul Mackerras 	if (reason & MCSR_BUS_DRERR)
62714cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on data load\n");
62814cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WRERR)
62914cf11afSPaul Mackerras 		printk("Bus - Write Bus Error on buffered store or cache line push\n");
63047c0bd1aSBenjamin Herrenschmidt 
63147c0bd1aSBenjamin Herrenschmidt 	return 0;
63247c0bd1aSBenjamin Herrenschmidt }
63347c0bd1aSBenjamin Herrenschmidt #else
63447c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs)
63547c0bd1aSBenjamin Herrenschmidt {
63647c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
63747c0bd1aSBenjamin Herrenschmidt 
63814cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
63914cf11afSPaul Mackerras 	printk("Caused by (from SRR1=%lx): ", reason);
64014cf11afSPaul Mackerras 	switch (reason & 0x601F0000) {
64114cf11afSPaul Mackerras 	case 0x80000:
64214cf11afSPaul Mackerras 		printk("Machine check signal\n");
64314cf11afSPaul Mackerras 		break;
64414cf11afSPaul Mackerras 	case 0:		/* for 601 */
64514cf11afSPaul Mackerras 	case 0x40000:
64614cf11afSPaul Mackerras 	case 0x140000:	/* 7450 MSS error and TEA */
64714cf11afSPaul Mackerras 		printk("Transfer error ack signal\n");
64814cf11afSPaul Mackerras 		break;
64914cf11afSPaul Mackerras 	case 0x20000:
65014cf11afSPaul Mackerras 		printk("Data parity error signal\n");
65114cf11afSPaul Mackerras 		break;
65214cf11afSPaul Mackerras 	case 0x10000:
65314cf11afSPaul Mackerras 		printk("Address parity error signal\n");
65414cf11afSPaul Mackerras 		break;
65514cf11afSPaul Mackerras 	case 0x20000000:
65614cf11afSPaul Mackerras 		printk("L1 Data Cache error\n");
65714cf11afSPaul Mackerras 		break;
65814cf11afSPaul Mackerras 	case 0x40000000:
65914cf11afSPaul Mackerras 		printk("L1 Instruction Cache error\n");
66014cf11afSPaul Mackerras 		break;
66114cf11afSPaul Mackerras 	case 0x00100000:
66214cf11afSPaul Mackerras 		printk("L2 data cache parity error\n");
66314cf11afSPaul Mackerras 		break;
66414cf11afSPaul Mackerras 	default:
66514cf11afSPaul Mackerras 		printk("Unknown values in msr\n");
66614cf11afSPaul Mackerras 	}
66775918a4bSOlof Johansson 	return 0;
66875918a4bSOlof Johansson }
66947c0bd1aSBenjamin Herrenschmidt #endif /* everything else */
67075918a4bSOlof Johansson 
67175918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs)
67275918a4bSOlof Johansson {
673ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
67475918a4bSOlof Johansson 	int recover = 0;
67575918a4bSOlof Johansson 
67689713ed1SAnton Blanchard 	__get_cpu_var(irq_stat).mce_exceptions++;
67789713ed1SAnton Blanchard 
67847c0bd1aSBenjamin Herrenschmidt 	/* See if any machine dependent calls. In theory, we would want
67947c0bd1aSBenjamin Herrenschmidt 	 * to call the CPU first, and call the ppc_md. one if the CPU
68047c0bd1aSBenjamin Herrenschmidt 	 * one returns a positive number. However there is existing code
68147c0bd1aSBenjamin Herrenschmidt 	 * that assumes the board gets a first chance, so let's keep it
68247c0bd1aSBenjamin Herrenschmidt 	 * that way for now and fix things later. --BenH.
68347c0bd1aSBenjamin Herrenschmidt 	 */
68475918a4bSOlof Johansson 	if (ppc_md.machine_check_exception)
68575918a4bSOlof Johansson 		recover = ppc_md.machine_check_exception(regs);
68647c0bd1aSBenjamin Herrenschmidt 	else if (cur_cpu_spec->machine_check)
68747c0bd1aSBenjamin Herrenschmidt 		recover = cur_cpu_spec->machine_check(regs);
68875918a4bSOlof Johansson 
68947c0bd1aSBenjamin Herrenschmidt 	if (recover > 0)
690ba12eedeSLi Zhong 		goto bail;
69175918a4bSOlof Johansson 
69275918a4bSOlof Johansson #if defined(CONFIG_8xx) && defined(CONFIG_PCI)
69347c0bd1aSBenjamin Herrenschmidt 	/* the qspan pci read routines can cause machine checks -- Cort
69447c0bd1aSBenjamin Herrenschmidt 	 *
69547c0bd1aSBenjamin Herrenschmidt 	 * yuck !!! that totally needs to go away ! There are better ways
69647c0bd1aSBenjamin Herrenschmidt 	 * to deal with that than having a wart in the mcheck handler.
69747c0bd1aSBenjamin Herrenschmidt 	 * -- BenH
69847c0bd1aSBenjamin Herrenschmidt 	 */
69975918a4bSOlof Johansson 	bad_page_fault(regs, regs->dar, SIGBUS);
700ba12eedeSLi Zhong 	goto bail;
70175918a4bSOlof Johansson #endif
70275918a4bSOlof Johansson 
703a443506bSAnton Blanchard 	if (debugger_fault_handler(regs))
704ba12eedeSLi Zhong 		goto bail;
70575918a4bSOlof Johansson 
70675918a4bSOlof Johansson 	if (check_io_access(regs))
707ba12eedeSLi Zhong 		goto bail;
70875918a4bSOlof Johansson 
7098dad3f92SPaul Mackerras 	die("Machine check", regs, SIGBUS);
71014cf11afSPaul Mackerras 
71114cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
71214cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
71314cf11afSPaul Mackerras 		panic("Unrecoverable Machine check");
714ba12eedeSLi Zhong 
715ba12eedeSLi Zhong bail:
716ba12eedeSLi Zhong 	exception_exit(prev_state);
71714cf11afSPaul Mackerras }
71814cf11afSPaul Mackerras 
71914cf11afSPaul Mackerras void SMIException(struct pt_regs *regs)
72014cf11afSPaul Mackerras {
72114cf11afSPaul Mackerras 	die("System Management Interrupt", regs, SIGABRT);
72214cf11afSPaul Mackerras }
72314cf11afSPaul Mackerras 
724dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs)
72514cf11afSPaul Mackerras {
726ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
727ba12eedeSLi Zhong 
72814cf11afSPaul Mackerras 	printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
72914cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap);
73014cf11afSPaul Mackerras 
73114cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
732ba12eedeSLi Zhong 
733ba12eedeSLi Zhong 	exception_exit(prev_state);
73414cf11afSPaul Mackerras }
73514cf11afSPaul Mackerras 
736dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs)
73714cf11afSPaul Mackerras {
738ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
739ba12eedeSLi Zhong 
74014cf11afSPaul Mackerras 	if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
74114cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
742ba12eedeSLi Zhong 		goto bail;
74314cf11afSPaul Mackerras 	if (debugger_iabr_match(regs))
744ba12eedeSLi Zhong 		goto bail;
74514cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
746ba12eedeSLi Zhong 
747ba12eedeSLi Zhong bail:
748ba12eedeSLi Zhong 	exception_exit(prev_state);
74914cf11afSPaul Mackerras }
75014cf11afSPaul Mackerras 
75114cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs)
75214cf11afSPaul Mackerras {
75314cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
75414cf11afSPaul Mackerras }
75514cf11afSPaul Mackerras 
7568dad3f92SPaul Mackerras void __kprobes single_step_exception(struct pt_regs *regs)
75714cf11afSPaul Mackerras {
758ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
759ba12eedeSLi Zhong 
7602538c2d0SK.Prasad 	clear_single_step(regs);
76114cf11afSPaul Mackerras 
76214cf11afSPaul Mackerras 	if (notify_die(DIE_SSTEP, "single_step", regs, 5,
76314cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
764ba12eedeSLi Zhong 		goto bail;
76514cf11afSPaul Mackerras 	if (debugger_sstep(regs))
766ba12eedeSLi Zhong 		goto bail;
76714cf11afSPaul Mackerras 
76814cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
769ba12eedeSLi Zhong 
770ba12eedeSLi Zhong bail:
771ba12eedeSLi Zhong 	exception_exit(prev_state);
77214cf11afSPaul Mackerras }
77314cf11afSPaul Mackerras 
77414cf11afSPaul Mackerras /*
77514cf11afSPaul Mackerras  * After we have successfully emulated an instruction, we have to
77614cf11afSPaul Mackerras  * check if the instruction was being single-stepped, and if so,
77714cf11afSPaul Mackerras  * pretend we got a single-step exception.  This was pointed out
77814cf11afSPaul Mackerras  * by Kumar Gala.  -- paulus
77914cf11afSPaul Mackerras  */
7808dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs)
78114cf11afSPaul Mackerras {
7822538c2d0SK.Prasad 	if (single_stepping(regs))
7832538c2d0SK.Prasad 		single_step_exception(regs);
78414cf11afSPaul Mackerras }
78514cf11afSPaul Mackerras 
7865fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr)
787dc1c1ca3SStephen Rothwell {
7885fad293bSKumar Gala 	int ret = 0;
789dc1c1ca3SStephen Rothwell 
790dc1c1ca3SStephen Rothwell 	/* Invalid operation */
791dc1c1ca3SStephen Rothwell 	if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
7925fad293bSKumar Gala 		ret = FPE_FLTINV;
793dc1c1ca3SStephen Rothwell 
794dc1c1ca3SStephen Rothwell 	/* Overflow */
795dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
7965fad293bSKumar Gala 		ret = FPE_FLTOVF;
797dc1c1ca3SStephen Rothwell 
798dc1c1ca3SStephen Rothwell 	/* Underflow */
799dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
8005fad293bSKumar Gala 		ret = FPE_FLTUND;
801dc1c1ca3SStephen Rothwell 
802dc1c1ca3SStephen Rothwell 	/* Divide by zero */
803dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
8045fad293bSKumar Gala 		ret = FPE_FLTDIV;
805dc1c1ca3SStephen Rothwell 
806dc1c1ca3SStephen Rothwell 	/* Inexact result */
807dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
8085fad293bSKumar Gala 		ret = FPE_FLTRES;
8095fad293bSKumar Gala 
8105fad293bSKumar Gala 	return ret;
8115fad293bSKumar Gala }
8125fad293bSKumar Gala 
8135fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs)
8145fad293bSKumar Gala {
8155fad293bSKumar Gala 	int code = 0;
8165fad293bSKumar Gala 
8175fad293bSKumar Gala 	flush_fp_to_thread(current);
8185fad293bSKumar Gala 
8195fad293bSKumar Gala 	code = __parse_fpscr(current->thread.fpscr.val);
820dc1c1ca3SStephen Rothwell 
821dc1c1ca3SStephen Rothwell 	_exception(SIGFPE, regs, code, regs->nip);
822dc1c1ca3SStephen Rothwell }
823dc1c1ca3SStephen Rothwell 
824dc1c1ca3SStephen Rothwell /*
825dc1c1ca3SStephen Rothwell  * Illegal instruction emulation support.  Originally written to
82614cf11afSPaul Mackerras  * provide the PVR to user applications using the mfspr rd, PVR.
82714cf11afSPaul Mackerras  * Return non-zero if we can't emulate, or -EFAULT if the associated
82814cf11afSPaul Mackerras  * memory access caused an access fault.  Return zero on success.
82914cf11afSPaul Mackerras  *
83014cf11afSPaul Mackerras  * There are a couple of ways to do this, either "decode" the instruction
83114cf11afSPaul Mackerras  * or directly match lots of bits.  In this case, matching lots of
83214cf11afSPaul Mackerras  * bits is faster and easier.
83386417780SPaul Mackerras  *
83414cf11afSPaul Mackerras  */
83514cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword)
83614cf11afSPaul Mackerras {
83714cf11afSPaul Mackerras 	u8 rT = (instword >> 21) & 0x1f;
83814cf11afSPaul Mackerras 	u8 rA = (instword >> 16) & 0x1f;
83914cf11afSPaul Mackerras 	u8 NB_RB = (instword >> 11) & 0x1f;
84014cf11afSPaul Mackerras 	u32 num_bytes;
84114cf11afSPaul Mackerras 	unsigned long EA;
84214cf11afSPaul Mackerras 	int pos = 0;
84314cf11afSPaul Mackerras 
84414cf11afSPaul Mackerras 	/* Early out if we are an invalid form of lswx */
84516c57b36SKumar Gala 	if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
84614cf11afSPaul Mackerras 		if ((rT == rA) || (rT == NB_RB))
84714cf11afSPaul Mackerras 			return -EINVAL;
84814cf11afSPaul Mackerras 
84914cf11afSPaul Mackerras 	EA = (rA == 0) ? 0 : regs->gpr[rA];
85014cf11afSPaul Mackerras 
85116c57b36SKumar Gala 	switch (instword & PPC_INST_STRING_MASK) {
85216c57b36SKumar Gala 		case PPC_INST_LSWX:
85316c57b36SKumar Gala 		case PPC_INST_STSWX:
85414cf11afSPaul Mackerras 			EA += NB_RB;
85514cf11afSPaul Mackerras 			num_bytes = regs->xer & 0x7f;
85614cf11afSPaul Mackerras 			break;
85716c57b36SKumar Gala 		case PPC_INST_LSWI:
85816c57b36SKumar Gala 		case PPC_INST_STSWI:
85914cf11afSPaul Mackerras 			num_bytes = (NB_RB == 0) ? 32 : NB_RB;
86014cf11afSPaul Mackerras 			break;
86114cf11afSPaul Mackerras 		default:
86214cf11afSPaul Mackerras 			return -EINVAL;
86314cf11afSPaul Mackerras 	}
86414cf11afSPaul Mackerras 
86514cf11afSPaul Mackerras 	while (num_bytes != 0)
86614cf11afSPaul Mackerras 	{
86714cf11afSPaul Mackerras 		u8 val;
86814cf11afSPaul Mackerras 		u32 shift = 8 * (3 - (pos & 0x3));
86914cf11afSPaul Mackerras 
87080aa0fb4SJames Yang 		/* if process is 32-bit, clear upper 32 bits of EA */
87180aa0fb4SJames Yang 		if ((regs->msr & MSR_64BIT) == 0)
87280aa0fb4SJames Yang 			EA &= 0xFFFFFFFF;
87380aa0fb4SJames Yang 
87416c57b36SKumar Gala 		switch ((instword & PPC_INST_STRING_MASK)) {
87516c57b36SKumar Gala 			case PPC_INST_LSWX:
87616c57b36SKumar Gala 			case PPC_INST_LSWI:
87714cf11afSPaul Mackerras 				if (get_user(val, (u8 __user *)EA))
87814cf11afSPaul Mackerras 					return -EFAULT;
87914cf11afSPaul Mackerras 				/* first time updating this reg,
88014cf11afSPaul Mackerras 				 * zero it out */
88114cf11afSPaul Mackerras 				if (pos == 0)
88214cf11afSPaul Mackerras 					regs->gpr[rT] = 0;
88314cf11afSPaul Mackerras 				regs->gpr[rT] |= val << shift;
88414cf11afSPaul Mackerras 				break;
88516c57b36SKumar Gala 			case PPC_INST_STSWI:
88616c57b36SKumar Gala 			case PPC_INST_STSWX:
88714cf11afSPaul Mackerras 				val = regs->gpr[rT] >> shift;
88814cf11afSPaul Mackerras 				if (put_user(val, (u8 __user *)EA))
88914cf11afSPaul Mackerras 					return -EFAULT;
89014cf11afSPaul Mackerras 				break;
89114cf11afSPaul Mackerras 		}
89214cf11afSPaul Mackerras 		/* move EA to next address */
89314cf11afSPaul Mackerras 		EA += 1;
89414cf11afSPaul Mackerras 		num_bytes--;
89514cf11afSPaul Mackerras 
89614cf11afSPaul Mackerras 		/* manage our position within the register */
89714cf11afSPaul Mackerras 		if (++pos == 4) {
89814cf11afSPaul Mackerras 			pos = 0;
89914cf11afSPaul Mackerras 			if (++rT == 32)
90014cf11afSPaul Mackerras 				rT = 0;
90114cf11afSPaul Mackerras 		}
90214cf11afSPaul Mackerras 	}
90314cf11afSPaul Mackerras 
90414cf11afSPaul Mackerras 	return 0;
90514cf11afSPaul Mackerras }
90614cf11afSPaul Mackerras 
907c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
908c3412dcbSWill Schmidt {
909c3412dcbSWill Schmidt 	u32 ra,rs;
910c3412dcbSWill Schmidt 	unsigned long tmp;
911c3412dcbSWill Schmidt 
912c3412dcbSWill Schmidt 	ra = (instword >> 16) & 0x1f;
913c3412dcbSWill Schmidt 	rs = (instword >> 21) & 0x1f;
914c3412dcbSWill Schmidt 
915c3412dcbSWill Schmidt 	tmp = regs->gpr[rs];
916c3412dcbSWill Schmidt 	tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
917c3412dcbSWill Schmidt 	tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
918c3412dcbSWill Schmidt 	tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
919c3412dcbSWill Schmidt 	regs->gpr[ra] = tmp;
920c3412dcbSWill Schmidt 
921c3412dcbSWill Schmidt 	return 0;
922c3412dcbSWill Schmidt }
923c3412dcbSWill Schmidt 
924c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword)
925c1469f13SKumar Gala {
926c1469f13SKumar Gala 	u8 rT = (instword >> 21) & 0x1f;
927c1469f13SKumar Gala 	u8 rA = (instword >> 16) & 0x1f;
928c1469f13SKumar Gala 	u8 rB = (instword >> 11) & 0x1f;
929c1469f13SKumar Gala 	u8 BC = (instword >> 6) & 0x1f;
930c1469f13SKumar Gala 	u8 bit;
931c1469f13SKumar Gala 	unsigned long tmp;
932c1469f13SKumar Gala 
933c1469f13SKumar Gala 	tmp = (rA == 0) ? 0 : regs->gpr[rA];
934c1469f13SKumar Gala 	bit = (regs->ccr >> (31 - BC)) & 0x1;
935c1469f13SKumar Gala 
936c1469f13SKumar Gala 	regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
937c1469f13SKumar Gala 
938c1469f13SKumar Gala 	return 0;
939c1469f13SKumar Gala }
940c1469f13SKumar Gala 
9416ce6c629SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
9426ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int cause)
9436ce6c629SMichael Neuling {
9446ce6c629SMichael Neuling         /* If we're emulating a load/store in an active transaction, we cannot
9456ce6c629SMichael Neuling          * emulate it as the kernel operates in transaction suspended context.
9466ce6c629SMichael Neuling          * We need to abort the transaction.  This creates a persistent TM
9476ce6c629SMichael Neuling          * abort so tell the user what caused it with a new code.
9486ce6c629SMichael Neuling 	 */
9496ce6c629SMichael Neuling 	if (MSR_TM_TRANSACTIONAL(regs->msr)) {
9506ce6c629SMichael Neuling 		tm_enable();
9516ce6c629SMichael Neuling 		tm_abort(cause);
9526ce6c629SMichael Neuling 		return true;
9536ce6c629SMichael Neuling 	}
9546ce6c629SMichael Neuling 	return false;
9556ce6c629SMichael Neuling }
9566ce6c629SMichael Neuling #else
9576ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int reason)
9586ce6c629SMichael Neuling {
9596ce6c629SMichael Neuling 	return false;
9606ce6c629SMichael Neuling }
9616ce6c629SMichael Neuling #endif
9626ce6c629SMichael Neuling 
96314cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs)
96414cf11afSPaul Mackerras {
96514cf11afSPaul Mackerras 	u32 instword;
96614cf11afSPaul Mackerras 	u32 rd;
96714cf11afSPaul Mackerras 
9684288e343SAnton Blanchard 	if (!user_mode(regs))
96914cf11afSPaul Mackerras 		return -EINVAL;
97014cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
97114cf11afSPaul Mackerras 
97214cf11afSPaul Mackerras 	if (get_user(instword, (u32 __user *)(regs->nip)))
97314cf11afSPaul Mackerras 		return -EFAULT;
97414cf11afSPaul Mackerras 
97514cf11afSPaul Mackerras 	/* Emulate the mfspr rD, PVR. */
97616c57b36SKumar Gala 	if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
977eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mfpvr, regs);
97814cf11afSPaul Mackerras 		rd = (instword >> 21) & 0x1f;
97914cf11afSPaul Mackerras 		regs->gpr[rd] = mfspr(SPRN_PVR);
98014cf11afSPaul Mackerras 		return 0;
98114cf11afSPaul Mackerras 	}
98214cf11afSPaul Mackerras 
98314cf11afSPaul Mackerras 	/* Emulating the dcba insn is just a no-op.  */
98480947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
985eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(dcba, regs);
98614cf11afSPaul Mackerras 		return 0;
98780947e7cSGeert Uytterhoeven 	}
98814cf11afSPaul Mackerras 
98914cf11afSPaul Mackerras 	/* Emulate the mcrxr insn.  */
99016c57b36SKumar Gala 	if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
99186417780SPaul Mackerras 		int shift = (instword >> 21) & 0x1c;
99214cf11afSPaul Mackerras 		unsigned long msk = 0xf0000000UL >> shift;
99314cf11afSPaul Mackerras 
994eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mcrxr, regs);
99514cf11afSPaul Mackerras 		regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
99614cf11afSPaul Mackerras 		regs->xer &= ~0xf0000000UL;
99714cf11afSPaul Mackerras 		return 0;
99814cf11afSPaul Mackerras 	}
99914cf11afSPaul Mackerras 
100014cf11afSPaul Mackerras 	/* Emulate load/store string insn. */
100180947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
10026ce6c629SMichael Neuling 		if (tm_abort_check(regs,
10036ce6c629SMichael Neuling 				   TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
10046ce6c629SMichael Neuling 			return -EINVAL;
1005eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(string, regs);
100614cf11afSPaul Mackerras 		return emulate_string_inst(regs, instword);
100780947e7cSGeert Uytterhoeven 	}
100814cf11afSPaul Mackerras 
1009c3412dcbSWill Schmidt 	/* Emulate the popcntb (Population Count Bytes) instruction. */
101016c57b36SKumar Gala 	if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
1011eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(popcntb, regs);
1012c3412dcbSWill Schmidt 		return emulate_popcntb_inst(regs, instword);
1013c3412dcbSWill Schmidt 	}
1014c3412dcbSWill Schmidt 
1015c1469f13SKumar Gala 	/* Emulate isel (Integer Select) instruction */
101616c57b36SKumar Gala 	if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
1017eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(isel, regs);
1018c1469f13SKumar Gala 		return emulate_isel(regs, instword);
1019c1469f13SKumar Gala 	}
1020c1469f13SKumar Gala 
1021efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
1022efcac658SAlexey Kardashevskiy 	/* Emulate the mfspr rD, DSCR. */
102373d2fb75SAnton Blanchard 	if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) ==
102473d2fb75SAnton Blanchard 		PPC_INST_MFSPR_DSCR_USER) ||
102573d2fb75SAnton Blanchard 	     ((instword & PPC_INST_MFSPR_DSCR_MASK) ==
102673d2fb75SAnton Blanchard 		PPC_INST_MFSPR_DSCR)) &&
1027efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
1028efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mfdscr, regs);
1029efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
1030efcac658SAlexey Kardashevskiy 		regs->gpr[rd] = mfspr(SPRN_DSCR);
1031efcac658SAlexey Kardashevskiy 		return 0;
1032efcac658SAlexey Kardashevskiy 	}
1033efcac658SAlexey Kardashevskiy 	/* Emulate the mtspr DSCR, rD. */
103473d2fb75SAnton Blanchard 	if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) ==
103573d2fb75SAnton Blanchard 		PPC_INST_MTSPR_DSCR_USER) ||
103673d2fb75SAnton Blanchard 	     ((instword & PPC_INST_MTSPR_DSCR_MASK) ==
103773d2fb75SAnton Blanchard 		PPC_INST_MTSPR_DSCR)) &&
1038efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
1039efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mtdscr, regs);
1040efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
104100ca0de0SAnton Blanchard 		current->thread.dscr = regs->gpr[rd];
1042efcac658SAlexey Kardashevskiy 		current->thread.dscr_inherit = 1;
104300ca0de0SAnton Blanchard 		mtspr(SPRN_DSCR, current->thread.dscr);
1044efcac658SAlexey Kardashevskiy 		return 0;
1045efcac658SAlexey Kardashevskiy 	}
1046efcac658SAlexey Kardashevskiy #endif
1047efcac658SAlexey Kardashevskiy 
104814cf11afSPaul Mackerras 	return -EINVAL;
104914cf11afSPaul Mackerras }
105014cf11afSPaul Mackerras 
105173c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr)
105214cf11afSPaul Mackerras {
105373c9ceabSJeremy Fitzhardinge 	return is_kernel_addr(addr);
105414cf11afSPaul Mackerras }
105514cf11afSPaul Mackerras 
10563a3b5aa6SKevin Hao #ifdef CONFIG_MATH_EMULATION
10573a3b5aa6SKevin Hao static int emulate_math(struct pt_regs *regs)
10583a3b5aa6SKevin Hao {
10593a3b5aa6SKevin Hao 	int ret;
10603a3b5aa6SKevin Hao 	extern int do_mathemu(struct pt_regs *regs);
10613a3b5aa6SKevin Hao 
10623a3b5aa6SKevin Hao 	ret = do_mathemu(regs);
10633a3b5aa6SKevin Hao 	if (ret >= 0)
10643a3b5aa6SKevin Hao 		PPC_WARN_EMULATED(math, regs);
10653a3b5aa6SKevin Hao 
10663a3b5aa6SKevin Hao 	switch (ret) {
10673a3b5aa6SKevin Hao 	case 0:
10683a3b5aa6SKevin Hao 		emulate_single_step(regs);
10693a3b5aa6SKevin Hao 		return 0;
10703a3b5aa6SKevin Hao 	case 1: {
10713a3b5aa6SKevin Hao 			int code = 0;
10723a3b5aa6SKevin Hao 			code = __parse_fpscr(current->thread.fpscr.val);
10733a3b5aa6SKevin Hao 			_exception(SIGFPE, regs, code, regs->nip);
10743a3b5aa6SKevin Hao 			return 0;
10753a3b5aa6SKevin Hao 		}
10763a3b5aa6SKevin Hao 	case -EFAULT:
10773a3b5aa6SKevin Hao 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
10783a3b5aa6SKevin Hao 		return 0;
10793a3b5aa6SKevin Hao 	}
10803a3b5aa6SKevin Hao 
10813a3b5aa6SKevin Hao 	return -1;
10823a3b5aa6SKevin Hao }
10833a3b5aa6SKevin Hao #else
10843a3b5aa6SKevin Hao static inline int emulate_math(struct pt_regs *regs) { return -1; }
10853a3b5aa6SKevin Hao #endif
10863a3b5aa6SKevin Hao 
10878dad3f92SPaul Mackerras void __kprobes program_check_exception(struct pt_regs *regs)
108814cf11afSPaul Mackerras {
1089ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
109014cf11afSPaul Mackerras 	unsigned int reason = get_reason(regs);
109114cf11afSPaul Mackerras 
1092aa42c69cSKim Phillips 	/* We can now get here via a FP Unavailable exception if the core
109304903a30SKumar Gala 	 * has no FPU, in that case the reason flags will be 0 */
109414cf11afSPaul Mackerras 
109514cf11afSPaul Mackerras 	if (reason & REASON_FP) {
109614cf11afSPaul Mackerras 		/* IEEE FP exception */
1097dc1c1ca3SStephen Rothwell 		parse_fpe(regs);
1098ba12eedeSLi Zhong 		goto bail;
10998dad3f92SPaul Mackerras 	}
11008dad3f92SPaul Mackerras 	if (reason & REASON_TRAP) {
1101ba797b28SJason Wessel 		/* Debugger is first in line to stop recursive faults in
1102ba797b28SJason Wessel 		 * rcu_lock, notify_die, or atomic_notifier_call_chain */
1103ba797b28SJason Wessel 		if (debugger_bpt(regs))
1104ba12eedeSLi Zhong 			goto bail;
1105ba797b28SJason Wessel 
110614cf11afSPaul Mackerras 		/* trap exception */
1107dc1c1ca3SStephen Rothwell 		if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
1108dc1c1ca3SStephen Rothwell 				== NOTIFY_STOP)
1109ba12eedeSLi Zhong 			goto bail;
111073c9ceabSJeremy Fitzhardinge 
111173c9ceabSJeremy Fitzhardinge 		if (!(regs->msr & MSR_PR) &&  /* not user-mode */
1112608e2619SHeiko Carstens 		    report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
111314cf11afSPaul Mackerras 			regs->nip += 4;
1114ba12eedeSLi Zhong 			goto bail;
111514cf11afSPaul Mackerras 		}
11168dad3f92SPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
1117ba12eedeSLi Zhong 		goto bail;
11188dad3f92SPaul Mackerras 	}
1119bc2a9408SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1120bc2a9408SMichael Neuling 	if (reason & REASON_TM) {
1121bc2a9408SMichael Neuling 		/* This is a TM "Bad Thing Exception" program check.
1122bc2a9408SMichael Neuling 		 * This occurs when:
1123bc2a9408SMichael Neuling 		 * -  An rfid/hrfid/mtmsrd attempts to cause an illegal
1124bc2a9408SMichael Neuling 		 *    transition in TM states.
1125bc2a9408SMichael Neuling 		 * -  A trechkpt is attempted when transactional.
1126bc2a9408SMichael Neuling 		 * -  A treclaim is attempted when non transactional.
1127bc2a9408SMichael Neuling 		 * -  A tend is illegally attempted.
1128bc2a9408SMichael Neuling 		 * -  writing a TM SPR when transactional.
1129bc2a9408SMichael Neuling 		 */
1130bc2a9408SMichael Neuling 		if (!user_mode(regs) &&
1131bc2a9408SMichael Neuling 		    report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
1132bc2a9408SMichael Neuling 			regs->nip += 4;
1133ba12eedeSLi Zhong 			goto bail;
1134bc2a9408SMichael Neuling 		}
1135bc2a9408SMichael Neuling 		/* If usermode caused this, it's done something illegal and
1136bc2a9408SMichael Neuling 		 * gets a SIGILL slap on the wrist.  We call it an illegal
1137bc2a9408SMichael Neuling 		 * operand to distinguish from the instruction just being bad
1138bc2a9408SMichael Neuling 		 * (e.g. executing a 'tend' on a CPU without TM!); it's an
1139bc2a9408SMichael Neuling 		 * illegal /placement/ of a valid instruction.
1140bc2a9408SMichael Neuling 		 */
1141bc2a9408SMichael Neuling 		if (user_mode(regs)) {
1142bc2a9408SMichael Neuling 			_exception(SIGILL, regs, ILL_ILLOPN, regs->nip);
1143ba12eedeSLi Zhong 			goto bail;
1144bc2a9408SMichael Neuling 		} else {
1145bc2a9408SMichael Neuling 			printk(KERN_EMERG "Unexpected TM Bad Thing exception "
1146bc2a9408SMichael Neuling 			       "at %lx (msr 0x%x)\n", regs->nip, reason);
1147bc2a9408SMichael Neuling 			die("Unrecoverable exception", regs, SIGABRT);
1148bc2a9408SMichael Neuling 		}
1149bc2a9408SMichael Neuling 	}
1150bc2a9408SMichael Neuling #endif
11518dad3f92SPaul Mackerras 
1152b3f6a459SMichael Ellerman 	/*
1153b3f6a459SMichael Ellerman 	 * If we took the program check in the kernel skip down to sending a
1154b3f6a459SMichael Ellerman 	 * SIGILL. The subsequent cases all relate to emulating instructions
1155b3f6a459SMichael Ellerman 	 * which we should only do for userspace. We also do not want to enable
1156b3f6a459SMichael Ellerman 	 * interrupts for kernel faults because that might lead to further
1157b3f6a459SMichael Ellerman 	 * faults, and loose the context of the original exception.
1158b3f6a459SMichael Ellerman 	 */
1159b3f6a459SMichael Ellerman 	if (!user_mode(regs))
1160b3f6a459SMichael Ellerman 		goto sigill;
1161b3f6a459SMichael Ellerman 
1162a3512b2dSBenjamin Herrenschmidt 	/* We restore the interrupt state now */
1163a3512b2dSBenjamin Herrenschmidt 	if (!arch_irq_disabled_regs(regs))
1164cd8a5673SPaul Mackerras 		local_irq_enable();
1165cd8a5673SPaul Mackerras 
116604903a30SKumar Gala 	/* (reason & REASON_ILLEGAL) would be the obvious thing here,
116704903a30SKumar Gala 	 * but there seems to be a hardware bug on the 405GP (RevD)
116804903a30SKumar Gala 	 * that means ESR is sometimes set incorrectly - either to
116904903a30SKumar Gala 	 * ESR_DST (!?) or 0.  In the process of chasing this with the
117004903a30SKumar Gala 	 * hardware people - not sure if it can happen on any illegal
117104903a30SKumar Gala 	 * instruction or only on FP instructions, whether there is a
11724e63f8edSBenjamin Herrenschmidt 	 * pattern to occurrences etc. -dgibson 31/Mar/2003
11734e63f8edSBenjamin Herrenschmidt 	 */
11743a3b5aa6SKevin Hao 	if (!emulate_math(regs))
1175ba12eedeSLi Zhong 		goto bail;
117604903a30SKumar Gala 
11778dad3f92SPaul Mackerras 	/* Try to emulate it if we should. */
11788dad3f92SPaul Mackerras 	if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
117914cf11afSPaul Mackerras 		switch (emulate_instruction(regs)) {
118014cf11afSPaul Mackerras 		case 0:
118114cf11afSPaul Mackerras 			regs->nip += 4;
118214cf11afSPaul Mackerras 			emulate_single_step(regs);
1183ba12eedeSLi Zhong 			goto bail;
118414cf11afSPaul Mackerras 		case -EFAULT:
118514cf11afSPaul Mackerras 			_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1186ba12eedeSLi Zhong 			goto bail;
11878dad3f92SPaul Mackerras 		}
11888dad3f92SPaul Mackerras 	}
11898dad3f92SPaul Mackerras 
1190b3f6a459SMichael Ellerman sigill:
119114cf11afSPaul Mackerras 	if (reason & REASON_PRIVILEGED)
119214cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
119314cf11afSPaul Mackerras 	else
119414cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1195ba12eedeSLi Zhong 
1196ba12eedeSLi Zhong bail:
1197ba12eedeSLi Zhong 	exception_exit(prev_state);
119814cf11afSPaul Mackerras }
119914cf11afSPaul Mackerras 
1200bf593907SPaul Mackerras /*
1201bf593907SPaul Mackerras  * This occurs when running in hypervisor mode on POWER6 or later
1202bf593907SPaul Mackerras  * and an illegal instruction is encountered.
1203bf593907SPaul Mackerras  */
1204bf593907SPaul Mackerras void __kprobes emulation_assist_interrupt(struct pt_regs *regs)
1205bf593907SPaul Mackerras {
1206bf593907SPaul Mackerras 	regs->msr |= REASON_ILLEGAL;
1207bf593907SPaul Mackerras 	program_check_exception(regs);
1208bf593907SPaul Mackerras }
1209bf593907SPaul Mackerras 
1210dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs)
121114cf11afSPaul Mackerras {
1212ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
12134393c4f6SBenjamin Herrenschmidt 	int sig, code, fixed = 0;
121414cf11afSPaul Mackerras 
1215a3512b2dSBenjamin Herrenschmidt 	/* We restore the interrupt state now */
1216a3512b2dSBenjamin Herrenschmidt 	if (!arch_irq_disabled_regs(regs))
1217a3512b2dSBenjamin Herrenschmidt 		local_irq_enable();
1218a3512b2dSBenjamin Herrenschmidt 
12196ce6c629SMichael Neuling 	if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT))
12206ce6c629SMichael Neuling 		goto bail;
12216ce6c629SMichael Neuling 
1222e9370ae1SPaul Mackerras 	/* we don't implement logging of alignment exceptions */
1223e9370ae1SPaul Mackerras 	if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
122414cf11afSPaul Mackerras 		fixed = fix_alignment(regs);
122514cf11afSPaul Mackerras 
122614cf11afSPaul Mackerras 	if (fixed == 1) {
122714cf11afSPaul Mackerras 		regs->nip += 4;	/* skip over emulated instruction */
122814cf11afSPaul Mackerras 		emulate_single_step(regs);
1229ba12eedeSLi Zhong 		goto bail;
123014cf11afSPaul Mackerras 	}
123114cf11afSPaul Mackerras 
123214cf11afSPaul Mackerras 	/* Operand address was bad */
123314cf11afSPaul Mackerras 	if (fixed == -EFAULT) {
12344393c4f6SBenjamin Herrenschmidt 		sig = SIGSEGV;
12354393c4f6SBenjamin Herrenschmidt 		code = SEGV_ACCERR;
12364393c4f6SBenjamin Herrenschmidt 	} else {
12374393c4f6SBenjamin Herrenschmidt 		sig = SIGBUS;
12384393c4f6SBenjamin Herrenschmidt 		code = BUS_ADRALN;
123914cf11afSPaul Mackerras 	}
12404393c4f6SBenjamin Herrenschmidt 	if (user_mode(regs))
12414393c4f6SBenjamin Herrenschmidt 		_exception(sig, regs, code, regs->dar);
12424393c4f6SBenjamin Herrenschmidt 	else
12434393c4f6SBenjamin Herrenschmidt 		bad_page_fault(regs, regs->dar, sig);
1244ba12eedeSLi Zhong 
1245ba12eedeSLi Zhong bail:
1246ba12eedeSLi Zhong 	exception_exit(prev_state);
124714cf11afSPaul Mackerras }
124814cf11afSPaul Mackerras 
124914cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs)
125014cf11afSPaul Mackerras {
125114cf11afSPaul Mackerras 	printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
125214cf11afSPaul Mackerras 	       current, regs->gpr[1]);
125314cf11afSPaul Mackerras 	debugger(regs);
125414cf11afSPaul Mackerras 	show_regs(regs);
125514cf11afSPaul Mackerras 	panic("kernel stack overflow");
125614cf11afSPaul Mackerras }
125714cf11afSPaul Mackerras 
125814cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs)
125914cf11afSPaul Mackerras {
126014cf11afSPaul Mackerras 	printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
126114cf11afSPaul Mackerras 	       regs->nip, regs->msr);
126214cf11afSPaul Mackerras 	debugger(regs);
126314cf11afSPaul Mackerras 	die("nonrecoverable exception", regs, SIGKILL);
126414cf11afSPaul Mackerras }
126514cf11afSPaul Mackerras 
126614cf11afSPaul Mackerras void trace_syscall(struct pt_regs *regs)
126714cf11afSPaul Mackerras {
126814cf11afSPaul Mackerras 	printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld    %s\n",
126919c5870cSAlexey Dobriyan 	       current, task_pid_nr(current), regs->nip, regs->link, regs->gpr[0],
127014cf11afSPaul Mackerras 	       regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted());
127114cf11afSPaul Mackerras }
127214cf11afSPaul Mackerras 
1273dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs)
1274dc1c1ca3SStephen Rothwell {
1275ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1276ba12eedeSLi Zhong 
1277dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
1278dc1c1ca3SStephen Rothwell 			  "%lx at %lx\n", regs->trap, regs->nip);
1279dc1c1ca3SStephen Rothwell 	die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
1280ba12eedeSLi Zhong 
1281ba12eedeSLi Zhong 	exception_exit(prev_state);
1282dc1c1ca3SStephen Rothwell }
1283dc1c1ca3SStephen Rothwell 
1284dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs)
1285dc1c1ca3SStephen Rothwell {
1286ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1287ba12eedeSLi Zhong 
1288dc1c1ca3SStephen Rothwell 	if (user_mode(regs)) {
1289dc1c1ca3SStephen Rothwell 		/* A user program has executed an altivec instruction,
1290dc1c1ca3SStephen Rothwell 		   but this kernel doesn't support altivec. */
1291dc1c1ca3SStephen Rothwell 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1292ba12eedeSLi Zhong 		goto bail;
1293dc1c1ca3SStephen Rothwell 	}
12946c4841c2SAnton Blanchard 
1295dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
1296dc1c1ca3SStephen Rothwell 			"%lx at %lx\n", regs->trap, regs->nip);
1297dc1c1ca3SStephen Rothwell 	die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
1298ba12eedeSLi Zhong 
1299ba12eedeSLi Zhong bail:
1300ba12eedeSLi Zhong 	exception_exit(prev_state);
1301dc1c1ca3SStephen Rothwell }
1302dc1c1ca3SStephen Rothwell 
1303ce48b210SMichael Neuling void vsx_unavailable_exception(struct pt_regs *regs)
1304ce48b210SMichael Neuling {
1305ce48b210SMichael Neuling 	if (user_mode(regs)) {
1306ce48b210SMichael Neuling 		/* A user program has executed an vsx instruction,
1307ce48b210SMichael Neuling 		   but this kernel doesn't support vsx. */
1308ce48b210SMichael Neuling 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1309ce48b210SMichael Neuling 		return;
1310ce48b210SMichael Neuling 	}
1311ce48b210SMichael Neuling 
1312ce48b210SMichael Neuling 	printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1313ce48b210SMichael Neuling 			"%lx at %lx\n", regs->trap, regs->nip);
1314ce48b210SMichael Neuling 	die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1315ce48b210SMichael Neuling }
1316ce48b210SMichael Neuling 
13172517617eSMichael Neuling #ifdef CONFIG_PPC64
1318021424a1SMichael Ellerman void facility_unavailable_exception(struct pt_regs *regs)
1319d0c0c9a1SMichael Neuling {
1320021424a1SMichael Ellerman 	static char *facility_strings[] = {
13212517617eSMichael Neuling 		[FSCR_FP_LG] = "FPU",
13222517617eSMichael Neuling 		[FSCR_VECVSX_LG] = "VMX/VSX",
13232517617eSMichael Neuling 		[FSCR_DSCR_LG] = "DSCR",
13242517617eSMichael Neuling 		[FSCR_PM_LG] = "PMU SPRs",
13252517617eSMichael Neuling 		[FSCR_BHRB_LG] = "BHRB",
13262517617eSMichael Neuling 		[FSCR_TM_LG] = "TM",
13272517617eSMichael Neuling 		[FSCR_EBB_LG] = "EBB",
13282517617eSMichael Neuling 		[FSCR_TAR_LG] = "TAR",
1329021424a1SMichael Ellerman 	};
13302517617eSMichael Neuling 	char *facility = "unknown";
1331021424a1SMichael Ellerman 	u64 value;
13322517617eSMichael Neuling 	u8 status;
13332517617eSMichael Neuling 	bool hv;
1334021424a1SMichael Ellerman 
13352517617eSMichael Neuling 	hv = (regs->trap == 0xf80);
13362517617eSMichael Neuling 	if (hv)
1337b14b6260SMichael Ellerman 		value = mfspr(SPRN_HFSCR);
13382517617eSMichael Neuling 	else
13392517617eSMichael Neuling 		value = mfspr(SPRN_FSCR);
13402517617eSMichael Neuling 
13412517617eSMichael Neuling 	status = value >> 56;
13422517617eSMichael Neuling 	if (status == FSCR_DSCR_LG) {
13432517617eSMichael Neuling 		/* User is acessing the DSCR.  Set the inherit bit and allow
13442517617eSMichael Neuling 		 * the user to set it directly in future by setting via the
1345*bc683a7eSMichael Neuling 		 * FSCR DSCR bit.  We always leave HFSCR DSCR set.
13462517617eSMichael Neuling 		 */
13472517617eSMichael Neuling 		current->thread.dscr_inherit = 1;
13482517617eSMichael Neuling 		mtspr(SPRN_FSCR, value | FSCR_DSCR);
13492517617eSMichael Neuling 		return;
1350b14b6260SMichael Ellerman 	}
1351b14b6260SMichael Ellerman 
13522517617eSMichael Neuling 	if ((status < ARRAY_SIZE(facility_strings)) &&
13532517617eSMichael Neuling 	    facility_strings[status])
13542517617eSMichael Neuling 		facility = facility_strings[status];
1355021424a1SMichael Ellerman 
1356d0c0c9a1SMichael Neuling 	/* We restore the interrupt state now */
1357d0c0c9a1SMichael Neuling 	if (!arch_irq_disabled_regs(regs))
1358d0c0c9a1SMichael Neuling 		local_irq_enable();
1359d0c0c9a1SMichael Neuling 
1360b14b6260SMichael Ellerman 	pr_err("%sFacility '%s' unavailable, exception at 0x%lx, MSR=%lx\n",
13612517617eSMichael Neuling 	       hv ? "Hypervisor " : "", facility, regs->nip, regs->msr);
1362d0c0c9a1SMichael Neuling 
1363d0c0c9a1SMichael Neuling 	if (user_mode(regs)) {
1364d0c0c9a1SMichael Neuling 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1365d0c0c9a1SMichael Neuling 		return;
1366d0c0c9a1SMichael Neuling 	}
1367d0c0c9a1SMichael Neuling 
1368021424a1SMichael Ellerman 	die("Unexpected facility unavailable exception", regs, SIGABRT);
1369d0c0c9a1SMichael Neuling }
13702517617eSMichael Neuling #endif
1371d0c0c9a1SMichael Neuling 
1372f54db641SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1373f54db641SMichael Neuling 
1374f54db641SMichael Neuling extern void do_load_up_fpu(struct pt_regs *regs);
1375f54db641SMichael Neuling 
1376f54db641SMichael Neuling void fp_unavailable_tm(struct pt_regs *regs)
1377f54db641SMichael Neuling {
1378f54db641SMichael Neuling 	/* Note:  This does not handle any kind of FP laziness. */
1379f54db641SMichael Neuling 
1380f54db641SMichael Neuling 	TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n",
1381f54db641SMichael Neuling 		 regs->nip, regs->msr);
1382f54db641SMichael Neuling 	tm_enable();
1383f54db641SMichael Neuling 
1384f54db641SMichael Neuling         /* We can only have got here if the task started using FP after
1385f54db641SMichael Neuling          * beginning the transaction.  So, the transactional regs are just a
1386f54db641SMichael Neuling          * copy of the checkpointed ones.  But, we still need to recheckpoint
1387f54db641SMichael Neuling          * as we're enabling FP for the process; it will return, abort the
1388f54db641SMichael Neuling          * transaction, and probably retry but now with FP enabled.  So the
1389f54db641SMichael Neuling          * checkpointed FP registers need to be loaded.
1390f54db641SMichael Neuling 	 */
1391f54db641SMichael Neuling 	tm_reclaim(&current->thread, current->thread.regs->msr,
1392f54db641SMichael Neuling 		   TM_CAUSE_FAC_UNAV);
1393f54db641SMichael Neuling 	/* Reclaim didn't save out any FPRs to transact_fprs. */
1394f54db641SMichael Neuling 
1395f54db641SMichael Neuling 	/* Enable FP for the task: */
1396f54db641SMichael Neuling 	regs->msr |= (MSR_FP | current->thread.fpexc_mode);
1397f54db641SMichael Neuling 
1398f54db641SMichael Neuling 	/* This loads and recheckpoints the FP registers from
1399f54db641SMichael Neuling 	 * thread.fpr[].  They will remain in registers after the
1400f54db641SMichael Neuling 	 * checkpoint so we don't need to reload them after.
1401f54db641SMichael Neuling 	 */
1402f54db641SMichael Neuling 	tm_recheckpoint(&current->thread, regs->msr);
1403f54db641SMichael Neuling }
1404f54db641SMichael Neuling 
1405f54db641SMichael Neuling #ifdef CONFIG_ALTIVEC
1406f54db641SMichael Neuling extern void do_load_up_altivec(struct pt_regs *regs);
1407f54db641SMichael Neuling 
1408f54db641SMichael Neuling void altivec_unavailable_tm(struct pt_regs *regs)
1409f54db641SMichael Neuling {
1410f54db641SMichael Neuling 	/* See the comments in fp_unavailable_tm().  This function operates
1411f54db641SMichael Neuling 	 * the same way.
1412f54db641SMichael Neuling 	 */
1413f54db641SMichael Neuling 
1414f54db641SMichael Neuling 	TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx,"
1415f54db641SMichael Neuling 		 "MSR=%lx\n",
1416f54db641SMichael Neuling 		 regs->nip, regs->msr);
1417f54db641SMichael Neuling 	tm_enable();
1418f54db641SMichael Neuling 	tm_reclaim(&current->thread, current->thread.regs->msr,
1419f54db641SMichael Neuling 		   TM_CAUSE_FAC_UNAV);
1420f54db641SMichael Neuling 	regs->msr |= MSR_VEC;
1421f54db641SMichael Neuling 	tm_recheckpoint(&current->thread, regs->msr);
1422f54db641SMichael Neuling 	current->thread.used_vr = 1;
1423f54db641SMichael Neuling }
1424f54db641SMichael Neuling #endif
1425f54db641SMichael Neuling 
1426f54db641SMichael Neuling #ifdef CONFIG_VSX
1427f54db641SMichael Neuling void vsx_unavailable_tm(struct pt_regs *regs)
1428f54db641SMichael Neuling {
1429f54db641SMichael Neuling 	/* See the comments in fp_unavailable_tm().  This works similarly,
1430f54db641SMichael Neuling 	 * though we're loading both FP and VEC registers in here.
1431f54db641SMichael Neuling 	 *
1432f54db641SMichael Neuling 	 * If FP isn't in use, load FP regs.  If VEC isn't in use, load VEC
1433f54db641SMichael Neuling 	 * regs.  Either way, set MSR_VSX.
1434f54db641SMichael Neuling 	 */
1435f54db641SMichael Neuling 
1436f54db641SMichael Neuling 	TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx,"
1437f54db641SMichael Neuling 		 "MSR=%lx\n",
1438f54db641SMichael Neuling 		 regs->nip, regs->msr);
1439f54db641SMichael Neuling 
1440f54db641SMichael Neuling 	tm_enable();
1441f54db641SMichael Neuling 	/* This reclaims FP and/or VR regs if they're already enabled */
1442f54db641SMichael Neuling 	tm_reclaim(&current->thread, current->thread.regs->msr,
1443f54db641SMichael Neuling 		   TM_CAUSE_FAC_UNAV);
1444f54db641SMichael Neuling 
1445f54db641SMichael Neuling 	regs->msr |= MSR_VEC | MSR_FP | current->thread.fpexc_mode |
1446f54db641SMichael Neuling 		MSR_VSX;
1447f54db641SMichael Neuling 	/* This loads & recheckpoints FP and VRs. */
1448f54db641SMichael Neuling 	tm_recheckpoint(&current->thread, regs->msr);
1449f54db641SMichael Neuling 	current->thread.used_vsr = 1;
1450f54db641SMichael Neuling }
1451f54db641SMichael Neuling #endif
1452f54db641SMichael Neuling #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1453f54db641SMichael Neuling 
1454dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs)
1455dc1c1ca3SStephen Rothwell {
145689713ed1SAnton Blanchard 	__get_cpu_var(irq_stat).pmu_irqs++;
145789713ed1SAnton Blanchard 
1458dc1c1ca3SStephen Rothwell 	perf_irq(regs);
1459dc1c1ca3SStephen Rothwell }
1460dc1c1ca3SStephen Rothwell 
14618dad3f92SPaul Mackerras #ifdef CONFIG_8xx
146214cf11afSPaul Mackerras void SoftwareEmulation(struct pt_regs *regs)
146314cf11afSPaul Mackerras {
146414cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
146514cf11afSPaul Mackerras 
146614cf11afSPaul Mackerras 	if (!user_mode(regs)) {
146714cf11afSPaul Mackerras 		debugger(regs);
146814cf11afSPaul Mackerras 		die("Kernel Mode Software FPU Emulation", regs, SIGFPE);
146914cf11afSPaul Mackerras 	}
147014cf11afSPaul Mackerras 
14713a3b5aa6SKevin Hao 	if (!emulate_math(regs))
14723a3b5aa6SKevin Hao 		return;
14735fad293bSKumar Gala 
14745fad293bSKumar Gala 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
147514cf11afSPaul Mackerras }
14768dad3f92SPaul Mackerras #endif /* CONFIG_8xx */
147714cf11afSPaul Mackerras 
1478172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
14793bffb652SDave Kleikamp static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
14803bffb652SDave Kleikamp {
14813bffb652SDave Kleikamp 	int changed = 0;
14823bffb652SDave Kleikamp 	/*
14833bffb652SDave Kleikamp 	 * Determine the cause of the debug event, clear the
14843bffb652SDave Kleikamp 	 * event flags and send a trap to the handler. Torez
14853bffb652SDave Kleikamp 	 */
14863bffb652SDave Kleikamp 	if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
14873bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
14883bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
14893bffb652SDave Kleikamp 		current->thread.dbcr2 &= ~DBCR2_DAC12MODE;
14903bffb652SDave Kleikamp #endif
14913bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, TRAP_HWBKPT,
14923bffb652SDave Kleikamp 			     5);
14933bffb652SDave Kleikamp 		changed |= 0x01;
14943bffb652SDave Kleikamp 	}  else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
14953bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
14963bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, TRAP_HWBKPT,
14973bffb652SDave Kleikamp 			     6);
14983bffb652SDave Kleikamp 		changed |= 0x01;
14993bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC1) {
15003bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC1;
15013bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
15023bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, TRAP_HWBKPT,
15033bffb652SDave Kleikamp 			     1);
15043bffb652SDave Kleikamp 		changed |= 0x01;
15053bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC2) {
15063bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC2;
15073bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, TRAP_HWBKPT,
15083bffb652SDave Kleikamp 			     2);
15093bffb652SDave Kleikamp 		changed |= 0x01;
15103bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC3) {
15113bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC3;
15123bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
15133bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, TRAP_HWBKPT,
15143bffb652SDave Kleikamp 			     3);
15153bffb652SDave Kleikamp 		changed |= 0x01;
15163bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC4) {
15173bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC4;
15183bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, TRAP_HWBKPT,
15193bffb652SDave Kleikamp 			     4);
15203bffb652SDave Kleikamp 		changed |= 0x01;
15213bffb652SDave Kleikamp 	}
15223bffb652SDave Kleikamp 	/*
15233bffb652SDave Kleikamp 	 * At the point this routine was called, the MSR(DE) was turned off.
15243bffb652SDave Kleikamp 	 * Check all other debug flags and see if that bit needs to be turned
15253bffb652SDave Kleikamp 	 * back on or not.
15263bffb652SDave Kleikamp 	 */
15273bffb652SDave Kleikamp 	if (DBCR_ACTIVE_EVENTS(current->thread.dbcr0, current->thread.dbcr1))
15283bffb652SDave Kleikamp 		regs->msr |= MSR_DE;
15293bffb652SDave Kleikamp 	else
15303bffb652SDave Kleikamp 		/* Make sure the IDM flag is off */
15313bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IDM;
15323bffb652SDave Kleikamp 
15333bffb652SDave Kleikamp 	if (changed & 0x01)
15343bffb652SDave Kleikamp 		mtspr(SPRN_DBCR0, current->thread.dbcr0);
15353bffb652SDave Kleikamp }
153614cf11afSPaul Mackerras 
1537f8279621SKumar Gala void __kprobes DebugException(struct pt_regs *regs, unsigned long debug_status)
153814cf11afSPaul Mackerras {
15393bffb652SDave Kleikamp 	current->thread.dbsr = debug_status;
15403bffb652SDave Kleikamp 
1541ec097c84SRoland McGrath 	/* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1542ec097c84SRoland McGrath 	 * on server, it stops on the target of the branch. In order to simulate
1543ec097c84SRoland McGrath 	 * the server behaviour, we thus restart right away with a single step
1544ec097c84SRoland McGrath 	 * instead of stopping here when hitting a BT
1545ec097c84SRoland McGrath 	 */
1546ec097c84SRoland McGrath 	if (debug_status & DBSR_BT) {
1547ec097c84SRoland McGrath 		regs->msr &= ~MSR_DE;
1548ec097c84SRoland McGrath 
1549ec097c84SRoland McGrath 		/* Disable BT */
1550ec097c84SRoland McGrath 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1551ec097c84SRoland McGrath 		/* Clear the BT event */
1552ec097c84SRoland McGrath 		mtspr(SPRN_DBSR, DBSR_BT);
1553ec097c84SRoland McGrath 
1554ec097c84SRoland McGrath 		/* Do the single step trick only when coming from userspace */
1555ec097c84SRoland McGrath 		if (user_mode(regs)) {
1556ec097c84SRoland McGrath 			current->thread.dbcr0 &= ~DBCR0_BT;
1557ec097c84SRoland McGrath 			current->thread.dbcr0 |= DBCR0_IDM | DBCR0_IC;
1558ec097c84SRoland McGrath 			regs->msr |= MSR_DE;
1559ec097c84SRoland McGrath 			return;
1560ec097c84SRoland McGrath 		}
1561ec097c84SRoland McGrath 
1562ec097c84SRoland McGrath 		if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1563ec097c84SRoland McGrath 			       5, SIGTRAP) == NOTIFY_STOP) {
1564ec097c84SRoland McGrath 			return;
1565ec097c84SRoland McGrath 		}
1566ec097c84SRoland McGrath 		if (debugger_sstep(regs))
1567ec097c84SRoland McGrath 			return;
1568ec097c84SRoland McGrath 	} else if (debug_status & DBSR_IC) { 	/* Instruction complete */
156914cf11afSPaul Mackerras 		regs->msr &= ~MSR_DE;
1570f8279621SKumar Gala 
157114cf11afSPaul Mackerras 		/* Disable instruction completion */
157214cf11afSPaul Mackerras 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
157314cf11afSPaul Mackerras 		/* Clear the instruction completion event */
157414cf11afSPaul Mackerras 		mtspr(SPRN_DBSR, DBSR_IC);
1575f8279621SKumar Gala 
1576f8279621SKumar Gala 		if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1577f8279621SKumar Gala 			       5, SIGTRAP) == NOTIFY_STOP) {
157814cf11afSPaul Mackerras 			return;
157914cf11afSPaul Mackerras 		}
1580f8279621SKumar Gala 
1581f8279621SKumar Gala 		if (debugger_sstep(regs))
1582f8279621SKumar Gala 			return;
1583f8279621SKumar Gala 
15843bffb652SDave Kleikamp 		if (user_mode(regs)) {
15853bffb652SDave Kleikamp 			current->thread.dbcr0 &= ~DBCR0_IC;
15863bffb652SDave Kleikamp 			if (DBCR_ACTIVE_EVENTS(current->thread.dbcr0,
15873bffb652SDave Kleikamp 					       current->thread.dbcr1))
15883bffb652SDave Kleikamp 				regs->msr |= MSR_DE;
15893bffb652SDave Kleikamp 			else
15903bffb652SDave Kleikamp 				/* Make sure the IDM bit is off */
15913bffb652SDave Kleikamp 				current->thread.dbcr0 &= ~DBCR0_IDM;
15923bffb652SDave Kleikamp 		}
1593f8279621SKumar Gala 
1594f8279621SKumar Gala 		_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
15953bffb652SDave Kleikamp 	} else
15963bffb652SDave Kleikamp 		handle_debug(regs, debug_status);
159714cf11afSPaul Mackerras }
1598172ae2e7SDave Kleikamp #endif /* CONFIG_PPC_ADV_DEBUG_REGS */
159914cf11afSPaul Mackerras 
160014cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT)
160114cf11afSPaul Mackerras void TAUException(struct pt_regs *regs)
160214cf11afSPaul Mackerras {
160314cf11afSPaul Mackerras 	printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx    %s\n",
160414cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap, print_tainted());
160514cf11afSPaul Mackerras }
160614cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */
160714cf11afSPaul Mackerras 
160814cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC
1609dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs)
161014cf11afSPaul Mackerras {
161114cf11afSPaul Mackerras 	int err;
161214cf11afSPaul Mackerras 
161314cf11afSPaul Mackerras 	if (!user_mode(regs)) {
161414cf11afSPaul Mackerras 		printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
161514cf11afSPaul Mackerras 		       " at %lx\n", regs->nip);
16168dad3f92SPaul Mackerras 		die("Kernel VMX/Altivec assist exception", regs, SIGILL);
161714cf11afSPaul Mackerras 	}
161814cf11afSPaul Mackerras 
1619dc1c1ca3SStephen Rothwell 	flush_altivec_to_thread(current);
1620dc1c1ca3SStephen Rothwell 
1621eecff81dSAnton Blanchard 	PPC_WARN_EMULATED(altivec, regs);
162214cf11afSPaul Mackerras 	err = emulate_altivec(regs);
162314cf11afSPaul Mackerras 	if (err == 0) {
162414cf11afSPaul Mackerras 		regs->nip += 4;		/* skip emulated instruction */
162514cf11afSPaul Mackerras 		emulate_single_step(regs);
162614cf11afSPaul Mackerras 		return;
162714cf11afSPaul Mackerras 	}
162814cf11afSPaul Mackerras 
162914cf11afSPaul Mackerras 	if (err == -EFAULT) {
163014cf11afSPaul Mackerras 		/* got an error reading the instruction */
163114cf11afSPaul Mackerras 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
163214cf11afSPaul Mackerras 	} else {
163314cf11afSPaul Mackerras 		/* didn't recognize the instruction */
163414cf11afSPaul Mackerras 		/* XXX quick hack for now: set the non-Java bit in the VSCR */
163576462232SChristian Dietrich 		printk_ratelimited(KERN_ERR "Unrecognized altivec instruction "
163614cf11afSPaul Mackerras 				   "in %s at %lx\n", current->comm, regs->nip);
163714cf11afSPaul Mackerras 		current->thread.vscr.u[3] |= 0x10000;
163814cf11afSPaul Mackerras 	}
163914cf11afSPaul Mackerras }
164014cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */
164114cf11afSPaul Mackerras 
1642ce48b210SMichael Neuling #ifdef CONFIG_VSX
1643ce48b210SMichael Neuling void vsx_assist_exception(struct pt_regs *regs)
1644ce48b210SMichael Neuling {
1645ce48b210SMichael Neuling 	if (!user_mode(regs)) {
1646ce48b210SMichael Neuling 		printk(KERN_EMERG "VSX assist exception in kernel mode"
1647ce48b210SMichael Neuling 		       " at %lx\n", regs->nip);
1648ce48b210SMichael Neuling 		die("Kernel VSX assist exception", regs, SIGILL);
1649ce48b210SMichael Neuling 	}
1650ce48b210SMichael Neuling 
1651ce48b210SMichael Neuling 	flush_vsx_to_thread(current);
1652ce48b210SMichael Neuling 	printk(KERN_INFO "VSX assist not supported at %lx\n", regs->nip);
1653ce48b210SMichael Neuling 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1654ce48b210SMichael Neuling }
1655ce48b210SMichael Neuling #endif /* CONFIG_VSX */
1656ce48b210SMichael Neuling 
165714cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE
165814cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address,
165914cf11afSPaul Mackerras 			   unsigned long error_code)
166014cf11afSPaul Mackerras {
166114cf11afSPaul Mackerras 	/* We treat cache locking instructions from the user
166214cf11afSPaul Mackerras 	 * as priv ops, in the future we could try to do
166314cf11afSPaul Mackerras 	 * something smarter
166414cf11afSPaul Mackerras 	 */
166514cf11afSPaul Mackerras 	if (error_code & (ESR_DLK|ESR_ILK))
166614cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
166714cf11afSPaul Mackerras 	return;
166814cf11afSPaul Mackerras }
166914cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */
167014cf11afSPaul Mackerras 
167114cf11afSPaul Mackerras #ifdef CONFIG_SPE
167214cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs)
167314cf11afSPaul Mackerras {
16746a800f36SLiu Yu 	extern int do_spe_mathemu(struct pt_regs *regs);
167514cf11afSPaul Mackerras 	unsigned long spefscr;
167614cf11afSPaul Mackerras 	int fpexc_mode;
167714cf11afSPaul Mackerras 	int code = 0;
16786a800f36SLiu Yu 	int err;
16796a800f36SLiu Yu 
1680685659eeSyu liu 	flush_spe_to_thread(current);
168114cf11afSPaul Mackerras 
168214cf11afSPaul Mackerras 	spefscr = current->thread.spefscr;
168314cf11afSPaul Mackerras 	fpexc_mode = current->thread.fpexc_mode;
168414cf11afSPaul Mackerras 
168514cf11afSPaul Mackerras 	if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
168614cf11afSPaul Mackerras 		code = FPE_FLTOVF;
168714cf11afSPaul Mackerras 	}
168814cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
168914cf11afSPaul Mackerras 		code = FPE_FLTUND;
169014cf11afSPaul Mackerras 	}
169114cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
169214cf11afSPaul Mackerras 		code = FPE_FLTDIV;
169314cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
169414cf11afSPaul Mackerras 		code = FPE_FLTINV;
169514cf11afSPaul Mackerras 	}
169614cf11afSPaul Mackerras 	else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
169714cf11afSPaul Mackerras 		code = FPE_FLTRES;
169814cf11afSPaul Mackerras 
16996a800f36SLiu Yu 	err = do_spe_mathemu(regs);
17006a800f36SLiu Yu 	if (err == 0) {
17016a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
17026a800f36SLiu Yu 		emulate_single_step(regs);
170314cf11afSPaul Mackerras 		return;
170414cf11afSPaul Mackerras 	}
17056a800f36SLiu Yu 
17066a800f36SLiu Yu 	if (err == -EFAULT) {
17076a800f36SLiu Yu 		/* got an error reading the instruction */
17086a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
17096a800f36SLiu Yu 	} else if (err == -EINVAL) {
17106a800f36SLiu Yu 		/* didn't recognize the instruction */
17116a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
17126a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
17136a800f36SLiu Yu 	} else {
17146a800f36SLiu Yu 		_exception(SIGFPE, regs, code, regs->nip);
17156a800f36SLiu Yu 	}
17166a800f36SLiu Yu 
17176a800f36SLiu Yu 	return;
17186a800f36SLiu Yu }
17196a800f36SLiu Yu 
17206a800f36SLiu Yu void SPEFloatingPointRoundException(struct pt_regs *regs)
17216a800f36SLiu Yu {
17226a800f36SLiu Yu 	extern int speround_handler(struct pt_regs *regs);
17236a800f36SLiu Yu 	int err;
17246a800f36SLiu Yu 
17256a800f36SLiu Yu 	preempt_disable();
17266a800f36SLiu Yu 	if (regs->msr & MSR_SPE)
17276a800f36SLiu Yu 		giveup_spe(current);
17286a800f36SLiu Yu 	preempt_enable();
17296a800f36SLiu Yu 
17306a800f36SLiu Yu 	regs->nip -= 4;
17316a800f36SLiu Yu 	err = speround_handler(regs);
17326a800f36SLiu Yu 	if (err == 0) {
17336a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
17346a800f36SLiu Yu 		emulate_single_step(regs);
17356a800f36SLiu Yu 		return;
17366a800f36SLiu Yu 	}
17376a800f36SLiu Yu 
17386a800f36SLiu Yu 	if (err == -EFAULT) {
17396a800f36SLiu Yu 		/* got an error reading the instruction */
17406a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
17416a800f36SLiu Yu 	} else if (err == -EINVAL) {
17426a800f36SLiu Yu 		/* didn't recognize the instruction */
17436a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
17446a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
17456a800f36SLiu Yu 	} else {
17466a800f36SLiu Yu 		_exception(SIGFPE, regs, 0, regs->nip);
17476a800f36SLiu Yu 		return;
17486a800f36SLiu Yu 	}
17496a800f36SLiu Yu }
175014cf11afSPaul Mackerras #endif
175114cf11afSPaul Mackerras 
1752dc1c1ca3SStephen Rothwell /*
1753dc1c1ca3SStephen Rothwell  * We enter here if we get an unrecoverable exception, that is, one
1754dc1c1ca3SStephen Rothwell  * that happened at a point where the RI (recoverable interrupt) bit
1755dc1c1ca3SStephen Rothwell  * in the MSR is 0.  This indicates that SRR0/1 are live, and that
1756dc1c1ca3SStephen Rothwell  * we therefore lost state by taking this exception.
1757dc1c1ca3SStephen Rothwell  */
1758dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs)
1759dc1c1ca3SStephen Rothwell {
1760dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1761dc1c1ca3SStephen Rothwell 	       regs->trap, regs->nip);
1762dc1c1ca3SStephen Rothwell 	die("Unrecoverable exception", regs, SIGABRT);
1763dc1c1ca3SStephen Rothwell }
1764dc1c1ca3SStephen Rothwell 
17651e18c17aSJason Gunthorpe #if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x)
176614cf11afSPaul Mackerras /*
176714cf11afSPaul Mackerras  * Default handler for a Watchdog exception,
176814cf11afSPaul Mackerras  * spins until a reboot occurs
176914cf11afSPaul Mackerras  */
177014cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
177114cf11afSPaul Mackerras {
177214cf11afSPaul Mackerras 	/* Generic WatchdogHandler, implement your own */
177314cf11afSPaul Mackerras 	mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
177414cf11afSPaul Mackerras 	return;
177514cf11afSPaul Mackerras }
177614cf11afSPaul Mackerras 
177714cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs)
177814cf11afSPaul Mackerras {
177914cf11afSPaul Mackerras 	printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
178014cf11afSPaul Mackerras 	WatchdogHandler(regs);
178114cf11afSPaul Mackerras }
178214cf11afSPaul Mackerras #endif
1783dc1c1ca3SStephen Rothwell 
1784dc1c1ca3SStephen Rothwell /*
1785dc1c1ca3SStephen Rothwell  * We enter here if we discover during exception entry that we are
1786dc1c1ca3SStephen Rothwell  * running in supervisor mode with a userspace value in the stack pointer.
1787dc1c1ca3SStephen Rothwell  */
1788dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs)
1789dc1c1ca3SStephen Rothwell {
1790dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1791dc1c1ca3SStephen Rothwell 	       regs->gpr[1], regs->nip);
1792dc1c1ca3SStephen Rothwell 	die("Bad kernel stack pointer", regs, SIGABRT);
1793dc1c1ca3SStephen Rothwell }
179414cf11afSPaul Mackerras 
179514cf11afSPaul Mackerras void __init trap_init(void)
179614cf11afSPaul Mackerras {
179714cf11afSPaul Mackerras }
179880947e7cSGeert Uytterhoeven 
179980947e7cSGeert Uytterhoeven 
180080947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS
180180947e7cSGeert Uytterhoeven 
180280947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type)	.type = { .name = #type }
180380947e7cSGeert Uytterhoeven 
180480947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = {
180580947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC
180680947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(altivec),
180780947e7cSGeert Uytterhoeven #endif
180880947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcba),
180980947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcbz),
181080947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(fp_pair),
181180947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(isel),
181280947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mcrxr),
181380947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mfpvr),
181480947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(multiple),
181580947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(popcntb),
181680947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(spe),
181780947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(string),
181880947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(unaligned),
181980947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION
182080947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(math),
182180947e7cSGeert Uytterhoeven #endif
182280947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX
182380947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(vsx),
182480947e7cSGeert Uytterhoeven #endif
1825efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
1826efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mfdscr),
1827efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mtdscr),
1828efcac658SAlexey Kardashevskiy #endif
182980947e7cSGeert Uytterhoeven };
183080947e7cSGeert Uytterhoeven 
183180947e7cSGeert Uytterhoeven u32 ppc_warn_emulated;
183280947e7cSGeert Uytterhoeven 
183380947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type)
183480947e7cSGeert Uytterhoeven {
183576462232SChristian Dietrich 	pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm,
183680947e7cSGeert Uytterhoeven 			    type);
183780947e7cSGeert Uytterhoeven }
183880947e7cSGeert Uytterhoeven 
183980947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void)
184080947e7cSGeert Uytterhoeven {
184180947e7cSGeert Uytterhoeven 	struct dentry *dir, *d;
184280947e7cSGeert Uytterhoeven 	unsigned int i;
184380947e7cSGeert Uytterhoeven 	struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
184480947e7cSGeert Uytterhoeven 
184580947e7cSGeert Uytterhoeven 	if (!powerpc_debugfs_root)
184680947e7cSGeert Uytterhoeven 		return -ENODEV;
184780947e7cSGeert Uytterhoeven 
184880947e7cSGeert Uytterhoeven 	dir = debugfs_create_dir("emulated_instructions",
184980947e7cSGeert Uytterhoeven 				 powerpc_debugfs_root);
185080947e7cSGeert Uytterhoeven 	if (!dir)
185180947e7cSGeert Uytterhoeven 		return -ENOMEM;
185280947e7cSGeert Uytterhoeven 
185380947e7cSGeert Uytterhoeven 	d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir,
185480947e7cSGeert Uytterhoeven 			       &ppc_warn_emulated);
185580947e7cSGeert Uytterhoeven 	if (!d)
185680947e7cSGeert Uytterhoeven 		goto fail;
185780947e7cSGeert Uytterhoeven 
185880947e7cSGeert Uytterhoeven 	for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
185980947e7cSGeert Uytterhoeven 		d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir,
186080947e7cSGeert Uytterhoeven 				       (u32 *)&entries[i].val.counter);
186180947e7cSGeert Uytterhoeven 		if (!d)
186280947e7cSGeert Uytterhoeven 			goto fail;
186380947e7cSGeert Uytterhoeven 	}
186480947e7cSGeert Uytterhoeven 
186580947e7cSGeert Uytterhoeven 	return 0;
186680947e7cSGeert Uytterhoeven 
186780947e7cSGeert Uytterhoeven fail:
186880947e7cSGeert Uytterhoeven 	debugfs_remove_recursive(dir);
186980947e7cSGeert Uytterhoeven 	return -ENOMEM;
187080947e7cSGeert Uytterhoeven }
187180947e7cSGeert Uytterhoeven 
187280947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init);
187380947e7cSGeert Uytterhoeven 
187480947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */
1875