12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later 214cf11afSPaul Mackerras /* 314cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 4fe04b112SScott Wood * Copyright 2007-2010 Freescale Semiconductor, Inc. 514cf11afSPaul Mackerras * 614cf11afSPaul Mackerras * Modified by Cort Dougan (cort@cs.nmt.edu) 714cf11afSPaul Mackerras * and Paul Mackerras (paulus@samba.org) 814cf11afSPaul Mackerras */ 914cf11afSPaul Mackerras 1014cf11afSPaul Mackerras /* 1114cf11afSPaul Mackerras * This file handles the architecture-dependent parts of hardware exceptions 1214cf11afSPaul Mackerras */ 1314cf11afSPaul Mackerras 1414cf11afSPaul Mackerras #include <linux/errno.h> 1514cf11afSPaul Mackerras #include <linux/sched.h> 16b17b0153SIngo Molnar #include <linux/sched/debug.h> 1714cf11afSPaul Mackerras #include <linux/kernel.h> 1814cf11afSPaul Mackerras #include <linux/mm.h> 1999cd1302SRam Pai #include <linux/pkeys.h> 2014cf11afSPaul Mackerras #include <linux/stddef.h> 2114cf11afSPaul Mackerras #include <linux/unistd.h> 228dad3f92SPaul Mackerras #include <linux/ptrace.h> 2314cf11afSPaul Mackerras #include <linux/user.h> 2414cf11afSPaul Mackerras #include <linux/interrupt.h> 2514cf11afSPaul Mackerras #include <linux/init.h> 268a39b05fSPaul Gortmaker #include <linux/extable.h> 278a39b05fSPaul Gortmaker #include <linux/module.h> /* print_modules */ 288dad3f92SPaul Mackerras #include <linux/prctl.h> 2914cf11afSPaul Mackerras #include <linux/delay.h> 3014cf11afSPaul Mackerras #include <linux/kprobes.h> 31cc532915SMichael Ellerman #include <linux/kexec.h> 325474c120SMichael Hanselmann #include <linux/backlight.h> 3373c9ceabSJeremy Fitzhardinge #include <linux/bug.h> 341eeb66a1SChristoph Hellwig #include <linux/kdebug.h> 3576462232SChristian Dietrich #include <linux/ratelimit.h> 36ba12eedeSLi Zhong #include <linux/context_tracking.h> 375080332cSMichael Neuling #include <linux/smp.h> 3835adacd6SNicholas Piggin #include <linux/console.h> 3935adacd6SNicholas Piggin #include <linux/kmsg_dump.h> 4014cf11afSPaul Mackerras 4180947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h> 427c0f6ba6SLinus Torvalds #include <linux/uaccess.h> 437644d581SMichael Ellerman #include <asm/debugfs.h> 443a96570fSNicholas Piggin #include <asm/interrupt.h> 4514cf11afSPaul Mackerras #include <asm/io.h> 4686417780SPaul Mackerras #include <asm/machdep.h> 4786417780SPaul Mackerras #include <asm/rtas.h> 48f7f6f4feSDavid Gibson #include <asm/pmc.h> 4914cf11afSPaul Mackerras #include <asm/reg.h> 5014cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT 5114cf11afSPaul Mackerras #include <asm/backlight.h> 5214cf11afSPaul Mackerras #endif 53dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 5486417780SPaul Mackerras #include <asm/firmware.h> 55dc1c1ca3SStephen Rothwell #include <asm/processor.h> 56dc1c1ca3SStephen Rothwell #endif 57c0ce7d08SDavid Wilder #include <asm/kexec.h> 5816c57b36SKumar Gala #include <asm/ppc-opcode.h> 59cce1f106SShaohui Xie #include <asm/rio.h> 60ebaeb5aeSMahesh Salgaonkar #include <asm/fadump.h> 61ae3a197eSDavid Howells #include <asm/switch_to.h> 62f54db641SMichael Neuling #include <asm/tm.h> 63ae3a197eSDavid Howells #include <asm/debug.h> 6442f5b4caSDaniel Axtens #include <asm/asm-prototypes.h> 65fd7bacbcSMahesh Salgaonkar #include <asm/hmi.h> 664e0e3435SHongtao Jia #include <sysdev/fsl_pci.h> 676cc89badSNaveen N. Rao #include <asm/kprobes.h> 68a99b9c5eSMurilo Opsfelder Araujo #include <asm/stacktrace.h> 69de3c83c2SMathieu Malaterre #include <asm/nmi.h> 70dc1c1ca3SStephen Rothwell 71da665885SThiago Jung Bauermann #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC_CORE) 725be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly; 735be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly; 745be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly; 755be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly; 765be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly; 779422de3eSMichael Neuling int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly; 785be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly; 7914cf11afSPaul Mackerras 8014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger); 8114cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi); 8214cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt); 8314cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep); 8414cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match); 859422de3eSMichael Neuling EXPORT_SYMBOL(__debugger_break_match); 8614cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler); 8714cf11afSPaul Mackerras #endif 8814cf11afSPaul Mackerras 898b3c34cfSMichael Neuling /* Transactional Memory trap debug */ 908b3c34cfSMichael Neuling #ifdef TM_DEBUG_SW 918b3c34cfSMichael Neuling #define TM_DEBUG(x...) printk(KERN_INFO x) 928b3c34cfSMichael Neuling #else 938b3c34cfSMichael Neuling #define TM_DEBUG(x...) do { } while(0) 948b3c34cfSMichael Neuling #endif 958b3c34cfSMichael Neuling 960f642d61SMurilo Opsfelder Araujo static const char *signame(int signr) 970f642d61SMurilo Opsfelder Araujo { 980f642d61SMurilo Opsfelder Araujo switch (signr) { 990f642d61SMurilo Opsfelder Araujo case SIGBUS: return "bus error"; 1000f642d61SMurilo Opsfelder Araujo case SIGFPE: return "floating point exception"; 1010f642d61SMurilo Opsfelder Araujo case SIGILL: return "illegal instruction"; 1020f642d61SMurilo Opsfelder Araujo case SIGSEGV: return "segfault"; 1030f642d61SMurilo Opsfelder Araujo case SIGTRAP: return "unhandled trap"; 1040f642d61SMurilo Opsfelder Araujo } 1050f642d61SMurilo Opsfelder Araujo 1060f642d61SMurilo Opsfelder Araujo return "unknown signal"; 1070f642d61SMurilo Opsfelder Araujo } 1080f642d61SMurilo Opsfelder Araujo 10914cf11afSPaul Mackerras /* 11014cf11afSPaul Mackerras * Trap & Exception support 11114cf11afSPaul Mackerras */ 11214cf11afSPaul Mackerras 1136031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT 1146031d9d9Santon@samba.org static void pmac_backlight_unblank(void) 1156031d9d9Santon@samba.org { 1166031d9d9Santon@samba.org mutex_lock(&pmac_backlight_mutex); 1176031d9d9Santon@samba.org if (pmac_backlight) { 1186031d9d9Santon@samba.org struct backlight_properties *props; 1196031d9d9Santon@samba.org 1206031d9d9Santon@samba.org props = &pmac_backlight->props; 1216031d9d9Santon@samba.org props->brightness = props->max_brightness; 1226031d9d9Santon@samba.org props->power = FB_BLANK_UNBLANK; 1236031d9d9Santon@samba.org backlight_update_status(pmac_backlight); 1246031d9d9Santon@samba.org } 1256031d9d9Santon@samba.org mutex_unlock(&pmac_backlight_mutex); 1266031d9d9Santon@samba.org } 1276031d9d9Santon@samba.org #else 1286031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { } 1296031d9d9Santon@samba.org #endif 1306031d9d9Santon@samba.org 1316fcd6baaSNicholas Piggin /* 1326fcd6baaSNicholas Piggin * If oops/die is expected to crash the machine, return true here. 1336fcd6baaSNicholas Piggin * 1346fcd6baaSNicholas Piggin * This should not be expected to be 100% accurate, there may be 1356fcd6baaSNicholas Piggin * notifiers registered or other unexpected conditions that may bring 1366fcd6baaSNicholas Piggin * down the kernel. Or if the current process in the kernel is holding 1376fcd6baaSNicholas Piggin * locks or has other critical state, the kernel may become effectively 1386fcd6baaSNicholas Piggin * unusable anyway. 1396fcd6baaSNicholas Piggin */ 1406fcd6baaSNicholas Piggin bool die_will_crash(void) 1416fcd6baaSNicholas Piggin { 1426fcd6baaSNicholas Piggin if (should_fadump_crash()) 1436fcd6baaSNicholas Piggin return true; 1446fcd6baaSNicholas Piggin if (kexec_should_crash(current)) 1456fcd6baaSNicholas Piggin return true; 1466fcd6baaSNicholas Piggin if (in_interrupt() || panic_on_oops || 1476fcd6baaSNicholas Piggin !current->pid || is_global_init(current)) 1486fcd6baaSNicholas Piggin return true; 1496fcd6baaSNicholas Piggin 1506fcd6baaSNicholas Piggin return false; 1516fcd6baaSNicholas Piggin } 1526fcd6baaSNicholas Piggin 153760ca4dcSAnton Blanchard static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED; 154760ca4dcSAnton Blanchard static int die_owner = -1; 155760ca4dcSAnton Blanchard static unsigned int die_nest_count; 156c0ce7d08SDavid Wilder static int die_counter; 157760ca4dcSAnton Blanchard 15835adacd6SNicholas Piggin extern void panic_flush_kmsg_start(void) 15935adacd6SNicholas Piggin { 16035adacd6SNicholas Piggin /* 16135adacd6SNicholas Piggin * These are mostly taken from kernel/panic.c, but tries to do 16235adacd6SNicholas Piggin * relatively minimal work. Don't use delay functions (TB may 16335adacd6SNicholas Piggin * be broken), don't crash dump (need to set a firmware log), 16435adacd6SNicholas Piggin * don't run notifiers. We do want to get some information to 16535adacd6SNicholas Piggin * Linux console. 16635adacd6SNicholas Piggin */ 16735adacd6SNicholas Piggin console_verbose(); 16835adacd6SNicholas Piggin bust_spinlocks(1); 16935adacd6SNicholas Piggin } 17035adacd6SNicholas Piggin 17135adacd6SNicholas Piggin extern void panic_flush_kmsg_end(void) 17235adacd6SNicholas Piggin { 17335adacd6SNicholas Piggin printk_safe_flush_on_panic(); 17435adacd6SNicholas Piggin kmsg_dump(KMSG_DUMP_PANIC); 17535adacd6SNicholas Piggin bust_spinlocks(0); 17635adacd6SNicholas Piggin debug_locks_off(); 177de6da1e8SFeng Tang console_flush_on_panic(CONSOLE_FLUSH_PENDING); 17835adacd6SNicholas Piggin } 17935adacd6SNicholas Piggin 18003465f89SNicholas Piggin static unsigned long oops_begin(struct pt_regs *regs) 181760ca4dcSAnton Blanchard { 182760ca4dcSAnton Blanchard int cpu; 18334c2a14fSanton@samba.org unsigned long flags; 18414cf11afSPaul Mackerras 185293e4688Santon@samba.org oops_enter(); 186293e4688Santon@samba.org 187760ca4dcSAnton Blanchard /* racy, but better than risking deadlock. */ 188760ca4dcSAnton Blanchard raw_local_irq_save(flags); 189760ca4dcSAnton Blanchard cpu = smp_processor_id(); 190760ca4dcSAnton Blanchard if (!arch_spin_trylock(&die_lock)) { 191760ca4dcSAnton Blanchard if (cpu == die_owner) 192760ca4dcSAnton Blanchard /* nested oops. should stop eventually */; 193760ca4dcSAnton Blanchard else 194760ca4dcSAnton Blanchard arch_spin_lock(&die_lock); 195760ca4dcSAnton Blanchard } 196760ca4dcSAnton Blanchard die_nest_count++; 197760ca4dcSAnton Blanchard die_owner = cpu; 19814cf11afSPaul Mackerras console_verbose(); 19914cf11afSPaul Mackerras bust_spinlocks(1); 2006031d9d9Santon@samba.org if (machine_is(powermac)) 2016031d9d9Santon@samba.org pmac_backlight_unblank(); 202760ca4dcSAnton Blanchard return flags; 20334c2a14fSanton@samba.org } 20403465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_begin); 2055474c120SMichael Hanselmann 20603465f89SNicholas Piggin static void oops_end(unsigned long flags, struct pt_regs *regs, 207760ca4dcSAnton Blanchard int signr) 208760ca4dcSAnton Blanchard { 20914cf11afSPaul Mackerras bust_spinlocks(0); 210373d4d09SRusty Russell add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE); 211760ca4dcSAnton Blanchard die_nest_count--; 21258154c8cSAnton Blanchard oops_exit(); 21358154c8cSAnton Blanchard printk("\n"); 2147458e8b2SNicholas Piggin if (!die_nest_count) { 215760ca4dcSAnton Blanchard /* Nest count reaches zero, release the lock. */ 2167458e8b2SNicholas Piggin die_owner = -1; 217760ca4dcSAnton Blanchard arch_spin_unlock(&die_lock); 2187458e8b2SNicholas Piggin } 219760ca4dcSAnton Blanchard raw_local_irq_restore(flags); 220cc532915SMichael Ellerman 221d40b6768SNicholas Piggin /* 222d40b6768SNicholas Piggin * system_reset_excption handles debugger, crash dump, panic, for 0x100 223d40b6768SNicholas Piggin */ 224d40b6768SNicholas Piggin if (TRAP(regs) == 0x100) 225d40b6768SNicholas Piggin return; 226d40b6768SNicholas Piggin 227ebaeb5aeSMahesh Salgaonkar crash_fadump(regs, "die oops"); 228ebaeb5aeSMahesh Salgaonkar 2294388c9b3SNicholas Piggin if (kexec_should_crash(current)) 230cc532915SMichael Ellerman crash_kexec(regs); 2319b00ac06SAnton Blanchard 232760ca4dcSAnton Blanchard if (!signr) 233760ca4dcSAnton Blanchard return; 234760ca4dcSAnton Blanchard 23558154c8cSAnton Blanchard /* 23658154c8cSAnton Blanchard * While our oops output is serialised by a spinlock, output 23758154c8cSAnton Blanchard * from panic() called below can race and corrupt it. If we 23858154c8cSAnton Blanchard * know we are going to panic, delay for 1 second so we have a 23958154c8cSAnton Blanchard * chance to get clean backtraces from all CPUs that are oopsing. 24058154c8cSAnton Blanchard */ 24158154c8cSAnton Blanchard if (in_interrupt() || panic_on_oops || !current->pid || 24258154c8cSAnton Blanchard is_global_init(current)) { 24358154c8cSAnton Blanchard mdelay(MSEC_PER_SEC); 24458154c8cSAnton Blanchard } 24558154c8cSAnton Blanchard 246cea6a4baSHorms if (panic_on_oops) 247012c437dSHorms panic("Fatal exception"); 248760ca4dcSAnton Blanchard do_exit(signr); 249760ca4dcSAnton Blanchard } 25003465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_end); 251cea6a4baSHorms 252d7e02f7bSAneesh Kumar K.V static char *get_mmu_str(void) 253d7e02f7bSAneesh Kumar K.V { 254d7e02f7bSAneesh Kumar K.V if (early_radix_enabled()) 255d7e02f7bSAneesh Kumar K.V return " MMU=Radix"; 256d7e02f7bSAneesh Kumar K.V if (early_mmu_has_feature(MMU_FTR_HPTE_TABLE)) 257d7e02f7bSAneesh Kumar K.V return " MMU=Hash"; 258d7e02f7bSAneesh Kumar K.V return ""; 259d7e02f7bSAneesh Kumar K.V } 260d7e02f7bSAneesh Kumar K.V 26103465f89SNicholas Piggin static int __die(const char *str, struct pt_regs *regs, long err) 262760ca4dcSAnton Blanchard { 263760ca4dcSAnton Blanchard printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter); 2642e82ca3cSMichael Ellerman 265d7e02f7bSAneesh Kumar K.V printk("%s PAGE_SIZE=%luK%s%s%s%s%s%s %s\n", 26678227443SMichael Ellerman IS_ENABLED(CONFIG_CPU_LITTLE_ENDIAN) ? "LE" : "BE", 267d7e02f7bSAneesh Kumar K.V PAGE_SIZE / 1024, get_mmu_str(), 26878227443SMichael Ellerman IS_ENABLED(CONFIG_PREEMPT) ? " PREEMPT" : "", 26978227443SMichael Ellerman IS_ENABLED(CONFIG_SMP) ? " SMP" : "", 27078227443SMichael Ellerman IS_ENABLED(CONFIG_SMP) ? (" NR_CPUS=" __stringify(NR_CPUS)) : "", 27178227443SMichael Ellerman debug_pagealloc_enabled() ? " DEBUG_PAGEALLOC" : "", 27278227443SMichael Ellerman IS_ENABLED(CONFIG_NUMA) ? " NUMA" : "", 27378227443SMichael Ellerman ppc_md.name ? ppc_md.name : ""); 274760ca4dcSAnton Blanchard 275760ca4dcSAnton Blanchard if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP) 276760ca4dcSAnton Blanchard return 1; 277760ca4dcSAnton Blanchard 278760ca4dcSAnton Blanchard print_modules(); 279760ca4dcSAnton Blanchard show_regs(regs); 28014cf11afSPaul Mackerras 28114cf11afSPaul Mackerras return 0; 28214cf11afSPaul Mackerras } 28303465f89SNicholas Piggin NOKPROBE_SYMBOL(__die); 28414cf11afSPaul Mackerras 285760ca4dcSAnton Blanchard void die(const char *str, struct pt_regs *regs, long err) 286760ca4dcSAnton Blanchard { 2876f44b20eSNicholas Piggin unsigned long flags; 288760ca4dcSAnton Blanchard 289d40b6768SNicholas Piggin /* 290d40b6768SNicholas Piggin * system_reset_excption handles debugger, crash dump, panic, for 0x100 291d40b6768SNicholas Piggin */ 292d40b6768SNicholas Piggin if (TRAP(regs) != 0x100) { 2936f44b20eSNicholas Piggin if (debugger(regs)) 2946f44b20eSNicholas Piggin return; 295d40b6768SNicholas Piggin } 2966f44b20eSNicholas Piggin 2976f44b20eSNicholas Piggin flags = oops_begin(regs); 298760ca4dcSAnton Blanchard if (__die(str, regs, err)) 299760ca4dcSAnton Blanchard err = 0; 300760ca4dcSAnton Blanchard oops_end(flags, regs, err); 301760ca4dcSAnton Blanchard } 30215770a13SNaveen N. Rao NOKPROBE_SYMBOL(die); 303760ca4dcSAnton Blanchard 304efc463adSEric W. Biederman void user_single_step_report(struct pt_regs *regs) 30525baa35bSOleg Nesterov { 3062e1661d2SEric W. Biederman force_sig_fault(SIGTRAP, TRAP_TRACE, (void __user *)regs->nip); 30725baa35bSOleg Nesterov } 30825baa35bSOleg Nesterov 309658b0f92SMurilo Opsfelder Araujo static void show_signal_msg(int signr, struct pt_regs *regs, int code, 310658b0f92SMurilo Opsfelder Araujo unsigned long addr) 31114cf11afSPaul Mackerras { 312997dd26cSMichael Ellerman static DEFINE_RATELIMIT_STATE(rs, DEFAULT_RATELIMIT_INTERVAL, 313997dd26cSMichael Ellerman DEFAULT_RATELIMIT_BURST); 314997dd26cSMichael Ellerman 315997dd26cSMichael Ellerman if (!show_unhandled_signals) 31635a52a10SMurilo Opsfelder Araujo return; 31735a52a10SMurilo Opsfelder Araujo 31835a52a10SMurilo Opsfelder Araujo if (!unhandled_signal(current, signr)) 31935a52a10SMurilo Opsfelder Araujo return; 32035a52a10SMurilo Opsfelder Araujo 321997dd26cSMichael Ellerman if (!__ratelimit(&rs)) 322997dd26cSMichael Ellerman return; 323997dd26cSMichael Ellerman 3240f642d61SMurilo Opsfelder Araujo pr_info("%s[%d]: %s (%d) at %lx nip %lx lr %lx code %x", 3250f642d61SMurilo Opsfelder Araujo current->comm, current->pid, signame(signr), signr, 326d0c3d534SOlof Johansson addr, regs->nip, regs->link, code); 3270f642d61SMurilo Opsfelder Araujo 3280f642d61SMurilo Opsfelder Araujo print_vma_addr(KERN_CONT " in ", regs->nip); 3290f642d61SMurilo Opsfelder Araujo 3300f642d61SMurilo Opsfelder Araujo pr_cont("\n"); 331a99b9c5eSMurilo Opsfelder Araujo 332a99b9c5eSMurilo Opsfelder Araujo show_user_instructions(regs); 33314cf11afSPaul Mackerras } 334658b0f92SMurilo Opsfelder Araujo 3352c44ce28SEric W. Biederman static bool exception_common(int signr, struct pt_regs *regs, int code, 3362c44ce28SEric W. Biederman unsigned long addr) 337658b0f92SMurilo Opsfelder Araujo { 338658b0f92SMurilo Opsfelder Araujo if (!user_mode(regs)) { 339658b0f92SMurilo Opsfelder Araujo die("Exception in kernel mode", regs, signr); 3402c44ce28SEric W. Biederman return false; 341658b0f92SMurilo Opsfelder Araujo } 342658b0f92SMurilo Opsfelder Araujo 343658b0f92SMurilo Opsfelder Araujo show_signal_msg(signr, regs, code, addr); 34414cf11afSPaul Mackerras 345e6f8a6c8SNicholas Piggin if (arch_irqs_disabled()) 346e6f8a6c8SNicholas Piggin interrupt_cond_local_irq_enable(regs); 3479f2f79e3SBenjamin Herrenschmidt 34841ab5266SAnanth N Mavinakayanahalli current->thread.trap_nr = code; 349c5cc1f4dSThiago Jung Bauermann 3502c44ce28SEric W. Biederman return true; 3512c44ce28SEric W. Biederman } 3522c44ce28SEric W. Biederman 3535d8fb8a5SEric W. Biederman void _exception_pkey(struct pt_regs *regs, unsigned long addr, int key) 3542c44ce28SEric W. Biederman { 3555d8fb8a5SEric W. Biederman if (!exception_common(SIGSEGV, regs, SEGV_PKUERR, addr)) 3562c44ce28SEric W. Biederman return; 3572c44ce28SEric W. Biederman 35877c70728SEric W. Biederman force_sig_pkuerr((void __user *) addr, key); 35914cf11afSPaul Mackerras } 36014cf11afSPaul Mackerras 36199cd1302SRam Pai void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr) 36299cd1302SRam Pai { 363c1c7c85cSEric W. Biederman if (!exception_common(signr, regs, code, addr)) 364c1c7c85cSEric W. Biederman return; 365c1c7c85cSEric W. Biederman 3662e1661d2SEric W. Biederman force_sig_fault(signr, code, (void __user *)addr); 36799cd1302SRam Pai } 36899cd1302SRam Pai 369ccd47702SNicholas Piggin /* 370ccd47702SNicholas Piggin * The interrupt architecture has a quirk in that the HV interrupts excluding 371ccd47702SNicholas Piggin * the NMIs (0x100 and 0x200) do not clear MSR[RI] at entry. The first thing 372ccd47702SNicholas Piggin * that an interrupt handler must do is save off a GPR into a scratch register, 373ccd47702SNicholas Piggin * and all interrupts on POWERNV (HV=1) use the HSPRG1 register as scratch. 374ccd47702SNicholas Piggin * Therefore an NMI can clobber an HV interrupt's live HSPRG1 without noticing 375ccd47702SNicholas Piggin * that it is non-reentrant, which leads to random data corruption. 376ccd47702SNicholas Piggin * 377ccd47702SNicholas Piggin * The solution is for NMI interrupts in HV mode to check if they originated 378ccd47702SNicholas Piggin * from these critical HV interrupt regions. If so, then mark them not 379ccd47702SNicholas Piggin * recoverable. 380ccd47702SNicholas Piggin * 381ccd47702SNicholas Piggin * An alternative would be for HV NMIs to use SPRG for scratch to avoid the 382ccd47702SNicholas Piggin * HSPRG1 clobber, however this would cause guest SPRG to be clobbered. Linux 383ccd47702SNicholas Piggin * guests should always have MSR[RI]=0 when its scratch SPRG is in use, so 384ccd47702SNicholas Piggin * that would work. However any other guest OS that may have the SPRG live 385ccd47702SNicholas Piggin * and MSR[RI]=1 could encounter silent corruption. 386ccd47702SNicholas Piggin * 387ccd47702SNicholas Piggin * Builds that do not support KVM could take this second option to increase 388ccd47702SNicholas Piggin * the recoverability of NMIs. 389ccd47702SNicholas Piggin */ 390ccd47702SNicholas Piggin void hv_nmi_check_nonrecoverable(struct pt_regs *regs) 391ccd47702SNicholas Piggin { 392ccd47702SNicholas Piggin #ifdef CONFIG_PPC_POWERNV 393ccd47702SNicholas Piggin unsigned long kbase = (unsigned long)_stext; 394ccd47702SNicholas Piggin unsigned long nip = regs->nip; 395ccd47702SNicholas Piggin 396ccd47702SNicholas Piggin if (!(regs->msr & MSR_RI)) 397ccd47702SNicholas Piggin return; 398ccd47702SNicholas Piggin if (!(regs->msr & MSR_HV)) 399ccd47702SNicholas Piggin return; 400ccd47702SNicholas Piggin if (regs->msr & MSR_PR) 401ccd47702SNicholas Piggin return; 402ccd47702SNicholas Piggin 403ccd47702SNicholas Piggin /* 404ccd47702SNicholas Piggin * Now test if the interrupt has hit a range that may be using 405ccd47702SNicholas Piggin * HSPRG1 without having RI=0 (i.e., an HSRR interrupt). The 406ccd47702SNicholas Piggin * problem ranges all run un-relocated. Test real and virt modes 4075c4a4802SBhaskar Chowdhury * at the same time by dropping the high bit of the nip (virt mode 408ccd47702SNicholas Piggin * entry points still have the +0x4000 offset). 409ccd47702SNicholas Piggin */ 410ccd47702SNicholas Piggin nip &= ~0xc000000000000000ULL; 411ccd47702SNicholas Piggin if ((nip >= 0x500 && nip < 0x600) || (nip >= 0x4500 && nip < 0x4600)) 412ccd47702SNicholas Piggin goto nonrecoverable; 413ccd47702SNicholas Piggin if ((nip >= 0x980 && nip < 0xa00) || (nip >= 0x4980 && nip < 0x4a00)) 414ccd47702SNicholas Piggin goto nonrecoverable; 415ccd47702SNicholas Piggin if ((nip >= 0xe00 && nip < 0xec0) || (nip >= 0x4e00 && nip < 0x4ec0)) 416ccd47702SNicholas Piggin goto nonrecoverable; 417ccd47702SNicholas Piggin if ((nip >= 0xf80 && nip < 0xfa0) || (nip >= 0x4f80 && nip < 0x4fa0)) 418ccd47702SNicholas Piggin goto nonrecoverable; 419bd3524feSNicholas Piggin 420ccd47702SNicholas Piggin /* Trampoline code runs un-relocated so subtract kbase. */ 421bd3524feSNicholas Piggin if (nip >= (unsigned long)(start_real_trampolines - kbase) && 422bd3524feSNicholas Piggin nip < (unsigned long)(end_real_trampolines - kbase)) 423ccd47702SNicholas Piggin goto nonrecoverable; 424bd3524feSNicholas Piggin if (nip >= (unsigned long)(start_virt_trampolines - kbase) && 425bd3524feSNicholas Piggin nip < (unsigned long)(end_virt_trampolines - kbase)) 426ccd47702SNicholas Piggin goto nonrecoverable; 427ccd47702SNicholas Piggin return; 428ccd47702SNicholas Piggin 429ccd47702SNicholas Piggin nonrecoverable: 430ccd47702SNicholas Piggin regs->msr &= ~MSR_RI; 431ccd47702SNicholas Piggin #endif 432ccd47702SNicholas Piggin } 4333a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER_NMI(system_reset_exception) 43414cf11afSPaul Mackerras { 435cbf2ba95SNicholas Piggin unsigned long hsrr0, hsrr1; 436cbf2ba95SNicholas Piggin bool saved_hsrrs = false; 4372b4f3ac5SNicholas Piggin 438cbf2ba95SNicholas Piggin /* 439cbf2ba95SNicholas Piggin * System reset can interrupt code where HSRRs are live and MSR[RI]=1. 440cbf2ba95SNicholas Piggin * The system reset interrupt itself may clobber HSRRs (e.g., to call 441cbf2ba95SNicholas Piggin * OPAL), so save them here and restore them before returning. 442cbf2ba95SNicholas Piggin * 443cbf2ba95SNicholas Piggin * Machine checks don't need to save HSRRs, as the real mode handler 444cbf2ba95SNicholas Piggin * is careful to avoid them, and the regular handler is not delivered 445cbf2ba95SNicholas Piggin * as an NMI. 446cbf2ba95SNicholas Piggin */ 447cbf2ba95SNicholas Piggin if (cpu_has_feature(CPU_FTR_HVMODE)) { 448cbf2ba95SNicholas Piggin hsrr0 = mfspr(SPRN_HSRR0); 449cbf2ba95SNicholas Piggin hsrr1 = mfspr(SPRN_HSRR1); 450cbf2ba95SNicholas Piggin saved_hsrrs = true; 451cbf2ba95SNicholas Piggin } 452cbf2ba95SNicholas Piggin 453ccd47702SNicholas Piggin hv_nmi_check_nonrecoverable(regs); 454ccd47702SNicholas Piggin 455ca41ad43SNicholas Piggin __this_cpu_inc(irq_stat.sreset_irqs); 456ca41ad43SNicholas Piggin 45714cf11afSPaul Mackerras /* See if any machine dependent calls */ 458c902be71SArnd Bergmann if (ppc_md.system_reset_exception) { 459c902be71SArnd Bergmann if (ppc_md.system_reset_exception(regs)) 460c4f3b52cSNicholas Piggin goto out; 461c902be71SArnd Bergmann } 46214cf11afSPaul Mackerras 4634388c9b3SNicholas Piggin if (debugger(regs)) 4644388c9b3SNicholas Piggin goto out; 4654388c9b3SNicholas Piggin 466e7ca44edSGanesh Goudar kmsg_dump(KMSG_DUMP_OOPS); 4674388c9b3SNicholas Piggin /* 4684388c9b3SNicholas Piggin * A system reset is a request to dump, so we always send 4694388c9b3SNicholas Piggin * it through the crashdump code (if fadump or kdump are 4704388c9b3SNicholas Piggin * registered). 4714388c9b3SNicholas Piggin */ 4724388c9b3SNicholas Piggin crash_fadump(regs, "System Reset"); 4734388c9b3SNicholas Piggin 4744388c9b3SNicholas Piggin crash_kexec(regs); 4754388c9b3SNicholas Piggin 4764388c9b3SNicholas Piggin /* 4774388c9b3SNicholas Piggin * We aren't the primary crash CPU. We need to send it 4784388c9b3SNicholas Piggin * to a holding pattern to avoid it ending up in the panic 4794388c9b3SNicholas Piggin * code. 4804388c9b3SNicholas Piggin */ 4814388c9b3SNicholas Piggin crash_kexec_secondary(regs); 4824388c9b3SNicholas Piggin 4834388c9b3SNicholas Piggin /* 4844388c9b3SNicholas Piggin * No debugger or crash dump registered, print logs then 4854388c9b3SNicholas Piggin * panic. 4864388c9b3SNicholas Piggin */ 4874552d128SNicholas Piggin die("System Reset", regs, SIGABRT); 4884388c9b3SNicholas Piggin 4894388c9b3SNicholas Piggin mdelay(2*MSEC_PER_SEC); /* Wait a little while for others to print */ 4904388c9b3SNicholas Piggin add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE); 4914388c9b3SNicholas Piggin nmi_panic(regs, "System Reset"); 49214cf11afSPaul Mackerras 493c4f3b52cSNicholas Piggin out: 494c4f3b52cSNicholas Piggin #ifdef CONFIG_PPC_BOOK3S_64 495c4f3b52cSNicholas Piggin BUG_ON(get_paca()->in_nmi == 0); 496c4f3b52cSNicholas Piggin if (get_paca()->in_nmi > 1) 497265d6e58SNicholas Piggin die("Unrecoverable nested System Reset", regs, SIGABRT); 498c4f3b52cSNicholas Piggin #endif 49914cf11afSPaul Mackerras /* Must die if the interrupt is not recoverable */ 50011cb0a25SNicholas Piggin if (!(regs->msr & MSR_RI)) { 50111cb0a25SNicholas Piggin /* For the reason explained in die_mce, nmi_exit before die */ 50211cb0a25SNicholas Piggin nmi_exit(); 503265d6e58SNicholas Piggin die("Unrecoverable System Reset", regs, SIGABRT); 50411cb0a25SNicholas Piggin } 50514cf11afSPaul Mackerras 506cbf2ba95SNicholas Piggin if (saved_hsrrs) { 507cbf2ba95SNicholas Piggin mtspr(SPRN_HSRR0, hsrr0); 508cbf2ba95SNicholas Piggin mtspr(SPRN_HSRR1, hsrr1); 509cbf2ba95SNicholas Piggin } 510cbf2ba95SNicholas Piggin 51114cf11afSPaul Mackerras /* What should we do here? We could issue a shutdown or hard reset. */ 5123a96570fSNicholas Piggin 5133a96570fSNicholas Piggin return 0; 51414cf11afSPaul Mackerras } 5151e9b4507SMahesh Salgaonkar 51614cf11afSPaul Mackerras /* 51714cf11afSPaul Mackerras * I/O accesses can cause machine checks on powermacs. 51814cf11afSPaul Mackerras * Check if the NIP corresponds to the address of a sync 51914cf11afSPaul Mackerras * instruction for which there is an entry in the exception 52014cf11afSPaul Mackerras * table. 52114cf11afSPaul Mackerras * -- paulus. 52214cf11afSPaul Mackerras */ 52314cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs) 52414cf11afSPaul Mackerras { 52568a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32 52614cf11afSPaul Mackerras unsigned long msr = regs->msr; 52714cf11afSPaul Mackerras const struct exception_table_entry *entry; 52814cf11afSPaul Mackerras unsigned int *nip = (unsigned int *)regs->nip; 52914cf11afSPaul Mackerras 53014cf11afSPaul Mackerras if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000))) 53114cf11afSPaul Mackerras && (entry = search_exception_tables(regs->nip)) != NULL) { 53214cf11afSPaul Mackerras /* 53314cf11afSPaul Mackerras * Check that it's a sync instruction, or somewhere 53414cf11afSPaul Mackerras * in the twi; isync; nop sequence that inb/inw/inl uses. 53514cf11afSPaul Mackerras * As the address is in the exception table 53614cf11afSPaul Mackerras * we should be able to read the instr there. 53714cf11afSPaul Mackerras * For the debug message, we look at the preceding 53814cf11afSPaul Mackerras * load or store. 53914cf11afSPaul Mackerras */ 540ddc6cd0dSChristophe Leroy if (*nip == PPC_INST_NOP) 54114cf11afSPaul Mackerras nip -= 2; 542ddc6cd0dSChristophe Leroy else if (*nip == PPC_INST_ISYNC) 54314cf11afSPaul Mackerras --nip; 544ddc6cd0dSChristophe Leroy if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) { 54514cf11afSPaul Mackerras unsigned int rb; 54614cf11afSPaul Mackerras 54714cf11afSPaul Mackerras --nip; 54814cf11afSPaul Mackerras rb = (*nip >> 11) & 0x1f; 54914cf11afSPaul Mackerras printk(KERN_DEBUG "%s bad port %lx at %p\n", 55014cf11afSPaul Mackerras (*nip & 0x100)? "OUT to": "IN from", 55114cf11afSPaul Mackerras regs->gpr[rb] - _IO_BASE, nip); 55214cf11afSPaul Mackerras regs->msr |= MSR_RI; 55361a92f70SNicholas Piggin regs->nip = extable_fixup(entry); 55414cf11afSPaul Mackerras return 1; 55514cf11afSPaul Mackerras } 55614cf11afSPaul Mackerras } 55768a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */ 55814cf11afSPaul Mackerras return 0; 55914cf11afSPaul Mackerras } 56014cf11afSPaul Mackerras 561172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS 56214cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception 56314cf11afSPaul Mackerras is in the ESR. */ 56414cf11afSPaul Mackerras #define get_reason(regs) ((regs)->dsisr) 56514cf11afSPaul Mackerras #define REASON_FP ESR_FP 56614cf11afSPaul Mackerras #define REASON_ILLEGAL (ESR_PIL | ESR_PUO) 56714cf11afSPaul Mackerras #define REASON_PRIVILEGED ESR_PPR 56814cf11afSPaul Mackerras #define REASON_TRAP ESR_PTR 5699409d2f9SJordan Niethe #define REASON_PREFIXED 0 5709409d2f9SJordan Niethe #define REASON_BOUNDARY 0 57114cf11afSPaul Mackerras 57214cf11afSPaul Mackerras /* single-step stuff */ 57351ae8d4aSBharat Bhushan #define single_stepping(regs) (current->thread.debug.dbcr0 & DBCR0_IC) 57451ae8d4aSBharat Bhushan #define clear_single_step(regs) (current->thread.debug.dbcr0 &= ~DBCR0_IC) 5750e524e76SMatt Evans #define clear_br_trace(regs) do {} while(0) 57614cf11afSPaul Mackerras #else 57714cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program 57814cf11afSPaul Mackerras exception is in the MSR. */ 57914cf11afSPaul Mackerras #define get_reason(regs) ((regs)->msr) 580d30a5a52SMichael Ellerman #define REASON_TM SRR1_PROGTM 581d30a5a52SMichael Ellerman #define REASON_FP SRR1_PROGFPE 582d30a5a52SMichael Ellerman #define REASON_ILLEGAL SRR1_PROGILL 583d30a5a52SMichael Ellerman #define REASON_PRIVILEGED SRR1_PROGPRIV 584d30a5a52SMichael Ellerman #define REASON_TRAP SRR1_PROGTRAP 5859409d2f9SJordan Niethe #define REASON_PREFIXED SRR1_PREFIXED 5869409d2f9SJordan Niethe #define REASON_BOUNDARY SRR1_BOUNDARY 58714cf11afSPaul Mackerras 58814cf11afSPaul Mackerras #define single_stepping(regs) ((regs)->msr & MSR_SE) 58914cf11afSPaul Mackerras #define clear_single_step(regs) ((regs)->msr &= ~MSR_SE) 5900e524e76SMatt Evans #define clear_br_trace(regs) ((regs)->msr &= ~MSR_BE) 59114cf11afSPaul Mackerras #endif 59214cf11afSPaul Mackerras 5939409d2f9SJordan Niethe #define inst_length(reason) (((reason) & REASON_PREFIXED) ? 8 : 4) 5949409d2f9SJordan Niethe 5950d0935b3SMichael Ellerman #if defined(CONFIG_E500) 596fe04b112SScott Wood int machine_check_e500mc(struct pt_regs *regs) 597fe04b112SScott Wood { 598fe04b112SScott Wood unsigned long mcsr = mfspr(SPRN_MCSR); 599a4e89ffbSMatt Weber unsigned long pvr = mfspr(SPRN_PVR); 600fe04b112SScott Wood unsigned long reason = mcsr; 601fe04b112SScott Wood int recoverable = 1; 602fe04b112SScott Wood 60382a9a480SScott Wood if (reason & MCSR_LD) { 604cce1f106SShaohui Xie recoverable = fsl_rio_mcheck_exception(regs); 605cce1f106SShaohui Xie if (recoverable == 1) 606cce1f106SShaohui Xie goto silent_out; 607cce1f106SShaohui Xie } 608cce1f106SShaohui Xie 609fe04b112SScott Wood printk("Machine check in kernel mode.\n"); 610fe04b112SScott Wood printk("Caused by (from MCSR=%lx): ", reason); 611fe04b112SScott Wood 612fe04b112SScott Wood if (reason & MCSR_MCP) 613422123ccSChristophe Leroy pr_cont("Machine Check Signal\n"); 614fe04b112SScott Wood 615fe04b112SScott Wood if (reason & MCSR_ICPERR) { 616422123ccSChristophe Leroy pr_cont("Instruction Cache Parity Error\n"); 617fe04b112SScott Wood 618fe04b112SScott Wood /* 619fe04b112SScott Wood * This is recoverable by invalidating the i-cache. 620fe04b112SScott Wood */ 621fe04b112SScott Wood mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI); 622fe04b112SScott Wood while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI) 623fe04b112SScott Wood ; 624fe04b112SScott Wood 625fe04b112SScott Wood /* 626fe04b112SScott Wood * This will generally be accompanied by an instruction 627fe04b112SScott Wood * fetch error report -- only treat MCSR_IF as fatal 628fe04b112SScott Wood * if it wasn't due to an L1 parity error. 629fe04b112SScott Wood */ 630fe04b112SScott Wood reason &= ~MCSR_IF; 631fe04b112SScott Wood } 632fe04b112SScott Wood 633fe04b112SScott Wood if (reason & MCSR_DCPERR_MC) { 634422123ccSChristophe Leroy pr_cont("Data Cache Parity Error\n"); 63537caf9f2SKumar Gala 63637caf9f2SKumar Gala /* 63737caf9f2SKumar Gala * In write shadow mode we auto-recover from the error, but it 63837caf9f2SKumar Gala * may still get logged and cause a machine check. We should 63937caf9f2SKumar Gala * only treat the non-write shadow case as non-recoverable. 64037caf9f2SKumar Gala */ 641a4e89ffbSMatt Weber /* On e6500 core, L1 DCWS (Data cache write shadow mode) bit 642a4e89ffbSMatt Weber * is not implemented but L1 data cache always runs in write 643a4e89ffbSMatt Weber * shadow mode. Hence on data cache parity errors HW will 644a4e89ffbSMatt Weber * automatically invalidate the L1 Data Cache. 645a4e89ffbSMatt Weber */ 646a4e89ffbSMatt Weber if (PVR_VER(pvr) != PVR_VER_E6500) { 64737caf9f2SKumar Gala if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS)) 648fe04b112SScott Wood recoverable = 0; 649fe04b112SScott Wood } 650a4e89ffbSMatt Weber } 651fe04b112SScott Wood 652fe04b112SScott Wood if (reason & MCSR_L2MMU_MHIT) { 653422123ccSChristophe Leroy pr_cont("Hit on multiple TLB entries\n"); 654fe04b112SScott Wood recoverable = 0; 655fe04b112SScott Wood } 656fe04b112SScott Wood 657fe04b112SScott Wood if (reason & MCSR_NMI) 658422123ccSChristophe Leroy pr_cont("Non-maskable interrupt\n"); 659fe04b112SScott Wood 660fe04b112SScott Wood if (reason & MCSR_IF) { 661422123ccSChristophe Leroy pr_cont("Instruction Fetch Error Report\n"); 662fe04b112SScott Wood recoverable = 0; 663fe04b112SScott Wood } 664fe04b112SScott Wood 665fe04b112SScott Wood if (reason & MCSR_LD) { 666422123ccSChristophe Leroy pr_cont("Load Error Report\n"); 667fe04b112SScott Wood recoverable = 0; 668fe04b112SScott Wood } 669fe04b112SScott Wood 670fe04b112SScott Wood if (reason & MCSR_ST) { 671422123ccSChristophe Leroy pr_cont("Store Error Report\n"); 672fe04b112SScott Wood recoverable = 0; 673fe04b112SScott Wood } 674fe04b112SScott Wood 675fe04b112SScott Wood if (reason & MCSR_LDG) { 676422123ccSChristophe Leroy pr_cont("Guarded Load Error Report\n"); 677fe04b112SScott Wood recoverable = 0; 678fe04b112SScott Wood } 679fe04b112SScott Wood 680fe04b112SScott Wood if (reason & MCSR_TLBSYNC) 681422123ccSChristophe Leroy pr_cont("Simultaneous tlbsync operations\n"); 682fe04b112SScott Wood 683fe04b112SScott Wood if (reason & MCSR_BSL2_ERR) { 684422123ccSChristophe Leroy pr_cont("Level 2 Cache Error\n"); 685fe04b112SScott Wood recoverable = 0; 686fe04b112SScott Wood } 687fe04b112SScott Wood 688fe04b112SScott Wood if (reason & MCSR_MAV) { 689fe04b112SScott Wood u64 addr; 690fe04b112SScott Wood 691fe04b112SScott Wood addr = mfspr(SPRN_MCAR); 692fe04b112SScott Wood addr |= (u64)mfspr(SPRN_MCARU) << 32; 693fe04b112SScott Wood 694422123ccSChristophe Leroy pr_cont("Machine Check %s Address: %#llx\n", 695fe04b112SScott Wood reason & MCSR_MEA ? "Effective" : "Physical", addr); 696fe04b112SScott Wood } 697fe04b112SScott Wood 698cce1f106SShaohui Xie silent_out: 699fe04b112SScott Wood mtspr(SPRN_MCSR, mcsr); 700fe04b112SScott Wood return mfspr(SPRN_MCSR) == 0 && recoverable; 701fe04b112SScott Wood } 702fe04b112SScott Wood 70347c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs) 70447c0bd1aSBenjamin Herrenschmidt { 70542bff234SMichael Ellerman unsigned long reason = mfspr(SPRN_MCSR); 70647c0bd1aSBenjamin Herrenschmidt 707cce1f106SShaohui Xie if (reason & MCSR_BUS_RBERR) { 708cce1f106SShaohui Xie if (fsl_rio_mcheck_exception(regs)) 709cce1f106SShaohui Xie return 1; 7104e0e3435SHongtao Jia if (fsl_pci_mcheck_exception(regs)) 7114e0e3435SHongtao Jia return 1; 712cce1f106SShaohui Xie } 713cce1f106SShaohui Xie 71414cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 71514cf11afSPaul Mackerras printk("Caused by (from MCSR=%lx): ", reason); 71614cf11afSPaul Mackerras 71714cf11afSPaul Mackerras if (reason & MCSR_MCP) 718422123ccSChristophe Leroy pr_cont("Machine Check Signal\n"); 71914cf11afSPaul Mackerras if (reason & MCSR_ICPERR) 720422123ccSChristophe Leroy pr_cont("Instruction Cache Parity Error\n"); 72114cf11afSPaul Mackerras if (reason & MCSR_DCP_PERR) 722422123ccSChristophe Leroy pr_cont("Data Cache Push Parity Error\n"); 72314cf11afSPaul Mackerras if (reason & MCSR_DCPERR) 724422123ccSChristophe Leroy pr_cont("Data Cache Parity Error\n"); 72514cf11afSPaul Mackerras if (reason & MCSR_BUS_IAERR) 726422123ccSChristophe Leroy pr_cont("Bus - Instruction Address Error\n"); 72714cf11afSPaul Mackerras if (reason & MCSR_BUS_RAERR) 728422123ccSChristophe Leroy pr_cont("Bus - Read Address Error\n"); 72914cf11afSPaul Mackerras if (reason & MCSR_BUS_WAERR) 730422123ccSChristophe Leroy pr_cont("Bus - Write Address Error\n"); 73114cf11afSPaul Mackerras if (reason & MCSR_BUS_IBERR) 732422123ccSChristophe Leroy pr_cont("Bus - Instruction Data Error\n"); 73314cf11afSPaul Mackerras if (reason & MCSR_BUS_RBERR) 734422123ccSChristophe Leroy pr_cont("Bus - Read Data Bus Error\n"); 73514cf11afSPaul Mackerras if (reason & MCSR_BUS_WBERR) 736422123ccSChristophe Leroy pr_cont("Bus - Write Data Bus Error\n"); 73714cf11afSPaul Mackerras if (reason & MCSR_BUS_IPERR) 738422123ccSChristophe Leroy pr_cont("Bus - Instruction Parity Error\n"); 73914cf11afSPaul Mackerras if (reason & MCSR_BUS_RPERR) 740422123ccSChristophe Leroy pr_cont("Bus - Read Parity Error\n"); 74147c0bd1aSBenjamin Herrenschmidt 74247c0bd1aSBenjamin Herrenschmidt return 0; 74347c0bd1aSBenjamin Herrenschmidt } 7444490c06bSKumar Gala 7454490c06bSKumar Gala int machine_check_generic(struct pt_regs *regs) 7464490c06bSKumar Gala { 7474490c06bSKumar Gala return 0; 7484490c06bSKumar Gala } 7497f3f819eSMichael Ellerman #elif defined(CONFIG_PPC32) 75047c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs) 75147c0bd1aSBenjamin Herrenschmidt { 75242bff234SMichael Ellerman unsigned long reason = regs->msr; 75347c0bd1aSBenjamin Herrenschmidt 75414cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 75514cf11afSPaul Mackerras printk("Caused by (from SRR1=%lx): ", reason); 75614cf11afSPaul Mackerras switch (reason & 0x601F0000) { 75714cf11afSPaul Mackerras case 0x80000: 758422123ccSChristophe Leroy pr_cont("Machine check signal\n"); 75914cf11afSPaul Mackerras break; 76014cf11afSPaul Mackerras case 0x40000: 76114cf11afSPaul Mackerras case 0x140000: /* 7450 MSS error and TEA */ 762422123ccSChristophe Leroy pr_cont("Transfer error ack signal\n"); 76314cf11afSPaul Mackerras break; 76414cf11afSPaul Mackerras case 0x20000: 765422123ccSChristophe Leroy pr_cont("Data parity error signal\n"); 76614cf11afSPaul Mackerras break; 76714cf11afSPaul Mackerras case 0x10000: 768422123ccSChristophe Leroy pr_cont("Address parity error signal\n"); 76914cf11afSPaul Mackerras break; 77014cf11afSPaul Mackerras case 0x20000000: 771422123ccSChristophe Leroy pr_cont("L1 Data Cache error\n"); 77214cf11afSPaul Mackerras break; 77314cf11afSPaul Mackerras case 0x40000000: 774422123ccSChristophe Leroy pr_cont("L1 Instruction Cache error\n"); 77514cf11afSPaul Mackerras break; 77614cf11afSPaul Mackerras case 0x00100000: 777422123ccSChristophe Leroy pr_cont("L2 data cache parity error\n"); 77814cf11afSPaul Mackerras break; 77914cf11afSPaul Mackerras default: 780422123ccSChristophe Leroy pr_cont("Unknown values in msr\n"); 78114cf11afSPaul Mackerras } 78275918a4bSOlof Johansson return 0; 78375918a4bSOlof Johansson } 78447c0bd1aSBenjamin Herrenschmidt #endif /* everything else */ 78575918a4bSOlof Johansson 786209e9d50SNicholas Piggin void die_mce(const char *str, struct pt_regs *regs, long err) 787209e9d50SNicholas Piggin { 788209e9d50SNicholas Piggin /* 789209e9d50SNicholas Piggin * The machine check wants to kill the interrupted context, but 790209e9d50SNicholas Piggin * do_exit() checks for in_interrupt() and panics in that case, so 791209e9d50SNicholas Piggin * exit the irq/nmi before calling die. 792209e9d50SNicholas Piggin */ 7931b1b6a6fSNicholas Piggin if (IS_ENABLED(CONFIG_PPC_BOOK3S_64)) 7941b1b6a6fSNicholas Piggin irq_exit(); 7951b1b6a6fSNicholas Piggin else 796209e9d50SNicholas Piggin nmi_exit(); 797209e9d50SNicholas Piggin die(str, regs, err); 798209e9d50SNicholas Piggin } 799209e9d50SNicholas Piggin 800118178e6SNicholas Piggin /* 801118178e6SNicholas Piggin * BOOK3S_64 does not call this handler as a non-maskable interrupt 802118178e6SNicholas Piggin * (it uses its own early real-mode handler to handle the MCE proper 803118178e6SNicholas Piggin * and then raises irq_work to call this handler when interrupts are 804118178e6SNicholas Piggin * enabled). 805118178e6SNicholas Piggin */ 8063a96570fSNicholas Piggin #ifdef CONFIG_PPC_BOOK3S_64 8073a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER_ASYNC(machine_check_exception) 8083a96570fSNicholas Piggin #else 8093a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER_NMI(machine_check_exception) 8103a96570fSNicholas Piggin #endif 81175918a4bSOlof Johansson { 81275918a4bSOlof Johansson int recover = 0; 81369ea03b5SPeter Zijlstra 81469111bacSChristoph Lameter __this_cpu_inc(irq_stat.mce_exceptions); 81589713ed1SAnton Blanchard 816d93b0ac0SMahesh Salgaonkar add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE); 817d93b0ac0SMahesh Salgaonkar 81847c0bd1aSBenjamin Herrenschmidt /* See if any machine dependent calls. In theory, we would want 81947c0bd1aSBenjamin Herrenschmidt * to call the CPU first, and call the ppc_md. one if the CPU 82047c0bd1aSBenjamin Herrenschmidt * one returns a positive number. However there is existing code 82147c0bd1aSBenjamin Herrenschmidt * that assumes the board gets a first chance, so let's keep it 82247c0bd1aSBenjamin Herrenschmidt * that way for now and fix things later. --BenH. 82347c0bd1aSBenjamin Herrenschmidt */ 82475918a4bSOlof Johansson if (ppc_md.machine_check_exception) 82575918a4bSOlof Johansson recover = ppc_md.machine_check_exception(regs); 82647c0bd1aSBenjamin Herrenschmidt else if (cur_cpu_spec->machine_check) 82747c0bd1aSBenjamin Herrenschmidt recover = cur_cpu_spec->machine_check(regs); 82875918a4bSOlof Johansson 82947c0bd1aSBenjamin Herrenschmidt if (recover > 0) 830ba12eedeSLi Zhong goto bail; 83175918a4bSOlof Johansson 832a443506bSAnton Blanchard if (debugger_fault_handler(regs)) 833ba12eedeSLi Zhong goto bail; 83475918a4bSOlof Johansson 83575918a4bSOlof Johansson if (check_io_access(regs)) 836ba12eedeSLi Zhong goto bail; 83775918a4bSOlof Johansson 838209e9d50SNicholas Piggin die_mce("Machine check", regs, SIGBUS); 839daf00ae7SChristophe Leroy 840c538938fSNicholas Piggin bail: 8410bbea75cSChristophe Leroy /* Must die if the interrupt is not recoverable */ 8420bbea75cSChristophe Leroy if (!(regs->msr & MSR_RI)) 843209e9d50SNicholas Piggin die_mce("Unrecoverable Machine check", regs, SIGBUS); 844daf00ae7SChristophe Leroy 8453a96570fSNicholas Piggin #ifdef CONFIG_PPC_BOOK3S_64 8463a96570fSNicholas Piggin return; 8473a96570fSNicholas Piggin #else 8483a96570fSNicholas Piggin return 0; 8493a96570fSNicholas Piggin #endif 85014cf11afSPaul Mackerras } 85114cf11afSPaul Mackerras 8523a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER(SMIException) /* async? */ 85314cf11afSPaul Mackerras { 85414cf11afSPaul Mackerras die("System Management Interrupt", regs, SIGABRT); 85514cf11afSPaul Mackerras } 85614cf11afSPaul Mackerras 8575080332cSMichael Neuling #ifdef CONFIG_VSX 8585080332cSMichael Neuling static void p9_hmi_special_emu(struct pt_regs *regs) 8595080332cSMichael Neuling { 8605080332cSMichael Neuling unsigned int ra, rb, t, i, sel, instr, rc; 8615080332cSMichael Neuling const void __user *addr; 8621da4a027SMichael Neuling u8 vbuf[16] __aligned(16), *vdst; 8635080332cSMichael Neuling unsigned long ea, msr, msr_mask; 8645080332cSMichael Neuling bool swap; 8655080332cSMichael Neuling 866*bad956b8SChristophe Leroy if (__get_user(instr, (unsigned int __user *)regs->nip)) 8675080332cSMichael Neuling return; 8685080332cSMichael Neuling 8695080332cSMichael Neuling /* 8705080332cSMichael Neuling * lxvb16x opcode: 0x7c0006d8 8715080332cSMichael Neuling * lxvd2x opcode: 0x7c000698 8725080332cSMichael Neuling * lxvh8x opcode: 0x7c000658 8735080332cSMichael Neuling * lxvw4x opcode: 0x7c000618 8745080332cSMichael Neuling */ 8755080332cSMichael Neuling if ((instr & 0xfc00073e) != 0x7c000618) { 8765080332cSMichael Neuling pr_devel("HMI vec emu: not vector CI %i:%s[%d] nip=%016lx" 8775080332cSMichael Neuling " instr=%08x\n", 8785080332cSMichael Neuling smp_processor_id(), current->comm, current->pid, 8795080332cSMichael Neuling regs->nip, instr); 8805080332cSMichael Neuling return; 8815080332cSMichael Neuling } 8825080332cSMichael Neuling 8835080332cSMichael Neuling /* Grab vector registers into the task struct */ 8845080332cSMichael Neuling msr = regs->msr; /* Grab msr before we flush the bits */ 8855080332cSMichael Neuling flush_vsx_to_thread(current); 8865080332cSMichael Neuling enable_kernel_altivec(); 8875080332cSMichael Neuling 8885080332cSMichael Neuling /* 8895080332cSMichael Neuling * Is userspace running with a different endian (this is rare but 8905080332cSMichael Neuling * not impossible) 8915080332cSMichael Neuling */ 8925080332cSMichael Neuling swap = (msr & MSR_LE) != (MSR_KERNEL & MSR_LE); 8935080332cSMichael Neuling 8945080332cSMichael Neuling /* Decode the instruction */ 8955080332cSMichael Neuling ra = (instr >> 16) & 0x1f; 8965080332cSMichael Neuling rb = (instr >> 11) & 0x1f; 8975080332cSMichael Neuling t = (instr >> 21) & 0x1f; 8985080332cSMichael Neuling if (instr & 1) 8995080332cSMichael Neuling vdst = (u8 *)¤t->thread.vr_state.vr[t]; 9005080332cSMichael Neuling else 9015080332cSMichael Neuling vdst = (u8 *)¤t->thread.fp_state.fpr[t][0]; 9025080332cSMichael Neuling 9035080332cSMichael Neuling /* Grab the vector address */ 9045080332cSMichael Neuling ea = regs->gpr[rb] + (ra ? regs->gpr[ra] : 0); 9055080332cSMichael Neuling if (is_32bit_task()) 9065080332cSMichael Neuling ea &= 0xfffffffful; 9075080332cSMichael Neuling addr = (__force const void __user *)ea; 9085080332cSMichael Neuling 9095080332cSMichael Neuling /* Check it */ 91096d4f267SLinus Torvalds if (!access_ok(addr, 16)) { 9115080332cSMichael Neuling pr_devel("HMI vec emu: bad access %i:%s[%d] nip=%016lx" 9125080332cSMichael Neuling " instr=%08x addr=%016lx\n", 9135080332cSMichael Neuling smp_processor_id(), current->comm, current->pid, 9145080332cSMichael Neuling regs->nip, instr, (unsigned long)addr); 9155080332cSMichael Neuling return; 9165080332cSMichael Neuling } 9175080332cSMichael Neuling 9185080332cSMichael Neuling /* Read the vector */ 9195080332cSMichael Neuling rc = 0; 9205080332cSMichael Neuling if ((unsigned long)addr & 0xfUL) 9215080332cSMichael Neuling /* unaligned case */ 9225080332cSMichael Neuling rc = __copy_from_user_inatomic(vbuf, addr, 16); 9235080332cSMichael Neuling else 9245080332cSMichael Neuling __get_user_atomic_128_aligned(vbuf, addr, rc); 9255080332cSMichael Neuling if (rc) { 9265080332cSMichael Neuling pr_devel("HMI vec emu: page fault %i:%s[%d] nip=%016lx" 9275080332cSMichael Neuling " instr=%08x addr=%016lx\n", 9285080332cSMichael Neuling smp_processor_id(), current->comm, current->pid, 9295080332cSMichael Neuling regs->nip, instr, (unsigned long)addr); 9305080332cSMichael Neuling return; 9315080332cSMichael Neuling } 9325080332cSMichael Neuling 9335080332cSMichael Neuling pr_devel("HMI vec emu: emulated vector CI %i:%s[%d] nip=%016lx" 9345080332cSMichael Neuling " instr=%08x addr=%016lx\n", 9355080332cSMichael Neuling smp_processor_id(), current->comm, current->pid, regs->nip, 9365080332cSMichael Neuling instr, (unsigned long) addr); 9375080332cSMichael Neuling 9385080332cSMichael Neuling /* Grab instruction "selector" */ 9395080332cSMichael Neuling sel = (instr >> 6) & 3; 9405080332cSMichael Neuling 9415080332cSMichael Neuling /* 9425080332cSMichael Neuling * Check to make sure the facility is actually enabled. This 9435080332cSMichael Neuling * could happen if we get a false positive hit. 9445080332cSMichael Neuling * 9455080332cSMichael Neuling * lxvd2x/lxvw4x always check MSR VSX sel = 0,2 9465080332cSMichael Neuling * lxvh8x/lxvb16x check MSR VSX or VEC depending on VSR used sel = 1,3 9475080332cSMichael Neuling */ 9485080332cSMichael Neuling msr_mask = MSR_VSX; 9495080332cSMichael Neuling if ((sel & 1) && (instr & 1)) /* lxvh8x & lxvb16x + VSR >= 32 */ 9505080332cSMichael Neuling msr_mask = MSR_VEC; 9515080332cSMichael Neuling if (!(msr & msr_mask)) { 9525080332cSMichael Neuling pr_devel("HMI vec emu: MSR fac clear %i:%s[%d] nip=%016lx" 9535080332cSMichael Neuling " instr=%08x msr:%016lx\n", 9545080332cSMichael Neuling smp_processor_id(), current->comm, current->pid, 9555080332cSMichael Neuling regs->nip, instr, msr); 9565080332cSMichael Neuling return; 9575080332cSMichael Neuling } 9585080332cSMichael Neuling 9595080332cSMichael Neuling /* Do logging here before we modify sel based on endian */ 9605080332cSMichael Neuling switch (sel) { 9615080332cSMichael Neuling case 0: /* lxvw4x */ 9625080332cSMichael Neuling PPC_WARN_EMULATED(lxvw4x, regs); 9635080332cSMichael Neuling break; 9645080332cSMichael Neuling case 1: /* lxvh8x */ 9655080332cSMichael Neuling PPC_WARN_EMULATED(lxvh8x, regs); 9665080332cSMichael Neuling break; 9675080332cSMichael Neuling case 2: /* lxvd2x */ 9685080332cSMichael Neuling PPC_WARN_EMULATED(lxvd2x, regs); 9695080332cSMichael Neuling break; 9705080332cSMichael Neuling case 3: /* lxvb16x */ 9715080332cSMichael Neuling PPC_WARN_EMULATED(lxvb16x, regs); 9725080332cSMichael Neuling break; 9735080332cSMichael Neuling } 9745080332cSMichael Neuling 9755080332cSMichael Neuling #ifdef __LITTLE_ENDIAN__ 9765080332cSMichael Neuling /* 9775080332cSMichael Neuling * An LE kernel stores the vector in the task struct as an LE 9785080332cSMichael Neuling * byte array (effectively swapping both the components and 9795080332cSMichael Neuling * the content of the components). Those instructions expect 9805080332cSMichael Neuling * the components to remain in ascending address order, so we 9815080332cSMichael Neuling * swap them back. 9825080332cSMichael Neuling * 9835080332cSMichael Neuling * If we are running a BE user space, the expectation is that 9845080332cSMichael Neuling * of a simple memcpy, so forcing the emulation to look like 9855080332cSMichael Neuling * a lxvb16x should do the trick. 9865080332cSMichael Neuling */ 9875080332cSMichael Neuling if (swap) 9885080332cSMichael Neuling sel = 3; 9895080332cSMichael Neuling 9905080332cSMichael Neuling switch (sel) { 9915080332cSMichael Neuling case 0: /* lxvw4x */ 9925080332cSMichael Neuling for (i = 0; i < 4; i++) 9935080332cSMichael Neuling ((u32 *)vdst)[i] = ((u32 *)vbuf)[3-i]; 9945080332cSMichael Neuling break; 9955080332cSMichael Neuling case 1: /* lxvh8x */ 9965080332cSMichael Neuling for (i = 0; i < 8; i++) 9975080332cSMichael Neuling ((u16 *)vdst)[i] = ((u16 *)vbuf)[7-i]; 9985080332cSMichael Neuling break; 9995080332cSMichael Neuling case 2: /* lxvd2x */ 10005080332cSMichael Neuling for (i = 0; i < 2; i++) 10015080332cSMichael Neuling ((u64 *)vdst)[i] = ((u64 *)vbuf)[1-i]; 10025080332cSMichael Neuling break; 10035080332cSMichael Neuling case 3: /* lxvb16x */ 10045080332cSMichael Neuling for (i = 0; i < 16; i++) 10055080332cSMichael Neuling vdst[i] = vbuf[15-i]; 10065080332cSMichael Neuling break; 10075080332cSMichael Neuling } 10085080332cSMichael Neuling #else /* __LITTLE_ENDIAN__ */ 10095080332cSMichael Neuling /* On a big endian kernel, a BE userspace only needs a memcpy */ 10105080332cSMichael Neuling if (!swap) 10115080332cSMichael Neuling sel = 3; 10125080332cSMichael Neuling 10135080332cSMichael Neuling /* Otherwise, we need to swap the content of the components */ 10145080332cSMichael Neuling switch (sel) { 10155080332cSMichael Neuling case 0: /* lxvw4x */ 10165080332cSMichael Neuling for (i = 0; i < 4; i++) 10175080332cSMichael Neuling ((u32 *)vdst)[i] = cpu_to_le32(((u32 *)vbuf)[i]); 10185080332cSMichael Neuling break; 10195080332cSMichael Neuling case 1: /* lxvh8x */ 10205080332cSMichael Neuling for (i = 0; i < 8; i++) 10215080332cSMichael Neuling ((u16 *)vdst)[i] = cpu_to_le16(((u16 *)vbuf)[i]); 10225080332cSMichael Neuling break; 10235080332cSMichael Neuling case 2: /* lxvd2x */ 10245080332cSMichael Neuling for (i = 0; i < 2; i++) 10255080332cSMichael Neuling ((u64 *)vdst)[i] = cpu_to_le64(((u64 *)vbuf)[i]); 10265080332cSMichael Neuling break; 10275080332cSMichael Neuling case 3: /* lxvb16x */ 10285080332cSMichael Neuling memcpy(vdst, vbuf, 16); 10295080332cSMichael Neuling break; 10305080332cSMichael Neuling } 10315080332cSMichael Neuling #endif /* !__LITTLE_ENDIAN__ */ 10325080332cSMichael Neuling 10335080332cSMichael Neuling /* Go to next instruction */ 10345080332cSMichael Neuling regs->nip += 4; 10355080332cSMichael Neuling } 10365080332cSMichael Neuling #endif /* CONFIG_VSX */ 10375080332cSMichael Neuling 10383a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER_ASYNC(handle_hmi_exception) 10390869b6fdSMahesh Salgaonkar { 10400869b6fdSMahesh Salgaonkar struct pt_regs *old_regs; 10410869b6fdSMahesh Salgaonkar 10420869b6fdSMahesh Salgaonkar old_regs = set_irq_regs(regs); 10430869b6fdSMahesh Salgaonkar 10445080332cSMichael Neuling #ifdef CONFIG_VSX 10455080332cSMichael Neuling /* Real mode flagged P9 special emu is needed */ 10465080332cSMichael Neuling if (local_paca->hmi_p9_special_emu) { 10475080332cSMichael Neuling local_paca->hmi_p9_special_emu = 0; 10485080332cSMichael Neuling 10495080332cSMichael Neuling /* 10505080332cSMichael Neuling * We don't want to take page faults while doing the 10515080332cSMichael Neuling * emulation, we just replay the instruction if necessary. 10525080332cSMichael Neuling */ 10535080332cSMichael Neuling pagefault_disable(); 10545080332cSMichael Neuling p9_hmi_special_emu(regs); 10555080332cSMichael Neuling pagefault_enable(); 10565080332cSMichael Neuling } 10575080332cSMichael Neuling #endif /* CONFIG_VSX */ 10585080332cSMichael Neuling 10590869b6fdSMahesh Salgaonkar if (ppc_md.handle_hmi_exception) 10600869b6fdSMahesh Salgaonkar ppc_md.handle_hmi_exception(regs); 10610869b6fdSMahesh Salgaonkar 10620869b6fdSMahesh Salgaonkar set_irq_regs(old_regs); 10630869b6fdSMahesh Salgaonkar } 10640869b6fdSMahesh Salgaonkar 10653a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER(unknown_exception) 106614cf11afSPaul Mackerras { 106714cf11afSPaul Mackerras printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n", 106814cf11afSPaul Mackerras regs->nip, regs->msr, regs->trap); 106914cf11afSPaul Mackerras 1070e821fa42SEric W. Biederman _exception(SIGTRAP, regs, TRAP_UNK, 0); 107114cf11afSPaul Mackerras } 107214cf11afSPaul Mackerras 10733a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER_ASYNC(unknown_async_exception) 10746c6aee00SNicholas Piggin { 10756c6aee00SNicholas Piggin printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n", 10766c6aee00SNicholas Piggin regs->nip, regs->msr, regs->trap); 10776c6aee00SNicholas Piggin 10786c6aee00SNicholas Piggin _exception(SIGTRAP, regs, TRAP_UNK, 0); 10796c6aee00SNicholas Piggin } 10806c6aee00SNicholas Piggin 10813a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER(instruction_breakpoint_exception) 108214cf11afSPaul Mackerras { 108314cf11afSPaul Mackerras if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5, 108414cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 1085540d4d34SNicholas Piggin return; 108614cf11afSPaul Mackerras if (debugger_iabr_match(regs)) 1087540d4d34SNicholas Piggin return; 108814cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); 108914cf11afSPaul Mackerras } 109014cf11afSPaul Mackerras 10913a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER(RunModeException) 109214cf11afSPaul Mackerras { 1093e821fa42SEric W. Biederman _exception(SIGTRAP, regs, TRAP_UNK, 0); 109414cf11afSPaul Mackerras } 109514cf11afSPaul Mackerras 10963a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER(single_step_exception) 109714cf11afSPaul Mackerras { 10982538c2d0SK.Prasad clear_single_step(regs); 10990e524e76SMatt Evans clear_br_trace(regs); 110014cf11afSPaul Mackerras 11016cc89badSNaveen N. Rao if (kprobe_post_handler(regs)) 11026cc89badSNaveen N. Rao return; 11036cc89badSNaveen N. Rao 110414cf11afSPaul Mackerras if (notify_die(DIE_SSTEP, "single_step", regs, 5, 110514cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 1106540d4d34SNicholas Piggin return; 110714cf11afSPaul Mackerras if (debugger_sstep(regs)) 1108540d4d34SNicholas Piggin return; 110914cf11afSPaul Mackerras 111014cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); 111114cf11afSPaul Mackerras } 111214cf11afSPaul Mackerras 111314cf11afSPaul Mackerras /* 111414cf11afSPaul Mackerras * After we have successfully emulated an instruction, we have to 111514cf11afSPaul Mackerras * check if the instruction was being single-stepped, and if so, 111614cf11afSPaul Mackerras * pretend we got a single-step exception. This was pointed out 111714cf11afSPaul Mackerras * by Kumar Gala. -- paulus 111814cf11afSPaul Mackerras */ 11198dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs) 112014cf11afSPaul Mackerras { 11212538c2d0SK.Prasad if (single_stepping(regs)) 11222538c2d0SK.Prasad single_step_exception(regs); 112314cf11afSPaul Mackerras } 112414cf11afSPaul Mackerras 11255fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr) 1126dc1c1ca3SStephen Rothwell { 1127aeb1c0f6SEric W. Biederman int ret = FPE_FLTUNK; 1128dc1c1ca3SStephen Rothwell 1129dc1c1ca3SStephen Rothwell /* Invalid operation */ 1130dc1c1ca3SStephen Rothwell if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX)) 11315fad293bSKumar Gala ret = FPE_FLTINV; 1132dc1c1ca3SStephen Rothwell 1133dc1c1ca3SStephen Rothwell /* Overflow */ 1134dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX)) 11355fad293bSKumar Gala ret = FPE_FLTOVF; 1136dc1c1ca3SStephen Rothwell 1137dc1c1ca3SStephen Rothwell /* Underflow */ 1138dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX)) 11395fad293bSKumar Gala ret = FPE_FLTUND; 1140dc1c1ca3SStephen Rothwell 1141dc1c1ca3SStephen Rothwell /* Divide by zero */ 1142dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX)) 11435fad293bSKumar Gala ret = FPE_FLTDIV; 1144dc1c1ca3SStephen Rothwell 1145dc1c1ca3SStephen Rothwell /* Inexact result */ 1146dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX)) 11475fad293bSKumar Gala ret = FPE_FLTRES; 11485fad293bSKumar Gala 11495fad293bSKumar Gala return ret; 11505fad293bSKumar Gala } 11515fad293bSKumar Gala 11525fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs) 11535fad293bSKumar Gala { 11545fad293bSKumar Gala int code = 0; 11555fad293bSKumar Gala 11565fad293bSKumar Gala flush_fp_to_thread(current); 11575fad293bSKumar Gala 1158b6254cedSChristophe Leroy #ifdef CONFIG_PPC_FPU_REGS 1159de79f7b9SPaul Mackerras code = __parse_fpscr(current->thread.fp_state.fpscr); 1160b6254cedSChristophe Leroy #endif 1161dc1c1ca3SStephen Rothwell 1162dc1c1ca3SStephen Rothwell _exception(SIGFPE, regs, code, regs->nip); 1163dc1c1ca3SStephen Rothwell } 1164dc1c1ca3SStephen Rothwell 1165dc1c1ca3SStephen Rothwell /* 1166dc1c1ca3SStephen Rothwell * Illegal instruction emulation support. Originally written to 116714cf11afSPaul Mackerras * provide the PVR to user applications using the mfspr rd, PVR. 116814cf11afSPaul Mackerras * Return non-zero if we can't emulate, or -EFAULT if the associated 116914cf11afSPaul Mackerras * memory access caused an access fault. Return zero on success. 117014cf11afSPaul Mackerras * 117114cf11afSPaul Mackerras * There are a couple of ways to do this, either "decode" the instruction 117214cf11afSPaul Mackerras * or directly match lots of bits. In this case, matching lots of 117314cf11afSPaul Mackerras * bits is faster and easier. 117486417780SPaul Mackerras * 117514cf11afSPaul Mackerras */ 117614cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword) 117714cf11afSPaul Mackerras { 117814cf11afSPaul Mackerras u8 rT = (instword >> 21) & 0x1f; 117914cf11afSPaul Mackerras u8 rA = (instword >> 16) & 0x1f; 118014cf11afSPaul Mackerras u8 NB_RB = (instword >> 11) & 0x1f; 118114cf11afSPaul Mackerras u32 num_bytes; 118214cf11afSPaul Mackerras unsigned long EA; 118314cf11afSPaul Mackerras int pos = 0; 118414cf11afSPaul Mackerras 118514cf11afSPaul Mackerras /* Early out if we are an invalid form of lswx */ 118616c57b36SKumar Gala if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX) 118714cf11afSPaul Mackerras if ((rT == rA) || (rT == NB_RB)) 118814cf11afSPaul Mackerras return -EINVAL; 118914cf11afSPaul Mackerras 119014cf11afSPaul Mackerras EA = (rA == 0) ? 0 : regs->gpr[rA]; 119114cf11afSPaul Mackerras 119216c57b36SKumar Gala switch (instword & PPC_INST_STRING_MASK) { 119316c57b36SKumar Gala case PPC_INST_LSWX: 119416c57b36SKumar Gala case PPC_INST_STSWX: 119514cf11afSPaul Mackerras EA += NB_RB; 119614cf11afSPaul Mackerras num_bytes = regs->xer & 0x7f; 119714cf11afSPaul Mackerras break; 119816c57b36SKumar Gala case PPC_INST_LSWI: 119916c57b36SKumar Gala case PPC_INST_STSWI: 120014cf11afSPaul Mackerras num_bytes = (NB_RB == 0) ? 32 : NB_RB; 120114cf11afSPaul Mackerras break; 120214cf11afSPaul Mackerras default: 120314cf11afSPaul Mackerras return -EINVAL; 120414cf11afSPaul Mackerras } 120514cf11afSPaul Mackerras 120614cf11afSPaul Mackerras while (num_bytes != 0) 120714cf11afSPaul Mackerras { 120814cf11afSPaul Mackerras u8 val; 120914cf11afSPaul Mackerras u32 shift = 8 * (3 - (pos & 0x3)); 121014cf11afSPaul Mackerras 121180aa0fb4SJames Yang /* if process is 32-bit, clear upper 32 bits of EA */ 121280aa0fb4SJames Yang if ((regs->msr & MSR_64BIT) == 0) 121380aa0fb4SJames Yang EA &= 0xFFFFFFFF; 121480aa0fb4SJames Yang 121516c57b36SKumar Gala switch ((instword & PPC_INST_STRING_MASK)) { 121616c57b36SKumar Gala case PPC_INST_LSWX: 121716c57b36SKumar Gala case PPC_INST_LSWI: 121814cf11afSPaul Mackerras if (get_user(val, (u8 __user *)EA)) 121914cf11afSPaul Mackerras return -EFAULT; 122014cf11afSPaul Mackerras /* first time updating this reg, 122114cf11afSPaul Mackerras * zero it out */ 122214cf11afSPaul Mackerras if (pos == 0) 122314cf11afSPaul Mackerras regs->gpr[rT] = 0; 122414cf11afSPaul Mackerras regs->gpr[rT] |= val << shift; 122514cf11afSPaul Mackerras break; 122616c57b36SKumar Gala case PPC_INST_STSWI: 122716c57b36SKumar Gala case PPC_INST_STSWX: 122814cf11afSPaul Mackerras val = regs->gpr[rT] >> shift; 122914cf11afSPaul Mackerras if (put_user(val, (u8 __user *)EA)) 123014cf11afSPaul Mackerras return -EFAULT; 123114cf11afSPaul Mackerras break; 123214cf11afSPaul Mackerras } 123314cf11afSPaul Mackerras /* move EA to next address */ 123414cf11afSPaul Mackerras EA += 1; 123514cf11afSPaul Mackerras num_bytes--; 123614cf11afSPaul Mackerras 123714cf11afSPaul Mackerras /* manage our position within the register */ 123814cf11afSPaul Mackerras if (++pos == 4) { 123914cf11afSPaul Mackerras pos = 0; 124014cf11afSPaul Mackerras if (++rT == 32) 124114cf11afSPaul Mackerras rT = 0; 124214cf11afSPaul Mackerras } 124314cf11afSPaul Mackerras } 124414cf11afSPaul Mackerras 124514cf11afSPaul Mackerras return 0; 124614cf11afSPaul Mackerras } 124714cf11afSPaul Mackerras 1248c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword) 1249c3412dcbSWill Schmidt { 1250c3412dcbSWill Schmidt u32 ra,rs; 1251c3412dcbSWill Schmidt unsigned long tmp; 1252c3412dcbSWill Schmidt 1253c3412dcbSWill Schmidt ra = (instword >> 16) & 0x1f; 1254c3412dcbSWill Schmidt rs = (instword >> 21) & 0x1f; 1255c3412dcbSWill Schmidt 1256c3412dcbSWill Schmidt tmp = regs->gpr[rs]; 1257c3412dcbSWill Schmidt tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL); 1258c3412dcbSWill Schmidt tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL); 1259c3412dcbSWill Schmidt tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL; 1260c3412dcbSWill Schmidt regs->gpr[ra] = tmp; 1261c3412dcbSWill Schmidt 1262c3412dcbSWill Schmidt return 0; 1263c3412dcbSWill Schmidt } 1264c3412dcbSWill Schmidt 1265c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword) 1266c1469f13SKumar Gala { 1267c1469f13SKumar Gala u8 rT = (instword >> 21) & 0x1f; 1268c1469f13SKumar Gala u8 rA = (instword >> 16) & 0x1f; 1269c1469f13SKumar Gala u8 rB = (instword >> 11) & 0x1f; 1270c1469f13SKumar Gala u8 BC = (instword >> 6) & 0x1f; 1271c1469f13SKumar Gala u8 bit; 1272c1469f13SKumar Gala unsigned long tmp; 1273c1469f13SKumar Gala 1274c1469f13SKumar Gala tmp = (rA == 0) ? 0 : regs->gpr[rA]; 1275c1469f13SKumar Gala bit = (regs->ccr >> (31 - BC)) & 0x1; 1276c1469f13SKumar Gala 1277c1469f13SKumar Gala regs->gpr[rT] = bit ? tmp : regs->gpr[rB]; 1278c1469f13SKumar Gala 1279c1469f13SKumar Gala return 0; 1280c1469f13SKumar Gala } 1281c1469f13SKumar Gala 12826ce6c629SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 12836ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int cause) 12846ce6c629SMichael Neuling { 12856ce6c629SMichael Neuling /* If we're emulating a load/store in an active transaction, we cannot 12866ce6c629SMichael Neuling * emulate it as the kernel operates in transaction suspended context. 12876ce6c629SMichael Neuling * We need to abort the transaction. This creates a persistent TM 12886ce6c629SMichael Neuling * abort so tell the user what caused it with a new code. 12896ce6c629SMichael Neuling */ 12906ce6c629SMichael Neuling if (MSR_TM_TRANSACTIONAL(regs->msr)) { 12916ce6c629SMichael Neuling tm_enable(); 12926ce6c629SMichael Neuling tm_abort(cause); 12936ce6c629SMichael Neuling return true; 12946ce6c629SMichael Neuling } 12956ce6c629SMichael Neuling return false; 12966ce6c629SMichael Neuling } 12976ce6c629SMichael Neuling #else 12986ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int reason) 12996ce6c629SMichael Neuling { 13006ce6c629SMichael Neuling return false; 13016ce6c629SMichael Neuling } 13026ce6c629SMichael Neuling #endif 13036ce6c629SMichael Neuling 130414cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs) 130514cf11afSPaul Mackerras { 130614cf11afSPaul Mackerras u32 instword; 130714cf11afSPaul Mackerras u32 rd; 130814cf11afSPaul Mackerras 13094288e343SAnton Blanchard if (!user_mode(regs)) 131014cf11afSPaul Mackerras return -EINVAL; 131114cf11afSPaul Mackerras CHECK_FULL_REGS(regs); 131214cf11afSPaul Mackerras 131314cf11afSPaul Mackerras if (get_user(instword, (u32 __user *)(regs->nip))) 131414cf11afSPaul Mackerras return -EFAULT; 131514cf11afSPaul Mackerras 131614cf11afSPaul Mackerras /* Emulate the mfspr rD, PVR. */ 131716c57b36SKumar Gala if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) { 1318eecff81dSAnton Blanchard PPC_WARN_EMULATED(mfpvr, regs); 131914cf11afSPaul Mackerras rd = (instword >> 21) & 0x1f; 132014cf11afSPaul Mackerras regs->gpr[rd] = mfspr(SPRN_PVR); 132114cf11afSPaul Mackerras return 0; 132214cf11afSPaul Mackerras } 132314cf11afSPaul Mackerras 132414cf11afSPaul Mackerras /* Emulating the dcba insn is just a no-op. */ 132580947e7cSGeert Uytterhoeven if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) { 1326eecff81dSAnton Blanchard PPC_WARN_EMULATED(dcba, regs); 132714cf11afSPaul Mackerras return 0; 132880947e7cSGeert Uytterhoeven } 132914cf11afSPaul Mackerras 133014cf11afSPaul Mackerras /* Emulate the mcrxr insn. */ 133116c57b36SKumar Gala if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) { 133286417780SPaul Mackerras int shift = (instword >> 21) & 0x1c; 133314cf11afSPaul Mackerras unsigned long msk = 0xf0000000UL >> shift; 133414cf11afSPaul Mackerras 1335eecff81dSAnton Blanchard PPC_WARN_EMULATED(mcrxr, regs); 133614cf11afSPaul Mackerras regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk); 133714cf11afSPaul Mackerras regs->xer &= ~0xf0000000UL; 133814cf11afSPaul Mackerras return 0; 133914cf11afSPaul Mackerras } 134014cf11afSPaul Mackerras 134114cf11afSPaul Mackerras /* Emulate load/store string insn. */ 134280947e7cSGeert Uytterhoeven if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) { 13436ce6c629SMichael Neuling if (tm_abort_check(regs, 13446ce6c629SMichael Neuling TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT)) 13456ce6c629SMichael Neuling return -EINVAL; 1346eecff81dSAnton Blanchard PPC_WARN_EMULATED(string, regs); 134714cf11afSPaul Mackerras return emulate_string_inst(regs, instword); 134880947e7cSGeert Uytterhoeven } 134914cf11afSPaul Mackerras 1350c3412dcbSWill Schmidt /* Emulate the popcntb (Population Count Bytes) instruction. */ 135116c57b36SKumar Gala if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) { 1352eecff81dSAnton Blanchard PPC_WARN_EMULATED(popcntb, regs); 1353c3412dcbSWill Schmidt return emulate_popcntb_inst(regs, instword); 1354c3412dcbSWill Schmidt } 1355c3412dcbSWill Schmidt 1356c1469f13SKumar Gala /* Emulate isel (Integer Select) instruction */ 135716c57b36SKumar Gala if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) { 1358eecff81dSAnton Blanchard PPC_WARN_EMULATED(isel, regs); 1359c1469f13SKumar Gala return emulate_isel(regs, instword); 1360c1469f13SKumar Gala } 1361c1469f13SKumar Gala 13629863c28aSJames Yang /* Emulate sync instruction variants */ 13639863c28aSJames Yang if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) { 13649863c28aSJames Yang PPC_WARN_EMULATED(sync, regs); 13659863c28aSJames Yang asm volatile("sync"); 13669863c28aSJames Yang return 0; 13679863c28aSJames Yang } 13689863c28aSJames Yang 1369efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64 1370efcac658SAlexey Kardashevskiy /* Emulate the mfspr rD, DSCR. */ 137173d2fb75SAnton Blanchard if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) == 137273d2fb75SAnton Blanchard PPC_INST_MFSPR_DSCR_USER) || 137373d2fb75SAnton Blanchard ((instword & PPC_INST_MFSPR_DSCR_MASK) == 137473d2fb75SAnton Blanchard PPC_INST_MFSPR_DSCR)) && 1375efcac658SAlexey Kardashevskiy cpu_has_feature(CPU_FTR_DSCR)) { 1376efcac658SAlexey Kardashevskiy PPC_WARN_EMULATED(mfdscr, regs); 1377efcac658SAlexey Kardashevskiy rd = (instword >> 21) & 0x1f; 1378efcac658SAlexey Kardashevskiy regs->gpr[rd] = mfspr(SPRN_DSCR); 1379efcac658SAlexey Kardashevskiy return 0; 1380efcac658SAlexey Kardashevskiy } 1381efcac658SAlexey Kardashevskiy /* Emulate the mtspr DSCR, rD. */ 138273d2fb75SAnton Blanchard if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) == 138373d2fb75SAnton Blanchard PPC_INST_MTSPR_DSCR_USER) || 138473d2fb75SAnton Blanchard ((instword & PPC_INST_MTSPR_DSCR_MASK) == 138573d2fb75SAnton Blanchard PPC_INST_MTSPR_DSCR)) && 1386efcac658SAlexey Kardashevskiy cpu_has_feature(CPU_FTR_DSCR)) { 1387efcac658SAlexey Kardashevskiy PPC_WARN_EMULATED(mtdscr, regs); 1388efcac658SAlexey Kardashevskiy rd = (instword >> 21) & 0x1f; 138900ca0de0SAnton Blanchard current->thread.dscr = regs->gpr[rd]; 1390efcac658SAlexey Kardashevskiy current->thread.dscr_inherit = 1; 139100ca0de0SAnton Blanchard mtspr(SPRN_DSCR, current->thread.dscr); 1392efcac658SAlexey Kardashevskiy return 0; 1393efcac658SAlexey Kardashevskiy } 1394efcac658SAlexey Kardashevskiy #endif 1395efcac658SAlexey Kardashevskiy 139614cf11afSPaul Mackerras return -EINVAL; 139714cf11afSPaul Mackerras } 139814cf11afSPaul Mackerras 139973c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr) 140014cf11afSPaul Mackerras { 140173c9ceabSJeremy Fitzhardinge return is_kernel_addr(addr); 140214cf11afSPaul Mackerras } 140314cf11afSPaul Mackerras 14043a3b5aa6SKevin Hao #ifdef CONFIG_MATH_EMULATION 14053a3b5aa6SKevin Hao static int emulate_math(struct pt_regs *regs) 14063a3b5aa6SKevin Hao { 14073a3b5aa6SKevin Hao int ret; 14083a3b5aa6SKevin Hao 14093a3b5aa6SKevin Hao ret = do_mathemu(regs); 14103a3b5aa6SKevin Hao if (ret >= 0) 14113a3b5aa6SKevin Hao PPC_WARN_EMULATED(math, regs); 14123a3b5aa6SKevin Hao 14133a3b5aa6SKevin Hao switch (ret) { 14143a3b5aa6SKevin Hao case 0: 14153a3b5aa6SKevin Hao emulate_single_step(regs); 14163a3b5aa6SKevin Hao return 0; 14173a3b5aa6SKevin Hao case 1: { 14183a3b5aa6SKevin Hao int code = 0; 1419de79f7b9SPaul Mackerras code = __parse_fpscr(current->thread.fp_state.fpscr); 14203a3b5aa6SKevin Hao _exception(SIGFPE, regs, code, regs->nip); 14213a3b5aa6SKevin Hao return 0; 14223a3b5aa6SKevin Hao } 14233a3b5aa6SKevin Hao case -EFAULT: 14243a3b5aa6SKevin Hao _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 14253a3b5aa6SKevin Hao return 0; 14263a3b5aa6SKevin Hao } 14273a3b5aa6SKevin Hao 14283a3b5aa6SKevin Hao return -1; 14293a3b5aa6SKevin Hao } 14303a3b5aa6SKevin Hao #else 14313a3b5aa6SKevin Hao static inline int emulate_math(struct pt_regs *regs) { return -1; } 14323a3b5aa6SKevin Hao #endif 14333a3b5aa6SKevin Hao 1434fd3f1e0fSNicholas Piggin static void do_program_check(struct pt_regs *regs) 143514cf11afSPaul Mackerras { 143614cf11afSPaul Mackerras unsigned int reason = get_reason(regs); 143714cf11afSPaul Mackerras 1438aa42c69cSKim Phillips /* We can now get here via a FP Unavailable exception if the core 143904903a30SKumar Gala * has no FPU, in that case the reason flags will be 0 */ 144014cf11afSPaul Mackerras 144114cf11afSPaul Mackerras if (reason & REASON_FP) { 144214cf11afSPaul Mackerras /* IEEE FP exception */ 1443dc1c1ca3SStephen Rothwell parse_fpe(regs); 1444fd3f1e0fSNicholas Piggin return; 14458dad3f92SPaul Mackerras } 14468dad3f92SPaul Mackerras if (reason & REASON_TRAP) { 1447a4c3f909SBalbir Singh unsigned long bugaddr; 1448ba797b28SJason Wessel /* Debugger is first in line to stop recursive faults in 1449ba797b28SJason Wessel * rcu_lock, notify_die, or atomic_notifier_call_chain */ 1450ba797b28SJason Wessel if (debugger_bpt(regs)) 1451fd3f1e0fSNicholas Piggin return; 1452ba797b28SJason Wessel 14536cc89badSNaveen N. Rao if (kprobe_handler(regs)) 1454fd3f1e0fSNicholas Piggin return; 14556cc89badSNaveen N. Rao 145614cf11afSPaul Mackerras /* trap exception */ 1457dc1c1ca3SStephen Rothwell if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP) 1458dc1c1ca3SStephen Rothwell == NOTIFY_STOP) 1459fd3f1e0fSNicholas Piggin return; 146073c9ceabSJeremy Fitzhardinge 1461a4c3f909SBalbir Singh bugaddr = regs->nip; 1462a4c3f909SBalbir Singh /* 1463a4c3f909SBalbir Singh * Fixup bugaddr for BUG_ON() in real mode 1464a4c3f909SBalbir Singh */ 1465a4c3f909SBalbir Singh if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR)) 1466a4c3f909SBalbir Singh bugaddr += PAGE_OFFSET; 1467a4c3f909SBalbir Singh 146873c9ceabSJeremy Fitzhardinge if (!(regs->msr & MSR_PR) && /* not user-mode */ 1469a4c3f909SBalbir Singh report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) { 147014cf11afSPaul Mackerras regs->nip += 4; 1471fd3f1e0fSNicholas Piggin return; 147214cf11afSPaul Mackerras } 14738dad3f92SPaul Mackerras _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); 1474fd3f1e0fSNicholas Piggin return; 14758dad3f92SPaul Mackerras } 1476bc2a9408SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 1477bc2a9408SMichael Neuling if (reason & REASON_TM) { 1478bc2a9408SMichael Neuling /* This is a TM "Bad Thing Exception" program check. 1479bc2a9408SMichael Neuling * This occurs when: 1480bc2a9408SMichael Neuling * - An rfid/hrfid/mtmsrd attempts to cause an illegal 1481bc2a9408SMichael Neuling * transition in TM states. 1482bc2a9408SMichael Neuling * - A trechkpt is attempted when transactional. 1483bc2a9408SMichael Neuling * - A treclaim is attempted when non transactional. 1484bc2a9408SMichael Neuling * - A tend is illegally attempted. 1485bc2a9408SMichael Neuling * - writing a TM SPR when transactional. 1486632f0574SMichael Ellerman * 1487632f0574SMichael Ellerman * If usermode caused this, it's done something illegal and 1488bc2a9408SMichael Neuling * gets a SIGILL slap on the wrist. We call it an illegal 1489bc2a9408SMichael Neuling * operand to distinguish from the instruction just being bad 1490bc2a9408SMichael Neuling * (e.g. executing a 'tend' on a CPU without TM!); it's an 1491bc2a9408SMichael Neuling * illegal /placement/ of a valid instruction. 1492bc2a9408SMichael Neuling */ 1493bc2a9408SMichael Neuling if (user_mode(regs)) { 1494bc2a9408SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPN, regs->nip); 1495fd3f1e0fSNicholas Piggin return; 1496bc2a9408SMichael Neuling } else { 1497bc2a9408SMichael Neuling printk(KERN_EMERG "Unexpected TM Bad Thing exception " 149811be3958SBreno Leitao "at %lx (msr 0x%lx) tm_scratch=%llx\n", 149911be3958SBreno Leitao regs->nip, regs->msr, get_paca()->tm_scratch); 1500bc2a9408SMichael Neuling die("Unrecoverable exception", regs, SIGABRT); 1501bc2a9408SMichael Neuling } 1502bc2a9408SMichael Neuling } 1503bc2a9408SMichael Neuling #endif 15048dad3f92SPaul Mackerras 1505b3f6a459SMichael Ellerman /* 1506b3f6a459SMichael Ellerman * If we took the program check in the kernel skip down to sending a 1507b3f6a459SMichael Ellerman * SIGILL. The subsequent cases all relate to emulating instructions 1508b3f6a459SMichael Ellerman * which we should only do for userspace. We also do not want to enable 1509b3f6a459SMichael Ellerman * interrupts for kernel faults because that might lead to further 1510b3f6a459SMichael Ellerman * faults, and loose the context of the original exception. 1511b3f6a459SMichael Ellerman */ 1512b3f6a459SMichael Ellerman if (!user_mode(regs)) 1513b3f6a459SMichael Ellerman goto sigill; 1514b3f6a459SMichael Ellerman 1515e6f8a6c8SNicholas Piggin interrupt_cond_local_irq_enable(regs); 1516cd8a5673SPaul Mackerras 151704903a30SKumar Gala /* (reason & REASON_ILLEGAL) would be the obvious thing here, 151804903a30SKumar Gala * but there seems to be a hardware bug on the 405GP (RevD) 151904903a30SKumar Gala * that means ESR is sometimes set incorrectly - either to 152004903a30SKumar Gala * ESR_DST (!?) or 0. In the process of chasing this with the 152104903a30SKumar Gala * hardware people - not sure if it can happen on any illegal 152204903a30SKumar Gala * instruction or only on FP instructions, whether there is a 15234e63f8edSBenjamin Herrenschmidt * pattern to occurrences etc. -dgibson 31/Mar/2003 15244e63f8edSBenjamin Herrenschmidt */ 15253a3b5aa6SKevin Hao if (!emulate_math(regs)) 1526fd3f1e0fSNicholas Piggin return; 152704903a30SKumar Gala 15288dad3f92SPaul Mackerras /* Try to emulate it if we should. */ 15298dad3f92SPaul Mackerras if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) { 153014cf11afSPaul Mackerras switch (emulate_instruction(regs)) { 153114cf11afSPaul Mackerras case 0: 153214cf11afSPaul Mackerras regs->nip += 4; 153314cf11afSPaul Mackerras emulate_single_step(regs); 1534fd3f1e0fSNicholas Piggin return; 153514cf11afSPaul Mackerras case -EFAULT: 153614cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 1537fd3f1e0fSNicholas Piggin return; 15388dad3f92SPaul Mackerras } 15398dad3f92SPaul Mackerras } 15408dad3f92SPaul Mackerras 1541b3f6a459SMichael Ellerman sigill: 154214cf11afSPaul Mackerras if (reason & REASON_PRIVILEGED) 154314cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 154414cf11afSPaul Mackerras else 154514cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1546ba12eedeSLi Zhong 1547fd3f1e0fSNicholas Piggin } 1548fd3f1e0fSNicholas Piggin 15493a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER(program_check_exception) 1550fd3f1e0fSNicholas Piggin { 1551fd3f1e0fSNicholas Piggin do_program_check(regs); 155214cf11afSPaul Mackerras } 155314cf11afSPaul Mackerras 1554bf593907SPaul Mackerras /* 1555bf593907SPaul Mackerras * This occurs when running in hypervisor mode on POWER6 or later 1556bf593907SPaul Mackerras * and an illegal instruction is encountered. 1557bf593907SPaul Mackerras */ 15583a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER(emulation_assist_interrupt) 1559bf593907SPaul Mackerras { 1560bf593907SPaul Mackerras regs->msr |= REASON_ILLEGAL; 1561fd3f1e0fSNicholas Piggin do_program_check(regs); 1562bf593907SPaul Mackerras } 1563bf593907SPaul Mackerras 15643a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER(alignment_exception) 156514cf11afSPaul Mackerras { 15664393c4f6SBenjamin Herrenschmidt int sig, code, fixed = 0; 15679409d2f9SJordan Niethe unsigned long reason; 156814cf11afSPaul Mackerras 1569e6f8a6c8SNicholas Piggin interrupt_cond_local_irq_enable(regs); 1570a3512b2dSBenjamin Herrenschmidt 15719409d2f9SJordan Niethe reason = get_reason(regs); 15729409d2f9SJordan Niethe if (reason & REASON_BOUNDARY) { 15739409d2f9SJordan Niethe sig = SIGBUS; 15749409d2f9SJordan Niethe code = BUS_ADRALN; 15759409d2f9SJordan Niethe goto bad; 15769409d2f9SJordan Niethe } 15779409d2f9SJordan Niethe 15786ce6c629SMichael Neuling if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT)) 1579540d4d34SNicholas Piggin return; 15806ce6c629SMichael Neuling 1581e9370ae1SPaul Mackerras /* we don't implement logging of alignment exceptions */ 1582e9370ae1SPaul Mackerras if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS)) 158314cf11afSPaul Mackerras fixed = fix_alignment(regs); 158414cf11afSPaul Mackerras 158514cf11afSPaul Mackerras if (fixed == 1) { 15869409d2f9SJordan Niethe /* skip over emulated instruction */ 15879409d2f9SJordan Niethe regs->nip += inst_length(reason); 158814cf11afSPaul Mackerras emulate_single_step(regs); 1589540d4d34SNicholas Piggin return; 159014cf11afSPaul Mackerras } 159114cf11afSPaul Mackerras 159214cf11afSPaul Mackerras /* Operand address was bad */ 159314cf11afSPaul Mackerras if (fixed == -EFAULT) { 15944393c4f6SBenjamin Herrenschmidt sig = SIGSEGV; 15954393c4f6SBenjamin Herrenschmidt code = SEGV_ACCERR; 15964393c4f6SBenjamin Herrenschmidt } else { 15974393c4f6SBenjamin Herrenschmidt sig = SIGBUS; 15984393c4f6SBenjamin Herrenschmidt code = BUS_ADRALN; 159914cf11afSPaul Mackerras } 16009409d2f9SJordan Niethe bad: 16014393c4f6SBenjamin Herrenschmidt if (user_mode(regs)) 16024393c4f6SBenjamin Herrenschmidt _exception(sig, regs, code, regs->dar); 16034393c4f6SBenjamin Herrenschmidt else 16048458c628SNicholas Piggin bad_page_fault(regs, sig); 160514cf11afSPaul Mackerras } 160614cf11afSPaul Mackerras 16073a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER(stack_overflow_exception) 16083978eb78SChristophe Leroy { 16093978eb78SChristophe Leroy die("Kernel stack overflow", regs, SIGSEGV); 16103978eb78SChristophe Leroy } 16113978eb78SChristophe Leroy 16123a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER(kernel_fp_unavailable_exception) 1613dc1c1ca3SStephen Rothwell { 1614dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable FP Unavailable Exception " 1615dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 1616dc1c1ca3SStephen Rothwell die("Unrecoverable FP Unavailable Exception", regs, SIGABRT); 1617dc1c1ca3SStephen Rothwell } 1618dc1c1ca3SStephen Rothwell 16193a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER(altivec_unavailable_exception) 1620dc1c1ca3SStephen Rothwell { 1621dc1c1ca3SStephen Rothwell if (user_mode(regs)) { 1622dc1c1ca3SStephen Rothwell /* A user program has executed an altivec instruction, 1623dc1c1ca3SStephen Rothwell but this kernel doesn't support altivec. */ 1624dc1c1ca3SStephen Rothwell _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1625540d4d34SNicholas Piggin return; 1626dc1c1ca3SStephen Rothwell } 16276c4841c2SAnton Blanchard 1628dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception " 1629dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 1630dc1c1ca3SStephen Rothwell die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT); 1631dc1c1ca3SStephen Rothwell } 1632dc1c1ca3SStephen Rothwell 16333a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER(vsx_unavailable_exception) 1634ce48b210SMichael Neuling { 1635ce48b210SMichael Neuling if (user_mode(regs)) { 1636ce48b210SMichael Neuling /* A user program has executed an vsx instruction, 1637ce48b210SMichael Neuling but this kernel doesn't support vsx. */ 1638ce48b210SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1639ce48b210SMichael Neuling return; 1640ce48b210SMichael Neuling } 1641ce48b210SMichael Neuling 1642ce48b210SMichael Neuling printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception " 1643ce48b210SMichael Neuling "%lx at %lx\n", regs->trap, regs->nip); 1644ce48b210SMichael Neuling die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT); 1645ce48b210SMichael Neuling } 1646ce48b210SMichael Neuling 16472517617eSMichael Neuling #ifdef CONFIG_PPC64 1648172f7aaaSCyril Bur static void tm_unavailable(struct pt_regs *regs) 1649172f7aaaSCyril Bur { 16505d176f75SCyril Bur #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 16515d176f75SCyril Bur if (user_mode(regs)) { 16525d176f75SCyril Bur current->thread.load_tm++; 16535d176f75SCyril Bur regs->msr |= MSR_TM; 16545d176f75SCyril Bur tm_enable(); 16555d176f75SCyril Bur tm_restore_sprs(¤t->thread); 16565d176f75SCyril Bur return; 16575d176f75SCyril Bur } 16585d176f75SCyril Bur #endif 1659172f7aaaSCyril Bur pr_emerg("Unrecoverable TM Unavailable Exception " 1660172f7aaaSCyril Bur "%lx at %lx\n", regs->trap, regs->nip); 1661172f7aaaSCyril Bur die("Unrecoverable TM Unavailable Exception", regs, SIGABRT); 1662172f7aaaSCyril Bur } 1663172f7aaaSCyril Bur 16643a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER(facility_unavailable_exception) 1665d0c0c9a1SMichael Neuling { 1666021424a1SMichael Ellerman static char *facility_strings[] = { 16672517617eSMichael Neuling [FSCR_FP_LG] = "FPU", 16682517617eSMichael Neuling [FSCR_VECVSX_LG] = "VMX/VSX", 16692517617eSMichael Neuling [FSCR_DSCR_LG] = "DSCR", 16702517617eSMichael Neuling [FSCR_PM_LG] = "PMU SPRs", 16712517617eSMichael Neuling [FSCR_BHRB_LG] = "BHRB", 16722517617eSMichael Neuling [FSCR_TM_LG] = "TM", 16732517617eSMichael Neuling [FSCR_EBB_LG] = "EBB", 16742517617eSMichael Neuling [FSCR_TAR_LG] = "TAR", 1675794464f4SNicholas Piggin [FSCR_MSGP_LG] = "MSGP", 16769b7ff0c6SNicholas Piggin [FSCR_SCV_LG] = "SCV", 16772aa6195eSAlistair Popple [FSCR_PREFIX_LG] = "PREFIX", 1678021424a1SMichael Ellerman }; 16792517617eSMichael Neuling char *facility = "unknown"; 1680021424a1SMichael Ellerman u64 value; 1681c952c1c4SAnshuman Khandual u32 instword, rd; 16822517617eSMichael Neuling u8 status; 16832517617eSMichael Neuling bool hv; 1684021424a1SMichael Ellerman 16852271db20SBenjamin Herrenschmidt hv = (TRAP(regs) == 0xf80); 16862517617eSMichael Neuling if (hv) 1687b14b6260SMichael Ellerman value = mfspr(SPRN_HFSCR); 16882517617eSMichael Neuling else 16892517617eSMichael Neuling value = mfspr(SPRN_FSCR); 16902517617eSMichael Neuling 16912517617eSMichael Neuling status = value >> 56; 1692709b973cSAnshuman Khandual if ((hv || status >= 2) && 1693709b973cSAnshuman Khandual (status < ARRAY_SIZE(facility_strings)) && 1694709b973cSAnshuman Khandual facility_strings[status]) 1695709b973cSAnshuman Khandual facility = facility_strings[status]; 1696709b973cSAnshuman Khandual 1697709b973cSAnshuman Khandual /* We should not have taken this interrupt in kernel */ 1698709b973cSAnshuman Khandual if (!user_mode(regs)) { 1699709b973cSAnshuman Khandual pr_emerg("Facility '%s' unavailable (%d) exception in kernel mode at %lx\n", 1700709b973cSAnshuman Khandual facility, status, regs->nip); 1701709b973cSAnshuman Khandual die("Unexpected facility unavailable exception", regs, SIGABRT); 1702709b973cSAnshuman Khandual } 1703709b973cSAnshuman Khandual 1704e6f8a6c8SNicholas Piggin interrupt_cond_local_irq_enable(regs); 1705709b973cSAnshuman Khandual 17062517617eSMichael Neuling if (status == FSCR_DSCR_LG) { 1707c952c1c4SAnshuman Khandual /* 1708c952c1c4SAnshuman Khandual * User is accessing the DSCR register using the problem 1709c952c1c4SAnshuman Khandual * state only SPR number (0x03) either through a mfspr or 1710c952c1c4SAnshuman Khandual * a mtspr instruction. If it is a write attempt through 1711c952c1c4SAnshuman Khandual * a mtspr, then we set the inherit bit. This also allows 1712c952c1c4SAnshuman Khandual * the user to write or read the register directly in the 1713c952c1c4SAnshuman Khandual * future by setting via the FSCR DSCR bit. But in case it 1714c952c1c4SAnshuman Khandual * is a read DSCR attempt through a mfspr instruction, we 1715c952c1c4SAnshuman Khandual * just emulate the instruction instead. This code path will 1716c952c1c4SAnshuman Khandual * always emulate all the mfspr instructions till the user 1717c952c1c4SAnshuman Khandual * has attempted at least one mtspr instruction. This way it 1718c952c1c4SAnshuman Khandual * preserves the same behaviour when the user is accessing 1719c952c1c4SAnshuman Khandual * the DSCR through privilege level only SPR number (0x11) 1720c952c1c4SAnshuman Khandual * which is emulated through illegal instruction exception. 1721c952c1c4SAnshuman Khandual * We always leave HFSCR DSCR set. 17222517617eSMichael Neuling */ 1723c952c1c4SAnshuman Khandual if (get_user(instword, (u32 __user *)(regs->nip))) { 1724c952c1c4SAnshuman Khandual pr_err("Failed to fetch the user instruction\n"); 1725c952c1c4SAnshuman Khandual return; 1726c952c1c4SAnshuman Khandual } 1727c952c1c4SAnshuman Khandual 1728c952c1c4SAnshuman Khandual /* Write into DSCR (mtspr 0x03, RS) */ 1729c952c1c4SAnshuman Khandual if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK) 1730c952c1c4SAnshuman Khandual == PPC_INST_MTSPR_DSCR_USER) { 1731c952c1c4SAnshuman Khandual rd = (instword >> 21) & 0x1f; 1732c952c1c4SAnshuman Khandual current->thread.dscr = regs->gpr[rd]; 17332517617eSMichael Neuling current->thread.dscr_inherit = 1; 1734b57bd2deSMichael Neuling current->thread.fscr |= FSCR_DSCR; 1735b57bd2deSMichael Neuling mtspr(SPRN_FSCR, current->thread.fscr); 1736c952c1c4SAnshuman Khandual } 1737c952c1c4SAnshuman Khandual 1738c952c1c4SAnshuman Khandual /* Read from DSCR (mfspr RT, 0x03) */ 1739c952c1c4SAnshuman Khandual if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK) 1740c952c1c4SAnshuman Khandual == PPC_INST_MFSPR_DSCR_USER) { 1741c952c1c4SAnshuman Khandual if (emulate_instruction(regs)) { 1742c952c1c4SAnshuman Khandual pr_err("DSCR based mfspr emulation failed\n"); 1743c952c1c4SAnshuman Khandual return; 1744c952c1c4SAnshuman Khandual } 1745c952c1c4SAnshuman Khandual regs->nip += 4; 1746c952c1c4SAnshuman Khandual emulate_single_step(regs); 1747c952c1c4SAnshuman Khandual } 17482517617eSMichael Neuling return; 1749b14b6260SMichael Ellerman } 1750b14b6260SMichael Ellerman 1751172f7aaaSCyril Bur if (status == FSCR_TM_LG) { 1752172f7aaaSCyril Bur /* 1753172f7aaaSCyril Bur * If we're here then the hardware is TM aware because it 1754172f7aaaSCyril Bur * generated an exception with FSRM_TM set. 1755172f7aaaSCyril Bur * 1756172f7aaaSCyril Bur * If cpu_has_feature(CPU_FTR_TM) is false, then either firmware 1757172f7aaaSCyril Bur * told us not to do TM, or the kernel is not built with TM 1758172f7aaaSCyril Bur * support. 1759172f7aaaSCyril Bur * 1760172f7aaaSCyril Bur * If both of those things are true, then userspace can spam the 1761172f7aaaSCyril Bur * console by triggering the printk() below just by continually 1762172f7aaaSCyril Bur * doing tbegin (or any TM instruction). So in that case just 1763172f7aaaSCyril Bur * send the process a SIGILL immediately. 1764172f7aaaSCyril Bur */ 1765172f7aaaSCyril Bur if (!cpu_has_feature(CPU_FTR_TM)) 1766172f7aaaSCyril Bur goto out; 1767172f7aaaSCyril Bur 1768172f7aaaSCyril Bur tm_unavailable(regs); 1769172f7aaaSCyril Bur return; 1770172f7aaaSCyril Bur } 1771172f7aaaSCyril Bur 177293c2ec0fSBalbir Singh pr_err_ratelimited("%sFacility '%s' unavailable (%d), exception at 0x%lx, MSR=%lx\n", 177393c2ec0fSBalbir Singh hv ? "Hypervisor " : "", facility, status, regs->nip, regs->msr); 1774d0c0c9a1SMichael Neuling 1775172f7aaaSCyril Bur out: 1776d0c0c9a1SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1777d0c0c9a1SMichael Neuling } 17782517617eSMichael Neuling #endif 1779d0c0c9a1SMichael Neuling 1780f54db641SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 1781f54db641SMichael Neuling 17823a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER(fp_unavailable_tm) 1783f54db641SMichael Neuling { 1784f54db641SMichael Neuling /* Note: This does not handle any kind of FP laziness. */ 1785f54db641SMichael Neuling 1786f54db641SMichael Neuling TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n", 1787f54db641SMichael Neuling regs->nip, regs->msr); 1788f54db641SMichael Neuling 1789f54db641SMichael Neuling /* We can only have got here if the task started using FP after 1790f54db641SMichael Neuling * beginning the transaction. So, the transactional regs are just a 1791f54db641SMichael Neuling * copy of the checkpointed ones. But, we still need to recheckpoint 1792f54db641SMichael Neuling * as we're enabling FP for the process; it will return, abort the 1793f54db641SMichael Neuling * transaction, and probably retry but now with FP enabled. So the 1794f54db641SMichael Neuling * checkpointed FP registers need to be loaded. 1795f54db641SMichael Neuling */ 1796d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 179796695563SBreno Leitao 179896695563SBreno Leitao /* 179996695563SBreno Leitao * Reclaim initially saved out bogus (lazy) FPRs to ckfp_state, and 180096695563SBreno Leitao * then it was overwrite by the thr->fp_state by tm_reclaim_thread(). 180196695563SBreno Leitao * 180296695563SBreno Leitao * At this point, ck{fp,vr}_state contains the exact values we want to 180396695563SBreno Leitao * recheckpoint. 180496695563SBreno Leitao */ 1805f54db641SMichael Neuling 1806f54db641SMichael Neuling /* Enable FP for the task: */ 1807a7771176SCyril Bur current->thread.load_fp = 1; 1808f54db641SMichael Neuling 180996695563SBreno Leitao /* 181096695563SBreno Leitao * Recheckpoint all the checkpointed ckpt, ck{fp, vr}_state registers. 1811f54db641SMichael Neuling */ 1812eb5c3f1cSCyril Bur tm_recheckpoint(¤t->thread); 1813f54db641SMichael Neuling } 1814f54db641SMichael Neuling 18153a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER(altivec_unavailable_tm) 1816f54db641SMichael Neuling { 1817f54db641SMichael Neuling /* See the comments in fp_unavailable_tm(). This function operates 1818f54db641SMichael Neuling * the same way. 1819f54db641SMichael Neuling */ 1820f54db641SMichael Neuling 1821f54db641SMichael Neuling TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx," 1822f54db641SMichael Neuling "MSR=%lx\n", 1823f54db641SMichael Neuling regs->nip, regs->msr); 1824d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 1825a7771176SCyril Bur current->thread.load_vec = 1; 1826eb5c3f1cSCyril Bur tm_recheckpoint(¤t->thread); 1827f54db641SMichael Neuling current->thread.used_vr = 1; 18283ac8ff1cSPaul Mackerras } 18293ac8ff1cSPaul Mackerras 18303a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER(vsx_unavailable_tm) 1831f54db641SMichael Neuling { 1832f54db641SMichael Neuling /* See the comments in fp_unavailable_tm(). This works similarly, 1833f54db641SMichael Neuling * though we're loading both FP and VEC registers in here. 1834f54db641SMichael Neuling * 1835f54db641SMichael Neuling * If FP isn't in use, load FP regs. If VEC isn't in use, load VEC 1836f54db641SMichael Neuling * regs. Either way, set MSR_VSX. 1837f54db641SMichael Neuling */ 1838f54db641SMichael Neuling 1839f54db641SMichael Neuling TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx," 1840f54db641SMichael Neuling "MSR=%lx\n", 1841f54db641SMichael Neuling regs->nip, regs->msr); 1842f54db641SMichael Neuling 18433ac8ff1cSPaul Mackerras current->thread.used_vsr = 1; 18443ac8ff1cSPaul Mackerras 1845f54db641SMichael Neuling /* This reclaims FP and/or VR regs if they're already enabled */ 1846d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 1847f54db641SMichael Neuling 1848a7771176SCyril Bur current->thread.load_vec = 1; 1849a7771176SCyril Bur current->thread.load_fp = 1; 18503ac8ff1cSPaul Mackerras 1851eb5c3f1cSCyril Bur tm_recheckpoint(¤t->thread); 1852f54db641SMichael Neuling } 1853f54db641SMichael Neuling #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */ 1854f54db641SMichael Neuling 18553a96570fSNicholas Piggin #ifdef CONFIG_PPC64 18563a96570fSNicholas Piggin DECLARE_INTERRUPT_HANDLER_NMI(performance_monitor_exception_nmi); 18573a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER_NMI(performance_monitor_exception_nmi) 1858dc1c1ca3SStephen Rothwell { 185969111bacSChristoph Lameter __this_cpu_inc(irq_stat.pmu_irqs); 186089713ed1SAnton Blanchard 1861dc1c1ca3SStephen Rothwell perf_irq(regs); 1862156b5371SNicholas Piggin 18633a96570fSNicholas Piggin return 0; 18643a96570fSNicholas Piggin } 18653a96570fSNicholas Piggin #endif 18663a96570fSNicholas Piggin 18673a96570fSNicholas Piggin DECLARE_INTERRUPT_HANDLER_ASYNC(performance_monitor_exception_async); 18683a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER_ASYNC(performance_monitor_exception_async) 1869156b5371SNicholas Piggin { 1870156b5371SNicholas Piggin __this_cpu_inc(irq_stat.pmu_irqs); 1871156b5371SNicholas Piggin 1872156b5371SNicholas Piggin perf_irq(regs); 1873156b5371SNicholas Piggin } 1874156b5371SNicholas Piggin 18753a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER_RAW(performance_monitor_exception) 1876156b5371SNicholas Piggin { 1877156b5371SNicholas Piggin /* 1878156b5371SNicholas Piggin * On 64-bit, if perf interrupts hit in a local_irq_disable 1879156b5371SNicholas Piggin * (soft-masked) region, we consider them as NMIs. This is required to 1880156b5371SNicholas Piggin * prevent hash faults on user addresses when reading callchains (and 1881156b5371SNicholas Piggin * looks better from an irq tracing perspective). 1882156b5371SNicholas Piggin */ 1883156b5371SNicholas Piggin if (IS_ENABLED(CONFIG_PPC64) && unlikely(arch_irq_disabled_regs(regs))) 1884156b5371SNicholas Piggin performance_monitor_exception_nmi(regs); 1885156b5371SNicholas Piggin else 1886156b5371SNicholas Piggin performance_monitor_exception_async(regs); 18873a96570fSNicholas Piggin 18883a96570fSNicholas Piggin return 0; 1889dc1c1ca3SStephen Rothwell } 1890dc1c1ca3SStephen Rothwell 1891172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS 18923bffb652SDave Kleikamp static void handle_debug(struct pt_regs *regs, unsigned long debug_status) 18933bffb652SDave Kleikamp { 18943bffb652SDave Kleikamp int changed = 0; 18953bffb652SDave Kleikamp /* 18963bffb652SDave Kleikamp * Determine the cause of the debug event, clear the 18973bffb652SDave Kleikamp * event flags and send a trap to the handler. Torez 18983bffb652SDave Kleikamp */ 18993bffb652SDave Kleikamp if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) { 19003bffb652SDave Kleikamp dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W); 19013bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE 190251ae8d4aSBharat Bhushan current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE; 19033bffb652SDave Kleikamp #endif 190447355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, 19053bffb652SDave Kleikamp 5); 19063bffb652SDave Kleikamp changed |= 0x01; 19073bffb652SDave Kleikamp } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) { 19083bffb652SDave Kleikamp dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W); 190947355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, 19103bffb652SDave Kleikamp 6); 19113bffb652SDave Kleikamp changed |= 0x01; 19123bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC1) { 191351ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC1; 19143bffb652SDave Kleikamp dbcr_iac_range(current) &= ~DBCR_IAC12MODE; 191547355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, 19163bffb652SDave Kleikamp 1); 19173bffb652SDave Kleikamp changed |= 0x01; 19183bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC2) { 191951ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC2; 192047355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, 19213bffb652SDave Kleikamp 2); 19223bffb652SDave Kleikamp changed |= 0x01; 19233bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC3) { 192451ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC3; 19253bffb652SDave Kleikamp dbcr_iac_range(current) &= ~DBCR_IAC34MODE; 192647355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, 19273bffb652SDave Kleikamp 3); 19283bffb652SDave Kleikamp changed |= 0x01; 19293bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC4) { 193051ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC4; 193147355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, 19323bffb652SDave Kleikamp 4); 19333bffb652SDave Kleikamp changed |= 0x01; 19343bffb652SDave Kleikamp } 19353bffb652SDave Kleikamp /* 19363bffb652SDave Kleikamp * At the point this routine was called, the MSR(DE) was turned off. 19373bffb652SDave Kleikamp * Check all other debug flags and see if that bit needs to be turned 19383bffb652SDave Kleikamp * back on or not. 19393bffb652SDave Kleikamp */ 194051ae8d4aSBharat Bhushan if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0, 194151ae8d4aSBharat Bhushan current->thread.debug.dbcr1)) 19423bffb652SDave Kleikamp regs->msr |= MSR_DE; 19433bffb652SDave Kleikamp else 19443bffb652SDave Kleikamp /* Make sure the IDM flag is off */ 194551ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IDM; 19463bffb652SDave Kleikamp 19473bffb652SDave Kleikamp if (changed & 0x01) 194851ae8d4aSBharat Bhushan mtspr(SPRN_DBCR0, current->thread.debug.dbcr0); 19493bffb652SDave Kleikamp } 195014cf11afSPaul Mackerras 19513a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER(DebugException) 195214cf11afSPaul Mackerras { 1953755d6641SNicholas Piggin unsigned long debug_status = regs->dsisr; 1954755d6641SNicholas Piggin 195551ae8d4aSBharat Bhushan current->thread.debug.dbsr = debug_status; 19563bffb652SDave Kleikamp 1957ec097c84SRoland McGrath /* Hack alert: On BookE, Branch Taken stops on the branch itself, while 1958ec097c84SRoland McGrath * on server, it stops on the target of the branch. In order to simulate 1959ec097c84SRoland McGrath * the server behaviour, we thus restart right away with a single step 1960ec097c84SRoland McGrath * instead of stopping here when hitting a BT 1961ec097c84SRoland McGrath */ 1962ec097c84SRoland McGrath if (debug_status & DBSR_BT) { 1963ec097c84SRoland McGrath regs->msr &= ~MSR_DE; 1964ec097c84SRoland McGrath 1965ec097c84SRoland McGrath /* Disable BT */ 1966ec097c84SRoland McGrath mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT); 1967ec097c84SRoland McGrath /* Clear the BT event */ 1968ec097c84SRoland McGrath mtspr(SPRN_DBSR, DBSR_BT); 1969ec097c84SRoland McGrath 1970ec097c84SRoland McGrath /* Do the single step trick only when coming from userspace */ 1971ec097c84SRoland McGrath if (user_mode(regs)) { 197251ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_BT; 197351ae8d4aSBharat Bhushan current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC; 1974ec097c84SRoland McGrath regs->msr |= MSR_DE; 1975ec097c84SRoland McGrath return; 1976ec097c84SRoland McGrath } 1977ec097c84SRoland McGrath 19786cc89badSNaveen N. Rao if (kprobe_post_handler(regs)) 19796cc89badSNaveen N. Rao return; 19806cc89badSNaveen N. Rao 1981ec097c84SRoland McGrath if (notify_die(DIE_SSTEP, "block_step", regs, 5, 1982ec097c84SRoland McGrath 5, SIGTRAP) == NOTIFY_STOP) { 1983ec097c84SRoland McGrath return; 1984ec097c84SRoland McGrath } 1985ec097c84SRoland McGrath if (debugger_sstep(regs)) 1986ec097c84SRoland McGrath return; 1987ec097c84SRoland McGrath } else if (debug_status & DBSR_IC) { /* Instruction complete */ 198814cf11afSPaul Mackerras regs->msr &= ~MSR_DE; 1989f8279621SKumar Gala 199014cf11afSPaul Mackerras /* Disable instruction completion */ 199114cf11afSPaul Mackerras mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC); 199214cf11afSPaul Mackerras /* Clear the instruction completion event */ 199314cf11afSPaul Mackerras mtspr(SPRN_DBSR, DBSR_IC); 1994f8279621SKumar Gala 19956cc89badSNaveen N. Rao if (kprobe_post_handler(regs)) 19966cc89badSNaveen N. Rao return; 19976cc89badSNaveen N. Rao 1998f8279621SKumar Gala if (notify_die(DIE_SSTEP, "single_step", regs, 5, 1999f8279621SKumar Gala 5, SIGTRAP) == NOTIFY_STOP) { 200014cf11afSPaul Mackerras return; 200114cf11afSPaul Mackerras } 2002f8279621SKumar Gala 2003f8279621SKumar Gala if (debugger_sstep(regs)) 2004f8279621SKumar Gala return; 2005f8279621SKumar Gala 20063bffb652SDave Kleikamp if (user_mode(regs)) { 200751ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IC; 200851ae8d4aSBharat Bhushan if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0, 200951ae8d4aSBharat Bhushan current->thread.debug.dbcr1)) 20103bffb652SDave Kleikamp regs->msr |= MSR_DE; 20113bffb652SDave Kleikamp else 20123bffb652SDave Kleikamp /* Make sure the IDM bit is off */ 201351ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IDM; 20143bffb652SDave Kleikamp } 2015f8279621SKumar Gala 2016f8279621SKumar Gala _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); 20173bffb652SDave Kleikamp } else 20183bffb652SDave Kleikamp handle_debug(regs, debug_status); 201914cf11afSPaul Mackerras } 2020172ae2e7SDave Kleikamp #endif /* CONFIG_PPC_ADV_DEBUG_REGS */ 202114cf11afSPaul Mackerras 202214cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC 20233a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER(altivec_assist_exception) 202414cf11afSPaul Mackerras { 202514cf11afSPaul Mackerras int err; 202614cf11afSPaul Mackerras 202714cf11afSPaul Mackerras if (!user_mode(regs)) { 202814cf11afSPaul Mackerras printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode" 202914cf11afSPaul Mackerras " at %lx\n", regs->nip); 20308dad3f92SPaul Mackerras die("Kernel VMX/Altivec assist exception", regs, SIGILL); 203114cf11afSPaul Mackerras } 203214cf11afSPaul Mackerras 2033dc1c1ca3SStephen Rothwell flush_altivec_to_thread(current); 2034dc1c1ca3SStephen Rothwell 2035eecff81dSAnton Blanchard PPC_WARN_EMULATED(altivec, regs); 203614cf11afSPaul Mackerras err = emulate_altivec(regs); 203714cf11afSPaul Mackerras if (err == 0) { 203814cf11afSPaul Mackerras regs->nip += 4; /* skip emulated instruction */ 203914cf11afSPaul Mackerras emulate_single_step(regs); 204014cf11afSPaul Mackerras return; 204114cf11afSPaul Mackerras } 204214cf11afSPaul Mackerras 204314cf11afSPaul Mackerras if (err == -EFAULT) { 204414cf11afSPaul Mackerras /* got an error reading the instruction */ 204514cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 204614cf11afSPaul Mackerras } else { 204714cf11afSPaul Mackerras /* didn't recognize the instruction */ 204814cf11afSPaul Mackerras /* XXX quick hack for now: set the non-Java bit in the VSCR */ 204976462232SChristian Dietrich printk_ratelimited(KERN_ERR "Unrecognized altivec instruction " 205014cf11afSPaul Mackerras "in %s at %lx\n", current->comm, regs->nip); 2051de79f7b9SPaul Mackerras current->thread.vr_state.vscr.u[3] |= 0x10000; 205214cf11afSPaul Mackerras } 205314cf11afSPaul Mackerras } 205414cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */ 205514cf11afSPaul Mackerras 205614cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE 20573a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER(CacheLockingException) 205814cf11afSPaul Mackerras { 2059b4ced803SNicholas Piggin unsigned long error_code = regs->dsisr; 2060b4ced803SNicholas Piggin 206114cf11afSPaul Mackerras /* We treat cache locking instructions from the user 206214cf11afSPaul Mackerras * as priv ops, in the future we could try to do 206314cf11afSPaul Mackerras * something smarter 206414cf11afSPaul Mackerras */ 206514cf11afSPaul Mackerras if (error_code & (ESR_DLK|ESR_ILK)) 206614cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 206714cf11afSPaul Mackerras return; 206814cf11afSPaul Mackerras } 206914cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */ 207014cf11afSPaul Mackerras 207114cf11afSPaul Mackerras #ifdef CONFIG_SPE 20723a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER(SPEFloatingPointException) 207314cf11afSPaul Mackerras { 20746a800f36SLiu Yu extern int do_spe_mathemu(struct pt_regs *regs); 207514cf11afSPaul Mackerras unsigned long spefscr; 207614cf11afSPaul Mackerras int fpexc_mode; 2077aeb1c0f6SEric W. Biederman int code = FPE_FLTUNK; 20786a800f36SLiu Yu int err; 20796a800f36SLiu Yu 2080e6f8a6c8SNicholas Piggin interrupt_cond_local_irq_enable(regs); 2081ef429124SChristophe Leroy 2082685659eeSyu liu flush_spe_to_thread(current); 208314cf11afSPaul Mackerras 208414cf11afSPaul Mackerras spefscr = current->thread.spefscr; 208514cf11afSPaul Mackerras fpexc_mode = current->thread.fpexc_mode; 208614cf11afSPaul Mackerras 208714cf11afSPaul Mackerras if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) { 208814cf11afSPaul Mackerras code = FPE_FLTOVF; 208914cf11afSPaul Mackerras } 209014cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) { 209114cf11afSPaul Mackerras code = FPE_FLTUND; 209214cf11afSPaul Mackerras } 209314cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV)) 209414cf11afSPaul Mackerras code = FPE_FLTDIV; 209514cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) { 209614cf11afSPaul Mackerras code = FPE_FLTINV; 209714cf11afSPaul Mackerras } 209814cf11afSPaul Mackerras else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES)) 209914cf11afSPaul Mackerras code = FPE_FLTRES; 210014cf11afSPaul Mackerras 21016a800f36SLiu Yu err = do_spe_mathemu(regs); 21026a800f36SLiu Yu if (err == 0) { 21036a800f36SLiu Yu regs->nip += 4; /* skip emulated instruction */ 21046a800f36SLiu Yu emulate_single_step(regs); 210514cf11afSPaul Mackerras return; 210614cf11afSPaul Mackerras } 21076a800f36SLiu Yu 21086a800f36SLiu Yu if (err == -EFAULT) { 21096a800f36SLiu Yu /* got an error reading the instruction */ 21106a800f36SLiu Yu _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 21116a800f36SLiu Yu } else if (err == -EINVAL) { 21126a800f36SLiu Yu /* didn't recognize the instruction */ 21136a800f36SLiu Yu printk(KERN_ERR "unrecognized spe instruction " 21146a800f36SLiu Yu "in %s at %lx\n", current->comm, regs->nip); 21156a800f36SLiu Yu } else { 21166a800f36SLiu Yu _exception(SIGFPE, regs, code, regs->nip); 21176a800f36SLiu Yu } 21186a800f36SLiu Yu 21196a800f36SLiu Yu return; 21206a800f36SLiu Yu } 21216a800f36SLiu Yu 21223a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER(SPEFloatingPointRoundException) 21236a800f36SLiu Yu { 21246a800f36SLiu Yu extern int speround_handler(struct pt_regs *regs); 21256a800f36SLiu Yu int err; 21266a800f36SLiu Yu 2127e6f8a6c8SNicholas Piggin interrupt_cond_local_irq_enable(regs); 2128ef429124SChristophe Leroy 21296a800f36SLiu Yu preempt_disable(); 21306a800f36SLiu Yu if (regs->msr & MSR_SPE) 21316a800f36SLiu Yu giveup_spe(current); 21326a800f36SLiu Yu preempt_enable(); 21336a800f36SLiu Yu 21346a800f36SLiu Yu regs->nip -= 4; 21356a800f36SLiu Yu err = speround_handler(regs); 21366a800f36SLiu Yu if (err == 0) { 21376a800f36SLiu Yu regs->nip += 4; /* skip emulated instruction */ 21386a800f36SLiu Yu emulate_single_step(regs); 21396a800f36SLiu Yu return; 21406a800f36SLiu Yu } 21416a800f36SLiu Yu 21426a800f36SLiu Yu if (err == -EFAULT) { 21436a800f36SLiu Yu /* got an error reading the instruction */ 21446a800f36SLiu Yu _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 21456a800f36SLiu Yu } else if (err == -EINVAL) { 21466a800f36SLiu Yu /* didn't recognize the instruction */ 21476a800f36SLiu Yu printk(KERN_ERR "unrecognized spe instruction " 21486a800f36SLiu Yu "in %s at %lx\n", current->comm, regs->nip); 21496a800f36SLiu Yu } else { 2150aeb1c0f6SEric W. Biederman _exception(SIGFPE, regs, FPE_FLTUNK, regs->nip); 21516a800f36SLiu Yu return; 21526a800f36SLiu Yu } 21536a800f36SLiu Yu } 215414cf11afSPaul Mackerras #endif 215514cf11afSPaul Mackerras 2156dc1c1ca3SStephen Rothwell /* 2157dc1c1ca3SStephen Rothwell * We enter here if we get an unrecoverable exception, that is, one 2158dc1c1ca3SStephen Rothwell * that happened at a point where the RI (recoverable interrupt) bit 2159dc1c1ca3SStephen Rothwell * in the MSR is 0. This indicates that SRR0/1 are live, and that 2160dc1c1ca3SStephen Rothwell * we therefore lost state by taking this exception. 2161dc1c1ca3SStephen Rothwell */ 2162a58cbed6SChristophe Leroy void __noreturn unrecoverable_exception(struct pt_regs *regs) 2163dc1c1ca3SStephen Rothwell { 216451423a9cSChristophe Leroy pr_emerg("Unrecoverable exception %lx at %lx (msr=%lx)\n", 216551423a9cSChristophe Leroy regs->trap, regs->nip, regs->msr); 2166dc1c1ca3SStephen Rothwell die("Unrecoverable exception", regs, SIGABRT); 2167a58cbed6SChristophe Leroy /* die() should not return */ 2168a58cbed6SChristophe Leroy for (;;) 2169a58cbed6SChristophe Leroy ; 2170dc1c1ca3SStephen Rothwell } 2171dc1c1ca3SStephen Rothwell 21721e18c17aSJason Gunthorpe #if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x) 217314cf11afSPaul Mackerras /* 217414cf11afSPaul Mackerras * Default handler for a Watchdog exception, 217514cf11afSPaul Mackerras * spins until a reboot occurs 217614cf11afSPaul Mackerras */ 217714cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs) 217814cf11afSPaul Mackerras { 217914cf11afSPaul Mackerras /* Generic WatchdogHandler, implement your own */ 218014cf11afSPaul Mackerras mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE)); 218114cf11afSPaul Mackerras return; 218214cf11afSPaul Mackerras } 218314cf11afSPaul Mackerras 21843a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER(WatchdogException) /* XXX NMI? async? */ 218514cf11afSPaul Mackerras { 218614cf11afSPaul Mackerras printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n"); 218714cf11afSPaul Mackerras WatchdogHandler(regs); 218814cf11afSPaul Mackerras } 218914cf11afSPaul Mackerras #endif 2190dc1c1ca3SStephen Rothwell 2191dc1c1ca3SStephen Rothwell /* 2192dc1c1ca3SStephen Rothwell * We enter here if we discover during exception entry that we are 2193dc1c1ca3SStephen Rothwell * running in supervisor mode with a userspace value in the stack pointer. 2194dc1c1ca3SStephen Rothwell */ 21953a96570fSNicholas Piggin DEFINE_INTERRUPT_HANDLER(kernel_bad_stack) 2196dc1c1ca3SStephen Rothwell { 2197dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n", 2198dc1c1ca3SStephen Rothwell regs->gpr[1], regs->nip); 2199dc1c1ca3SStephen Rothwell die("Bad kernel stack pointer", regs, SIGABRT); 2200dc1c1ca3SStephen Rothwell } 220114cf11afSPaul Mackerras 220214cf11afSPaul Mackerras void __init trap_init(void) 220314cf11afSPaul Mackerras { 220414cf11afSPaul Mackerras } 220580947e7cSGeert Uytterhoeven 220680947e7cSGeert Uytterhoeven 220780947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS 220880947e7cSGeert Uytterhoeven 220980947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type) .type = { .name = #type } 221080947e7cSGeert Uytterhoeven 221180947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = { 221280947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC 221380947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(altivec), 221480947e7cSGeert Uytterhoeven #endif 221580947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(dcba), 221680947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(dcbz), 221780947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(fp_pair), 221880947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(isel), 221980947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(mcrxr), 222080947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(mfpvr), 222180947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(multiple), 222280947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(popcntb), 222380947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(spe), 222480947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(string), 2225a3821b2aSScott Wood WARN_EMULATED_SETUP(sync), 222680947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(unaligned), 222780947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION 222880947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(math), 222980947e7cSGeert Uytterhoeven #endif 223080947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX 223180947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(vsx), 223280947e7cSGeert Uytterhoeven #endif 2233efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64 2234efcac658SAlexey Kardashevskiy WARN_EMULATED_SETUP(mfdscr), 2235efcac658SAlexey Kardashevskiy WARN_EMULATED_SETUP(mtdscr), 2236f83319d7SAnton Blanchard WARN_EMULATED_SETUP(lq_stq), 22375080332cSMichael Neuling WARN_EMULATED_SETUP(lxvw4x), 22385080332cSMichael Neuling WARN_EMULATED_SETUP(lxvh8x), 22395080332cSMichael Neuling WARN_EMULATED_SETUP(lxvd2x), 22405080332cSMichael Neuling WARN_EMULATED_SETUP(lxvb16x), 2241efcac658SAlexey Kardashevskiy #endif 224280947e7cSGeert Uytterhoeven }; 224380947e7cSGeert Uytterhoeven 224480947e7cSGeert Uytterhoeven u32 ppc_warn_emulated; 224580947e7cSGeert Uytterhoeven 224680947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type) 224780947e7cSGeert Uytterhoeven { 224876462232SChristian Dietrich pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm, 224980947e7cSGeert Uytterhoeven type); 225080947e7cSGeert Uytterhoeven } 225180947e7cSGeert Uytterhoeven 225280947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void) 225380947e7cSGeert Uytterhoeven { 2254860286cfSGreg Kroah-Hartman struct dentry *dir; 225580947e7cSGeert Uytterhoeven unsigned int i; 225680947e7cSGeert Uytterhoeven struct ppc_emulated_entry *entries = (void *)&ppc_emulated; 225780947e7cSGeert Uytterhoeven 225880947e7cSGeert Uytterhoeven dir = debugfs_create_dir("emulated_instructions", 225980947e7cSGeert Uytterhoeven powerpc_debugfs_root); 226080947e7cSGeert Uytterhoeven 2261860286cfSGreg Kroah-Hartman debugfs_create_u32("do_warn", 0644, dir, &ppc_warn_emulated); 226280947e7cSGeert Uytterhoeven 2263860286cfSGreg Kroah-Hartman for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) 2264860286cfSGreg Kroah-Hartman debugfs_create_u32(entries[i].name, 0644, dir, 226580947e7cSGeert Uytterhoeven (u32 *)&entries[i].val.counter); 226680947e7cSGeert Uytterhoeven 226780947e7cSGeert Uytterhoeven return 0; 226880947e7cSGeert Uytterhoeven } 226980947e7cSGeert Uytterhoeven 227080947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init); 227180947e7cSGeert Uytterhoeven 227280947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */ 2273