xref: /openbmc/linux/arch/powerpc/kernel/traps.c (revision ba797b28131b1f1367b662936ea370239d603cff)
114cf11afSPaul Mackerras /*
214cf11afSPaul Mackerras  *  Copyright (C) 1995-1996  Gary Thomas (gdt@linuxppc.org)
314cf11afSPaul Mackerras  *
414cf11afSPaul Mackerras  *  This program is free software; you can redistribute it and/or
514cf11afSPaul Mackerras  *  modify it under the terms of the GNU General Public License
614cf11afSPaul Mackerras  *  as published by the Free Software Foundation; either version
714cf11afSPaul Mackerras  *  2 of the License, or (at your option) any later version.
814cf11afSPaul Mackerras  *
914cf11afSPaul Mackerras  *  Modified by Cort Dougan (cort@cs.nmt.edu)
1014cf11afSPaul Mackerras  *  and Paul Mackerras (paulus@samba.org)
1114cf11afSPaul Mackerras  */
1214cf11afSPaul Mackerras 
1314cf11afSPaul Mackerras /*
1414cf11afSPaul Mackerras  * This file handles the architecture-dependent parts of hardware exceptions
1514cf11afSPaul Mackerras  */
1614cf11afSPaul Mackerras 
1714cf11afSPaul Mackerras #include <linux/errno.h>
1814cf11afSPaul Mackerras #include <linux/sched.h>
1914cf11afSPaul Mackerras #include <linux/kernel.h>
2014cf11afSPaul Mackerras #include <linux/mm.h>
2114cf11afSPaul Mackerras #include <linux/stddef.h>
2214cf11afSPaul Mackerras #include <linux/unistd.h>
238dad3f92SPaul Mackerras #include <linux/ptrace.h>
2414cf11afSPaul Mackerras #include <linux/user.h>
2514cf11afSPaul Mackerras #include <linux/interrupt.h>
2614cf11afSPaul Mackerras #include <linux/init.h>
2714cf11afSPaul Mackerras #include <linux/module.h>
288dad3f92SPaul Mackerras #include <linux/prctl.h>
2914cf11afSPaul Mackerras #include <linux/delay.h>
3014cf11afSPaul Mackerras #include <linux/kprobes.h>
31cc532915SMichael Ellerman #include <linux/kexec.h>
325474c120SMichael Hanselmann #include <linux/backlight.h>
3373c9ceabSJeremy Fitzhardinge #include <linux/bug.h>
341eeb66a1SChristoph Hellwig #include <linux/kdebug.h>
3580947e7cSGeert Uytterhoeven #include <linux/debugfs.h>
3614cf11afSPaul Mackerras 
3780947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h>
3814cf11afSPaul Mackerras #include <asm/pgtable.h>
3914cf11afSPaul Mackerras #include <asm/uaccess.h>
4014cf11afSPaul Mackerras #include <asm/system.h>
4114cf11afSPaul Mackerras #include <asm/io.h>
4286417780SPaul Mackerras #include <asm/machdep.h>
4386417780SPaul Mackerras #include <asm/rtas.h>
44f7f6f4feSDavid Gibson #include <asm/pmc.h>
45dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32
4614cf11afSPaul Mackerras #include <asm/reg.h>
4786417780SPaul Mackerras #endif
4814cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT
4914cf11afSPaul Mackerras #include <asm/backlight.h>
5014cf11afSPaul Mackerras #endif
51dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
5286417780SPaul Mackerras #include <asm/firmware.h>
53dc1c1ca3SStephen Rothwell #include <asm/processor.h>
54dc1c1ca3SStephen Rothwell #endif
55c0ce7d08SDavid Wilder #include <asm/kexec.h>
5616c57b36SKumar Gala #include <asm/ppc-opcode.h>
57620165f9SKumar Gala #ifdef CONFIG_FSL_BOOKE
58620165f9SKumar Gala #include <asm/dbell.h>
59620165f9SKumar Gala #endif
60dc1c1ca3SStephen Rothwell 
617dbb922cSOlof Johansson #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
625be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly;
635be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
645be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
655be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
665be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
675be3492fSAnton Blanchard int (*__debugger_dabr_match)(struct pt_regs *regs) __read_mostly;
685be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
6914cf11afSPaul Mackerras 
7014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger);
7114cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi);
7214cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt);
7314cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep);
7414cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match);
7514cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_dabr_match);
7614cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler);
7714cf11afSPaul Mackerras #endif
7814cf11afSPaul Mackerras 
7914cf11afSPaul Mackerras /*
8014cf11afSPaul Mackerras  * Trap & Exception support
8114cf11afSPaul Mackerras  */
8214cf11afSPaul Mackerras 
836031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT
846031d9d9Santon@samba.org static void pmac_backlight_unblank(void)
856031d9d9Santon@samba.org {
866031d9d9Santon@samba.org 	mutex_lock(&pmac_backlight_mutex);
876031d9d9Santon@samba.org 	if (pmac_backlight) {
886031d9d9Santon@samba.org 		struct backlight_properties *props;
896031d9d9Santon@samba.org 
906031d9d9Santon@samba.org 		props = &pmac_backlight->props;
916031d9d9Santon@samba.org 		props->brightness = props->max_brightness;
926031d9d9Santon@samba.org 		props->power = FB_BLANK_UNBLANK;
936031d9d9Santon@samba.org 		backlight_update_status(pmac_backlight);
946031d9d9Santon@samba.org 	}
956031d9d9Santon@samba.org 	mutex_unlock(&pmac_backlight_mutex);
966031d9d9Santon@samba.org }
976031d9d9Santon@samba.org #else
986031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { }
996031d9d9Santon@samba.org #endif
1006031d9d9Santon@samba.org 
10114cf11afSPaul Mackerras int die(const char *str, struct pt_regs *regs, long err)
10214cf11afSPaul Mackerras {
10334c2a14fSanton@samba.org 	static struct {
104b8f87782SThomas Gleixner 		raw_spinlock_t lock;
10534c2a14fSanton@samba.org 		u32 lock_owner;
10634c2a14fSanton@samba.org 		int lock_owner_depth;
10734c2a14fSanton@samba.org 	} die = {
108b8f87782SThomas Gleixner 		.lock =			__RAW_SPIN_LOCK_UNLOCKED(die.lock),
10934c2a14fSanton@samba.org 		.lock_owner =		-1,
11034c2a14fSanton@samba.org 		.lock_owner_depth =	0
11134c2a14fSanton@samba.org 	};
112c0ce7d08SDavid Wilder 	static int die_counter;
11334c2a14fSanton@samba.org 	unsigned long flags;
11414cf11afSPaul Mackerras 
11514cf11afSPaul Mackerras 	if (debugger(regs))
11614cf11afSPaul Mackerras 		return 1;
11714cf11afSPaul Mackerras 
118293e4688Santon@samba.org 	oops_enter();
119293e4688Santon@samba.org 
12034c2a14fSanton@samba.org 	if (die.lock_owner != raw_smp_processor_id()) {
12114cf11afSPaul Mackerras 		console_verbose();
122b8f87782SThomas Gleixner 		raw_spin_lock_irqsave(&die.lock, flags);
12334c2a14fSanton@samba.org 		die.lock_owner = smp_processor_id();
12434c2a14fSanton@samba.org 		die.lock_owner_depth = 0;
12514cf11afSPaul Mackerras 		bust_spinlocks(1);
1266031d9d9Santon@samba.org 		if (machine_is(powermac))
1276031d9d9Santon@samba.org 			pmac_backlight_unblank();
12834c2a14fSanton@samba.org 	} else {
12934c2a14fSanton@samba.org 		local_save_flags(flags);
13034c2a14fSanton@samba.org 	}
1315474c120SMichael Hanselmann 
13234c2a14fSanton@samba.org 	if (++die.lock_owner_depth < 3) {
13314cf11afSPaul Mackerras 		printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
13414cf11afSPaul Mackerras #ifdef CONFIG_PREEMPT
13514cf11afSPaul Mackerras 		printk("PREEMPT ");
13614cf11afSPaul Mackerras #endif
13714cf11afSPaul Mackerras #ifdef CONFIG_SMP
13814cf11afSPaul Mackerras 		printk("SMP NR_CPUS=%d ", NR_CPUS);
13914cf11afSPaul Mackerras #endif
14014cf11afSPaul Mackerras #ifdef CONFIG_DEBUG_PAGEALLOC
14114cf11afSPaul Mackerras 		printk("DEBUG_PAGEALLOC ");
14214cf11afSPaul Mackerras #endif
14314cf11afSPaul Mackerras #ifdef CONFIG_NUMA
14414cf11afSPaul Mackerras 		printk("NUMA ");
14514cf11afSPaul Mackerras #endif
146ae7f4463Santon@samba.org 		printk("%s\n", ppc_md.name ? ppc_md.name : "");
147e8222502SBenjamin Herrenschmidt 
14866fcb105SAnton Blanchard 		sysfs_printk_last_file();
14966fcb105SAnton Blanchard 		if (notify_die(DIE_OOPS, str, regs, err, 255,
15066fcb105SAnton Blanchard 			       SIGSEGV) == NOTIFY_STOP)
15166fcb105SAnton Blanchard 			return 1;
15266fcb105SAnton Blanchard 
15314cf11afSPaul Mackerras 		print_modules();
15414cf11afSPaul Mackerras 		show_regs(regs);
15534c2a14fSanton@samba.org 	} else {
15634c2a14fSanton@samba.org 		printk("Recursive die() failure, output suppressed\n");
15734c2a14fSanton@samba.org 	}
15834c2a14fSanton@samba.org 
15914cf11afSPaul Mackerras 	bust_spinlocks(0);
16034c2a14fSanton@samba.org 	die.lock_owner = -1;
161bcdcd8e7SPavel Emelianov 	add_taint(TAINT_DIE);
162b8f87782SThomas Gleixner 	raw_spin_unlock_irqrestore(&die.lock, flags);
163cc532915SMichael Ellerman 
164c0ce7d08SDavid Wilder 	if (kexec_should_crash(current) ||
165c0ce7d08SDavid Wilder 		kexec_sr_activated(smp_processor_id()))
166cc532915SMichael Ellerman 		crash_kexec(regs);
167c0ce7d08SDavid Wilder 	crash_kexec_secondary(regs);
16814cf11afSPaul Mackerras 
16914cf11afSPaul Mackerras 	if (in_interrupt())
17014cf11afSPaul Mackerras 		panic("Fatal exception in interrupt");
17114cf11afSPaul Mackerras 
172cea6a4baSHorms 	if (panic_on_oops)
173012c437dSHorms 		panic("Fatal exception");
174cea6a4baSHorms 
175293e4688Santon@samba.org 	oops_exit();
17614cf11afSPaul Mackerras 	do_exit(err);
17714cf11afSPaul Mackerras 
17814cf11afSPaul Mackerras 	return 0;
17914cf11afSPaul Mackerras }
18014cf11afSPaul Mackerras 
18125baa35bSOleg Nesterov void user_single_step_siginfo(struct task_struct *tsk,
18225baa35bSOleg Nesterov 				struct pt_regs *regs, siginfo_t *info)
18325baa35bSOleg Nesterov {
18425baa35bSOleg Nesterov 	memset(info, 0, sizeof(*info));
18525baa35bSOleg Nesterov 	info->si_signo = SIGTRAP;
18625baa35bSOleg Nesterov 	info->si_code = TRAP_TRACE;
18725baa35bSOleg Nesterov 	info->si_addr = (void __user *)regs->nip;
18825baa35bSOleg Nesterov }
18925baa35bSOleg Nesterov 
19014cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
19114cf11afSPaul Mackerras {
19214cf11afSPaul Mackerras 	siginfo_t info;
193d0c3d534SOlof Johansson 	const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \
194d0c3d534SOlof Johansson 			"at %08lx nip %08lx lr %08lx code %x\n";
195d0c3d534SOlof Johansson 	const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \
196d0c3d534SOlof Johansson 			"at %016lx nip %016lx lr %016lx code %x\n";
19714cf11afSPaul Mackerras 
19814cf11afSPaul Mackerras 	if (!user_mode(regs)) {
19914cf11afSPaul Mackerras 		if (die("Exception in kernel mode", regs, signr))
20014cf11afSPaul Mackerras 			return;
201d0c3d534SOlof Johansson 	} else if (show_unhandled_signals &&
202d0c3d534SOlof Johansson 		    unhandled_signal(current, signr) &&
203d0c3d534SOlof Johansson 		    printk_ratelimit()) {
204d0c3d534SOlof Johansson 			printk(regs->msr & MSR_SF ? fmt64 : fmt32,
205d0c3d534SOlof Johansson 				current->comm, current->pid, signr,
206d0c3d534SOlof Johansson 				addr, regs->nip, regs->link, code);
20714cf11afSPaul Mackerras 		}
20814cf11afSPaul Mackerras 
20914cf11afSPaul Mackerras 	memset(&info, 0, sizeof(info));
21014cf11afSPaul Mackerras 	info.si_signo = signr;
21114cf11afSPaul Mackerras 	info.si_code = code;
21214cf11afSPaul Mackerras 	info.si_addr = (void __user *) addr;
21314cf11afSPaul Mackerras 	force_sig_info(signr, &info, current);
21414cf11afSPaul Mackerras }
21514cf11afSPaul Mackerras 
21614cf11afSPaul Mackerras #ifdef CONFIG_PPC64
21714cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs)
21814cf11afSPaul Mackerras {
21914cf11afSPaul Mackerras 	/* See if any machine dependent calls */
220c902be71SArnd Bergmann 	if (ppc_md.system_reset_exception) {
221c902be71SArnd Bergmann 		if (ppc_md.system_reset_exception(regs))
222c902be71SArnd Bergmann 			return;
223c902be71SArnd Bergmann 	}
22414cf11afSPaul Mackerras 
225c0ce7d08SDavid Wilder #ifdef CONFIG_KEXEC
226c0ce7d08SDavid Wilder 	cpu_set(smp_processor_id(), cpus_in_sr);
227c0ce7d08SDavid Wilder #endif
228c0ce7d08SDavid Wilder 
2298dad3f92SPaul Mackerras 	die("System Reset", regs, SIGABRT);
23014cf11afSPaul Mackerras 
231eac8392fSDavid Wilder 	/*
232eac8392fSDavid Wilder 	 * Some CPUs when released from the debugger will execute this path.
233eac8392fSDavid Wilder 	 * These CPUs entered the debugger via a soft-reset. If the CPU was
234eac8392fSDavid Wilder 	 * hung before entering the debugger it will return to the hung
235eac8392fSDavid Wilder 	 * state when exiting this function.  This causes a problem in
236eac8392fSDavid Wilder 	 * kdump since the hung CPU(s) will not respond to the IPI sent
237eac8392fSDavid Wilder 	 * from kdump. To prevent the problem we call crash_kexec_secondary()
238eac8392fSDavid Wilder 	 * here. If a kdump had not been initiated or we exit the debugger
239eac8392fSDavid Wilder 	 * with the "exit and recover" command (x) crash_kexec_secondary()
240eac8392fSDavid Wilder 	 * will return after 5ms and the CPU returns to its previous state.
241eac8392fSDavid Wilder 	 */
242eac8392fSDavid Wilder 	crash_kexec_secondary(regs);
243eac8392fSDavid Wilder 
24414cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
24514cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
24614cf11afSPaul Mackerras 		panic("Unrecoverable System Reset");
24714cf11afSPaul Mackerras 
24814cf11afSPaul Mackerras 	/* What should we do here? We could issue a shutdown or hard reset. */
24914cf11afSPaul Mackerras }
25014cf11afSPaul Mackerras #endif
25114cf11afSPaul Mackerras 
25214cf11afSPaul Mackerras /*
25314cf11afSPaul Mackerras  * I/O accesses can cause machine checks on powermacs.
25414cf11afSPaul Mackerras  * Check if the NIP corresponds to the address of a sync
25514cf11afSPaul Mackerras  * instruction for which there is an entry in the exception
25614cf11afSPaul Mackerras  * table.
25714cf11afSPaul Mackerras  * Note that the 601 only takes a machine check on TEA
25814cf11afSPaul Mackerras  * (transfer error ack) signal assertion, and does not
25914cf11afSPaul Mackerras  * set any of the top 16 bits of SRR1.
26014cf11afSPaul Mackerras  *  -- paulus.
26114cf11afSPaul Mackerras  */
26214cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs)
26314cf11afSPaul Mackerras {
26468a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32
26514cf11afSPaul Mackerras 	unsigned long msr = regs->msr;
26614cf11afSPaul Mackerras 	const struct exception_table_entry *entry;
26714cf11afSPaul Mackerras 	unsigned int *nip = (unsigned int *)regs->nip;
26814cf11afSPaul Mackerras 
26914cf11afSPaul Mackerras 	if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
27014cf11afSPaul Mackerras 	    && (entry = search_exception_tables(regs->nip)) != NULL) {
27114cf11afSPaul Mackerras 		/*
27214cf11afSPaul Mackerras 		 * Check that it's a sync instruction, or somewhere
27314cf11afSPaul Mackerras 		 * in the twi; isync; nop sequence that inb/inw/inl uses.
27414cf11afSPaul Mackerras 		 * As the address is in the exception table
27514cf11afSPaul Mackerras 		 * we should be able to read the instr there.
27614cf11afSPaul Mackerras 		 * For the debug message, we look at the preceding
27714cf11afSPaul Mackerras 		 * load or store.
27814cf11afSPaul Mackerras 		 */
27914cf11afSPaul Mackerras 		if (*nip == 0x60000000)		/* nop */
28014cf11afSPaul Mackerras 			nip -= 2;
28114cf11afSPaul Mackerras 		else if (*nip == 0x4c00012c)	/* isync */
28214cf11afSPaul Mackerras 			--nip;
28314cf11afSPaul Mackerras 		if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
28414cf11afSPaul Mackerras 			/* sync or twi */
28514cf11afSPaul Mackerras 			unsigned int rb;
28614cf11afSPaul Mackerras 
28714cf11afSPaul Mackerras 			--nip;
28814cf11afSPaul Mackerras 			rb = (*nip >> 11) & 0x1f;
28914cf11afSPaul Mackerras 			printk(KERN_DEBUG "%s bad port %lx at %p\n",
29014cf11afSPaul Mackerras 			       (*nip & 0x100)? "OUT to": "IN from",
29114cf11afSPaul Mackerras 			       regs->gpr[rb] - _IO_BASE, nip);
29214cf11afSPaul Mackerras 			regs->msr |= MSR_RI;
29314cf11afSPaul Mackerras 			regs->nip = entry->fixup;
29414cf11afSPaul Mackerras 			return 1;
29514cf11afSPaul Mackerras 		}
29614cf11afSPaul Mackerras 	}
29768a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
29814cf11afSPaul Mackerras 	return 0;
29914cf11afSPaul Mackerras }
30014cf11afSPaul Mackerras 
301172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
30214cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception
30314cf11afSPaul Mackerras    is in the ESR. */
30414cf11afSPaul Mackerras #define get_reason(regs)	((regs)->dsisr)
30514cf11afSPaul Mackerras #ifndef CONFIG_FSL_BOOKE
30614cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->dsisr)
30714cf11afSPaul Mackerras #else
30886d7a9a9SBecky Bruce #define get_mc_reason(regs)	(mfspr(SPRN_MCSR) & MCSR_MASK)
30914cf11afSPaul Mackerras #endif
31014cf11afSPaul Mackerras #define REASON_FP		ESR_FP
31114cf11afSPaul Mackerras #define REASON_ILLEGAL		(ESR_PIL | ESR_PUO)
31214cf11afSPaul Mackerras #define REASON_PRIVILEGED	ESR_PPR
31314cf11afSPaul Mackerras #define REASON_TRAP		ESR_PTR
31414cf11afSPaul Mackerras 
31514cf11afSPaul Mackerras /* single-step stuff */
31614cf11afSPaul Mackerras #define single_stepping(regs)	(current->thread.dbcr0 & DBCR0_IC)
31714cf11afSPaul Mackerras #define clear_single_step(regs)	(current->thread.dbcr0 &= ~DBCR0_IC)
31814cf11afSPaul Mackerras 
31914cf11afSPaul Mackerras #else
32014cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program
32114cf11afSPaul Mackerras    exception is in the MSR. */
32214cf11afSPaul Mackerras #define get_reason(regs)	((regs)->msr)
32314cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->msr)
32414cf11afSPaul Mackerras #define REASON_FP		0x100000
32514cf11afSPaul Mackerras #define REASON_ILLEGAL		0x80000
32614cf11afSPaul Mackerras #define REASON_PRIVILEGED	0x40000
32714cf11afSPaul Mackerras #define REASON_TRAP		0x20000
32814cf11afSPaul Mackerras 
32914cf11afSPaul Mackerras #define single_stepping(regs)	((regs)->msr & MSR_SE)
33014cf11afSPaul Mackerras #define clear_single_step(regs)	((regs)->msr &= ~MSR_SE)
33114cf11afSPaul Mackerras #endif
33214cf11afSPaul Mackerras 
33347c0bd1aSBenjamin Herrenschmidt #if defined(CONFIG_4xx)
33447c0bd1aSBenjamin Herrenschmidt int machine_check_4xx(struct pt_regs *regs)
33514cf11afSPaul Mackerras {
3361a6a4ffeSKumar Gala 	unsigned long reason = get_mc_reason(regs);
33714cf11afSPaul Mackerras 
33814cf11afSPaul Mackerras 	if (reason & ESR_IMCP) {
33914cf11afSPaul Mackerras 		printk("Instruction");
34014cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
34114cf11afSPaul Mackerras 	} else
34214cf11afSPaul Mackerras 		printk("Data");
34314cf11afSPaul Mackerras 	printk(" machine check in kernel mode.\n");
34447c0bd1aSBenjamin Herrenschmidt 
34547c0bd1aSBenjamin Herrenschmidt 	return 0;
34647c0bd1aSBenjamin Herrenschmidt }
34747c0bd1aSBenjamin Herrenschmidt 
34847c0bd1aSBenjamin Herrenschmidt int machine_check_440A(struct pt_regs *regs)
34947c0bd1aSBenjamin Herrenschmidt {
35047c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
35147c0bd1aSBenjamin Herrenschmidt 
35214cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
35314cf11afSPaul Mackerras 	if (reason & ESR_IMCP){
35414cf11afSPaul Mackerras 		printk("Instruction Synchronous Machine Check exception\n");
35514cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
35614cf11afSPaul Mackerras 	}
35714cf11afSPaul Mackerras 	else {
35814cf11afSPaul Mackerras 		u32 mcsr = mfspr(SPRN_MCSR);
35914cf11afSPaul Mackerras 		if (mcsr & MCSR_IB)
36014cf11afSPaul Mackerras 			printk("Instruction Read PLB Error\n");
36114cf11afSPaul Mackerras 		if (mcsr & MCSR_DRB)
36214cf11afSPaul Mackerras 			printk("Data Read PLB Error\n");
36314cf11afSPaul Mackerras 		if (mcsr & MCSR_DWB)
36414cf11afSPaul Mackerras 			printk("Data Write PLB Error\n");
36514cf11afSPaul Mackerras 		if (mcsr & MCSR_TLBP)
36614cf11afSPaul Mackerras 			printk("TLB Parity Error\n");
36714cf11afSPaul Mackerras 		if (mcsr & MCSR_ICP){
36814cf11afSPaul Mackerras 			flush_instruction_cache();
36914cf11afSPaul Mackerras 			printk("I-Cache Parity Error\n");
37014cf11afSPaul Mackerras 		}
37114cf11afSPaul Mackerras 		if (mcsr & MCSR_DCSP)
37214cf11afSPaul Mackerras 			printk("D-Cache Search Parity Error\n");
37314cf11afSPaul Mackerras 		if (mcsr & MCSR_DCFP)
37414cf11afSPaul Mackerras 			printk("D-Cache Flush Parity Error\n");
37514cf11afSPaul Mackerras 		if (mcsr & MCSR_IMPE)
37614cf11afSPaul Mackerras 			printk("Machine Check exception is imprecise\n");
37714cf11afSPaul Mackerras 
37814cf11afSPaul Mackerras 		/* Clear MCSR */
37914cf11afSPaul Mackerras 		mtspr(SPRN_MCSR, mcsr);
38014cf11afSPaul Mackerras 	}
38147c0bd1aSBenjamin Herrenschmidt 	return 0;
38247c0bd1aSBenjamin Herrenschmidt }
38314cf11afSPaul Mackerras #elif defined(CONFIG_E500)
38447c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs)
38547c0bd1aSBenjamin Herrenschmidt {
38647c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
38747c0bd1aSBenjamin Herrenschmidt 
38814cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
38914cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
39014cf11afSPaul Mackerras 
39114cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
39214cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
39314cf11afSPaul Mackerras 	if (reason & MCSR_ICPERR)
39414cf11afSPaul Mackerras 		printk("Instruction Cache Parity Error\n");
39514cf11afSPaul Mackerras 	if (reason & MCSR_DCP_PERR)
39614cf11afSPaul Mackerras 		printk("Data Cache Push Parity Error\n");
39714cf11afSPaul Mackerras 	if (reason & MCSR_DCPERR)
39814cf11afSPaul Mackerras 		printk("Data Cache Parity Error\n");
39914cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IAERR)
40014cf11afSPaul Mackerras 		printk("Bus - Instruction Address Error\n");
40114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RAERR)
40214cf11afSPaul Mackerras 		printk("Bus - Read Address Error\n");
40314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WAERR)
40414cf11afSPaul Mackerras 		printk("Bus - Write Address Error\n");
40514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IBERR)
40614cf11afSPaul Mackerras 		printk("Bus - Instruction Data Error\n");
40714cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RBERR)
40814cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
40914cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WBERR)
41014cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
41114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IPERR)
41214cf11afSPaul Mackerras 		printk("Bus - Instruction Parity Error\n");
41314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RPERR)
41414cf11afSPaul Mackerras 		printk("Bus - Read Parity Error\n");
41547c0bd1aSBenjamin Herrenschmidt 
41647c0bd1aSBenjamin Herrenschmidt 	return 0;
41747c0bd1aSBenjamin Herrenschmidt }
41814cf11afSPaul Mackerras #elif defined(CONFIG_E200)
41947c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs)
42047c0bd1aSBenjamin Herrenschmidt {
42147c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
42247c0bd1aSBenjamin Herrenschmidt 
42314cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
42414cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
42514cf11afSPaul Mackerras 
42614cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
42714cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
42814cf11afSPaul Mackerras 	if (reason & MCSR_CP_PERR)
42914cf11afSPaul Mackerras 		printk("Cache Push Parity Error\n");
43014cf11afSPaul Mackerras 	if (reason & MCSR_CPERR)
43114cf11afSPaul Mackerras 		printk("Cache Parity Error\n");
43214cf11afSPaul Mackerras 	if (reason & MCSR_EXCP_ERR)
43314cf11afSPaul Mackerras 		printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
43414cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IRERR)
43514cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on instruction fetch\n");
43614cf11afSPaul Mackerras 	if (reason & MCSR_BUS_DRERR)
43714cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on data load\n");
43814cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WRERR)
43914cf11afSPaul Mackerras 		printk("Bus - Write Bus Error on buffered store or cache line push\n");
44047c0bd1aSBenjamin Herrenschmidt 
44147c0bd1aSBenjamin Herrenschmidt 	return 0;
44247c0bd1aSBenjamin Herrenschmidt }
44347c0bd1aSBenjamin Herrenschmidt #else
44447c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs)
44547c0bd1aSBenjamin Herrenschmidt {
44647c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
44747c0bd1aSBenjamin Herrenschmidt 
44814cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
44914cf11afSPaul Mackerras 	printk("Caused by (from SRR1=%lx): ", reason);
45014cf11afSPaul Mackerras 	switch (reason & 0x601F0000) {
45114cf11afSPaul Mackerras 	case 0x80000:
45214cf11afSPaul Mackerras 		printk("Machine check signal\n");
45314cf11afSPaul Mackerras 		break;
45414cf11afSPaul Mackerras 	case 0:		/* for 601 */
45514cf11afSPaul Mackerras 	case 0x40000:
45614cf11afSPaul Mackerras 	case 0x140000:	/* 7450 MSS error and TEA */
45714cf11afSPaul Mackerras 		printk("Transfer error ack signal\n");
45814cf11afSPaul Mackerras 		break;
45914cf11afSPaul Mackerras 	case 0x20000:
46014cf11afSPaul Mackerras 		printk("Data parity error signal\n");
46114cf11afSPaul Mackerras 		break;
46214cf11afSPaul Mackerras 	case 0x10000:
46314cf11afSPaul Mackerras 		printk("Address parity error signal\n");
46414cf11afSPaul Mackerras 		break;
46514cf11afSPaul Mackerras 	case 0x20000000:
46614cf11afSPaul Mackerras 		printk("L1 Data Cache error\n");
46714cf11afSPaul Mackerras 		break;
46814cf11afSPaul Mackerras 	case 0x40000000:
46914cf11afSPaul Mackerras 		printk("L1 Instruction Cache error\n");
47014cf11afSPaul Mackerras 		break;
47114cf11afSPaul Mackerras 	case 0x00100000:
47214cf11afSPaul Mackerras 		printk("L2 data cache parity error\n");
47314cf11afSPaul Mackerras 		break;
47414cf11afSPaul Mackerras 	default:
47514cf11afSPaul Mackerras 		printk("Unknown values in msr\n");
47614cf11afSPaul Mackerras 	}
47775918a4bSOlof Johansson 	return 0;
47875918a4bSOlof Johansson }
47947c0bd1aSBenjamin Herrenschmidt #endif /* everything else */
48075918a4bSOlof Johansson 
48175918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs)
48275918a4bSOlof Johansson {
48375918a4bSOlof Johansson 	int recover = 0;
48475918a4bSOlof Johansson 
48589713ed1SAnton Blanchard 	__get_cpu_var(irq_stat).mce_exceptions++;
48689713ed1SAnton Blanchard 
48747c0bd1aSBenjamin Herrenschmidt 	/* See if any machine dependent calls. In theory, we would want
48847c0bd1aSBenjamin Herrenschmidt 	 * to call the CPU first, and call the ppc_md. one if the CPU
48947c0bd1aSBenjamin Herrenschmidt 	 * one returns a positive number. However there is existing code
49047c0bd1aSBenjamin Herrenschmidt 	 * that assumes the board gets a first chance, so let's keep it
49147c0bd1aSBenjamin Herrenschmidt 	 * that way for now and fix things later. --BenH.
49247c0bd1aSBenjamin Herrenschmidt 	 */
49375918a4bSOlof Johansson 	if (ppc_md.machine_check_exception)
49475918a4bSOlof Johansson 		recover = ppc_md.machine_check_exception(regs);
49547c0bd1aSBenjamin Herrenschmidt 	else if (cur_cpu_spec->machine_check)
49647c0bd1aSBenjamin Herrenschmidt 		recover = cur_cpu_spec->machine_check(regs);
49775918a4bSOlof Johansson 
49847c0bd1aSBenjamin Herrenschmidt 	if (recover > 0)
49975918a4bSOlof Johansson 		return;
50075918a4bSOlof Johansson 
50175918a4bSOlof Johansson 	if (user_mode(regs)) {
50275918a4bSOlof Johansson 		regs->msr |= MSR_RI;
50375918a4bSOlof Johansson 		_exception(SIGBUS, regs, BUS_ADRERR, regs->nip);
50475918a4bSOlof Johansson 		return;
50575918a4bSOlof Johansson 	}
50675918a4bSOlof Johansson 
50775918a4bSOlof Johansson #if defined(CONFIG_8xx) && defined(CONFIG_PCI)
50847c0bd1aSBenjamin Herrenschmidt 	/* the qspan pci read routines can cause machine checks -- Cort
50947c0bd1aSBenjamin Herrenschmidt 	 *
51047c0bd1aSBenjamin Herrenschmidt 	 * yuck !!! that totally needs to go away ! There are better ways
51147c0bd1aSBenjamin Herrenschmidt 	 * to deal with that than having a wart in the mcheck handler.
51247c0bd1aSBenjamin Herrenschmidt 	 * -- BenH
51347c0bd1aSBenjamin Herrenschmidt 	 */
51475918a4bSOlof Johansson 	bad_page_fault(regs, regs->dar, SIGBUS);
51575918a4bSOlof Johansson 	return;
51675918a4bSOlof Johansson #endif
51775918a4bSOlof Johansson 
51875918a4bSOlof Johansson 	if (debugger_fault_handler(regs)) {
51975918a4bSOlof Johansson 		regs->msr |= MSR_RI;
52075918a4bSOlof Johansson 		return;
52175918a4bSOlof Johansson 	}
52275918a4bSOlof Johansson 
52375918a4bSOlof Johansson 	if (check_io_access(regs))
52475918a4bSOlof Johansson 		return;
52575918a4bSOlof Johansson 
52614cf11afSPaul Mackerras 	if (debugger_fault_handler(regs))
52714cf11afSPaul Mackerras 		return;
5288dad3f92SPaul Mackerras 	die("Machine check", regs, SIGBUS);
52914cf11afSPaul Mackerras 
53014cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
53114cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
53214cf11afSPaul Mackerras 		panic("Unrecoverable Machine check");
53314cf11afSPaul Mackerras }
53414cf11afSPaul Mackerras 
53514cf11afSPaul Mackerras void SMIException(struct pt_regs *regs)
53614cf11afSPaul Mackerras {
53714cf11afSPaul Mackerras 	die("System Management Interrupt", regs, SIGABRT);
53814cf11afSPaul Mackerras }
53914cf11afSPaul Mackerras 
540dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs)
54114cf11afSPaul Mackerras {
54214cf11afSPaul Mackerras 	printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
54314cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap);
54414cf11afSPaul Mackerras 
54514cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
54614cf11afSPaul Mackerras }
54714cf11afSPaul Mackerras 
548dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs)
54914cf11afSPaul Mackerras {
55014cf11afSPaul Mackerras 	if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
55114cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
55214cf11afSPaul Mackerras 		return;
55314cf11afSPaul Mackerras 	if (debugger_iabr_match(regs))
55414cf11afSPaul Mackerras 		return;
55514cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
55614cf11afSPaul Mackerras }
55714cf11afSPaul Mackerras 
55814cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs)
55914cf11afSPaul Mackerras {
56014cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
56114cf11afSPaul Mackerras }
56214cf11afSPaul Mackerras 
5638dad3f92SPaul Mackerras void __kprobes single_step_exception(struct pt_regs *regs)
56414cf11afSPaul Mackerras {
56514cf11afSPaul Mackerras 	regs->msr &= ~(MSR_SE | MSR_BE);  /* Turn off 'trace' bits */
56614cf11afSPaul Mackerras 
56714cf11afSPaul Mackerras 	if (notify_die(DIE_SSTEP, "single_step", regs, 5,
56814cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
56914cf11afSPaul Mackerras 		return;
57014cf11afSPaul Mackerras 	if (debugger_sstep(regs))
57114cf11afSPaul Mackerras 		return;
57214cf11afSPaul Mackerras 
57314cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
57414cf11afSPaul Mackerras }
57514cf11afSPaul Mackerras 
57614cf11afSPaul Mackerras /*
57714cf11afSPaul Mackerras  * After we have successfully emulated an instruction, we have to
57814cf11afSPaul Mackerras  * check if the instruction was being single-stepped, and if so,
57914cf11afSPaul Mackerras  * pretend we got a single-step exception.  This was pointed out
58014cf11afSPaul Mackerras  * by Kumar Gala.  -- paulus
58114cf11afSPaul Mackerras  */
5828dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs)
58314cf11afSPaul Mackerras {
58414cf11afSPaul Mackerras 	if (single_stepping(regs)) {
58514cf11afSPaul Mackerras 		clear_single_step(regs);
58614cf11afSPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_TRACE, 0);
58714cf11afSPaul Mackerras 	}
58814cf11afSPaul Mackerras }
58914cf11afSPaul Mackerras 
5905fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr)
591dc1c1ca3SStephen Rothwell {
5925fad293bSKumar Gala 	int ret = 0;
593dc1c1ca3SStephen Rothwell 
594dc1c1ca3SStephen Rothwell 	/* Invalid operation */
595dc1c1ca3SStephen Rothwell 	if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
5965fad293bSKumar Gala 		ret = FPE_FLTINV;
597dc1c1ca3SStephen Rothwell 
598dc1c1ca3SStephen Rothwell 	/* Overflow */
599dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
6005fad293bSKumar Gala 		ret = FPE_FLTOVF;
601dc1c1ca3SStephen Rothwell 
602dc1c1ca3SStephen Rothwell 	/* Underflow */
603dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
6045fad293bSKumar Gala 		ret = FPE_FLTUND;
605dc1c1ca3SStephen Rothwell 
606dc1c1ca3SStephen Rothwell 	/* Divide by zero */
607dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
6085fad293bSKumar Gala 		ret = FPE_FLTDIV;
609dc1c1ca3SStephen Rothwell 
610dc1c1ca3SStephen Rothwell 	/* Inexact result */
611dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
6125fad293bSKumar Gala 		ret = FPE_FLTRES;
6135fad293bSKumar Gala 
6145fad293bSKumar Gala 	return ret;
6155fad293bSKumar Gala }
6165fad293bSKumar Gala 
6175fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs)
6185fad293bSKumar Gala {
6195fad293bSKumar Gala 	int code = 0;
6205fad293bSKumar Gala 
6215fad293bSKumar Gala 	flush_fp_to_thread(current);
6225fad293bSKumar Gala 
6235fad293bSKumar Gala 	code = __parse_fpscr(current->thread.fpscr.val);
624dc1c1ca3SStephen Rothwell 
625dc1c1ca3SStephen Rothwell 	_exception(SIGFPE, regs, code, regs->nip);
626dc1c1ca3SStephen Rothwell }
627dc1c1ca3SStephen Rothwell 
628dc1c1ca3SStephen Rothwell /*
629dc1c1ca3SStephen Rothwell  * Illegal instruction emulation support.  Originally written to
63014cf11afSPaul Mackerras  * provide the PVR to user applications using the mfspr rd, PVR.
63114cf11afSPaul Mackerras  * Return non-zero if we can't emulate, or -EFAULT if the associated
63214cf11afSPaul Mackerras  * memory access caused an access fault.  Return zero on success.
63314cf11afSPaul Mackerras  *
63414cf11afSPaul Mackerras  * There are a couple of ways to do this, either "decode" the instruction
63514cf11afSPaul Mackerras  * or directly match lots of bits.  In this case, matching lots of
63614cf11afSPaul Mackerras  * bits is faster and easier.
63786417780SPaul Mackerras  *
63814cf11afSPaul Mackerras  */
63914cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword)
64014cf11afSPaul Mackerras {
64114cf11afSPaul Mackerras 	u8 rT = (instword >> 21) & 0x1f;
64214cf11afSPaul Mackerras 	u8 rA = (instword >> 16) & 0x1f;
64314cf11afSPaul Mackerras 	u8 NB_RB = (instword >> 11) & 0x1f;
64414cf11afSPaul Mackerras 	u32 num_bytes;
64514cf11afSPaul Mackerras 	unsigned long EA;
64614cf11afSPaul Mackerras 	int pos = 0;
64714cf11afSPaul Mackerras 
64814cf11afSPaul Mackerras 	/* Early out if we are an invalid form of lswx */
64916c57b36SKumar Gala 	if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
65014cf11afSPaul Mackerras 		if ((rT == rA) || (rT == NB_RB))
65114cf11afSPaul Mackerras 			return -EINVAL;
65214cf11afSPaul Mackerras 
65314cf11afSPaul Mackerras 	EA = (rA == 0) ? 0 : regs->gpr[rA];
65414cf11afSPaul Mackerras 
65516c57b36SKumar Gala 	switch (instword & PPC_INST_STRING_MASK) {
65616c57b36SKumar Gala 		case PPC_INST_LSWX:
65716c57b36SKumar Gala 		case PPC_INST_STSWX:
65814cf11afSPaul Mackerras 			EA += NB_RB;
65914cf11afSPaul Mackerras 			num_bytes = regs->xer & 0x7f;
66014cf11afSPaul Mackerras 			break;
66116c57b36SKumar Gala 		case PPC_INST_LSWI:
66216c57b36SKumar Gala 		case PPC_INST_STSWI:
66314cf11afSPaul Mackerras 			num_bytes = (NB_RB == 0) ? 32 : NB_RB;
66414cf11afSPaul Mackerras 			break;
66514cf11afSPaul Mackerras 		default:
66614cf11afSPaul Mackerras 			return -EINVAL;
66714cf11afSPaul Mackerras 	}
66814cf11afSPaul Mackerras 
66914cf11afSPaul Mackerras 	while (num_bytes != 0)
67014cf11afSPaul Mackerras 	{
67114cf11afSPaul Mackerras 		u8 val;
67214cf11afSPaul Mackerras 		u32 shift = 8 * (3 - (pos & 0x3));
67314cf11afSPaul Mackerras 
67416c57b36SKumar Gala 		switch ((instword & PPC_INST_STRING_MASK)) {
67516c57b36SKumar Gala 			case PPC_INST_LSWX:
67616c57b36SKumar Gala 			case PPC_INST_LSWI:
67714cf11afSPaul Mackerras 				if (get_user(val, (u8 __user *)EA))
67814cf11afSPaul Mackerras 					return -EFAULT;
67914cf11afSPaul Mackerras 				/* first time updating this reg,
68014cf11afSPaul Mackerras 				 * zero it out */
68114cf11afSPaul Mackerras 				if (pos == 0)
68214cf11afSPaul Mackerras 					regs->gpr[rT] = 0;
68314cf11afSPaul Mackerras 				regs->gpr[rT] |= val << shift;
68414cf11afSPaul Mackerras 				break;
68516c57b36SKumar Gala 			case PPC_INST_STSWI:
68616c57b36SKumar Gala 			case PPC_INST_STSWX:
68714cf11afSPaul Mackerras 				val = regs->gpr[rT] >> shift;
68814cf11afSPaul Mackerras 				if (put_user(val, (u8 __user *)EA))
68914cf11afSPaul Mackerras 					return -EFAULT;
69014cf11afSPaul Mackerras 				break;
69114cf11afSPaul Mackerras 		}
69214cf11afSPaul Mackerras 		/* move EA to next address */
69314cf11afSPaul Mackerras 		EA += 1;
69414cf11afSPaul Mackerras 		num_bytes--;
69514cf11afSPaul Mackerras 
69614cf11afSPaul Mackerras 		/* manage our position within the register */
69714cf11afSPaul Mackerras 		if (++pos == 4) {
69814cf11afSPaul Mackerras 			pos = 0;
69914cf11afSPaul Mackerras 			if (++rT == 32)
70014cf11afSPaul Mackerras 				rT = 0;
70114cf11afSPaul Mackerras 		}
70214cf11afSPaul Mackerras 	}
70314cf11afSPaul Mackerras 
70414cf11afSPaul Mackerras 	return 0;
70514cf11afSPaul Mackerras }
70614cf11afSPaul Mackerras 
707c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
708c3412dcbSWill Schmidt {
709c3412dcbSWill Schmidt 	u32 ra,rs;
710c3412dcbSWill Schmidt 	unsigned long tmp;
711c3412dcbSWill Schmidt 
712c3412dcbSWill Schmidt 	ra = (instword >> 16) & 0x1f;
713c3412dcbSWill Schmidt 	rs = (instword >> 21) & 0x1f;
714c3412dcbSWill Schmidt 
715c3412dcbSWill Schmidt 	tmp = regs->gpr[rs];
716c3412dcbSWill Schmidt 	tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
717c3412dcbSWill Schmidt 	tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
718c3412dcbSWill Schmidt 	tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
719c3412dcbSWill Schmidt 	regs->gpr[ra] = tmp;
720c3412dcbSWill Schmidt 
721c3412dcbSWill Schmidt 	return 0;
722c3412dcbSWill Schmidt }
723c3412dcbSWill Schmidt 
724c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword)
725c1469f13SKumar Gala {
726c1469f13SKumar Gala 	u8 rT = (instword >> 21) & 0x1f;
727c1469f13SKumar Gala 	u8 rA = (instword >> 16) & 0x1f;
728c1469f13SKumar Gala 	u8 rB = (instword >> 11) & 0x1f;
729c1469f13SKumar Gala 	u8 BC = (instword >> 6) & 0x1f;
730c1469f13SKumar Gala 	u8 bit;
731c1469f13SKumar Gala 	unsigned long tmp;
732c1469f13SKumar Gala 
733c1469f13SKumar Gala 	tmp = (rA == 0) ? 0 : regs->gpr[rA];
734c1469f13SKumar Gala 	bit = (regs->ccr >> (31 - BC)) & 0x1;
735c1469f13SKumar Gala 
736c1469f13SKumar Gala 	regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
737c1469f13SKumar Gala 
738c1469f13SKumar Gala 	return 0;
739c1469f13SKumar Gala }
740c1469f13SKumar Gala 
74114cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs)
74214cf11afSPaul Mackerras {
74314cf11afSPaul Mackerras 	u32 instword;
74414cf11afSPaul Mackerras 	u32 rd;
74514cf11afSPaul Mackerras 
746fab5db97SPaul Mackerras 	if (!user_mode(regs) || (regs->msr & MSR_LE))
74714cf11afSPaul Mackerras 		return -EINVAL;
74814cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
74914cf11afSPaul Mackerras 
75014cf11afSPaul Mackerras 	if (get_user(instword, (u32 __user *)(regs->nip)))
75114cf11afSPaul Mackerras 		return -EFAULT;
75214cf11afSPaul Mackerras 
75314cf11afSPaul Mackerras 	/* Emulate the mfspr rD, PVR. */
75416c57b36SKumar Gala 	if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
755eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mfpvr, regs);
75614cf11afSPaul Mackerras 		rd = (instword >> 21) & 0x1f;
75714cf11afSPaul Mackerras 		regs->gpr[rd] = mfspr(SPRN_PVR);
75814cf11afSPaul Mackerras 		return 0;
75914cf11afSPaul Mackerras 	}
76014cf11afSPaul Mackerras 
76114cf11afSPaul Mackerras 	/* Emulating the dcba insn is just a no-op.  */
76280947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
763eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(dcba, regs);
76414cf11afSPaul Mackerras 		return 0;
76580947e7cSGeert Uytterhoeven 	}
76614cf11afSPaul Mackerras 
76714cf11afSPaul Mackerras 	/* Emulate the mcrxr insn.  */
76816c57b36SKumar Gala 	if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
76986417780SPaul Mackerras 		int shift = (instword >> 21) & 0x1c;
77014cf11afSPaul Mackerras 		unsigned long msk = 0xf0000000UL >> shift;
77114cf11afSPaul Mackerras 
772eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mcrxr, regs);
77314cf11afSPaul Mackerras 		regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
77414cf11afSPaul Mackerras 		regs->xer &= ~0xf0000000UL;
77514cf11afSPaul Mackerras 		return 0;
77614cf11afSPaul Mackerras 	}
77714cf11afSPaul Mackerras 
77814cf11afSPaul Mackerras 	/* Emulate load/store string insn. */
77980947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
780eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(string, regs);
78114cf11afSPaul Mackerras 		return emulate_string_inst(regs, instword);
78280947e7cSGeert Uytterhoeven 	}
78314cf11afSPaul Mackerras 
784c3412dcbSWill Schmidt 	/* Emulate the popcntb (Population Count Bytes) instruction. */
78516c57b36SKumar Gala 	if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
786eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(popcntb, regs);
787c3412dcbSWill Schmidt 		return emulate_popcntb_inst(regs, instword);
788c3412dcbSWill Schmidt 	}
789c3412dcbSWill Schmidt 
790c1469f13SKumar Gala 	/* Emulate isel (Integer Select) instruction */
79116c57b36SKumar Gala 	if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
792eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(isel, regs);
793c1469f13SKumar Gala 		return emulate_isel(regs, instword);
794c1469f13SKumar Gala 	}
795c1469f13SKumar Gala 
79614cf11afSPaul Mackerras 	return -EINVAL;
79714cf11afSPaul Mackerras }
79814cf11afSPaul Mackerras 
79973c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr)
80014cf11afSPaul Mackerras {
80173c9ceabSJeremy Fitzhardinge 	return is_kernel_addr(addr);
80214cf11afSPaul Mackerras }
80314cf11afSPaul Mackerras 
8048dad3f92SPaul Mackerras void __kprobes program_check_exception(struct pt_regs *regs)
80514cf11afSPaul Mackerras {
80614cf11afSPaul Mackerras 	unsigned int reason = get_reason(regs);
80714cf11afSPaul Mackerras 	extern int do_mathemu(struct pt_regs *regs);
80814cf11afSPaul Mackerras 
809aa42c69cSKim Phillips 	/* We can now get here via a FP Unavailable exception if the core
81004903a30SKumar Gala 	 * has no FPU, in that case the reason flags will be 0 */
81114cf11afSPaul Mackerras 
81214cf11afSPaul Mackerras 	if (reason & REASON_FP) {
81314cf11afSPaul Mackerras 		/* IEEE FP exception */
814dc1c1ca3SStephen Rothwell 		parse_fpe(regs);
8158dad3f92SPaul Mackerras 		return;
8168dad3f92SPaul Mackerras 	}
8178dad3f92SPaul Mackerras 	if (reason & REASON_TRAP) {
818*ba797b28SJason Wessel 		/* Debugger is first in line to stop recursive faults in
819*ba797b28SJason Wessel 		 * rcu_lock, notify_die, or atomic_notifier_call_chain */
820*ba797b28SJason Wessel 		if (debugger_bpt(regs))
821*ba797b28SJason Wessel 			return;
822*ba797b28SJason Wessel 
82314cf11afSPaul Mackerras 		/* trap exception */
824dc1c1ca3SStephen Rothwell 		if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
825dc1c1ca3SStephen Rothwell 				== NOTIFY_STOP)
826dc1c1ca3SStephen Rothwell 			return;
82773c9ceabSJeremy Fitzhardinge 
82873c9ceabSJeremy Fitzhardinge 		if (!(regs->msr & MSR_PR) &&  /* not user-mode */
829608e2619SHeiko Carstens 		    report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
83014cf11afSPaul Mackerras 			regs->nip += 4;
83114cf11afSPaul Mackerras 			return;
83214cf11afSPaul Mackerras 		}
8338dad3f92SPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
8348dad3f92SPaul Mackerras 		return;
8358dad3f92SPaul Mackerras 	}
8368dad3f92SPaul Mackerras 
837cd8a5673SPaul Mackerras 	local_irq_enable();
838cd8a5673SPaul Mackerras 
83904903a30SKumar Gala #ifdef CONFIG_MATH_EMULATION
84004903a30SKumar Gala 	/* (reason & REASON_ILLEGAL) would be the obvious thing here,
84104903a30SKumar Gala 	 * but there seems to be a hardware bug on the 405GP (RevD)
84204903a30SKumar Gala 	 * that means ESR is sometimes set incorrectly - either to
84304903a30SKumar Gala 	 * ESR_DST (!?) or 0.  In the process of chasing this with the
84404903a30SKumar Gala 	 * hardware people - not sure if it can happen on any illegal
84504903a30SKumar Gala 	 * instruction or only on FP instructions, whether there is a
84604903a30SKumar Gala 	 * pattern to occurences etc. -dgibson 31/Mar/2003 */
8475fad293bSKumar Gala 	switch (do_mathemu(regs)) {
8485fad293bSKumar Gala 	case 0:
84904903a30SKumar Gala 		emulate_single_step(regs);
85004903a30SKumar Gala 		return;
8515fad293bSKumar Gala 	case 1: {
8525fad293bSKumar Gala 			int code = 0;
8535fad293bSKumar Gala 			code = __parse_fpscr(current->thread.fpscr.val);
8545fad293bSKumar Gala 			_exception(SIGFPE, regs, code, regs->nip);
8555fad293bSKumar Gala 			return;
85604903a30SKumar Gala 		}
8575fad293bSKumar Gala 	case -EFAULT:
8585fad293bSKumar Gala 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
8595fad293bSKumar Gala 		return;
8605fad293bSKumar Gala 	}
8615fad293bSKumar Gala 	/* fall through on any other errors */
86204903a30SKumar Gala #endif /* CONFIG_MATH_EMULATION */
86304903a30SKumar Gala 
8648dad3f92SPaul Mackerras 	/* Try to emulate it if we should. */
8658dad3f92SPaul Mackerras 	if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
86614cf11afSPaul Mackerras 		switch (emulate_instruction(regs)) {
86714cf11afSPaul Mackerras 		case 0:
86814cf11afSPaul Mackerras 			regs->nip += 4;
86914cf11afSPaul Mackerras 			emulate_single_step(regs);
8708dad3f92SPaul Mackerras 			return;
87114cf11afSPaul Mackerras 		case -EFAULT:
87214cf11afSPaul Mackerras 			_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
8738dad3f92SPaul Mackerras 			return;
8748dad3f92SPaul Mackerras 		}
8758dad3f92SPaul Mackerras 	}
8768dad3f92SPaul Mackerras 
87714cf11afSPaul Mackerras 	if (reason & REASON_PRIVILEGED)
87814cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
87914cf11afSPaul Mackerras 	else
88014cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
88114cf11afSPaul Mackerras }
88214cf11afSPaul Mackerras 
883dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs)
88414cf11afSPaul Mackerras {
8854393c4f6SBenjamin Herrenschmidt 	int sig, code, fixed = 0;
88614cf11afSPaul Mackerras 
887e9370ae1SPaul Mackerras 	/* we don't implement logging of alignment exceptions */
888e9370ae1SPaul Mackerras 	if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
88914cf11afSPaul Mackerras 		fixed = fix_alignment(regs);
89014cf11afSPaul Mackerras 
89114cf11afSPaul Mackerras 	if (fixed == 1) {
89214cf11afSPaul Mackerras 		regs->nip += 4;	/* skip over emulated instruction */
89314cf11afSPaul Mackerras 		emulate_single_step(regs);
89414cf11afSPaul Mackerras 		return;
89514cf11afSPaul Mackerras 	}
89614cf11afSPaul Mackerras 
89714cf11afSPaul Mackerras 	/* Operand address was bad */
89814cf11afSPaul Mackerras 	if (fixed == -EFAULT) {
8994393c4f6SBenjamin Herrenschmidt 		sig = SIGSEGV;
9004393c4f6SBenjamin Herrenschmidt 		code = SEGV_ACCERR;
9014393c4f6SBenjamin Herrenschmidt 	} else {
9024393c4f6SBenjamin Herrenschmidt 		sig = SIGBUS;
9034393c4f6SBenjamin Herrenschmidt 		code = BUS_ADRALN;
90414cf11afSPaul Mackerras 	}
9054393c4f6SBenjamin Herrenschmidt 	if (user_mode(regs))
9064393c4f6SBenjamin Herrenschmidt 		_exception(sig, regs, code, regs->dar);
9074393c4f6SBenjamin Herrenschmidt 	else
9084393c4f6SBenjamin Herrenschmidt 		bad_page_fault(regs, regs->dar, sig);
90914cf11afSPaul Mackerras }
91014cf11afSPaul Mackerras 
91114cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs)
91214cf11afSPaul Mackerras {
91314cf11afSPaul Mackerras 	printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
91414cf11afSPaul Mackerras 	       current, regs->gpr[1]);
91514cf11afSPaul Mackerras 	debugger(regs);
91614cf11afSPaul Mackerras 	show_regs(regs);
91714cf11afSPaul Mackerras 	panic("kernel stack overflow");
91814cf11afSPaul Mackerras }
91914cf11afSPaul Mackerras 
92014cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs)
92114cf11afSPaul Mackerras {
92214cf11afSPaul Mackerras 	printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
92314cf11afSPaul Mackerras 	       regs->nip, regs->msr);
92414cf11afSPaul Mackerras 	debugger(regs);
92514cf11afSPaul Mackerras 	die("nonrecoverable exception", regs, SIGKILL);
92614cf11afSPaul Mackerras }
92714cf11afSPaul Mackerras 
92814cf11afSPaul Mackerras void trace_syscall(struct pt_regs *regs)
92914cf11afSPaul Mackerras {
93014cf11afSPaul Mackerras 	printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld    %s\n",
93119c5870cSAlexey Dobriyan 	       current, task_pid_nr(current), regs->nip, regs->link, regs->gpr[0],
93214cf11afSPaul Mackerras 	       regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted());
93314cf11afSPaul Mackerras }
93414cf11afSPaul Mackerras 
935dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs)
936dc1c1ca3SStephen Rothwell {
937dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
938dc1c1ca3SStephen Rothwell 			  "%lx at %lx\n", regs->trap, regs->nip);
939dc1c1ca3SStephen Rothwell 	die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
940dc1c1ca3SStephen Rothwell }
941dc1c1ca3SStephen Rothwell 
942dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs)
943dc1c1ca3SStephen Rothwell {
944dc1c1ca3SStephen Rothwell 	if (user_mode(regs)) {
945dc1c1ca3SStephen Rothwell 		/* A user program has executed an altivec instruction,
946dc1c1ca3SStephen Rothwell 		   but this kernel doesn't support altivec. */
947dc1c1ca3SStephen Rothwell 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
948dc1c1ca3SStephen Rothwell 		return;
949dc1c1ca3SStephen Rothwell 	}
9506c4841c2SAnton Blanchard 
951dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
952dc1c1ca3SStephen Rothwell 			"%lx at %lx\n", regs->trap, regs->nip);
953dc1c1ca3SStephen Rothwell 	die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
954dc1c1ca3SStephen Rothwell }
955dc1c1ca3SStephen Rothwell 
956ce48b210SMichael Neuling void vsx_unavailable_exception(struct pt_regs *regs)
957ce48b210SMichael Neuling {
958ce48b210SMichael Neuling 	if (user_mode(regs)) {
959ce48b210SMichael Neuling 		/* A user program has executed an vsx instruction,
960ce48b210SMichael Neuling 		   but this kernel doesn't support vsx. */
961ce48b210SMichael Neuling 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
962ce48b210SMichael Neuling 		return;
963ce48b210SMichael Neuling 	}
964ce48b210SMichael Neuling 
965ce48b210SMichael Neuling 	printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
966ce48b210SMichael Neuling 			"%lx at %lx\n", regs->trap, regs->nip);
967ce48b210SMichael Neuling 	die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
968ce48b210SMichael Neuling }
969ce48b210SMichael Neuling 
970dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs)
971dc1c1ca3SStephen Rothwell {
97289713ed1SAnton Blanchard 	__get_cpu_var(irq_stat).pmu_irqs++;
97389713ed1SAnton Blanchard 
974dc1c1ca3SStephen Rothwell 	perf_irq(regs);
975dc1c1ca3SStephen Rothwell }
976dc1c1ca3SStephen Rothwell 
9778dad3f92SPaul Mackerras #ifdef CONFIG_8xx
97814cf11afSPaul Mackerras void SoftwareEmulation(struct pt_regs *regs)
97914cf11afSPaul Mackerras {
98014cf11afSPaul Mackerras 	extern int do_mathemu(struct pt_regs *);
98114cf11afSPaul Mackerras 	extern int Soft_emulate_8xx(struct pt_regs *);
9825dd57a13SScott Wood #if defined(CONFIG_MATH_EMULATION) || defined(CONFIG_8XX_MINIMAL_FPEMU)
98314cf11afSPaul Mackerras 	int errcode;
9845dd57a13SScott Wood #endif
98514cf11afSPaul Mackerras 
98614cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
98714cf11afSPaul Mackerras 
98814cf11afSPaul Mackerras 	if (!user_mode(regs)) {
98914cf11afSPaul Mackerras 		debugger(regs);
99014cf11afSPaul Mackerras 		die("Kernel Mode Software FPU Emulation", regs, SIGFPE);
99114cf11afSPaul Mackerras 	}
99214cf11afSPaul Mackerras 
99314cf11afSPaul Mackerras #ifdef CONFIG_MATH_EMULATION
99414cf11afSPaul Mackerras 	errcode = do_mathemu(regs);
99580947e7cSGeert Uytterhoeven 	if (errcode >= 0)
996eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(math, regs);
9975fad293bSKumar Gala 
9985fad293bSKumar Gala 	switch (errcode) {
9995fad293bSKumar Gala 	case 0:
10005fad293bSKumar Gala 		emulate_single_step(regs);
10015fad293bSKumar Gala 		return;
10025fad293bSKumar Gala 	case 1: {
10035fad293bSKumar Gala 			int code = 0;
10045fad293bSKumar Gala 			code = __parse_fpscr(current->thread.fpscr.val);
10055fad293bSKumar Gala 			_exception(SIGFPE, regs, code, regs->nip);
10065fad293bSKumar Gala 			return;
10075fad293bSKumar Gala 		}
10085fad293bSKumar Gala 	case -EFAULT:
10095fad293bSKumar Gala 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
10105fad293bSKumar Gala 		return;
10115fad293bSKumar Gala 	default:
10125fad293bSKumar Gala 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
10135fad293bSKumar Gala 		return;
10145fad293bSKumar Gala 	}
10155fad293bSKumar Gala 
10165dd57a13SScott Wood #elif defined(CONFIG_8XX_MINIMAL_FPEMU)
101714cf11afSPaul Mackerras 	errcode = Soft_emulate_8xx(regs);
101880947e7cSGeert Uytterhoeven 	if (errcode >= 0)
1019eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(8xx, regs);
102080947e7cSGeert Uytterhoeven 
10215fad293bSKumar Gala 	switch (errcode) {
10225fad293bSKumar Gala 	case 0:
102314cf11afSPaul Mackerras 		emulate_single_step(regs);
10245fad293bSKumar Gala 		return;
10255fad293bSKumar Gala 	case 1:
10265fad293bSKumar Gala 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
10275fad293bSKumar Gala 		return;
10285fad293bSKumar Gala 	case -EFAULT:
10295fad293bSKumar Gala 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
10305fad293bSKumar Gala 		return;
10315fad293bSKumar Gala 	}
10325dd57a13SScott Wood #else
10335dd57a13SScott Wood 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
10345fad293bSKumar Gala #endif
103514cf11afSPaul Mackerras }
10368dad3f92SPaul Mackerras #endif /* CONFIG_8xx */
103714cf11afSPaul Mackerras 
1038172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
10393bffb652SDave Kleikamp static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
10403bffb652SDave Kleikamp {
10413bffb652SDave Kleikamp 	int changed = 0;
10423bffb652SDave Kleikamp 	/*
10433bffb652SDave Kleikamp 	 * Determine the cause of the debug event, clear the
10443bffb652SDave Kleikamp 	 * event flags and send a trap to the handler. Torez
10453bffb652SDave Kleikamp 	 */
10463bffb652SDave Kleikamp 	if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
10473bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
10483bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
10493bffb652SDave Kleikamp 		current->thread.dbcr2 &= ~DBCR2_DAC12MODE;
10503bffb652SDave Kleikamp #endif
10513bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, TRAP_HWBKPT,
10523bffb652SDave Kleikamp 			     5);
10533bffb652SDave Kleikamp 		changed |= 0x01;
10543bffb652SDave Kleikamp 	}  else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
10553bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
10563bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, TRAP_HWBKPT,
10573bffb652SDave Kleikamp 			     6);
10583bffb652SDave Kleikamp 		changed |= 0x01;
10593bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC1) {
10603bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC1;
10613bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
10623bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, TRAP_HWBKPT,
10633bffb652SDave Kleikamp 			     1);
10643bffb652SDave Kleikamp 		changed |= 0x01;
10653bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC2) {
10663bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC2;
10673bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, TRAP_HWBKPT,
10683bffb652SDave Kleikamp 			     2);
10693bffb652SDave Kleikamp 		changed |= 0x01;
10703bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC3) {
10713bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC3;
10723bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
10733bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, TRAP_HWBKPT,
10743bffb652SDave Kleikamp 			     3);
10753bffb652SDave Kleikamp 		changed |= 0x01;
10763bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC4) {
10773bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC4;
10783bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, TRAP_HWBKPT,
10793bffb652SDave Kleikamp 			     4);
10803bffb652SDave Kleikamp 		changed |= 0x01;
10813bffb652SDave Kleikamp 	}
10823bffb652SDave Kleikamp 	/*
10833bffb652SDave Kleikamp 	 * At the point this routine was called, the MSR(DE) was turned off.
10843bffb652SDave Kleikamp 	 * Check all other debug flags and see if that bit needs to be turned
10853bffb652SDave Kleikamp 	 * back on or not.
10863bffb652SDave Kleikamp 	 */
10873bffb652SDave Kleikamp 	if (DBCR_ACTIVE_EVENTS(current->thread.dbcr0, current->thread.dbcr1))
10883bffb652SDave Kleikamp 		regs->msr |= MSR_DE;
10893bffb652SDave Kleikamp 	else
10903bffb652SDave Kleikamp 		/* Make sure the IDM flag is off */
10913bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IDM;
10923bffb652SDave Kleikamp 
10933bffb652SDave Kleikamp 	if (changed & 0x01)
10943bffb652SDave Kleikamp 		mtspr(SPRN_DBCR0, current->thread.dbcr0);
10953bffb652SDave Kleikamp }
109614cf11afSPaul Mackerras 
1097f8279621SKumar Gala void __kprobes DebugException(struct pt_regs *regs, unsigned long debug_status)
109814cf11afSPaul Mackerras {
10993bffb652SDave Kleikamp 	current->thread.dbsr = debug_status;
11003bffb652SDave Kleikamp 
1101ec097c84SRoland McGrath 	/* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1102ec097c84SRoland McGrath 	 * on server, it stops on the target of the branch. In order to simulate
1103ec097c84SRoland McGrath 	 * the server behaviour, we thus restart right away with a single step
1104ec097c84SRoland McGrath 	 * instead of stopping here when hitting a BT
1105ec097c84SRoland McGrath 	 */
1106ec097c84SRoland McGrath 	if (debug_status & DBSR_BT) {
1107ec097c84SRoland McGrath 		regs->msr &= ~MSR_DE;
1108ec097c84SRoland McGrath 
1109ec097c84SRoland McGrath 		/* Disable BT */
1110ec097c84SRoland McGrath 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1111ec097c84SRoland McGrath 		/* Clear the BT event */
1112ec097c84SRoland McGrath 		mtspr(SPRN_DBSR, DBSR_BT);
1113ec097c84SRoland McGrath 
1114ec097c84SRoland McGrath 		/* Do the single step trick only when coming from userspace */
1115ec097c84SRoland McGrath 		if (user_mode(regs)) {
1116ec097c84SRoland McGrath 			current->thread.dbcr0 &= ~DBCR0_BT;
1117ec097c84SRoland McGrath 			current->thread.dbcr0 |= DBCR0_IDM | DBCR0_IC;
1118ec097c84SRoland McGrath 			regs->msr |= MSR_DE;
1119ec097c84SRoland McGrath 			return;
1120ec097c84SRoland McGrath 		}
1121ec097c84SRoland McGrath 
1122ec097c84SRoland McGrath 		if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1123ec097c84SRoland McGrath 			       5, SIGTRAP) == NOTIFY_STOP) {
1124ec097c84SRoland McGrath 			return;
1125ec097c84SRoland McGrath 		}
1126ec097c84SRoland McGrath 		if (debugger_sstep(regs))
1127ec097c84SRoland McGrath 			return;
1128ec097c84SRoland McGrath 	} else if (debug_status & DBSR_IC) { 	/* Instruction complete */
112914cf11afSPaul Mackerras 		regs->msr &= ~MSR_DE;
1130f8279621SKumar Gala 
113114cf11afSPaul Mackerras 		/* Disable instruction completion */
113214cf11afSPaul Mackerras 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
113314cf11afSPaul Mackerras 		/* Clear the instruction completion event */
113414cf11afSPaul Mackerras 		mtspr(SPRN_DBSR, DBSR_IC);
1135f8279621SKumar Gala 
1136f8279621SKumar Gala 		if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1137f8279621SKumar Gala 			       5, SIGTRAP) == NOTIFY_STOP) {
113814cf11afSPaul Mackerras 			return;
113914cf11afSPaul Mackerras 		}
1140f8279621SKumar Gala 
1141f8279621SKumar Gala 		if (debugger_sstep(regs))
1142f8279621SKumar Gala 			return;
1143f8279621SKumar Gala 
11443bffb652SDave Kleikamp 		if (user_mode(regs)) {
11453bffb652SDave Kleikamp 			current->thread.dbcr0 &= ~DBCR0_IC;
11463bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
11473bffb652SDave Kleikamp 			if (DBCR_ACTIVE_EVENTS(current->thread.dbcr0,
11483bffb652SDave Kleikamp 					       current->thread.dbcr1))
11493bffb652SDave Kleikamp 				regs->msr |= MSR_DE;
11503bffb652SDave Kleikamp 			else
11513bffb652SDave Kleikamp 				/* Make sure the IDM bit is off */
11523bffb652SDave Kleikamp 				current->thread.dbcr0 &= ~DBCR0_IDM;
11533bffb652SDave Kleikamp #endif
11543bffb652SDave Kleikamp 		}
1155f8279621SKumar Gala 
1156f8279621SKumar Gala 		_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
11573bffb652SDave Kleikamp 	} else
11583bffb652SDave Kleikamp 		handle_debug(regs, debug_status);
115914cf11afSPaul Mackerras }
1160172ae2e7SDave Kleikamp #endif /* CONFIG_PPC_ADV_DEBUG_REGS */
116114cf11afSPaul Mackerras 
116214cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT)
116314cf11afSPaul Mackerras void TAUException(struct pt_regs *regs)
116414cf11afSPaul Mackerras {
116514cf11afSPaul Mackerras 	printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx    %s\n",
116614cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap, print_tainted());
116714cf11afSPaul Mackerras }
116814cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */
116914cf11afSPaul Mackerras 
117014cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC
1171dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs)
117214cf11afSPaul Mackerras {
117314cf11afSPaul Mackerras 	int err;
117414cf11afSPaul Mackerras 
117514cf11afSPaul Mackerras 	if (!user_mode(regs)) {
117614cf11afSPaul Mackerras 		printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
117714cf11afSPaul Mackerras 		       " at %lx\n", regs->nip);
11788dad3f92SPaul Mackerras 		die("Kernel VMX/Altivec assist exception", regs, SIGILL);
117914cf11afSPaul Mackerras 	}
118014cf11afSPaul Mackerras 
1181dc1c1ca3SStephen Rothwell 	flush_altivec_to_thread(current);
1182dc1c1ca3SStephen Rothwell 
1183eecff81dSAnton Blanchard 	PPC_WARN_EMULATED(altivec, regs);
118414cf11afSPaul Mackerras 	err = emulate_altivec(regs);
118514cf11afSPaul Mackerras 	if (err == 0) {
118614cf11afSPaul Mackerras 		regs->nip += 4;		/* skip emulated instruction */
118714cf11afSPaul Mackerras 		emulate_single_step(regs);
118814cf11afSPaul Mackerras 		return;
118914cf11afSPaul Mackerras 	}
119014cf11afSPaul Mackerras 
119114cf11afSPaul Mackerras 	if (err == -EFAULT) {
119214cf11afSPaul Mackerras 		/* got an error reading the instruction */
119314cf11afSPaul Mackerras 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
119414cf11afSPaul Mackerras 	} else {
119514cf11afSPaul Mackerras 		/* didn't recognize the instruction */
119614cf11afSPaul Mackerras 		/* XXX quick hack for now: set the non-Java bit in the VSCR */
119714cf11afSPaul Mackerras 		if (printk_ratelimit())
119814cf11afSPaul Mackerras 			printk(KERN_ERR "Unrecognized altivec instruction "
119914cf11afSPaul Mackerras 			       "in %s at %lx\n", current->comm, regs->nip);
120014cf11afSPaul Mackerras 		current->thread.vscr.u[3] |= 0x10000;
120114cf11afSPaul Mackerras 	}
120214cf11afSPaul Mackerras }
120314cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */
120414cf11afSPaul Mackerras 
1205ce48b210SMichael Neuling #ifdef CONFIG_VSX
1206ce48b210SMichael Neuling void vsx_assist_exception(struct pt_regs *regs)
1207ce48b210SMichael Neuling {
1208ce48b210SMichael Neuling 	if (!user_mode(regs)) {
1209ce48b210SMichael Neuling 		printk(KERN_EMERG "VSX assist exception in kernel mode"
1210ce48b210SMichael Neuling 		       " at %lx\n", regs->nip);
1211ce48b210SMichael Neuling 		die("Kernel VSX assist exception", regs, SIGILL);
1212ce48b210SMichael Neuling 	}
1213ce48b210SMichael Neuling 
1214ce48b210SMichael Neuling 	flush_vsx_to_thread(current);
1215ce48b210SMichael Neuling 	printk(KERN_INFO "VSX assist not supported at %lx\n", regs->nip);
1216ce48b210SMichael Neuling 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1217ce48b210SMichael Neuling }
1218ce48b210SMichael Neuling #endif /* CONFIG_VSX */
1219ce48b210SMichael Neuling 
122014cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE
1221620165f9SKumar Gala 
1222620165f9SKumar Gala void doorbell_exception(struct pt_regs *regs)
1223620165f9SKumar Gala {
1224620165f9SKumar Gala #ifdef CONFIG_SMP
1225620165f9SKumar Gala 	int cpu = smp_processor_id();
1226620165f9SKumar Gala 	int msg;
1227620165f9SKumar Gala 
1228620165f9SKumar Gala 	if (num_online_cpus() < 2)
1229620165f9SKumar Gala 		return;
1230620165f9SKumar Gala 
1231620165f9SKumar Gala 	for (msg = 0; msg < 4; msg++)
1232620165f9SKumar Gala 		if (test_and_clear_bit(msg, &dbell_smp_message[cpu]))
1233620165f9SKumar Gala 			smp_message_recv(msg);
1234620165f9SKumar Gala #else
1235620165f9SKumar Gala 	printk(KERN_WARNING "Received doorbell on non-smp system\n");
1236620165f9SKumar Gala #endif
1237620165f9SKumar Gala }
1238620165f9SKumar Gala 
123914cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address,
124014cf11afSPaul Mackerras 			   unsigned long error_code)
124114cf11afSPaul Mackerras {
124214cf11afSPaul Mackerras 	/* We treat cache locking instructions from the user
124314cf11afSPaul Mackerras 	 * as priv ops, in the future we could try to do
124414cf11afSPaul Mackerras 	 * something smarter
124514cf11afSPaul Mackerras 	 */
124614cf11afSPaul Mackerras 	if (error_code & (ESR_DLK|ESR_ILK))
124714cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
124814cf11afSPaul Mackerras 	return;
124914cf11afSPaul Mackerras }
125014cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */
125114cf11afSPaul Mackerras 
125214cf11afSPaul Mackerras #ifdef CONFIG_SPE
125314cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs)
125414cf11afSPaul Mackerras {
12556a800f36SLiu Yu 	extern int do_spe_mathemu(struct pt_regs *regs);
125614cf11afSPaul Mackerras 	unsigned long spefscr;
125714cf11afSPaul Mackerras 	int fpexc_mode;
125814cf11afSPaul Mackerras 	int code = 0;
12596a800f36SLiu Yu 	int err;
12606a800f36SLiu Yu 
12616a800f36SLiu Yu 	preempt_disable();
12626a800f36SLiu Yu 	if (regs->msr & MSR_SPE)
12636a800f36SLiu Yu 		giveup_spe(current);
12646a800f36SLiu Yu 	preempt_enable();
126514cf11afSPaul Mackerras 
126614cf11afSPaul Mackerras 	spefscr = current->thread.spefscr;
126714cf11afSPaul Mackerras 	fpexc_mode = current->thread.fpexc_mode;
126814cf11afSPaul Mackerras 
126914cf11afSPaul Mackerras 	if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
127014cf11afSPaul Mackerras 		code = FPE_FLTOVF;
127114cf11afSPaul Mackerras 	}
127214cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
127314cf11afSPaul Mackerras 		code = FPE_FLTUND;
127414cf11afSPaul Mackerras 	}
127514cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
127614cf11afSPaul Mackerras 		code = FPE_FLTDIV;
127714cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
127814cf11afSPaul Mackerras 		code = FPE_FLTINV;
127914cf11afSPaul Mackerras 	}
128014cf11afSPaul Mackerras 	else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
128114cf11afSPaul Mackerras 		code = FPE_FLTRES;
128214cf11afSPaul Mackerras 
12836a800f36SLiu Yu 	err = do_spe_mathemu(regs);
12846a800f36SLiu Yu 	if (err == 0) {
12856a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
12866a800f36SLiu Yu 		emulate_single_step(regs);
128714cf11afSPaul Mackerras 		return;
128814cf11afSPaul Mackerras 	}
12896a800f36SLiu Yu 
12906a800f36SLiu Yu 	if (err == -EFAULT) {
12916a800f36SLiu Yu 		/* got an error reading the instruction */
12926a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
12936a800f36SLiu Yu 	} else if (err == -EINVAL) {
12946a800f36SLiu Yu 		/* didn't recognize the instruction */
12956a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
12966a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
12976a800f36SLiu Yu 	} else {
12986a800f36SLiu Yu 		_exception(SIGFPE, regs, code, regs->nip);
12996a800f36SLiu Yu 	}
13006a800f36SLiu Yu 
13016a800f36SLiu Yu 	return;
13026a800f36SLiu Yu }
13036a800f36SLiu Yu 
13046a800f36SLiu Yu void SPEFloatingPointRoundException(struct pt_regs *regs)
13056a800f36SLiu Yu {
13066a800f36SLiu Yu 	extern int speround_handler(struct pt_regs *regs);
13076a800f36SLiu Yu 	int err;
13086a800f36SLiu Yu 
13096a800f36SLiu Yu 	preempt_disable();
13106a800f36SLiu Yu 	if (regs->msr & MSR_SPE)
13116a800f36SLiu Yu 		giveup_spe(current);
13126a800f36SLiu Yu 	preempt_enable();
13136a800f36SLiu Yu 
13146a800f36SLiu Yu 	regs->nip -= 4;
13156a800f36SLiu Yu 	err = speround_handler(regs);
13166a800f36SLiu Yu 	if (err == 0) {
13176a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
13186a800f36SLiu Yu 		emulate_single_step(regs);
13196a800f36SLiu Yu 		return;
13206a800f36SLiu Yu 	}
13216a800f36SLiu Yu 
13226a800f36SLiu Yu 	if (err == -EFAULT) {
13236a800f36SLiu Yu 		/* got an error reading the instruction */
13246a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
13256a800f36SLiu Yu 	} else if (err == -EINVAL) {
13266a800f36SLiu Yu 		/* didn't recognize the instruction */
13276a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
13286a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
13296a800f36SLiu Yu 	} else {
13306a800f36SLiu Yu 		_exception(SIGFPE, regs, 0, regs->nip);
13316a800f36SLiu Yu 		return;
13326a800f36SLiu Yu 	}
13336a800f36SLiu Yu }
133414cf11afSPaul Mackerras #endif
133514cf11afSPaul Mackerras 
1336dc1c1ca3SStephen Rothwell /*
1337dc1c1ca3SStephen Rothwell  * We enter here if we get an unrecoverable exception, that is, one
1338dc1c1ca3SStephen Rothwell  * that happened at a point where the RI (recoverable interrupt) bit
1339dc1c1ca3SStephen Rothwell  * in the MSR is 0.  This indicates that SRR0/1 are live, and that
1340dc1c1ca3SStephen Rothwell  * we therefore lost state by taking this exception.
1341dc1c1ca3SStephen Rothwell  */
1342dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs)
1343dc1c1ca3SStephen Rothwell {
1344dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1345dc1c1ca3SStephen Rothwell 	       regs->trap, regs->nip);
1346dc1c1ca3SStephen Rothwell 	die("Unrecoverable exception", regs, SIGABRT);
1347dc1c1ca3SStephen Rothwell }
1348dc1c1ca3SStephen Rothwell 
134914cf11afSPaul Mackerras #ifdef CONFIG_BOOKE_WDT
135014cf11afSPaul Mackerras /*
135114cf11afSPaul Mackerras  * Default handler for a Watchdog exception,
135214cf11afSPaul Mackerras  * spins until a reboot occurs
135314cf11afSPaul Mackerras  */
135414cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
135514cf11afSPaul Mackerras {
135614cf11afSPaul Mackerras 	/* Generic WatchdogHandler, implement your own */
135714cf11afSPaul Mackerras 	mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
135814cf11afSPaul Mackerras 	return;
135914cf11afSPaul Mackerras }
136014cf11afSPaul Mackerras 
136114cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs)
136214cf11afSPaul Mackerras {
136314cf11afSPaul Mackerras 	printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
136414cf11afSPaul Mackerras 	WatchdogHandler(regs);
136514cf11afSPaul Mackerras }
136614cf11afSPaul Mackerras #endif
1367dc1c1ca3SStephen Rothwell 
1368dc1c1ca3SStephen Rothwell /*
1369dc1c1ca3SStephen Rothwell  * We enter here if we discover during exception entry that we are
1370dc1c1ca3SStephen Rothwell  * running in supervisor mode with a userspace value in the stack pointer.
1371dc1c1ca3SStephen Rothwell  */
1372dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs)
1373dc1c1ca3SStephen Rothwell {
1374dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1375dc1c1ca3SStephen Rothwell 	       regs->gpr[1], regs->nip);
1376dc1c1ca3SStephen Rothwell 	die("Bad kernel stack pointer", regs, SIGABRT);
1377dc1c1ca3SStephen Rothwell }
137814cf11afSPaul Mackerras 
137914cf11afSPaul Mackerras void __init trap_init(void)
138014cf11afSPaul Mackerras {
138114cf11afSPaul Mackerras }
138280947e7cSGeert Uytterhoeven 
138380947e7cSGeert Uytterhoeven 
138480947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS
138580947e7cSGeert Uytterhoeven 
138680947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type)	.type = { .name = #type }
138780947e7cSGeert Uytterhoeven 
138880947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = {
138980947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC
139080947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(altivec),
139180947e7cSGeert Uytterhoeven #endif
139280947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcba),
139380947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcbz),
139480947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(fp_pair),
139580947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(isel),
139680947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mcrxr),
139780947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mfpvr),
139880947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(multiple),
139980947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(popcntb),
140080947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(spe),
140180947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(string),
140280947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(unaligned),
140380947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION
140480947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(math),
140580947e7cSGeert Uytterhoeven #elif defined(CONFIG_8XX_MINIMAL_FPEMU)
140680947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(8xx),
140780947e7cSGeert Uytterhoeven #endif
140880947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX
140980947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(vsx),
141080947e7cSGeert Uytterhoeven #endif
141180947e7cSGeert Uytterhoeven };
141280947e7cSGeert Uytterhoeven 
141380947e7cSGeert Uytterhoeven u32 ppc_warn_emulated;
141480947e7cSGeert Uytterhoeven 
141580947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type)
141680947e7cSGeert Uytterhoeven {
141780947e7cSGeert Uytterhoeven 	if (printk_ratelimit())
141880947e7cSGeert Uytterhoeven 		pr_warning("%s used emulated %s instruction\n", current->comm,
141980947e7cSGeert Uytterhoeven 			   type);
142080947e7cSGeert Uytterhoeven }
142180947e7cSGeert Uytterhoeven 
142280947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void)
142380947e7cSGeert Uytterhoeven {
142480947e7cSGeert Uytterhoeven 	struct dentry *dir, *d;
142580947e7cSGeert Uytterhoeven 	unsigned int i;
142680947e7cSGeert Uytterhoeven 	struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
142780947e7cSGeert Uytterhoeven 
142880947e7cSGeert Uytterhoeven 	if (!powerpc_debugfs_root)
142980947e7cSGeert Uytterhoeven 		return -ENODEV;
143080947e7cSGeert Uytterhoeven 
143180947e7cSGeert Uytterhoeven 	dir = debugfs_create_dir("emulated_instructions",
143280947e7cSGeert Uytterhoeven 				 powerpc_debugfs_root);
143380947e7cSGeert Uytterhoeven 	if (!dir)
143480947e7cSGeert Uytterhoeven 		return -ENOMEM;
143580947e7cSGeert Uytterhoeven 
143680947e7cSGeert Uytterhoeven 	d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir,
143780947e7cSGeert Uytterhoeven 			       &ppc_warn_emulated);
143880947e7cSGeert Uytterhoeven 	if (!d)
143980947e7cSGeert Uytterhoeven 		goto fail;
144080947e7cSGeert Uytterhoeven 
144180947e7cSGeert Uytterhoeven 	for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
144280947e7cSGeert Uytterhoeven 		d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir,
144380947e7cSGeert Uytterhoeven 				       (u32 *)&entries[i].val.counter);
144480947e7cSGeert Uytterhoeven 		if (!d)
144580947e7cSGeert Uytterhoeven 			goto fail;
144680947e7cSGeert Uytterhoeven 	}
144780947e7cSGeert Uytterhoeven 
144880947e7cSGeert Uytterhoeven 	return 0;
144980947e7cSGeert Uytterhoeven 
145080947e7cSGeert Uytterhoeven fail:
145180947e7cSGeert Uytterhoeven 	debugfs_remove_recursive(dir);
145280947e7cSGeert Uytterhoeven 	return -ENOMEM;
145380947e7cSGeert Uytterhoeven }
145480947e7cSGeert Uytterhoeven 
145580947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init);
145680947e7cSGeert Uytterhoeven 
145780947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */
1458