xref: /openbmc/linux/arch/powerpc/kernel/traps.c (revision ba12eedee321eeb5baecaada285daeb3462c35f5)
114cf11afSPaul Mackerras /*
214cf11afSPaul Mackerras  *  Copyright (C) 1995-1996  Gary Thomas (gdt@linuxppc.org)
3fe04b112SScott Wood  *  Copyright 2007-2010 Freescale Semiconductor, Inc.
414cf11afSPaul Mackerras  *
514cf11afSPaul Mackerras  *  This program is free software; you can redistribute it and/or
614cf11afSPaul Mackerras  *  modify it under the terms of the GNU General Public License
714cf11afSPaul Mackerras  *  as published by the Free Software Foundation; either version
814cf11afSPaul Mackerras  *  2 of the License, or (at your option) any later version.
914cf11afSPaul Mackerras  *
1014cf11afSPaul Mackerras  *  Modified by Cort Dougan (cort@cs.nmt.edu)
1114cf11afSPaul Mackerras  *  and Paul Mackerras (paulus@samba.org)
1214cf11afSPaul Mackerras  */
1314cf11afSPaul Mackerras 
1414cf11afSPaul Mackerras /*
1514cf11afSPaul Mackerras  * This file handles the architecture-dependent parts of hardware exceptions
1614cf11afSPaul Mackerras  */
1714cf11afSPaul Mackerras 
1814cf11afSPaul Mackerras #include <linux/errno.h>
1914cf11afSPaul Mackerras #include <linux/sched.h>
2014cf11afSPaul Mackerras #include <linux/kernel.h>
2114cf11afSPaul Mackerras #include <linux/mm.h>
2214cf11afSPaul Mackerras #include <linux/stddef.h>
2314cf11afSPaul Mackerras #include <linux/unistd.h>
248dad3f92SPaul Mackerras #include <linux/ptrace.h>
2514cf11afSPaul Mackerras #include <linux/user.h>
2614cf11afSPaul Mackerras #include <linux/interrupt.h>
2714cf11afSPaul Mackerras #include <linux/init.h>
2814cf11afSPaul Mackerras #include <linux/module.h>
298dad3f92SPaul Mackerras #include <linux/prctl.h>
3014cf11afSPaul Mackerras #include <linux/delay.h>
3114cf11afSPaul Mackerras #include <linux/kprobes.h>
32cc532915SMichael Ellerman #include <linux/kexec.h>
335474c120SMichael Hanselmann #include <linux/backlight.h>
3473c9ceabSJeremy Fitzhardinge #include <linux/bug.h>
351eeb66a1SChristoph Hellwig #include <linux/kdebug.h>
3680947e7cSGeert Uytterhoeven #include <linux/debugfs.h>
3776462232SChristian Dietrich #include <linux/ratelimit.h>
38*ba12eedeSLi Zhong #include <linux/context_tracking.h>
3914cf11afSPaul Mackerras 
4080947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h>
4114cf11afSPaul Mackerras #include <asm/pgtable.h>
4214cf11afSPaul Mackerras #include <asm/uaccess.h>
4314cf11afSPaul Mackerras #include <asm/io.h>
4486417780SPaul Mackerras #include <asm/machdep.h>
4586417780SPaul Mackerras #include <asm/rtas.h>
46f7f6f4feSDavid Gibson #include <asm/pmc.h>
47dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32
4814cf11afSPaul Mackerras #include <asm/reg.h>
4986417780SPaul Mackerras #endif
5014cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT
5114cf11afSPaul Mackerras #include <asm/backlight.h>
5214cf11afSPaul Mackerras #endif
53dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
5486417780SPaul Mackerras #include <asm/firmware.h>
55dc1c1ca3SStephen Rothwell #include <asm/processor.h>
56dc1c1ca3SStephen Rothwell #endif
57c0ce7d08SDavid Wilder #include <asm/kexec.h>
5816c57b36SKumar Gala #include <asm/ppc-opcode.h>
59cce1f106SShaohui Xie #include <asm/rio.h>
60ebaeb5aeSMahesh Salgaonkar #include <asm/fadump.h>
61ae3a197eSDavid Howells #include <asm/switch_to.h>
62f54db641SMichael Neuling #include <asm/tm.h>
63ae3a197eSDavid Howells #include <asm/debug.h>
64dc1c1ca3SStephen Rothwell 
657dbb922cSOlof Johansson #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
665be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly;
675be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
685be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
695be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
705be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
719422de3eSMichael Neuling int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly;
725be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
7314cf11afSPaul Mackerras 
7414cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger);
7514cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi);
7614cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt);
7714cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep);
7814cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match);
799422de3eSMichael Neuling EXPORT_SYMBOL(__debugger_break_match);
8014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler);
8114cf11afSPaul Mackerras #endif
8214cf11afSPaul Mackerras 
838b3c34cfSMichael Neuling /* Transactional Memory trap debug */
848b3c34cfSMichael Neuling #ifdef TM_DEBUG_SW
858b3c34cfSMichael Neuling #define TM_DEBUG(x...) printk(KERN_INFO x)
868b3c34cfSMichael Neuling #else
878b3c34cfSMichael Neuling #define TM_DEBUG(x...) do { } while(0)
888b3c34cfSMichael Neuling #endif
898b3c34cfSMichael Neuling 
9014cf11afSPaul Mackerras /*
9114cf11afSPaul Mackerras  * Trap & Exception support
9214cf11afSPaul Mackerras  */
9314cf11afSPaul Mackerras 
946031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT
956031d9d9Santon@samba.org static void pmac_backlight_unblank(void)
966031d9d9Santon@samba.org {
976031d9d9Santon@samba.org 	mutex_lock(&pmac_backlight_mutex);
986031d9d9Santon@samba.org 	if (pmac_backlight) {
996031d9d9Santon@samba.org 		struct backlight_properties *props;
1006031d9d9Santon@samba.org 
1016031d9d9Santon@samba.org 		props = &pmac_backlight->props;
1026031d9d9Santon@samba.org 		props->brightness = props->max_brightness;
1036031d9d9Santon@samba.org 		props->power = FB_BLANK_UNBLANK;
1046031d9d9Santon@samba.org 		backlight_update_status(pmac_backlight);
1056031d9d9Santon@samba.org 	}
1066031d9d9Santon@samba.org 	mutex_unlock(&pmac_backlight_mutex);
1076031d9d9Santon@samba.org }
1086031d9d9Santon@samba.org #else
1096031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { }
1106031d9d9Santon@samba.org #endif
1116031d9d9Santon@samba.org 
112760ca4dcSAnton Blanchard static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED;
113760ca4dcSAnton Blanchard static int die_owner = -1;
114760ca4dcSAnton Blanchard static unsigned int die_nest_count;
115c0ce7d08SDavid Wilder static int die_counter;
116760ca4dcSAnton Blanchard 
117760ca4dcSAnton Blanchard static unsigned __kprobes long oops_begin(struct pt_regs *regs)
118760ca4dcSAnton Blanchard {
119760ca4dcSAnton Blanchard 	int cpu;
12034c2a14fSanton@samba.org 	unsigned long flags;
12114cf11afSPaul Mackerras 
12214cf11afSPaul Mackerras 	if (debugger(regs))
12314cf11afSPaul Mackerras 		return 1;
12414cf11afSPaul Mackerras 
125293e4688Santon@samba.org 	oops_enter();
126293e4688Santon@samba.org 
127760ca4dcSAnton Blanchard 	/* racy, but better than risking deadlock. */
128760ca4dcSAnton Blanchard 	raw_local_irq_save(flags);
129760ca4dcSAnton Blanchard 	cpu = smp_processor_id();
130760ca4dcSAnton Blanchard 	if (!arch_spin_trylock(&die_lock)) {
131760ca4dcSAnton Blanchard 		if (cpu == die_owner)
132760ca4dcSAnton Blanchard 			/* nested oops. should stop eventually */;
133760ca4dcSAnton Blanchard 		else
134760ca4dcSAnton Blanchard 			arch_spin_lock(&die_lock);
135760ca4dcSAnton Blanchard 	}
136760ca4dcSAnton Blanchard 	die_nest_count++;
137760ca4dcSAnton Blanchard 	die_owner = cpu;
13814cf11afSPaul Mackerras 	console_verbose();
13914cf11afSPaul Mackerras 	bust_spinlocks(1);
1406031d9d9Santon@samba.org 	if (machine_is(powermac))
1416031d9d9Santon@samba.org 		pmac_backlight_unblank();
142760ca4dcSAnton Blanchard 	return flags;
14334c2a14fSanton@samba.org }
1445474c120SMichael Hanselmann 
145760ca4dcSAnton Blanchard static void __kprobes oops_end(unsigned long flags, struct pt_regs *regs,
146760ca4dcSAnton Blanchard 			       int signr)
147760ca4dcSAnton Blanchard {
14814cf11afSPaul Mackerras 	bust_spinlocks(0);
149760ca4dcSAnton Blanchard 	die_owner = -1;
150373d4d09SRusty Russell 	add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
151760ca4dcSAnton Blanchard 	die_nest_count--;
15258154c8cSAnton Blanchard 	oops_exit();
15358154c8cSAnton Blanchard 	printk("\n");
154760ca4dcSAnton Blanchard 	if (!die_nest_count)
155760ca4dcSAnton Blanchard 		/* Nest count reaches zero, release the lock. */
156760ca4dcSAnton Blanchard 		arch_spin_unlock(&die_lock);
157760ca4dcSAnton Blanchard 	raw_local_irq_restore(flags);
158cc532915SMichael Ellerman 
159ebaeb5aeSMahesh Salgaonkar 	crash_fadump(regs, "die oops");
160ebaeb5aeSMahesh Salgaonkar 
1619b00ac06SAnton Blanchard 	/*
1629b00ac06SAnton Blanchard 	 * A system reset (0x100) is a request to dump, so we always send
1639b00ac06SAnton Blanchard 	 * it through the crashdump code.
1649b00ac06SAnton Blanchard 	 */
1659b00ac06SAnton Blanchard 	if (kexec_should_crash(current) || (TRAP(regs) == 0x100)) {
166cc532915SMichael Ellerman 		crash_kexec(regs);
1679b00ac06SAnton Blanchard 
1689b00ac06SAnton Blanchard 		/*
1699b00ac06SAnton Blanchard 		 * We aren't the primary crash CPU. We need to send it
1709b00ac06SAnton Blanchard 		 * to a holding pattern to avoid it ending up in the panic
1719b00ac06SAnton Blanchard 		 * code.
1729b00ac06SAnton Blanchard 		 */
173c0ce7d08SDavid Wilder 		crash_kexec_secondary(regs);
1749b00ac06SAnton Blanchard 	}
17514cf11afSPaul Mackerras 
176760ca4dcSAnton Blanchard 	if (!signr)
177760ca4dcSAnton Blanchard 		return;
178760ca4dcSAnton Blanchard 
17958154c8cSAnton Blanchard 	/*
18058154c8cSAnton Blanchard 	 * While our oops output is serialised by a spinlock, output
18158154c8cSAnton Blanchard 	 * from panic() called below can race and corrupt it. If we
18258154c8cSAnton Blanchard 	 * know we are going to panic, delay for 1 second so we have a
18358154c8cSAnton Blanchard 	 * chance to get clean backtraces from all CPUs that are oopsing.
18458154c8cSAnton Blanchard 	 */
18558154c8cSAnton Blanchard 	if (in_interrupt() || panic_on_oops || !current->pid ||
18658154c8cSAnton Blanchard 	    is_global_init(current)) {
18758154c8cSAnton Blanchard 		mdelay(MSEC_PER_SEC);
18858154c8cSAnton Blanchard 	}
18958154c8cSAnton Blanchard 
19014cf11afSPaul Mackerras 	if (in_interrupt())
19114cf11afSPaul Mackerras 		panic("Fatal exception in interrupt");
192cea6a4baSHorms 	if (panic_on_oops)
193012c437dSHorms 		panic("Fatal exception");
194760ca4dcSAnton Blanchard 	do_exit(signr);
195760ca4dcSAnton Blanchard }
196cea6a4baSHorms 
197760ca4dcSAnton Blanchard static int __kprobes __die(const char *str, struct pt_regs *regs, long err)
198760ca4dcSAnton Blanchard {
199760ca4dcSAnton Blanchard 	printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
200760ca4dcSAnton Blanchard #ifdef CONFIG_PREEMPT
201760ca4dcSAnton Blanchard 	printk("PREEMPT ");
202760ca4dcSAnton Blanchard #endif
203760ca4dcSAnton Blanchard #ifdef CONFIG_SMP
204760ca4dcSAnton Blanchard 	printk("SMP NR_CPUS=%d ", NR_CPUS);
205760ca4dcSAnton Blanchard #endif
206760ca4dcSAnton Blanchard #ifdef CONFIG_DEBUG_PAGEALLOC
207760ca4dcSAnton Blanchard 	printk("DEBUG_PAGEALLOC ");
208760ca4dcSAnton Blanchard #endif
209760ca4dcSAnton Blanchard #ifdef CONFIG_NUMA
210760ca4dcSAnton Blanchard 	printk("NUMA ");
211760ca4dcSAnton Blanchard #endif
212760ca4dcSAnton Blanchard 	printk("%s\n", ppc_md.name ? ppc_md.name : "");
213760ca4dcSAnton Blanchard 
214760ca4dcSAnton Blanchard 	if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP)
215760ca4dcSAnton Blanchard 		return 1;
216760ca4dcSAnton Blanchard 
217760ca4dcSAnton Blanchard 	print_modules();
218760ca4dcSAnton Blanchard 	show_regs(regs);
21914cf11afSPaul Mackerras 
22014cf11afSPaul Mackerras 	return 0;
22114cf11afSPaul Mackerras }
22214cf11afSPaul Mackerras 
223760ca4dcSAnton Blanchard void die(const char *str, struct pt_regs *regs, long err)
224760ca4dcSAnton Blanchard {
225760ca4dcSAnton Blanchard 	unsigned long flags = oops_begin(regs);
226760ca4dcSAnton Blanchard 
227760ca4dcSAnton Blanchard 	if (__die(str, regs, err))
228760ca4dcSAnton Blanchard 		err = 0;
229760ca4dcSAnton Blanchard 	oops_end(flags, regs, err);
230760ca4dcSAnton Blanchard }
231760ca4dcSAnton Blanchard 
23225baa35bSOleg Nesterov void user_single_step_siginfo(struct task_struct *tsk,
23325baa35bSOleg Nesterov 				struct pt_regs *regs, siginfo_t *info)
23425baa35bSOleg Nesterov {
23525baa35bSOleg Nesterov 	memset(info, 0, sizeof(*info));
23625baa35bSOleg Nesterov 	info->si_signo = SIGTRAP;
23725baa35bSOleg Nesterov 	info->si_code = TRAP_TRACE;
23825baa35bSOleg Nesterov 	info->si_addr = (void __user *)regs->nip;
23925baa35bSOleg Nesterov }
24025baa35bSOleg Nesterov 
24114cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
24214cf11afSPaul Mackerras {
24314cf11afSPaul Mackerras 	siginfo_t info;
244d0c3d534SOlof Johansson 	const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \
245d0c3d534SOlof Johansson 			"at %08lx nip %08lx lr %08lx code %x\n";
246d0c3d534SOlof Johansson 	const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \
247d0c3d534SOlof Johansson 			"at %016lx nip %016lx lr %016lx code %x\n";
24814cf11afSPaul Mackerras 
24914cf11afSPaul Mackerras 	if (!user_mode(regs)) {
250760ca4dcSAnton Blanchard 		die("Exception in kernel mode", regs, signr);
25114cf11afSPaul Mackerras 		return;
252760ca4dcSAnton Blanchard 	}
253760ca4dcSAnton Blanchard 
254760ca4dcSAnton Blanchard 	if (show_unhandled_signals && unhandled_signal(current, signr)) {
25576462232SChristian Dietrich 		printk_ratelimited(regs->msr & MSR_64BIT ? fmt64 : fmt32,
256d0c3d534SOlof Johansson 				   current->comm, current->pid, signr,
257d0c3d534SOlof Johansson 				   addr, regs->nip, regs->link, code);
25814cf11afSPaul Mackerras 	}
25914cf11afSPaul Mackerras 
260a3512b2dSBenjamin Herrenschmidt 	if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs))
2619f2f79e3SBenjamin Herrenschmidt 		local_irq_enable();
2629f2f79e3SBenjamin Herrenschmidt 
26341ab5266SAnanth N Mavinakayanahalli 	current->thread.trap_nr = code;
26414cf11afSPaul Mackerras 	memset(&info, 0, sizeof(info));
26514cf11afSPaul Mackerras 	info.si_signo = signr;
26614cf11afSPaul Mackerras 	info.si_code = code;
26714cf11afSPaul Mackerras 	info.si_addr = (void __user *) addr;
26814cf11afSPaul Mackerras 	force_sig_info(signr, &info, current);
26914cf11afSPaul Mackerras }
27014cf11afSPaul Mackerras 
27114cf11afSPaul Mackerras #ifdef CONFIG_PPC64
27214cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs)
27314cf11afSPaul Mackerras {
27414cf11afSPaul Mackerras 	/* See if any machine dependent calls */
275c902be71SArnd Bergmann 	if (ppc_md.system_reset_exception) {
276c902be71SArnd Bergmann 		if (ppc_md.system_reset_exception(regs))
277c902be71SArnd Bergmann 			return;
278c902be71SArnd Bergmann 	}
27914cf11afSPaul Mackerras 
2808dad3f92SPaul Mackerras 	die("System Reset", regs, SIGABRT);
28114cf11afSPaul Mackerras 
28214cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
28314cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
28414cf11afSPaul Mackerras 		panic("Unrecoverable System Reset");
28514cf11afSPaul Mackerras 
28614cf11afSPaul Mackerras 	/* What should we do here? We could issue a shutdown or hard reset. */
28714cf11afSPaul Mackerras }
28814cf11afSPaul Mackerras #endif
28914cf11afSPaul Mackerras 
29014cf11afSPaul Mackerras /*
29114cf11afSPaul Mackerras  * I/O accesses can cause machine checks on powermacs.
29214cf11afSPaul Mackerras  * Check if the NIP corresponds to the address of a sync
29314cf11afSPaul Mackerras  * instruction for which there is an entry in the exception
29414cf11afSPaul Mackerras  * table.
29514cf11afSPaul Mackerras  * Note that the 601 only takes a machine check on TEA
29614cf11afSPaul Mackerras  * (transfer error ack) signal assertion, and does not
29714cf11afSPaul Mackerras  * set any of the top 16 bits of SRR1.
29814cf11afSPaul Mackerras  *  -- paulus.
29914cf11afSPaul Mackerras  */
30014cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs)
30114cf11afSPaul Mackerras {
30268a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32
30314cf11afSPaul Mackerras 	unsigned long msr = regs->msr;
30414cf11afSPaul Mackerras 	const struct exception_table_entry *entry;
30514cf11afSPaul Mackerras 	unsigned int *nip = (unsigned int *)regs->nip;
30614cf11afSPaul Mackerras 
30714cf11afSPaul Mackerras 	if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
30814cf11afSPaul Mackerras 	    && (entry = search_exception_tables(regs->nip)) != NULL) {
30914cf11afSPaul Mackerras 		/*
31014cf11afSPaul Mackerras 		 * Check that it's a sync instruction, or somewhere
31114cf11afSPaul Mackerras 		 * in the twi; isync; nop sequence that inb/inw/inl uses.
31214cf11afSPaul Mackerras 		 * As the address is in the exception table
31314cf11afSPaul Mackerras 		 * we should be able to read the instr there.
31414cf11afSPaul Mackerras 		 * For the debug message, we look at the preceding
31514cf11afSPaul Mackerras 		 * load or store.
31614cf11afSPaul Mackerras 		 */
31714cf11afSPaul Mackerras 		if (*nip == 0x60000000)		/* nop */
31814cf11afSPaul Mackerras 			nip -= 2;
31914cf11afSPaul Mackerras 		else if (*nip == 0x4c00012c)	/* isync */
32014cf11afSPaul Mackerras 			--nip;
32114cf11afSPaul Mackerras 		if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
32214cf11afSPaul Mackerras 			/* sync or twi */
32314cf11afSPaul Mackerras 			unsigned int rb;
32414cf11afSPaul Mackerras 
32514cf11afSPaul Mackerras 			--nip;
32614cf11afSPaul Mackerras 			rb = (*nip >> 11) & 0x1f;
32714cf11afSPaul Mackerras 			printk(KERN_DEBUG "%s bad port %lx at %p\n",
32814cf11afSPaul Mackerras 			       (*nip & 0x100)? "OUT to": "IN from",
32914cf11afSPaul Mackerras 			       regs->gpr[rb] - _IO_BASE, nip);
33014cf11afSPaul Mackerras 			regs->msr |= MSR_RI;
33114cf11afSPaul Mackerras 			regs->nip = entry->fixup;
33214cf11afSPaul Mackerras 			return 1;
33314cf11afSPaul Mackerras 		}
33414cf11afSPaul Mackerras 	}
33568a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
33614cf11afSPaul Mackerras 	return 0;
33714cf11afSPaul Mackerras }
33814cf11afSPaul Mackerras 
339172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
34014cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception
34114cf11afSPaul Mackerras    is in the ESR. */
34214cf11afSPaul Mackerras #define get_reason(regs)	((regs)->dsisr)
34314cf11afSPaul Mackerras #ifndef CONFIG_FSL_BOOKE
34414cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->dsisr)
34514cf11afSPaul Mackerras #else
346fe04b112SScott Wood #define get_mc_reason(regs)	(mfspr(SPRN_MCSR))
34714cf11afSPaul Mackerras #endif
34814cf11afSPaul Mackerras #define REASON_FP		ESR_FP
34914cf11afSPaul Mackerras #define REASON_ILLEGAL		(ESR_PIL | ESR_PUO)
35014cf11afSPaul Mackerras #define REASON_PRIVILEGED	ESR_PPR
35114cf11afSPaul Mackerras #define REASON_TRAP		ESR_PTR
35214cf11afSPaul Mackerras 
35314cf11afSPaul Mackerras /* single-step stuff */
35414cf11afSPaul Mackerras #define single_stepping(regs)	(current->thread.dbcr0 & DBCR0_IC)
35514cf11afSPaul Mackerras #define clear_single_step(regs)	(current->thread.dbcr0 &= ~DBCR0_IC)
35614cf11afSPaul Mackerras 
35714cf11afSPaul Mackerras #else
35814cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program
35914cf11afSPaul Mackerras    exception is in the MSR. */
36014cf11afSPaul Mackerras #define get_reason(regs)	((regs)->msr)
36114cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->msr)
3628b3c34cfSMichael Neuling #define REASON_TM		0x200000
36314cf11afSPaul Mackerras #define REASON_FP		0x100000
36414cf11afSPaul Mackerras #define REASON_ILLEGAL		0x80000
36514cf11afSPaul Mackerras #define REASON_PRIVILEGED	0x40000
36614cf11afSPaul Mackerras #define REASON_TRAP		0x20000
36714cf11afSPaul Mackerras 
36814cf11afSPaul Mackerras #define single_stepping(regs)	((regs)->msr & MSR_SE)
36914cf11afSPaul Mackerras #define clear_single_step(regs)	((regs)->msr &= ~MSR_SE)
37014cf11afSPaul Mackerras #endif
37114cf11afSPaul Mackerras 
37247c0bd1aSBenjamin Herrenschmidt #if defined(CONFIG_4xx)
37347c0bd1aSBenjamin Herrenschmidt int machine_check_4xx(struct pt_regs *regs)
37414cf11afSPaul Mackerras {
3751a6a4ffeSKumar Gala 	unsigned long reason = get_mc_reason(regs);
37614cf11afSPaul Mackerras 
37714cf11afSPaul Mackerras 	if (reason & ESR_IMCP) {
37814cf11afSPaul Mackerras 		printk("Instruction");
37914cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
38014cf11afSPaul Mackerras 	} else
38114cf11afSPaul Mackerras 		printk("Data");
38214cf11afSPaul Mackerras 	printk(" machine check in kernel mode.\n");
38347c0bd1aSBenjamin Herrenschmidt 
38447c0bd1aSBenjamin Herrenschmidt 	return 0;
38547c0bd1aSBenjamin Herrenschmidt }
38647c0bd1aSBenjamin Herrenschmidt 
38747c0bd1aSBenjamin Herrenschmidt int machine_check_440A(struct pt_regs *regs)
38847c0bd1aSBenjamin Herrenschmidt {
38947c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
39047c0bd1aSBenjamin Herrenschmidt 
39114cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
39214cf11afSPaul Mackerras 	if (reason & ESR_IMCP){
39314cf11afSPaul Mackerras 		printk("Instruction Synchronous Machine Check exception\n");
39414cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
39514cf11afSPaul Mackerras 	}
39614cf11afSPaul Mackerras 	else {
39714cf11afSPaul Mackerras 		u32 mcsr = mfspr(SPRN_MCSR);
39814cf11afSPaul Mackerras 		if (mcsr & MCSR_IB)
39914cf11afSPaul Mackerras 			printk("Instruction Read PLB Error\n");
40014cf11afSPaul Mackerras 		if (mcsr & MCSR_DRB)
40114cf11afSPaul Mackerras 			printk("Data Read PLB Error\n");
40214cf11afSPaul Mackerras 		if (mcsr & MCSR_DWB)
40314cf11afSPaul Mackerras 			printk("Data Write PLB Error\n");
40414cf11afSPaul Mackerras 		if (mcsr & MCSR_TLBP)
40514cf11afSPaul Mackerras 			printk("TLB Parity Error\n");
40614cf11afSPaul Mackerras 		if (mcsr & MCSR_ICP){
40714cf11afSPaul Mackerras 			flush_instruction_cache();
40814cf11afSPaul Mackerras 			printk("I-Cache Parity Error\n");
40914cf11afSPaul Mackerras 		}
41014cf11afSPaul Mackerras 		if (mcsr & MCSR_DCSP)
41114cf11afSPaul Mackerras 			printk("D-Cache Search Parity Error\n");
41214cf11afSPaul Mackerras 		if (mcsr & MCSR_DCFP)
41314cf11afSPaul Mackerras 			printk("D-Cache Flush Parity Error\n");
41414cf11afSPaul Mackerras 		if (mcsr & MCSR_IMPE)
41514cf11afSPaul Mackerras 			printk("Machine Check exception is imprecise\n");
41614cf11afSPaul Mackerras 
41714cf11afSPaul Mackerras 		/* Clear MCSR */
41814cf11afSPaul Mackerras 		mtspr(SPRN_MCSR, mcsr);
41914cf11afSPaul Mackerras 	}
42047c0bd1aSBenjamin Herrenschmidt 	return 0;
42147c0bd1aSBenjamin Herrenschmidt }
422fc5e7097SDave Kleikamp 
423fc5e7097SDave Kleikamp int machine_check_47x(struct pt_regs *regs)
424fc5e7097SDave Kleikamp {
425fc5e7097SDave Kleikamp 	unsigned long reason = get_mc_reason(regs);
426fc5e7097SDave Kleikamp 	u32 mcsr;
427fc5e7097SDave Kleikamp 
428fc5e7097SDave Kleikamp 	printk(KERN_ERR "Machine check in kernel mode.\n");
429fc5e7097SDave Kleikamp 	if (reason & ESR_IMCP) {
430fc5e7097SDave Kleikamp 		printk(KERN_ERR
431fc5e7097SDave Kleikamp 		       "Instruction Synchronous Machine Check exception\n");
432fc5e7097SDave Kleikamp 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
433fc5e7097SDave Kleikamp 		return 0;
434fc5e7097SDave Kleikamp 	}
435fc5e7097SDave Kleikamp 	mcsr = mfspr(SPRN_MCSR);
436fc5e7097SDave Kleikamp 	if (mcsr & MCSR_IB)
437fc5e7097SDave Kleikamp 		printk(KERN_ERR "Instruction Read PLB Error\n");
438fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DRB)
439fc5e7097SDave Kleikamp 		printk(KERN_ERR "Data Read PLB Error\n");
440fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DWB)
441fc5e7097SDave Kleikamp 		printk(KERN_ERR "Data Write PLB Error\n");
442fc5e7097SDave Kleikamp 	if (mcsr & MCSR_TLBP)
443fc5e7097SDave Kleikamp 		printk(KERN_ERR "TLB Parity Error\n");
444fc5e7097SDave Kleikamp 	if (mcsr & MCSR_ICP) {
445fc5e7097SDave Kleikamp 		flush_instruction_cache();
446fc5e7097SDave Kleikamp 		printk(KERN_ERR "I-Cache Parity Error\n");
447fc5e7097SDave Kleikamp 	}
448fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DCSP)
449fc5e7097SDave Kleikamp 		printk(KERN_ERR "D-Cache Search Parity Error\n");
450fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_GPR)
451fc5e7097SDave Kleikamp 		printk(KERN_ERR "GPR Parity Error\n");
452fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_FPR)
453fc5e7097SDave Kleikamp 		printk(KERN_ERR "FPR Parity Error\n");
454fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_IPR)
455fc5e7097SDave Kleikamp 		printk(KERN_ERR "Machine Check exception is imprecise\n");
456fc5e7097SDave Kleikamp 
457fc5e7097SDave Kleikamp 	/* Clear MCSR */
458fc5e7097SDave Kleikamp 	mtspr(SPRN_MCSR, mcsr);
459fc5e7097SDave Kleikamp 
460fc5e7097SDave Kleikamp 	return 0;
461fc5e7097SDave Kleikamp }
46214cf11afSPaul Mackerras #elif defined(CONFIG_E500)
463fe04b112SScott Wood int machine_check_e500mc(struct pt_regs *regs)
464fe04b112SScott Wood {
465fe04b112SScott Wood 	unsigned long mcsr = mfspr(SPRN_MCSR);
466fe04b112SScott Wood 	unsigned long reason = mcsr;
467fe04b112SScott Wood 	int recoverable = 1;
468fe04b112SScott Wood 
46982a9a480SScott Wood 	if (reason & MCSR_LD) {
470cce1f106SShaohui Xie 		recoverable = fsl_rio_mcheck_exception(regs);
471cce1f106SShaohui Xie 		if (recoverable == 1)
472cce1f106SShaohui Xie 			goto silent_out;
473cce1f106SShaohui Xie 	}
474cce1f106SShaohui Xie 
475fe04b112SScott Wood 	printk("Machine check in kernel mode.\n");
476fe04b112SScott Wood 	printk("Caused by (from MCSR=%lx): ", reason);
477fe04b112SScott Wood 
478fe04b112SScott Wood 	if (reason & MCSR_MCP)
479fe04b112SScott Wood 		printk("Machine Check Signal\n");
480fe04b112SScott Wood 
481fe04b112SScott Wood 	if (reason & MCSR_ICPERR) {
482fe04b112SScott Wood 		printk("Instruction Cache Parity Error\n");
483fe04b112SScott Wood 
484fe04b112SScott Wood 		/*
485fe04b112SScott Wood 		 * This is recoverable by invalidating the i-cache.
486fe04b112SScott Wood 		 */
487fe04b112SScott Wood 		mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI);
488fe04b112SScott Wood 		while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI)
489fe04b112SScott Wood 			;
490fe04b112SScott Wood 
491fe04b112SScott Wood 		/*
492fe04b112SScott Wood 		 * This will generally be accompanied by an instruction
493fe04b112SScott Wood 		 * fetch error report -- only treat MCSR_IF as fatal
494fe04b112SScott Wood 		 * if it wasn't due to an L1 parity error.
495fe04b112SScott Wood 		 */
496fe04b112SScott Wood 		reason &= ~MCSR_IF;
497fe04b112SScott Wood 	}
498fe04b112SScott Wood 
499fe04b112SScott Wood 	if (reason & MCSR_DCPERR_MC) {
500fe04b112SScott Wood 		printk("Data Cache Parity Error\n");
50137caf9f2SKumar Gala 
50237caf9f2SKumar Gala 		/*
50337caf9f2SKumar Gala 		 * In write shadow mode we auto-recover from the error, but it
50437caf9f2SKumar Gala 		 * may still get logged and cause a machine check.  We should
50537caf9f2SKumar Gala 		 * only treat the non-write shadow case as non-recoverable.
50637caf9f2SKumar Gala 		 */
50737caf9f2SKumar Gala 		if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS))
508fe04b112SScott Wood 			recoverable = 0;
509fe04b112SScott Wood 	}
510fe04b112SScott Wood 
511fe04b112SScott Wood 	if (reason & MCSR_L2MMU_MHIT) {
512fe04b112SScott Wood 		printk("Hit on multiple TLB entries\n");
513fe04b112SScott Wood 		recoverable = 0;
514fe04b112SScott Wood 	}
515fe04b112SScott Wood 
516fe04b112SScott Wood 	if (reason & MCSR_NMI)
517fe04b112SScott Wood 		printk("Non-maskable interrupt\n");
518fe04b112SScott Wood 
519fe04b112SScott Wood 	if (reason & MCSR_IF) {
520fe04b112SScott Wood 		printk("Instruction Fetch Error Report\n");
521fe04b112SScott Wood 		recoverable = 0;
522fe04b112SScott Wood 	}
523fe04b112SScott Wood 
524fe04b112SScott Wood 	if (reason & MCSR_LD) {
525fe04b112SScott Wood 		printk("Load Error Report\n");
526fe04b112SScott Wood 		recoverable = 0;
527fe04b112SScott Wood 	}
528fe04b112SScott Wood 
529fe04b112SScott Wood 	if (reason & MCSR_ST) {
530fe04b112SScott Wood 		printk("Store Error Report\n");
531fe04b112SScott Wood 		recoverable = 0;
532fe04b112SScott Wood 	}
533fe04b112SScott Wood 
534fe04b112SScott Wood 	if (reason & MCSR_LDG) {
535fe04b112SScott Wood 		printk("Guarded Load Error Report\n");
536fe04b112SScott Wood 		recoverable = 0;
537fe04b112SScott Wood 	}
538fe04b112SScott Wood 
539fe04b112SScott Wood 	if (reason & MCSR_TLBSYNC)
540fe04b112SScott Wood 		printk("Simultaneous tlbsync operations\n");
541fe04b112SScott Wood 
542fe04b112SScott Wood 	if (reason & MCSR_BSL2_ERR) {
543fe04b112SScott Wood 		printk("Level 2 Cache Error\n");
544fe04b112SScott Wood 		recoverable = 0;
545fe04b112SScott Wood 	}
546fe04b112SScott Wood 
547fe04b112SScott Wood 	if (reason & MCSR_MAV) {
548fe04b112SScott Wood 		u64 addr;
549fe04b112SScott Wood 
550fe04b112SScott Wood 		addr = mfspr(SPRN_MCAR);
551fe04b112SScott Wood 		addr |= (u64)mfspr(SPRN_MCARU) << 32;
552fe04b112SScott Wood 
553fe04b112SScott Wood 		printk("Machine Check %s Address: %#llx\n",
554fe04b112SScott Wood 		       reason & MCSR_MEA ? "Effective" : "Physical", addr);
555fe04b112SScott Wood 	}
556fe04b112SScott Wood 
557cce1f106SShaohui Xie silent_out:
558fe04b112SScott Wood 	mtspr(SPRN_MCSR, mcsr);
559fe04b112SScott Wood 	return mfspr(SPRN_MCSR) == 0 && recoverable;
560fe04b112SScott Wood }
561fe04b112SScott Wood 
56247c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs)
56347c0bd1aSBenjamin Herrenschmidt {
56447c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
56547c0bd1aSBenjamin Herrenschmidt 
566cce1f106SShaohui Xie 	if (reason & MCSR_BUS_RBERR) {
567cce1f106SShaohui Xie 		if (fsl_rio_mcheck_exception(regs))
568cce1f106SShaohui Xie 			return 1;
569cce1f106SShaohui Xie 	}
570cce1f106SShaohui Xie 
57114cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
57214cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
57314cf11afSPaul Mackerras 
57414cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
57514cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
57614cf11afSPaul Mackerras 	if (reason & MCSR_ICPERR)
57714cf11afSPaul Mackerras 		printk("Instruction Cache Parity Error\n");
57814cf11afSPaul Mackerras 	if (reason & MCSR_DCP_PERR)
57914cf11afSPaul Mackerras 		printk("Data Cache Push Parity Error\n");
58014cf11afSPaul Mackerras 	if (reason & MCSR_DCPERR)
58114cf11afSPaul Mackerras 		printk("Data Cache Parity Error\n");
58214cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IAERR)
58314cf11afSPaul Mackerras 		printk("Bus - Instruction Address Error\n");
58414cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RAERR)
58514cf11afSPaul Mackerras 		printk("Bus - Read Address Error\n");
58614cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WAERR)
58714cf11afSPaul Mackerras 		printk("Bus - Write Address Error\n");
58814cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IBERR)
58914cf11afSPaul Mackerras 		printk("Bus - Instruction Data Error\n");
59014cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RBERR)
59114cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
59214cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WBERR)
59314cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
59414cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IPERR)
59514cf11afSPaul Mackerras 		printk("Bus - Instruction Parity Error\n");
59614cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RPERR)
59714cf11afSPaul Mackerras 		printk("Bus - Read Parity Error\n");
59847c0bd1aSBenjamin Herrenschmidt 
59947c0bd1aSBenjamin Herrenschmidt 	return 0;
60047c0bd1aSBenjamin Herrenschmidt }
6014490c06bSKumar Gala 
6024490c06bSKumar Gala int machine_check_generic(struct pt_regs *regs)
6034490c06bSKumar Gala {
6044490c06bSKumar Gala 	return 0;
6054490c06bSKumar Gala }
60614cf11afSPaul Mackerras #elif defined(CONFIG_E200)
60747c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs)
60847c0bd1aSBenjamin Herrenschmidt {
60947c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
61047c0bd1aSBenjamin Herrenschmidt 
61114cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
61214cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
61314cf11afSPaul Mackerras 
61414cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
61514cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
61614cf11afSPaul Mackerras 	if (reason & MCSR_CP_PERR)
61714cf11afSPaul Mackerras 		printk("Cache Push Parity Error\n");
61814cf11afSPaul Mackerras 	if (reason & MCSR_CPERR)
61914cf11afSPaul Mackerras 		printk("Cache Parity Error\n");
62014cf11afSPaul Mackerras 	if (reason & MCSR_EXCP_ERR)
62114cf11afSPaul Mackerras 		printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
62214cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IRERR)
62314cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on instruction fetch\n");
62414cf11afSPaul Mackerras 	if (reason & MCSR_BUS_DRERR)
62514cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on data load\n");
62614cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WRERR)
62714cf11afSPaul Mackerras 		printk("Bus - Write Bus Error on buffered store or cache line push\n");
62847c0bd1aSBenjamin Herrenschmidt 
62947c0bd1aSBenjamin Herrenschmidt 	return 0;
63047c0bd1aSBenjamin Herrenschmidt }
63147c0bd1aSBenjamin Herrenschmidt #else
63247c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs)
63347c0bd1aSBenjamin Herrenschmidt {
63447c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
63547c0bd1aSBenjamin Herrenschmidt 
63614cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
63714cf11afSPaul Mackerras 	printk("Caused by (from SRR1=%lx): ", reason);
63814cf11afSPaul Mackerras 	switch (reason & 0x601F0000) {
63914cf11afSPaul Mackerras 	case 0x80000:
64014cf11afSPaul Mackerras 		printk("Machine check signal\n");
64114cf11afSPaul Mackerras 		break;
64214cf11afSPaul Mackerras 	case 0:		/* for 601 */
64314cf11afSPaul Mackerras 	case 0x40000:
64414cf11afSPaul Mackerras 	case 0x140000:	/* 7450 MSS error and TEA */
64514cf11afSPaul Mackerras 		printk("Transfer error ack signal\n");
64614cf11afSPaul Mackerras 		break;
64714cf11afSPaul Mackerras 	case 0x20000:
64814cf11afSPaul Mackerras 		printk("Data parity error signal\n");
64914cf11afSPaul Mackerras 		break;
65014cf11afSPaul Mackerras 	case 0x10000:
65114cf11afSPaul Mackerras 		printk("Address parity error signal\n");
65214cf11afSPaul Mackerras 		break;
65314cf11afSPaul Mackerras 	case 0x20000000:
65414cf11afSPaul Mackerras 		printk("L1 Data Cache error\n");
65514cf11afSPaul Mackerras 		break;
65614cf11afSPaul Mackerras 	case 0x40000000:
65714cf11afSPaul Mackerras 		printk("L1 Instruction Cache error\n");
65814cf11afSPaul Mackerras 		break;
65914cf11afSPaul Mackerras 	case 0x00100000:
66014cf11afSPaul Mackerras 		printk("L2 data cache parity error\n");
66114cf11afSPaul Mackerras 		break;
66214cf11afSPaul Mackerras 	default:
66314cf11afSPaul Mackerras 		printk("Unknown values in msr\n");
66414cf11afSPaul Mackerras 	}
66575918a4bSOlof Johansson 	return 0;
66675918a4bSOlof Johansson }
66747c0bd1aSBenjamin Herrenschmidt #endif /* everything else */
66875918a4bSOlof Johansson 
66975918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs)
67075918a4bSOlof Johansson {
671*ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
67275918a4bSOlof Johansson 	int recover = 0;
67375918a4bSOlof Johansson 
67489713ed1SAnton Blanchard 	__get_cpu_var(irq_stat).mce_exceptions++;
67589713ed1SAnton Blanchard 
67647c0bd1aSBenjamin Herrenschmidt 	/* See if any machine dependent calls. In theory, we would want
67747c0bd1aSBenjamin Herrenschmidt 	 * to call the CPU first, and call the ppc_md. one if the CPU
67847c0bd1aSBenjamin Herrenschmidt 	 * one returns a positive number. However there is existing code
67947c0bd1aSBenjamin Herrenschmidt 	 * that assumes the board gets a first chance, so let's keep it
68047c0bd1aSBenjamin Herrenschmidt 	 * that way for now and fix things later. --BenH.
68147c0bd1aSBenjamin Herrenschmidt 	 */
68275918a4bSOlof Johansson 	if (ppc_md.machine_check_exception)
68375918a4bSOlof Johansson 		recover = ppc_md.machine_check_exception(regs);
68447c0bd1aSBenjamin Herrenschmidt 	else if (cur_cpu_spec->machine_check)
68547c0bd1aSBenjamin Herrenschmidt 		recover = cur_cpu_spec->machine_check(regs);
68675918a4bSOlof Johansson 
68747c0bd1aSBenjamin Herrenschmidt 	if (recover > 0)
688*ba12eedeSLi Zhong 		goto bail;
68975918a4bSOlof Johansson 
69075918a4bSOlof Johansson #if defined(CONFIG_8xx) && defined(CONFIG_PCI)
69147c0bd1aSBenjamin Herrenschmidt 	/* the qspan pci read routines can cause machine checks -- Cort
69247c0bd1aSBenjamin Herrenschmidt 	 *
69347c0bd1aSBenjamin Herrenschmidt 	 * yuck !!! that totally needs to go away ! There are better ways
69447c0bd1aSBenjamin Herrenschmidt 	 * to deal with that than having a wart in the mcheck handler.
69547c0bd1aSBenjamin Herrenschmidt 	 * -- BenH
69647c0bd1aSBenjamin Herrenschmidt 	 */
69775918a4bSOlof Johansson 	bad_page_fault(regs, regs->dar, SIGBUS);
698*ba12eedeSLi Zhong 	goto bail;
69975918a4bSOlof Johansson #endif
70075918a4bSOlof Johansson 
701a443506bSAnton Blanchard 	if (debugger_fault_handler(regs))
702*ba12eedeSLi Zhong 		goto bail;
70375918a4bSOlof Johansson 
70475918a4bSOlof Johansson 	if (check_io_access(regs))
705*ba12eedeSLi Zhong 		goto bail;
70675918a4bSOlof Johansson 
7078dad3f92SPaul Mackerras 	die("Machine check", regs, SIGBUS);
70814cf11afSPaul Mackerras 
70914cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
71014cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
71114cf11afSPaul Mackerras 		panic("Unrecoverable Machine check");
712*ba12eedeSLi Zhong 
713*ba12eedeSLi Zhong bail:
714*ba12eedeSLi Zhong 	exception_exit(prev_state);
71514cf11afSPaul Mackerras }
71614cf11afSPaul Mackerras 
71714cf11afSPaul Mackerras void SMIException(struct pt_regs *regs)
71814cf11afSPaul Mackerras {
71914cf11afSPaul Mackerras 	die("System Management Interrupt", regs, SIGABRT);
72014cf11afSPaul Mackerras }
72114cf11afSPaul Mackerras 
722dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs)
72314cf11afSPaul Mackerras {
724*ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
725*ba12eedeSLi Zhong 
72614cf11afSPaul Mackerras 	printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
72714cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap);
72814cf11afSPaul Mackerras 
72914cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
730*ba12eedeSLi Zhong 
731*ba12eedeSLi Zhong 	exception_exit(prev_state);
73214cf11afSPaul Mackerras }
73314cf11afSPaul Mackerras 
734dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs)
73514cf11afSPaul Mackerras {
736*ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
737*ba12eedeSLi Zhong 
73814cf11afSPaul Mackerras 	if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
73914cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
740*ba12eedeSLi Zhong 		goto bail;
74114cf11afSPaul Mackerras 	if (debugger_iabr_match(regs))
742*ba12eedeSLi Zhong 		goto bail;
74314cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
744*ba12eedeSLi Zhong 
745*ba12eedeSLi Zhong bail:
746*ba12eedeSLi Zhong 	exception_exit(prev_state);
74714cf11afSPaul Mackerras }
74814cf11afSPaul Mackerras 
74914cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs)
75014cf11afSPaul Mackerras {
75114cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
75214cf11afSPaul Mackerras }
75314cf11afSPaul Mackerras 
7548dad3f92SPaul Mackerras void __kprobes single_step_exception(struct pt_regs *regs)
75514cf11afSPaul Mackerras {
756*ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
757*ba12eedeSLi Zhong 
7582538c2d0SK.Prasad 	clear_single_step(regs);
75914cf11afSPaul Mackerras 
76014cf11afSPaul Mackerras 	if (notify_die(DIE_SSTEP, "single_step", regs, 5,
76114cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
762*ba12eedeSLi Zhong 		goto bail;
76314cf11afSPaul Mackerras 	if (debugger_sstep(regs))
764*ba12eedeSLi Zhong 		goto bail;
76514cf11afSPaul Mackerras 
76614cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
767*ba12eedeSLi Zhong 
768*ba12eedeSLi Zhong bail:
769*ba12eedeSLi Zhong 	exception_exit(prev_state);
77014cf11afSPaul Mackerras }
77114cf11afSPaul Mackerras 
77214cf11afSPaul Mackerras /*
77314cf11afSPaul Mackerras  * After we have successfully emulated an instruction, we have to
77414cf11afSPaul Mackerras  * check if the instruction was being single-stepped, and if so,
77514cf11afSPaul Mackerras  * pretend we got a single-step exception.  This was pointed out
77614cf11afSPaul Mackerras  * by Kumar Gala.  -- paulus
77714cf11afSPaul Mackerras  */
7788dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs)
77914cf11afSPaul Mackerras {
7802538c2d0SK.Prasad 	if (single_stepping(regs))
7812538c2d0SK.Prasad 		single_step_exception(regs);
78214cf11afSPaul Mackerras }
78314cf11afSPaul Mackerras 
7845fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr)
785dc1c1ca3SStephen Rothwell {
7865fad293bSKumar Gala 	int ret = 0;
787dc1c1ca3SStephen Rothwell 
788dc1c1ca3SStephen Rothwell 	/* Invalid operation */
789dc1c1ca3SStephen Rothwell 	if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
7905fad293bSKumar Gala 		ret = FPE_FLTINV;
791dc1c1ca3SStephen Rothwell 
792dc1c1ca3SStephen Rothwell 	/* Overflow */
793dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
7945fad293bSKumar Gala 		ret = FPE_FLTOVF;
795dc1c1ca3SStephen Rothwell 
796dc1c1ca3SStephen Rothwell 	/* Underflow */
797dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
7985fad293bSKumar Gala 		ret = FPE_FLTUND;
799dc1c1ca3SStephen Rothwell 
800dc1c1ca3SStephen Rothwell 	/* Divide by zero */
801dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
8025fad293bSKumar Gala 		ret = FPE_FLTDIV;
803dc1c1ca3SStephen Rothwell 
804dc1c1ca3SStephen Rothwell 	/* Inexact result */
805dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
8065fad293bSKumar Gala 		ret = FPE_FLTRES;
8075fad293bSKumar Gala 
8085fad293bSKumar Gala 	return ret;
8095fad293bSKumar Gala }
8105fad293bSKumar Gala 
8115fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs)
8125fad293bSKumar Gala {
8135fad293bSKumar Gala 	int code = 0;
8145fad293bSKumar Gala 
8155fad293bSKumar Gala 	flush_fp_to_thread(current);
8165fad293bSKumar Gala 
8175fad293bSKumar Gala 	code = __parse_fpscr(current->thread.fpscr.val);
818dc1c1ca3SStephen Rothwell 
819dc1c1ca3SStephen Rothwell 	_exception(SIGFPE, regs, code, regs->nip);
820dc1c1ca3SStephen Rothwell }
821dc1c1ca3SStephen Rothwell 
822dc1c1ca3SStephen Rothwell /*
823dc1c1ca3SStephen Rothwell  * Illegal instruction emulation support.  Originally written to
82414cf11afSPaul Mackerras  * provide the PVR to user applications using the mfspr rd, PVR.
82514cf11afSPaul Mackerras  * Return non-zero if we can't emulate, or -EFAULT if the associated
82614cf11afSPaul Mackerras  * memory access caused an access fault.  Return zero on success.
82714cf11afSPaul Mackerras  *
82814cf11afSPaul Mackerras  * There are a couple of ways to do this, either "decode" the instruction
82914cf11afSPaul Mackerras  * or directly match lots of bits.  In this case, matching lots of
83014cf11afSPaul Mackerras  * bits is faster and easier.
83186417780SPaul Mackerras  *
83214cf11afSPaul Mackerras  */
83314cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword)
83414cf11afSPaul Mackerras {
83514cf11afSPaul Mackerras 	u8 rT = (instword >> 21) & 0x1f;
83614cf11afSPaul Mackerras 	u8 rA = (instword >> 16) & 0x1f;
83714cf11afSPaul Mackerras 	u8 NB_RB = (instword >> 11) & 0x1f;
83814cf11afSPaul Mackerras 	u32 num_bytes;
83914cf11afSPaul Mackerras 	unsigned long EA;
84014cf11afSPaul Mackerras 	int pos = 0;
84114cf11afSPaul Mackerras 
84214cf11afSPaul Mackerras 	/* Early out if we are an invalid form of lswx */
84316c57b36SKumar Gala 	if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
84414cf11afSPaul Mackerras 		if ((rT == rA) || (rT == NB_RB))
84514cf11afSPaul Mackerras 			return -EINVAL;
84614cf11afSPaul Mackerras 
84714cf11afSPaul Mackerras 	EA = (rA == 0) ? 0 : regs->gpr[rA];
84814cf11afSPaul Mackerras 
84916c57b36SKumar Gala 	switch (instword & PPC_INST_STRING_MASK) {
85016c57b36SKumar Gala 		case PPC_INST_LSWX:
85116c57b36SKumar Gala 		case PPC_INST_STSWX:
85214cf11afSPaul Mackerras 			EA += NB_RB;
85314cf11afSPaul Mackerras 			num_bytes = regs->xer & 0x7f;
85414cf11afSPaul Mackerras 			break;
85516c57b36SKumar Gala 		case PPC_INST_LSWI:
85616c57b36SKumar Gala 		case PPC_INST_STSWI:
85714cf11afSPaul Mackerras 			num_bytes = (NB_RB == 0) ? 32 : NB_RB;
85814cf11afSPaul Mackerras 			break;
85914cf11afSPaul Mackerras 		default:
86014cf11afSPaul Mackerras 			return -EINVAL;
86114cf11afSPaul Mackerras 	}
86214cf11afSPaul Mackerras 
86314cf11afSPaul Mackerras 	while (num_bytes != 0)
86414cf11afSPaul Mackerras 	{
86514cf11afSPaul Mackerras 		u8 val;
86614cf11afSPaul Mackerras 		u32 shift = 8 * (3 - (pos & 0x3));
86714cf11afSPaul Mackerras 
86816c57b36SKumar Gala 		switch ((instword & PPC_INST_STRING_MASK)) {
86916c57b36SKumar Gala 			case PPC_INST_LSWX:
87016c57b36SKumar Gala 			case PPC_INST_LSWI:
87114cf11afSPaul Mackerras 				if (get_user(val, (u8 __user *)EA))
87214cf11afSPaul Mackerras 					return -EFAULT;
87314cf11afSPaul Mackerras 				/* first time updating this reg,
87414cf11afSPaul Mackerras 				 * zero it out */
87514cf11afSPaul Mackerras 				if (pos == 0)
87614cf11afSPaul Mackerras 					regs->gpr[rT] = 0;
87714cf11afSPaul Mackerras 				regs->gpr[rT] |= val << shift;
87814cf11afSPaul Mackerras 				break;
87916c57b36SKumar Gala 			case PPC_INST_STSWI:
88016c57b36SKumar Gala 			case PPC_INST_STSWX:
88114cf11afSPaul Mackerras 				val = regs->gpr[rT] >> shift;
88214cf11afSPaul Mackerras 				if (put_user(val, (u8 __user *)EA))
88314cf11afSPaul Mackerras 					return -EFAULT;
88414cf11afSPaul Mackerras 				break;
88514cf11afSPaul Mackerras 		}
88614cf11afSPaul Mackerras 		/* move EA to next address */
88714cf11afSPaul Mackerras 		EA += 1;
88814cf11afSPaul Mackerras 		num_bytes--;
88914cf11afSPaul Mackerras 
89014cf11afSPaul Mackerras 		/* manage our position within the register */
89114cf11afSPaul Mackerras 		if (++pos == 4) {
89214cf11afSPaul Mackerras 			pos = 0;
89314cf11afSPaul Mackerras 			if (++rT == 32)
89414cf11afSPaul Mackerras 				rT = 0;
89514cf11afSPaul Mackerras 		}
89614cf11afSPaul Mackerras 	}
89714cf11afSPaul Mackerras 
89814cf11afSPaul Mackerras 	return 0;
89914cf11afSPaul Mackerras }
90014cf11afSPaul Mackerras 
901c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
902c3412dcbSWill Schmidt {
903c3412dcbSWill Schmidt 	u32 ra,rs;
904c3412dcbSWill Schmidt 	unsigned long tmp;
905c3412dcbSWill Schmidt 
906c3412dcbSWill Schmidt 	ra = (instword >> 16) & 0x1f;
907c3412dcbSWill Schmidt 	rs = (instword >> 21) & 0x1f;
908c3412dcbSWill Schmidt 
909c3412dcbSWill Schmidt 	tmp = regs->gpr[rs];
910c3412dcbSWill Schmidt 	tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
911c3412dcbSWill Schmidt 	tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
912c3412dcbSWill Schmidt 	tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
913c3412dcbSWill Schmidt 	regs->gpr[ra] = tmp;
914c3412dcbSWill Schmidt 
915c3412dcbSWill Schmidt 	return 0;
916c3412dcbSWill Schmidt }
917c3412dcbSWill Schmidt 
918c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword)
919c1469f13SKumar Gala {
920c1469f13SKumar Gala 	u8 rT = (instword >> 21) & 0x1f;
921c1469f13SKumar Gala 	u8 rA = (instword >> 16) & 0x1f;
922c1469f13SKumar Gala 	u8 rB = (instword >> 11) & 0x1f;
923c1469f13SKumar Gala 	u8 BC = (instword >> 6) & 0x1f;
924c1469f13SKumar Gala 	u8 bit;
925c1469f13SKumar Gala 	unsigned long tmp;
926c1469f13SKumar Gala 
927c1469f13SKumar Gala 	tmp = (rA == 0) ? 0 : regs->gpr[rA];
928c1469f13SKumar Gala 	bit = (regs->ccr >> (31 - BC)) & 0x1;
929c1469f13SKumar Gala 
930c1469f13SKumar Gala 	regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
931c1469f13SKumar Gala 
932c1469f13SKumar Gala 	return 0;
933c1469f13SKumar Gala }
934c1469f13SKumar Gala 
93514cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs)
93614cf11afSPaul Mackerras {
93714cf11afSPaul Mackerras 	u32 instword;
93814cf11afSPaul Mackerras 	u32 rd;
93914cf11afSPaul Mackerras 
940fab5db97SPaul Mackerras 	if (!user_mode(regs) || (regs->msr & MSR_LE))
94114cf11afSPaul Mackerras 		return -EINVAL;
94214cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
94314cf11afSPaul Mackerras 
94414cf11afSPaul Mackerras 	if (get_user(instword, (u32 __user *)(regs->nip)))
94514cf11afSPaul Mackerras 		return -EFAULT;
94614cf11afSPaul Mackerras 
94714cf11afSPaul Mackerras 	/* Emulate the mfspr rD, PVR. */
94816c57b36SKumar Gala 	if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
949eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mfpvr, regs);
95014cf11afSPaul Mackerras 		rd = (instword >> 21) & 0x1f;
95114cf11afSPaul Mackerras 		regs->gpr[rd] = mfspr(SPRN_PVR);
95214cf11afSPaul Mackerras 		return 0;
95314cf11afSPaul Mackerras 	}
95414cf11afSPaul Mackerras 
95514cf11afSPaul Mackerras 	/* Emulating the dcba insn is just a no-op.  */
95680947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
957eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(dcba, regs);
95814cf11afSPaul Mackerras 		return 0;
95980947e7cSGeert Uytterhoeven 	}
96014cf11afSPaul Mackerras 
96114cf11afSPaul Mackerras 	/* Emulate the mcrxr insn.  */
96216c57b36SKumar Gala 	if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
96386417780SPaul Mackerras 		int shift = (instword >> 21) & 0x1c;
96414cf11afSPaul Mackerras 		unsigned long msk = 0xf0000000UL >> shift;
96514cf11afSPaul Mackerras 
966eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mcrxr, regs);
96714cf11afSPaul Mackerras 		regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
96814cf11afSPaul Mackerras 		regs->xer &= ~0xf0000000UL;
96914cf11afSPaul Mackerras 		return 0;
97014cf11afSPaul Mackerras 	}
97114cf11afSPaul Mackerras 
97214cf11afSPaul Mackerras 	/* Emulate load/store string insn. */
97380947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
974eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(string, regs);
97514cf11afSPaul Mackerras 		return emulate_string_inst(regs, instword);
97680947e7cSGeert Uytterhoeven 	}
97714cf11afSPaul Mackerras 
978c3412dcbSWill Schmidt 	/* Emulate the popcntb (Population Count Bytes) instruction. */
97916c57b36SKumar Gala 	if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
980eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(popcntb, regs);
981c3412dcbSWill Schmidt 		return emulate_popcntb_inst(regs, instword);
982c3412dcbSWill Schmidt 	}
983c3412dcbSWill Schmidt 
984c1469f13SKumar Gala 	/* Emulate isel (Integer Select) instruction */
98516c57b36SKumar Gala 	if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
986eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(isel, regs);
987c1469f13SKumar Gala 		return emulate_isel(regs, instword);
988c1469f13SKumar Gala 	}
989c1469f13SKumar Gala 
990efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
991efcac658SAlexey Kardashevskiy 	/* Emulate the mfspr rD, DSCR. */
99273d2fb75SAnton Blanchard 	if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) ==
99373d2fb75SAnton Blanchard 		PPC_INST_MFSPR_DSCR_USER) ||
99473d2fb75SAnton Blanchard 	     ((instword & PPC_INST_MFSPR_DSCR_MASK) ==
99573d2fb75SAnton Blanchard 		PPC_INST_MFSPR_DSCR)) &&
996efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
997efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mfdscr, regs);
998efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
999efcac658SAlexey Kardashevskiy 		regs->gpr[rd] = mfspr(SPRN_DSCR);
1000efcac658SAlexey Kardashevskiy 		return 0;
1001efcac658SAlexey Kardashevskiy 	}
1002efcac658SAlexey Kardashevskiy 	/* Emulate the mtspr DSCR, rD. */
100373d2fb75SAnton Blanchard 	if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) ==
100473d2fb75SAnton Blanchard 		PPC_INST_MTSPR_DSCR_USER) ||
100573d2fb75SAnton Blanchard 	     ((instword & PPC_INST_MTSPR_DSCR_MASK) ==
100673d2fb75SAnton Blanchard 		PPC_INST_MTSPR_DSCR)) &&
1007efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
1008efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mtdscr, regs);
1009efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
101000ca0de0SAnton Blanchard 		current->thread.dscr = regs->gpr[rd];
1011efcac658SAlexey Kardashevskiy 		current->thread.dscr_inherit = 1;
101200ca0de0SAnton Blanchard 		mtspr(SPRN_DSCR, current->thread.dscr);
1013efcac658SAlexey Kardashevskiy 		return 0;
1014efcac658SAlexey Kardashevskiy 	}
1015efcac658SAlexey Kardashevskiy #endif
1016efcac658SAlexey Kardashevskiy 
101714cf11afSPaul Mackerras 	return -EINVAL;
101814cf11afSPaul Mackerras }
101914cf11afSPaul Mackerras 
102073c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr)
102114cf11afSPaul Mackerras {
102273c9ceabSJeremy Fitzhardinge 	return is_kernel_addr(addr);
102314cf11afSPaul Mackerras }
102414cf11afSPaul Mackerras 
10258dad3f92SPaul Mackerras void __kprobes program_check_exception(struct pt_regs *regs)
102614cf11afSPaul Mackerras {
1027*ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
102814cf11afSPaul Mackerras 	unsigned int reason = get_reason(regs);
102914cf11afSPaul Mackerras 	extern int do_mathemu(struct pt_regs *regs);
103014cf11afSPaul Mackerras 
1031aa42c69cSKim Phillips 	/* We can now get here via a FP Unavailable exception if the core
103204903a30SKumar Gala 	 * has no FPU, in that case the reason flags will be 0 */
103314cf11afSPaul Mackerras 
103414cf11afSPaul Mackerras 	if (reason & REASON_FP) {
103514cf11afSPaul Mackerras 		/* IEEE FP exception */
1036dc1c1ca3SStephen Rothwell 		parse_fpe(regs);
1037*ba12eedeSLi Zhong 		goto bail;
10388dad3f92SPaul Mackerras 	}
10398dad3f92SPaul Mackerras 	if (reason & REASON_TRAP) {
1040ba797b28SJason Wessel 		/* Debugger is first in line to stop recursive faults in
1041ba797b28SJason Wessel 		 * rcu_lock, notify_die, or atomic_notifier_call_chain */
1042ba797b28SJason Wessel 		if (debugger_bpt(regs))
1043*ba12eedeSLi Zhong 			goto bail;
1044ba797b28SJason Wessel 
104514cf11afSPaul Mackerras 		/* trap exception */
1046dc1c1ca3SStephen Rothwell 		if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
1047dc1c1ca3SStephen Rothwell 				== NOTIFY_STOP)
1048*ba12eedeSLi Zhong 			goto bail;
104973c9ceabSJeremy Fitzhardinge 
105073c9ceabSJeremy Fitzhardinge 		if (!(regs->msr & MSR_PR) &&  /* not user-mode */
1051608e2619SHeiko Carstens 		    report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
105214cf11afSPaul Mackerras 			regs->nip += 4;
1053*ba12eedeSLi Zhong 			goto bail;
105414cf11afSPaul Mackerras 		}
10558dad3f92SPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
1056*ba12eedeSLi Zhong 		goto bail;
10578dad3f92SPaul Mackerras 	}
1058bc2a9408SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1059bc2a9408SMichael Neuling 	if (reason & REASON_TM) {
1060bc2a9408SMichael Neuling 		/* This is a TM "Bad Thing Exception" program check.
1061bc2a9408SMichael Neuling 		 * This occurs when:
1062bc2a9408SMichael Neuling 		 * -  An rfid/hrfid/mtmsrd attempts to cause an illegal
1063bc2a9408SMichael Neuling 		 *    transition in TM states.
1064bc2a9408SMichael Neuling 		 * -  A trechkpt is attempted when transactional.
1065bc2a9408SMichael Neuling 		 * -  A treclaim is attempted when non transactional.
1066bc2a9408SMichael Neuling 		 * -  A tend is illegally attempted.
1067bc2a9408SMichael Neuling 		 * -  writing a TM SPR when transactional.
1068bc2a9408SMichael Neuling 		 */
1069bc2a9408SMichael Neuling 		if (!user_mode(regs) &&
1070bc2a9408SMichael Neuling 		    report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
1071bc2a9408SMichael Neuling 			regs->nip += 4;
1072*ba12eedeSLi Zhong 			goto bail;
1073bc2a9408SMichael Neuling 		}
1074bc2a9408SMichael Neuling 		/* If usermode caused this, it's done something illegal and
1075bc2a9408SMichael Neuling 		 * gets a SIGILL slap on the wrist.  We call it an illegal
1076bc2a9408SMichael Neuling 		 * operand to distinguish from the instruction just being bad
1077bc2a9408SMichael Neuling 		 * (e.g. executing a 'tend' on a CPU without TM!); it's an
1078bc2a9408SMichael Neuling 		 * illegal /placement/ of a valid instruction.
1079bc2a9408SMichael Neuling 		 */
1080bc2a9408SMichael Neuling 		if (user_mode(regs)) {
1081bc2a9408SMichael Neuling 			_exception(SIGILL, regs, ILL_ILLOPN, regs->nip);
1082*ba12eedeSLi Zhong 			goto bail;
1083bc2a9408SMichael Neuling 		} else {
1084bc2a9408SMichael Neuling 			printk(KERN_EMERG "Unexpected TM Bad Thing exception "
1085bc2a9408SMichael Neuling 			       "at %lx (msr 0x%x)\n", regs->nip, reason);
1086bc2a9408SMichael Neuling 			die("Unrecoverable exception", regs, SIGABRT);
1087bc2a9408SMichael Neuling 		}
1088bc2a9408SMichael Neuling 	}
1089bc2a9408SMichael Neuling #endif
10908dad3f92SPaul Mackerras 
1091a3512b2dSBenjamin Herrenschmidt 	/* We restore the interrupt state now */
1092a3512b2dSBenjamin Herrenschmidt 	if (!arch_irq_disabled_regs(regs))
1093cd8a5673SPaul Mackerras 		local_irq_enable();
1094cd8a5673SPaul Mackerras 
109504903a30SKumar Gala #ifdef CONFIG_MATH_EMULATION
109604903a30SKumar Gala 	/* (reason & REASON_ILLEGAL) would be the obvious thing here,
109704903a30SKumar Gala 	 * but there seems to be a hardware bug on the 405GP (RevD)
109804903a30SKumar Gala 	 * that means ESR is sometimes set incorrectly - either to
109904903a30SKumar Gala 	 * ESR_DST (!?) or 0.  In the process of chasing this with the
110004903a30SKumar Gala 	 * hardware people - not sure if it can happen on any illegal
110104903a30SKumar Gala 	 * instruction or only on FP instructions, whether there is a
110225985edcSLucas De Marchi 	 * pattern to occurrences etc. -dgibson 31/Mar/2003 */
11035fad293bSKumar Gala 	switch (do_mathemu(regs)) {
11045fad293bSKumar Gala 	case 0:
110504903a30SKumar Gala 		emulate_single_step(regs);
1106*ba12eedeSLi Zhong 		goto bail;
11075fad293bSKumar Gala 	case 1: {
11085fad293bSKumar Gala 			int code = 0;
11095fad293bSKumar Gala 			code = __parse_fpscr(current->thread.fpscr.val);
11105fad293bSKumar Gala 			_exception(SIGFPE, regs, code, regs->nip);
1111*ba12eedeSLi Zhong 			goto bail;
111204903a30SKumar Gala 		}
11135fad293bSKumar Gala 	case -EFAULT:
11145fad293bSKumar Gala 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1115*ba12eedeSLi Zhong 		goto bail;
11165fad293bSKumar Gala 	}
11175fad293bSKumar Gala 	/* fall through on any other errors */
111804903a30SKumar Gala #endif /* CONFIG_MATH_EMULATION */
111904903a30SKumar Gala 
11208dad3f92SPaul Mackerras 	/* Try to emulate it if we should. */
11218dad3f92SPaul Mackerras 	if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
112214cf11afSPaul Mackerras 		switch (emulate_instruction(regs)) {
112314cf11afSPaul Mackerras 		case 0:
112414cf11afSPaul Mackerras 			regs->nip += 4;
112514cf11afSPaul Mackerras 			emulate_single_step(regs);
1126*ba12eedeSLi Zhong 			goto bail;
112714cf11afSPaul Mackerras 		case -EFAULT:
112814cf11afSPaul Mackerras 			_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1129*ba12eedeSLi Zhong 			goto bail;
11308dad3f92SPaul Mackerras 		}
11318dad3f92SPaul Mackerras 	}
11328dad3f92SPaul Mackerras 
113314cf11afSPaul Mackerras 	if (reason & REASON_PRIVILEGED)
113414cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
113514cf11afSPaul Mackerras 	else
113614cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1137*ba12eedeSLi Zhong 
1138*ba12eedeSLi Zhong bail:
1139*ba12eedeSLi Zhong 	exception_exit(prev_state);
114014cf11afSPaul Mackerras }
114114cf11afSPaul Mackerras 
1142dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs)
114314cf11afSPaul Mackerras {
1144*ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
11454393c4f6SBenjamin Herrenschmidt 	int sig, code, fixed = 0;
114614cf11afSPaul Mackerras 
1147a3512b2dSBenjamin Herrenschmidt 	/* We restore the interrupt state now */
1148a3512b2dSBenjamin Herrenschmidt 	if (!arch_irq_disabled_regs(regs))
1149a3512b2dSBenjamin Herrenschmidt 		local_irq_enable();
1150a3512b2dSBenjamin Herrenschmidt 
1151e9370ae1SPaul Mackerras 	/* we don't implement logging of alignment exceptions */
1152e9370ae1SPaul Mackerras 	if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
115314cf11afSPaul Mackerras 		fixed = fix_alignment(regs);
115414cf11afSPaul Mackerras 
115514cf11afSPaul Mackerras 	if (fixed == 1) {
115614cf11afSPaul Mackerras 		regs->nip += 4;	/* skip over emulated instruction */
115714cf11afSPaul Mackerras 		emulate_single_step(regs);
1158*ba12eedeSLi Zhong 		goto bail;
115914cf11afSPaul Mackerras 	}
116014cf11afSPaul Mackerras 
116114cf11afSPaul Mackerras 	/* Operand address was bad */
116214cf11afSPaul Mackerras 	if (fixed == -EFAULT) {
11634393c4f6SBenjamin Herrenschmidt 		sig = SIGSEGV;
11644393c4f6SBenjamin Herrenschmidt 		code = SEGV_ACCERR;
11654393c4f6SBenjamin Herrenschmidt 	} else {
11664393c4f6SBenjamin Herrenschmidt 		sig = SIGBUS;
11674393c4f6SBenjamin Herrenschmidt 		code = BUS_ADRALN;
116814cf11afSPaul Mackerras 	}
11694393c4f6SBenjamin Herrenschmidt 	if (user_mode(regs))
11704393c4f6SBenjamin Herrenschmidt 		_exception(sig, regs, code, regs->dar);
11714393c4f6SBenjamin Herrenschmidt 	else
11724393c4f6SBenjamin Herrenschmidt 		bad_page_fault(regs, regs->dar, sig);
1173*ba12eedeSLi Zhong 
1174*ba12eedeSLi Zhong bail:
1175*ba12eedeSLi Zhong 	exception_exit(prev_state);
117614cf11afSPaul Mackerras }
117714cf11afSPaul Mackerras 
117814cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs)
117914cf11afSPaul Mackerras {
118014cf11afSPaul Mackerras 	printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
118114cf11afSPaul Mackerras 	       current, regs->gpr[1]);
118214cf11afSPaul Mackerras 	debugger(regs);
118314cf11afSPaul Mackerras 	show_regs(regs);
118414cf11afSPaul Mackerras 	panic("kernel stack overflow");
118514cf11afSPaul Mackerras }
118614cf11afSPaul Mackerras 
118714cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs)
118814cf11afSPaul Mackerras {
118914cf11afSPaul Mackerras 	printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
119014cf11afSPaul Mackerras 	       regs->nip, regs->msr);
119114cf11afSPaul Mackerras 	debugger(regs);
119214cf11afSPaul Mackerras 	die("nonrecoverable exception", regs, SIGKILL);
119314cf11afSPaul Mackerras }
119414cf11afSPaul Mackerras 
119514cf11afSPaul Mackerras void trace_syscall(struct pt_regs *regs)
119614cf11afSPaul Mackerras {
119714cf11afSPaul Mackerras 	printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld    %s\n",
119819c5870cSAlexey Dobriyan 	       current, task_pid_nr(current), regs->nip, regs->link, regs->gpr[0],
119914cf11afSPaul Mackerras 	       regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted());
120014cf11afSPaul Mackerras }
120114cf11afSPaul Mackerras 
1202dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs)
1203dc1c1ca3SStephen Rothwell {
1204*ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1205*ba12eedeSLi Zhong 
1206dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
1207dc1c1ca3SStephen Rothwell 			  "%lx at %lx\n", regs->trap, regs->nip);
1208dc1c1ca3SStephen Rothwell 	die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
1209*ba12eedeSLi Zhong 
1210*ba12eedeSLi Zhong 	exception_exit(prev_state);
1211dc1c1ca3SStephen Rothwell }
1212dc1c1ca3SStephen Rothwell 
1213dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs)
1214dc1c1ca3SStephen Rothwell {
1215*ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1216*ba12eedeSLi Zhong 
1217dc1c1ca3SStephen Rothwell 	if (user_mode(regs)) {
1218dc1c1ca3SStephen Rothwell 		/* A user program has executed an altivec instruction,
1219dc1c1ca3SStephen Rothwell 		   but this kernel doesn't support altivec. */
1220dc1c1ca3SStephen Rothwell 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1221*ba12eedeSLi Zhong 		goto bail;
1222dc1c1ca3SStephen Rothwell 	}
12236c4841c2SAnton Blanchard 
1224dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
1225dc1c1ca3SStephen Rothwell 			"%lx at %lx\n", regs->trap, regs->nip);
1226dc1c1ca3SStephen Rothwell 	die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
1227*ba12eedeSLi Zhong 
1228*ba12eedeSLi Zhong bail:
1229*ba12eedeSLi Zhong 	exception_exit(prev_state);
1230dc1c1ca3SStephen Rothwell }
1231dc1c1ca3SStephen Rothwell 
1232ce48b210SMichael Neuling void vsx_unavailable_exception(struct pt_regs *regs)
1233ce48b210SMichael Neuling {
1234ce48b210SMichael Neuling 	if (user_mode(regs)) {
1235ce48b210SMichael Neuling 		/* A user program has executed an vsx instruction,
1236ce48b210SMichael Neuling 		   but this kernel doesn't support vsx. */
1237ce48b210SMichael Neuling 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1238ce48b210SMichael Neuling 		return;
1239ce48b210SMichael Neuling 	}
1240ce48b210SMichael Neuling 
1241ce48b210SMichael Neuling 	printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1242ce48b210SMichael Neuling 			"%lx at %lx\n", regs->trap, regs->nip);
1243ce48b210SMichael Neuling 	die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1244ce48b210SMichael Neuling }
1245ce48b210SMichael Neuling 
1246d0c0c9a1SMichael Neuling void tm_unavailable_exception(struct pt_regs *regs)
1247d0c0c9a1SMichael Neuling {
1248d0c0c9a1SMichael Neuling 	/* We restore the interrupt state now */
1249d0c0c9a1SMichael Neuling 	if (!arch_irq_disabled_regs(regs))
1250d0c0c9a1SMichael Neuling 		local_irq_enable();
1251d0c0c9a1SMichael Neuling 
1252d0c0c9a1SMichael Neuling 	/* Currently we never expect a TMU exception.  Catch
1253d0c0c9a1SMichael Neuling 	 * this and kill the process!
1254d0c0c9a1SMichael Neuling 	 */
1255d0c0c9a1SMichael Neuling 	printk(KERN_EMERG "Unexpected TM unavailable exception at %lx "
1256d0c0c9a1SMichael Neuling 	       "(msr %lx)\n",
1257d0c0c9a1SMichael Neuling 	       regs->nip, regs->msr);
1258d0c0c9a1SMichael Neuling 
1259d0c0c9a1SMichael Neuling 	if (user_mode(regs)) {
1260d0c0c9a1SMichael Neuling 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1261d0c0c9a1SMichael Neuling 		return;
1262d0c0c9a1SMichael Neuling 	}
1263d0c0c9a1SMichael Neuling 
1264d0c0c9a1SMichael Neuling 	die("Unexpected TM unavailable exception", regs, SIGABRT);
1265d0c0c9a1SMichael Neuling }
1266d0c0c9a1SMichael Neuling 
1267f54db641SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1268f54db641SMichael Neuling 
1269f54db641SMichael Neuling extern void do_load_up_fpu(struct pt_regs *regs);
1270f54db641SMichael Neuling 
1271f54db641SMichael Neuling void fp_unavailable_tm(struct pt_regs *regs)
1272f54db641SMichael Neuling {
1273f54db641SMichael Neuling 	/* Note:  This does not handle any kind of FP laziness. */
1274f54db641SMichael Neuling 
1275f54db641SMichael Neuling 	TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n",
1276f54db641SMichael Neuling 		 regs->nip, regs->msr);
1277f54db641SMichael Neuling 	tm_enable();
1278f54db641SMichael Neuling 
1279f54db641SMichael Neuling         /* We can only have got here if the task started using FP after
1280f54db641SMichael Neuling          * beginning the transaction.  So, the transactional regs are just a
1281f54db641SMichael Neuling          * copy of the checkpointed ones.  But, we still need to recheckpoint
1282f54db641SMichael Neuling          * as we're enabling FP for the process; it will return, abort the
1283f54db641SMichael Neuling          * transaction, and probably retry but now with FP enabled.  So the
1284f54db641SMichael Neuling          * checkpointed FP registers need to be loaded.
1285f54db641SMichael Neuling 	 */
1286f54db641SMichael Neuling 	tm_reclaim(&current->thread, current->thread.regs->msr,
1287f54db641SMichael Neuling 		   TM_CAUSE_FAC_UNAV);
1288f54db641SMichael Neuling 	/* Reclaim didn't save out any FPRs to transact_fprs. */
1289f54db641SMichael Neuling 
1290f54db641SMichael Neuling 	/* Enable FP for the task: */
1291f54db641SMichael Neuling 	regs->msr |= (MSR_FP | current->thread.fpexc_mode);
1292f54db641SMichael Neuling 
1293f54db641SMichael Neuling 	/* This loads and recheckpoints the FP registers from
1294f54db641SMichael Neuling 	 * thread.fpr[].  They will remain in registers after the
1295f54db641SMichael Neuling 	 * checkpoint so we don't need to reload them after.
1296f54db641SMichael Neuling 	 */
1297f54db641SMichael Neuling 	tm_recheckpoint(&current->thread, regs->msr);
1298f54db641SMichael Neuling }
1299f54db641SMichael Neuling 
1300f54db641SMichael Neuling #ifdef CONFIG_ALTIVEC
1301f54db641SMichael Neuling extern void do_load_up_altivec(struct pt_regs *regs);
1302f54db641SMichael Neuling 
1303f54db641SMichael Neuling void altivec_unavailable_tm(struct pt_regs *regs)
1304f54db641SMichael Neuling {
1305f54db641SMichael Neuling 	/* See the comments in fp_unavailable_tm().  This function operates
1306f54db641SMichael Neuling 	 * the same way.
1307f54db641SMichael Neuling 	 */
1308f54db641SMichael Neuling 
1309f54db641SMichael Neuling 	TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx,"
1310f54db641SMichael Neuling 		 "MSR=%lx\n",
1311f54db641SMichael Neuling 		 regs->nip, regs->msr);
1312f54db641SMichael Neuling 	tm_enable();
1313f54db641SMichael Neuling 	tm_reclaim(&current->thread, current->thread.regs->msr,
1314f54db641SMichael Neuling 		   TM_CAUSE_FAC_UNAV);
1315f54db641SMichael Neuling 	regs->msr |= MSR_VEC;
1316f54db641SMichael Neuling 	tm_recheckpoint(&current->thread, regs->msr);
1317f54db641SMichael Neuling 	current->thread.used_vr = 1;
1318f54db641SMichael Neuling }
1319f54db641SMichael Neuling #endif
1320f54db641SMichael Neuling 
1321f54db641SMichael Neuling #ifdef CONFIG_VSX
1322f54db641SMichael Neuling void vsx_unavailable_tm(struct pt_regs *regs)
1323f54db641SMichael Neuling {
1324f54db641SMichael Neuling 	/* See the comments in fp_unavailable_tm().  This works similarly,
1325f54db641SMichael Neuling 	 * though we're loading both FP and VEC registers in here.
1326f54db641SMichael Neuling 	 *
1327f54db641SMichael Neuling 	 * If FP isn't in use, load FP regs.  If VEC isn't in use, load VEC
1328f54db641SMichael Neuling 	 * regs.  Either way, set MSR_VSX.
1329f54db641SMichael Neuling 	 */
1330f54db641SMichael Neuling 
1331f54db641SMichael Neuling 	TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx,"
1332f54db641SMichael Neuling 		 "MSR=%lx\n",
1333f54db641SMichael Neuling 		 regs->nip, regs->msr);
1334f54db641SMichael Neuling 
1335f54db641SMichael Neuling 	tm_enable();
1336f54db641SMichael Neuling 	/* This reclaims FP and/or VR regs if they're already enabled */
1337f54db641SMichael Neuling 	tm_reclaim(&current->thread, current->thread.regs->msr,
1338f54db641SMichael Neuling 		   TM_CAUSE_FAC_UNAV);
1339f54db641SMichael Neuling 
1340f54db641SMichael Neuling 	regs->msr |= MSR_VEC | MSR_FP | current->thread.fpexc_mode |
1341f54db641SMichael Neuling 		MSR_VSX;
1342f54db641SMichael Neuling 	/* This loads & recheckpoints FP and VRs. */
1343f54db641SMichael Neuling 	tm_recheckpoint(&current->thread, regs->msr);
1344f54db641SMichael Neuling 	current->thread.used_vsr = 1;
1345f54db641SMichael Neuling }
1346f54db641SMichael Neuling #endif
1347f54db641SMichael Neuling #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1348f54db641SMichael Neuling 
1349dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs)
1350dc1c1ca3SStephen Rothwell {
135189713ed1SAnton Blanchard 	__get_cpu_var(irq_stat).pmu_irqs++;
135289713ed1SAnton Blanchard 
1353dc1c1ca3SStephen Rothwell 	perf_irq(regs);
1354dc1c1ca3SStephen Rothwell }
1355dc1c1ca3SStephen Rothwell 
13568dad3f92SPaul Mackerras #ifdef CONFIG_8xx
135714cf11afSPaul Mackerras void SoftwareEmulation(struct pt_regs *regs)
135814cf11afSPaul Mackerras {
135914cf11afSPaul Mackerras 	extern int do_mathemu(struct pt_regs *);
136014cf11afSPaul Mackerras 	extern int Soft_emulate_8xx(struct pt_regs *);
13615dd57a13SScott Wood #if defined(CONFIG_MATH_EMULATION) || defined(CONFIG_8XX_MINIMAL_FPEMU)
136214cf11afSPaul Mackerras 	int errcode;
13635dd57a13SScott Wood #endif
136414cf11afSPaul Mackerras 
136514cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
136614cf11afSPaul Mackerras 
136714cf11afSPaul Mackerras 	if (!user_mode(regs)) {
136814cf11afSPaul Mackerras 		debugger(regs);
136914cf11afSPaul Mackerras 		die("Kernel Mode Software FPU Emulation", regs, SIGFPE);
137014cf11afSPaul Mackerras 	}
137114cf11afSPaul Mackerras 
137214cf11afSPaul Mackerras #ifdef CONFIG_MATH_EMULATION
137314cf11afSPaul Mackerras 	errcode = do_mathemu(regs);
137480947e7cSGeert Uytterhoeven 	if (errcode >= 0)
1375eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(math, regs);
13765fad293bSKumar Gala 
13775fad293bSKumar Gala 	switch (errcode) {
13785fad293bSKumar Gala 	case 0:
13795fad293bSKumar Gala 		emulate_single_step(regs);
13805fad293bSKumar Gala 		return;
13815fad293bSKumar Gala 	case 1: {
13825fad293bSKumar Gala 			int code = 0;
13835fad293bSKumar Gala 			code = __parse_fpscr(current->thread.fpscr.val);
13845fad293bSKumar Gala 			_exception(SIGFPE, regs, code, regs->nip);
13855fad293bSKumar Gala 			return;
13865fad293bSKumar Gala 		}
13875fad293bSKumar Gala 	case -EFAULT:
13885fad293bSKumar Gala 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
13895fad293bSKumar Gala 		return;
13905fad293bSKumar Gala 	default:
13915fad293bSKumar Gala 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
13925fad293bSKumar Gala 		return;
13935fad293bSKumar Gala 	}
13945fad293bSKumar Gala 
13955dd57a13SScott Wood #elif defined(CONFIG_8XX_MINIMAL_FPEMU)
139614cf11afSPaul Mackerras 	errcode = Soft_emulate_8xx(regs);
139780947e7cSGeert Uytterhoeven 	if (errcode >= 0)
1398eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(8xx, regs);
139980947e7cSGeert Uytterhoeven 
14005fad293bSKumar Gala 	switch (errcode) {
14015fad293bSKumar Gala 	case 0:
140214cf11afSPaul Mackerras 		emulate_single_step(regs);
14035fad293bSKumar Gala 		return;
14045fad293bSKumar Gala 	case 1:
14055fad293bSKumar Gala 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
14065fad293bSKumar Gala 		return;
14075fad293bSKumar Gala 	case -EFAULT:
14085fad293bSKumar Gala 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
14095fad293bSKumar Gala 		return;
14105fad293bSKumar Gala 	}
14115dd57a13SScott Wood #else
14125dd57a13SScott Wood 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
14135fad293bSKumar Gala #endif
141414cf11afSPaul Mackerras }
14158dad3f92SPaul Mackerras #endif /* CONFIG_8xx */
141614cf11afSPaul Mackerras 
1417172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
14183bffb652SDave Kleikamp static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
14193bffb652SDave Kleikamp {
14203bffb652SDave Kleikamp 	int changed = 0;
14213bffb652SDave Kleikamp 	/*
14223bffb652SDave Kleikamp 	 * Determine the cause of the debug event, clear the
14233bffb652SDave Kleikamp 	 * event flags and send a trap to the handler. Torez
14243bffb652SDave Kleikamp 	 */
14253bffb652SDave Kleikamp 	if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
14263bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
14273bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
14283bffb652SDave Kleikamp 		current->thread.dbcr2 &= ~DBCR2_DAC12MODE;
14293bffb652SDave Kleikamp #endif
14303bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, TRAP_HWBKPT,
14313bffb652SDave Kleikamp 			     5);
14323bffb652SDave Kleikamp 		changed |= 0x01;
14333bffb652SDave Kleikamp 	}  else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
14343bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
14353bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, TRAP_HWBKPT,
14363bffb652SDave Kleikamp 			     6);
14373bffb652SDave Kleikamp 		changed |= 0x01;
14383bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC1) {
14393bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC1;
14403bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
14413bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, TRAP_HWBKPT,
14423bffb652SDave Kleikamp 			     1);
14433bffb652SDave Kleikamp 		changed |= 0x01;
14443bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC2) {
14453bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC2;
14463bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, TRAP_HWBKPT,
14473bffb652SDave Kleikamp 			     2);
14483bffb652SDave Kleikamp 		changed |= 0x01;
14493bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC3) {
14503bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC3;
14513bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
14523bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, TRAP_HWBKPT,
14533bffb652SDave Kleikamp 			     3);
14543bffb652SDave Kleikamp 		changed |= 0x01;
14553bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC4) {
14563bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC4;
14573bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, TRAP_HWBKPT,
14583bffb652SDave Kleikamp 			     4);
14593bffb652SDave Kleikamp 		changed |= 0x01;
14603bffb652SDave Kleikamp 	}
14613bffb652SDave Kleikamp 	/*
14623bffb652SDave Kleikamp 	 * At the point this routine was called, the MSR(DE) was turned off.
14633bffb652SDave Kleikamp 	 * Check all other debug flags and see if that bit needs to be turned
14643bffb652SDave Kleikamp 	 * back on or not.
14653bffb652SDave Kleikamp 	 */
14663bffb652SDave Kleikamp 	if (DBCR_ACTIVE_EVENTS(current->thread.dbcr0, current->thread.dbcr1))
14673bffb652SDave Kleikamp 		regs->msr |= MSR_DE;
14683bffb652SDave Kleikamp 	else
14693bffb652SDave Kleikamp 		/* Make sure the IDM flag is off */
14703bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IDM;
14713bffb652SDave Kleikamp 
14723bffb652SDave Kleikamp 	if (changed & 0x01)
14733bffb652SDave Kleikamp 		mtspr(SPRN_DBCR0, current->thread.dbcr0);
14743bffb652SDave Kleikamp }
147514cf11afSPaul Mackerras 
1476f8279621SKumar Gala void __kprobes DebugException(struct pt_regs *regs, unsigned long debug_status)
147714cf11afSPaul Mackerras {
14783bffb652SDave Kleikamp 	current->thread.dbsr = debug_status;
14793bffb652SDave Kleikamp 
1480ec097c84SRoland McGrath 	/* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1481ec097c84SRoland McGrath 	 * on server, it stops on the target of the branch. In order to simulate
1482ec097c84SRoland McGrath 	 * the server behaviour, we thus restart right away with a single step
1483ec097c84SRoland McGrath 	 * instead of stopping here when hitting a BT
1484ec097c84SRoland McGrath 	 */
1485ec097c84SRoland McGrath 	if (debug_status & DBSR_BT) {
1486ec097c84SRoland McGrath 		regs->msr &= ~MSR_DE;
1487ec097c84SRoland McGrath 
1488ec097c84SRoland McGrath 		/* Disable BT */
1489ec097c84SRoland McGrath 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1490ec097c84SRoland McGrath 		/* Clear the BT event */
1491ec097c84SRoland McGrath 		mtspr(SPRN_DBSR, DBSR_BT);
1492ec097c84SRoland McGrath 
1493ec097c84SRoland McGrath 		/* Do the single step trick only when coming from userspace */
1494ec097c84SRoland McGrath 		if (user_mode(regs)) {
1495ec097c84SRoland McGrath 			current->thread.dbcr0 &= ~DBCR0_BT;
1496ec097c84SRoland McGrath 			current->thread.dbcr0 |= DBCR0_IDM | DBCR0_IC;
1497ec097c84SRoland McGrath 			regs->msr |= MSR_DE;
1498ec097c84SRoland McGrath 			return;
1499ec097c84SRoland McGrath 		}
1500ec097c84SRoland McGrath 
1501ec097c84SRoland McGrath 		if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1502ec097c84SRoland McGrath 			       5, SIGTRAP) == NOTIFY_STOP) {
1503ec097c84SRoland McGrath 			return;
1504ec097c84SRoland McGrath 		}
1505ec097c84SRoland McGrath 		if (debugger_sstep(regs))
1506ec097c84SRoland McGrath 			return;
1507ec097c84SRoland McGrath 	} else if (debug_status & DBSR_IC) { 	/* Instruction complete */
150814cf11afSPaul Mackerras 		regs->msr &= ~MSR_DE;
1509f8279621SKumar Gala 
151014cf11afSPaul Mackerras 		/* Disable instruction completion */
151114cf11afSPaul Mackerras 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
151214cf11afSPaul Mackerras 		/* Clear the instruction completion event */
151314cf11afSPaul Mackerras 		mtspr(SPRN_DBSR, DBSR_IC);
1514f8279621SKumar Gala 
1515f8279621SKumar Gala 		if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1516f8279621SKumar Gala 			       5, SIGTRAP) == NOTIFY_STOP) {
151714cf11afSPaul Mackerras 			return;
151814cf11afSPaul Mackerras 		}
1519f8279621SKumar Gala 
1520f8279621SKumar Gala 		if (debugger_sstep(regs))
1521f8279621SKumar Gala 			return;
1522f8279621SKumar Gala 
15233bffb652SDave Kleikamp 		if (user_mode(regs)) {
15243bffb652SDave Kleikamp 			current->thread.dbcr0 &= ~DBCR0_IC;
15253bffb652SDave Kleikamp 			if (DBCR_ACTIVE_EVENTS(current->thread.dbcr0,
15263bffb652SDave Kleikamp 					       current->thread.dbcr1))
15273bffb652SDave Kleikamp 				regs->msr |= MSR_DE;
15283bffb652SDave Kleikamp 			else
15293bffb652SDave Kleikamp 				/* Make sure the IDM bit is off */
15303bffb652SDave Kleikamp 				current->thread.dbcr0 &= ~DBCR0_IDM;
15313bffb652SDave Kleikamp 		}
1532f8279621SKumar Gala 
1533f8279621SKumar Gala 		_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
15343bffb652SDave Kleikamp 	} else
15353bffb652SDave Kleikamp 		handle_debug(regs, debug_status);
153614cf11afSPaul Mackerras }
1537172ae2e7SDave Kleikamp #endif /* CONFIG_PPC_ADV_DEBUG_REGS */
153814cf11afSPaul Mackerras 
153914cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT)
154014cf11afSPaul Mackerras void TAUException(struct pt_regs *regs)
154114cf11afSPaul Mackerras {
154214cf11afSPaul Mackerras 	printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx    %s\n",
154314cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap, print_tainted());
154414cf11afSPaul Mackerras }
154514cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */
154614cf11afSPaul Mackerras 
154714cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC
1548dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs)
154914cf11afSPaul Mackerras {
155014cf11afSPaul Mackerras 	int err;
155114cf11afSPaul Mackerras 
155214cf11afSPaul Mackerras 	if (!user_mode(regs)) {
155314cf11afSPaul Mackerras 		printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
155414cf11afSPaul Mackerras 		       " at %lx\n", regs->nip);
15558dad3f92SPaul Mackerras 		die("Kernel VMX/Altivec assist exception", regs, SIGILL);
155614cf11afSPaul Mackerras 	}
155714cf11afSPaul Mackerras 
1558dc1c1ca3SStephen Rothwell 	flush_altivec_to_thread(current);
1559dc1c1ca3SStephen Rothwell 
1560eecff81dSAnton Blanchard 	PPC_WARN_EMULATED(altivec, regs);
156114cf11afSPaul Mackerras 	err = emulate_altivec(regs);
156214cf11afSPaul Mackerras 	if (err == 0) {
156314cf11afSPaul Mackerras 		regs->nip += 4;		/* skip emulated instruction */
156414cf11afSPaul Mackerras 		emulate_single_step(regs);
156514cf11afSPaul Mackerras 		return;
156614cf11afSPaul Mackerras 	}
156714cf11afSPaul Mackerras 
156814cf11afSPaul Mackerras 	if (err == -EFAULT) {
156914cf11afSPaul Mackerras 		/* got an error reading the instruction */
157014cf11afSPaul Mackerras 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
157114cf11afSPaul Mackerras 	} else {
157214cf11afSPaul Mackerras 		/* didn't recognize the instruction */
157314cf11afSPaul Mackerras 		/* XXX quick hack for now: set the non-Java bit in the VSCR */
157476462232SChristian Dietrich 		printk_ratelimited(KERN_ERR "Unrecognized altivec instruction "
157514cf11afSPaul Mackerras 				   "in %s at %lx\n", current->comm, regs->nip);
157614cf11afSPaul Mackerras 		current->thread.vscr.u[3] |= 0x10000;
157714cf11afSPaul Mackerras 	}
157814cf11afSPaul Mackerras }
157914cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */
158014cf11afSPaul Mackerras 
1581ce48b210SMichael Neuling #ifdef CONFIG_VSX
1582ce48b210SMichael Neuling void vsx_assist_exception(struct pt_regs *regs)
1583ce48b210SMichael Neuling {
1584ce48b210SMichael Neuling 	if (!user_mode(regs)) {
1585ce48b210SMichael Neuling 		printk(KERN_EMERG "VSX assist exception in kernel mode"
1586ce48b210SMichael Neuling 		       " at %lx\n", regs->nip);
1587ce48b210SMichael Neuling 		die("Kernel VSX assist exception", regs, SIGILL);
1588ce48b210SMichael Neuling 	}
1589ce48b210SMichael Neuling 
1590ce48b210SMichael Neuling 	flush_vsx_to_thread(current);
1591ce48b210SMichael Neuling 	printk(KERN_INFO "VSX assist not supported at %lx\n", regs->nip);
1592ce48b210SMichael Neuling 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1593ce48b210SMichael Neuling }
1594ce48b210SMichael Neuling #endif /* CONFIG_VSX */
1595ce48b210SMichael Neuling 
159614cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE
159714cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address,
159814cf11afSPaul Mackerras 			   unsigned long error_code)
159914cf11afSPaul Mackerras {
160014cf11afSPaul Mackerras 	/* We treat cache locking instructions from the user
160114cf11afSPaul Mackerras 	 * as priv ops, in the future we could try to do
160214cf11afSPaul Mackerras 	 * something smarter
160314cf11afSPaul Mackerras 	 */
160414cf11afSPaul Mackerras 	if (error_code & (ESR_DLK|ESR_ILK))
160514cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
160614cf11afSPaul Mackerras 	return;
160714cf11afSPaul Mackerras }
160814cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */
160914cf11afSPaul Mackerras 
161014cf11afSPaul Mackerras #ifdef CONFIG_SPE
161114cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs)
161214cf11afSPaul Mackerras {
16136a800f36SLiu Yu 	extern int do_spe_mathemu(struct pt_regs *regs);
161414cf11afSPaul Mackerras 	unsigned long spefscr;
161514cf11afSPaul Mackerras 	int fpexc_mode;
161614cf11afSPaul Mackerras 	int code = 0;
16176a800f36SLiu Yu 	int err;
16186a800f36SLiu Yu 
1619685659eeSyu liu 	flush_spe_to_thread(current);
162014cf11afSPaul Mackerras 
162114cf11afSPaul Mackerras 	spefscr = current->thread.spefscr;
162214cf11afSPaul Mackerras 	fpexc_mode = current->thread.fpexc_mode;
162314cf11afSPaul Mackerras 
162414cf11afSPaul Mackerras 	if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
162514cf11afSPaul Mackerras 		code = FPE_FLTOVF;
162614cf11afSPaul Mackerras 	}
162714cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
162814cf11afSPaul Mackerras 		code = FPE_FLTUND;
162914cf11afSPaul Mackerras 	}
163014cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
163114cf11afSPaul Mackerras 		code = FPE_FLTDIV;
163214cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
163314cf11afSPaul Mackerras 		code = FPE_FLTINV;
163414cf11afSPaul Mackerras 	}
163514cf11afSPaul Mackerras 	else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
163614cf11afSPaul Mackerras 		code = FPE_FLTRES;
163714cf11afSPaul Mackerras 
16386a800f36SLiu Yu 	err = do_spe_mathemu(regs);
16396a800f36SLiu Yu 	if (err == 0) {
16406a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
16416a800f36SLiu Yu 		emulate_single_step(regs);
164214cf11afSPaul Mackerras 		return;
164314cf11afSPaul Mackerras 	}
16446a800f36SLiu Yu 
16456a800f36SLiu Yu 	if (err == -EFAULT) {
16466a800f36SLiu Yu 		/* got an error reading the instruction */
16476a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
16486a800f36SLiu Yu 	} else if (err == -EINVAL) {
16496a800f36SLiu Yu 		/* didn't recognize the instruction */
16506a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
16516a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
16526a800f36SLiu Yu 	} else {
16536a800f36SLiu Yu 		_exception(SIGFPE, regs, code, regs->nip);
16546a800f36SLiu Yu 	}
16556a800f36SLiu Yu 
16566a800f36SLiu Yu 	return;
16576a800f36SLiu Yu }
16586a800f36SLiu Yu 
16596a800f36SLiu Yu void SPEFloatingPointRoundException(struct pt_regs *regs)
16606a800f36SLiu Yu {
16616a800f36SLiu Yu 	extern int speround_handler(struct pt_regs *regs);
16626a800f36SLiu Yu 	int err;
16636a800f36SLiu Yu 
16646a800f36SLiu Yu 	preempt_disable();
16656a800f36SLiu Yu 	if (regs->msr & MSR_SPE)
16666a800f36SLiu Yu 		giveup_spe(current);
16676a800f36SLiu Yu 	preempt_enable();
16686a800f36SLiu Yu 
16696a800f36SLiu Yu 	regs->nip -= 4;
16706a800f36SLiu Yu 	err = speround_handler(regs);
16716a800f36SLiu Yu 	if (err == 0) {
16726a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
16736a800f36SLiu Yu 		emulate_single_step(regs);
16746a800f36SLiu Yu 		return;
16756a800f36SLiu Yu 	}
16766a800f36SLiu Yu 
16776a800f36SLiu Yu 	if (err == -EFAULT) {
16786a800f36SLiu Yu 		/* got an error reading the instruction */
16796a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
16806a800f36SLiu Yu 	} else if (err == -EINVAL) {
16816a800f36SLiu Yu 		/* didn't recognize the instruction */
16826a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
16836a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
16846a800f36SLiu Yu 	} else {
16856a800f36SLiu Yu 		_exception(SIGFPE, regs, 0, regs->nip);
16866a800f36SLiu Yu 		return;
16876a800f36SLiu Yu 	}
16886a800f36SLiu Yu }
168914cf11afSPaul Mackerras #endif
169014cf11afSPaul Mackerras 
1691dc1c1ca3SStephen Rothwell /*
1692dc1c1ca3SStephen Rothwell  * We enter here if we get an unrecoverable exception, that is, one
1693dc1c1ca3SStephen Rothwell  * that happened at a point where the RI (recoverable interrupt) bit
1694dc1c1ca3SStephen Rothwell  * in the MSR is 0.  This indicates that SRR0/1 are live, and that
1695dc1c1ca3SStephen Rothwell  * we therefore lost state by taking this exception.
1696dc1c1ca3SStephen Rothwell  */
1697dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs)
1698dc1c1ca3SStephen Rothwell {
1699dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1700dc1c1ca3SStephen Rothwell 	       regs->trap, regs->nip);
1701dc1c1ca3SStephen Rothwell 	die("Unrecoverable exception", regs, SIGABRT);
1702dc1c1ca3SStephen Rothwell }
1703dc1c1ca3SStephen Rothwell 
17041e18c17aSJason Gunthorpe #if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x)
170514cf11afSPaul Mackerras /*
170614cf11afSPaul Mackerras  * Default handler for a Watchdog exception,
170714cf11afSPaul Mackerras  * spins until a reboot occurs
170814cf11afSPaul Mackerras  */
170914cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
171014cf11afSPaul Mackerras {
171114cf11afSPaul Mackerras 	/* Generic WatchdogHandler, implement your own */
171214cf11afSPaul Mackerras 	mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
171314cf11afSPaul Mackerras 	return;
171414cf11afSPaul Mackerras }
171514cf11afSPaul Mackerras 
171614cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs)
171714cf11afSPaul Mackerras {
171814cf11afSPaul Mackerras 	printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
171914cf11afSPaul Mackerras 	WatchdogHandler(regs);
172014cf11afSPaul Mackerras }
172114cf11afSPaul Mackerras #endif
1722dc1c1ca3SStephen Rothwell 
1723dc1c1ca3SStephen Rothwell /*
1724dc1c1ca3SStephen Rothwell  * We enter here if we discover during exception entry that we are
1725dc1c1ca3SStephen Rothwell  * running in supervisor mode with a userspace value in the stack pointer.
1726dc1c1ca3SStephen Rothwell  */
1727dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs)
1728dc1c1ca3SStephen Rothwell {
1729dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1730dc1c1ca3SStephen Rothwell 	       regs->gpr[1], regs->nip);
1731dc1c1ca3SStephen Rothwell 	die("Bad kernel stack pointer", regs, SIGABRT);
1732dc1c1ca3SStephen Rothwell }
173314cf11afSPaul Mackerras 
173414cf11afSPaul Mackerras void __init trap_init(void)
173514cf11afSPaul Mackerras {
173614cf11afSPaul Mackerras }
173780947e7cSGeert Uytterhoeven 
173880947e7cSGeert Uytterhoeven 
173980947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS
174080947e7cSGeert Uytterhoeven 
174180947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type)	.type = { .name = #type }
174280947e7cSGeert Uytterhoeven 
174380947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = {
174480947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC
174580947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(altivec),
174680947e7cSGeert Uytterhoeven #endif
174780947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcba),
174880947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcbz),
174980947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(fp_pair),
175080947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(isel),
175180947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mcrxr),
175280947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mfpvr),
175380947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(multiple),
175480947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(popcntb),
175580947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(spe),
175680947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(string),
175780947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(unaligned),
175880947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION
175980947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(math),
176080947e7cSGeert Uytterhoeven #elif defined(CONFIG_8XX_MINIMAL_FPEMU)
176180947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(8xx),
176280947e7cSGeert Uytterhoeven #endif
176380947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX
176480947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(vsx),
176580947e7cSGeert Uytterhoeven #endif
1766efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
1767efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mfdscr),
1768efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mtdscr),
1769efcac658SAlexey Kardashevskiy #endif
177080947e7cSGeert Uytterhoeven };
177180947e7cSGeert Uytterhoeven 
177280947e7cSGeert Uytterhoeven u32 ppc_warn_emulated;
177380947e7cSGeert Uytterhoeven 
177480947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type)
177580947e7cSGeert Uytterhoeven {
177676462232SChristian Dietrich 	pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm,
177780947e7cSGeert Uytterhoeven 			    type);
177880947e7cSGeert Uytterhoeven }
177980947e7cSGeert Uytterhoeven 
178080947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void)
178180947e7cSGeert Uytterhoeven {
178280947e7cSGeert Uytterhoeven 	struct dentry *dir, *d;
178380947e7cSGeert Uytterhoeven 	unsigned int i;
178480947e7cSGeert Uytterhoeven 	struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
178580947e7cSGeert Uytterhoeven 
178680947e7cSGeert Uytterhoeven 	if (!powerpc_debugfs_root)
178780947e7cSGeert Uytterhoeven 		return -ENODEV;
178880947e7cSGeert Uytterhoeven 
178980947e7cSGeert Uytterhoeven 	dir = debugfs_create_dir("emulated_instructions",
179080947e7cSGeert Uytterhoeven 				 powerpc_debugfs_root);
179180947e7cSGeert Uytterhoeven 	if (!dir)
179280947e7cSGeert Uytterhoeven 		return -ENOMEM;
179380947e7cSGeert Uytterhoeven 
179480947e7cSGeert Uytterhoeven 	d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir,
179580947e7cSGeert Uytterhoeven 			       &ppc_warn_emulated);
179680947e7cSGeert Uytterhoeven 	if (!d)
179780947e7cSGeert Uytterhoeven 		goto fail;
179880947e7cSGeert Uytterhoeven 
179980947e7cSGeert Uytterhoeven 	for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
180080947e7cSGeert Uytterhoeven 		d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir,
180180947e7cSGeert Uytterhoeven 				       (u32 *)&entries[i].val.counter);
180280947e7cSGeert Uytterhoeven 		if (!d)
180380947e7cSGeert Uytterhoeven 			goto fail;
180480947e7cSGeert Uytterhoeven 	}
180580947e7cSGeert Uytterhoeven 
180680947e7cSGeert Uytterhoeven 	return 0;
180780947e7cSGeert Uytterhoeven 
180880947e7cSGeert Uytterhoeven fail:
180980947e7cSGeert Uytterhoeven 	debugfs_remove_recursive(dir);
181080947e7cSGeert Uytterhoeven 	return -ENOMEM;
181180947e7cSGeert Uytterhoeven }
181280947e7cSGeert Uytterhoeven 
181380947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init);
181480947e7cSGeert Uytterhoeven 
181580947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */
1816