12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later 214cf11afSPaul Mackerras /* 314cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 4fe04b112SScott Wood * Copyright 2007-2010 Freescale Semiconductor, Inc. 514cf11afSPaul Mackerras * 614cf11afSPaul Mackerras * Modified by Cort Dougan (cort@cs.nmt.edu) 714cf11afSPaul Mackerras * and Paul Mackerras (paulus@samba.org) 814cf11afSPaul Mackerras */ 914cf11afSPaul Mackerras 1014cf11afSPaul Mackerras /* 1114cf11afSPaul Mackerras * This file handles the architecture-dependent parts of hardware exceptions 1214cf11afSPaul Mackerras */ 1314cf11afSPaul Mackerras 1414cf11afSPaul Mackerras #include <linux/errno.h> 1514cf11afSPaul Mackerras #include <linux/sched.h> 16b17b0153SIngo Molnar #include <linux/sched/debug.h> 1714cf11afSPaul Mackerras #include <linux/kernel.h> 1814cf11afSPaul Mackerras #include <linux/mm.h> 1999cd1302SRam Pai #include <linux/pkeys.h> 2014cf11afSPaul Mackerras #include <linux/stddef.h> 2114cf11afSPaul Mackerras #include <linux/unistd.h> 228dad3f92SPaul Mackerras #include <linux/ptrace.h> 2314cf11afSPaul Mackerras #include <linux/user.h> 2414cf11afSPaul Mackerras #include <linux/interrupt.h> 2514cf11afSPaul Mackerras #include <linux/init.h> 268a39b05fSPaul Gortmaker #include <linux/extable.h> 278a39b05fSPaul Gortmaker #include <linux/module.h> /* print_modules */ 288dad3f92SPaul Mackerras #include <linux/prctl.h> 2914cf11afSPaul Mackerras #include <linux/delay.h> 3014cf11afSPaul Mackerras #include <linux/kprobes.h> 31cc532915SMichael Ellerman #include <linux/kexec.h> 325474c120SMichael Hanselmann #include <linux/backlight.h> 3373c9ceabSJeremy Fitzhardinge #include <linux/bug.h> 341eeb66a1SChristoph Hellwig #include <linux/kdebug.h> 3576462232SChristian Dietrich #include <linux/ratelimit.h> 36ba12eedeSLi Zhong #include <linux/context_tracking.h> 375080332cSMichael Neuling #include <linux/smp.h> 3835adacd6SNicholas Piggin #include <linux/console.h> 3935adacd6SNicholas Piggin #include <linux/kmsg_dump.h> 4014cf11afSPaul Mackerras 4180947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h> 427c0f6ba6SLinus Torvalds #include <linux/uaccess.h> 437644d581SMichael Ellerman #include <asm/debugfs.h> 4414cf11afSPaul Mackerras #include <asm/io.h> 4586417780SPaul Mackerras #include <asm/machdep.h> 4686417780SPaul Mackerras #include <asm/rtas.h> 47f7f6f4feSDavid Gibson #include <asm/pmc.h> 4814cf11afSPaul Mackerras #include <asm/reg.h> 4914cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT 5014cf11afSPaul Mackerras #include <asm/backlight.h> 5114cf11afSPaul Mackerras #endif 52dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 5386417780SPaul Mackerras #include <asm/firmware.h> 54dc1c1ca3SStephen Rothwell #include <asm/processor.h> 556ce6c629SMichael Neuling #include <asm/tm.h> 56dc1c1ca3SStephen Rothwell #endif 57c0ce7d08SDavid Wilder #include <asm/kexec.h> 5816c57b36SKumar Gala #include <asm/ppc-opcode.h> 59cce1f106SShaohui Xie #include <asm/rio.h> 60ebaeb5aeSMahesh Salgaonkar #include <asm/fadump.h> 61ae3a197eSDavid Howells #include <asm/switch_to.h> 62f54db641SMichael Neuling #include <asm/tm.h> 63ae3a197eSDavid Howells #include <asm/debug.h> 6442f5b4caSDaniel Axtens #include <asm/asm-prototypes.h> 65fd7bacbcSMahesh Salgaonkar #include <asm/hmi.h> 664e0e3435SHongtao Jia #include <sysdev/fsl_pci.h> 676cc89badSNaveen N. Rao #include <asm/kprobes.h> 68a99b9c5eSMurilo Opsfelder Araujo #include <asm/stacktrace.h> 69de3c83c2SMathieu Malaterre #include <asm/nmi.h> 70dc1c1ca3SStephen Rothwell 71da665885SThiago Jung Bauermann #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC_CORE) 725be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly; 735be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly; 745be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly; 755be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly; 765be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly; 779422de3eSMichael Neuling int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly; 785be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly; 7914cf11afSPaul Mackerras 8014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger); 8114cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi); 8214cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt); 8314cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep); 8414cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match); 859422de3eSMichael Neuling EXPORT_SYMBOL(__debugger_break_match); 8614cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler); 8714cf11afSPaul Mackerras #endif 8814cf11afSPaul Mackerras 898b3c34cfSMichael Neuling /* Transactional Memory trap debug */ 908b3c34cfSMichael Neuling #ifdef TM_DEBUG_SW 918b3c34cfSMichael Neuling #define TM_DEBUG(x...) printk(KERN_INFO x) 928b3c34cfSMichael Neuling #else 938b3c34cfSMichael Neuling #define TM_DEBUG(x...) do { } while(0) 948b3c34cfSMichael Neuling #endif 958b3c34cfSMichael Neuling 960f642d61SMurilo Opsfelder Araujo static const char *signame(int signr) 970f642d61SMurilo Opsfelder Araujo { 980f642d61SMurilo Opsfelder Araujo switch (signr) { 990f642d61SMurilo Opsfelder Araujo case SIGBUS: return "bus error"; 1000f642d61SMurilo Opsfelder Araujo case SIGFPE: return "floating point exception"; 1010f642d61SMurilo Opsfelder Araujo case SIGILL: return "illegal instruction"; 1020f642d61SMurilo Opsfelder Araujo case SIGSEGV: return "segfault"; 1030f642d61SMurilo Opsfelder Araujo case SIGTRAP: return "unhandled trap"; 1040f642d61SMurilo Opsfelder Araujo } 1050f642d61SMurilo Opsfelder Araujo 1060f642d61SMurilo Opsfelder Araujo return "unknown signal"; 1070f642d61SMurilo Opsfelder Araujo } 1080f642d61SMurilo Opsfelder Araujo 10914cf11afSPaul Mackerras /* 11014cf11afSPaul Mackerras * Trap & Exception support 11114cf11afSPaul Mackerras */ 11214cf11afSPaul Mackerras 1136031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT 1146031d9d9Santon@samba.org static void pmac_backlight_unblank(void) 1156031d9d9Santon@samba.org { 1166031d9d9Santon@samba.org mutex_lock(&pmac_backlight_mutex); 1176031d9d9Santon@samba.org if (pmac_backlight) { 1186031d9d9Santon@samba.org struct backlight_properties *props; 1196031d9d9Santon@samba.org 1206031d9d9Santon@samba.org props = &pmac_backlight->props; 1216031d9d9Santon@samba.org props->brightness = props->max_brightness; 1226031d9d9Santon@samba.org props->power = FB_BLANK_UNBLANK; 1236031d9d9Santon@samba.org backlight_update_status(pmac_backlight); 1246031d9d9Santon@samba.org } 1256031d9d9Santon@samba.org mutex_unlock(&pmac_backlight_mutex); 1266031d9d9Santon@samba.org } 1276031d9d9Santon@samba.org #else 1286031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { } 1296031d9d9Santon@samba.org #endif 1306031d9d9Santon@samba.org 1316fcd6baaSNicholas Piggin /* 1326fcd6baaSNicholas Piggin * If oops/die is expected to crash the machine, return true here. 1336fcd6baaSNicholas Piggin * 1346fcd6baaSNicholas Piggin * This should not be expected to be 100% accurate, there may be 1356fcd6baaSNicholas Piggin * notifiers registered or other unexpected conditions that may bring 1366fcd6baaSNicholas Piggin * down the kernel. Or if the current process in the kernel is holding 1376fcd6baaSNicholas Piggin * locks or has other critical state, the kernel may become effectively 1386fcd6baaSNicholas Piggin * unusable anyway. 1396fcd6baaSNicholas Piggin */ 1406fcd6baaSNicholas Piggin bool die_will_crash(void) 1416fcd6baaSNicholas Piggin { 1426fcd6baaSNicholas Piggin if (should_fadump_crash()) 1436fcd6baaSNicholas Piggin return true; 1446fcd6baaSNicholas Piggin if (kexec_should_crash(current)) 1456fcd6baaSNicholas Piggin return true; 1466fcd6baaSNicholas Piggin if (in_interrupt() || panic_on_oops || 1476fcd6baaSNicholas Piggin !current->pid || is_global_init(current)) 1486fcd6baaSNicholas Piggin return true; 1496fcd6baaSNicholas Piggin 1506fcd6baaSNicholas Piggin return false; 1516fcd6baaSNicholas Piggin } 1526fcd6baaSNicholas Piggin 153760ca4dcSAnton Blanchard static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED; 154760ca4dcSAnton Blanchard static int die_owner = -1; 155760ca4dcSAnton Blanchard static unsigned int die_nest_count; 156c0ce7d08SDavid Wilder static int die_counter; 157760ca4dcSAnton Blanchard 15835adacd6SNicholas Piggin extern void panic_flush_kmsg_start(void) 15935adacd6SNicholas Piggin { 16035adacd6SNicholas Piggin /* 16135adacd6SNicholas Piggin * These are mostly taken from kernel/panic.c, but tries to do 16235adacd6SNicholas Piggin * relatively minimal work. Don't use delay functions (TB may 16335adacd6SNicholas Piggin * be broken), don't crash dump (need to set a firmware log), 16435adacd6SNicholas Piggin * don't run notifiers. We do want to get some information to 16535adacd6SNicholas Piggin * Linux console. 16635adacd6SNicholas Piggin */ 16735adacd6SNicholas Piggin console_verbose(); 16835adacd6SNicholas Piggin bust_spinlocks(1); 16935adacd6SNicholas Piggin } 17035adacd6SNicholas Piggin 17135adacd6SNicholas Piggin extern void panic_flush_kmsg_end(void) 17235adacd6SNicholas Piggin { 17335adacd6SNicholas Piggin printk_safe_flush_on_panic(); 17435adacd6SNicholas Piggin kmsg_dump(KMSG_DUMP_PANIC); 17535adacd6SNicholas Piggin bust_spinlocks(0); 17635adacd6SNicholas Piggin debug_locks_off(); 177de6da1e8SFeng Tang console_flush_on_panic(CONSOLE_FLUSH_PENDING); 17835adacd6SNicholas Piggin } 17935adacd6SNicholas Piggin 18003465f89SNicholas Piggin static unsigned long oops_begin(struct pt_regs *regs) 181760ca4dcSAnton Blanchard { 182760ca4dcSAnton Blanchard int cpu; 18334c2a14fSanton@samba.org unsigned long flags; 18414cf11afSPaul Mackerras 185293e4688Santon@samba.org oops_enter(); 186293e4688Santon@samba.org 187760ca4dcSAnton Blanchard /* racy, but better than risking deadlock. */ 188760ca4dcSAnton Blanchard raw_local_irq_save(flags); 189760ca4dcSAnton Blanchard cpu = smp_processor_id(); 190760ca4dcSAnton Blanchard if (!arch_spin_trylock(&die_lock)) { 191760ca4dcSAnton Blanchard if (cpu == die_owner) 192760ca4dcSAnton Blanchard /* nested oops. should stop eventually */; 193760ca4dcSAnton Blanchard else 194760ca4dcSAnton Blanchard arch_spin_lock(&die_lock); 195760ca4dcSAnton Blanchard } 196760ca4dcSAnton Blanchard die_nest_count++; 197760ca4dcSAnton Blanchard die_owner = cpu; 19814cf11afSPaul Mackerras console_verbose(); 19914cf11afSPaul Mackerras bust_spinlocks(1); 2006031d9d9Santon@samba.org if (machine_is(powermac)) 2016031d9d9Santon@samba.org pmac_backlight_unblank(); 202760ca4dcSAnton Blanchard return flags; 20334c2a14fSanton@samba.org } 20403465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_begin); 2055474c120SMichael Hanselmann 20603465f89SNicholas Piggin static void oops_end(unsigned long flags, struct pt_regs *regs, 207760ca4dcSAnton Blanchard int signr) 208760ca4dcSAnton Blanchard { 20914cf11afSPaul Mackerras bust_spinlocks(0); 210373d4d09SRusty Russell add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE); 211760ca4dcSAnton Blanchard die_nest_count--; 21258154c8cSAnton Blanchard oops_exit(); 21358154c8cSAnton Blanchard printk("\n"); 2147458e8b2SNicholas Piggin if (!die_nest_count) { 215760ca4dcSAnton Blanchard /* Nest count reaches zero, release the lock. */ 2167458e8b2SNicholas Piggin die_owner = -1; 217760ca4dcSAnton Blanchard arch_spin_unlock(&die_lock); 2187458e8b2SNicholas Piggin } 219760ca4dcSAnton Blanchard raw_local_irq_restore(flags); 220cc532915SMichael Ellerman 221d40b6768SNicholas Piggin /* 222d40b6768SNicholas Piggin * system_reset_excption handles debugger, crash dump, panic, for 0x100 223d40b6768SNicholas Piggin */ 224d40b6768SNicholas Piggin if (TRAP(regs) == 0x100) 225d40b6768SNicholas Piggin return; 226d40b6768SNicholas Piggin 227ebaeb5aeSMahesh Salgaonkar crash_fadump(regs, "die oops"); 228ebaeb5aeSMahesh Salgaonkar 2294388c9b3SNicholas Piggin if (kexec_should_crash(current)) 230cc532915SMichael Ellerman crash_kexec(regs); 2319b00ac06SAnton Blanchard 232760ca4dcSAnton Blanchard if (!signr) 233760ca4dcSAnton Blanchard return; 234760ca4dcSAnton Blanchard 23558154c8cSAnton Blanchard /* 23658154c8cSAnton Blanchard * While our oops output is serialised by a spinlock, output 23758154c8cSAnton Blanchard * from panic() called below can race and corrupt it. If we 23858154c8cSAnton Blanchard * know we are going to panic, delay for 1 second so we have a 23958154c8cSAnton Blanchard * chance to get clean backtraces from all CPUs that are oopsing. 24058154c8cSAnton Blanchard */ 24158154c8cSAnton Blanchard if (in_interrupt() || panic_on_oops || !current->pid || 24258154c8cSAnton Blanchard is_global_init(current)) { 24358154c8cSAnton Blanchard mdelay(MSEC_PER_SEC); 24458154c8cSAnton Blanchard } 24558154c8cSAnton Blanchard 246cea6a4baSHorms if (panic_on_oops) 247012c437dSHorms panic("Fatal exception"); 248760ca4dcSAnton Blanchard do_exit(signr); 249760ca4dcSAnton Blanchard } 25003465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_end); 251cea6a4baSHorms 252d7e02f7bSAneesh Kumar K.V static char *get_mmu_str(void) 253d7e02f7bSAneesh Kumar K.V { 254d7e02f7bSAneesh Kumar K.V if (early_radix_enabled()) 255d7e02f7bSAneesh Kumar K.V return " MMU=Radix"; 256d7e02f7bSAneesh Kumar K.V if (early_mmu_has_feature(MMU_FTR_HPTE_TABLE)) 257d7e02f7bSAneesh Kumar K.V return " MMU=Hash"; 258d7e02f7bSAneesh Kumar K.V return ""; 259d7e02f7bSAneesh Kumar K.V } 260d7e02f7bSAneesh Kumar K.V 26103465f89SNicholas Piggin static int __die(const char *str, struct pt_regs *regs, long err) 262760ca4dcSAnton Blanchard { 263760ca4dcSAnton Blanchard printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter); 2642e82ca3cSMichael Ellerman 265d7e02f7bSAneesh Kumar K.V printk("%s PAGE_SIZE=%luK%s%s%s%s%s%s %s\n", 26678227443SMichael Ellerman IS_ENABLED(CONFIG_CPU_LITTLE_ENDIAN) ? "LE" : "BE", 267d7e02f7bSAneesh Kumar K.V PAGE_SIZE / 1024, get_mmu_str(), 26878227443SMichael Ellerman IS_ENABLED(CONFIG_PREEMPT) ? " PREEMPT" : "", 26978227443SMichael Ellerman IS_ENABLED(CONFIG_SMP) ? " SMP" : "", 27078227443SMichael Ellerman IS_ENABLED(CONFIG_SMP) ? (" NR_CPUS=" __stringify(NR_CPUS)) : "", 27178227443SMichael Ellerman debug_pagealloc_enabled() ? " DEBUG_PAGEALLOC" : "", 27278227443SMichael Ellerman IS_ENABLED(CONFIG_NUMA) ? " NUMA" : "", 27378227443SMichael Ellerman ppc_md.name ? ppc_md.name : ""); 274760ca4dcSAnton Blanchard 275760ca4dcSAnton Blanchard if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP) 276760ca4dcSAnton Blanchard return 1; 277760ca4dcSAnton Blanchard 278760ca4dcSAnton Blanchard print_modules(); 279760ca4dcSAnton Blanchard show_regs(regs); 28014cf11afSPaul Mackerras 28114cf11afSPaul Mackerras return 0; 28214cf11afSPaul Mackerras } 28303465f89SNicholas Piggin NOKPROBE_SYMBOL(__die); 28414cf11afSPaul Mackerras 285760ca4dcSAnton Blanchard void die(const char *str, struct pt_regs *regs, long err) 286760ca4dcSAnton Blanchard { 2876f44b20eSNicholas Piggin unsigned long flags; 288760ca4dcSAnton Blanchard 289d40b6768SNicholas Piggin /* 290d40b6768SNicholas Piggin * system_reset_excption handles debugger, crash dump, panic, for 0x100 291d40b6768SNicholas Piggin */ 292d40b6768SNicholas Piggin if (TRAP(regs) != 0x100) { 2936f44b20eSNicholas Piggin if (debugger(regs)) 2946f44b20eSNicholas Piggin return; 295d40b6768SNicholas Piggin } 2966f44b20eSNicholas Piggin 2976f44b20eSNicholas Piggin flags = oops_begin(regs); 298760ca4dcSAnton Blanchard if (__die(str, regs, err)) 299760ca4dcSAnton Blanchard err = 0; 300760ca4dcSAnton Blanchard oops_end(flags, regs, err); 301760ca4dcSAnton Blanchard } 30215770a13SNaveen N. Rao NOKPROBE_SYMBOL(die); 303760ca4dcSAnton Blanchard 304efc463adSEric W. Biederman void user_single_step_report(struct pt_regs *regs) 30525baa35bSOleg Nesterov { 3062e1661d2SEric W. Biederman force_sig_fault(SIGTRAP, TRAP_TRACE, (void __user *)regs->nip); 30725baa35bSOleg Nesterov } 30825baa35bSOleg Nesterov 309658b0f92SMurilo Opsfelder Araujo static void show_signal_msg(int signr, struct pt_regs *regs, int code, 310658b0f92SMurilo Opsfelder Araujo unsigned long addr) 31114cf11afSPaul Mackerras { 312997dd26cSMichael Ellerman static DEFINE_RATELIMIT_STATE(rs, DEFAULT_RATELIMIT_INTERVAL, 313997dd26cSMichael Ellerman DEFAULT_RATELIMIT_BURST); 314997dd26cSMichael Ellerman 315997dd26cSMichael Ellerman if (!show_unhandled_signals) 31635a52a10SMurilo Opsfelder Araujo return; 31735a52a10SMurilo Opsfelder Araujo 31835a52a10SMurilo Opsfelder Araujo if (!unhandled_signal(current, signr)) 31935a52a10SMurilo Opsfelder Araujo return; 32035a52a10SMurilo Opsfelder Araujo 321997dd26cSMichael Ellerman if (!__ratelimit(&rs)) 322997dd26cSMichael Ellerman return; 323997dd26cSMichael Ellerman 3240f642d61SMurilo Opsfelder Araujo pr_info("%s[%d]: %s (%d) at %lx nip %lx lr %lx code %x", 3250f642d61SMurilo Opsfelder Araujo current->comm, current->pid, signame(signr), signr, 326d0c3d534SOlof Johansson addr, regs->nip, regs->link, code); 3270f642d61SMurilo Opsfelder Araujo 3280f642d61SMurilo Opsfelder Araujo print_vma_addr(KERN_CONT " in ", regs->nip); 3290f642d61SMurilo Opsfelder Araujo 3300f642d61SMurilo Opsfelder Araujo pr_cont("\n"); 331a99b9c5eSMurilo Opsfelder Araujo 332a99b9c5eSMurilo Opsfelder Araujo show_user_instructions(regs); 33314cf11afSPaul Mackerras } 334658b0f92SMurilo Opsfelder Araujo 3352c44ce28SEric W. Biederman static bool exception_common(int signr, struct pt_regs *regs, int code, 3362c44ce28SEric W. Biederman unsigned long addr) 337658b0f92SMurilo Opsfelder Araujo { 338658b0f92SMurilo Opsfelder Araujo if (!user_mode(regs)) { 339658b0f92SMurilo Opsfelder Araujo die("Exception in kernel mode", regs, signr); 3402c44ce28SEric W. Biederman return false; 341658b0f92SMurilo Opsfelder Araujo } 342658b0f92SMurilo Opsfelder Araujo 343658b0f92SMurilo Opsfelder Araujo show_signal_msg(signr, regs, code, addr); 34414cf11afSPaul Mackerras 345a3512b2dSBenjamin Herrenschmidt if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs)) 3469f2f79e3SBenjamin Herrenschmidt local_irq_enable(); 3479f2f79e3SBenjamin Herrenschmidt 34841ab5266SAnanth N Mavinakayanahalli current->thread.trap_nr = code; 349c5cc1f4dSThiago Jung Bauermann 350c5cc1f4dSThiago Jung Bauermann /* 351c5cc1f4dSThiago Jung Bauermann * Save all the pkey registers AMR/IAMR/UAMOR. Eg: Core dumps need 352c5cc1f4dSThiago Jung Bauermann * to capture the content, if the task gets killed. 353c5cc1f4dSThiago Jung Bauermann */ 354c5cc1f4dSThiago Jung Bauermann thread_pkey_regs_save(¤t->thread); 355c5cc1f4dSThiago Jung Bauermann 3562c44ce28SEric W. Biederman return true; 3572c44ce28SEric W. Biederman } 3582c44ce28SEric W. Biederman 3595d8fb8a5SEric W. Biederman void _exception_pkey(struct pt_regs *regs, unsigned long addr, int key) 3602c44ce28SEric W. Biederman { 3615d8fb8a5SEric W. Biederman if (!exception_common(SIGSEGV, regs, SEGV_PKUERR, addr)) 3622c44ce28SEric W. Biederman return; 3632c44ce28SEric W. Biederman 36477c70728SEric W. Biederman force_sig_pkuerr((void __user *) addr, key); 36514cf11afSPaul Mackerras } 36614cf11afSPaul Mackerras 36799cd1302SRam Pai void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr) 36899cd1302SRam Pai { 369c1c7c85cSEric W. Biederman if (!exception_common(signr, regs, code, addr)) 370c1c7c85cSEric W. Biederman return; 371c1c7c85cSEric W. Biederman 3722e1661d2SEric W. Biederman force_sig_fault(signr, code, (void __user *)addr); 37399cd1302SRam Pai } 37499cd1302SRam Pai 375ccd47702SNicholas Piggin /* 376ccd47702SNicholas Piggin * The interrupt architecture has a quirk in that the HV interrupts excluding 377ccd47702SNicholas Piggin * the NMIs (0x100 and 0x200) do not clear MSR[RI] at entry. The first thing 378ccd47702SNicholas Piggin * that an interrupt handler must do is save off a GPR into a scratch register, 379ccd47702SNicholas Piggin * and all interrupts on POWERNV (HV=1) use the HSPRG1 register as scratch. 380ccd47702SNicholas Piggin * Therefore an NMI can clobber an HV interrupt's live HSPRG1 without noticing 381ccd47702SNicholas Piggin * that it is non-reentrant, which leads to random data corruption. 382ccd47702SNicholas Piggin * 383ccd47702SNicholas Piggin * The solution is for NMI interrupts in HV mode to check if they originated 384ccd47702SNicholas Piggin * from these critical HV interrupt regions. If so, then mark them not 385ccd47702SNicholas Piggin * recoverable. 386ccd47702SNicholas Piggin * 387ccd47702SNicholas Piggin * An alternative would be for HV NMIs to use SPRG for scratch to avoid the 388ccd47702SNicholas Piggin * HSPRG1 clobber, however this would cause guest SPRG to be clobbered. Linux 389ccd47702SNicholas Piggin * guests should always have MSR[RI]=0 when its scratch SPRG is in use, so 390ccd47702SNicholas Piggin * that would work. However any other guest OS that may have the SPRG live 391ccd47702SNicholas Piggin * and MSR[RI]=1 could encounter silent corruption. 392ccd47702SNicholas Piggin * 393ccd47702SNicholas Piggin * Builds that do not support KVM could take this second option to increase 394ccd47702SNicholas Piggin * the recoverability of NMIs. 395ccd47702SNicholas Piggin */ 396ccd47702SNicholas Piggin void hv_nmi_check_nonrecoverable(struct pt_regs *regs) 397ccd47702SNicholas Piggin { 398ccd47702SNicholas Piggin #ifdef CONFIG_PPC_POWERNV 399ccd47702SNicholas Piggin unsigned long kbase = (unsigned long)_stext; 400ccd47702SNicholas Piggin unsigned long nip = regs->nip; 401ccd47702SNicholas Piggin 402ccd47702SNicholas Piggin if (!(regs->msr & MSR_RI)) 403ccd47702SNicholas Piggin return; 404ccd47702SNicholas Piggin if (!(regs->msr & MSR_HV)) 405ccd47702SNicholas Piggin return; 406ccd47702SNicholas Piggin if (regs->msr & MSR_PR) 407ccd47702SNicholas Piggin return; 408ccd47702SNicholas Piggin 409ccd47702SNicholas Piggin /* 410ccd47702SNicholas Piggin * Now test if the interrupt has hit a range that may be using 411ccd47702SNicholas Piggin * HSPRG1 without having RI=0 (i.e., an HSRR interrupt). The 412ccd47702SNicholas Piggin * problem ranges all run un-relocated. Test real and virt modes 413ccd47702SNicholas Piggin * at the same time by droping the high bit of the nip (virt mode 414ccd47702SNicholas Piggin * entry points still have the +0x4000 offset). 415ccd47702SNicholas Piggin */ 416ccd47702SNicholas Piggin nip &= ~0xc000000000000000ULL; 417ccd47702SNicholas Piggin if ((nip >= 0x500 && nip < 0x600) || (nip >= 0x4500 && nip < 0x4600)) 418ccd47702SNicholas Piggin goto nonrecoverable; 419ccd47702SNicholas Piggin if ((nip >= 0x980 && nip < 0xa00) || (nip >= 0x4980 && nip < 0x4a00)) 420ccd47702SNicholas Piggin goto nonrecoverable; 421ccd47702SNicholas Piggin if ((nip >= 0xe00 && nip < 0xec0) || (nip >= 0x4e00 && nip < 0x4ec0)) 422ccd47702SNicholas Piggin goto nonrecoverable; 423ccd47702SNicholas Piggin if ((nip >= 0xf80 && nip < 0xfa0) || (nip >= 0x4f80 && nip < 0x4fa0)) 424ccd47702SNicholas Piggin goto nonrecoverable; 425bd3524feSNicholas Piggin 426ccd47702SNicholas Piggin /* Trampoline code runs un-relocated so subtract kbase. */ 427bd3524feSNicholas Piggin if (nip >= (unsigned long)(start_real_trampolines - kbase) && 428bd3524feSNicholas Piggin nip < (unsigned long)(end_real_trampolines - kbase)) 429ccd47702SNicholas Piggin goto nonrecoverable; 430bd3524feSNicholas Piggin if (nip >= (unsigned long)(start_virt_trampolines - kbase) && 431bd3524feSNicholas Piggin nip < (unsigned long)(end_virt_trampolines - kbase)) 432ccd47702SNicholas Piggin goto nonrecoverable; 433ccd47702SNicholas Piggin return; 434ccd47702SNicholas Piggin 435ccd47702SNicholas Piggin nonrecoverable: 436ccd47702SNicholas Piggin regs->msr &= ~MSR_RI; 437ccd47702SNicholas Piggin #endif 438ccd47702SNicholas Piggin } 439ccd47702SNicholas Piggin 44014cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs) 44114cf11afSPaul Mackerras { 442cbf2ba95SNicholas Piggin unsigned long hsrr0, hsrr1; 443cbf2ba95SNicholas Piggin bool saved_hsrrs = false; 444bbbc8032SNicholas Piggin u8 ftrace_enabled = this_cpu_get_ftrace_enabled(); 445bbbc8032SNicholas Piggin 446bbbc8032SNicholas Piggin this_cpu_set_ftrace_enabled(0); 447cbf2ba95SNicholas Piggin 4482b4f3ac5SNicholas Piggin nmi_enter(); 4492b4f3ac5SNicholas Piggin 450cbf2ba95SNicholas Piggin /* 451cbf2ba95SNicholas Piggin * System reset can interrupt code where HSRRs are live and MSR[RI]=1. 452cbf2ba95SNicholas Piggin * The system reset interrupt itself may clobber HSRRs (e.g., to call 453cbf2ba95SNicholas Piggin * OPAL), so save them here and restore them before returning. 454cbf2ba95SNicholas Piggin * 455cbf2ba95SNicholas Piggin * Machine checks don't need to save HSRRs, as the real mode handler 456cbf2ba95SNicholas Piggin * is careful to avoid them, and the regular handler is not delivered 457cbf2ba95SNicholas Piggin * as an NMI. 458cbf2ba95SNicholas Piggin */ 459cbf2ba95SNicholas Piggin if (cpu_has_feature(CPU_FTR_HVMODE)) { 460cbf2ba95SNicholas Piggin hsrr0 = mfspr(SPRN_HSRR0); 461cbf2ba95SNicholas Piggin hsrr1 = mfspr(SPRN_HSRR1); 462cbf2ba95SNicholas Piggin saved_hsrrs = true; 463cbf2ba95SNicholas Piggin } 464cbf2ba95SNicholas Piggin 465ccd47702SNicholas Piggin hv_nmi_check_nonrecoverable(regs); 466ccd47702SNicholas Piggin 467ca41ad43SNicholas Piggin __this_cpu_inc(irq_stat.sreset_irqs); 468ca41ad43SNicholas Piggin 46914cf11afSPaul Mackerras /* See if any machine dependent calls */ 470c902be71SArnd Bergmann if (ppc_md.system_reset_exception) { 471c902be71SArnd Bergmann if (ppc_md.system_reset_exception(regs)) 472c4f3b52cSNicholas Piggin goto out; 473c902be71SArnd Bergmann } 47414cf11afSPaul Mackerras 4754388c9b3SNicholas Piggin if (debugger(regs)) 4764388c9b3SNicholas Piggin goto out; 4774388c9b3SNicholas Piggin 478e7ca44edSGanesh Goudar kmsg_dump(KMSG_DUMP_OOPS); 4794388c9b3SNicholas Piggin /* 4804388c9b3SNicholas Piggin * A system reset is a request to dump, so we always send 4814388c9b3SNicholas Piggin * it through the crashdump code (if fadump or kdump are 4824388c9b3SNicholas Piggin * registered). 4834388c9b3SNicholas Piggin */ 4844388c9b3SNicholas Piggin crash_fadump(regs, "System Reset"); 4854388c9b3SNicholas Piggin 4864388c9b3SNicholas Piggin crash_kexec(regs); 4874388c9b3SNicholas Piggin 4884388c9b3SNicholas Piggin /* 4894388c9b3SNicholas Piggin * We aren't the primary crash CPU. We need to send it 4904388c9b3SNicholas Piggin * to a holding pattern to avoid it ending up in the panic 4914388c9b3SNicholas Piggin * code. 4924388c9b3SNicholas Piggin */ 4934388c9b3SNicholas Piggin crash_kexec_secondary(regs); 4944388c9b3SNicholas Piggin 4954388c9b3SNicholas Piggin /* 4964388c9b3SNicholas Piggin * No debugger or crash dump registered, print logs then 4974388c9b3SNicholas Piggin * panic. 4984388c9b3SNicholas Piggin */ 4994552d128SNicholas Piggin die("System Reset", regs, SIGABRT); 5004388c9b3SNicholas Piggin 5014388c9b3SNicholas Piggin mdelay(2*MSEC_PER_SEC); /* Wait a little while for others to print */ 5024388c9b3SNicholas Piggin add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE); 5034388c9b3SNicholas Piggin nmi_panic(regs, "System Reset"); 50414cf11afSPaul Mackerras 505c4f3b52cSNicholas Piggin out: 506c4f3b52cSNicholas Piggin #ifdef CONFIG_PPC_BOOK3S_64 507c4f3b52cSNicholas Piggin BUG_ON(get_paca()->in_nmi == 0); 508c4f3b52cSNicholas Piggin if (get_paca()->in_nmi > 1) 509265d6e58SNicholas Piggin die("Unrecoverable nested System Reset", regs, SIGABRT); 510c4f3b52cSNicholas Piggin #endif 51114cf11afSPaul Mackerras /* Must die if the interrupt is not recoverable */ 51214cf11afSPaul Mackerras if (!(regs->msr & MSR_RI)) 513265d6e58SNicholas Piggin die("Unrecoverable System Reset", regs, SIGABRT); 51414cf11afSPaul Mackerras 515cbf2ba95SNicholas Piggin if (saved_hsrrs) { 516cbf2ba95SNicholas Piggin mtspr(SPRN_HSRR0, hsrr0); 517cbf2ba95SNicholas Piggin mtspr(SPRN_HSRR1, hsrr1); 518cbf2ba95SNicholas Piggin } 519cbf2ba95SNicholas Piggin 5202b4f3ac5SNicholas Piggin nmi_exit(); 5212b4f3ac5SNicholas Piggin 522bbbc8032SNicholas Piggin this_cpu_set_ftrace_enabled(ftrace_enabled); 523bbbc8032SNicholas Piggin 52414cf11afSPaul Mackerras /* What should we do here? We could issue a shutdown or hard reset. */ 52514cf11afSPaul Mackerras } 5261e9b4507SMahesh Salgaonkar 52714cf11afSPaul Mackerras /* 52814cf11afSPaul Mackerras * I/O accesses can cause machine checks on powermacs. 52914cf11afSPaul Mackerras * Check if the NIP corresponds to the address of a sync 53014cf11afSPaul Mackerras * instruction for which there is an entry in the exception 53114cf11afSPaul Mackerras * table. 53214cf11afSPaul Mackerras * -- paulus. 53314cf11afSPaul Mackerras */ 53414cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs) 53514cf11afSPaul Mackerras { 53668a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32 53714cf11afSPaul Mackerras unsigned long msr = regs->msr; 53814cf11afSPaul Mackerras const struct exception_table_entry *entry; 53914cf11afSPaul Mackerras unsigned int *nip = (unsigned int *)regs->nip; 54014cf11afSPaul Mackerras 54114cf11afSPaul Mackerras if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000))) 54214cf11afSPaul Mackerras && (entry = search_exception_tables(regs->nip)) != NULL) { 54314cf11afSPaul Mackerras /* 54414cf11afSPaul Mackerras * Check that it's a sync instruction, or somewhere 54514cf11afSPaul Mackerras * in the twi; isync; nop sequence that inb/inw/inl uses. 54614cf11afSPaul Mackerras * As the address is in the exception table 54714cf11afSPaul Mackerras * we should be able to read the instr there. 54814cf11afSPaul Mackerras * For the debug message, we look at the preceding 54914cf11afSPaul Mackerras * load or store. 55014cf11afSPaul Mackerras */ 551ddc6cd0dSChristophe Leroy if (*nip == PPC_INST_NOP) 55214cf11afSPaul Mackerras nip -= 2; 553ddc6cd0dSChristophe Leroy else if (*nip == PPC_INST_ISYNC) 55414cf11afSPaul Mackerras --nip; 555ddc6cd0dSChristophe Leroy if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) { 55614cf11afSPaul Mackerras unsigned int rb; 55714cf11afSPaul Mackerras 55814cf11afSPaul Mackerras --nip; 55914cf11afSPaul Mackerras rb = (*nip >> 11) & 0x1f; 56014cf11afSPaul Mackerras printk(KERN_DEBUG "%s bad port %lx at %p\n", 56114cf11afSPaul Mackerras (*nip & 0x100)? "OUT to": "IN from", 56214cf11afSPaul Mackerras regs->gpr[rb] - _IO_BASE, nip); 56314cf11afSPaul Mackerras regs->msr |= MSR_RI; 56461a92f70SNicholas Piggin regs->nip = extable_fixup(entry); 56514cf11afSPaul Mackerras return 1; 56614cf11afSPaul Mackerras } 56714cf11afSPaul Mackerras } 56868a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */ 56914cf11afSPaul Mackerras return 0; 57014cf11afSPaul Mackerras } 57114cf11afSPaul Mackerras 572172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS 57314cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception 57414cf11afSPaul Mackerras is in the ESR. */ 57514cf11afSPaul Mackerras #define get_reason(regs) ((regs)->dsisr) 57614cf11afSPaul Mackerras #define REASON_FP ESR_FP 57714cf11afSPaul Mackerras #define REASON_ILLEGAL (ESR_PIL | ESR_PUO) 57814cf11afSPaul Mackerras #define REASON_PRIVILEGED ESR_PPR 57914cf11afSPaul Mackerras #define REASON_TRAP ESR_PTR 5809409d2f9SJordan Niethe #define REASON_PREFIXED 0 5819409d2f9SJordan Niethe #define REASON_BOUNDARY 0 58214cf11afSPaul Mackerras 58314cf11afSPaul Mackerras /* single-step stuff */ 58451ae8d4aSBharat Bhushan #define single_stepping(regs) (current->thread.debug.dbcr0 & DBCR0_IC) 58551ae8d4aSBharat Bhushan #define clear_single_step(regs) (current->thread.debug.dbcr0 &= ~DBCR0_IC) 5860e524e76SMatt Evans #define clear_br_trace(regs) do {} while(0) 58714cf11afSPaul Mackerras #else 58814cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program 58914cf11afSPaul Mackerras exception is in the MSR. */ 59014cf11afSPaul Mackerras #define get_reason(regs) ((regs)->msr) 591d30a5a52SMichael Ellerman #define REASON_TM SRR1_PROGTM 592d30a5a52SMichael Ellerman #define REASON_FP SRR1_PROGFPE 593d30a5a52SMichael Ellerman #define REASON_ILLEGAL SRR1_PROGILL 594d30a5a52SMichael Ellerman #define REASON_PRIVILEGED SRR1_PROGPRIV 595d30a5a52SMichael Ellerman #define REASON_TRAP SRR1_PROGTRAP 5969409d2f9SJordan Niethe #define REASON_PREFIXED SRR1_PREFIXED 5979409d2f9SJordan Niethe #define REASON_BOUNDARY SRR1_BOUNDARY 59814cf11afSPaul Mackerras 59914cf11afSPaul Mackerras #define single_stepping(regs) ((regs)->msr & MSR_SE) 60014cf11afSPaul Mackerras #define clear_single_step(regs) ((regs)->msr &= ~MSR_SE) 6010e524e76SMatt Evans #define clear_br_trace(regs) ((regs)->msr &= ~MSR_BE) 60214cf11afSPaul Mackerras #endif 60314cf11afSPaul Mackerras 6049409d2f9SJordan Niethe #define inst_length(reason) (((reason) & REASON_PREFIXED) ? 8 : 4) 6059409d2f9SJordan Niethe 6060d0935b3SMichael Ellerman #if defined(CONFIG_E500) 607fe04b112SScott Wood int machine_check_e500mc(struct pt_regs *regs) 608fe04b112SScott Wood { 609fe04b112SScott Wood unsigned long mcsr = mfspr(SPRN_MCSR); 610a4e89ffbSMatt Weber unsigned long pvr = mfspr(SPRN_PVR); 611fe04b112SScott Wood unsigned long reason = mcsr; 612fe04b112SScott Wood int recoverable = 1; 613fe04b112SScott Wood 61482a9a480SScott Wood if (reason & MCSR_LD) { 615cce1f106SShaohui Xie recoverable = fsl_rio_mcheck_exception(regs); 616cce1f106SShaohui Xie if (recoverable == 1) 617cce1f106SShaohui Xie goto silent_out; 618cce1f106SShaohui Xie } 619cce1f106SShaohui Xie 620fe04b112SScott Wood printk("Machine check in kernel mode.\n"); 621fe04b112SScott Wood printk("Caused by (from MCSR=%lx): ", reason); 622fe04b112SScott Wood 623fe04b112SScott Wood if (reason & MCSR_MCP) 624422123ccSChristophe Leroy pr_cont("Machine Check Signal\n"); 625fe04b112SScott Wood 626fe04b112SScott Wood if (reason & MCSR_ICPERR) { 627422123ccSChristophe Leroy pr_cont("Instruction Cache Parity Error\n"); 628fe04b112SScott Wood 629fe04b112SScott Wood /* 630fe04b112SScott Wood * This is recoverable by invalidating the i-cache. 631fe04b112SScott Wood */ 632fe04b112SScott Wood mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI); 633fe04b112SScott Wood while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI) 634fe04b112SScott Wood ; 635fe04b112SScott Wood 636fe04b112SScott Wood /* 637fe04b112SScott Wood * This will generally be accompanied by an instruction 638fe04b112SScott Wood * fetch error report -- only treat MCSR_IF as fatal 639fe04b112SScott Wood * if it wasn't due to an L1 parity error. 640fe04b112SScott Wood */ 641fe04b112SScott Wood reason &= ~MCSR_IF; 642fe04b112SScott Wood } 643fe04b112SScott Wood 644fe04b112SScott Wood if (reason & MCSR_DCPERR_MC) { 645422123ccSChristophe Leroy pr_cont("Data Cache Parity Error\n"); 64637caf9f2SKumar Gala 64737caf9f2SKumar Gala /* 64837caf9f2SKumar Gala * In write shadow mode we auto-recover from the error, but it 64937caf9f2SKumar Gala * may still get logged and cause a machine check. We should 65037caf9f2SKumar Gala * only treat the non-write shadow case as non-recoverable. 65137caf9f2SKumar Gala */ 652a4e89ffbSMatt Weber /* On e6500 core, L1 DCWS (Data cache write shadow mode) bit 653a4e89ffbSMatt Weber * is not implemented but L1 data cache always runs in write 654a4e89ffbSMatt Weber * shadow mode. Hence on data cache parity errors HW will 655a4e89ffbSMatt Weber * automatically invalidate the L1 Data Cache. 656a4e89ffbSMatt Weber */ 657a4e89ffbSMatt Weber if (PVR_VER(pvr) != PVR_VER_E6500) { 65837caf9f2SKumar Gala if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS)) 659fe04b112SScott Wood recoverable = 0; 660fe04b112SScott Wood } 661a4e89ffbSMatt Weber } 662fe04b112SScott Wood 663fe04b112SScott Wood if (reason & MCSR_L2MMU_MHIT) { 664422123ccSChristophe Leroy pr_cont("Hit on multiple TLB entries\n"); 665fe04b112SScott Wood recoverable = 0; 666fe04b112SScott Wood } 667fe04b112SScott Wood 668fe04b112SScott Wood if (reason & MCSR_NMI) 669422123ccSChristophe Leroy pr_cont("Non-maskable interrupt\n"); 670fe04b112SScott Wood 671fe04b112SScott Wood if (reason & MCSR_IF) { 672422123ccSChristophe Leroy pr_cont("Instruction Fetch Error Report\n"); 673fe04b112SScott Wood recoverable = 0; 674fe04b112SScott Wood } 675fe04b112SScott Wood 676fe04b112SScott Wood if (reason & MCSR_LD) { 677422123ccSChristophe Leroy pr_cont("Load Error Report\n"); 678fe04b112SScott Wood recoverable = 0; 679fe04b112SScott Wood } 680fe04b112SScott Wood 681fe04b112SScott Wood if (reason & MCSR_ST) { 682422123ccSChristophe Leroy pr_cont("Store Error Report\n"); 683fe04b112SScott Wood recoverable = 0; 684fe04b112SScott Wood } 685fe04b112SScott Wood 686fe04b112SScott Wood if (reason & MCSR_LDG) { 687422123ccSChristophe Leroy pr_cont("Guarded Load Error Report\n"); 688fe04b112SScott Wood recoverable = 0; 689fe04b112SScott Wood } 690fe04b112SScott Wood 691fe04b112SScott Wood if (reason & MCSR_TLBSYNC) 692422123ccSChristophe Leroy pr_cont("Simultaneous tlbsync operations\n"); 693fe04b112SScott Wood 694fe04b112SScott Wood if (reason & MCSR_BSL2_ERR) { 695422123ccSChristophe Leroy pr_cont("Level 2 Cache Error\n"); 696fe04b112SScott Wood recoverable = 0; 697fe04b112SScott Wood } 698fe04b112SScott Wood 699fe04b112SScott Wood if (reason & MCSR_MAV) { 700fe04b112SScott Wood u64 addr; 701fe04b112SScott Wood 702fe04b112SScott Wood addr = mfspr(SPRN_MCAR); 703fe04b112SScott Wood addr |= (u64)mfspr(SPRN_MCARU) << 32; 704fe04b112SScott Wood 705422123ccSChristophe Leroy pr_cont("Machine Check %s Address: %#llx\n", 706fe04b112SScott Wood reason & MCSR_MEA ? "Effective" : "Physical", addr); 707fe04b112SScott Wood } 708fe04b112SScott Wood 709cce1f106SShaohui Xie silent_out: 710fe04b112SScott Wood mtspr(SPRN_MCSR, mcsr); 711fe04b112SScott Wood return mfspr(SPRN_MCSR) == 0 && recoverable; 712fe04b112SScott Wood } 713fe04b112SScott Wood 71447c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs) 71547c0bd1aSBenjamin Herrenschmidt { 71642bff234SMichael Ellerman unsigned long reason = mfspr(SPRN_MCSR); 71747c0bd1aSBenjamin Herrenschmidt 718cce1f106SShaohui Xie if (reason & MCSR_BUS_RBERR) { 719cce1f106SShaohui Xie if (fsl_rio_mcheck_exception(regs)) 720cce1f106SShaohui Xie return 1; 7214e0e3435SHongtao Jia if (fsl_pci_mcheck_exception(regs)) 7224e0e3435SHongtao Jia return 1; 723cce1f106SShaohui Xie } 724cce1f106SShaohui Xie 72514cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 72614cf11afSPaul Mackerras printk("Caused by (from MCSR=%lx): ", reason); 72714cf11afSPaul Mackerras 72814cf11afSPaul Mackerras if (reason & MCSR_MCP) 729422123ccSChristophe Leroy pr_cont("Machine Check Signal\n"); 73014cf11afSPaul Mackerras if (reason & MCSR_ICPERR) 731422123ccSChristophe Leroy pr_cont("Instruction Cache Parity Error\n"); 73214cf11afSPaul Mackerras if (reason & MCSR_DCP_PERR) 733422123ccSChristophe Leroy pr_cont("Data Cache Push Parity Error\n"); 73414cf11afSPaul Mackerras if (reason & MCSR_DCPERR) 735422123ccSChristophe Leroy pr_cont("Data Cache Parity Error\n"); 73614cf11afSPaul Mackerras if (reason & MCSR_BUS_IAERR) 737422123ccSChristophe Leroy pr_cont("Bus - Instruction Address Error\n"); 73814cf11afSPaul Mackerras if (reason & MCSR_BUS_RAERR) 739422123ccSChristophe Leroy pr_cont("Bus - Read Address Error\n"); 74014cf11afSPaul Mackerras if (reason & MCSR_BUS_WAERR) 741422123ccSChristophe Leroy pr_cont("Bus - Write Address Error\n"); 74214cf11afSPaul Mackerras if (reason & MCSR_BUS_IBERR) 743422123ccSChristophe Leroy pr_cont("Bus - Instruction Data Error\n"); 74414cf11afSPaul Mackerras if (reason & MCSR_BUS_RBERR) 745422123ccSChristophe Leroy pr_cont("Bus - Read Data Bus Error\n"); 74614cf11afSPaul Mackerras if (reason & MCSR_BUS_WBERR) 747422123ccSChristophe Leroy pr_cont("Bus - Write Data Bus Error\n"); 74814cf11afSPaul Mackerras if (reason & MCSR_BUS_IPERR) 749422123ccSChristophe Leroy pr_cont("Bus - Instruction Parity Error\n"); 75014cf11afSPaul Mackerras if (reason & MCSR_BUS_RPERR) 751422123ccSChristophe Leroy pr_cont("Bus - Read Parity Error\n"); 75247c0bd1aSBenjamin Herrenschmidt 75347c0bd1aSBenjamin Herrenschmidt return 0; 75447c0bd1aSBenjamin Herrenschmidt } 7554490c06bSKumar Gala 7564490c06bSKumar Gala int machine_check_generic(struct pt_regs *regs) 7574490c06bSKumar Gala { 7584490c06bSKumar Gala return 0; 7594490c06bSKumar Gala } 76014cf11afSPaul Mackerras #elif defined(CONFIG_E200) 76147c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs) 76247c0bd1aSBenjamin Herrenschmidt { 76342bff234SMichael Ellerman unsigned long reason = mfspr(SPRN_MCSR); 76447c0bd1aSBenjamin Herrenschmidt 76514cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 76614cf11afSPaul Mackerras printk("Caused by (from MCSR=%lx): ", reason); 76714cf11afSPaul Mackerras 76814cf11afSPaul Mackerras if (reason & MCSR_MCP) 769422123ccSChristophe Leroy pr_cont("Machine Check Signal\n"); 77014cf11afSPaul Mackerras if (reason & MCSR_CP_PERR) 771422123ccSChristophe Leroy pr_cont("Cache Push Parity Error\n"); 77214cf11afSPaul Mackerras if (reason & MCSR_CPERR) 773422123ccSChristophe Leroy pr_cont("Cache Parity Error\n"); 77414cf11afSPaul Mackerras if (reason & MCSR_EXCP_ERR) 775422123ccSChristophe Leroy pr_cont("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n"); 77614cf11afSPaul Mackerras if (reason & MCSR_BUS_IRERR) 777422123ccSChristophe Leroy pr_cont("Bus - Read Bus Error on instruction fetch\n"); 77814cf11afSPaul Mackerras if (reason & MCSR_BUS_DRERR) 779422123ccSChristophe Leroy pr_cont("Bus - Read Bus Error on data load\n"); 78014cf11afSPaul Mackerras if (reason & MCSR_BUS_WRERR) 781422123ccSChristophe Leroy pr_cont("Bus - Write Bus Error on buffered store or cache line push\n"); 78247c0bd1aSBenjamin Herrenschmidt 78347c0bd1aSBenjamin Herrenschmidt return 0; 78447c0bd1aSBenjamin Herrenschmidt } 7857f3f819eSMichael Ellerman #elif defined(CONFIG_PPC32) 78647c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs) 78747c0bd1aSBenjamin Herrenschmidt { 78842bff234SMichael Ellerman unsigned long reason = regs->msr; 78947c0bd1aSBenjamin Herrenschmidt 79014cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 79114cf11afSPaul Mackerras printk("Caused by (from SRR1=%lx): ", reason); 79214cf11afSPaul Mackerras switch (reason & 0x601F0000) { 79314cf11afSPaul Mackerras case 0x80000: 794422123ccSChristophe Leroy pr_cont("Machine check signal\n"); 79514cf11afSPaul Mackerras break; 79614cf11afSPaul Mackerras case 0x40000: 79714cf11afSPaul Mackerras case 0x140000: /* 7450 MSS error and TEA */ 798422123ccSChristophe Leroy pr_cont("Transfer error ack signal\n"); 79914cf11afSPaul Mackerras break; 80014cf11afSPaul Mackerras case 0x20000: 801422123ccSChristophe Leroy pr_cont("Data parity error signal\n"); 80214cf11afSPaul Mackerras break; 80314cf11afSPaul Mackerras case 0x10000: 804422123ccSChristophe Leroy pr_cont("Address parity error signal\n"); 80514cf11afSPaul Mackerras break; 80614cf11afSPaul Mackerras case 0x20000000: 807422123ccSChristophe Leroy pr_cont("L1 Data Cache error\n"); 80814cf11afSPaul Mackerras break; 80914cf11afSPaul Mackerras case 0x40000000: 810422123ccSChristophe Leroy pr_cont("L1 Instruction Cache error\n"); 81114cf11afSPaul Mackerras break; 81214cf11afSPaul Mackerras case 0x00100000: 813422123ccSChristophe Leroy pr_cont("L2 data cache parity error\n"); 81414cf11afSPaul Mackerras break; 81514cf11afSPaul Mackerras default: 816422123ccSChristophe Leroy pr_cont("Unknown values in msr\n"); 81714cf11afSPaul Mackerras } 81875918a4bSOlof Johansson return 0; 81975918a4bSOlof Johansson } 82047c0bd1aSBenjamin Herrenschmidt #endif /* everything else */ 82175918a4bSOlof Johansson 82275918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs) 82375918a4bSOlof Johansson { 82475918a4bSOlof Johansson int recover = 0; 82569ea03b5SPeter Zijlstra 826116ac378SNicholas Piggin /* 827116ac378SNicholas Piggin * BOOK3S_64 does not call this handler as a non-maskable interrupt 828116ac378SNicholas Piggin * (it uses its own early real-mode handler to handle the MCE proper 829116ac378SNicholas Piggin * and then raises irq_work to call this handler when interrupts are 8307ae77150SLinus Torvalds * enabled). 8317ae77150SLinus Torvalds * 8327ae77150SLinus Torvalds * This is silly. The BOOK3S_64 should just call a different function 8337ae77150SLinus Torvalds * rather than expecting semantics to magically change. Something 8347ae77150SLinus Torvalds * like 'non_nmi_machine_check_exception()', perhaps? 835116ac378SNicholas Piggin */ 8367ae77150SLinus Torvalds const bool nmi = !IS_ENABLED(CONFIG_PPC_BOOK3S_64); 8377ae77150SLinus Torvalds 8387ae77150SLinus Torvalds if (nmi) nmi_enter(); 83975918a4bSOlof Johansson 84069111bacSChristoph Lameter __this_cpu_inc(irq_stat.mce_exceptions); 84189713ed1SAnton Blanchard 842d93b0ac0SMahesh Salgaonkar add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE); 843d93b0ac0SMahesh Salgaonkar 84447c0bd1aSBenjamin Herrenschmidt /* See if any machine dependent calls. In theory, we would want 84547c0bd1aSBenjamin Herrenschmidt * to call the CPU first, and call the ppc_md. one if the CPU 84647c0bd1aSBenjamin Herrenschmidt * one returns a positive number. However there is existing code 84747c0bd1aSBenjamin Herrenschmidt * that assumes the board gets a first chance, so let's keep it 84847c0bd1aSBenjamin Herrenschmidt * that way for now and fix things later. --BenH. 84947c0bd1aSBenjamin Herrenschmidt */ 85075918a4bSOlof Johansson if (ppc_md.machine_check_exception) 85175918a4bSOlof Johansson recover = ppc_md.machine_check_exception(regs); 85247c0bd1aSBenjamin Herrenschmidt else if (cur_cpu_spec->machine_check) 85347c0bd1aSBenjamin Herrenschmidt recover = cur_cpu_spec->machine_check(regs); 85475918a4bSOlof Johansson 85547c0bd1aSBenjamin Herrenschmidt if (recover > 0) 856ba12eedeSLi Zhong goto bail; 85775918a4bSOlof Johansson 858a443506bSAnton Blanchard if (debugger_fault_handler(regs)) 859ba12eedeSLi Zhong goto bail; 86075918a4bSOlof Johansson 86175918a4bSOlof Johansson if (check_io_access(regs)) 862ba12eedeSLi Zhong goto bail; 86375918a4bSOlof Johansson 8647ae77150SLinus Torvalds if (nmi) nmi_exit(); 865daf00ae7SChristophe Leroy 866daf00ae7SChristophe Leroy die("Machine check", regs, SIGBUS); 867daf00ae7SChristophe Leroy 8680bbea75cSChristophe Leroy /* Must die if the interrupt is not recoverable */ 8690bbea75cSChristophe Leroy if (!(regs->msr & MSR_RI)) 870265d6e58SNicholas Piggin die("Unrecoverable Machine check", regs, SIGBUS); 8710bbea75cSChristophe Leroy 872daf00ae7SChristophe Leroy return; 873daf00ae7SChristophe Leroy 874ba12eedeSLi Zhong bail: 8757ae77150SLinus Torvalds if (nmi) nmi_exit(); 87614cf11afSPaul Mackerras } 87714cf11afSPaul Mackerras 87814cf11afSPaul Mackerras void SMIException(struct pt_regs *regs) 87914cf11afSPaul Mackerras { 88014cf11afSPaul Mackerras die("System Management Interrupt", regs, SIGABRT); 88114cf11afSPaul Mackerras } 88214cf11afSPaul Mackerras 8835080332cSMichael Neuling #ifdef CONFIG_VSX 8845080332cSMichael Neuling static void p9_hmi_special_emu(struct pt_regs *regs) 8855080332cSMichael Neuling { 8865080332cSMichael Neuling unsigned int ra, rb, t, i, sel, instr, rc; 8875080332cSMichael Neuling const void __user *addr; 8881da4a027SMichael Neuling u8 vbuf[16] __aligned(16), *vdst; 8895080332cSMichael Neuling unsigned long ea, msr, msr_mask; 8905080332cSMichael Neuling bool swap; 8915080332cSMichael Neuling 8925080332cSMichael Neuling if (__get_user_inatomic(instr, (unsigned int __user *)regs->nip)) 8935080332cSMichael Neuling return; 8945080332cSMichael Neuling 8955080332cSMichael Neuling /* 8965080332cSMichael Neuling * lxvb16x opcode: 0x7c0006d8 8975080332cSMichael Neuling * lxvd2x opcode: 0x7c000698 8985080332cSMichael Neuling * lxvh8x opcode: 0x7c000658 8995080332cSMichael Neuling * lxvw4x opcode: 0x7c000618 9005080332cSMichael Neuling */ 9015080332cSMichael Neuling if ((instr & 0xfc00073e) != 0x7c000618) { 9025080332cSMichael Neuling pr_devel("HMI vec emu: not vector CI %i:%s[%d] nip=%016lx" 9035080332cSMichael Neuling " instr=%08x\n", 9045080332cSMichael Neuling smp_processor_id(), current->comm, current->pid, 9055080332cSMichael Neuling regs->nip, instr); 9065080332cSMichael Neuling return; 9075080332cSMichael Neuling } 9085080332cSMichael Neuling 9095080332cSMichael Neuling /* Grab vector registers into the task struct */ 9105080332cSMichael Neuling msr = regs->msr; /* Grab msr before we flush the bits */ 9115080332cSMichael Neuling flush_vsx_to_thread(current); 9125080332cSMichael Neuling enable_kernel_altivec(); 9135080332cSMichael Neuling 9145080332cSMichael Neuling /* 9155080332cSMichael Neuling * Is userspace running with a different endian (this is rare but 9165080332cSMichael Neuling * not impossible) 9175080332cSMichael Neuling */ 9185080332cSMichael Neuling swap = (msr & MSR_LE) != (MSR_KERNEL & MSR_LE); 9195080332cSMichael Neuling 9205080332cSMichael Neuling /* Decode the instruction */ 9215080332cSMichael Neuling ra = (instr >> 16) & 0x1f; 9225080332cSMichael Neuling rb = (instr >> 11) & 0x1f; 9235080332cSMichael Neuling t = (instr >> 21) & 0x1f; 9245080332cSMichael Neuling if (instr & 1) 9255080332cSMichael Neuling vdst = (u8 *)¤t->thread.vr_state.vr[t]; 9265080332cSMichael Neuling else 9275080332cSMichael Neuling vdst = (u8 *)¤t->thread.fp_state.fpr[t][0]; 9285080332cSMichael Neuling 9295080332cSMichael Neuling /* Grab the vector address */ 9305080332cSMichael Neuling ea = regs->gpr[rb] + (ra ? regs->gpr[ra] : 0); 9315080332cSMichael Neuling if (is_32bit_task()) 9325080332cSMichael Neuling ea &= 0xfffffffful; 9335080332cSMichael Neuling addr = (__force const void __user *)ea; 9345080332cSMichael Neuling 9355080332cSMichael Neuling /* Check it */ 93696d4f267SLinus Torvalds if (!access_ok(addr, 16)) { 9375080332cSMichael Neuling pr_devel("HMI vec emu: bad access %i:%s[%d] nip=%016lx" 9385080332cSMichael Neuling " instr=%08x addr=%016lx\n", 9395080332cSMichael Neuling smp_processor_id(), current->comm, current->pid, 9405080332cSMichael Neuling regs->nip, instr, (unsigned long)addr); 9415080332cSMichael Neuling return; 9425080332cSMichael Neuling } 9435080332cSMichael Neuling 9445080332cSMichael Neuling /* Read the vector */ 9455080332cSMichael Neuling rc = 0; 9465080332cSMichael Neuling if ((unsigned long)addr & 0xfUL) 9475080332cSMichael Neuling /* unaligned case */ 9485080332cSMichael Neuling rc = __copy_from_user_inatomic(vbuf, addr, 16); 9495080332cSMichael Neuling else 9505080332cSMichael Neuling __get_user_atomic_128_aligned(vbuf, addr, rc); 9515080332cSMichael Neuling if (rc) { 9525080332cSMichael Neuling pr_devel("HMI vec emu: page fault %i:%s[%d] nip=%016lx" 9535080332cSMichael Neuling " instr=%08x addr=%016lx\n", 9545080332cSMichael Neuling smp_processor_id(), current->comm, current->pid, 9555080332cSMichael Neuling regs->nip, instr, (unsigned long)addr); 9565080332cSMichael Neuling return; 9575080332cSMichael Neuling } 9585080332cSMichael Neuling 9595080332cSMichael Neuling pr_devel("HMI vec emu: emulated vector CI %i:%s[%d] nip=%016lx" 9605080332cSMichael Neuling " instr=%08x addr=%016lx\n", 9615080332cSMichael Neuling smp_processor_id(), current->comm, current->pid, regs->nip, 9625080332cSMichael Neuling instr, (unsigned long) addr); 9635080332cSMichael Neuling 9645080332cSMichael Neuling /* Grab instruction "selector" */ 9655080332cSMichael Neuling sel = (instr >> 6) & 3; 9665080332cSMichael Neuling 9675080332cSMichael Neuling /* 9685080332cSMichael Neuling * Check to make sure the facility is actually enabled. This 9695080332cSMichael Neuling * could happen if we get a false positive hit. 9705080332cSMichael Neuling * 9715080332cSMichael Neuling * lxvd2x/lxvw4x always check MSR VSX sel = 0,2 9725080332cSMichael Neuling * lxvh8x/lxvb16x check MSR VSX or VEC depending on VSR used sel = 1,3 9735080332cSMichael Neuling */ 9745080332cSMichael Neuling msr_mask = MSR_VSX; 9755080332cSMichael Neuling if ((sel & 1) && (instr & 1)) /* lxvh8x & lxvb16x + VSR >= 32 */ 9765080332cSMichael Neuling msr_mask = MSR_VEC; 9775080332cSMichael Neuling if (!(msr & msr_mask)) { 9785080332cSMichael Neuling pr_devel("HMI vec emu: MSR fac clear %i:%s[%d] nip=%016lx" 9795080332cSMichael Neuling " instr=%08x msr:%016lx\n", 9805080332cSMichael Neuling smp_processor_id(), current->comm, current->pid, 9815080332cSMichael Neuling regs->nip, instr, msr); 9825080332cSMichael Neuling return; 9835080332cSMichael Neuling } 9845080332cSMichael Neuling 9855080332cSMichael Neuling /* Do logging here before we modify sel based on endian */ 9865080332cSMichael Neuling switch (sel) { 9875080332cSMichael Neuling case 0: /* lxvw4x */ 9885080332cSMichael Neuling PPC_WARN_EMULATED(lxvw4x, regs); 9895080332cSMichael Neuling break; 9905080332cSMichael Neuling case 1: /* lxvh8x */ 9915080332cSMichael Neuling PPC_WARN_EMULATED(lxvh8x, regs); 9925080332cSMichael Neuling break; 9935080332cSMichael Neuling case 2: /* lxvd2x */ 9945080332cSMichael Neuling PPC_WARN_EMULATED(lxvd2x, regs); 9955080332cSMichael Neuling break; 9965080332cSMichael Neuling case 3: /* lxvb16x */ 9975080332cSMichael Neuling PPC_WARN_EMULATED(lxvb16x, regs); 9985080332cSMichael Neuling break; 9995080332cSMichael Neuling } 10005080332cSMichael Neuling 10015080332cSMichael Neuling #ifdef __LITTLE_ENDIAN__ 10025080332cSMichael Neuling /* 10035080332cSMichael Neuling * An LE kernel stores the vector in the task struct as an LE 10045080332cSMichael Neuling * byte array (effectively swapping both the components and 10055080332cSMichael Neuling * the content of the components). Those instructions expect 10065080332cSMichael Neuling * the components to remain in ascending address order, so we 10075080332cSMichael Neuling * swap them back. 10085080332cSMichael Neuling * 10095080332cSMichael Neuling * If we are running a BE user space, the expectation is that 10105080332cSMichael Neuling * of a simple memcpy, so forcing the emulation to look like 10115080332cSMichael Neuling * a lxvb16x should do the trick. 10125080332cSMichael Neuling */ 10135080332cSMichael Neuling if (swap) 10145080332cSMichael Neuling sel = 3; 10155080332cSMichael Neuling 10165080332cSMichael Neuling switch (sel) { 10175080332cSMichael Neuling case 0: /* lxvw4x */ 10185080332cSMichael Neuling for (i = 0; i < 4; i++) 10195080332cSMichael Neuling ((u32 *)vdst)[i] = ((u32 *)vbuf)[3-i]; 10205080332cSMichael Neuling break; 10215080332cSMichael Neuling case 1: /* lxvh8x */ 10225080332cSMichael Neuling for (i = 0; i < 8; i++) 10235080332cSMichael Neuling ((u16 *)vdst)[i] = ((u16 *)vbuf)[7-i]; 10245080332cSMichael Neuling break; 10255080332cSMichael Neuling case 2: /* lxvd2x */ 10265080332cSMichael Neuling for (i = 0; i < 2; i++) 10275080332cSMichael Neuling ((u64 *)vdst)[i] = ((u64 *)vbuf)[1-i]; 10285080332cSMichael Neuling break; 10295080332cSMichael Neuling case 3: /* lxvb16x */ 10305080332cSMichael Neuling for (i = 0; i < 16; i++) 10315080332cSMichael Neuling vdst[i] = vbuf[15-i]; 10325080332cSMichael Neuling break; 10335080332cSMichael Neuling } 10345080332cSMichael Neuling #else /* __LITTLE_ENDIAN__ */ 10355080332cSMichael Neuling /* On a big endian kernel, a BE userspace only needs a memcpy */ 10365080332cSMichael Neuling if (!swap) 10375080332cSMichael Neuling sel = 3; 10385080332cSMichael Neuling 10395080332cSMichael Neuling /* Otherwise, we need to swap the content of the components */ 10405080332cSMichael Neuling switch (sel) { 10415080332cSMichael Neuling case 0: /* lxvw4x */ 10425080332cSMichael Neuling for (i = 0; i < 4; i++) 10435080332cSMichael Neuling ((u32 *)vdst)[i] = cpu_to_le32(((u32 *)vbuf)[i]); 10445080332cSMichael Neuling break; 10455080332cSMichael Neuling case 1: /* lxvh8x */ 10465080332cSMichael Neuling for (i = 0; i < 8; i++) 10475080332cSMichael Neuling ((u16 *)vdst)[i] = cpu_to_le16(((u16 *)vbuf)[i]); 10485080332cSMichael Neuling break; 10495080332cSMichael Neuling case 2: /* lxvd2x */ 10505080332cSMichael Neuling for (i = 0; i < 2; i++) 10515080332cSMichael Neuling ((u64 *)vdst)[i] = cpu_to_le64(((u64 *)vbuf)[i]); 10525080332cSMichael Neuling break; 10535080332cSMichael Neuling case 3: /* lxvb16x */ 10545080332cSMichael Neuling memcpy(vdst, vbuf, 16); 10555080332cSMichael Neuling break; 10565080332cSMichael Neuling } 10575080332cSMichael Neuling #endif /* !__LITTLE_ENDIAN__ */ 10585080332cSMichael Neuling 10595080332cSMichael Neuling /* Go to next instruction */ 10605080332cSMichael Neuling regs->nip += 4; 10615080332cSMichael Neuling } 10625080332cSMichael Neuling #endif /* CONFIG_VSX */ 10635080332cSMichael Neuling 10640869b6fdSMahesh Salgaonkar void handle_hmi_exception(struct pt_regs *regs) 10650869b6fdSMahesh Salgaonkar { 10660869b6fdSMahesh Salgaonkar struct pt_regs *old_regs; 10670869b6fdSMahesh Salgaonkar 10680869b6fdSMahesh Salgaonkar old_regs = set_irq_regs(regs); 10690869b6fdSMahesh Salgaonkar irq_enter(); 10700869b6fdSMahesh Salgaonkar 10715080332cSMichael Neuling #ifdef CONFIG_VSX 10725080332cSMichael Neuling /* Real mode flagged P9 special emu is needed */ 10735080332cSMichael Neuling if (local_paca->hmi_p9_special_emu) { 10745080332cSMichael Neuling local_paca->hmi_p9_special_emu = 0; 10755080332cSMichael Neuling 10765080332cSMichael Neuling /* 10775080332cSMichael Neuling * We don't want to take page faults while doing the 10785080332cSMichael Neuling * emulation, we just replay the instruction if necessary. 10795080332cSMichael Neuling */ 10805080332cSMichael Neuling pagefault_disable(); 10815080332cSMichael Neuling p9_hmi_special_emu(regs); 10825080332cSMichael Neuling pagefault_enable(); 10835080332cSMichael Neuling } 10845080332cSMichael Neuling #endif /* CONFIG_VSX */ 10855080332cSMichael Neuling 10860869b6fdSMahesh Salgaonkar if (ppc_md.handle_hmi_exception) 10870869b6fdSMahesh Salgaonkar ppc_md.handle_hmi_exception(regs); 10880869b6fdSMahesh Salgaonkar 10890869b6fdSMahesh Salgaonkar irq_exit(); 10900869b6fdSMahesh Salgaonkar set_irq_regs(old_regs); 10910869b6fdSMahesh Salgaonkar } 10920869b6fdSMahesh Salgaonkar 1093dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs) 109414cf11afSPaul Mackerras { 1095ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1096ba12eedeSLi Zhong 109714cf11afSPaul Mackerras printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n", 109814cf11afSPaul Mackerras regs->nip, regs->msr, regs->trap); 109914cf11afSPaul Mackerras 1100e821fa42SEric W. Biederman _exception(SIGTRAP, regs, TRAP_UNK, 0); 1101ba12eedeSLi Zhong 1102ba12eedeSLi Zhong exception_exit(prev_state); 110314cf11afSPaul Mackerras } 110414cf11afSPaul Mackerras 1105dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs) 110614cf11afSPaul Mackerras { 1107ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1108ba12eedeSLi Zhong 110914cf11afSPaul Mackerras if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5, 111014cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 1111ba12eedeSLi Zhong goto bail; 111214cf11afSPaul Mackerras if (debugger_iabr_match(regs)) 1113ba12eedeSLi Zhong goto bail; 111414cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); 1115ba12eedeSLi Zhong 1116ba12eedeSLi Zhong bail: 1117ba12eedeSLi Zhong exception_exit(prev_state); 111814cf11afSPaul Mackerras } 111914cf11afSPaul Mackerras 112014cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs) 112114cf11afSPaul Mackerras { 1122e821fa42SEric W. Biederman _exception(SIGTRAP, regs, TRAP_UNK, 0); 112314cf11afSPaul Mackerras } 112414cf11afSPaul Mackerras 112503465f89SNicholas Piggin void single_step_exception(struct pt_regs *regs) 112614cf11afSPaul Mackerras { 1127ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1128ba12eedeSLi Zhong 11292538c2d0SK.Prasad clear_single_step(regs); 11300e524e76SMatt Evans clear_br_trace(regs); 113114cf11afSPaul Mackerras 11326cc89badSNaveen N. Rao if (kprobe_post_handler(regs)) 11336cc89badSNaveen N. Rao return; 11346cc89badSNaveen N. Rao 113514cf11afSPaul Mackerras if (notify_die(DIE_SSTEP, "single_step", regs, 5, 113614cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 1137ba12eedeSLi Zhong goto bail; 113814cf11afSPaul Mackerras if (debugger_sstep(regs)) 1139ba12eedeSLi Zhong goto bail; 114014cf11afSPaul Mackerras 114114cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); 1142ba12eedeSLi Zhong 1143ba12eedeSLi Zhong bail: 1144ba12eedeSLi Zhong exception_exit(prev_state); 114514cf11afSPaul Mackerras } 114603465f89SNicholas Piggin NOKPROBE_SYMBOL(single_step_exception); 114714cf11afSPaul Mackerras 114814cf11afSPaul Mackerras /* 114914cf11afSPaul Mackerras * After we have successfully emulated an instruction, we have to 115014cf11afSPaul Mackerras * check if the instruction was being single-stepped, and if so, 115114cf11afSPaul Mackerras * pretend we got a single-step exception. This was pointed out 115214cf11afSPaul Mackerras * by Kumar Gala. -- paulus 115314cf11afSPaul Mackerras */ 11548dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs) 115514cf11afSPaul Mackerras { 11562538c2d0SK.Prasad if (single_stepping(regs)) 11572538c2d0SK.Prasad single_step_exception(regs); 115814cf11afSPaul Mackerras } 115914cf11afSPaul Mackerras 11605fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr) 1161dc1c1ca3SStephen Rothwell { 1162aeb1c0f6SEric W. Biederman int ret = FPE_FLTUNK; 1163dc1c1ca3SStephen Rothwell 1164dc1c1ca3SStephen Rothwell /* Invalid operation */ 1165dc1c1ca3SStephen Rothwell if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX)) 11665fad293bSKumar Gala ret = FPE_FLTINV; 1167dc1c1ca3SStephen Rothwell 1168dc1c1ca3SStephen Rothwell /* Overflow */ 1169dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX)) 11705fad293bSKumar Gala ret = FPE_FLTOVF; 1171dc1c1ca3SStephen Rothwell 1172dc1c1ca3SStephen Rothwell /* Underflow */ 1173dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX)) 11745fad293bSKumar Gala ret = FPE_FLTUND; 1175dc1c1ca3SStephen Rothwell 1176dc1c1ca3SStephen Rothwell /* Divide by zero */ 1177dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX)) 11785fad293bSKumar Gala ret = FPE_FLTDIV; 1179dc1c1ca3SStephen Rothwell 1180dc1c1ca3SStephen Rothwell /* Inexact result */ 1181dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX)) 11825fad293bSKumar Gala ret = FPE_FLTRES; 11835fad293bSKumar Gala 11845fad293bSKumar Gala return ret; 11855fad293bSKumar Gala } 11865fad293bSKumar Gala 11875fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs) 11885fad293bSKumar Gala { 11895fad293bSKumar Gala int code = 0; 11905fad293bSKumar Gala 11915fad293bSKumar Gala flush_fp_to_thread(current); 11925fad293bSKumar Gala 1193*b6254cedSChristophe Leroy #ifdef CONFIG_PPC_FPU_REGS 1194de79f7b9SPaul Mackerras code = __parse_fpscr(current->thread.fp_state.fpscr); 1195*b6254cedSChristophe Leroy #endif 1196dc1c1ca3SStephen Rothwell 1197dc1c1ca3SStephen Rothwell _exception(SIGFPE, regs, code, regs->nip); 1198dc1c1ca3SStephen Rothwell } 1199dc1c1ca3SStephen Rothwell 1200dc1c1ca3SStephen Rothwell /* 1201dc1c1ca3SStephen Rothwell * Illegal instruction emulation support. Originally written to 120214cf11afSPaul Mackerras * provide the PVR to user applications using the mfspr rd, PVR. 120314cf11afSPaul Mackerras * Return non-zero if we can't emulate, or -EFAULT if the associated 120414cf11afSPaul Mackerras * memory access caused an access fault. Return zero on success. 120514cf11afSPaul Mackerras * 120614cf11afSPaul Mackerras * There are a couple of ways to do this, either "decode" the instruction 120714cf11afSPaul Mackerras * or directly match lots of bits. In this case, matching lots of 120814cf11afSPaul Mackerras * bits is faster and easier. 120986417780SPaul Mackerras * 121014cf11afSPaul Mackerras */ 121114cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword) 121214cf11afSPaul Mackerras { 121314cf11afSPaul Mackerras u8 rT = (instword >> 21) & 0x1f; 121414cf11afSPaul Mackerras u8 rA = (instword >> 16) & 0x1f; 121514cf11afSPaul Mackerras u8 NB_RB = (instword >> 11) & 0x1f; 121614cf11afSPaul Mackerras u32 num_bytes; 121714cf11afSPaul Mackerras unsigned long EA; 121814cf11afSPaul Mackerras int pos = 0; 121914cf11afSPaul Mackerras 122014cf11afSPaul Mackerras /* Early out if we are an invalid form of lswx */ 122116c57b36SKumar Gala if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX) 122214cf11afSPaul Mackerras if ((rT == rA) || (rT == NB_RB)) 122314cf11afSPaul Mackerras return -EINVAL; 122414cf11afSPaul Mackerras 122514cf11afSPaul Mackerras EA = (rA == 0) ? 0 : regs->gpr[rA]; 122614cf11afSPaul Mackerras 122716c57b36SKumar Gala switch (instword & PPC_INST_STRING_MASK) { 122816c57b36SKumar Gala case PPC_INST_LSWX: 122916c57b36SKumar Gala case PPC_INST_STSWX: 123014cf11afSPaul Mackerras EA += NB_RB; 123114cf11afSPaul Mackerras num_bytes = regs->xer & 0x7f; 123214cf11afSPaul Mackerras break; 123316c57b36SKumar Gala case PPC_INST_LSWI: 123416c57b36SKumar Gala case PPC_INST_STSWI: 123514cf11afSPaul Mackerras num_bytes = (NB_RB == 0) ? 32 : NB_RB; 123614cf11afSPaul Mackerras break; 123714cf11afSPaul Mackerras default: 123814cf11afSPaul Mackerras return -EINVAL; 123914cf11afSPaul Mackerras } 124014cf11afSPaul Mackerras 124114cf11afSPaul Mackerras while (num_bytes != 0) 124214cf11afSPaul Mackerras { 124314cf11afSPaul Mackerras u8 val; 124414cf11afSPaul Mackerras u32 shift = 8 * (3 - (pos & 0x3)); 124514cf11afSPaul Mackerras 124680aa0fb4SJames Yang /* if process is 32-bit, clear upper 32 bits of EA */ 124780aa0fb4SJames Yang if ((regs->msr & MSR_64BIT) == 0) 124880aa0fb4SJames Yang EA &= 0xFFFFFFFF; 124980aa0fb4SJames Yang 125016c57b36SKumar Gala switch ((instword & PPC_INST_STRING_MASK)) { 125116c57b36SKumar Gala case PPC_INST_LSWX: 125216c57b36SKumar Gala case PPC_INST_LSWI: 125314cf11afSPaul Mackerras if (get_user(val, (u8 __user *)EA)) 125414cf11afSPaul Mackerras return -EFAULT; 125514cf11afSPaul Mackerras /* first time updating this reg, 125614cf11afSPaul Mackerras * zero it out */ 125714cf11afSPaul Mackerras if (pos == 0) 125814cf11afSPaul Mackerras regs->gpr[rT] = 0; 125914cf11afSPaul Mackerras regs->gpr[rT] |= val << shift; 126014cf11afSPaul Mackerras break; 126116c57b36SKumar Gala case PPC_INST_STSWI: 126216c57b36SKumar Gala case PPC_INST_STSWX: 126314cf11afSPaul Mackerras val = regs->gpr[rT] >> shift; 126414cf11afSPaul Mackerras if (put_user(val, (u8 __user *)EA)) 126514cf11afSPaul Mackerras return -EFAULT; 126614cf11afSPaul Mackerras break; 126714cf11afSPaul Mackerras } 126814cf11afSPaul Mackerras /* move EA to next address */ 126914cf11afSPaul Mackerras EA += 1; 127014cf11afSPaul Mackerras num_bytes--; 127114cf11afSPaul Mackerras 127214cf11afSPaul Mackerras /* manage our position within the register */ 127314cf11afSPaul Mackerras if (++pos == 4) { 127414cf11afSPaul Mackerras pos = 0; 127514cf11afSPaul Mackerras if (++rT == 32) 127614cf11afSPaul Mackerras rT = 0; 127714cf11afSPaul Mackerras } 127814cf11afSPaul Mackerras } 127914cf11afSPaul Mackerras 128014cf11afSPaul Mackerras return 0; 128114cf11afSPaul Mackerras } 128214cf11afSPaul Mackerras 1283c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword) 1284c3412dcbSWill Schmidt { 1285c3412dcbSWill Schmidt u32 ra,rs; 1286c3412dcbSWill Schmidt unsigned long tmp; 1287c3412dcbSWill Schmidt 1288c3412dcbSWill Schmidt ra = (instword >> 16) & 0x1f; 1289c3412dcbSWill Schmidt rs = (instword >> 21) & 0x1f; 1290c3412dcbSWill Schmidt 1291c3412dcbSWill Schmidt tmp = regs->gpr[rs]; 1292c3412dcbSWill Schmidt tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL); 1293c3412dcbSWill Schmidt tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL); 1294c3412dcbSWill Schmidt tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL; 1295c3412dcbSWill Schmidt regs->gpr[ra] = tmp; 1296c3412dcbSWill Schmidt 1297c3412dcbSWill Schmidt return 0; 1298c3412dcbSWill Schmidt } 1299c3412dcbSWill Schmidt 1300c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword) 1301c1469f13SKumar Gala { 1302c1469f13SKumar Gala u8 rT = (instword >> 21) & 0x1f; 1303c1469f13SKumar Gala u8 rA = (instword >> 16) & 0x1f; 1304c1469f13SKumar Gala u8 rB = (instword >> 11) & 0x1f; 1305c1469f13SKumar Gala u8 BC = (instword >> 6) & 0x1f; 1306c1469f13SKumar Gala u8 bit; 1307c1469f13SKumar Gala unsigned long tmp; 1308c1469f13SKumar Gala 1309c1469f13SKumar Gala tmp = (rA == 0) ? 0 : regs->gpr[rA]; 1310c1469f13SKumar Gala bit = (regs->ccr >> (31 - BC)) & 0x1; 1311c1469f13SKumar Gala 1312c1469f13SKumar Gala regs->gpr[rT] = bit ? tmp : regs->gpr[rB]; 1313c1469f13SKumar Gala 1314c1469f13SKumar Gala return 0; 1315c1469f13SKumar Gala } 1316c1469f13SKumar Gala 13176ce6c629SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 13186ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int cause) 13196ce6c629SMichael Neuling { 13206ce6c629SMichael Neuling /* If we're emulating a load/store in an active transaction, we cannot 13216ce6c629SMichael Neuling * emulate it as the kernel operates in transaction suspended context. 13226ce6c629SMichael Neuling * We need to abort the transaction. This creates a persistent TM 13236ce6c629SMichael Neuling * abort so tell the user what caused it with a new code. 13246ce6c629SMichael Neuling */ 13256ce6c629SMichael Neuling if (MSR_TM_TRANSACTIONAL(regs->msr)) { 13266ce6c629SMichael Neuling tm_enable(); 13276ce6c629SMichael Neuling tm_abort(cause); 13286ce6c629SMichael Neuling return true; 13296ce6c629SMichael Neuling } 13306ce6c629SMichael Neuling return false; 13316ce6c629SMichael Neuling } 13326ce6c629SMichael Neuling #else 13336ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int reason) 13346ce6c629SMichael Neuling { 13356ce6c629SMichael Neuling return false; 13366ce6c629SMichael Neuling } 13376ce6c629SMichael Neuling #endif 13386ce6c629SMichael Neuling 133914cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs) 134014cf11afSPaul Mackerras { 134114cf11afSPaul Mackerras u32 instword; 134214cf11afSPaul Mackerras u32 rd; 134314cf11afSPaul Mackerras 13444288e343SAnton Blanchard if (!user_mode(regs)) 134514cf11afSPaul Mackerras return -EINVAL; 134614cf11afSPaul Mackerras CHECK_FULL_REGS(regs); 134714cf11afSPaul Mackerras 134814cf11afSPaul Mackerras if (get_user(instword, (u32 __user *)(regs->nip))) 134914cf11afSPaul Mackerras return -EFAULT; 135014cf11afSPaul Mackerras 135114cf11afSPaul Mackerras /* Emulate the mfspr rD, PVR. */ 135216c57b36SKumar Gala if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) { 1353eecff81dSAnton Blanchard PPC_WARN_EMULATED(mfpvr, regs); 135414cf11afSPaul Mackerras rd = (instword >> 21) & 0x1f; 135514cf11afSPaul Mackerras regs->gpr[rd] = mfspr(SPRN_PVR); 135614cf11afSPaul Mackerras return 0; 135714cf11afSPaul Mackerras } 135814cf11afSPaul Mackerras 135914cf11afSPaul Mackerras /* Emulating the dcba insn is just a no-op. */ 136080947e7cSGeert Uytterhoeven if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) { 1361eecff81dSAnton Blanchard PPC_WARN_EMULATED(dcba, regs); 136214cf11afSPaul Mackerras return 0; 136380947e7cSGeert Uytterhoeven } 136414cf11afSPaul Mackerras 136514cf11afSPaul Mackerras /* Emulate the mcrxr insn. */ 136616c57b36SKumar Gala if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) { 136786417780SPaul Mackerras int shift = (instword >> 21) & 0x1c; 136814cf11afSPaul Mackerras unsigned long msk = 0xf0000000UL >> shift; 136914cf11afSPaul Mackerras 1370eecff81dSAnton Blanchard PPC_WARN_EMULATED(mcrxr, regs); 137114cf11afSPaul Mackerras regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk); 137214cf11afSPaul Mackerras regs->xer &= ~0xf0000000UL; 137314cf11afSPaul Mackerras return 0; 137414cf11afSPaul Mackerras } 137514cf11afSPaul Mackerras 137614cf11afSPaul Mackerras /* Emulate load/store string insn. */ 137780947e7cSGeert Uytterhoeven if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) { 13786ce6c629SMichael Neuling if (tm_abort_check(regs, 13796ce6c629SMichael Neuling TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT)) 13806ce6c629SMichael Neuling return -EINVAL; 1381eecff81dSAnton Blanchard PPC_WARN_EMULATED(string, regs); 138214cf11afSPaul Mackerras return emulate_string_inst(regs, instword); 138380947e7cSGeert Uytterhoeven } 138414cf11afSPaul Mackerras 1385c3412dcbSWill Schmidt /* Emulate the popcntb (Population Count Bytes) instruction. */ 138616c57b36SKumar Gala if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) { 1387eecff81dSAnton Blanchard PPC_WARN_EMULATED(popcntb, regs); 1388c3412dcbSWill Schmidt return emulate_popcntb_inst(regs, instword); 1389c3412dcbSWill Schmidt } 1390c3412dcbSWill Schmidt 1391c1469f13SKumar Gala /* Emulate isel (Integer Select) instruction */ 139216c57b36SKumar Gala if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) { 1393eecff81dSAnton Blanchard PPC_WARN_EMULATED(isel, regs); 1394c1469f13SKumar Gala return emulate_isel(regs, instword); 1395c1469f13SKumar Gala } 1396c1469f13SKumar Gala 13979863c28aSJames Yang /* Emulate sync instruction variants */ 13989863c28aSJames Yang if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) { 13999863c28aSJames Yang PPC_WARN_EMULATED(sync, regs); 14009863c28aSJames Yang asm volatile("sync"); 14019863c28aSJames Yang return 0; 14029863c28aSJames Yang } 14039863c28aSJames Yang 1404efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64 1405efcac658SAlexey Kardashevskiy /* Emulate the mfspr rD, DSCR. */ 140673d2fb75SAnton Blanchard if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) == 140773d2fb75SAnton Blanchard PPC_INST_MFSPR_DSCR_USER) || 140873d2fb75SAnton Blanchard ((instword & PPC_INST_MFSPR_DSCR_MASK) == 140973d2fb75SAnton Blanchard PPC_INST_MFSPR_DSCR)) && 1410efcac658SAlexey Kardashevskiy cpu_has_feature(CPU_FTR_DSCR)) { 1411efcac658SAlexey Kardashevskiy PPC_WARN_EMULATED(mfdscr, regs); 1412efcac658SAlexey Kardashevskiy rd = (instword >> 21) & 0x1f; 1413efcac658SAlexey Kardashevskiy regs->gpr[rd] = mfspr(SPRN_DSCR); 1414efcac658SAlexey Kardashevskiy return 0; 1415efcac658SAlexey Kardashevskiy } 1416efcac658SAlexey Kardashevskiy /* Emulate the mtspr DSCR, rD. */ 141773d2fb75SAnton Blanchard if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) == 141873d2fb75SAnton Blanchard PPC_INST_MTSPR_DSCR_USER) || 141973d2fb75SAnton Blanchard ((instword & PPC_INST_MTSPR_DSCR_MASK) == 142073d2fb75SAnton Blanchard PPC_INST_MTSPR_DSCR)) && 1421efcac658SAlexey Kardashevskiy cpu_has_feature(CPU_FTR_DSCR)) { 1422efcac658SAlexey Kardashevskiy PPC_WARN_EMULATED(mtdscr, regs); 1423efcac658SAlexey Kardashevskiy rd = (instword >> 21) & 0x1f; 142400ca0de0SAnton Blanchard current->thread.dscr = regs->gpr[rd]; 1425efcac658SAlexey Kardashevskiy current->thread.dscr_inherit = 1; 142600ca0de0SAnton Blanchard mtspr(SPRN_DSCR, current->thread.dscr); 1427efcac658SAlexey Kardashevskiy return 0; 1428efcac658SAlexey Kardashevskiy } 1429efcac658SAlexey Kardashevskiy #endif 1430efcac658SAlexey Kardashevskiy 143114cf11afSPaul Mackerras return -EINVAL; 143214cf11afSPaul Mackerras } 143314cf11afSPaul Mackerras 143473c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr) 143514cf11afSPaul Mackerras { 143673c9ceabSJeremy Fitzhardinge return is_kernel_addr(addr); 143714cf11afSPaul Mackerras } 143814cf11afSPaul Mackerras 14393a3b5aa6SKevin Hao #ifdef CONFIG_MATH_EMULATION 14403a3b5aa6SKevin Hao static int emulate_math(struct pt_regs *regs) 14413a3b5aa6SKevin Hao { 14423a3b5aa6SKevin Hao int ret; 14433a3b5aa6SKevin Hao extern int do_mathemu(struct pt_regs *regs); 14443a3b5aa6SKevin Hao 14453a3b5aa6SKevin Hao ret = do_mathemu(regs); 14463a3b5aa6SKevin Hao if (ret >= 0) 14473a3b5aa6SKevin Hao PPC_WARN_EMULATED(math, regs); 14483a3b5aa6SKevin Hao 14493a3b5aa6SKevin Hao switch (ret) { 14503a3b5aa6SKevin Hao case 0: 14513a3b5aa6SKevin Hao emulate_single_step(regs); 14523a3b5aa6SKevin Hao return 0; 14533a3b5aa6SKevin Hao case 1: { 14543a3b5aa6SKevin Hao int code = 0; 1455de79f7b9SPaul Mackerras code = __parse_fpscr(current->thread.fp_state.fpscr); 14563a3b5aa6SKevin Hao _exception(SIGFPE, regs, code, regs->nip); 14573a3b5aa6SKevin Hao return 0; 14583a3b5aa6SKevin Hao } 14593a3b5aa6SKevin Hao case -EFAULT: 14603a3b5aa6SKevin Hao _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 14613a3b5aa6SKevin Hao return 0; 14623a3b5aa6SKevin Hao } 14633a3b5aa6SKevin Hao 14643a3b5aa6SKevin Hao return -1; 14653a3b5aa6SKevin Hao } 14663a3b5aa6SKevin Hao #else 14673a3b5aa6SKevin Hao static inline int emulate_math(struct pt_regs *regs) { return -1; } 14683a3b5aa6SKevin Hao #endif 14693a3b5aa6SKevin Hao 147003465f89SNicholas Piggin void program_check_exception(struct pt_regs *regs) 147114cf11afSPaul Mackerras { 1472ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 147314cf11afSPaul Mackerras unsigned int reason = get_reason(regs); 147414cf11afSPaul Mackerras 1475aa42c69cSKim Phillips /* We can now get here via a FP Unavailable exception if the core 147604903a30SKumar Gala * has no FPU, in that case the reason flags will be 0 */ 147714cf11afSPaul Mackerras 147814cf11afSPaul Mackerras if (reason & REASON_FP) { 147914cf11afSPaul Mackerras /* IEEE FP exception */ 1480dc1c1ca3SStephen Rothwell parse_fpe(regs); 1481ba12eedeSLi Zhong goto bail; 14828dad3f92SPaul Mackerras } 14838dad3f92SPaul Mackerras if (reason & REASON_TRAP) { 1484a4c3f909SBalbir Singh unsigned long bugaddr; 1485ba797b28SJason Wessel /* Debugger is first in line to stop recursive faults in 1486ba797b28SJason Wessel * rcu_lock, notify_die, or atomic_notifier_call_chain */ 1487ba797b28SJason Wessel if (debugger_bpt(regs)) 1488ba12eedeSLi Zhong goto bail; 1489ba797b28SJason Wessel 14906cc89badSNaveen N. Rao if (kprobe_handler(regs)) 14916cc89badSNaveen N. Rao goto bail; 14926cc89badSNaveen N. Rao 149314cf11afSPaul Mackerras /* trap exception */ 1494dc1c1ca3SStephen Rothwell if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP) 1495dc1c1ca3SStephen Rothwell == NOTIFY_STOP) 1496ba12eedeSLi Zhong goto bail; 149773c9ceabSJeremy Fitzhardinge 1498a4c3f909SBalbir Singh bugaddr = regs->nip; 1499a4c3f909SBalbir Singh /* 1500a4c3f909SBalbir Singh * Fixup bugaddr for BUG_ON() in real mode 1501a4c3f909SBalbir Singh */ 1502a4c3f909SBalbir Singh if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR)) 1503a4c3f909SBalbir Singh bugaddr += PAGE_OFFSET; 1504a4c3f909SBalbir Singh 150573c9ceabSJeremy Fitzhardinge if (!(regs->msr & MSR_PR) && /* not user-mode */ 1506a4c3f909SBalbir Singh report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) { 150714cf11afSPaul Mackerras regs->nip += 4; 1508ba12eedeSLi Zhong goto bail; 150914cf11afSPaul Mackerras } 15108dad3f92SPaul Mackerras _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); 1511ba12eedeSLi Zhong goto bail; 15128dad3f92SPaul Mackerras } 1513bc2a9408SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 1514bc2a9408SMichael Neuling if (reason & REASON_TM) { 1515bc2a9408SMichael Neuling /* This is a TM "Bad Thing Exception" program check. 1516bc2a9408SMichael Neuling * This occurs when: 1517bc2a9408SMichael Neuling * - An rfid/hrfid/mtmsrd attempts to cause an illegal 1518bc2a9408SMichael Neuling * transition in TM states. 1519bc2a9408SMichael Neuling * - A trechkpt is attempted when transactional. 1520bc2a9408SMichael Neuling * - A treclaim is attempted when non transactional. 1521bc2a9408SMichael Neuling * - A tend is illegally attempted. 1522bc2a9408SMichael Neuling * - writing a TM SPR when transactional. 1523632f0574SMichael Ellerman * 1524632f0574SMichael Ellerman * If usermode caused this, it's done something illegal and 1525bc2a9408SMichael Neuling * gets a SIGILL slap on the wrist. We call it an illegal 1526bc2a9408SMichael Neuling * operand to distinguish from the instruction just being bad 1527bc2a9408SMichael Neuling * (e.g. executing a 'tend' on a CPU without TM!); it's an 1528bc2a9408SMichael Neuling * illegal /placement/ of a valid instruction. 1529bc2a9408SMichael Neuling */ 1530bc2a9408SMichael Neuling if (user_mode(regs)) { 1531bc2a9408SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPN, regs->nip); 1532ba12eedeSLi Zhong goto bail; 1533bc2a9408SMichael Neuling } else { 1534bc2a9408SMichael Neuling printk(KERN_EMERG "Unexpected TM Bad Thing exception " 153511be3958SBreno Leitao "at %lx (msr 0x%lx) tm_scratch=%llx\n", 153611be3958SBreno Leitao regs->nip, regs->msr, get_paca()->tm_scratch); 1537bc2a9408SMichael Neuling die("Unrecoverable exception", regs, SIGABRT); 1538bc2a9408SMichael Neuling } 1539bc2a9408SMichael Neuling } 1540bc2a9408SMichael Neuling #endif 15418dad3f92SPaul Mackerras 1542b3f6a459SMichael Ellerman /* 1543b3f6a459SMichael Ellerman * If we took the program check in the kernel skip down to sending a 1544b3f6a459SMichael Ellerman * SIGILL. The subsequent cases all relate to emulating instructions 1545b3f6a459SMichael Ellerman * which we should only do for userspace. We also do not want to enable 1546b3f6a459SMichael Ellerman * interrupts for kernel faults because that might lead to further 1547b3f6a459SMichael Ellerman * faults, and loose the context of the original exception. 1548b3f6a459SMichael Ellerman */ 1549b3f6a459SMichael Ellerman if (!user_mode(regs)) 1550b3f6a459SMichael Ellerman goto sigill; 1551b3f6a459SMichael Ellerman 1552a3512b2dSBenjamin Herrenschmidt /* We restore the interrupt state now */ 1553a3512b2dSBenjamin Herrenschmidt if (!arch_irq_disabled_regs(regs)) 1554cd8a5673SPaul Mackerras local_irq_enable(); 1555cd8a5673SPaul Mackerras 155604903a30SKumar Gala /* (reason & REASON_ILLEGAL) would be the obvious thing here, 155704903a30SKumar Gala * but there seems to be a hardware bug on the 405GP (RevD) 155804903a30SKumar Gala * that means ESR is sometimes set incorrectly - either to 155904903a30SKumar Gala * ESR_DST (!?) or 0. In the process of chasing this with the 156004903a30SKumar Gala * hardware people - not sure if it can happen on any illegal 156104903a30SKumar Gala * instruction or only on FP instructions, whether there is a 15624e63f8edSBenjamin Herrenschmidt * pattern to occurrences etc. -dgibson 31/Mar/2003 15634e63f8edSBenjamin Herrenschmidt */ 15643a3b5aa6SKevin Hao if (!emulate_math(regs)) 1565ba12eedeSLi Zhong goto bail; 156604903a30SKumar Gala 15678dad3f92SPaul Mackerras /* Try to emulate it if we should. */ 15688dad3f92SPaul Mackerras if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) { 156914cf11afSPaul Mackerras switch (emulate_instruction(regs)) { 157014cf11afSPaul Mackerras case 0: 157114cf11afSPaul Mackerras regs->nip += 4; 157214cf11afSPaul Mackerras emulate_single_step(regs); 1573ba12eedeSLi Zhong goto bail; 157414cf11afSPaul Mackerras case -EFAULT: 157514cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 1576ba12eedeSLi Zhong goto bail; 15778dad3f92SPaul Mackerras } 15788dad3f92SPaul Mackerras } 15798dad3f92SPaul Mackerras 1580b3f6a459SMichael Ellerman sigill: 158114cf11afSPaul Mackerras if (reason & REASON_PRIVILEGED) 158214cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 158314cf11afSPaul Mackerras else 158414cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1585ba12eedeSLi Zhong 1586ba12eedeSLi Zhong bail: 1587ba12eedeSLi Zhong exception_exit(prev_state); 158814cf11afSPaul Mackerras } 158903465f89SNicholas Piggin NOKPROBE_SYMBOL(program_check_exception); 159014cf11afSPaul Mackerras 1591bf593907SPaul Mackerras /* 1592bf593907SPaul Mackerras * This occurs when running in hypervisor mode on POWER6 or later 1593bf593907SPaul Mackerras * and an illegal instruction is encountered. 1594bf593907SPaul Mackerras */ 159503465f89SNicholas Piggin void emulation_assist_interrupt(struct pt_regs *regs) 1596bf593907SPaul Mackerras { 1597bf593907SPaul Mackerras regs->msr |= REASON_ILLEGAL; 1598bf593907SPaul Mackerras program_check_exception(regs); 1599bf593907SPaul Mackerras } 160003465f89SNicholas Piggin NOKPROBE_SYMBOL(emulation_assist_interrupt); 1601bf593907SPaul Mackerras 1602dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs) 160314cf11afSPaul Mackerras { 1604ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 16054393c4f6SBenjamin Herrenschmidt int sig, code, fixed = 0; 16069409d2f9SJordan Niethe unsigned long reason; 160714cf11afSPaul Mackerras 1608a3512b2dSBenjamin Herrenschmidt /* We restore the interrupt state now */ 1609a3512b2dSBenjamin Herrenschmidt if (!arch_irq_disabled_regs(regs)) 1610a3512b2dSBenjamin Herrenschmidt local_irq_enable(); 1611a3512b2dSBenjamin Herrenschmidt 16129409d2f9SJordan Niethe reason = get_reason(regs); 16139409d2f9SJordan Niethe 16149409d2f9SJordan Niethe if (reason & REASON_BOUNDARY) { 16159409d2f9SJordan Niethe sig = SIGBUS; 16169409d2f9SJordan Niethe code = BUS_ADRALN; 16179409d2f9SJordan Niethe goto bad; 16189409d2f9SJordan Niethe } 16199409d2f9SJordan Niethe 16206ce6c629SMichael Neuling if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT)) 16216ce6c629SMichael Neuling goto bail; 16226ce6c629SMichael Neuling 1623e9370ae1SPaul Mackerras /* we don't implement logging of alignment exceptions */ 1624e9370ae1SPaul Mackerras if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS)) 162514cf11afSPaul Mackerras fixed = fix_alignment(regs); 162614cf11afSPaul Mackerras 162714cf11afSPaul Mackerras if (fixed == 1) { 16289409d2f9SJordan Niethe /* skip over emulated instruction */ 16299409d2f9SJordan Niethe regs->nip += inst_length(reason); 163014cf11afSPaul Mackerras emulate_single_step(regs); 1631ba12eedeSLi Zhong goto bail; 163214cf11afSPaul Mackerras } 163314cf11afSPaul Mackerras 163414cf11afSPaul Mackerras /* Operand address was bad */ 163514cf11afSPaul Mackerras if (fixed == -EFAULT) { 16364393c4f6SBenjamin Herrenschmidt sig = SIGSEGV; 16374393c4f6SBenjamin Herrenschmidt code = SEGV_ACCERR; 16384393c4f6SBenjamin Herrenschmidt } else { 16394393c4f6SBenjamin Herrenschmidt sig = SIGBUS; 16404393c4f6SBenjamin Herrenschmidt code = BUS_ADRALN; 164114cf11afSPaul Mackerras } 16429409d2f9SJordan Niethe bad: 16434393c4f6SBenjamin Herrenschmidt if (user_mode(regs)) 16444393c4f6SBenjamin Herrenschmidt _exception(sig, regs, code, regs->dar); 16454393c4f6SBenjamin Herrenschmidt else 16464393c4f6SBenjamin Herrenschmidt bad_page_fault(regs, regs->dar, sig); 1647ba12eedeSLi Zhong 1648ba12eedeSLi Zhong bail: 1649ba12eedeSLi Zhong exception_exit(prev_state); 165014cf11afSPaul Mackerras } 165114cf11afSPaul Mackerras 165214cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs) 165314cf11afSPaul Mackerras { 16549bf3d3c4SChristophe Leroy pr_crit("Kernel stack overflow in process %s[%d], r1=%lx\n", 16559bf3d3c4SChristophe Leroy current->comm, task_pid_nr(current), regs->gpr[1]); 165614cf11afSPaul Mackerras debugger(regs); 165714cf11afSPaul Mackerras show_regs(regs); 165814cf11afSPaul Mackerras panic("kernel stack overflow"); 165914cf11afSPaul Mackerras } 166014cf11afSPaul Mackerras 16613978eb78SChristophe Leroy void stack_overflow_exception(struct pt_regs *regs) 16623978eb78SChristophe Leroy { 16633978eb78SChristophe Leroy enum ctx_state prev_state = exception_enter(); 16643978eb78SChristophe Leroy 16653978eb78SChristophe Leroy die("Kernel stack overflow", regs, SIGSEGV); 16663978eb78SChristophe Leroy 16673978eb78SChristophe Leroy exception_exit(prev_state); 16683978eb78SChristophe Leroy } 16693978eb78SChristophe Leroy 1670dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs) 1671dc1c1ca3SStephen Rothwell { 1672ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1673ba12eedeSLi Zhong 1674dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable FP Unavailable Exception " 1675dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 1676dc1c1ca3SStephen Rothwell die("Unrecoverable FP Unavailable Exception", regs, SIGABRT); 1677ba12eedeSLi Zhong 1678ba12eedeSLi Zhong exception_exit(prev_state); 1679dc1c1ca3SStephen Rothwell } 1680dc1c1ca3SStephen Rothwell 1681dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs) 1682dc1c1ca3SStephen Rothwell { 1683ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1684ba12eedeSLi Zhong 1685dc1c1ca3SStephen Rothwell if (user_mode(regs)) { 1686dc1c1ca3SStephen Rothwell /* A user program has executed an altivec instruction, 1687dc1c1ca3SStephen Rothwell but this kernel doesn't support altivec. */ 1688dc1c1ca3SStephen Rothwell _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1689ba12eedeSLi Zhong goto bail; 1690dc1c1ca3SStephen Rothwell } 16916c4841c2SAnton Blanchard 1692dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception " 1693dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 1694dc1c1ca3SStephen Rothwell die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT); 1695ba12eedeSLi Zhong 1696ba12eedeSLi Zhong bail: 1697ba12eedeSLi Zhong exception_exit(prev_state); 1698dc1c1ca3SStephen Rothwell } 1699dc1c1ca3SStephen Rothwell 1700ce48b210SMichael Neuling void vsx_unavailable_exception(struct pt_regs *regs) 1701ce48b210SMichael Neuling { 1702ce48b210SMichael Neuling if (user_mode(regs)) { 1703ce48b210SMichael Neuling /* A user program has executed an vsx instruction, 1704ce48b210SMichael Neuling but this kernel doesn't support vsx. */ 1705ce48b210SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1706ce48b210SMichael Neuling return; 1707ce48b210SMichael Neuling } 1708ce48b210SMichael Neuling 1709ce48b210SMichael Neuling printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception " 1710ce48b210SMichael Neuling "%lx at %lx\n", regs->trap, regs->nip); 1711ce48b210SMichael Neuling die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT); 1712ce48b210SMichael Neuling } 1713ce48b210SMichael Neuling 17142517617eSMichael Neuling #ifdef CONFIG_PPC64 1715172f7aaaSCyril Bur static void tm_unavailable(struct pt_regs *regs) 1716172f7aaaSCyril Bur { 17175d176f75SCyril Bur #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 17185d176f75SCyril Bur if (user_mode(regs)) { 17195d176f75SCyril Bur current->thread.load_tm++; 17205d176f75SCyril Bur regs->msr |= MSR_TM; 17215d176f75SCyril Bur tm_enable(); 17225d176f75SCyril Bur tm_restore_sprs(¤t->thread); 17235d176f75SCyril Bur return; 17245d176f75SCyril Bur } 17255d176f75SCyril Bur #endif 1726172f7aaaSCyril Bur pr_emerg("Unrecoverable TM Unavailable Exception " 1727172f7aaaSCyril Bur "%lx at %lx\n", regs->trap, regs->nip); 1728172f7aaaSCyril Bur die("Unrecoverable TM Unavailable Exception", regs, SIGABRT); 1729172f7aaaSCyril Bur } 1730172f7aaaSCyril Bur 1731021424a1SMichael Ellerman void facility_unavailable_exception(struct pt_regs *regs) 1732d0c0c9a1SMichael Neuling { 1733021424a1SMichael Ellerman static char *facility_strings[] = { 17342517617eSMichael Neuling [FSCR_FP_LG] = "FPU", 17352517617eSMichael Neuling [FSCR_VECVSX_LG] = "VMX/VSX", 17362517617eSMichael Neuling [FSCR_DSCR_LG] = "DSCR", 17372517617eSMichael Neuling [FSCR_PM_LG] = "PMU SPRs", 17382517617eSMichael Neuling [FSCR_BHRB_LG] = "BHRB", 17392517617eSMichael Neuling [FSCR_TM_LG] = "TM", 17402517617eSMichael Neuling [FSCR_EBB_LG] = "EBB", 17412517617eSMichael Neuling [FSCR_TAR_LG] = "TAR", 1742794464f4SNicholas Piggin [FSCR_MSGP_LG] = "MSGP", 17439b7ff0c6SNicholas Piggin [FSCR_SCV_LG] = "SCV", 17442aa6195eSAlistair Popple [FSCR_PREFIX_LG] = "PREFIX", 1745021424a1SMichael Ellerman }; 17462517617eSMichael Neuling char *facility = "unknown"; 1747021424a1SMichael Ellerman u64 value; 1748c952c1c4SAnshuman Khandual u32 instword, rd; 17492517617eSMichael Neuling u8 status; 17502517617eSMichael Neuling bool hv; 1751021424a1SMichael Ellerman 17522271db20SBenjamin Herrenschmidt hv = (TRAP(regs) == 0xf80); 17532517617eSMichael Neuling if (hv) 1754b14b6260SMichael Ellerman value = mfspr(SPRN_HFSCR); 17552517617eSMichael Neuling else 17562517617eSMichael Neuling value = mfspr(SPRN_FSCR); 17572517617eSMichael Neuling 17582517617eSMichael Neuling status = value >> 56; 1759709b973cSAnshuman Khandual if ((hv || status >= 2) && 1760709b973cSAnshuman Khandual (status < ARRAY_SIZE(facility_strings)) && 1761709b973cSAnshuman Khandual facility_strings[status]) 1762709b973cSAnshuman Khandual facility = facility_strings[status]; 1763709b973cSAnshuman Khandual 1764709b973cSAnshuman Khandual /* We should not have taken this interrupt in kernel */ 1765709b973cSAnshuman Khandual if (!user_mode(regs)) { 1766709b973cSAnshuman Khandual pr_emerg("Facility '%s' unavailable (%d) exception in kernel mode at %lx\n", 1767709b973cSAnshuman Khandual facility, status, regs->nip); 1768709b973cSAnshuman Khandual die("Unexpected facility unavailable exception", regs, SIGABRT); 1769709b973cSAnshuman Khandual } 1770709b973cSAnshuman Khandual 1771709b973cSAnshuman Khandual /* We restore the interrupt state now */ 1772709b973cSAnshuman Khandual if (!arch_irq_disabled_regs(regs)) 1773709b973cSAnshuman Khandual local_irq_enable(); 1774709b973cSAnshuman Khandual 17752517617eSMichael Neuling if (status == FSCR_DSCR_LG) { 1776c952c1c4SAnshuman Khandual /* 1777c952c1c4SAnshuman Khandual * User is accessing the DSCR register using the problem 1778c952c1c4SAnshuman Khandual * state only SPR number (0x03) either through a mfspr or 1779c952c1c4SAnshuman Khandual * a mtspr instruction. If it is a write attempt through 1780c952c1c4SAnshuman Khandual * a mtspr, then we set the inherit bit. This also allows 1781c952c1c4SAnshuman Khandual * the user to write or read the register directly in the 1782c952c1c4SAnshuman Khandual * future by setting via the FSCR DSCR bit. But in case it 1783c952c1c4SAnshuman Khandual * is a read DSCR attempt through a mfspr instruction, we 1784c952c1c4SAnshuman Khandual * just emulate the instruction instead. This code path will 1785c952c1c4SAnshuman Khandual * always emulate all the mfspr instructions till the user 1786c952c1c4SAnshuman Khandual * has attempted at least one mtspr instruction. This way it 1787c952c1c4SAnshuman Khandual * preserves the same behaviour when the user is accessing 1788c952c1c4SAnshuman Khandual * the DSCR through privilege level only SPR number (0x11) 1789c952c1c4SAnshuman Khandual * which is emulated through illegal instruction exception. 1790c952c1c4SAnshuman Khandual * We always leave HFSCR DSCR set. 17912517617eSMichael Neuling */ 1792c952c1c4SAnshuman Khandual if (get_user(instword, (u32 __user *)(regs->nip))) { 1793c952c1c4SAnshuman Khandual pr_err("Failed to fetch the user instruction\n"); 1794c952c1c4SAnshuman Khandual return; 1795c952c1c4SAnshuman Khandual } 1796c952c1c4SAnshuman Khandual 1797c952c1c4SAnshuman Khandual /* Write into DSCR (mtspr 0x03, RS) */ 1798c952c1c4SAnshuman Khandual if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK) 1799c952c1c4SAnshuman Khandual == PPC_INST_MTSPR_DSCR_USER) { 1800c952c1c4SAnshuman Khandual rd = (instword >> 21) & 0x1f; 1801c952c1c4SAnshuman Khandual current->thread.dscr = regs->gpr[rd]; 18022517617eSMichael Neuling current->thread.dscr_inherit = 1; 1803b57bd2deSMichael Neuling current->thread.fscr |= FSCR_DSCR; 1804b57bd2deSMichael Neuling mtspr(SPRN_FSCR, current->thread.fscr); 1805c952c1c4SAnshuman Khandual } 1806c952c1c4SAnshuman Khandual 1807c952c1c4SAnshuman Khandual /* Read from DSCR (mfspr RT, 0x03) */ 1808c952c1c4SAnshuman Khandual if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK) 1809c952c1c4SAnshuman Khandual == PPC_INST_MFSPR_DSCR_USER) { 1810c952c1c4SAnshuman Khandual if (emulate_instruction(regs)) { 1811c952c1c4SAnshuman Khandual pr_err("DSCR based mfspr emulation failed\n"); 1812c952c1c4SAnshuman Khandual return; 1813c952c1c4SAnshuman Khandual } 1814c952c1c4SAnshuman Khandual regs->nip += 4; 1815c952c1c4SAnshuman Khandual emulate_single_step(regs); 1816c952c1c4SAnshuman Khandual } 18172517617eSMichael Neuling return; 1818b14b6260SMichael Ellerman } 1819b14b6260SMichael Ellerman 1820172f7aaaSCyril Bur if (status == FSCR_TM_LG) { 1821172f7aaaSCyril Bur /* 1822172f7aaaSCyril Bur * If we're here then the hardware is TM aware because it 1823172f7aaaSCyril Bur * generated an exception with FSRM_TM set. 1824172f7aaaSCyril Bur * 1825172f7aaaSCyril Bur * If cpu_has_feature(CPU_FTR_TM) is false, then either firmware 1826172f7aaaSCyril Bur * told us not to do TM, or the kernel is not built with TM 1827172f7aaaSCyril Bur * support. 1828172f7aaaSCyril Bur * 1829172f7aaaSCyril Bur * If both of those things are true, then userspace can spam the 1830172f7aaaSCyril Bur * console by triggering the printk() below just by continually 1831172f7aaaSCyril Bur * doing tbegin (or any TM instruction). So in that case just 1832172f7aaaSCyril Bur * send the process a SIGILL immediately. 1833172f7aaaSCyril Bur */ 1834172f7aaaSCyril Bur if (!cpu_has_feature(CPU_FTR_TM)) 1835172f7aaaSCyril Bur goto out; 1836172f7aaaSCyril Bur 1837172f7aaaSCyril Bur tm_unavailable(regs); 1838172f7aaaSCyril Bur return; 1839172f7aaaSCyril Bur } 1840172f7aaaSCyril Bur 184193c2ec0fSBalbir Singh pr_err_ratelimited("%sFacility '%s' unavailable (%d), exception at 0x%lx, MSR=%lx\n", 184293c2ec0fSBalbir Singh hv ? "Hypervisor " : "", facility, status, regs->nip, regs->msr); 1843d0c0c9a1SMichael Neuling 1844172f7aaaSCyril Bur out: 1845d0c0c9a1SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1846d0c0c9a1SMichael Neuling } 18472517617eSMichael Neuling #endif 1848d0c0c9a1SMichael Neuling 1849f54db641SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 1850f54db641SMichael Neuling 1851f54db641SMichael Neuling void fp_unavailable_tm(struct pt_regs *regs) 1852f54db641SMichael Neuling { 1853f54db641SMichael Neuling /* Note: This does not handle any kind of FP laziness. */ 1854f54db641SMichael Neuling 1855f54db641SMichael Neuling TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n", 1856f54db641SMichael Neuling regs->nip, regs->msr); 1857f54db641SMichael Neuling 1858f54db641SMichael Neuling /* We can only have got here if the task started using FP after 1859f54db641SMichael Neuling * beginning the transaction. So, the transactional regs are just a 1860f54db641SMichael Neuling * copy of the checkpointed ones. But, we still need to recheckpoint 1861f54db641SMichael Neuling * as we're enabling FP for the process; it will return, abort the 1862f54db641SMichael Neuling * transaction, and probably retry but now with FP enabled. So the 1863f54db641SMichael Neuling * checkpointed FP registers need to be loaded. 1864f54db641SMichael Neuling */ 1865d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 186696695563SBreno Leitao 186796695563SBreno Leitao /* 186896695563SBreno Leitao * Reclaim initially saved out bogus (lazy) FPRs to ckfp_state, and 186996695563SBreno Leitao * then it was overwrite by the thr->fp_state by tm_reclaim_thread(). 187096695563SBreno Leitao * 187196695563SBreno Leitao * At this point, ck{fp,vr}_state contains the exact values we want to 187296695563SBreno Leitao * recheckpoint. 187396695563SBreno Leitao */ 1874f54db641SMichael Neuling 1875f54db641SMichael Neuling /* Enable FP for the task: */ 1876a7771176SCyril Bur current->thread.load_fp = 1; 1877f54db641SMichael Neuling 187896695563SBreno Leitao /* 187996695563SBreno Leitao * Recheckpoint all the checkpointed ckpt, ck{fp, vr}_state registers. 1880f54db641SMichael Neuling */ 1881eb5c3f1cSCyril Bur tm_recheckpoint(¤t->thread); 1882f54db641SMichael Neuling } 1883f54db641SMichael Neuling 1884f54db641SMichael Neuling void altivec_unavailable_tm(struct pt_regs *regs) 1885f54db641SMichael Neuling { 1886f54db641SMichael Neuling /* See the comments in fp_unavailable_tm(). This function operates 1887f54db641SMichael Neuling * the same way. 1888f54db641SMichael Neuling */ 1889f54db641SMichael Neuling 1890f54db641SMichael Neuling TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx," 1891f54db641SMichael Neuling "MSR=%lx\n", 1892f54db641SMichael Neuling regs->nip, regs->msr); 1893d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 1894a7771176SCyril Bur current->thread.load_vec = 1; 1895eb5c3f1cSCyril Bur tm_recheckpoint(¤t->thread); 1896f54db641SMichael Neuling current->thread.used_vr = 1; 18973ac8ff1cSPaul Mackerras } 18983ac8ff1cSPaul Mackerras 1899f54db641SMichael Neuling void vsx_unavailable_tm(struct pt_regs *regs) 1900f54db641SMichael Neuling { 1901f54db641SMichael Neuling /* See the comments in fp_unavailable_tm(). This works similarly, 1902f54db641SMichael Neuling * though we're loading both FP and VEC registers in here. 1903f54db641SMichael Neuling * 1904f54db641SMichael Neuling * If FP isn't in use, load FP regs. If VEC isn't in use, load VEC 1905f54db641SMichael Neuling * regs. Either way, set MSR_VSX. 1906f54db641SMichael Neuling */ 1907f54db641SMichael Neuling 1908f54db641SMichael Neuling TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx," 1909f54db641SMichael Neuling "MSR=%lx\n", 1910f54db641SMichael Neuling regs->nip, regs->msr); 1911f54db641SMichael Neuling 19123ac8ff1cSPaul Mackerras current->thread.used_vsr = 1; 19133ac8ff1cSPaul Mackerras 1914f54db641SMichael Neuling /* This reclaims FP and/or VR regs if they're already enabled */ 1915d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 1916f54db641SMichael Neuling 1917a7771176SCyril Bur current->thread.load_vec = 1; 1918a7771176SCyril Bur current->thread.load_fp = 1; 19193ac8ff1cSPaul Mackerras 1920eb5c3f1cSCyril Bur tm_recheckpoint(¤t->thread); 1921f54db641SMichael Neuling } 1922f54db641SMichael Neuling #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */ 1923f54db641SMichael Neuling 1924dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs) 1925dc1c1ca3SStephen Rothwell { 192669111bacSChristoph Lameter __this_cpu_inc(irq_stat.pmu_irqs); 192789713ed1SAnton Blanchard 1928dc1c1ca3SStephen Rothwell perf_irq(regs); 1929dc1c1ca3SStephen Rothwell } 1930dc1c1ca3SStephen Rothwell 1931172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS 19323bffb652SDave Kleikamp static void handle_debug(struct pt_regs *regs, unsigned long debug_status) 19333bffb652SDave Kleikamp { 19343bffb652SDave Kleikamp int changed = 0; 19353bffb652SDave Kleikamp /* 19363bffb652SDave Kleikamp * Determine the cause of the debug event, clear the 19373bffb652SDave Kleikamp * event flags and send a trap to the handler. Torez 19383bffb652SDave Kleikamp */ 19393bffb652SDave Kleikamp if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) { 19403bffb652SDave Kleikamp dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W); 19413bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE 194251ae8d4aSBharat Bhushan current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE; 19433bffb652SDave Kleikamp #endif 194447355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, 19453bffb652SDave Kleikamp 5); 19463bffb652SDave Kleikamp changed |= 0x01; 19473bffb652SDave Kleikamp } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) { 19483bffb652SDave Kleikamp dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W); 194947355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, 19503bffb652SDave Kleikamp 6); 19513bffb652SDave Kleikamp changed |= 0x01; 19523bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC1) { 195351ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC1; 19543bffb652SDave Kleikamp dbcr_iac_range(current) &= ~DBCR_IAC12MODE; 195547355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, 19563bffb652SDave Kleikamp 1); 19573bffb652SDave Kleikamp changed |= 0x01; 19583bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC2) { 195951ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC2; 196047355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, 19613bffb652SDave Kleikamp 2); 19623bffb652SDave Kleikamp changed |= 0x01; 19633bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC3) { 196451ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC3; 19653bffb652SDave Kleikamp dbcr_iac_range(current) &= ~DBCR_IAC34MODE; 196647355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, 19673bffb652SDave Kleikamp 3); 19683bffb652SDave Kleikamp changed |= 0x01; 19693bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC4) { 197051ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC4; 197147355040SEric W. Biederman do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, 19723bffb652SDave Kleikamp 4); 19733bffb652SDave Kleikamp changed |= 0x01; 19743bffb652SDave Kleikamp } 19753bffb652SDave Kleikamp /* 19763bffb652SDave Kleikamp * At the point this routine was called, the MSR(DE) was turned off. 19773bffb652SDave Kleikamp * Check all other debug flags and see if that bit needs to be turned 19783bffb652SDave Kleikamp * back on or not. 19793bffb652SDave Kleikamp */ 198051ae8d4aSBharat Bhushan if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0, 198151ae8d4aSBharat Bhushan current->thread.debug.dbcr1)) 19823bffb652SDave Kleikamp regs->msr |= MSR_DE; 19833bffb652SDave Kleikamp else 19843bffb652SDave Kleikamp /* Make sure the IDM flag is off */ 198551ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IDM; 19863bffb652SDave Kleikamp 19873bffb652SDave Kleikamp if (changed & 0x01) 198851ae8d4aSBharat Bhushan mtspr(SPRN_DBCR0, current->thread.debug.dbcr0); 19893bffb652SDave Kleikamp } 199014cf11afSPaul Mackerras 199103465f89SNicholas Piggin void DebugException(struct pt_regs *regs, unsigned long debug_status) 199214cf11afSPaul Mackerras { 199351ae8d4aSBharat Bhushan current->thread.debug.dbsr = debug_status; 19943bffb652SDave Kleikamp 1995ec097c84SRoland McGrath /* Hack alert: On BookE, Branch Taken stops on the branch itself, while 1996ec097c84SRoland McGrath * on server, it stops on the target of the branch. In order to simulate 1997ec097c84SRoland McGrath * the server behaviour, we thus restart right away with a single step 1998ec097c84SRoland McGrath * instead of stopping here when hitting a BT 1999ec097c84SRoland McGrath */ 2000ec097c84SRoland McGrath if (debug_status & DBSR_BT) { 2001ec097c84SRoland McGrath regs->msr &= ~MSR_DE; 2002ec097c84SRoland McGrath 2003ec097c84SRoland McGrath /* Disable BT */ 2004ec097c84SRoland McGrath mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT); 2005ec097c84SRoland McGrath /* Clear the BT event */ 2006ec097c84SRoland McGrath mtspr(SPRN_DBSR, DBSR_BT); 2007ec097c84SRoland McGrath 2008ec097c84SRoland McGrath /* Do the single step trick only when coming from userspace */ 2009ec097c84SRoland McGrath if (user_mode(regs)) { 201051ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_BT; 201151ae8d4aSBharat Bhushan current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC; 2012ec097c84SRoland McGrath regs->msr |= MSR_DE; 2013ec097c84SRoland McGrath return; 2014ec097c84SRoland McGrath } 2015ec097c84SRoland McGrath 20166cc89badSNaveen N. Rao if (kprobe_post_handler(regs)) 20176cc89badSNaveen N. Rao return; 20186cc89badSNaveen N. Rao 2019ec097c84SRoland McGrath if (notify_die(DIE_SSTEP, "block_step", regs, 5, 2020ec097c84SRoland McGrath 5, SIGTRAP) == NOTIFY_STOP) { 2021ec097c84SRoland McGrath return; 2022ec097c84SRoland McGrath } 2023ec097c84SRoland McGrath if (debugger_sstep(regs)) 2024ec097c84SRoland McGrath return; 2025ec097c84SRoland McGrath } else if (debug_status & DBSR_IC) { /* Instruction complete */ 202614cf11afSPaul Mackerras regs->msr &= ~MSR_DE; 2027f8279621SKumar Gala 202814cf11afSPaul Mackerras /* Disable instruction completion */ 202914cf11afSPaul Mackerras mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC); 203014cf11afSPaul Mackerras /* Clear the instruction completion event */ 203114cf11afSPaul Mackerras mtspr(SPRN_DBSR, DBSR_IC); 2032f8279621SKumar Gala 20336cc89badSNaveen N. Rao if (kprobe_post_handler(regs)) 20346cc89badSNaveen N. Rao return; 20356cc89badSNaveen N. Rao 2036f8279621SKumar Gala if (notify_die(DIE_SSTEP, "single_step", regs, 5, 2037f8279621SKumar Gala 5, SIGTRAP) == NOTIFY_STOP) { 203814cf11afSPaul Mackerras return; 203914cf11afSPaul Mackerras } 2040f8279621SKumar Gala 2041f8279621SKumar Gala if (debugger_sstep(regs)) 2042f8279621SKumar Gala return; 2043f8279621SKumar Gala 20443bffb652SDave Kleikamp if (user_mode(regs)) { 204551ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IC; 204651ae8d4aSBharat Bhushan if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0, 204751ae8d4aSBharat Bhushan current->thread.debug.dbcr1)) 20483bffb652SDave Kleikamp regs->msr |= MSR_DE; 20493bffb652SDave Kleikamp else 20503bffb652SDave Kleikamp /* Make sure the IDM bit is off */ 205151ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IDM; 20523bffb652SDave Kleikamp } 2053f8279621SKumar Gala 2054f8279621SKumar Gala _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); 20553bffb652SDave Kleikamp } else 20563bffb652SDave Kleikamp handle_debug(regs, debug_status); 205714cf11afSPaul Mackerras } 205803465f89SNicholas Piggin NOKPROBE_SYMBOL(DebugException); 2059172ae2e7SDave Kleikamp #endif /* CONFIG_PPC_ADV_DEBUG_REGS */ 206014cf11afSPaul Mackerras 206114cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC 2062dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs) 206314cf11afSPaul Mackerras { 206414cf11afSPaul Mackerras int err; 206514cf11afSPaul Mackerras 206614cf11afSPaul Mackerras if (!user_mode(regs)) { 206714cf11afSPaul Mackerras printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode" 206814cf11afSPaul Mackerras " at %lx\n", regs->nip); 20698dad3f92SPaul Mackerras die("Kernel VMX/Altivec assist exception", regs, SIGILL); 207014cf11afSPaul Mackerras } 207114cf11afSPaul Mackerras 2072dc1c1ca3SStephen Rothwell flush_altivec_to_thread(current); 2073dc1c1ca3SStephen Rothwell 2074eecff81dSAnton Blanchard PPC_WARN_EMULATED(altivec, regs); 207514cf11afSPaul Mackerras err = emulate_altivec(regs); 207614cf11afSPaul Mackerras if (err == 0) { 207714cf11afSPaul Mackerras regs->nip += 4; /* skip emulated instruction */ 207814cf11afSPaul Mackerras emulate_single_step(regs); 207914cf11afSPaul Mackerras return; 208014cf11afSPaul Mackerras } 208114cf11afSPaul Mackerras 208214cf11afSPaul Mackerras if (err == -EFAULT) { 208314cf11afSPaul Mackerras /* got an error reading the instruction */ 208414cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 208514cf11afSPaul Mackerras } else { 208614cf11afSPaul Mackerras /* didn't recognize the instruction */ 208714cf11afSPaul Mackerras /* XXX quick hack for now: set the non-Java bit in the VSCR */ 208876462232SChristian Dietrich printk_ratelimited(KERN_ERR "Unrecognized altivec instruction " 208914cf11afSPaul Mackerras "in %s at %lx\n", current->comm, regs->nip); 2090de79f7b9SPaul Mackerras current->thread.vr_state.vscr.u[3] |= 0x10000; 209114cf11afSPaul Mackerras } 209214cf11afSPaul Mackerras } 209314cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */ 209414cf11afSPaul Mackerras 209514cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE 209614cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address, 209714cf11afSPaul Mackerras unsigned long error_code) 209814cf11afSPaul Mackerras { 209914cf11afSPaul Mackerras /* We treat cache locking instructions from the user 210014cf11afSPaul Mackerras * as priv ops, in the future we could try to do 210114cf11afSPaul Mackerras * something smarter 210214cf11afSPaul Mackerras */ 210314cf11afSPaul Mackerras if (error_code & (ESR_DLK|ESR_ILK)) 210414cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 210514cf11afSPaul Mackerras return; 210614cf11afSPaul Mackerras } 210714cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */ 210814cf11afSPaul Mackerras 210914cf11afSPaul Mackerras #ifdef CONFIG_SPE 211014cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs) 211114cf11afSPaul Mackerras { 21126a800f36SLiu Yu extern int do_spe_mathemu(struct pt_regs *regs); 211314cf11afSPaul Mackerras unsigned long spefscr; 211414cf11afSPaul Mackerras int fpexc_mode; 2115aeb1c0f6SEric W. Biederman int code = FPE_FLTUNK; 21166a800f36SLiu Yu int err; 21176a800f36SLiu Yu 2118ef429124SChristophe Leroy /* We restore the interrupt state now */ 2119ef429124SChristophe Leroy if (!arch_irq_disabled_regs(regs)) 2120ef429124SChristophe Leroy local_irq_enable(); 2121ef429124SChristophe Leroy 2122685659eeSyu liu flush_spe_to_thread(current); 212314cf11afSPaul Mackerras 212414cf11afSPaul Mackerras spefscr = current->thread.spefscr; 212514cf11afSPaul Mackerras fpexc_mode = current->thread.fpexc_mode; 212614cf11afSPaul Mackerras 212714cf11afSPaul Mackerras if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) { 212814cf11afSPaul Mackerras code = FPE_FLTOVF; 212914cf11afSPaul Mackerras } 213014cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) { 213114cf11afSPaul Mackerras code = FPE_FLTUND; 213214cf11afSPaul Mackerras } 213314cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV)) 213414cf11afSPaul Mackerras code = FPE_FLTDIV; 213514cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) { 213614cf11afSPaul Mackerras code = FPE_FLTINV; 213714cf11afSPaul Mackerras } 213814cf11afSPaul Mackerras else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES)) 213914cf11afSPaul Mackerras code = FPE_FLTRES; 214014cf11afSPaul Mackerras 21416a800f36SLiu Yu err = do_spe_mathemu(regs); 21426a800f36SLiu Yu if (err == 0) { 21436a800f36SLiu Yu regs->nip += 4; /* skip emulated instruction */ 21446a800f36SLiu Yu emulate_single_step(regs); 214514cf11afSPaul Mackerras return; 214614cf11afSPaul Mackerras } 21476a800f36SLiu Yu 21486a800f36SLiu Yu if (err == -EFAULT) { 21496a800f36SLiu Yu /* got an error reading the instruction */ 21506a800f36SLiu Yu _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 21516a800f36SLiu Yu } else if (err == -EINVAL) { 21526a800f36SLiu Yu /* didn't recognize the instruction */ 21536a800f36SLiu Yu printk(KERN_ERR "unrecognized spe instruction " 21546a800f36SLiu Yu "in %s at %lx\n", current->comm, regs->nip); 21556a800f36SLiu Yu } else { 21566a800f36SLiu Yu _exception(SIGFPE, regs, code, regs->nip); 21576a800f36SLiu Yu } 21586a800f36SLiu Yu 21596a800f36SLiu Yu return; 21606a800f36SLiu Yu } 21616a800f36SLiu Yu 21626a800f36SLiu Yu void SPEFloatingPointRoundException(struct pt_regs *regs) 21636a800f36SLiu Yu { 21646a800f36SLiu Yu extern int speround_handler(struct pt_regs *regs); 21656a800f36SLiu Yu int err; 21666a800f36SLiu Yu 2167ef429124SChristophe Leroy /* We restore the interrupt state now */ 2168ef429124SChristophe Leroy if (!arch_irq_disabled_regs(regs)) 2169ef429124SChristophe Leroy local_irq_enable(); 2170ef429124SChristophe Leroy 21716a800f36SLiu Yu preempt_disable(); 21726a800f36SLiu Yu if (regs->msr & MSR_SPE) 21736a800f36SLiu Yu giveup_spe(current); 21746a800f36SLiu Yu preempt_enable(); 21756a800f36SLiu Yu 21766a800f36SLiu Yu regs->nip -= 4; 21776a800f36SLiu Yu err = speround_handler(regs); 21786a800f36SLiu Yu if (err == 0) { 21796a800f36SLiu Yu regs->nip += 4; /* skip emulated instruction */ 21806a800f36SLiu Yu emulate_single_step(regs); 21816a800f36SLiu Yu return; 21826a800f36SLiu Yu } 21836a800f36SLiu Yu 21846a800f36SLiu Yu if (err == -EFAULT) { 21856a800f36SLiu Yu /* got an error reading the instruction */ 21866a800f36SLiu Yu _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 21876a800f36SLiu Yu } else if (err == -EINVAL) { 21886a800f36SLiu Yu /* didn't recognize the instruction */ 21896a800f36SLiu Yu printk(KERN_ERR "unrecognized spe instruction " 21906a800f36SLiu Yu "in %s at %lx\n", current->comm, regs->nip); 21916a800f36SLiu Yu } else { 2192aeb1c0f6SEric W. Biederman _exception(SIGFPE, regs, FPE_FLTUNK, regs->nip); 21936a800f36SLiu Yu return; 21946a800f36SLiu Yu } 21956a800f36SLiu Yu } 219614cf11afSPaul Mackerras #endif 219714cf11afSPaul Mackerras 2198dc1c1ca3SStephen Rothwell /* 2199dc1c1ca3SStephen Rothwell * We enter here if we get an unrecoverable exception, that is, one 2200dc1c1ca3SStephen Rothwell * that happened at a point where the RI (recoverable interrupt) bit 2201dc1c1ca3SStephen Rothwell * in the MSR is 0. This indicates that SRR0/1 are live, and that 2202dc1c1ca3SStephen Rothwell * we therefore lost state by taking this exception. 2203dc1c1ca3SStephen Rothwell */ 2204dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs) 2205dc1c1ca3SStephen Rothwell { 220651423a9cSChristophe Leroy pr_emerg("Unrecoverable exception %lx at %lx (msr=%lx)\n", 220751423a9cSChristophe Leroy regs->trap, regs->nip, regs->msr); 2208dc1c1ca3SStephen Rothwell die("Unrecoverable exception", regs, SIGABRT); 2209dc1c1ca3SStephen Rothwell } 221015770a13SNaveen N. Rao NOKPROBE_SYMBOL(unrecoverable_exception); 2211dc1c1ca3SStephen Rothwell 22121e18c17aSJason Gunthorpe #if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x) 221314cf11afSPaul Mackerras /* 221414cf11afSPaul Mackerras * Default handler for a Watchdog exception, 221514cf11afSPaul Mackerras * spins until a reboot occurs 221614cf11afSPaul Mackerras */ 221714cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs) 221814cf11afSPaul Mackerras { 221914cf11afSPaul Mackerras /* Generic WatchdogHandler, implement your own */ 222014cf11afSPaul Mackerras mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE)); 222114cf11afSPaul Mackerras return; 222214cf11afSPaul Mackerras } 222314cf11afSPaul Mackerras 222414cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs) 222514cf11afSPaul Mackerras { 222614cf11afSPaul Mackerras printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n"); 222714cf11afSPaul Mackerras WatchdogHandler(regs); 222814cf11afSPaul Mackerras } 222914cf11afSPaul Mackerras #endif 2230dc1c1ca3SStephen Rothwell 2231dc1c1ca3SStephen Rothwell /* 2232dc1c1ca3SStephen Rothwell * We enter here if we discover during exception entry that we are 2233dc1c1ca3SStephen Rothwell * running in supervisor mode with a userspace value in the stack pointer. 2234dc1c1ca3SStephen Rothwell */ 2235dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs) 2236dc1c1ca3SStephen Rothwell { 2237dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n", 2238dc1c1ca3SStephen Rothwell regs->gpr[1], regs->nip); 2239dc1c1ca3SStephen Rothwell die("Bad kernel stack pointer", regs, SIGABRT); 2240dc1c1ca3SStephen Rothwell } 224115770a13SNaveen N. Rao NOKPROBE_SYMBOL(kernel_bad_stack); 224214cf11afSPaul Mackerras 224314cf11afSPaul Mackerras void __init trap_init(void) 224414cf11afSPaul Mackerras { 224514cf11afSPaul Mackerras } 224680947e7cSGeert Uytterhoeven 224780947e7cSGeert Uytterhoeven 224880947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS 224980947e7cSGeert Uytterhoeven 225080947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type) .type = { .name = #type } 225180947e7cSGeert Uytterhoeven 225280947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = { 225380947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC 225480947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(altivec), 225580947e7cSGeert Uytterhoeven #endif 225680947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(dcba), 225780947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(dcbz), 225880947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(fp_pair), 225980947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(isel), 226080947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(mcrxr), 226180947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(mfpvr), 226280947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(multiple), 226380947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(popcntb), 226480947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(spe), 226580947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(string), 2266a3821b2aSScott Wood WARN_EMULATED_SETUP(sync), 226780947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(unaligned), 226880947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION 226980947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(math), 227080947e7cSGeert Uytterhoeven #endif 227180947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX 227280947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(vsx), 227380947e7cSGeert Uytterhoeven #endif 2274efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64 2275efcac658SAlexey Kardashevskiy WARN_EMULATED_SETUP(mfdscr), 2276efcac658SAlexey Kardashevskiy WARN_EMULATED_SETUP(mtdscr), 2277f83319d7SAnton Blanchard WARN_EMULATED_SETUP(lq_stq), 22785080332cSMichael Neuling WARN_EMULATED_SETUP(lxvw4x), 22795080332cSMichael Neuling WARN_EMULATED_SETUP(lxvh8x), 22805080332cSMichael Neuling WARN_EMULATED_SETUP(lxvd2x), 22815080332cSMichael Neuling WARN_EMULATED_SETUP(lxvb16x), 2282efcac658SAlexey Kardashevskiy #endif 228380947e7cSGeert Uytterhoeven }; 228480947e7cSGeert Uytterhoeven 228580947e7cSGeert Uytterhoeven u32 ppc_warn_emulated; 228680947e7cSGeert Uytterhoeven 228780947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type) 228880947e7cSGeert Uytterhoeven { 228976462232SChristian Dietrich pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm, 229080947e7cSGeert Uytterhoeven type); 229180947e7cSGeert Uytterhoeven } 229280947e7cSGeert Uytterhoeven 229380947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void) 229480947e7cSGeert Uytterhoeven { 2295860286cfSGreg Kroah-Hartman struct dentry *dir; 229680947e7cSGeert Uytterhoeven unsigned int i; 229780947e7cSGeert Uytterhoeven struct ppc_emulated_entry *entries = (void *)&ppc_emulated; 229880947e7cSGeert Uytterhoeven 229980947e7cSGeert Uytterhoeven dir = debugfs_create_dir("emulated_instructions", 230080947e7cSGeert Uytterhoeven powerpc_debugfs_root); 230180947e7cSGeert Uytterhoeven 2302860286cfSGreg Kroah-Hartman debugfs_create_u32("do_warn", 0644, dir, &ppc_warn_emulated); 230380947e7cSGeert Uytterhoeven 2304860286cfSGreg Kroah-Hartman for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) 2305860286cfSGreg Kroah-Hartman debugfs_create_u32(entries[i].name, 0644, dir, 230680947e7cSGeert Uytterhoeven (u32 *)&entries[i].val.counter); 230780947e7cSGeert Uytterhoeven 230880947e7cSGeert Uytterhoeven return 0; 230980947e7cSGeert Uytterhoeven } 231080947e7cSGeert Uytterhoeven 231180947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init); 231280947e7cSGeert Uytterhoeven 231380947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */ 2314