xref: /openbmc/linux/arch/powerpc/kernel/traps.c (revision aeb1c0f6ff18f5ec1fe23421bd844d017bb364df)
114cf11afSPaul Mackerras /*
214cf11afSPaul Mackerras  *  Copyright (C) 1995-1996  Gary Thomas (gdt@linuxppc.org)
3fe04b112SScott Wood  *  Copyright 2007-2010 Freescale Semiconductor, Inc.
414cf11afSPaul Mackerras  *
514cf11afSPaul Mackerras  *  This program is free software; you can redistribute it and/or
614cf11afSPaul Mackerras  *  modify it under the terms of the GNU General Public License
714cf11afSPaul Mackerras  *  as published by the Free Software Foundation; either version
814cf11afSPaul Mackerras  *  2 of the License, or (at your option) any later version.
914cf11afSPaul Mackerras  *
1014cf11afSPaul Mackerras  *  Modified by Cort Dougan (cort@cs.nmt.edu)
1114cf11afSPaul Mackerras  *  and Paul Mackerras (paulus@samba.org)
1214cf11afSPaul Mackerras  */
1314cf11afSPaul Mackerras 
1414cf11afSPaul Mackerras /*
1514cf11afSPaul Mackerras  * This file handles the architecture-dependent parts of hardware exceptions
1614cf11afSPaul Mackerras  */
1714cf11afSPaul Mackerras 
1814cf11afSPaul Mackerras #include <linux/errno.h>
1914cf11afSPaul Mackerras #include <linux/sched.h>
20b17b0153SIngo Molnar #include <linux/sched/debug.h>
2114cf11afSPaul Mackerras #include <linux/kernel.h>
2214cf11afSPaul Mackerras #include <linux/mm.h>
2399cd1302SRam Pai #include <linux/pkeys.h>
2414cf11afSPaul Mackerras #include <linux/stddef.h>
2514cf11afSPaul Mackerras #include <linux/unistd.h>
268dad3f92SPaul Mackerras #include <linux/ptrace.h>
2714cf11afSPaul Mackerras #include <linux/user.h>
2814cf11afSPaul Mackerras #include <linux/interrupt.h>
2914cf11afSPaul Mackerras #include <linux/init.h>
308a39b05fSPaul Gortmaker #include <linux/extable.h>
318a39b05fSPaul Gortmaker #include <linux/module.h>	/* print_modules */
328dad3f92SPaul Mackerras #include <linux/prctl.h>
3314cf11afSPaul Mackerras #include <linux/delay.h>
3414cf11afSPaul Mackerras #include <linux/kprobes.h>
35cc532915SMichael Ellerman #include <linux/kexec.h>
365474c120SMichael Hanselmann #include <linux/backlight.h>
3773c9ceabSJeremy Fitzhardinge #include <linux/bug.h>
381eeb66a1SChristoph Hellwig #include <linux/kdebug.h>
3976462232SChristian Dietrich #include <linux/ratelimit.h>
40ba12eedeSLi Zhong #include <linux/context_tracking.h>
415080332cSMichael Neuling #include <linux/smp.h>
4235adacd6SNicholas Piggin #include <linux/console.h>
4335adacd6SNicholas Piggin #include <linux/kmsg_dump.h>
4414cf11afSPaul Mackerras 
4580947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h>
4614cf11afSPaul Mackerras #include <asm/pgtable.h>
477c0f6ba6SLinus Torvalds #include <linux/uaccess.h>
487644d581SMichael Ellerman #include <asm/debugfs.h>
4914cf11afSPaul Mackerras #include <asm/io.h>
5086417780SPaul Mackerras #include <asm/machdep.h>
5186417780SPaul Mackerras #include <asm/rtas.h>
52f7f6f4feSDavid Gibson #include <asm/pmc.h>
5314cf11afSPaul Mackerras #include <asm/reg.h>
5414cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT
5514cf11afSPaul Mackerras #include <asm/backlight.h>
5614cf11afSPaul Mackerras #endif
57dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
5886417780SPaul Mackerras #include <asm/firmware.h>
59dc1c1ca3SStephen Rothwell #include <asm/processor.h>
606ce6c629SMichael Neuling #include <asm/tm.h>
61dc1c1ca3SStephen Rothwell #endif
62c0ce7d08SDavid Wilder #include <asm/kexec.h>
6316c57b36SKumar Gala #include <asm/ppc-opcode.h>
64cce1f106SShaohui Xie #include <asm/rio.h>
65ebaeb5aeSMahesh Salgaonkar #include <asm/fadump.h>
66ae3a197eSDavid Howells #include <asm/switch_to.h>
67f54db641SMichael Neuling #include <asm/tm.h>
68ae3a197eSDavid Howells #include <asm/debug.h>
6942f5b4caSDaniel Axtens #include <asm/asm-prototypes.h>
70fd7bacbcSMahesh Salgaonkar #include <asm/hmi.h>
714e0e3435SHongtao Jia #include <sysdev/fsl_pci.h>
726cc89badSNaveen N. Rao #include <asm/kprobes.h>
73dc1c1ca3SStephen Rothwell 
74da665885SThiago Jung Bauermann #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC_CORE)
755be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly;
765be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
775be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
785be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
795be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
809422de3eSMichael Neuling int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly;
815be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
8214cf11afSPaul Mackerras 
8314cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger);
8414cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi);
8514cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt);
8614cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep);
8714cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match);
889422de3eSMichael Neuling EXPORT_SYMBOL(__debugger_break_match);
8914cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler);
9014cf11afSPaul Mackerras #endif
9114cf11afSPaul Mackerras 
928b3c34cfSMichael Neuling /* Transactional Memory trap debug */
938b3c34cfSMichael Neuling #ifdef TM_DEBUG_SW
948b3c34cfSMichael Neuling #define TM_DEBUG(x...) printk(KERN_INFO x)
958b3c34cfSMichael Neuling #else
968b3c34cfSMichael Neuling #define TM_DEBUG(x...) do { } while(0)
978b3c34cfSMichael Neuling #endif
988b3c34cfSMichael Neuling 
9914cf11afSPaul Mackerras /*
10014cf11afSPaul Mackerras  * Trap & Exception support
10114cf11afSPaul Mackerras  */
10214cf11afSPaul Mackerras 
1036031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT
1046031d9d9Santon@samba.org static void pmac_backlight_unblank(void)
1056031d9d9Santon@samba.org {
1066031d9d9Santon@samba.org 	mutex_lock(&pmac_backlight_mutex);
1076031d9d9Santon@samba.org 	if (pmac_backlight) {
1086031d9d9Santon@samba.org 		struct backlight_properties *props;
1096031d9d9Santon@samba.org 
1106031d9d9Santon@samba.org 		props = &pmac_backlight->props;
1116031d9d9Santon@samba.org 		props->brightness = props->max_brightness;
1126031d9d9Santon@samba.org 		props->power = FB_BLANK_UNBLANK;
1136031d9d9Santon@samba.org 		backlight_update_status(pmac_backlight);
1146031d9d9Santon@samba.org 	}
1156031d9d9Santon@samba.org 	mutex_unlock(&pmac_backlight_mutex);
1166031d9d9Santon@samba.org }
1176031d9d9Santon@samba.org #else
1186031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { }
1196031d9d9Santon@samba.org #endif
1206031d9d9Santon@samba.org 
1216fcd6baaSNicholas Piggin /*
1226fcd6baaSNicholas Piggin  * If oops/die is expected to crash the machine, return true here.
1236fcd6baaSNicholas Piggin  *
1246fcd6baaSNicholas Piggin  * This should not be expected to be 100% accurate, there may be
1256fcd6baaSNicholas Piggin  * notifiers registered or other unexpected conditions that may bring
1266fcd6baaSNicholas Piggin  * down the kernel. Or if the current process in the kernel is holding
1276fcd6baaSNicholas Piggin  * locks or has other critical state, the kernel may become effectively
1286fcd6baaSNicholas Piggin  * unusable anyway.
1296fcd6baaSNicholas Piggin  */
1306fcd6baaSNicholas Piggin bool die_will_crash(void)
1316fcd6baaSNicholas Piggin {
1326fcd6baaSNicholas Piggin 	if (should_fadump_crash())
1336fcd6baaSNicholas Piggin 		return true;
1346fcd6baaSNicholas Piggin 	if (kexec_should_crash(current))
1356fcd6baaSNicholas Piggin 		return true;
1366fcd6baaSNicholas Piggin 	if (in_interrupt() || panic_on_oops ||
1376fcd6baaSNicholas Piggin 			!current->pid || is_global_init(current))
1386fcd6baaSNicholas Piggin 		return true;
1396fcd6baaSNicholas Piggin 
1406fcd6baaSNicholas Piggin 	return false;
1416fcd6baaSNicholas Piggin }
1426fcd6baaSNicholas Piggin 
143760ca4dcSAnton Blanchard static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED;
144760ca4dcSAnton Blanchard static int die_owner = -1;
145760ca4dcSAnton Blanchard static unsigned int die_nest_count;
146c0ce7d08SDavid Wilder static int die_counter;
147760ca4dcSAnton Blanchard 
14835adacd6SNicholas Piggin extern void panic_flush_kmsg_start(void)
14935adacd6SNicholas Piggin {
15035adacd6SNicholas Piggin 	/*
15135adacd6SNicholas Piggin 	 * These are mostly taken from kernel/panic.c, but tries to do
15235adacd6SNicholas Piggin 	 * relatively minimal work. Don't use delay functions (TB may
15335adacd6SNicholas Piggin 	 * be broken), don't crash dump (need to set a firmware log),
15435adacd6SNicholas Piggin 	 * don't run notifiers. We do want to get some information to
15535adacd6SNicholas Piggin 	 * Linux console.
15635adacd6SNicholas Piggin 	 */
15735adacd6SNicholas Piggin 	console_verbose();
15835adacd6SNicholas Piggin 	bust_spinlocks(1);
15935adacd6SNicholas Piggin }
16035adacd6SNicholas Piggin 
16135adacd6SNicholas Piggin extern void panic_flush_kmsg_end(void)
16235adacd6SNicholas Piggin {
16335adacd6SNicholas Piggin 	printk_safe_flush_on_panic();
16435adacd6SNicholas Piggin 	kmsg_dump(KMSG_DUMP_PANIC);
16535adacd6SNicholas Piggin 	bust_spinlocks(0);
16635adacd6SNicholas Piggin 	debug_locks_off();
16735adacd6SNicholas Piggin 	console_flush_on_panic();
16835adacd6SNicholas Piggin }
16935adacd6SNicholas Piggin 
17003465f89SNicholas Piggin static unsigned long oops_begin(struct pt_regs *regs)
171760ca4dcSAnton Blanchard {
172760ca4dcSAnton Blanchard 	int cpu;
17334c2a14fSanton@samba.org 	unsigned long flags;
17414cf11afSPaul Mackerras 
175293e4688Santon@samba.org 	oops_enter();
176293e4688Santon@samba.org 
177760ca4dcSAnton Blanchard 	/* racy, but better than risking deadlock. */
178760ca4dcSAnton Blanchard 	raw_local_irq_save(flags);
179760ca4dcSAnton Blanchard 	cpu = smp_processor_id();
180760ca4dcSAnton Blanchard 	if (!arch_spin_trylock(&die_lock)) {
181760ca4dcSAnton Blanchard 		if (cpu == die_owner)
182760ca4dcSAnton Blanchard 			/* nested oops. should stop eventually */;
183760ca4dcSAnton Blanchard 		else
184760ca4dcSAnton Blanchard 			arch_spin_lock(&die_lock);
185760ca4dcSAnton Blanchard 	}
186760ca4dcSAnton Blanchard 	die_nest_count++;
187760ca4dcSAnton Blanchard 	die_owner = cpu;
18814cf11afSPaul Mackerras 	console_verbose();
18914cf11afSPaul Mackerras 	bust_spinlocks(1);
1906031d9d9Santon@samba.org 	if (machine_is(powermac))
1916031d9d9Santon@samba.org 		pmac_backlight_unblank();
192760ca4dcSAnton Blanchard 	return flags;
19334c2a14fSanton@samba.org }
19403465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_begin);
1955474c120SMichael Hanselmann 
19603465f89SNicholas Piggin static void oops_end(unsigned long flags, struct pt_regs *regs,
197760ca4dcSAnton Blanchard 			       int signr)
198760ca4dcSAnton Blanchard {
19914cf11afSPaul Mackerras 	bust_spinlocks(0);
200373d4d09SRusty Russell 	add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
201760ca4dcSAnton Blanchard 	die_nest_count--;
20258154c8cSAnton Blanchard 	oops_exit();
20358154c8cSAnton Blanchard 	printk("\n");
2047458e8b2SNicholas Piggin 	if (!die_nest_count) {
205760ca4dcSAnton Blanchard 		/* Nest count reaches zero, release the lock. */
2067458e8b2SNicholas Piggin 		die_owner = -1;
207760ca4dcSAnton Blanchard 		arch_spin_unlock(&die_lock);
2087458e8b2SNicholas Piggin 	}
209760ca4dcSAnton Blanchard 	raw_local_irq_restore(flags);
210cc532915SMichael Ellerman 
211d40b6768SNicholas Piggin 	/*
212d40b6768SNicholas Piggin 	 * system_reset_excption handles debugger, crash dump, panic, for 0x100
213d40b6768SNicholas Piggin 	 */
214d40b6768SNicholas Piggin 	if (TRAP(regs) == 0x100)
215d40b6768SNicholas Piggin 		return;
216d40b6768SNicholas Piggin 
217ebaeb5aeSMahesh Salgaonkar 	crash_fadump(regs, "die oops");
218ebaeb5aeSMahesh Salgaonkar 
2194388c9b3SNicholas Piggin 	if (kexec_should_crash(current))
220cc532915SMichael Ellerman 		crash_kexec(regs);
2219b00ac06SAnton Blanchard 
222760ca4dcSAnton Blanchard 	if (!signr)
223760ca4dcSAnton Blanchard 		return;
224760ca4dcSAnton Blanchard 
22558154c8cSAnton Blanchard 	/*
22658154c8cSAnton Blanchard 	 * While our oops output is serialised by a spinlock, output
22758154c8cSAnton Blanchard 	 * from panic() called below can race and corrupt it. If we
22858154c8cSAnton Blanchard 	 * know we are going to panic, delay for 1 second so we have a
22958154c8cSAnton Blanchard 	 * chance to get clean backtraces from all CPUs that are oopsing.
23058154c8cSAnton Blanchard 	 */
23158154c8cSAnton Blanchard 	if (in_interrupt() || panic_on_oops || !current->pid ||
23258154c8cSAnton Blanchard 	    is_global_init(current)) {
23358154c8cSAnton Blanchard 		mdelay(MSEC_PER_SEC);
23458154c8cSAnton Blanchard 	}
23558154c8cSAnton Blanchard 
23614cf11afSPaul Mackerras 	if (in_interrupt())
23714cf11afSPaul Mackerras 		panic("Fatal exception in interrupt");
238cea6a4baSHorms 	if (panic_on_oops)
239012c437dSHorms 		panic("Fatal exception");
240760ca4dcSAnton Blanchard 	do_exit(signr);
241760ca4dcSAnton Blanchard }
24203465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_end);
243cea6a4baSHorms 
24403465f89SNicholas Piggin static int __die(const char *str, struct pt_regs *regs, long err)
245760ca4dcSAnton Blanchard {
246760ca4dcSAnton Blanchard 	printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
2472e82ca3cSMichael Ellerman 
2482e82ca3cSMichael Ellerman 	if (IS_ENABLED(CONFIG_CPU_LITTLE_ENDIAN))
2492e82ca3cSMichael Ellerman 		printk("LE ");
2502e82ca3cSMichael Ellerman 	else
2512e82ca3cSMichael Ellerman 		printk("BE ");
2522e82ca3cSMichael Ellerman 
2531c56cd8eSMichael Ellerman 	if (IS_ENABLED(CONFIG_PREEMPT))
25472c0d9eeSMichael Ellerman 		pr_cont("PREEMPT ");
2551c56cd8eSMichael Ellerman 
2561c56cd8eSMichael Ellerman 	if (IS_ENABLED(CONFIG_SMP))
25772c0d9eeSMichael Ellerman 		pr_cont("SMP NR_CPUS=%d ", NR_CPUS);
2581c56cd8eSMichael Ellerman 
259e7df0d88SJoonsoo Kim 	if (debug_pagealloc_enabled())
26072c0d9eeSMichael Ellerman 		pr_cont("DEBUG_PAGEALLOC ");
2611c56cd8eSMichael Ellerman 
2621c56cd8eSMichael Ellerman 	if (IS_ENABLED(CONFIG_NUMA))
26372c0d9eeSMichael Ellerman 		pr_cont("NUMA ");
2641c56cd8eSMichael Ellerman 
26572c0d9eeSMichael Ellerman 	pr_cont("%s\n", ppc_md.name ? ppc_md.name : "");
266760ca4dcSAnton Blanchard 
267760ca4dcSAnton Blanchard 	if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP)
268760ca4dcSAnton Blanchard 		return 1;
269760ca4dcSAnton Blanchard 
270760ca4dcSAnton Blanchard 	print_modules();
271760ca4dcSAnton Blanchard 	show_regs(regs);
27214cf11afSPaul Mackerras 
27314cf11afSPaul Mackerras 	return 0;
27414cf11afSPaul Mackerras }
27503465f89SNicholas Piggin NOKPROBE_SYMBOL(__die);
27614cf11afSPaul Mackerras 
277760ca4dcSAnton Blanchard void die(const char *str, struct pt_regs *regs, long err)
278760ca4dcSAnton Blanchard {
2796f44b20eSNicholas Piggin 	unsigned long flags;
280760ca4dcSAnton Blanchard 
281d40b6768SNicholas Piggin 	/*
282d40b6768SNicholas Piggin 	 * system_reset_excption handles debugger, crash dump, panic, for 0x100
283d40b6768SNicholas Piggin 	 */
284d40b6768SNicholas Piggin 	if (TRAP(regs) != 0x100) {
2856f44b20eSNicholas Piggin 		if (debugger(regs))
2866f44b20eSNicholas Piggin 			return;
287d40b6768SNicholas Piggin 	}
2886f44b20eSNicholas Piggin 
2896f44b20eSNicholas Piggin 	flags = oops_begin(regs);
290760ca4dcSAnton Blanchard 	if (__die(str, regs, err))
291760ca4dcSAnton Blanchard 		err = 0;
292760ca4dcSAnton Blanchard 	oops_end(flags, regs, err);
293760ca4dcSAnton Blanchard }
29415770a13SNaveen N. Rao NOKPROBE_SYMBOL(die);
295760ca4dcSAnton Blanchard 
29625baa35bSOleg Nesterov void user_single_step_siginfo(struct task_struct *tsk,
29725baa35bSOleg Nesterov 				struct pt_regs *regs, siginfo_t *info)
29825baa35bSOleg Nesterov {
29925baa35bSOleg Nesterov 	info->si_signo = SIGTRAP;
30025baa35bSOleg Nesterov 	info->si_code = TRAP_TRACE;
30125baa35bSOleg Nesterov 	info->si_addr = (void __user *)regs->nip;
30225baa35bSOleg Nesterov }
30325baa35bSOleg Nesterov 
30499cd1302SRam Pai 
30599cd1302SRam Pai void _exception_pkey(int signr, struct pt_regs *regs, int code,
30699cd1302SRam Pai 		unsigned long addr, int key)
30714cf11afSPaul Mackerras {
30814cf11afSPaul Mackerras 	siginfo_t info;
309d0c3d534SOlof Johansson 	const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \
310d0c3d534SOlof Johansson 			"at %08lx nip %08lx lr %08lx code %x\n";
311d0c3d534SOlof Johansson 	const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \
312d0c3d534SOlof Johansson 			"at %016lx nip %016lx lr %016lx code %x\n";
31314cf11afSPaul Mackerras 
31414cf11afSPaul Mackerras 	if (!user_mode(regs)) {
315760ca4dcSAnton Blanchard 		die("Exception in kernel mode", regs, signr);
31614cf11afSPaul Mackerras 		return;
317760ca4dcSAnton Blanchard 	}
318760ca4dcSAnton Blanchard 
319760ca4dcSAnton Blanchard 	if (show_unhandled_signals && unhandled_signal(current, signr)) {
32076462232SChristian Dietrich 		printk_ratelimited(regs->msr & MSR_64BIT ? fmt64 : fmt32,
321d0c3d534SOlof Johansson 				   current->comm, current->pid, signr,
322d0c3d534SOlof Johansson 				   addr, regs->nip, regs->link, code);
32314cf11afSPaul Mackerras 	}
32414cf11afSPaul Mackerras 
325a3512b2dSBenjamin Herrenschmidt 	if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs))
3269f2f79e3SBenjamin Herrenschmidt 		local_irq_enable();
3279f2f79e3SBenjamin Herrenschmidt 
32841ab5266SAnanth N Mavinakayanahalli 	current->thread.trap_nr = code;
329c5cc1f4dSThiago Jung Bauermann 
330c5cc1f4dSThiago Jung Bauermann 	/*
331c5cc1f4dSThiago Jung Bauermann 	 * Save all the pkey registers AMR/IAMR/UAMOR. Eg: Core dumps need
332c5cc1f4dSThiago Jung Bauermann 	 * to capture the content, if the task gets killed.
333c5cc1f4dSThiago Jung Bauermann 	 */
334c5cc1f4dSThiago Jung Bauermann 	thread_pkey_regs_save(&current->thread);
335c5cc1f4dSThiago Jung Bauermann 
3363eb0f519SEric W. Biederman 	clear_siginfo(&info);
33714cf11afSPaul Mackerras 	info.si_signo = signr;
33814cf11afSPaul Mackerras 	info.si_code = code;
33914cf11afSPaul Mackerras 	info.si_addr = (void __user *) addr;
34099cd1302SRam Pai 	info.si_pkey = key;
34199cd1302SRam Pai 
34214cf11afSPaul Mackerras 	force_sig_info(signr, &info, current);
34314cf11afSPaul Mackerras }
34414cf11afSPaul Mackerras 
34599cd1302SRam Pai void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
34699cd1302SRam Pai {
34799cd1302SRam Pai 	_exception_pkey(signr, regs, code, addr, 0);
34899cd1302SRam Pai }
34999cd1302SRam Pai 
35014cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs)
35114cf11afSPaul Mackerras {
3522b4f3ac5SNicholas Piggin 	/*
3532b4f3ac5SNicholas Piggin 	 * Avoid crashes in case of nested NMI exceptions. Recoverability
3542b4f3ac5SNicholas Piggin 	 * is determined by RI and in_nmi
3552b4f3ac5SNicholas Piggin 	 */
3562b4f3ac5SNicholas Piggin 	bool nested = in_nmi();
3572b4f3ac5SNicholas Piggin 	if (!nested)
3582b4f3ac5SNicholas Piggin 		nmi_enter();
3592b4f3ac5SNicholas Piggin 
360ca41ad43SNicholas Piggin 	__this_cpu_inc(irq_stat.sreset_irqs);
361ca41ad43SNicholas Piggin 
36214cf11afSPaul Mackerras 	/* See if any machine dependent calls */
363c902be71SArnd Bergmann 	if (ppc_md.system_reset_exception) {
364c902be71SArnd Bergmann 		if (ppc_md.system_reset_exception(regs))
365c4f3b52cSNicholas Piggin 			goto out;
366c902be71SArnd Bergmann 	}
36714cf11afSPaul Mackerras 
3684388c9b3SNicholas Piggin 	if (debugger(regs))
3694388c9b3SNicholas Piggin 		goto out;
3704388c9b3SNicholas Piggin 
3714388c9b3SNicholas Piggin 	/*
3724388c9b3SNicholas Piggin 	 * A system reset is a request to dump, so we always send
3734388c9b3SNicholas Piggin 	 * it through the crashdump code (if fadump or kdump are
3744388c9b3SNicholas Piggin 	 * registered).
3754388c9b3SNicholas Piggin 	 */
3764388c9b3SNicholas Piggin 	crash_fadump(regs, "System Reset");
3774388c9b3SNicholas Piggin 
3784388c9b3SNicholas Piggin 	crash_kexec(regs);
3794388c9b3SNicholas Piggin 
3804388c9b3SNicholas Piggin 	/*
3814388c9b3SNicholas Piggin 	 * We aren't the primary crash CPU. We need to send it
3824388c9b3SNicholas Piggin 	 * to a holding pattern to avoid it ending up in the panic
3834388c9b3SNicholas Piggin 	 * code.
3844388c9b3SNicholas Piggin 	 */
3854388c9b3SNicholas Piggin 	crash_kexec_secondary(regs);
3864388c9b3SNicholas Piggin 
3874388c9b3SNicholas Piggin 	/*
3884388c9b3SNicholas Piggin 	 * No debugger or crash dump registered, print logs then
3894388c9b3SNicholas Piggin 	 * panic.
3904388c9b3SNicholas Piggin 	 */
3914552d128SNicholas Piggin 	die("System Reset", regs, SIGABRT);
3924388c9b3SNicholas Piggin 
3934388c9b3SNicholas Piggin 	mdelay(2*MSEC_PER_SEC); /* Wait a little while for others to print */
3944388c9b3SNicholas Piggin 	add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
3954388c9b3SNicholas Piggin 	nmi_panic(regs, "System Reset");
39614cf11afSPaul Mackerras 
397c4f3b52cSNicholas Piggin out:
398c4f3b52cSNicholas Piggin #ifdef CONFIG_PPC_BOOK3S_64
399c4f3b52cSNicholas Piggin 	BUG_ON(get_paca()->in_nmi == 0);
400c4f3b52cSNicholas Piggin 	if (get_paca()->in_nmi > 1)
4014388c9b3SNicholas Piggin 		nmi_panic(regs, "Unrecoverable nested System Reset");
402c4f3b52cSNicholas Piggin #endif
40314cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
40414cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
4054388c9b3SNicholas Piggin 		nmi_panic(regs, "Unrecoverable System Reset");
40614cf11afSPaul Mackerras 
4072b4f3ac5SNicholas Piggin 	if (!nested)
4082b4f3ac5SNicholas Piggin 		nmi_exit();
4092b4f3ac5SNicholas Piggin 
41014cf11afSPaul Mackerras 	/* What should we do here? We could issue a shutdown or hard reset. */
41114cf11afSPaul Mackerras }
4121e9b4507SMahesh Salgaonkar 
41314cf11afSPaul Mackerras /*
41414cf11afSPaul Mackerras  * I/O accesses can cause machine checks on powermacs.
41514cf11afSPaul Mackerras  * Check if the NIP corresponds to the address of a sync
41614cf11afSPaul Mackerras  * instruction for which there is an entry in the exception
41714cf11afSPaul Mackerras  * table.
41814cf11afSPaul Mackerras  * Note that the 601 only takes a machine check on TEA
41914cf11afSPaul Mackerras  * (transfer error ack) signal assertion, and does not
42014cf11afSPaul Mackerras  * set any of the top 16 bits of SRR1.
42114cf11afSPaul Mackerras  *  -- paulus.
42214cf11afSPaul Mackerras  */
42314cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs)
42414cf11afSPaul Mackerras {
42568a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32
42614cf11afSPaul Mackerras 	unsigned long msr = regs->msr;
42714cf11afSPaul Mackerras 	const struct exception_table_entry *entry;
42814cf11afSPaul Mackerras 	unsigned int *nip = (unsigned int *)regs->nip;
42914cf11afSPaul Mackerras 
43014cf11afSPaul Mackerras 	if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
43114cf11afSPaul Mackerras 	    && (entry = search_exception_tables(regs->nip)) != NULL) {
43214cf11afSPaul Mackerras 		/*
43314cf11afSPaul Mackerras 		 * Check that it's a sync instruction, or somewhere
43414cf11afSPaul Mackerras 		 * in the twi; isync; nop sequence that inb/inw/inl uses.
43514cf11afSPaul Mackerras 		 * As the address is in the exception table
43614cf11afSPaul Mackerras 		 * we should be able to read the instr there.
43714cf11afSPaul Mackerras 		 * For the debug message, we look at the preceding
43814cf11afSPaul Mackerras 		 * load or store.
43914cf11afSPaul Mackerras 		 */
440ddc6cd0dSChristophe Leroy 		if (*nip == PPC_INST_NOP)
44114cf11afSPaul Mackerras 			nip -= 2;
442ddc6cd0dSChristophe Leroy 		else if (*nip == PPC_INST_ISYNC)
44314cf11afSPaul Mackerras 			--nip;
444ddc6cd0dSChristophe Leroy 		if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) {
44514cf11afSPaul Mackerras 			unsigned int rb;
44614cf11afSPaul Mackerras 
44714cf11afSPaul Mackerras 			--nip;
44814cf11afSPaul Mackerras 			rb = (*nip >> 11) & 0x1f;
44914cf11afSPaul Mackerras 			printk(KERN_DEBUG "%s bad port %lx at %p\n",
45014cf11afSPaul Mackerras 			       (*nip & 0x100)? "OUT to": "IN from",
45114cf11afSPaul Mackerras 			       regs->gpr[rb] - _IO_BASE, nip);
45214cf11afSPaul Mackerras 			regs->msr |= MSR_RI;
45361a92f70SNicholas Piggin 			regs->nip = extable_fixup(entry);
45414cf11afSPaul Mackerras 			return 1;
45514cf11afSPaul Mackerras 		}
45614cf11afSPaul Mackerras 	}
45768a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
45814cf11afSPaul Mackerras 	return 0;
45914cf11afSPaul Mackerras }
46014cf11afSPaul Mackerras 
461172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
46214cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception
46314cf11afSPaul Mackerras    is in the ESR. */
46414cf11afSPaul Mackerras #define get_reason(regs)	((regs)->dsisr)
46514cf11afSPaul Mackerras #define REASON_FP		ESR_FP
46614cf11afSPaul Mackerras #define REASON_ILLEGAL		(ESR_PIL | ESR_PUO)
46714cf11afSPaul Mackerras #define REASON_PRIVILEGED	ESR_PPR
46814cf11afSPaul Mackerras #define REASON_TRAP		ESR_PTR
46914cf11afSPaul Mackerras 
47014cf11afSPaul Mackerras /* single-step stuff */
47151ae8d4aSBharat Bhushan #define single_stepping(regs)	(current->thread.debug.dbcr0 & DBCR0_IC)
47251ae8d4aSBharat Bhushan #define clear_single_step(regs)	(current->thread.debug.dbcr0 &= ~DBCR0_IC)
4730e524e76SMatt Evans #define clear_br_trace(regs)	do {} while(0)
47414cf11afSPaul Mackerras #else
47514cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program
47614cf11afSPaul Mackerras    exception is in the MSR. */
47714cf11afSPaul Mackerras #define get_reason(regs)	((regs)->msr)
478d30a5a52SMichael Ellerman #define REASON_TM		SRR1_PROGTM
479d30a5a52SMichael Ellerman #define REASON_FP		SRR1_PROGFPE
480d30a5a52SMichael Ellerman #define REASON_ILLEGAL		SRR1_PROGILL
481d30a5a52SMichael Ellerman #define REASON_PRIVILEGED	SRR1_PROGPRIV
482d30a5a52SMichael Ellerman #define REASON_TRAP		SRR1_PROGTRAP
48314cf11afSPaul Mackerras 
48414cf11afSPaul Mackerras #define single_stepping(regs)	((regs)->msr & MSR_SE)
48514cf11afSPaul Mackerras #define clear_single_step(regs)	((regs)->msr &= ~MSR_SE)
4860e524e76SMatt Evans #define clear_br_trace(regs)	((regs)->msr &= ~MSR_BE)
48714cf11afSPaul Mackerras #endif
48814cf11afSPaul Mackerras 
4890d0935b3SMichael Ellerman #if defined(CONFIG_E500)
490fe04b112SScott Wood int machine_check_e500mc(struct pt_regs *regs)
491fe04b112SScott Wood {
492fe04b112SScott Wood 	unsigned long mcsr = mfspr(SPRN_MCSR);
493a4e89ffbSMatt Weber 	unsigned long pvr = mfspr(SPRN_PVR);
494fe04b112SScott Wood 	unsigned long reason = mcsr;
495fe04b112SScott Wood 	int recoverable = 1;
496fe04b112SScott Wood 
49782a9a480SScott Wood 	if (reason & MCSR_LD) {
498cce1f106SShaohui Xie 		recoverable = fsl_rio_mcheck_exception(regs);
499cce1f106SShaohui Xie 		if (recoverable == 1)
500cce1f106SShaohui Xie 			goto silent_out;
501cce1f106SShaohui Xie 	}
502cce1f106SShaohui Xie 
503fe04b112SScott Wood 	printk("Machine check in kernel mode.\n");
504fe04b112SScott Wood 	printk("Caused by (from MCSR=%lx): ", reason);
505fe04b112SScott Wood 
506fe04b112SScott Wood 	if (reason & MCSR_MCP)
507fe04b112SScott Wood 		printk("Machine Check Signal\n");
508fe04b112SScott Wood 
509fe04b112SScott Wood 	if (reason & MCSR_ICPERR) {
510fe04b112SScott Wood 		printk("Instruction Cache Parity Error\n");
511fe04b112SScott Wood 
512fe04b112SScott Wood 		/*
513fe04b112SScott Wood 		 * This is recoverable by invalidating the i-cache.
514fe04b112SScott Wood 		 */
515fe04b112SScott Wood 		mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI);
516fe04b112SScott Wood 		while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI)
517fe04b112SScott Wood 			;
518fe04b112SScott Wood 
519fe04b112SScott Wood 		/*
520fe04b112SScott Wood 		 * This will generally be accompanied by an instruction
521fe04b112SScott Wood 		 * fetch error report -- only treat MCSR_IF as fatal
522fe04b112SScott Wood 		 * if it wasn't due to an L1 parity error.
523fe04b112SScott Wood 		 */
524fe04b112SScott Wood 		reason &= ~MCSR_IF;
525fe04b112SScott Wood 	}
526fe04b112SScott Wood 
527fe04b112SScott Wood 	if (reason & MCSR_DCPERR_MC) {
528fe04b112SScott Wood 		printk("Data Cache Parity Error\n");
52937caf9f2SKumar Gala 
53037caf9f2SKumar Gala 		/*
53137caf9f2SKumar Gala 		 * In write shadow mode we auto-recover from the error, but it
53237caf9f2SKumar Gala 		 * may still get logged and cause a machine check.  We should
53337caf9f2SKumar Gala 		 * only treat the non-write shadow case as non-recoverable.
53437caf9f2SKumar Gala 		 */
535a4e89ffbSMatt Weber 		/* On e6500 core, L1 DCWS (Data cache write shadow mode) bit
536a4e89ffbSMatt Weber 		 * is not implemented but L1 data cache always runs in write
537a4e89ffbSMatt Weber 		 * shadow mode. Hence on data cache parity errors HW will
538a4e89ffbSMatt Weber 		 * automatically invalidate the L1 Data Cache.
539a4e89ffbSMatt Weber 		 */
540a4e89ffbSMatt Weber 		if (PVR_VER(pvr) != PVR_VER_E6500) {
54137caf9f2SKumar Gala 			if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS))
542fe04b112SScott Wood 				recoverable = 0;
543fe04b112SScott Wood 		}
544a4e89ffbSMatt Weber 	}
545fe04b112SScott Wood 
546fe04b112SScott Wood 	if (reason & MCSR_L2MMU_MHIT) {
547fe04b112SScott Wood 		printk("Hit on multiple TLB entries\n");
548fe04b112SScott Wood 		recoverable = 0;
549fe04b112SScott Wood 	}
550fe04b112SScott Wood 
551fe04b112SScott Wood 	if (reason & MCSR_NMI)
552fe04b112SScott Wood 		printk("Non-maskable interrupt\n");
553fe04b112SScott Wood 
554fe04b112SScott Wood 	if (reason & MCSR_IF) {
555fe04b112SScott Wood 		printk("Instruction Fetch Error Report\n");
556fe04b112SScott Wood 		recoverable = 0;
557fe04b112SScott Wood 	}
558fe04b112SScott Wood 
559fe04b112SScott Wood 	if (reason & MCSR_LD) {
560fe04b112SScott Wood 		printk("Load Error Report\n");
561fe04b112SScott Wood 		recoverable = 0;
562fe04b112SScott Wood 	}
563fe04b112SScott Wood 
564fe04b112SScott Wood 	if (reason & MCSR_ST) {
565fe04b112SScott Wood 		printk("Store Error Report\n");
566fe04b112SScott Wood 		recoverable = 0;
567fe04b112SScott Wood 	}
568fe04b112SScott Wood 
569fe04b112SScott Wood 	if (reason & MCSR_LDG) {
570fe04b112SScott Wood 		printk("Guarded Load Error Report\n");
571fe04b112SScott Wood 		recoverable = 0;
572fe04b112SScott Wood 	}
573fe04b112SScott Wood 
574fe04b112SScott Wood 	if (reason & MCSR_TLBSYNC)
575fe04b112SScott Wood 		printk("Simultaneous tlbsync operations\n");
576fe04b112SScott Wood 
577fe04b112SScott Wood 	if (reason & MCSR_BSL2_ERR) {
578fe04b112SScott Wood 		printk("Level 2 Cache Error\n");
579fe04b112SScott Wood 		recoverable = 0;
580fe04b112SScott Wood 	}
581fe04b112SScott Wood 
582fe04b112SScott Wood 	if (reason & MCSR_MAV) {
583fe04b112SScott Wood 		u64 addr;
584fe04b112SScott Wood 
585fe04b112SScott Wood 		addr = mfspr(SPRN_MCAR);
586fe04b112SScott Wood 		addr |= (u64)mfspr(SPRN_MCARU) << 32;
587fe04b112SScott Wood 
588fe04b112SScott Wood 		printk("Machine Check %s Address: %#llx\n",
589fe04b112SScott Wood 		       reason & MCSR_MEA ? "Effective" : "Physical", addr);
590fe04b112SScott Wood 	}
591fe04b112SScott Wood 
592cce1f106SShaohui Xie silent_out:
593fe04b112SScott Wood 	mtspr(SPRN_MCSR, mcsr);
594fe04b112SScott Wood 	return mfspr(SPRN_MCSR) == 0 && recoverable;
595fe04b112SScott Wood }
596fe04b112SScott Wood 
59747c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs)
59847c0bd1aSBenjamin Herrenschmidt {
59942bff234SMichael Ellerman 	unsigned long reason = mfspr(SPRN_MCSR);
60047c0bd1aSBenjamin Herrenschmidt 
601cce1f106SShaohui Xie 	if (reason & MCSR_BUS_RBERR) {
602cce1f106SShaohui Xie 		if (fsl_rio_mcheck_exception(regs))
603cce1f106SShaohui Xie 			return 1;
6044e0e3435SHongtao Jia 		if (fsl_pci_mcheck_exception(regs))
6054e0e3435SHongtao Jia 			return 1;
606cce1f106SShaohui Xie 	}
607cce1f106SShaohui Xie 
60814cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
60914cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
61014cf11afSPaul Mackerras 
61114cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
61214cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
61314cf11afSPaul Mackerras 	if (reason & MCSR_ICPERR)
61414cf11afSPaul Mackerras 		printk("Instruction Cache Parity Error\n");
61514cf11afSPaul Mackerras 	if (reason & MCSR_DCP_PERR)
61614cf11afSPaul Mackerras 		printk("Data Cache Push Parity Error\n");
61714cf11afSPaul Mackerras 	if (reason & MCSR_DCPERR)
61814cf11afSPaul Mackerras 		printk("Data Cache Parity Error\n");
61914cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IAERR)
62014cf11afSPaul Mackerras 		printk("Bus - Instruction Address Error\n");
62114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RAERR)
62214cf11afSPaul Mackerras 		printk("Bus - Read Address Error\n");
62314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WAERR)
62414cf11afSPaul Mackerras 		printk("Bus - Write Address Error\n");
62514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IBERR)
62614cf11afSPaul Mackerras 		printk("Bus - Instruction Data Error\n");
62714cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RBERR)
62814cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
62914cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WBERR)
630c1528339SWladislav Wiebe 		printk("Bus - Write Data Bus Error\n");
63114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IPERR)
63214cf11afSPaul Mackerras 		printk("Bus - Instruction Parity Error\n");
63314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RPERR)
63414cf11afSPaul Mackerras 		printk("Bus - Read Parity Error\n");
63547c0bd1aSBenjamin Herrenschmidt 
63647c0bd1aSBenjamin Herrenschmidt 	return 0;
63747c0bd1aSBenjamin Herrenschmidt }
6384490c06bSKumar Gala 
6394490c06bSKumar Gala int machine_check_generic(struct pt_regs *regs)
6404490c06bSKumar Gala {
6414490c06bSKumar Gala 	return 0;
6424490c06bSKumar Gala }
64314cf11afSPaul Mackerras #elif defined(CONFIG_E200)
64447c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs)
64547c0bd1aSBenjamin Herrenschmidt {
64642bff234SMichael Ellerman 	unsigned long reason = mfspr(SPRN_MCSR);
64747c0bd1aSBenjamin Herrenschmidt 
64814cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
64914cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
65014cf11afSPaul Mackerras 
65114cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
65214cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
65314cf11afSPaul Mackerras 	if (reason & MCSR_CP_PERR)
65414cf11afSPaul Mackerras 		printk("Cache Push Parity Error\n");
65514cf11afSPaul Mackerras 	if (reason & MCSR_CPERR)
65614cf11afSPaul Mackerras 		printk("Cache Parity Error\n");
65714cf11afSPaul Mackerras 	if (reason & MCSR_EXCP_ERR)
65814cf11afSPaul Mackerras 		printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
65914cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IRERR)
66014cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on instruction fetch\n");
66114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_DRERR)
66214cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on data load\n");
66314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WRERR)
66414cf11afSPaul Mackerras 		printk("Bus - Write Bus Error on buffered store or cache line push\n");
66547c0bd1aSBenjamin Herrenschmidt 
66647c0bd1aSBenjamin Herrenschmidt 	return 0;
66747c0bd1aSBenjamin Herrenschmidt }
6687f3f819eSMichael Ellerman #elif defined(CONFIG_PPC32)
66947c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs)
67047c0bd1aSBenjamin Herrenschmidt {
67142bff234SMichael Ellerman 	unsigned long reason = regs->msr;
67247c0bd1aSBenjamin Herrenschmidt 
67314cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
67414cf11afSPaul Mackerras 	printk("Caused by (from SRR1=%lx): ", reason);
67514cf11afSPaul Mackerras 	switch (reason & 0x601F0000) {
67614cf11afSPaul Mackerras 	case 0x80000:
67714cf11afSPaul Mackerras 		printk("Machine check signal\n");
67814cf11afSPaul Mackerras 		break;
67914cf11afSPaul Mackerras 	case 0:		/* for 601 */
68014cf11afSPaul Mackerras 	case 0x40000:
68114cf11afSPaul Mackerras 	case 0x140000:	/* 7450 MSS error and TEA */
68214cf11afSPaul Mackerras 		printk("Transfer error ack signal\n");
68314cf11afSPaul Mackerras 		break;
68414cf11afSPaul Mackerras 	case 0x20000:
68514cf11afSPaul Mackerras 		printk("Data parity error signal\n");
68614cf11afSPaul Mackerras 		break;
68714cf11afSPaul Mackerras 	case 0x10000:
68814cf11afSPaul Mackerras 		printk("Address parity error signal\n");
68914cf11afSPaul Mackerras 		break;
69014cf11afSPaul Mackerras 	case 0x20000000:
69114cf11afSPaul Mackerras 		printk("L1 Data Cache error\n");
69214cf11afSPaul Mackerras 		break;
69314cf11afSPaul Mackerras 	case 0x40000000:
69414cf11afSPaul Mackerras 		printk("L1 Instruction Cache error\n");
69514cf11afSPaul Mackerras 		break;
69614cf11afSPaul Mackerras 	case 0x00100000:
69714cf11afSPaul Mackerras 		printk("L2 data cache parity error\n");
69814cf11afSPaul Mackerras 		break;
69914cf11afSPaul Mackerras 	default:
70014cf11afSPaul Mackerras 		printk("Unknown values in msr\n");
70114cf11afSPaul Mackerras 	}
70275918a4bSOlof Johansson 	return 0;
70375918a4bSOlof Johansson }
70447c0bd1aSBenjamin Herrenschmidt #endif /* everything else */
70575918a4bSOlof Johansson 
70675918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs)
70775918a4bSOlof Johansson {
70875918a4bSOlof Johansson 	int recover = 0;
709b96672ddSNicholas Piggin 	bool nested = in_nmi();
710b96672ddSNicholas Piggin 	if (!nested)
711b96672ddSNicholas Piggin 		nmi_enter();
71275918a4bSOlof Johansson 
713f886f0f6SNicholas Piggin 	/* 64s accounts the mce in machine_check_early when in HVMODE */
714f886f0f6SNicholas Piggin 	if (!IS_ENABLED(CONFIG_PPC_BOOK3S_64) || !cpu_has_feature(CPU_FTR_HVMODE))
71569111bacSChristoph Lameter 		__this_cpu_inc(irq_stat.mce_exceptions);
71689713ed1SAnton Blanchard 
717d93b0ac0SMahesh Salgaonkar 	add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
718d93b0ac0SMahesh Salgaonkar 
71947c0bd1aSBenjamin Herrenschmidt 	/* See if any machine dependent calls. In theory, we would want
72047c0bd1aSBenjamin Herrenschmidt 	 * to call the CPU first, and call the ppc_md. one if the CPU
72147c0bd1aSBenjamin Herrenschmidt 	 * one returns a positive number. However there is existing code
72247c0bd1aSBenjamin Herrenschmidt 	 * that assumes the board gets a first chance, so let's keep it
72347c0bd1aSBenjamin Herrenschmidt 	 * that way for now and fix things later. --BenH.
72447c0bd1aSBenjamin Herrenschmidt 	 */
72575918a4bSOlof Johansson 	if (ppc_md.machine_check_exception)
72675918a4bSOlof Johansson 		recover = ppc_md.machine_check_exception(regs);
72747c0bd1aSBenjamin Herrenschmidt 	else if (cur_cpu_spec->machine_check)
72847c0bd1aSBenjamin Herrenschmidt 		recover = cur_cpu_spec->machine_check(regs);
72975918a4bSOlof Johansson 
73047c0bd1aSBenjamin Herrenschmidt 	if (recover > 0)
731ba12eedeSLi Zhong 		goto bail;
73275918a4bSOlof Johansson 
733a443506bSAnton Blanchard 	if (debugger_fault_handler(regs))
734ba12eedeSLi Zhong 		goto bail;
73575918a4bSOlof Johansson 
73675918a4bSOlof Johansson 	if (check_io_access(regs))
737ba12eedeSLi Zhong 		goto bail;
73875918a4bSOlof Johansson 
7398dad3f92SPaul Mackerras 	die("Machine check", regs, SIGBUS);
74014cf11afSPaul Mackerras 
74114cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
74214cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
743b96672ddSNicholas Piggin 		nmi_panic(regs, "Unrecoverable Machine check");
744ba12eedeSLi Zhong 
745ba12eedeSLi Zhong bail:
746b96672ddSNicholas Piggin 	if (!nested)
747b96672ddSNicholas Piggin 		nmi_exit();
74814cf11afSPaul Mackerras }
74914cf11afSPaul Mackerras 
75014cf11afSPaul Mackerras void SMIException(struct pt_regs *regs)
75114cf11afSPaul Mackerras {
75214cf11afSPaul Mackerras 	die("System Management Interrupt", regs, SIGABRT);
75314cf11afSPaul Mackerras }
75414cf11afSPaul Mackerras 
7555080332cSMichael Neuling #ifdef CONFIG_VSX
7565080332cSMichael Neuling static void p9_hmi_special_emu(struct pt_regs *regs)
7575080332cSMichael Neuling {
7585080332cSMichael Neuling 	unsigned int ra, rb, t, i, sel, instr, rc;
7595080332cSMichael Neuling 	const void __user *addr;
7605080332cSMichael Neuling 	u8 vbuf[16], *vdst;
7615080332cSMichael Neuling 	unsigned long ea, msr, msr_mask;
7625080332cSMichael Neuling 	bool swap;
7635080332cSMichael Neuling 
7645080332cSMichael Neuling 	if (__get_user_inatomic(instr, (unsigned int __user *)regs->nip))
7655080332cSMichael Neuling 		return;
7665080332cSMichael Neuling 
7675080332cSMichael Neuling 	/*
7685080332cSMichael Neuling 	 * lxvb16x	opcode: 0x7c0006d8
7695080332cSMichael Neuling 	 * lxvd2x	opcode: 0x7c000698
7705080332cSMichael Neuling 	 * lxvh8x	opcode: 0x7c000658
7715080332cSMichael Neuling 	 * lxvw4x	opcode: 0x7c000618
7725080332cSMichael Neuling 	 */
7735080332cSMichael Neuling 	if ((instr & 0xfc00073e) != 0x7c000618) {
7745080332cSMichael Neuling 		pr_devel("HMI vec emu: not vector CI %i:%s[%d] nip=%016lx"
7755080332cSMichael Neuling 			 " instr=%08x\n",
7765080332cSMichael Neuling 			 smp_processor_id(), current->comm, current->pid,
7775080332cSMichael Neuling 			 regs->nip, instr);
7785080332cSMichael Neuling 		return;
7795080332cSMichael Neuling 	}
7805080332cSMichael Neuling 
7815080332cSMichael Neuling 	/* Grab vector registers into the task struct */
7825080332cSMichael Neuling 	msr = regs->msr; /* Grab msr before we flush the bits */
7835080332cSMichael Neuling 	flush_vsx_to_thread(current);
7845080332cSMichael Neuling 	enable_kernel_altivec();
7855080332cSMichael Neuling 
7865080332cSMichael Neuling 	/*
7875080332cSMichael Neuling 	 * Is userspace running with a different endian (this is rare but
7885080332cSMichael Neuling 	 * not impossible)
7895080332cSMichael Neuling 	 */
7905080332cSMichael Neuling 	swap = (msr & MSR_LE) != (MSR_KERNEL & MSR_LE);
7915080332cSMichael Neuling 
7925080332cSMichael Neuling 	/* Decode the instruction */
7935080332cSMichael Neuling 	ra = (instr >> 16) & 0x1f;
7945080332cSMichael Neuling 	rb = (instr >> 11) & 0x1f;
7955080332cSMichael Neuling 	t = (instr >> 21) & 0x1f;
7965080332cSMichael Neuling 	if (instr & 1)
7975080332cSMichael Neuling 		vdst = (u8 *)&current->thread.vr_state.vr[t];
7985080332cSMichael Neuling 	else
7995080332cSMichael Neuling 		vdst = (u8 *)&current->thread.fp_state.fpr[t][0];
8005080332cSMichael Neuling 
8015080332cSMichael Neuling 	/* Grab the vector address */
8025080332cSMichael Neuling 	ea = regs->gpr[rb] + (ra ? regs->gpr[ra] : 0);
8035080332cSMichael Neuling 	if (is_32bit_task())
8045080332cSMichael Neuling 		ea &= 0xfffffffful;
8055080332cSMichael Neuling 	addr = (__force const void __user *)ea;
8065080332cSMichael Neuling 
8075080332cSMichael Neuling 	/* Check it */
8085080332cSMichael Neuling 	if (!access_ok(VERIFY_READ, addr, 16)) {
8095080332cSMichael Neuling 		pr_devel("HMI vec emu: bad access %i:%s[%d] nip=%016lx"
8105080332cSMichael Neuling 			 " instr=%08x addr=%016lx\n",
8115080332cSMichael Neuling 			 smp_processor_id(), current->comm, current->pid,
8125080332cSMichael Neuling 			 regs->nip, instr, (unsigned long)addr);
8135080332cSMichael Neuling 		return;
8145080332cSMichael Neuling 	}
8155080332cSMichael Neuling 
8165080332cSMichael Neuling 	/* Read the vector */
8175080332cSMichael Neuling 	rc = 0;
8185080332cSMichael Neuling 	if ((unsigned long)addr & 0xfUL)
8195080332cSMichael Neuling 		/* unaligned case */
8205080332cSMichael Neuling 		rc = __copy_from_user_inatomic(vbuf, addr, 16);
8215080332cSMichael Neuling 	else
8225080332cSMichael Neuling 		__get_user_atomic_128_aligned(vbuf, addr, rc);
8235080332cSMichael Neuling 	if (rc) {
8245080332cSMichael Neuling 		pr_devel("HMI vec emu: page fault %i:%s[%d] nip=%016lx"
8255080332cSMichael Neuling 			 " instr=%08x addr=%016lx\n",
8265080332cSMichael Neuling 			 smp_processor_id(), current->comm, current->pid,
8275080332cSMichael Neuling 			 regs->nip, instr, (unsigned long)addr);
8285080332cSMichael Neuling 		return;
8295080332cSMichael Neuling 	}
8305080332cSMichael Neuling 
8315080332cSMichael Neuling 	pr_devel("HMI vec emu: emulated vector CI %i:%s[%d] nip=%016lx"
8325080332cSMichael Neuling 		 " instr=%08x addr=%016lx\n",
8335080332cSMichael Neuling 		 smp_processor_id(), current->comm, current->pid, regs->nip,
8345080332cSMichael Neuling 		 instr, (unsigned long) addr);
8355080332cSMichael Neuling 
8365080332cSMichael Neuling 	/* Grab instruction "selector" */
8375080332cSMichael Neuling 	sel = (instr >> 6) & 3;
8385080332cSMichael Neuling 
8395080332cSMichael Neuling 	/*
8405080332cSMichael Neuling 	 * Check to make sure the facility is actually enabled. This
8415080332cSMichael Neuling 	 * could happen if we get a false positive hit.
8425080332cSMichael Neuling 	 *
8435080332cSMichael Neuling 	 * lxvd2x/lxvw4x always check MSR VSX sel = 0,2
8445080332cSMichael Neuling 	 * lxvh8x/lxvb16x check MSR VSX or VEC depending on VSR used sel = 1,3
8455080332cSMichael Neuling 	 */
8465080332cSMichael Neuling 	msr_mask = MSR_VSX;
8475080332cSMichael Neuling 	if ((sel & 1) && (instr & 1)) /* lxvh8x & lxvb16x + VSR >= 32 */
8485080332cSMichael Neuling 		msr_mask = MSR_VEC;
8495080332cSMichael Neuling 	if (!(msr & msr_mask)) {
8505080332cSMichael Neuling 		pr_devel("HMI vec emu: MSR fac clear %i:%s[%d] nip=%016lx"
8515080332cSMichael Neuling 			 " instr=%08x msr:%016lx\n",
8525080332cSMichael Neuling 			 smp_processor_id(), current->comm, current->pid,
8535080332cSMichael Neuling 			 regs->nip, instr, msr);
8545080332cSMichael Neuling 		return;
8555080332cSMichael Neuling 	}
8565080332cSMichael Neuling 
8575080332cSMichael Neuling 	/* Do logging here before we modify sel based on endian */
8585080332cSMichael Neuling 	switch (sel) {
8595080332cSMichael Neuling 	case 0:	/* lxvw4x */
8605080332cSMichael Neuling 		PPC_WARN_EMULATED(lxvw4x, regs);
8615080332cSMichael Neuling 		break;
8625080332cSMichael Neuling 	case 1: /* lxvh8x */
8635080332cSMichael Neuling 		PPC_WARN_EMULATED(lxvh8x, regs);
8645080332cSMichael Neuling 		break;
8655080332cSMichael Neuling 	case 2: /* lxvd2x */
8665080332cSMichael Neuling 		PPC_WARN_EMULATED(lxvd2x, regs);
8675080332cSMichael Neuling 		break;
8685080332cSMichael Neuling 	case 3: /* lxvb16x */
8695080332cSMichael Neuling 		PPC_WARN_EMULATED(lxvb16x, regs);
8705080332cSMichael Neuling 		break;
8715080332cSMichael Neuling 	}
8725080332cSMichael Neuling 
8735080332cSMichael Neuling #ifdef __LITTLE_ENDIAN__
8745080332cSMichael Neuling 	/*
8755080332cSMichael Neuling 	 * An LE kernel stores the vector in the task struct as an LE
8765080332cSMichael Neuling 	 * byte array (effectively swapping both the components and
8775080332cSMichael Neuling 	 * the content of the components). Those instructions expect
8785080332cSMichael Neuling 	 * the components to remain in ascending address order, so we
8795080332cSMichael Neuling 	 * swap them back.
8805080332cSMichael Neuling 	 *
8815080332cSMichael Neuling 	 * If we are running a BE user space, the expectation is that
8825080332cSMichael Neuling 	 * of a simple memcpy, so forcing the emulation to look like
8835080332cSMichael Neuling 	 * a lxvb16x should do the trick.
8845080332cSMichael Neuling 	 */
8855080332cSMichael Neuling 	if (swap)
8865080332cSMichael Neuling 		sel = 3;
8875080332cSMichael Neuling 
8885080332cSMichael Neuling 	switch (sel) {
8895080332cSMichael Neuling 	case 0:	/* lxvw4x */
8905080332cSMichael Neuling 		for (i = 0; i < 4; i++)
8915080332cSMichael Neuling 			((u32 *)vdst)[i] = ((u32 *)vbuf)[3-i];
8925080332cSMichael Neuling 		break;
8935080332cSMichael Neuling 	case 1: /* lxvh8x */
8945080332cSMichael Neuling 		for (i = 0; i < 8; i++)
8955080332cSMichael Neuling 			((u16 *)vdst)[i] = ((u16 *)vbuf)[7-i];
8965080332cSMichael Neuling 		break;
8975080332cSMichael Neuling 	case 2: /* lxvd2x */
8985080332cSMichael Neuling 		for (i = 0; i < 2; i++)
8995080332cSMichael Neuling 			((u64 *)vdst)[i] = ((u64 *)vbuf)[1-i];
9005080332cSMichael Neuling 		break;
9015080332cSMichael Neuling 	case 3: /* lxvb16x */
9025080332cSMichael Neuling 		for (i = 0; i < 16; i++)
9035080332cSMichael Neuling 			vdst[i] = vbuf[15-i];
9045080332cSMichael Neuling 		break;
9055080332cSMichael Neuling 	}
9065080332cSMichael Neuling #else /* __LITTLE_ENDIAN__ */
9075080332cSMichael Neuling 	/* On a big endian kernel, a BE userspace only needs a memcpy */
9085080332cSMichael Neuling 	if (!swap)
9095080332cSMichael Neuling 		sel = 3;
9105080332cSMichael Neuling 
9115080332cSMichael Neuling 	/* Otherwise, we need to swap the content of the components */
9125080332cSMichael Neuling 	switch (sel) {
9135080332cSMichael Neuling 	case 0:	/* lxvw4x */
9145080332cSMichael Neuling 		for (i = 0; i < 4; i++)
9155080332cSMichael Neuling 			((u32 *)vdst)[i] = cpu_to_le32(((u32 *)vbuf)[i]);
9165080332cSMichael Neuling 		break;
9175080332cSMichael Neuling 	case 1: /* lxvh8x */
9185080332cSMichael Neuling 		for (i = 0; i < 8; i++)
9195080332cSMichael Neuling 			((u16 *)vdst)[i] = cpu_to_le16(((u16 *)vbuf)[i]);
9205080332cSMichael Neuling 		break;
9215080332cSMichael Neuling 	case 2: /* lxvd2x */
9225080332cSMichael Neuling 		for (i = 0; i < 2; i++)
9235080332cSMichael Neuling 			((u64 *)vdst)[i] = cpu_to_le64(((u64 *)vbuf)[i]);
9245080332cSMichael Neuling 		break;
9255080332cSMichael Neuling 	case 3: /* lxvb16x */
9265080332cSMichael Neuling 		memcpy(vdst, vbuf, 16);
9275080332cSMichael Neuling 		break;
9285080332cSMichael Neuling 	}
9295080332cSMichael Neuling #endif /* !__LITTLE_ENDIAN__ */
9305080332cSMichael Neuling 
9315080332cSMichael Neuling 	/* Go to next instruction */
9325080332cSMichael Neuling 	regs->nip += 4;
9335080332cSMichael Neuling }
9345080332cSMichael Neuling #endif /* CONFIG_VSX */
9355080332cSMichael Neuling 
9360869b6fdSMahesh Salgaonkar void handle_hmi_exception(struct pt_regs *regs)
9370869b6fdSMahesh Salgaonkar {
9380869b6fdSMahesh Salgaonkar 	struct pt_regs *old_regs;
9390869b6fdSMahesh Salgaonkar 
9400869b6fdSMahesh Salgaonkar 	old_regs = set_irq_regs(regs);
9410869b6fdSMahesh Salgaonkar 	irq_enter();
9420869b6fdSMahesh Salgaonkar 
9435080332cSMichael Neuling #ifdef CONFIG_VSX
9445080332cSMichael Neuling 	/* Real mode flagged P9 special emu is needed */
9455080332cSMichael Neuling 	if (local_paca->hmi_p9_special_emu) {
9465080332cSMichael Neuling 		local_paca->hmi_p9_special_emu = 0;
9475080332cSMichael Neuling 
9485080332cSMichael Neuling 		/*
9495080332cSMichael Neuling 		 * We don't want to take page faults while doing the
9505080332cSMichael Neuling 		 * emulation, we just replay the instruction if necessary.
9515080332cSMichael Neuling 		 */
9525080332cSMichael Neuling 		pagefault_disable();
9535080332cSMichael Neuling 		p9_hmi_special_emu(regs);
9545080332cSMichael Neuling 		pagefault_enable();
9555080332cSMichael Neuling 	}
9565080332cSMichael Neuling #endif /* CONFIG_VSX */
9575080332cSMichael Neuling 
9580869b6fdSMahesh Salgaonkar 	if (ppc_md.handle_hmi_exception)
9590869b6fdSMahesh Salgaonkar 		ppc_md.handle_hmi_exception(regs);
9600869b6fdSMahesh Salgaonkar 
9610869b6fdSMahesh Salgaonkar 	irq_exit();
9620869b6fdSMahesh Salgaonkar 	set_irq_regs(old_regs);
9630869b6fdSMahesh Salgaonkar }
9640869b6fdSMahesh Salgaonkar 
965dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs)
96614cf11afSPaul Mackerras {
967ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
968ba12eedeSLi Zhong 
96914cf11afSPaul Mackerras 	printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
97014cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap);
97114cf11afSPaul Mackerras 
972cf4674c4SEric W. Biederman 	_exception(SIGTRAP, regs, TRAP_FIXME, 0);
973ba12eedeSLi Zhong 
974ba12eedeSLi Zhong 	exception_exit(prev_state);
97514cf11afSPaul Mackerras }
97614cf11afSPaul Mackerras 
977dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs)
97814cf11afSPaul Mackerras {
979ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
980ba12eedeSLi Zhong 
98114cf11afSPaul Mackerras 	if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
98214cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
983ba12eedeSLi Zhong 		goto bail;
98414cf11afSPaul Mackerras 	if (debugger_iabr_match(regs))
985ba12eedeSLi Zhong 		goto bail;
98614cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
987ba12eedeSLi Zhong 
988ba12eedeSLi Zhong bail:
989ba12eedeSLi Zhong 	exception_exit(prev_state);
99014cf11afSPaul Mackerras }
99114cf11afSPaul Mackerras 
99214cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs)
99314cf11afSPaul Mackerras {
994cf4674c4SEric W. Biederman 	_exception(SIGTRAP, regs, TRAP_FIXME, 0);
99514cf11afSPaul Mackerras }
99614cf11afSPaul Mackerras 
99703465f89SNicholas Piggin void single_step_exception(struct pt_regs *regs)
99814cf11afSPaul Mackerras {
999ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1000ba12eedeSLi Zhong 
10012538c2d0SK.Prasad 	clear_single_step(regs);
10020e524e76SMatt Evans 	clear_br_trace(regs);
100314cf11afSPaul Mackerras 
10046cc89badSNaveen N. Rao 	if (kprobe_post_handler(regs))
10056cc89badSNaveen N. Rao 		return;
10066cc89badSNaveen N. Rao 
100714cf11afSPaul Mackerras 	if (notify_die(DIE_SSTEP, "single_step", regs, 5,
100814cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
1009ba12eedeSLi Zhong 		goto bail;
101014cf11afSPaul Mackerras 	if (debugger_sstep(regs))
1011ba12eedeSLi Zhong 		goto bail;
101214cf11afSPaul Mackerras 
101314cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
1014ba12eedeSLi Zhong 
1015ba12eedeSLi Zhong bail:
1016ba12eedeSLi Zhong 	exception_exit(prev_state);
101714cf11afSPaul Mackerras }
101803465f89SNicholas Piggin NOKPROBE_SYMBOL(single_step_exception);
101914cf11afSPaul Mackerras 
102014cf11afSPaul Mackerras /*
102114cf11afSPaul Mackerras  * After we have successfully emulated an instruction, we have to
102214cf11afSPaul Mackerras  * check if the instruction was being single-stepped, and if so,
102314cf11afSPaul Mackerras  * pretend we got a single-step exception.  This was pointed out
102414cf11afSPaul Mackerras  * by Kumar Gala.  -- paulus
102514cf11afSPaul Mackerras  */
10268dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs)
102714cf11afSPaul Mackerras {
10282538c2d0SK.Prasad 	if (single_stepping(regs))
10292538c2d0SK.Prasad 		single_step_exception(regs);
103014cf11afSPaul Mackerras }
103114cf11afSPaul Mackerras 
10325fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr)
1033dc1c1ca3SStephen Rothwell {
1034*aeb1c0f6SEric W. Biederman 	int ret = FPE_FLTUNK;
1035dc1c1ca3SStephen Rothwell 
1036dc1c1ca3SStephen Rothwell 	/* Invalid operation */
1037dc1c1ca3SStephen Rothwell 	if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
10385fad293bSKumar Gala 		ret = FPE_FLTINV;
1039dc1c1ca3SStephen Rothwell 
1040dc1c1ca3SStephen Rothwell 	/* Overflow */
1041dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
10425fad293bSKumar Gala 		ret = FPE_FLTOVF;
1043dc1c1ca3SStephen Rothwell 
1044dc1c1ca3SStephen Rothwell 	/* Underflow */
1045dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
10465fad293bSKumar Gala 		ret = FPE_FLTUND;
1047dc1c1ca3SStephen Rothwell 
1048dc1c1ca3SStephen Rothwell 	/* Divide by zero */
1049dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
10505fad293bSKumar Gala 		ret = FPE_FLTDIV;
1051dc1c1ca3SStephen Rothwell 
1052dc1c1ca3SStephen Rothwell 	/* Inexact result */
1053dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
10545fad293bSKumar Gala 		ret = FPE_FLTRES;
10555fad293bSKumar Gala 
10565fad293bSKumar Gala 	return ret;
10575fad293bSKumar Gala }
10585fad293bSKumar Gala 
10595fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs)
10605fad293bSKumar Gala {
10615fad293bSKumar Gala 	int code = 0;
10625fad293bSKumar Gala 
10635fad293bSKumar Gala 	flush_fp_to_thread(current);
10645fad293bSKumar Gala 
1065de79f7b9SPaul Mackerras 	code = __parse_fpscr(current->thread.fp_state.fpscr);
1066dc1c1ca3SStephen Rothwell 
1067dc1c1ca3SStephen Rothwell 	_exception(SIGFPE, regs, code, regs->nip);
1068dc1c1ca3SStephen Rothwell }
1069dc1c1ca3SStephen Rothwell 
1070dc1c1ca3SStephen Rothwell /*
1071dc1c1ca3SStephen Rothwell  * Illegal instruction emulation support.  Originally written to
107214cf11afSPaul Mackerras  * provide the PVR to user applications using the mfspr rd, PVR.
107314cf11afSPaul Mackerras  * Return non-zero if we can't emulate, or -EFAULT if the associated
107414cf11afSPaul Mackerras  * memory access caused an access fault.  Return zero on success.
107514cf11afSPaul Mackerras  *
107614cf11afSPaul Mackerras  * There are a couple of ways to do this, either "decode" the instruction
107714cf11afSPaul Mackerras  * or directly match lots of bits.  In this case, matching lots of
107814cf11afSPaul Mackerras  * bits is faster and easier.
107986417780SPaul Mackerras  *
108014cf11afSPaul Mackerras  */
108114cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword)
108214cf11afSPaul Mackerras {
108314cf11afSPaul Mackerras 	u8 rT = (instword >> 21) & 0x1f;
108414cf11afSPaul Mackerras 	u8 rA = (instword >> 16) & 0x1f;
108514cf11afSPaul Mackerras 	u8 NB_RB = (instword >> 11) & 0x1f;
108614cf11afSPaul Mackerras 	u32 num_bytes;
108714cf11afSPaul Mackerras 	unsigned long EA;
108814cf11afSPaul Mackerras 	int pos = 0;
108914cf11afSPaul Mackerras 
109014cf11afSPaul Mackerras 	/* Early out if we are an invalid form of lswx */
109116c57b36SKumar Gala 	if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
109214cf11afSPaul Mackerras 		if ((rT == rA) || (rT == NB_RB))
109314cf11afSPaul Mackerras 			return -EINVAL;
109414cf11afSPaul Mackerras 
109514cf11afSPaul Mackerras 	EA = (rA == 0) ? 0 : regs->gpr[rA];
109614cf11afSPaul Mackerras 
109716c57b36SKumar Gala 	switch (instword & PPC_INST_STRING_MASK) {
109816c57b36SKumar Gala 		case PPC_INST_LSWX:
109916c57b36SKumar Gala 		case PPC_INST_STSWX:
110014cf11afSPaul Mackerras 			EA += NB_RB;
110114cf11afSPaul Mackerras 			num_bytes = regs->xer & 0x7f;
110214cf11afSPaul Mackerras 			break;
110316c57b36SKumar Gala 		case PPC_INST_LSWI:
110416c57b36SKumar Gala 		case PPC_INST_STSWI:
110514cf11afSPaul Mackerras 			num_bytes = (NB_RB == 0) ? 32 : NB_RB;
110614cf11afSPaul Mackerras 			break;
110714cf11afSPaul Mackerras 		default:
110814cf11afSPaul Mackerras 			return -EINVAL;
110914cf11afSPaul Mackerras 	}
111014cf11afSPaul Mackerras 
111114cf11afSPaul Mackerras 	while (num_bytes != 0)
111214cf11afSPaul Mackerras 	{
111314cf11afSPaul Mackerras 		u8 val;
111414cf11afSPaul Mackerras 		u32 shift = 8 * (3 - (pos & 0x3));
111514cf11afSPaul Mackerras 
111680aa0fb4SJames Yang 		/* if process is 32-bit, clear upper 32 bits of EA */
111780aa0fb4SJames Yang 		if ((regs->msr & MSR_64BIT) == 0)
111880aa0fb4SJames Yang 			EA &= 0xFFFFFFFF;
111980aa0fb4SJames Yang 
112016c57b36SKumar Gala 		switch ((instword & PPC_INST_STRING_MASK)) {
112116c57b36SKumar Gala 			case PPC_INST_LSWX:
112216c57b36SKumar Gala 			case PPC_INST_LSWI:
112314cf11afSPaul Mackerras 				if (get_user(val, (u8 __user *)EA))
112414cf11afSPaul Mackerras 					return -EFAULT;
112514cf11afSPaul Mackerras 				/* first time updating this reg,
112614cf11afSPaul Mackerras 				 * zero it out */
112714cf11afSPaul Mackerras 				if (pos == 0)
112814cf11afSPaul Mackerras 					regs->gpr[rT] = 0;
112914cf11afSPaul Mackerras 				regs->gpr[rT] |= val << shift;
113014cf11afSPaul Mackerras 				break;
113116c57b36SKumar Gala 			case PPC_INST_STSWI:
113216c57b36SKumar Gala 			case PPC_INST_STSWX:
113314cf11afSPaul Mackerras 				val = regs->gpr[rT] >> shift;
113414cf11afSPaul Mackerras 				if (put_user(val, (u8 __user *)EA))
113514cf11afSPaul Mackerras 					return -EFAULT;
113614cf11afSPaul Mackerras 				break;
113714cf11afSPaul Mackerras 		}
113814cf11afSPaul Mackerras 		/* move EA to next address */
113914cf11afSPaul Mackerras 		EA += 1;
114014cf11afSPaul Mackerras 		num_bytes--;
114114cf11afSPaul Mackerras 
114214cf11afSPaul Mackerras 		/* manage our position within the register */
114314cf11afSPaul Mackerras 		if (++pos == 4) {
114414cf11afSPaul Mackerras 			pos = 0;
114514cf11afSPaul Mackerras 			if (++rT == 32)
114614cf11afSPaul Mackerras 				rT = 0;
114714cf11afSPaul Mackerras 		}
114814cf11afSPaul Mackerras 	}
114914cf11afSPaul Mackerras 
115014cf11afSPaul Mackerras 	return 0;
115114cf11afSPaul Mackerras }
115214cf11afSPaul Mackerras 
1153c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
1154c3412dcbSWill Schmidt {
1155c3412dcbSWill Schmidt 	u32 ra,rs;
1156c3412dcbSWill Schmidt 	unsigned long tmp;
1157c3412dcbSWill Schmidt 
1158c3412dcbSWill Schmidt 	ra = (instword >> 16) & 0x1f;
1159c3412dcbSWill Schmidt 	rs = (instword >> 21) & 0x1f;
1160c3412dcbSWill Schmidt 
1161c3412dcbSWill Schmidt 	tmp = regs->gpr[rs];
1162c3412dcbSWill Schmidt 	tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
1163c3412dcbSWill Schmidt 	tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
1164c3412dcbSWill Schmidt 	tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
1165c3412dcbSWill Schmidt 	regs->gpr[ra] = tmp;
1166c3412dcbSWill Schmidt 
1167c3412dcbSWill Schmidt 	return 0;
1168c3412dcbSWill Schmidt }
1169c3412dcbSWill Schmidt 
1170c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword)
1171c1469f13SKumar Gala {
1172c1469f13SKumar Gala 	u8 rT = (instword >> 21) & 0x1f;
1173c1469f13SKumar Gala 	u8 rA = (instword >> 16) & 0x1f;
1174c1469f13SKumar Gala 	u8 rB = (instword >> 11) & 0x1f;
1175c1469f13SKumar Gala 	u8 BC = (instword >> 6) & 0x1f;
1176c1469f13SKumar Gala 	u8 bit;
1177c1469f13SKumar Gala 	unsigned long tmp;
1178c1469f13SKumar Gala 
1179c1469f13SKumar Gala 	tmp = (rA == 0) ? 0 : regs->gpr[rA];
1180c1469f13SKumar Gala 	bit = (regs->ccr >> (31 - BC)) & 0x1;
1181c1469f13SKumar Gala 
1182c1469f13SKumar Gala 	regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
1183c1469f13SKumar Gala 
1184c1469f13SKumar Gala 	return 0;
1185c1469f13SKumar Gala }
1186c1469f13SKumar Gala 
11876ce6c629SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
11886ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int cause)
11896ce6c629SMichael Neuling {
11906ce6c629SMichael Neuling         /* If we're emulating a load/store in an active transaction, we cannot
11916ce6c629SMichael Neuling          * emulate it as the kernel operates in transaction suspended context.
11926ce6c629SMichael Neuling          * We need to abort the transaction.  This creates a persistent TM
11936ce6c629SMichael Neuling          * abort so tell the user what caused it with a new code.
11946ce6c629SMichael Neuling 	 */
11956ce6c629SMichael Neuling 	if (MSR_TM_TRANSACTIONAL(regs->msr)) {
11966ce6c629SMichael Neuling 		tm_enable();
11976ce6c629SMichael Neuling 		tm_abort(cause);
11986ce6c629SMichael Neuling 		return true;
11996ce6c629SMichael Neuling 	}
12006ce6c629SMichael Neuling 	return false;
12016ce6c629SMichael Neuling }
12026ce6c629SMichael Neuling #else
12036ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int reason)
12046ce6c629SMichael Neuling {
12056ce6c629SMichael Neuling 	return false;
12066ce6c629SMichael Neuling }
12076ce6c629SMichael Neuling #endif
12086ce6c629SMichael Neuling 
120914cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs)
121014cf11afSPaul Mackerras {
121114cf11afSPaul Mackerras 	u32 instword;
121214cf11afSPaul Mackerras 	u32 rd;
121314cf11afSPaul Mackerras 
12144288e343SAnton Blanchard 	if (!user_mode(regs))
121514cf11afSPaul Mackerras 		return -EINVAL;
121614cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
121714cf11afSPaul Mackerras 
121814cf11afSPaul Mackerras 	if (get_user(instword, (u32 __user *)(regs->nip)))
121914cf11afSPaul Mackerras 		return -EFAULT;
122014cf11afSPaul Mackerras 
122114cf11afSPaul Mackerras 	/* Emulate the mfspr rD, PVR. */
122216c57b36SKumar Gala 	if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
1223eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mfpvr, regs);
122414cf11afSPaul Mackerras 		rd = (instword >> 21) & 0x1f;
122514cf11afSPaul Mackerras 		regs->gpr[rd] = mfspr(SPRN_PVR);
122614cf11afSPaul Mackerras 		return 0;
122714cf11afSPaul Mackerras 	}
122814cf11afSPaul Mackerras 
122914cf11afSPaul Mackerras 	/* Emulating the dcba insn is just a no-op.  */
123080947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
1231eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(dcba, regs);
123214cf11afSPaul Mackerras 		return 0;
123380947e7cSGeert Uytterhoeven 	}
123414cf11afSPaul Mackerras 
123514cf11afSPaul Mackerras 	/* Emulate the mcrxr insn.  */
123616c57b36SKumar Gala 	if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
123786417780SPaul Mackerras 		int shift = (instword >> 21) & 0x1c;
123814cf11afSPaul Mackerras 		unsigned long msk = 0xf0000000UL >> shift;
123914cf11afSPaul Mackerras 
1240eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mcrxr, regs);
124114cf11afSPaul Mackerras 		regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
124214cf11afSPaul Mackerras 		regs->xer &= ~0xf0000000UL;
124314cf11afSPaul Mackerras 		return 0;
124414cf11afSPaul Mackerras 	}
124514cf11afSPaul Mackerras 
124614cf11afSPaul Mackerras 	/* Emulate load/store string insn. */
124780947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
12486ce6c629SMichael Neuling 		if (tm_abort_check(regs,
12496ce6c629SMichael Neuling 				   TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
12506ce6c629SMichael Neuling 			return -EINVAL;
1251eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(string, regs);
125214cf11afSPaul Mackerras 		return emulate_string_inst(regs, instword);
125380947e7cSGeert Uytterhoeven 	}
125414cf11afSPaul Mackerras 
1255c3412dcbSWill Schmidt 	/* Emulate the popcntb (Population Count Bytes) instruction. */
125616c57b36SKumar Gala 	if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
1257eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(popcntb, regs);
1258c3412dcbSWill Schmidt 		return emulate_popcntb_inst(regs, instword);
1259c3412dcbSWill Schmidt 	}
1260c3412dcbSWill Schmidt 
1261c1469f13SKumar Gala 	/* Emulate isel (Integer Select) instruction */
126216c57b36SKumar Gala 	if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
1263eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(isel, regs);
1264c1469f13SKumar Gala 		return emulate_isel(regs, instword);
1265c1469f13SKumar Gala 	}
1266c1469f13SKumar Gala 
12679863c28aSJames Yang 	/* Emulate sync instruction variants */
12689863c28aSJames Yang 	if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) {
12699863c28aSJames Yang 		PPC_WARN_EMULATED(sync, regs);
12709863c28aSJames Yang 		asm volatile("sync");
12719863c28aSJames Yang 		return 0;
12729863c28aSJames Yang 	}
12739863c28aSJames Yang 
1274efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
1275efcac658SAlexey Kardashevskiy 	/* Emulate the mfspr rD, DSCR. */
127673d2fb75SAnton Blanchard 	if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) ==
127773d2fb75SAnton Blanchard 		PPC_INST_MFSPR_DSCR_USER) ||
127873d2fb75SAnton Blanchard 	     ((instword & PPC_INST_MFSPR_DSCR_MASK) ==
127973d2fb75SAnton Blanchard 		PPC_INST_MFSPR_DSCR)) &&
1280efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
1281efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mfdscr, regs);
1282efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
1283efcac658SAlexey Kardashevskiy 		regs->gpr[rd] = mfspr(SPRN_DSCR);
1284efcac658SAlexey Kardashevskiy 		return 0;
1285efcac658SAlexey Kardashevskiy 	}
1286efcac658SAlexey Kardashevskiy 	/* Emulate the mtspr DSCR, rD. */
128773d2fb75SAnton Blanchard 	if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) ==
128873d2fb75SAnton Blanchard 		PPC_INST_MTSPR_DSCR_USER) ||
128973d2fb75SAnton Blanchard 	     ((instword & PPC_INST_MTSPR_DSCR_MASK) ==
129073d2fb75SAnton Blanchard 		PPC_INST_MTSPR_DSCR)) &&
1291efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
1292efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mtdscr, regs);
1293efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
129400ca0de0SAnton Blanchard 		current->thread.dscr = regs->gpr[rd];
1295efcac658SAlexey Kardashevskiy 		current->thread.dscr_inherit = 1;
129600ca0de0SAnton Blanchard 		mtspr(SPRN_DSCR, current->thread.dscr);
1297efcac658SAlexey Kardashevskiy 		return 0;
1298efcac658SAlexey Kardashevskiy 	}
1299efcac658SAlexey Kardashevskiy #endif
1300efcac658SAlexey Kardashevskiy 
130114cf11afSPaul Mackerras 	return -EINVAL;
130214cf11afSPaul Mackerras }
130314cf11afSPaul Mackerras 
130473c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr)
130514cf11afSPaul Mackerras {
130673c9ceabSJeremy Fitzhardinge 	return is_kernel_addr(addr);
130714cf11afSPaul Mackerras }
130814cf11afSPaul Mackerras 
13093a3b5aa6SKevin Hao #ifdef CONFIG_MATH_EMULATION
13103a3b5aa6SKevin Hao static int emulate_math(struct pt_regs *regs)
13113a3b5aa6SKevin Hao {
13123a3b5aa6SKevin Hao 	int ret;
13133a3b5aa6SKevin Hao 	extern int do_mathemu(struct pt_regs *regs);
13143a3b5aa6SKevin Hao 
13153a3b5aa6SKevin Hao 	ret = do_mathemu(regs);
13163a3b5aa6SKevin Hao 	if (ret >= 0)
13173a3b5aa6SKevin Hao 		PPC_WARN_EMULATED(math, regs);
13183a3b5aa6SKevin Hao 
13193a3b5aa6SKevin Hao 	switch (ret) {
13203a3b5aa6SKevin Hao 	case 0:
13213a3b5aa6SKevin Hao 		emulate_single_step(regs);
13223a3b5aa6SKevin Hao 		return 0;
13233a3b5aa6SKevin Hao 	case 1: {
13243a3b5aa6SKevin Hao 			int code = 0;
1325de79f7b9SPaul Mackerras 			code = __parse_fpscr(current->thread.fp_state.fpscr);
13263a3b5aa6SKevin Hao 			_exception(SIGFPE, regs, code, regs->nip);
13273a3b5aa6SKevin Hao 			return 0;
13283a3b5aa6SKevin Hao 		}
13293a3b5aa6SKevin Hao 	case -EFAULT:
13303a3b5aa6SKevin Hao 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
13313a3b5aa6SKevin Hao 		return 0;
13323a3b5aa6SKevin Hao 	}
13333a3b5aa6SKevin Hao 
13343a3b5aa6SKevin Hao 	return -1;
13353a3b5aa6SKevin Hao }
13363a3b5aa6SKevin Hao #else
13373a3b5aa6SKevin Hao static inline int emulate_math(struct pt_regs *regs) { return -1; }
13383a3b5aa6SKevin Hao #endif
13393a3b5aa6SKevin Hao 
134003465f89SNicholas Piggin void program_check_exception(struct pt_regs *regs)
134114cf11afSPaul Mackerras {
1342ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
134314cf11afSPaul Mackerras 	unsigned int reason = get_reason(regs);
134414cf11afSPaul Mackerras 
1345aa42c69cSKim Phillips 	/* We can now get here via a FP Unavailable exception if the core
134604903a30SKumar Gala 	 * has no FPU, in that case the reason flags will be 0 */
134714cf11afSPaul Mackerras 
134814cf11afSPaul Mackerras 	if (reason & REASON_FP) {
134914cf11afSPaul Mackerras 		/* IEEE FP exception */
1350dc1c1ca3SStephen Rothwell 		parse_fpe(regs);
1351ba12eedeSLi Zhong 		goto bail;
13528dad3f92SPaul Mackerras 	}
13538dad3f92SPaul Mackerras 	if (reason & REASON_TRAP) {
1354a4c3f909SBalbir Singh 		unsigned long bugaddr;
1355ba797b28SJason Wessel 		/* Debugger is first in line to stop recursive faults in
1356ba797b28SJason Wessel 		 * rcu_lock, notify_die, or atomic_notifier_call_chain */
1357ba797b28SJason Wessel 		if (debugger_bpt(regs))
1358ba12eedeSLi Zhong 			goto bail;
1359ba797b28SJason Wessel 
13606cc89badSNaveen N. Rao 		if (kprobe_handler(regs))
13616cc89badSNaveen N. Rao 			goto bail;
13626cc89badSNaveen N. Rao 
136314cf11afSPaul Mackerras 		/* trap exception */
1364dc1c1ca3SStephen Rothwell 		if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
1365dc1c1ca3SStephen Rothwell 				== NOTIFY_STOP)
1366ba12eedeSLi Zhong 			goto bail;
136773c9ceabSJeremy Fitzhardinge 
1368a4c3f909SBalbir Singh 		bugaddr = regs->nip;
1369a4c3f909SBalbir Singh 		/*
1370a4c3f909SBalbir Singh 		 * Fixup bugaddr for BUG_ON() in real mode
1371a4c3f909SBalbir Singh 		 */
1372a4c3f909SBalbir Singh 		if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR))
1373a4c3f909SBalbir Singh 			bugaddr += PAGE_OFFSET;
1374a4c3f909SBalbir Singh 
137573c9ceabSJeremy Fitzhardinge 		if (!(regs->msr & MSR_PR) &&  /* not user-mode */
1376a4c3f909SBalbir Singh 		    report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) {
137714cf11afSPaul Mackerras 			regs->nip += 4;
1378ba12eedeSLi Zhong 			goto bail;
137914cf11afSPaul Mackerras 		}
13808dad3f92SPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
1381ba12eedeSLi Zhong 		goto bail;
13828dad3f92SPaul Mackerras 	}
1383bc2a9408SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1384bc2a9408SMichael Neuling 	if (reason & REASON_TM) {
1385bc2a9408SMichael Neuling 		/* This is a TM "Bad Thing Exception" program check.
1386bc2a9408SMichael Neuling 		 * This occurs when:
1387bc2a9408SMichael Neuling 		 * -  An rfid/hrfid/mtmsrd attempts to cause an illegal
1388bc2a9408SMichael Neuling 		 *    transition in TM states.
1389bc2a9408SMichael Neuling 		 * -  A trechkpt is attempted when transactional.
1390bc2a9408SMichael Neuling 		 * -  A treclaim is attempted when non transactional.
1391bc2a9408SMichael Neuling 		 * -  A tend is illegally attempted.
1392bc2a9408SMichael Neuling 		 * -  writing a TM SPR when transactional.
1393632f0574SMichael Ellerman 		 *
1394632f0574SMichael Ellerman 		 * If usermode caused this, it's done something illegal and
1395bc2a9408SMichael Neuling 		 * gets a SIGILL slap on the wrist.  We call it an illegal
1396bc2a9408SMichael Neuling 		 * operand to distinguish from the instruction just being bad
1397bc2a9408SMichael Neuling 		 * (e.g. executing a 'tend' on a CPU without TM!); it's an
1398bc2a9408SMichael Neuling 		 * illegal /placement/ of a valid instruction.
1399bc2a9408SMichael Neuling 		 */
1400bc2a9408SMichael Neuling 		if (user_mode(regs)) {
1401bc2a9408SMichael Neuling 			_exception(SIGILL, regs, ILL_ILLOPN, regs->nip);
1402ba12eedeSLi Zhong 			goto bail;
1403bc2a9408SMichael Neuling 		} else {
1404bc2a9408SMichael Neuling 			printk(KERN_EMERG "Unexpected TM Bad Thing exception "
1405bc2a9408SMichael Neuling 			       "at %lx (msr 0x%x)\n", regs->nip, reason);
1406bc2a9408SMichael Neuling 			die("Unrecoverable exception", regs, SIGABRT);
1407bc2a9408SMichael Neuling 		}
1408bc2a9408SMichael Neuling 	}
1409bc2a9408SMichael Neuling #endif
14108dad3f92SPaul Mackerras 
1411b3f6a459SMichael Ellerman 	/*
1412b3f6a459SMichael Ellerman 	 * If we took the program check in the kernel skip down to sending a
1413b3f6a459SMichael Ellerman 	 * SIGILL. The subsequent cases all relate to emulating instructions
1414b3f6a459SMichael Ellerman 	 * which we should only do for userspace. We also do not want to enable
1415b3f6a459SMichael Ellerman 	 * interrupts for kernel faults because that might lead to further
1416b3f6a459SMichael Ellerman 	 * faults, and loose the context of the original exception.
1417b3f6a459SMichael Ellerman 	 */
1418b3f6a459SMichael Ellerman 	if (!user_mode(regs))
1419b3f6a459SMichael Ellerman 		goto sigill;
1420b3f6a459SMichael Ellerman 
1421a3512b2dSBenjamin Herrenschmidt 	/* We restore the interrupt state now */
1422a3512b2dSBenjamin Herrenschmidt 	if (!arch_irq_disabled_regs(regs))
1423cd8a5673SPaul Mackerras 		local_irq_enable();
1424cd8a5673SPaul Mackerras 
142504903a30SKumar Gala 	/* (reason & REASON_ILLEGAL) would be the obvious thing here,
142604903a30SKumar Gala 	 * but there seems to be a hardware bug on the 405GP (RevD)
142704903a30SKumar Gala 	 * that means ESR is sometimes set incorrectly - either to
142804903a30SKumar Gala 	 * ESR_DST (!?) or 0.  In the process of chasing this with the
142904903a30SKumar Gala 	 * hardware people - not sure if it can happen on any illegal
143004903a30SKumar Gala 	 * instruction or only on FP instructions, whether there is a
14314e63f8edSBenjamin Herrenschmidt 	 * pattern to occurrences etc. -dgibson 31/Mar/2003
14324e63f8edSBenjamin Herrenschmidt 	 */
14333a3b5aa6SKevin Hao 	if (!emulate_math(regs))
1434ba12eedeSLi Zhong 		goto bail;
143504903a30SKumar Gala 
14368dad3f92SPaul Mackerras 	/* Try to emulate it if we should. */
14378dad3f92SPaul Mackerras 	if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
143814cf11afSPaul Mackerras 		switch (emulate_instruction(regs)) {
143914cf11afSPaul Mackerras 		case 0:
144014cf11afSPaul Mackerras 			regs->nip += 4;
144114cf11afSPaul Mackerras 			emulate_single_step(regs);
1442ba12eedeSLi Zhong 			goto bail;
144314cf11afSPaul Mackerras 		case -EFAULT:
144414cf11afSPaul Mackerras 			_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1445ba12eedeSLi Zhong 			goto bail;
14468dad3f92SPaul Mackerras 		}
14478dad3f92SPaul Mackerras 	}
14488dad3f92SPaul Mackerras 
1449b3f6a459SMichael Ellerman sigill:
145014cf11afSPaul Mackerras 	if (reason & REASON_PRIVILEGED)
145114cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
145214cf11afSPaul Mackerras 	else
145314cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1454ba12eedeSLi Zhong 
1455ba12eedeSLi Zhong bail:
1456ba12eedeSLi Zhong 	exception_exit(prev_state);
145714cf11afSPaul Mackerras }
145803465f89SNicholas Piggin NOKPROBE_SYMBOL(program_check_exception);
145914cf11afSPaul Mackerras 
1460bf593907SPaul Mackerras /*
1461bf593907SPaul Mackerras  * This occurs when running in hypervisor mode on POWER6 or later
1462bf593907SPaul Mackerras  * and an illegal instruction is encountered.
1463bf593907SPaul Mackerras  */
146403465f89SNicholas Piggin void emulation_assist_interrupt(struct pt_regs *regs)
1465bf593907SPaul Mackerras {
1466bf593907SPaul Mackerras 	regs->msr |= REASON_ILLEGAL;
1467bf593907SPaul Mackerras 	program_check_exception(regs);
1468bf593907SPaul Mackerras }
146903465f89SNicholas Piggin NOKPROBE_SYMBOL(emulation_assist_interrupt);
1470bf593907SPaul Mackerras 
1471dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs)
147214cf11afSPaul Mackerras {
1473ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
14744393c4f6SBenjamin Herrenschmidt 	int sig, code, fixed = 0;
147514cf11afSPaul Mackerras 
1476a3512b2dSBenjamin Herrenschmidt 	/* We restore the interrupt state now */
1477a3512b2dSBenjamin Herrenschmidt 	if (!arch_irq_disabled_regs(regs))
1478a3512b2dSBenjamin Herrenschmidt 		local_irq_enable();
1479a3512b2dSBenjamin Herrenschmidt 
14806ce6c629SMichael Neuling 	if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT))
14816ce6c629SMichael Neuling 		goto bail;
14826ce6c629SMichael Neuling 
1483e9370ae1SPaul Mackerras 	/* we don't implement logging of alignment exceptions */
1484e9370ae1SPaul Mackerras 	if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
148514cf11afSPaul Mackerras 		fixed = fix_alignment(regs);
148614cf11afSPaul Mackerras 
148714cf11afSPaul Mackerras 	if (fixed == 1) {
148814cf11afSPaul Mackerras 		regs->nip += 4;	/* skip over emulated instruction */
148914cf11afSPaul Mackerras 		emulate_single_step(regs);
1490ba12eedeSLi Zhong 		goto bail;
149114cf11afSPaul Mackerras 	}
149214cf11afSPaul Mackerras 
149314cf11afSPaul Mackerras 	/* Operand address was bad */
149414cf11afSPaul Mackerras 	if (fixed == -EFAULT) {
14954393c4f6SBenjamin Herrenschmidt 		sig = SIGSEGV;
14964393c4f6SBenjamin Herrenschmidt 		code = SEGV_ACCERR;
14974393c4f6SBenjamin Herrenschmidt 	} else {
14984393c4f6SBenjamin Herrenschmidt 		sig = SIGBUS;
14994393c4f6SBenjamin Herrenschmidt 		code = BUS_ADRALN;
150014cf11afSPaul Mackerras 	}
15014393c4f6SBenjamin Herrenschmidt 	if (user_mode(regs))
15024393c4f6SBenjamin Herrenschmidt 		_exception(sig, regs, code, regs->dar);
15034393c4f6SBenjamin Herrenschmidt 	else
15044393c4f6SBenjamin Herrenschmidt 		bad_page_fault(regs, regs->dar, sig);
1505ba12eedeSLi Zhong 
1506ba12eedeSLi Zhong bail:
1507ba12eedeSLi Zhong 	exception_exit(prev_state);
150814cf11afSPaul Mackerras }
150914cf11afSPaul Mackerras 
151014cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs)
151114cf11afSPaul Mackerras {
151214cf11afSPaul Mackerras 	printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
151314cf11afSPaul Mackerras 	       current, regs->gpr[1]);
151414cf11afSPaul Mackerras 	debugger(regs);
151514cf11afSPaul Mackerras 	show_regs(regs);
151614cf11afSPaul Mackerras 	panic("kernel stack overflow");
151714cf11afSPaul Mackerras }
151814cf11afSPaul Mackerras 
151914cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs)
152014cf11afSPaul Mackerras {
152114cf11afSPaul Mackerras 	printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
152214cf11afSPaul Mackerras 	       regs->nip, regs->msr);
152314cf11afSPaul Mackerras 	debugger(regs);
152414cf11afSPaul Mackerras 	die("nonrecoverable exception", regs, SIGKILL);
152514cf11afSPaul Mackerras }
152614cf11afSPaul Mackerras 
1527dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs)
1528dc1c1ca3SStephen Rothwell {
1529ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1530ba12eedeSLi Zhong 
1531dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
1532dc1c1ca3SStephen Rothwell 			  "%lx at %lx\n", regs->trap, regs->nip);
1533dc1c1ca3SStephen Rothwell 	die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
1534ba12eedeSLi Zhong 
1535ba12eedeSLi Zhong 	exception_exit(prev_state);
1536dc1c1ca3SStephen Rothwell }
1537dc1c1ca3SStephen Rothwell 
1538dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs)
1539dc1c1ca3SStephen Rothwell {
1540ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1541ba12eedeSLi Zhong 
1542dc1c1ca3SStephen Rothwell 	if (user_mode(regs)) {
1543dc1c1ca3SStephen Rothwell 		/* A user program has executed an altivec instruction,
1544dc1c1ca3SStephen Rothwell 		   but this kernel doesn't support altivec. */
1545dc1c1ca3SStephen Rothwell 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1546ba12eedeSLi Zhong 		goto bail;
1547dc1c1ca3SStephen Rothwell 	}
15486c4841c2SAnton Blanchard 
1549dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
1550dc1c1ca3SStephen Rothwell 			"%lx at %lx\n", regs->trap, regs->nip);
1551dc1c1ca3SStephen Rothwell 	die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
1552ba12eedeSLi Zhong 
1553ba12eedeSLi Zhong bail:
1554ba12eedeSLi Zhong 	exception_exit(prev_state);
1555dc1c1ca3SStephen Rothwell }
1556dc1c1ca3SStephen Rothwell 
1557ce48b210SMichael Neuling void vsx_unavailable_exception(struct pt_regs *regs)
1558ce48b210SMichael Neuling {
1559ce48b210SMichael Neuling 	if (user_mode(regs)) {
1560ce48b210SMichael Neuling 		/* A user program has executed an vsx instruction,
1561ce48b210SMichael Neuling 		   but this kernel doesn't support vsx. */
1562ce48b210SMichael Neuling 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1563ce48b210SMichael Neuling 		return;
1564ce48b210SMichael Neuling 	}
1565ce48b210SMichael Neuling 
1566ce48b210SMichael Neuling 	printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1567ce48b210SMichael Neuling 			"%lx at %lx\n", regs->trap, regs->nip);
1568ce48b210SMichael Neuling 	die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1569ce48b210SMichael Neuling }
1570ce48b210SMichael Neuling 
15712517617eSMichael Neuling #ifdef CONFIG_PPC64
1572172f7aaaSCyril Bur static void tm_unavailable(struct pt_regs *regs)
1573172f7aaaSCyril Bur {
15745d176f75SCyril Bur #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
15755d176f75SCyril Bur 	if (user_mode(regs)) {
15765d176f75SCyril Bur 		current->thread.load_tm++;
15775d176f75SCyril Bur 		regs->msr |= MSR_TM;
15785d176f75SCyril Bur 		tm_enable();
15795d176f75SCyril Bur 		tm_restore_sprs(&current->thread);
15805d176f75SCyril Bur 		return;
15815d176f75SCyril Bur 	}
15825d176f75SCyril Bur #endif
1583172f7aaaSCyril Bur 	pr_emerg("Unrecoverable TM Unavailable Exception "
1584172f7aaaSCyril Bur 			"%lx at %lx\n", regs->trap, regs->nip);
1585172f7aaaSCyril Bur 	die("Unrecoverable TM Unavailable Exception", regs, SIGABRT);
1586172f7aaaSCyril Bur }
1587172f7aaaSCyril Bur 
1588021424a1SMichael Ellerman void facility_unavailable_exception(struct pt_regs *regs)
1589d0c0c9a1SMichael Neuling {
1590021424a1SMichael Ellerman 	static char *facility_strings[] = {
15912517617eSMichael Neuling 		[FSCR_FP_LG] = "FPU",
15922517617eSMichael Neuling 		[FSCR_VECVSX_LG] = "VMX/VSX",
15932517617eSMichael Neuling 		[FSCR_DSCR_LG] = "DSCR",
15942517617eSMichael Neuling 		[FSCR_PM_LG] = "PMU SPRs",
15952517617eSMichael Neuling 		[FSCR_BHRB_LG] = "BHRB",
15962517617eSMichael Neuling 		[FSCR_TM_LG] = "TM",
15972517617eSMichael Neuling 		[FSCR_EBB_LG] = "EBB",
15982517617eSMichael Neuling 		[FSCR_TAR_LG] = "TAR",
1599794464f4SNicholas Piggin 		[FSCR_MSGP_LG] = "MSGP",
16009b7ff0c6SNicholas Piggin 		[FSCR_SCV_LG] = "SCV",
1601021424a1SMichael Ellerman 	};
16022517617eSMichael Neuling 	char *facility = "unknown";
1603021424a1SMichael Ellerman 	u64 value;
1604c952c1c4SAnshuman Khandual 	u32 instword, rd;
16052517617eSMichael Neuling 	u8 status;
16062517617eSMichael Neuling 	bool hv;
1607021424a1SMichael Ellerman 
16082271db20SBenjamin Herrenschmidt 	hv = (TRAP(regs) == 0xf80);
16092517617eSMichael Neuling 	if (hv)
1610b14b6260SMichael Ellerman 		value = mfspr(SPRN_HFSCR);
16112517617eSMichael Neuling 	else
16122517617eSMichael Neuling 		value = mfspr(SPRN_FSCR);
16132517617eSMichael Neuling 
16142517617eSMichael Neuling 	status = value >> 56;
1615709b973cSAnshuman Khandual 	if ((hv || status >= 2) &&
1616709b973cSAnshuman Khandual 	    (status < ARRAY_SIZE(facility_strings)) &&
1617709b973cSAnshuman Khandual 	    facility_strings[status])
1618709b973cSAnshuman Khandual 		facility = facility_strings[status];
1619709b973cSAnshuman Khandual 
1620709b973cSAnshuman Khandual 	/* We should not have taken this interrupt in kernel */
1621709b973cSAnshuman Khandual 	if (!user_mode(regs)) {
1622709b973cSAnshuman Khandual 		pr_emerg("Facility '%s' unavailable (%d) exception in kernel mode at %lx\n",
1623709b973cSAnshuman Khandual 			 facility, status, regs->nip);
1624709b973cSAnshuman Khandual 		die("Unexpected facility unavailable exception", regs, SIGABRT);
1625709b973cSAnshuman Khandual 	}
1626709b973cSAnshuman Khandual 
1627709b973cSAnshuman Khandual 	/* We restore the interrupt state now */
1628709b973cSAnshuman Khandual 	if (!arch_irq_disabled_regs(regs))
1629709b973cSAnshuman Khandual 		local_irq_enable();
1630709b973cSAnshuman Khandual 
16312517617eSMichael Neuling 	if (status == FSCR_DSCR_LG) {
1632c952c1c4SAnshuman Khandual 		/*
1633c952c1c4SAnshuman Khandual 		 * User is accessing the DSCR register using the problem
1634c952c1c4SAnshuman Khandual 		 * state only SPR number (0x03) either through a mfspr or
1635c952c1c4SAnshuman Khandual 		 * a mtspr instruction. If it is a write attempt through
1636c952c1c4SAnshuman Khandual 		 * a mtspr, then we set the inherit bit. This also allows
1637c952c1c4SAnshuman Khandual 		 * the user to write or read the register directly in the
1638c952c1c4SAnshuman Khandual 		 * future by setting via the FSCR DSCR bit. But in case it
1639c952c1c4SAnshuman Khandual 		 * is a read DSCR attempt through a mfspr instruction, we
1640c952c1c4SAnshuman Khandual 		 * just emulate the instruction instead. This code path will
1641c952c1c4SAnshuman Khandual 		 * always emulate all the mfspr instructions till the user
1642c952c1c4SAnshuman Khandual 		 * has attempted at least one mtspr instruction. This way it
1643c952c1c4SAnshuman Khandual 		 * preserves the same behaviour when the user is accessing
1644c952c1c4SAnshuman Khandual 		 * the DSCR through privilege level only SPR number (0x11)
1645c952c1c4SAnshuman Khandual 		 * which is emulated through illegal instruction exception.
1646c952c1c4SAnshuman Khandual 		 * We always leave HFSCR DSCR set.
16472517617eSMichael Neuling 		 */
1648c952c1c4SAnshuman Khandual 		if (get_user(instword, (u32 __user *)(regs->nip))) {
1649c952c1c4SAnshuman Khandual 			pr_err("Failed to fetch the user instruction\n");
1650c952c1c4SAnshuman Khandual 			return;
1651c952c1c4SAnshuman Khandual 		}
1652c952c1c4SAnshuman Khandual 
1653c952c1c4SAnshuman Khandual 		/* Write into DSCR (mtspr 0x03, RS) */
1654c952c1c4SAnshuman Khandual 		if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK)
1655c952c1c4SAnshuman Khandual 				== PPC_INST_MTSPR_DSCR_USER) {
1656c952c1c4SAnshuman Khandual 			rd = (instword >> 21) & 0x1f;
1657c952c1c4SAnshuman Khandual 			current->thread.dscr = regs->gpr[rd];
16582517617eSMichael Neuling 			current->thread.dscr_inherit = 1;
1659b57bd2deSMichael Neuling 			current->thread.fscr |= FSCR_DSCR;
1660b57bd2deSMichael Neuling 			mtspr(SPRN_FSCR, current->thread.fscr);
1661c952c1c4SAnshuman Khandual 		}
1662c952c1c4SAnshuman Khandual 
1663c952c1c4SAnshuman Khandual 		/* Read from DSCR (mfspr RT, 0x03) */
1664c952c1c4SAnshuman Khandual 		if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK)
1665c952c1c4SAnshuman Khandual 				== PPC_INST_MFSPR_DSCR_USER) {
1666c952c1c4SAnshuman Khandual 			if (emulate_instruction(regs)) {
1667c952c1c4SAnshuman Khandual 				pr_err("DSCR based mfspr emulation failed\n");
1668c952c1c4SAnshuman Khandual 				return;
1669c952c1c4SAnshuman Khandual 			}
1670c952c1c4SAnshuman Khandual 			regs->nip += 4;
1671c952c1c4SAnshuman Khandual 			emulate_single_step(regs);
1672c952c1c4SAnshuman Khandual 		}
16732517617eSMichael Neuling 		return;
1674b14b6260SMichael Ellerman 	}
1675b14b6260SMichael Ellerman 
1676172f7aaaSCyril Bur 	if (status == FSCR_TM_LG) {
1677172f7aaaSCyril Bur 		/*
1678172f7aaaSCyril Bur 		 * If we're here then the hardware is TM aware because it
1679172f7aaaSCyril Bur 		 * generated an exception with FSRM_TM set.
1680172f7aaaSCyril Bur 		 *
1681172f7aaaSCyril Bur 		 * If cpu_has_feature(CPU_FTR_TM) is false, then either firmware
1682172f7aaaSCyril Bur 		 * told us not to do TM, or the kernel is not built with TM
1683172f7aaaSCyril Bur 		 * support.
1684172f7aaaSCyril Bur 		 *
1685172f7aaaSCyril Bur 		 * If both of those things are true, then userspace can spam the
1686172f7aaaSCyril Bur 		 * console by triggering the printk() below just by continually
1687172f7aaaSCyril Bur 		 * doing tbegin (or any TM instruction). So in that case just
1688172f7aaaSCyril Bur 		 * send the process a SIGILL immediately.
1689172f7aaaSCyril Bur 		 */
1690172f7aaaSCyril Bur 		if (!cpu_has_feature(CPU_FTR_TM))
1691172f7aaaSCyril Bur 			goto out;
1692172f7aaaSCyril Bur 
1693172f7aaaSCyril Bur 		tm_unavailable(regs);
1694172f7aaaSCyril Bur 		return;
1695172f7aaaSCyril Bur 	}
1696172f7aaaSCyril Bur 
169793c2ec0fSBalbir Singh 	pr_err_ratelimited("%sFacility '%s' unavailable (%d), exception at 0x%lx, MSR=%lx\n",
169893c2ec0fSBalbir Singh 		hv ? "Hypervisor " : "", facility, status, regs->nip, regs->msr);
1699d0c0c9a1SMichael Neuling 
1700172f7aaaSCyril Bur out:
1701d0c0c9a1SMichael Neuling 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1702d0c0c9a1SMichael Neuling }
17032517617eSMichael Neuling #endif
1704d0c0c9a1SMichael Neuling 
1705f54db641SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1706f54db641SMichael Neuling 
1707f54db641SMichael Neuling void fp_unavailable_tm(struct pt_regs *regs)
1708f54db641SMichael Neuling {
1709f54db641SMichael Neuling 	/* Note:  This does not handle any kind of FP laziness. */
1710f54db641SMichael Neuling 
1711f54db641SMichael Neuling 	TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n",
1712f54db641SMichael Neuling 		 regs->nip, regs->msr);
1713f54db641SMichael Neuling 
1714f54db641SMichael Neuling         /* We can only have got here if the task started using FP after
1715f54db641SMichael Neuling          * beginning the transaction.  So, the transactional regs are just a
1716f54db641SMichael Neuling          * copy of the checkpointed ones.  But, we still need to recheckpoint
1717f54db641SMichael Neuling          * as we're enabling FP for the process; it will return, abort the
1718f54db641SMichael Neuling          * transaction, and probably retry but now with FP enabled.  So the
1719f54db641SMichael Neuling          * checkpointed FP registers need to be loaded.
1720f54db641SMichael Neuling 	 */
1721d31626f7SPaul Mackerras 	tm_reclaim_current(TM_CAUSE_FAC_UNAV);
1722f54db641SMichael Neuling 	/* Reclaim didn't save out any FPRs to transact_fprs. */
1723f54db641SMichael Neuling 
1724f54db641SMichael Neuling 	/* Enable FP for the task: */
1725a7771176SCyril Bur 	current->thread.load_fp = 1;
1726f54db641SMichael Neuling 
1727f54db641SMichael Neuling 	/* This loads and recheckpoints the FP registers from
1728f54db641SMichael Neuling 	 * thread.fpr[].  They will remain in registers after the
1729f54db641SMichael Neuling 	 * checkpoint so we don't need to reload them after.
17303ac8ff1cSPaul Mackerras 	 * If VMX is in use, the VRs now hold checkpointed values,
17313ac8ff1cSPaul Mackerras 	 * so we don't want to load the VRs from the thread_struct.
1732f54db641SMichael Neuling 	 */
1733eb5c3f1cSCyril Bur 	tm_recheckpoint(&current->thread);
1734f54db641SMichael Neuling }
1735f54db641SMichael Neuling 
1736f54db641SMichael Neuling void altivec_unavailable_tm(struct pt_regs *regs)
1737f54db641SMichael Neuling {
1738f54db641SMichael Neuling 	/* See the comments in fp_unavailable_tm().  This function operates
1739f54db641SMichael Neuling 	 * the same way.
1740f54db641SMichael Neuling 	 */
1741f54db641SMichael Neuling 
1742f54db641SMichael Neuling 	TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx,"
1743f54db641SMichael Neuling 		 "MSR=%lx\n",
1744f54db641SMichael Neuling 		 regs->nip, regs->msr);
1745d31626f7SPaul Mackerras 	tm_reclaim_current(TM_CAUSE_FAC_UNAV);
1746a7771176SCyril Bur 	current->thread.load_vec = 1;
1747eb5c3f1cSCyril Bur 	tm_recheckpoint(&current->thread);
1748f54db641SMichael Neuling 	current->thread.used_vr = 1;
17493ac8ff1cSPaul Mackerras }
17503ac8ff1cSPaul Mackerras 
1751f54db641SMichael Neuling void vsx_unavailable_tm(struct pt_regs *regs)
1752f54db641SMichael Neuling {
1753f54db641SMichael Neuling 	/* See the comments in fp_unavailable_tm().  This works similarly,
1754f54db641SMichael Neuling 	 * though we're loading both FP and VEC registers in here.
1755f54db641SMichael Neuling 	 *
1756f54db641SMichael Neuling 	 * If FP isn't in use, load FP regs.  If VEC isn't in use, load VEC
1757f54db641SMichael Neuling 	 * regs.  Either way, set MSR_VSX.
1758f54db641SMichael Neuling 	 */
1759f54db641SMichael Neuling 
1760f54db641SMichael Neuling 	TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx,"
1761f54db641SMichael Neuling 		 "MSR=%lx\n",
1762f54db641SMichael Neuling 		 regs->nip, regs->msr);
1763f54db641SMichael Neuling 
17643ac8ff1cSPaul Mackerras 	current->thread.used_vsr = 1;
17653ac8ff1cSPaul Mackerras 
1766f54db641SMichael Neuling 	/* This reclaims FP and/or VR regs if they're already enabled */
1767d31626f7SPaul Mackerras 	tm_reclaim_current(TM_CAUSE_FAC_UNAV);
1768f54db641SMichael Neuling 
1769a7771176SCyril Bur 	current->thread.load_vec = 1;
1770a7771176SCyril Bur 	current->thread.load_fp = 1;
17713ac8ff1cSPaul Mackerras 
1772eb5c3f1cSCyril Bur 	tm_recheckpoint(&current->thread);
1773f54db641SMichael Neuling }
1774f54db641SMichael Neuling #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1775f54db641SMichael Neuling 
1776dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs)
1777dc1c1ca3SStephen Rothwell {
177869111bacSChristoph Lameter 	__this_cpu_inc(irq_stat.pmu_irqs);
177989713ed1SAnton Blanchard 
1780dc1c1ca3SStephen Rothwell 	perf_irq(regs);
1781dc1c1ca3SStephen Rothwell }
1782dc1c1ca3SStephen Rothwell 
1783172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
17843bffb652SDave Kleikamp static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
17853bffb652SDave Kleikamp {
17863bffb652SDave Kleikamp 	int changed = 0;
17873bffb652SDave Kleikamp 	/*
17883bffb652SDave Kleikamp 	 * Determine the cause of the debug event, clear the
17893bffb652SDave Kleikamp 	 * event flags and send a trap to the handler. Torez
17903bffb652SDave Kleikamp 	 */
17913bffb652SDave Kleikamp 	if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
17923bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
17933bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
179451ae8d4aSBharat Bhushan 		current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE;
17953bffb652SDave Kleikamp #endif
179647355040SEric W. Biederman 		do_send_trap(regs, mfspr(SPRN_DAC1), debug_status,
17973bffb652SDave Kleikamp 			     5);
17983bffb652SDave Kleikamp 		changed |= 0x01;
17993bffb652SDave Kleikamp 	}  else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
18003bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
180147355040SEric W. Biederman 		do_send_trap(regs, mfspr(SPRN_DAC2), debug_status,
18023bffb652SDave Kleikamp 			     6);
18033bffb652SDave Kleikamp 		changed |= 0x01;
18043bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC1) {
180551ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC1;
18063bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
180747355040SEric W. Biederman 		do_send_trap(regs, mfspr(SPRN_IAC1), debug_status,
18083bffb652SDave Kleikamp 			     1);
18093bffb652SDave Kleikamp 		changed |= 0x01;
18103bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC2) {
181151ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC2;
181247355040SEric W. Biederman 		do_send_trap(regs, mfspr(SPRN_IAC2), debug_status,
18133bffb652SDave Kleikamp 			     2);
18143bffb652SDave Kleikamp 		changed |= 0x01;
18153bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC3) {
181651ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC3;
18173bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
181847355040SEric W. Biederman 		do_send_trap(regs, mfspr(SPRN_IAC3), debug_status,
18193bffb652SDave Kleikamp 			     3);
18203bffb652SDave Kleikamp 		changed |= 0x01;
18213bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC4) {
182251ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC4;
182347355040SEric W. Biederman 		do_send_trap(regs, mfspr(SPRN_IAC4), debug_status,
18243bffb652SDave Kleikamp 			     4);
18253bffb652SDave Kleikamp 		changed |= 0x01;
18263bffb652SDave Kleikamp 	}
18273bffb652SDave Kleikamp 	/*
18283bffb652SDave Kleikamp 	 * At the point this routine was called, the MSR(DE) was turned off.
18293bffb652SDave Kleikamp 	 * Check all other debug flags and see if that bit needs to be turned
18303bffb652SDave Kleikamp 	 * back on or not.
18313bffb652SDave Kleikamp 	 */
183251ae8d4aSBharat Bhushan 	if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
183351ae8d4aSBharat Bhushan 			       current->thread.debug.dbcr1))
18343bffb652SDave Kleikamp 		regs->msr |= MSR_DE;
18353bffb652SDave Kleikamp 	else
18363bffb652SDave Kleikamp 		/* Make sure the IDM flag is off */
183751ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IDM;
18383bffb652SDave Kleikamp 
18393bffb652SDave Kleikamp 	if (changed & 0x01)
184051ae8d4aSBharat Bhushan 		mtspr(SPRN_DBCR0, current->thread.debug.dbcr0);
18413bffb652SDave Kleikamp }
184214cf11afSPaul Mackerras 
184303465f89SNicholas Piggin void DebugException(struct pt_regs *regs, unsigned long debug_status)
184414cf11afSPaul Mackerras {
184551ae8d4aSBharat Bhushan 	current->thread.debug.dbsr = debug_status;
18463bffb652SDave Kleikamp 
1847ec097c84SRoland McGrath 	/* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1848ec097c84SRoland McGrath 	 * on server, it stops on the target of the branch. In order to simulate
1849ec097c84SRoland McGrath 	 * the server behaviour, we thus restart right away with a single step
1850ec097c84SRoland McGrath 	 * instead of stopping here when hitting a BT
1851ec097c84SRoland McGrath 	 */
1852ec097c84SRoland McGrath 	if (debug_status & DBSR_BT) {
1853ec097c84SRoland McGrath 		regs->msr &= ~MSR_DE;
1854ec097c84SRoland McGrath 
1855ec097c84SRoland McGrath 		/* Disable BT */
1856ec097c84SRoland McGrath 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1857ec097c84SRoland McGrath 		/* Clear the BT event */
1858ec097c84SRoland McGrath 		mtspr(SPRN_DBSR, DBSR_BT);
1859ec097c84SRoland McGrath 
1860ec097c84SRoland McGrath 		/* Do the single step trick only when coming from userspace */
1861ec097c84SRoland McGrath 		if (user_mode(regs)) {
186251ae8d4aSBharat Bhushan 			current->thread.debug.dbcr0 &= ~DBCR0_BT;
186351ae8d4aSBharat Bhushan 			current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC;
1864ec097c84SRoland McGrath 			regs->msr |= MSR_DE;
1865ec097c84SRoland McGrath 			return;
1866ec097c84SRoland McGrath 		}
1867ec097c84SRoland McGrath 
18686cc89badSNaveen N. Rao 		if (kprobe_post_handler(regs))
18696cc89badSNaveen N. Rao 			return;
18706cc89badSNaveen N. Rao 
1871ec097c84SRoland McGrath 		if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1872ec097c84SRoland McGrath 			       5, SIGTRAP) == NOTIFY_STOP) {
1873ec097c84SRoland McGrath 			return;
1874ec097c84SRoland McGrath 		}
1875ec097c84SRoland McGrath 		if (debugger_sstep(regs))
1876ec097c84SRoland McGrath 			return;
1877ec097c84SRoland McGrath 	} else if (debug_status & DBSR_IC) { 	/* Instruction complete */
187814cf11afSPaul Mackerras 		regs->msr &= ~MSR_DE;
1879f8279621SKumar Gala 
188014cf11afSPaul Mackerras 		/* Disable instruction completion */
188114cf11afSPaul Mackerras 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
188214cf11afSPaul Mackerras 		/* Clear the instruction completion event */
188314cf11afSPaul Mackerras 		mtspr(SPRN_DBSR, DBSR_IC);
1884f8279621SKumar Gala 
18856cc89badSNaveen N. Rao 		if (kprobe_post_handler(regs))
18866cc89badSNaveen N. Rao 			return;
18876cc89badSNaveen N. Rao 
1888f8279621SKumar Gala 		if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1889f8279621SKumar Gala 			       5, SIGTRAP) == NOTIFY_STOP) {
189014cf11afSPaul Mackerras 			return;
189114cf11afSPaul Mackerras 		}
1892f8279621SKumar Gala 
1893f8279621SKumar Gala 		if (debugger_sstep(regs))
1894f8279621SKumar Gala 			return;
1895f8279621SKumar Gala 
18963bffb652SDave Kleikamp 		if (user_mode(regs)) {
189751ae8d4aSBharat Bhushan 			current->thread.debug.dbcr0 &= ~DBCR0_IC;
189851ae8d4aSBharat Bhushan 			if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
189951ae8d4aSBharat Bhushan 					       current->thread.debug.dbcr1))
19003bffb652SDave Kleikamp 				regs->msr |= MSR_DE;
19013bffb652SDave Kleikamp 			else
19023bffb652SDave Kleikamp 				/* Make sure the IDM bit is off */
190351ae8d4aSBharat Bhushan 				current->thread.debug.dbcr0 &= ~DBCR0_IDM;
19043bffb652SDave Kleikamp 		}
1905f8279621SKumar Gala 
1906f8279621SKumar Gala 		_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
19073bffb652SDave Kleikamp 	} else
19083bffb652SDave Kleikamp 		handle_debug(regs, debug_status);
190914cf11afSPaul Mackerras }
191003465f89SNicholas Piggin NOKPROBE_SYMBOL(DebugException);
1911172ae2e7SDave Kleikamp #endif /* CONFIG_PPC_ADV_DEBUG_REGS */
191214cf11afSPaul Mackerras 
191314cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT)
191414cf11afSPaul Mackerras void TAUException(struct pt_regs *regs)
191514cf11afSPaul Mackerras {
191614cf11afSPaul Mackerras 	printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx    %s\n",
191714cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap, print_tainted());
191814cf11afSPaul Mackerras }
191914cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */
192014cf11afSPaul Mackerras 
192114cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC
1922dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs)
192314cf11afSPaul Mackerras {
192414cf11afSPaul Mackerras 	int err;
192514cf11afSPaul Mackerras 
192614cf11afSPaul Mackerras 	if (!user_mode(regs)) {
192714cf11afSPaul Mackerras 		printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
192814cf11afSPaul Mackerras 		       " at %lx\n", regs->nip);
19298dad3f92SPaul Mackerras 		die("Kernel VMX/Altivec assist exception", regs, SIGILL);
193014cf11afSPaul Mackerras 	}
193114cf11afSPaul Mackerras 
1932dc1c1ca3SStephen Rothwell 	flush_altivec_to_thread(current);
1933dc1c1ca3SStephen Rothwell 
1934eecff81dSAnton Blanchard 	PPC_WARN_EMULATED(altivec, regs);
193514cf11afSPaul Mackerras 	err = emulate_altivec(regs);
193614cf11afSPaul Mackerras 	if (err == 0) {
193714cf11afSPaul Mackerras 		regs->nip += 4;		/* skip emulated instruction */
193814cf11afSPaul Mackerras 		emulate_single_step(regs);
193914cf11afSPaul Mackerras 		return;
194014cf11afSPaul Mackerras 	}
194114cf11afSPaul Mackerras 
194214cf11afSPaul Mackerras 	if (err == -EFAULT) {
194314cf11afSPaul Mackerras 		/* got an error reading the instruction */
194414cf11afSPaul Mackerras 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
194514cf11afSPaul Mackerras 	} else {
194614cf11afSPaul Mackerras 		/* didn't recognize the instruction */
194714cf11afSPaul Mackerras 		/* XXX quick hack for now: set the non-Java bit in the VSCR */
194876462232SChristian Dietrich 		printk_ratelimited(KERN_ERR "Unrecognized altivec instruction "
194914cf11afSPaul Mackerras 				   "in %s at %lx\n", current->comm, regs->nip);
1950de79f7b9SPaul Mackerras 		current->thread.vr_state.vscr.u[3] |= 0x10000;
195114cf11afSPaul Mackerras 	}
195214cf11afSPaul Mackerras }
195314cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */
195414cf11afSPaul Mackerras 
195514cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE
195614cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address,
195714cf11afSPaul Mackerras 			   unsigned long error_code)
195814cf11afSPaul Mackerras {
195914cf11afSPaul Mackerras 	/* We treat cache locking instructions from the user
196014cf11afSPaul Mackerras 	 * as priv ops, in the future we could try to do
196114cf11afSPaul Mackerras 	 * something smarter
196214cf11afSPaul Mackerras 	 */
196314cf11afSPaul Mackerras 	if (error_code & (ESR_DLK|ESR_ILK))
196414cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
196514cf11afSPaul Mackerras 	return;
196614cf11afSPaul Mackerras }
196714cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */
196814cf11afSPaul Mackerras 
196914cf11afSPaul Mackerras #ifdef CONFIG_SPE
197014cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs)
197114cf11afSPaul Mackerras {
19726a800f36SLiu Yu 	extern int do_spe_mathemu(struct pt_regs *regs);
197314cf11afSPaul Mackerras 	unsigned long spefscr;
197414cf11afSPaul Mackerras 	int fpexc_mode;
1975*aeb1c0f6SEric W. Biederman 	int code = FPE_FLTUNK;
19766a800f36SLiu Yu 	int err;
19776a800f36SLiu Yu 
1978685659eeSyu liu 	flush_spe_to_thread(current);
197914cf11afSPaul Mackerras 
198014cf11afSPaul Mackerras 	spefscr = current->thread.spefscr;
198114cf11afSPaul Mackerras 	fpexc_mode = current->thread.fpexc_mode;
198214cf11afSPaul Mackerras 
198314cf11afSPaul Mackerras 	if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
198414cf11afSPaul Mackerras 		code = FPE_FLTOVF;
198514cf11afSPaul Mackerras 	}
198614cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
198714cf11afSPaul Mackerras 		code = FPE_FLTUND;
198814cf11afSPaul Mackerras 	}
198914cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
199014cf11afSPaul Mackerras 		code = FPE_FLTDIV;
199114cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
199214cf11afSPaul Mackerras 		code = FPE_FLTINV;
199314cf11afSPaul Mackerras 	}
199414cf11afSPaul Mackerras 	else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
199514cf11afSPaul Mackerras 		code = FPE_FLTRES;
199614cf11afSPaul Mackerras 
19976a800f36SLiu Yu 	err = do_spe_mathemu(regs);
19986a800f36SLiu Yu 	if (err == 0) {
19996a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
20006a800f36SLiu Yu 		emulate_single_step(regs);
200114cf11afSPaul Mackerras 		return;
200214cf11afSPaul Mackerras 	}
20036a800f36SLiu Yu 
20046a800f36SLiu Yu 	if (err == -EFAULT) {
20056a800f36SLiu Yu 		/* got an error reading the instruction */
20066a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
20076a800f36SLiu Yu 	} else if (err == -EINVAL) {
20086a800f36SLiu Yu 		/* didn't recognize the instruction */
20096a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
20106a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
20116a800f36SLiu Yu 	} else {
20126a800f36SLiu Yu 		_exception(SIGFPE, regs, code, regs->nip);
20136a800f36SLiu Yu 	}
20146a800f36SLiu Yu 
20156a800f36SLiu Yu 	return;
20166a800f36SLiu Yu }
20176a800f36SLiu Yu 
20186a800f36SLiu Yu void SPEFloatingPointRoundException(struct pt_regs *regs)
20196a800f36SLiu Yu {
20206a800f36SLiu Yu 	extern int speround_handler(struct pt_regs *regs);
20216a800f36SLiu Yu 	int err;
20226a800f36SLiu Yu 
20236a800f36SLiu Yu 	preempt_disable();
20246a800f36SLiu Yu 	if (regs->msr & MSR_SPE)
20256a800f36SLiu Yu 		giveup_spe(current);
20266a800f36SLiu Yu 	preempt_enable();
20276a800f36SLiu Yu 
20286a800f36SLiu Yu 	regs->nip -= 4;
20296a800f36SLiu Yu 	err = speround_handler(regs);
20306a800f36SLiu Yu 	if (err == 0) {
20316a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
20326a800f36SLiu Yu 		emulate_single_step(regs);
20336a800f36SLiu Yu 		return;
20346a800f36SLiu Yu 	}
20356a800f36SLiu Yu 
20366a800f36SLiu Yu 	if (err == -EFAULT) {
20376a800f36SLiu Yu 		/* got an error reading the instruction */
20386a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
20396a800f36SLiu Yu 	} else if (err == -EINVAL) {
20406a800f36SLiu Yu 		/* didn't recognize the instruction */
20416a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
20426a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
20436a800f36SLiu Yu 	} else {
2044*aeb1c0f6SEric W. Biederman 		_exception(SIGFPE, regs, FPE_FLTUNK, regs->nip);
20456a800f36SLiu Yu 		return;
20466a800f36SLiu Yu 	}
20476a800f36SLiu Yu }
204814cf11afSPaul Mackerras #endif
204914cf11afSPaul Mackerras 
2050dc1c1ca3SStephen Rothwell /*
2051dc1c1ca3SStephen Rothwell  * We enter here if we get an unrecoverable exception, that is, one
2052dc1c1ca3SStephen Rothwell  * that happened at a point where the RI (recoverable interrupt) bit
2053dc1c1ca3SStephen Rothwell  * in the MSR is 0.  This indicates that SRR0/1 are live, and that
2054dc1c1ca3SStephen Rothwell  * we therefore lost state by taking this exception.
2055dc1c1ca3SStephen Rothwell  */
2056dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs)
2057dc1c1ca3SStephen Rothwell {
2058dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
2059dc1c1ca3SStephen Rothwell 	       regs->trap, regs->nip);
2060dc1c1ca3SStephen Rothwell 	die("Unrecoverable exception", regs, SIGABRT);
2061dc1c1ca3SStephen Rothwell }
206215770a13SNaveen N. Rao NOKPROBE_SYMBOL(unrecoverable_exception);
2063dc1c1ca3SStephen Rothwell 
20641e18c17aSJason Gunthorpe #if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x)
206514cf11afSPaul Mackerras /*
206614cf11afSPaul Mackerras  * Default handler for a Watchdog exception,
206714cf11afSPaul Mackerras  * spins until a reboot occurs
206814cf11afSPaul Mackerras  */
206914cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
207014cf11afSPaul Mackerras {
207114cf11afSPaul Mackerras 	/* Generic WatchdogHandler, implement your own */
207214cf11afSPaul Mackerras 	mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
207314cf11afSPaul Mackerras 	return;
207414cf11afSPaul Mackerras }
207514cf11afSPaul Mackerras 
207614cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs)
207714cf11afSPaul Mackerras {
207814cf11afSPaul Mackerras 	printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
207914cf11afSPaul Mackerras 	WatchdogHandler(regs);
208014cf11afSPaul Mackerras }
208114cf11afSPaul Mackerras #endif
2082dc1c1ca3SStephen Rothwell 
2083dc1c1ca3SStephen Rothwell /*
2084dc1c1ca3SStephen Rothwell  * We enter here if we discover during exception entry that we are
2085dc1c1ca3SStephen Rothwell  * running in supervisor mode with a userspace value in the stack pointer.
2086dc1c1ca3SStephen Rothwell  */
2087dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs)
2088dc1c1ca3SStephen Rothwell {
2089dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
2090dc1c1ca3SStephen Rothwell 	       regs->gpr[1], regs->nip);
2091dc1c1ca3SStephen Rothwell 	die("Bad kernel stack pointer", regs, SIGABRT);
2092dc1c1ca3SStephen Rothwell }
209315770a13SNaveen N. Rao NOKPROBE_SYMBOL(kernel_bad_stack);
209414cf11afSPaul Mackerras 
209514cf11afSPaul Mackerras void __init trap_init(void)
209614cf11afSPaul Mackerras {
209714cf11afSPaul Mackerras }
209880947e7cSGeert Uytterhoeven 
209980947e7cSGeert Uytterhoeven 
210080947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS
210180947e7cSGeert Uytterhoeven 
210280947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type)	.type = { .name = #type }
210380947e7cSGeert Uytterhoeven 
210480947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = {
210580947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC
210680947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(altivec),
210780947e7cSGeert Uytterhoeven #endif
210880947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcba),
210980947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcbz),
211080947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(fp_pair),
211180947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(isel),
211280947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mcrxr),
211380947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mfpvr),
211480947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(multiple),
211580947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(popcntb),
211680947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(spe),
211780947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(string),
2118a3821b2aSScott Wood 	WARN_EMULATED_SETUP(sync),
211980947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(unaligned),
212080947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION
212180947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(math),
212280947e7cSGeert Uytterhoeven #endif
212380947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX
212480947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(vsx),
212580947e7cSGeert Uytterhoeven #endif
2126efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
2127efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mfdscr),
2128efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mtdscr),
2129f83319d7SAnton Blanchard 	WARN_EMULATED_SETUP(lq_stq),
21305080332cSMichael Neuling 	WARN_EMULATED_SETUP(lxvw4x),
21315080332cSMichael Neuling 	WARN_EMULATED_SETUP(lxvh8x),
21325080332cSMichael Neuling 	WARN_EMULATED_SETUP(lxvd2x),
21335080332cSMichael Neuling 	WARN_EMULATED_SETUP(lxvb16x),
2134efcac658SAlexey Kardashevskiy #endif
213580947e7cSGeert Uytterhoeven };
213680947e7cSGeert Uytterhoeven 
213780947e7cSGeert Uytterhoeven u32 ppc_warn_emulated;
213880947e7cSGeert Uytterhoeven 
213980947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type)
214080947e7cSGeert Uytterhoeven {
214176462232SChristian Dietrich 	pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm,
214280947e7cSGeert Uytterhoeven 			    type);
214380947e7cSGeert Uytterhoeven }
214480947e7cSGeert Uytterhoeven 
214580947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void)
214680947e7cSGeert Uytterhoeven {
214780947e7cSGeert Uytterhoeven 	struct dentry *dir, *d;
214880947e7cSGeert Uytterhoeven 	unsigned int i;
214980947e7cSGeert Uytterhoeven 	struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
215080947e7cSGeert Uytterhoeven 
215180947e7cSGeert Uytterhoeven 	if (!powerpc_debugfs_root)
215280947e7cSGeert Uytterhoeven 		return -ENODEV;
215380947e7cSGeert Uytterhoeven 
215480947e7cSGeert Uytterhoeven 	dir = debugfs_create_dir("emulated_instructions",
215580947e7cSGeert Uytterhoeven 				 powerpc_debugfs_root);
215680947e7cSGeert Uytterhoeven 	if (!dir)
215780947e7cSGeert Uytterhoeven 		return -ENOMEM;
215880947e7cSGeert Uytterhoeven 
215957ad583fSRussell Currey 	d = debugfs_create_u32("do_warn", 0644, dir,
216080947e7cSGeert Uytterhoeven 			       &ppc_warn_emulated);
216180947e7cSGeert Uytterhoeven 	if (!d)
216280947e7cSGeert Uytterhoeven 		goto fail;
216380947e7cSGeert Uytterhoeven 
216480947e7cSGeert Uytterhoeven 	for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
216557ad583fSRussell Currey 		d = debugfs_create_u32(entries[i].name, 0644, dir,
216680947e7cSGeert Uytterhoeven 				       (u32 *)&entries[i].val.counter);
216780947e7cSGeert Uytterhoeven 		if (!d)
216880947e7cSGeert Uytterhoeven 			goto fail;
216980947e7cSGeert Uytterhoeven 	}
217080947e7cSGeert Uytterhoeven 
217180947e7cSGeert Uytterhoeven 	return 0;
217280947e7cSGeert Uytterhoeven 
217380947e7cSGeert Uytterhoeven fail:
217480947e7cSGeert Uytterhoeven 	debugfs_remove_recursive(dir);
217580947e7cSGeert Uytterhoeven 	return -ENOMEM;
217680947e7cSGeert Uytterhoeven }
217780947e7cSGeert Uytterhoeven 
217880947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init);
217980947e7cSGeert Uytterhoeven 
218080947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */
2181