xref: /openbmc/linux/arch/powerpc/kernel/traps.c (revision 8dad3f9257414f151cd821bfe01f54d7f52d2507)
114cf11afSPaul Mackerras /*
214cf11afSPaul Mackerras  *  Copyright (C) 1995-1996  Gary Thomas (gdt@linuxppc.org)
314cf11afSPaul Mackerras  *
414cf11afSPaul Mackerras  *  This program is free software; you can redistribute it and/or
514cf11afSPaul Mackerras  *  modify it under the terms of the GNU General Public License
614cf11afSPaul Mackerras  *  as published by the Free Software Foundation; either version
714cf11afSPaul Mackerras  *  2 of the License, or (at your option) any later version.
814cf11afSPaul Mackerras  *
914cf11afSPaul Mackerras  *  Modified by Cort Dougan (cort@cs.nmt.edu)
1014cf11afSPaul Mackerras  *  and Paul Mackerras (paulus@samba.org)
1114cf11afSPaul Mackerras  */
1214cf11afSPaul Mackerras 
1314cf11afSPaul Mackerras /*
1414cf11afSPaul Mackerras  * This file handles the architecture-dependent parts of hardware exceptions
1514cf11afSPaul Mackerras  */
1614cf11afSPaul Mackerras 
1714cf11afSPaul Mackerras #include <linux/config.h>
1814cf11afSPaul Mackerras #include <linux/errno.h>
1914cf11afSPaul Mackerras #include <linux/sched.h>
2014cf11afSPaul Mackerras #include <linux/kernel.h>
2114cf11afSPaul Mackerras #include <linux/mm.h>
2214cf11afSPaul Mackerras #include <linux/stddef.h>
2314cf11afSPaul Mackerras #include <linux/unistd.h>
24*8dad3f92SPaul Mackerras #include <linux/ptrace.h>
2514cf11afSPaul Mackerras #include <linux/slab.h>
2614cf11afSPaul Mackerras #include <linux/user.h>
2714cf11afSPaul Mackerras #include <linux/a.out.h>
2814cf11afSPaul Mackerras #include <linux/interrupt.h>
2914cf11afSPaul Mackerras #include <linux/init.h>
3014cf11afSPaul Mackerras #include <linux/module.h>
31*8dad3f92SPaul Mackerras #include <linux/prctl.h>
3214cf11afSPaul Mackerras #include <linux/delay.h>
3314cf11afSPaul Mackerras #include <linux/kprobes.h>
3414cf11afSPaul Mackerras #include <asm/kdebug.h>
3514cf11afSPaul Mackerras 
3614cf11afSPaul Mackerras #include <asm/pgtable.h>
3714cf11afSPaul Mackerras #include <asm/uaccess.h>
3814cf11afSPaul Mackerras #include <asm/system.h>
3914cf11afSPaul Mackerras #include <asm/io.h>
40dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32
4114cf11afSPaul Mackerras #include <asm/reg.h>
4214cf11afSPaul Mackerras #include <asm/xmon.h>
4314cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT
4414cf11afSPaul Mackerras #include <asm/backlight.h>
4514cf11afSPaul Mackerras #endif
4614cf11afSPaul Mackerras #include <asm/perfmon.h>
47dc1c1ca3SStephen Rothwell #endif
48dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
49dc1c1ca3SStephen Rothwell #include <asm/processor.h>
50dc1c1ca3SStephen Rothwell #include <asm/ppcdebug.h>
51dc1c1ca3SStephen Rothwell #include <asm/rtas.h>
52dc1c1ca3SStephen Rothwell #include <asm/systemcfg.h>
53dc1c1ca3SStephen Rothwell #include <asm/machdep.h>
54dc1c1ca3SStephen Rothwell #include <asm/pmc.h>
55dc1c1ca3SStephen Rothwell #endif
56dc1c1ca3SStephen Rothwell 
5714cf11afSPaul Mackerras #ifdef CONFIG_DEBUGGER
5814cf11afSPaul Mackerras int (*__debugger)(struct pt_regs *regs);
5914cf11afSPaul Mackerras int (*__debugger_ipi)(struct pt_regs *regs);
6014cf11afSPaul Mackerras int (*__debugger_bpt)(struct pt_regs *regs);
6114cf11afSPaul Mackerras int (*__debugger_sstep)(struct pt_regs *regs);
6214cf11afSPaul Mackerras int (*__debugger_iabr_match)(struct pt_regs *regs);
6314cf11afSPaul Mackerras int (*__debugger_dabr_match)(struct pt_regs *regs);
6414cf11afSPaul Mackerras int (*__debugger_fault_handler)(struct pt_regs *regs);
6514cf11afSPaul Mackerras 
6614cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger);
6714cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi);
6814cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt);
6914cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep);
7014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match);
7114cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_dabr_match);
7214cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler);
7314cf11afSPaul Mackerras #endif
7414cf11afSPaul Mackerras 
7514cf11afSPaul Mackerras struct notifier_block *powerpc_die_chain;
7614cf11afSPaul Mackerras static DEFINE_SPINLOCK(die_notifier_lock);
7714cf11afSPaul Mackerras 
7814cf11afSPaul Mackerras int register_die_notifier(struct notifier_block *nb)
7914cf11afSPaul Mackerras {
8014cf11afSPaul Mackerras 	int err = 0;
8114cf11afSPaul Mackerras 	unsigned long flags;
8214cf11afSPaul Mackerras 
8314cf11afSPaul Mackerras 	spin_lock_irqsave(&die_notifier_lock, flags);
8414cf11afSPaul Mackerras 	err = notifier_chain_register(&powerpc_die_chain, nb);
8514cf11afSPaul Mackerras 	spin_unlock_irqrestore(&die_notifier_lock, flags);
8614cf11afSPaul Mackerras 	return err;
8714cf11afSPaul Mackerras }
8814cf11afSPaul Mackerras 
8914cf11afSPaul Mackerras /*
9014cf11afSPaul Mackerras  * Trap & Exception support
9114cf11afSPaul Mackerras  */
9214cf11afSPaul Mackerras 
9314cf11afSPaul Mackerras static DEFINE_SPINLOCK(die_lock);
9414cf11afSPaul Mackerras 
9514cf11afSPaul Mackerras int die(const char *str, struct pt_regs *regs, long err)
9614cf11afSPaul Mackerras {
9714cf11afSPaul Mackerras 	static int die_counter;
9814cf11afSPaul Mackerras 	int nl = 0;
9914cf11afSPaul Mackerras 
10014cf11afSPaul Mackerras 	if (debugger(regs))
10114cf11afSPaul Mackerras 		return 1;
10214cf11afSPaul Mackerras 
10314cf11afSPaul Mackerras 	console_verbose();
10414cf11afSPaul Mackerras 	spin_lock_irq(&die_lock);
10514cf11afSPaul Mackerras 	bust_spinlocks(1);
106*8dad3f92SPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT
10714cf11afSPaul Mackerras 	if (_machine == _MACH_Pmac) {
10814cf11afSPaul Mackerras 		set_backlight_enable(1);
10914cf11afSPaul Mackerras 		set_backlight_level(BACKLIGHT_MAX);
11014cf11afSPaul Mackerras 	}
11114cf11afSPaul Mackerras #endif
11214cf11afSPaul Mackerras 	printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
11314cf11afSPaul Mackerras #ifdef CONFIG_PREEMPT
11414cf11afSPaul Mackerras 	printk("PREEMPT ");
11514cf11afSPaul Mackerras 	nl = 1;
11614cf11afSPaul Mackerras #endif
11714cf11afSPaul Mackerras #ifdef CONFIG_SMP
11814cf11afSPaul Mackerras 	printk("SMP NR_CPUS=%d ", NR_CPUS);
11914cf11afSPaul Mackerras 	nl = 1;
12014cf11afSPaul Mackerras #endif
12114cf11afSPaul Mackerras #ifdef CONFIG_DEBUG_PAGEALLOC
12214cf11afSPaul Mackerras 	printk("DEBUG_PAGEALLOC ");
12314cf11afSPaul Mackerras 	nl = 1;
12414cf11afSPaul Mackerras #endif
12514cf11afSPaul Mackerras #ifdef CONFIG_NUMA
12614cf11afSPaul Mackerras 	printk("NUMA ");
12714cf11afSPaul Mackerras 	nl = 1;
12814cf11afSPaul Mackerras #endif
12914cf11afSPaul Mackerras #ifdef CONFIG_PPC64
13014cf11afSPaul Mackerras 	switch (systemcfg->platform) {
13114cf11afSPaul Mackerras 	case PLATFORM_PSERIES:
13214cf11afSPaul Mackerras 		printk("PSERIES ");
13314cf11afSPaul Mackerras 		nl = 1;
13414cf11afSPaul Mackerras 		break;
13514cf11afSPaul Mackerras 	case PLATFORM_PSERIES_LPAR:
13614cf11afSPaul Mackerras 		printk("PSERIES LPAR ");
13714cf11afSPaul Mackerras 		nl = 1;
13814cf11afSPaul Mackerras 		break;
13914cf11afSPaul Mackerras 	case PLATFORM_ISERIES_LPAR:
14014cf11afSPaul Mackerras 		printk("ISERIES LPAR ");
14114cf11afSPaul Mackerras 		nl = 1;
14214cf11afSPaul Mackerras 		break;
14314cf11afSPaul Mackerras 	case PLATFORM_POWERMAC:
14414cf11afSPaul Mackerras 		printk("POWERMAC ");
14514cf11afSPaul Mackerras 		nl = 1;
14614cf11afSPaul Mackerras 		break;
14714cf11afSPaul Mackerras 	case PLATFORM_BPA:
14814cf11afSPaul Mackerras 		printk("BPA ");
14914cf11afSPaul Mackerras 		nl = 1;
15014cf11afSPaul Mackerras 		break;
15114cf11afSPaul Mackerras 	}
15214cf11afSPaul Mackerras #endif
15314cf11afSPaul Mackerras 	if (nl)
15414cf11afSPaul Mackerras 		printk("\n");
15514cf11afSPaul Mackerras 	print_modules();
15614cf11afSPaul Mackerras 	show_regs(regs);
15714cf11afSPaul Mackerras 	bust_spinlocks(0);
15814cf11afSPaul Mackerras 	spin_unlock_irq(&die_lock);
15914cf11afSPaul Mackerras 
16014cf11afSPaul Mackerras 	if (in_interrupt())
16114cf11afSPaul Mackerras 		panic("Fatal exception in interrupt");
16214cf11afSPaul Mackerras 
16314cf11afSPaul Mackerras 	if (panic_on_oops) {
164dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
165dc1c1ca3SStephen Rothwell 		printk(KERN_EMERG "Fatal exception: panic in 5 seconds\n");
166dc1c1ca3SStephen Rothwell 		ssleep(5);
167dc1c1ca3SStephen Rothwell #endif
16814cf11afSPaul Mackerras 		panic("Fatal exception");
16914cf11afSPaul Mackerras 	}
17014cf11afSPaul Mackerras 	do_exit(err);
17114cf11afSPaul Mackerras 
17214cf11afSPaul Mackerras 	return 0;
17314cf11afSPaul Mackerras }
17414cf11afSPaul Mackerras 
17514cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
17614cf11afSPaul Mackerras {
17714cf11afSPaul Mackerras 	siginfo_t info;
17814cf11afSPaul Mackerras 
17914cf11afSPaul Mackerras 	if (!user_mode(regs)) {
18014cf11afSPaul Mackerras 		if (die("Exception in kernel mode", regs, signr))
18114cf11afSPaul Mackerras 			return;
18214cf11afSPaul Mackerras 	}
18314cf11afSPaul Mackerras 
18414cf11afSPaul Mackerras 	memset(&info, 0, sizeof(info));
18514cf11afSPaul Mackerras 	info.si_signo = signr;
18614cf11afSPaul Mackerras 	info.si_code = code;
18714cf11afSPaul Mackerras 	info.si_addr = (void __user *) addr;
18814cf11afSPaul Mackerras 	force_sig_info(signr, &info, current);
18914cf11afSPaul Mackerras 
19014cf11afSPaul Mackerras 	/*
19114cf11afSPaul Mackerras 	 * Init gets no signals that it doesn't have a handler for.
19214cf11afSPaul Mackerras 	 * That's all very well, but if it has caused a synchronous
19314cf11afSPaul Mackerras 	 * exception and we ignore the resulting signal, it will just
19414cf11afSPaul Mackerras 	 * generate the same exception over and over again and we get
19514cf11afSPaul Mackerras 	 * nowhere.  Better to kill it and let the kernel panic.
19614cf11afSPaul Mackerras 	 */
19714cf11afSPaul Mackerras 	if (current->pid == 1) {
19814cf11afSPaul Mackerras 		__sighandler_t handler;
19914cf11afSPaul Mackerras 
20014cf11afSPaul Mackerras 		spin_lock_irq(&current->sighand->siglock);
20114cf11afSPaul Mackerras 		handler = current->sighand->action[signr-1].sa.sa_handler;
20214cf11afSPaul Mackerras 		spin_unlock_irq(&current->sighand->siglock);
20314cf11afSPaul Mackerras 		if (handler == SIG_DFL) {
20414cf11afSPaul Mackerras 			/* init has generated a synchronous exception
20514cf11afSPaul Mackerras 			   and it doesn't have a handler for the signal */
20614cf11afSPaul Mackerras 			printk(KERN_CRIT "init has generated signal %d "
20714cf11afSPaul Mackerras 			       "but has no handler for it\n", signr);
20814cf11afSPaul Mackerras 			do_exit(signr);
20914cf11afSPaul Mackerras 		}
21014cf11afSPaul Mackerras 	}
21114cf11afSPaul Mackerras }
21214cf11afSPaul Mackerras 
21314cf11afSPaul Mackerras #ifdef CONFIG_PPC64
21414cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs)
21514cf11afSPaul Mackerras {
21614cf11afSPaul Mackerras 	/* See if any machine dependent calls */
21714cf11afSPaul Mackerras 	if (ppc_md.system_reset_exception)
21814cf11afSPaul Mackerras 		ppc_md.system_reset_exception(regs);
21914cf11afSPaul Mackerras 
220*8dad3f92SPaul Mackerras 	die("System Reset", regs, SIGABRT);
22114cf11afSPaul Mackerras 
22214cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
22314cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
22414cf11afSPaul Mackerras 		panic("Unrecoverable System Reset");
22514cf11afSPaul Mackerras 
22614cf11afSPaul Mackerras 	/* What should we do here? We could issue a shutdown or hard reset. */
22714cf11afSPaul Mackerras }
22814cf11afSPaul Mackerras #endif
22914cf11afSPaul Mackerras 
23014cf11afSPaul Mackerras /*
23114cf11afSPaul Mackerras  * I/O accesses can cause machine checks on powermacs.
23214cf11afSPaul Mackerras  * Check if the NIP corresponds to the address of a sync
23314cf11afSPaul Mackerras  * instruction for which there is an entry in the exception
23414cf11afSPaul Mackerras  * table.
23514cf11afSPaul Mackerras  * Note that the 601 only takes a machine check on TEA
23614cf11afSPaul Mackerras  * (transfer error ack) signal assertion, and does not
23714cf11afSPaul Mackerras  * set any of the top 16 bits of SRR1.
23814cf11afSPaul Mackerras  *  -- paulus.
23914cf11afSPaul Mackerras  */
24014cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs)
24114cf11afSPaul Mackerras {
24214cf11afSPaul Mackerras #ifdef CONFIG_PPC_PMAC
24314cf11afSPaul Mackerras 	unsigned long msr = regs->msr;
24414cf11afSPaul Mackerras 	const struct exception_table_entry *entry;
24514cf11afSPaul Mackerras 	unsigned int *nip = (unsigned int *)regs->nip;
24614cf11afSPaul Mackerras 
24714cf11afSPaul Mackerras 	if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
24814cf11afSPaul Mackerras 	    && (entry = search_exception_tables(regs->nip)) != NULL) {
24914cf11afSPaul Mackerras 		/*
25014cf11afSPaul Mackerras 		 * Check that it's a sync instruction, or somewhere
25114cf11afSPaul Mackerras 		 * in the twi; isync; nop sequence that inb/inw/inl uses.
25214cf11afSPaul Mackerras 		 * As the address is in the exception table
25314cf11afSPaul Mackerras 		 * we should be able to read the instr there.
25414cf11afSPaul Mackerras 		 * For the debug message, we look at the preceding
25514cf11afSPaul Mackerras 		 * load or store.
25614cf11afSPaul Mackerras 		 */
25714cf11afSPaul Mackerras 		if (*nip == 0x60000000)		/* nop */
25814cf11afSPaul Mackerras 			nip -= 2;
25914cf11afSPaul Mackerras 		else if (*nip == 0x4c00012c)	/* isync */
26014cf11afSPaul Mackerras 			--nip;
26114cf11afSPaul Mackerras 		if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
26214cf11afSPaul Mackerras 			/* sync or twi */
26314cf11afSPaul Mackerras 			unsigned int rb;
26414cf11afSPaul Mackerras 
26514cf11afSPaul Mackerras 			--nip;
26614cf11afSPaul Mackerras 			rb = (*nip >> 11) & 0x1f;
26714cf11afSPaul Mackerras 			printk(KERN_DEBUG "%s bad port %lx at %p\n",
26814cf11afSPaul Mackerras 			       (*nip & 0x100)? "OUT to": "IN from",
26914cf11afSPaul Mackerras 			       regs->gpr[rb] - _IO_BASE, nip);
27014cf11afSPaul Mackerras 			regs->msr |= MSR_RI;
27114cf11afSPaul Mackerras 			regs->nip = entry->fixup;
27214cf11afSPaul Mackerras 			return 1;
27314cf11afSPaul Mackerras 		}
27414cf11afSPaul Mackerras 	}
27514cf11afSPaul Mackerras #endif /* CONFIG_PPC_PMAC */
27614cf11afSPaul Mackerras 	return 0;
27714cf11afSPaul Mackerras }
27814cf11afSPaul Mackerras 
27914cf11afSPaul Mackerras #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
280dc1c1ca3SStephen Rothwell 
28114cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception
28214cf11afSPaul Mackerras    is in the ESR. */
28314cf11afSPaul Mackerras #define get_reason(regs)	((regs)->dsisr)
28414cf11afSPaul Mackerras #ifndef CONFIG_FSL_BOOKE
28514cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->dsisr)
28614cf11afSPaul Mackerras #else
28714cf11afSPaul Mackerras #define get_mc_reason(regs)	(mfspr(SPRN_MCSR))
28814cf11afSPaul Mackerras #endif
28914cf11afSPaul Mackerras #define REASON_FP		ESR_FP
29014cf11afSPaul Mackerras #define REASON_ILLEGAL		(ESR_PIL | ESR_PUO)
29114cf11afSPaul Mackerras #define REASON_PRIVILEGED	ESR_PPR
29214cf11afSPaul Mackerras #define REASON_TRAP		ESR_PTR
29314cf11afSPaul Mackerras 
29414cf11afSPaul Mackerras /* single-step stuff */
29514cf11afSPaul Mackerras #define single_stepping(regs)	(current->thread.dbcr0 & DBCR0_IC)
29614cf11afSPaul Mackerras #define clear_single_step(regs)	(current->thread.dbcr0 &= ~DBCR0_IC)
29714cf11afSPaul Mackerras 
29814cf11afSPaul Mackerras #else
299dc1c1ca3SStephen Rothwell 
30014cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program
30114cf11afSPaul Mackerras    exception is in the MSR. */
30214cf11afSPaul Mackerras #define get_reason(regs)	((regs)->msr)
30314cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->msr)
30414cf11afSPaul Mackerras #define REASON_FP		0x100000
30514cf11afSPaul Mackerras #define REASON_ILLEGAL		0x80000
30614cf11afSPaul Mackerras #define REASON_PRIVILEGED	0x40000
30714cf11afSPaul Mackerras #define REASON_TRAP		0x20000
30814cf11afSPaul Mackerras 
30914cf11afSPaul Mackerras #define single_stepping(regs)	((regs)->msr & MSR_SE)
31014cf11afSPaul Mackerras #define clear_single_step(regs)	((regs)->msr &= ~MSR_SE)
31114cf11afSPaul Mackerras #endif
31214cf11afSPaul Mackerras 
31314cf11afSPaul Mackerras /*
31414cf11afSPaul Mackerras  * This is "fall-back" implementation for configurations
31514cf11afSPaul Mackerras  * which don't provide platform-specific machine check info
31614cf11afSPaul Mackerras  */
31714cf11afSPaul Mackerras void __attribute__ ((weak))
31814cf11afSPaul Mackerras platform_machine_check(struct pt_regs *regs)
31914cf11afSPaul Mackerras {
32014cf11afSPaul Mackerras }
32114cf11afSPaul Mackerras 
322dc1c1ca3SStephen Rothwell void machine_check_exception(struct pt_regs *regs)
32314cf11afSPaul Mackerras {
32414cf11afSPaul Mackerras #ifdef CONFIG_PPC64
32514cf11afSPaul Mackerras 	int recover = 0;
32614cf11afSPaul Mackerras 
32714cf11afSPaul Mackerras 	/* See if any machine dependent calls */
32814cf11afSPaul Mackerras 	if (ppc_md.machine_check_exception)
32914cf11afSPaul Mackerras 		recover = ppc_md.machine_check_exception(regs);
33014cf11afSPaul Mackerras 
33114cf11afSPaul Mackerras 	if (recover)
33214cf11afSPaul Mackerras 		return;
33314cf11afSPaul Mackerras #else
33414cf11afSPaul Mackerras 	unsigned long reason = get_mc_reason(regs);
33514cf11afSPaul Mackerras 
33614cf11afSPaul Mackerras 	if (user_mode(regs)) {
33714cf11afSPaul Mackerras 		regs->msr |= MSR_RI;
33814cf11afSPaul Mackerras 		_exception(SIGBUS, regs, BUS_ADRERR, regs->nip);
33914cf11afSPaul Mackerras 		return;
34014cf11afSPaul Mackerras 	}
34114cf11afSPaul Mackerras 
34214cf11afSPaul Mackerras #if defined(CONFIG_8xx) && defined(CONFIG_PCI)
34314cf11afSPaul Mackerras 	/* the qspan pci read routines can cause machine checks -- Cort */
34414cf11afSPaul Mackerras 	bad_page_fault(regs, regs->dar, SIGBUS);
34514cf11afSPaul Mackerras 	return;
34614cf11afSPaul Mackerras #endif
34714cf11afSPaul Mackerras 
34814cf11afSPaul Mackerras 	if (debugger_fault_handler(regs)) {
34914cf11afSPaul Mackerras 		regs->msr |= MSR_RI;
35014cf11afSPaul Mackerras 		return;
35114cf11afSPaul Mackerras 	}
35214cf11afSPaul Mackerras 
35314cf11afSPaul Mackerras 	if (check_io_access(regs))
35414cf11afSPaul Mackerras 		return;
35514cf11afSPaul Mackerras 
35614cf11afSPaul Mackerras #if defined(CONFIG_4xx) && !defined(CONFIG_440A)
35714cf11afSPaul Mackerras 	if (reason & ESR_IMCP) {
35814cf11afSPaul Mackerras 		printk("Instruction");
35914cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
36014cf11afSPaul Mackerras 	} else
36114cf11afSPaul Mackerras 		printk("Data");
36214cf11afSPaul Mackerras 	printk(" machine check in kernel mode.\n");
36314cf11afSPaul Mackerras #elif defined(CONFIG_440A)
36414cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
36514cf11afSPaul Mackerras 	if (reason & ESR_IMCP){
36614cf11afSPaul Mackerras 		printk("Instruction Synchronous Machine Check exception\n");
36714cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
36814cf11afSPaul Mackerras 	}
36914cf11afSPaul Mackerras 	else {
37014cf11afSPaul Mackerras 		u32 mcsr = mfspr(SPRN_MCSR);
37114cf11afSPaul Mackerras 		if (mcsr & MCSR_IB)
37214cf11afSPaul Mackerras 			printk("Instruction Read PLB Error\n");
37314cf11afSPaul Mackerras 		if (mcsr & MCSR_DRB)
37414cf11afSPaul Mackerras 			printk("Data Read PLB Error\n");
37514cf11afSPaul Mackerras 		if (mcsr & MCSR_DWB)
37614cf11afSPaul Mackerras 			printk("Data Write PLB Error\n");
37714cf11afSPaul Mackerras 		if (mcsr & MCSR_TLBP)
37814cf11afSPaul Mackerras 			printk("TLB Parity Error\n");
37914cf11afSPaul Mackerras 		if (mcsr & MCSR_ICP){
38014cf11afSPaul Mackerras 			flush_instruction_cache();
38114cf11afSPaul Mackerras 			printk("I-Cache Parity Error\n");
38214cf11afSPaul Mackerras 		}
38314cf11afSPaul Mackerras 		if (mcsr & MCSR_DCSP)
38414cf11afSPaul Mackerras 			printk("D-Cache Search Parity Error\n");
38514cf11afSPaul Mackerras 		if (mcsr & MCSR_DCFP)
38614cf11afSPaul Mackerras 			printk("D-Cache Flush Parity Error\n");
38714cf11afSPaul Mackerras 		if (mcsr & MCSR_IMPE)
38814cf11afSPaul Mackerras 			printk("Machine Check exception is imprecise\n");
38914cf11afSPaul Mackerras 
39014cf11afSPaul Mackerras 		/* Clear MCSR */
39114cf11afSPaul Mackerras 		mtspr(SPRN_MCSR, mcsr);
39214cf11afSPaul Mackerras 	}
39314cf11afSPaul Mackerras #elif defined (CONFIG_E500)
39414cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
39514cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
39614cf11afSPaul Mackerras 
39714cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
39814cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
39914cf11afSPaul Mackerras 	if (reason & MCSR_ICPERR)
40014cf11afSPaul Mackerras 		printk("Instruction Cache Parity Error\n");
40114cf11afSPaul Mackerras 	if (reason & MCSR_DCP_PERR)
40214cf11afSPaul Mackerras 		printk("Data Cache Push Parity Error\n");
40314cf11afSPaul Mackerras 	if (reason & MCSR_DCPERR)
40414cf11afSPaul Mackerras 		printk("Data Cache Parity Error\n");
40514cf11afSPaul Mackerras 	if (reason & MCSR_GL_CI)
40614cf11afSPaul Mackerras 		printk("Guarded Load or Cache-Inhibited stwcx.\n");
40714cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IAERR)
40814cf11afSPaul Mackerras 		printk("Bus - Instruction Address Error\n");
40914cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RAERR)
41014cf11afSPaul Mackerras 		printk("Bus - Read Address Error\n");
41114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WAERR)
41214cf11afSPaul Mackerras 		printk("Bus - Write Address Error\n");
41314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IBERR)
41414cf11afSPaul Mackerras 		printk("Bus - Instruction Data Error\n");
41514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RBERR)
41614cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
41714cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WBERR)
41814cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
41914cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IPERR)
42014cf11afSPaul Mackerras 		printk("Bus - Instruction Parity Error\n");
42114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RPERR)
42214cf11afSPaul Mackerras 		printk("Bus - Read Parity Error\n");
42314cf11afSPaul Mackerras #elif defined (CONFIG_E200)
42414cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
42514cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
42614cf11afSPaul Mackerras 
42714cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
42814cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
42914cf11afSPaul Mackerras 	if (reason & MCSR_CP_PERR)
43014cf11afSPaul Mackerras 		printk("Cache Push Parity Error\n");
43114cf11afSPaul Mackerras 	if (reason & MCSR_CPERR)
43214cf11afSPaul Mackerras 		printk("Cache Parity Error\n");
43314cf11afSPaul Mackerras 	if (reason & MCSR_EXCP_ERR)
43414cf11afSPaul Mackerras 		printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
43514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IRERR)
43614cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on instruction fetch\n");
43714cf11afSPaul Mackerras 	if (reason & MCSR_BUS_DRERR)
43814cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on data load\n");
43914cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WRERR)
44014cf11afSPaul Mackerras 		printk("Bus - Write Bus Error on buffered store or cache line push\n");
44114cf11afSPaul Mackerras #else /* !CONFIG_4xx && !CONFIG_E500 && !CONFIG_E200 */
44214cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
44314cf11afSPaul Mackerras 	printk("Caused by (from SRR1=%lx): ", reason);
44414cf11afSPaul Mackerras 	switch (reason & 0x601F0000) {
44514cf11afSPaul Mackerras 	case 0x80000:
44614cf11afSPaul Mackerras 		printk("Machine check signal\n");
44714cf11afSPaul Mackerras 		break;
44814cf11afSPaul Mackerras 	case 0:		/* for 601 */
44914cf11afSPaul Mackerras 	case 0x40000:
45014cf11afSPaul Mackerras 	case 0x140000:	/* 7450 MSS error and TEA */
45114cf11afSPaul Mackerras 		printk("Transfer error ack signal\n");
45214cf11afSPaul Mackerras 		break;
45314cf11afSPaul Mackerras 	case 0x20000:
45414cf11afSPaul Mackerras 		printk("Data parity error signal\n");
45514cf11afSPaul Mackerras 		break;
45614cf11afSPaul Mackerras 	case 0x10000:
45714cf11afSPaul Mackerras 		printk("Address parity error signal\n");
45814cf11afSPaul Mackerras 		break;
45914cf11afSPaul Mackerras 	case 0x20000000:
46014cf11afSPaul Mackerras 		printk("L1 Data Cache error\n");
46114cf11afSPaul Mackerras 		break;
46214cf11afSPaul Mackerras 	case 0x40000000:
46314cf11afSPaul Mackerras 		printk("L1 Instruction Cache error\n");
46414cf11afSPaul Mackerras 		break;
46514cf11afSPaul Mackerras 	case 0x00100000:
46614cf11afSPaul Mackerras 		printk("L2 data cache parity error\n");
46714cf11afSPaul Mackerras 		break;
46814cf11afSPaul Mackerras 	default:
46914cf11afSPaul Mackerras 		printk("Unknown values in msr\n");
47014cf11afSPaul Mackerras 	}
47114cf11afSPaul Mackerras #endif /* CONFIG_4xx */
47214cf11afSPaul Mackerras 
47314cf11afSPaul Mackerras 	/*
47414cf11afSPaul Mackerras 	 * Optional platform-provided routine to print out
47514cf11afSPaul Mackerras 	 * additional info, e.g. bus error registers.
47614cf11afSPaul Mackerras 	 */
47714cf11afSPaul Mackerras 	platform_machine_check(regs);
478dc1c1ca3SStephen Rothwell #endif /* CONFIG_PPC32 */
47914cf11afSPaul Mackerras 
48014cf11afSPaul Mackerras 	if (debugger_fault_handler(regs))
48114cf11afSPaul Mackerras 		return;
482*8dad3f92SPaul Mackerras 	die("Machine check", regs, SIGBUS);
48314cf11afSPaul Mackerras 
48414cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
48514cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
48614cf11afSPaul Mackerras 		panic("Unrecoverable Machine check");
48714cf11afSPaul Mackerras }
48814cf11afSPaul Mackerras 
489dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32
49014cf11afSPaul Mackerras void SMIException(struct pt_regs *regs)
49114cf11afSPaul Mackerras {
49214cf11afSPaul Mackerras 	die("System Management Interrupt", regs, SIGABRT);
49314cf11afSPaul Mackerras }
494dc1c1ca3SStephen Rothwell #endif
49514cf11afSPaul Mackerras 
496dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs)
49714cf11afSPaul Mackerras {
49814cf11afSPaul Mackerras 	printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
49914cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap);
50014cf11afSPaul Mackerras 
50114cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
50214cf11afSPaul Mackerras }
50314cf11afSPaul Mackerras 
504dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs)
50514cf11afSPaul Mackerras {
50614cf11afSPaul Mackerras 	if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
50714cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
50814cf11afSPaul Mackerras 		return;
50914cf11afSPaul Mackerras 	if (debugger_iabr_match(regs))
51014cf11afSPaul Mackerras 		return;
51114cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
51214cf11afSPaul Mackerras }
51314cf11afSPaul Mackerras 
514dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32
51514cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs)
51614cf11afSPaul Mackerras {
51714cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
51814cf11afSPaul Mackerras }
519dc1c1ca3SStephen Rothwell #endif
52014cf11afSPaul Mackerras 
521*8dad3f92SPaul Mackerras void __kprobes single_step_exception(struct pt_regs *regs)
52214cf11afSPaul Mackerras {
52314cf11afSPaul Mackerras 	regs->msr &= ~(MSR_SE | MSR_BE);  /* Turn off 'trace' bits */
52414cf11afSPaul Mackerras 
52514cf11afSPaul Mackerras 	if (notify_die(DIE_SSTEP, "single_step", regs, 5,
52614cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
52714cf11afSPaul Mackerras 		return;
52814cf11afSPaul Mackerras 	if (debugger_sstep(regs))
52914cf11afSPaul Mackerras 		return;
53014cf11afSPaul Mackerras 
53114cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
53214cf11afSPaul Mackerras }
53314cf11afSPaul Mackerras 
53414cf11afSPaul Mackerras /*
53514cf11afSPaul Mackerras  * After we have successfully emulated an instruction, we have to
53614cf11afSPaul Mackerras  * check if the instruction was being single-stepped, and if so,
53714cf11afSPaul Mackerras  * pretend we got a single-step exception.  This was pointed out
53814cf11afSPaul Mackerras  * by Kumar Gala.  -- paulus
53914cf11afSPaul Mackerras  */
540*8dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs)
54114cf11afSPaul Mackerras {
54214cf11afSPaul Mackerras 	if (single_stepping(regs)) {
54314cf11afSPaul Mackerras 		clear_single_step(regs);
54414cf11afSPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_TRACE, 0);
545dc1c1ca3SStephen Rothwell 		single_step_exception(regs);
54614cf11afSPaul Mackerras 	}
54714cf11afSPaul Mackerras }
54814cf11afSPaul Mackerras 
549dc1c1ca3SStephen Rothwell static void parse_fpe(struct pt_regs *regs)
550dc1c1ca3SStephen Rothwell {
551dc1c1ca3SStephen Rothwell 	int code = 0;
552dc1c1ca3SStephen Rothwell 	unsigned long fpscr;
553dc1c1ca3SStephen Rothwell 
554dc1c1ca3SStephen Rothwell 	flush_fp_to_thread(current);
555dc1c1ca3SStephen Rothwell 
556dc1c1ca3SStephen Rothwell 	fpscr = current->thread.fpscr;
557dc1c1ca3SStephen Rothwell 
558dc1c1ca3SStephen Rothwell 	/* Invalid operation */
559dc1c1ca3SStephen Rothwell 	if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
560dc1c1ca3SStephen Rothwell 		code = FPE_FLTINV;
561dc1c1ca3SStephen Rothwell 
562dc1c1ca3SStephen Rothwell 	/* Overflow */
563dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
564dc1c1ca3SStephen Rothwell 		code = FPE_FLTOVF;
565dc1c1ca3SStephen Rothwell 
566dc1c1ca3SStephen Rothwell 	/* Underflow */
567dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
568dc1c1ca3SStephen Rothwell 		code = FPE_FLTUND;
569dc1c1ca3SStephen Rothwell 
570dc1c1ca3SStephen Rothwell 	/* Divide by zero */
571dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
572dc1c1ca3SStephen Rothwell 		code = FPE_FLTDIV;
573dc1c1ca3SStephen Rothwell 
574dc1c1ca3SStephen Rothwell 	/* Inexact result */
575dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
576dc1c1ca3SStephen Rothwell 		code = FPE_FLTRES;
577dc1c1ca3SStephen Rothwell 
578dc1c1ca3SStephen Rothwell 	_exception(SIGFPE, regs, code, regs->nip);
579dc1c1ca3SStephen Rothwell }
580dc1c1ca3SStephen Rothwell 
581dc1c1ca3SStephen Rothwell /*
582dc1c1ca3SStephen Rothwell  * Illegal instruction emulation support.  Originally written to
58314cf11afSPaul Mackerras  * provide the PVR to user applications using the mfspr rd, PVR.
58414cf11afSPaul Mackerras  * Return non-zero if we can't emulate, or -EFAULT if the associated
58514cf11afSPaul Mackerras  * memory access caused an access fault.  Return zero on success.
58614cf11afSPaul Mackerras  *
58714cf11afSPaul Mackerras  * There are a couple of ways to do this, either "decode" the instruction
58814cf11afSPaul Mackerras  * or directly match lots of bits.  In this case, matching lots of
58914cf11afSPaul Mackerras  * bits is faster and easier.
59014cf11afSPaul Mackerras  */
59114cf11afSPaul Mackerras #define INST_MFSPR_PVR		0x7c1f42a6
59214cf11afSPaul Mackerras #define INST_MFSPR_PVR_MASK	0xfc1fffff
59314cf11afSPaul Mackerras 
59414cf11afSPaul Mackerras #define INST_DCBA		0x7c0005ec
59514cf11afSPaul Mackerras #define INST_DCBA_MASK		0x7c0007fe
59614cf11afSPaul Mackerras 
59714cf11afSPaul Mackerras #define INST_MCRXR		0x7c000400
59814cf11afSPaul Mackerras #define INST_MCRXR_MASK		0x7c0007fe
59914cf11afSPaul Mackerras 
600dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32
601dc1c1ca3SStephen Rothwell 
60214cf11afSPaul Mackerras #define INST_STRING		0x7c00042a
60314cf11afSPaul Mackerras #define INST_STRING_MASK	0x7c0007fe
60414cf11afSPaul Mackerras #define INST_STRING_GEN_MASK	0x7c00067e
60514cf11afSPaul Mackerras #define INST_LSWI		0x7c0004aa
60614cf11afSPaul Mackerras #define INST_LSWX		0x7c00042a
60714cf11afSPaul Mackerras #define INST_STSWI		0x7c0005aa
60814cf11afSPaul Mackerras #define INST_STSWX		0x7c00052a
60914cf11afSPaul Mackerras 
61014cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword)
61114cf11afSPaul Mackerras {
61214cf11afSPaul Mackerras 	u8 rT = (instword >> 21) & 0x1f;
61314cf11afSPaul Mackerras 	u8 rA = (instword >> 16) & 0x1f;
61414cf11afSPaul Mackerras 	u8 NB_RB = (instword >> 11) & 0x1f;
61514cf11afSPaul Mackerras 	u32 num_bytes;
61614cf11afSPaul Mackerras 	unsigned long EA;
61714cf11afSPaul Mackerras 	int pos = 0;
61814cf11afSPaul Mackerras 
61914cf11afSPaul Mackerras 	/* Early out if we are an invalid form of lswx */
62014cf11afSPaul Mackerras 	if ((instword & INST_STRING_MASK) == INST_LSWX)
62114cf11afSPaul Mackerras 		if ((rT == rA) || (rT == NB_RB))
62214cf11afSPaul Mackerras 			return -EINVAL;
62314cf11afSPaul Mackerras 
62414cf11afSPaul Mackerras 	EA = (rA == 0) ? 0 : regs->gpr[rA];
62514cf11afSPaul Mackerras 
62614cf11afSPaul Mackerras 	switch (instword & INST_STRING_MASK) {
62714cf11afSPaul Mackerras 		case INST_LSWX:
62814cf11afSPaul Mackerras 		case INST_STSWX:
62914cf11afSPaul Mackerras 			EA += NB_RB;
63014cf11afSPaul Mackerras 			num_bytes = regs->xer & 0x7f;
63114cf11afSPaul Mackerras 			break;
63214cf11afSPaul Mackerras 		case INST_LSWI:
63314cf11afSPaul Mackerras 		case INST_STSWI:
63414cf11afSPaul Mackerras 			num_bytes = (NB_RB == 0) ? 32 : NB_RB;
63514cf11afSPaul Mackerras 			break;
63614cf11afSPaul Mackerras 		default:
63714cf11afSPaul Mackerras 			return -EINVAL;
63814cf11afSPaul Mackerras 	}
63914cf11afSPaul Mackerras 
64014cf11afSPaul Mackerras 	while (num_bytes != 0)
64114cf11afSPaul Mackerras 	{
64214cf11afSPaul Mackerras 		u8 val;
64314cf11afSPaul Mackerras 		u32 shift = 8 * (3 - (pos & 0x3));
64414cf11afSPaul Mackerras 
64514cf11afSPaul Mackerras 		switch ((instword & INST_STRING_MASK)) {
64614cf11afSPaul Mackerras 			case INST_LSWX:
64714cf11afSPaul Mackerras 			case INST_LSWI:
64814cf11afSPaul Mackerras 				if (get_user(val, (u8 __user *)EA))
64914cf11afSPaul Mackerras 					return -EFAULT;
65014cf11afSPaul Mackerras 				/* first time updating this reg,
65114cf11afSPaul Mackerras 				 * zero it out */
65214cf11afSPaul Mackerras 				if (pos == 0)
65314cf11afSPaul Mackerras 					regs->gpr[rT] = 0;
65414cf11afSPaul Mackerras 				regs->gpr[rT] |= val << shift;
65514cf11afSPaul Mackerras 				break;
65614cf11afSPaul Mackerras 			case INST_STSWI:
65714cf11afSPaul Mackerras 			case INST_STSWX:
65814cf11afSPaul Mackerras 				val = regs->gpr[rT] >> shift;
65914cf11afSPaul Mackerras 				if (put_user(val, (u8 __user *)EA))
66014cf11afSPaul Mackerras 					return -EFAULT;
66114cf11afSPaul Mackerras 				break;
66214cf11afSPaul Mackerras 		}
66314cf11afSPaul Mackerras 		/* move EA to next address */
66414cf11afSPaul Mackerras 		EA += 1;
66514cf11afSPaul Mackerras 		num_bytes--;
66614cf11afSPaul Mackerras 
66714cf11afSPaul Mackerras 		/* manage our position within the register */
66814cf11afSPaul Mackerras 		if (++pos == 4) {
66914cf11afSPaul Mackerras 			pos = 0;
67014cf11afSPaul Mackerras 			if (++rT == 32)
67114cf11afSPaul Mackerras 				rT = 0;
67214cf11afSPaul Mackerras 		}
67314cf11afSPaul Mackerras 	}
67414cf11afSPaul Mackerras 
67514cf11afSPaul Mackerras 	return 0;
67614cf11afSPaul Mackerras }
677dc1c1ca3SStephen Rothwell #endif /* CONFIG_PPC32 */
67814cf11afSPaul Mackerras 
67914cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs)
68014cf11afSPaul Mackerras {
68114cf11afSPaul Mackerras 	u32 instword;
68214cf11afSPaul Mackerras 	u32 rd;
68314cf11afSPaul Mackerras 
68414cf11afSPaul Mackerras 	if (!user_mode(regs))
68514cf11afSPaul Mackerras 		return -EINVAL;
68614cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
68714cf11afSPaul Mackerras 
68814cf11afSPaul Mackerras 	if (get_user(instword, (u32 __user *)(regs->nip)))
68914cf11afSPaul Mackerras 		return -EFAULT;
69014cf11afSPaul Mackerras 
69114cf11afSPaul Mackerras 	/* Emulate the mfspr rD, PVR. */
69214cf11afSPaul Mackerras 	if ((instword & INST_MFSPR_PVR_MASK) == INST_MFSPR_PVR) {
69314cf11afSPaul Mackerras 		rd = (instword >> 21) & 0x1f;
69414cf11afSPaul Mackerras 		regs->gpr[rd] = mfspr(SPRN_PVR);
69514cf11afSPaul Mackerras 		return 0;
69614cf11afSPaul Mackerras 	}
69714cf11afSPaul Mackerras 
69814cf11afSPaul Mackerras 	/* Emulating the dcba insn is just a no-op.  */
699*8dad3f92SPaul Mackerras 	if ((instword & INST_DCBA_MASK) == INST_DCBA)
70014cf11afSPaul Mackerras 		return 0;
70114cf11afSPaul Mackerras 
70214cf11afSPaul Mackerras 	/* Emulate the mcrxr insn.  */
70314cf11afSPaul Mackerras 	if ((instword & INST_MCRXR_MASK) == INST_MCRXR) {
704dc1c1ca3SStephen Rothwell 		unsigned int shift = (instword >> 21) & 0x1c;
70514cf11afSPaul Mackerras 		unsigned long msk = 0xf0000000UL >> shift;
706dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
707dc1c1ca3SStephen Rothwell 		static int warned;
70814cf11afSPaul Mackerras 
709dc1c1ca3SStephen Rothwell 		if (!warned) {
710dc1c1ca3SStephen Rothwell 			printk(KERN_WARNING
711dc1c1ca3SStephen Rothwell 			       "process %d (%s) uses obsolete 'mcrxr' insn\n",
712dc1c1ca3SStephen Rothwell 			       current->pid, current->comm);
713dc1c1ca3SStephen Rothwell 			warned = 1;
714dc1c1ca3SStephen Rothwell 		}
715dc1c1ca3SStephen Rothwell #endif
71614cf11afSPaul Mackerras 		regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
71714cf11afSPaul Mackerras 		regs->xer &= ~0xf0000000UL;
71814cf11afSPaul Mackerras 		return 0;
71914cf11afSPaul Mackerras 	}
72014cf11afSPaul Mackerras 
721dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32
72214cf11afSPaul Mackerras 	/* Emulate load/store string insn. */
72314cf11afSPaul Mackerras 	if ((instword & INST_STRING_GEN_MASK) == INST_STRING)
72414cf11afSPaul Mackerras 		return emulate_string_inst(regs, instword);
725dc1c1ca3SStephen Rothwell #endif
72614cf11afSPaul Mackerras 
72714cf11afSPaul Mackerras 	return -EINVAL;
72814cf11afSPaul Mackerras }
72914cf11afSPaul Mackerras 
73014cf11afSPaul Mackerras /*
73114cf11afSPaul Mackerras  * Look through the list of trap instructions that are used for BUG(),
73214cf11afSPaul Mackerras  * BUG_ON() and WARN_ON() and see if we hit one.  At this point we know
73314cf11afSPaul Mackerras  * that the exception was caused by a trap instruction of some kind.
73414cf11afSPaul Mackerras  * Returns 1 if we should continue (i.e. it was a WARN_ON) or 0
73514cf11afSPaul Mackerras  * otherwise.
73614cf11afSPaul Mackerras  */
73714cf11afSPaul Mackerras extern struct bug_entry __start___bug_table[], __stop___bug_table[];
73814cf11afSPaul Mackerras 
73914cf11afSPaul Mackerras #ifndef CONFIG_MODULES
74014cf11afSPaul Mackerras #define module_find_bug(x)	NULL
74114cf11afSPaul Mackerras #endif
74214cf11afSPaul Mackerras 
74314cf11afSPaul Mackerras struct bug_entry *find_bug(unsigned long bugaddr)
74414cf11afSPaul Mackerras {
74514cf11afSPaul Mackerras 	struct bug_entry *bug;
74614cf11afSPaul Mackerras 
74714cf11afSPaul Mackerras 	for (bug = __start___bug_table; bug < __stop___bug_table; ++bug)
74814cf11afSPaul Mackerras 		if (bugaddr == bug->bug_addr)
74914cf11afSPaul Mackerras 			return bug;
75014cf11afSPaul Mackerras 	return module_find_bug(bugaddr);
75114cf11afSPaul Mackerras }
75214cf11afSPaul Mackerras 
753dc1c1ca3SStephen Rothwell static int check_bug_trap(struct pt_regs *regs)
75414cf11afSPaul Mackerras {
75514cf11afSPaul Mackerras 	struct bug_entry *bug;
75614cf11afSPaul Mackerras 	unsigned long addr;
75714cf11afSPaul Mackerras 
75814cf11afSPaul Mackerras 	if (regs->msr & MSR_PR)
75914cf11afSPaul Mackerras 		return 0;	/* not in kernel */
76014cf11afSPaul Mackerras 	addr = regs->nip;	/* address of trap instruction */
76114cf11afSPaul Mackerras 	if (addr < PAGE_OFFSET)
76214cf11afSPaul Mackerras 		return 0;
76314cf11afSPaul Mackerras 	bug = find_bug(regs->nip);
76414cf11afSPaul Mackerras 	if (bug == NULL)
76514cf11afSPaul Mackerras 		return 0;
76614cf11afSPaul Mackerras 	if (bug->line & BUG_WARNING_TRAP) {
76714cf11afSPaul Mackerras 		/* this is a WARN_ON rather than BUG/BUG_ON */
768*8dad3f92SPaul Mackerras #ifdef CONFIG_XMON
76914cf11afSPaul Mackerras 		xmon_printf(KERN_ERR "Badness in %s at %s:%d\n",
77014cf11afSPaul Mackerras 		       bug->function, bug->file,
77114cf11afSPaul Mackerras 		       bug->line & ~BUG_WARNING_TRAP);
772dc1c1ca3SStephen Rothwell #endif
77314cf11afSPaul Mackerras 		printk(KERN_ERR "Badness in %s at %s:%d\n",
77414cf11afSPaul Mackerras 		       bug->function, bug->file,
77514cf11afSPaul Mackerras 		       bug->line & ~BUG_WARNING_TRAP);
776dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32
77714cf11afSPaul Mackerras 		dump_stack();
778dc1c1ca3SStephen Rothwell #else
779dc1c1ca3SStephen Rothwell 		show_stack(current, (void *)regs->gpr[1]);
780dc1c1ca3SStephen Rothwell #endif
78114cf11afSPaul Mackerras 		return 1;
78214cf11afSPaul Mackerras 	}
783dc1c1ca3SStephen Rothwell #if defined(CONFIG_PPC32) && defined(CONFIG_XMON)
78414cf11afSPaul Mackerras 	xmon_printf(KERN_CRIT "kernel BUG in %s at %s:%d!\n",
78514cf11afSPaul Mackerras 	       bug->function, bug->file, bug->line);
78614cf11afSPaul Mackerras 	xmon(regs);
787dc1c1ca3SStephen Rothwell #endif
78814cf11afSPaul Mackerras 	printk(KERN_CRIT "kernel BUG in %s at %s:%d!\n",
78914cf11afSPaul Mackerras 	       bug->function, bug->file, bug->line);
79014cf11afSPaul Mackerras 
79114cf11afSPaul Mackerras 	return 0;
79214cf11afSPaul Mackerras }
79314cf11afSPaul Mackerras 
794*8dad3f92SPaul Mackerras void __kprobes program_check_exception(struct pt_regs *regs)
79514cf11afSPaul Mackerras {
79614cf11afSPaul Mackerras 	unsigned int reason = get_reason(regs);
79714cf11afSPaul Mackerras 	extern int do_mathemu(struct pt_regs *regs);
79814cf11afSPaul Mackerras 
799*8dad3f92SPaul Mackerras #ifdef CONFIG_MATH_EMULATION
80014cf11afSPaul Mackerras 	/* (reason & REASON_ILLEGAL) would be the obvious thing here,
80114cf11afSPaul Mackerras 	 * but there seems to be a hardware bug on the 405GP (RevD)
80214cf11afSPaul Mackerras 	 * that means ESR is sometimes set incorrectly - either to
80314cf11afSPaul Mackerras 	 * ESR_DST (!?) or 0.  In the process of chasing this with the
80414cf11afSPaul Mackerras 	 * hardware people - not sure if it can happen on any illegal
80514cf11afSPaul Mackerras 	 * instruction or only on FP instructions, whether there is a
80614cf11afSPaul Mackerras 	 * pattern to occurences etc. -dgibson 31/Mar/2003 */
80714cf11afSPaul Mackerras 	if (!(reason & REASON_TRAP) && do_mathemu(regs) == 0) {
80814cf11afSPaul Mackerras 		emulate_single_step(regs);
80914cf11afSPaul Mackerras 		return;
81014cf11afSPaul Mackerras 	}
811*8dad3f92SPaul Mackerras #endif /* CONFIG_MATH_EMULATION */
81214cf11afSPaul Mackerras 
81314cf11afSPaul Mackerras 	if (reason & REASON_FP) {
81414cf11afSPaul Mackerras 		/* IEEE FP exception */
815dc1c1ca3SStephen Rothwell 		parse_fpe(regs);
816*8dad3f92SPaul Mackerras 		return;
817*8dad3f92SPaul Mackerras 	}
818*8dad3f92SPaul Mackerras 	if (reason & REASON_TRAP) {
81914cf11afSPaul Mackerras 		/* trap exception */
820dc1c1ca3SStephen Rothwell 		if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
821dc1c1ca3SStephen Rothwell 				== NOTIFY_STOP)
822dc1c1ca3SStephen Rothwell 			return;
82314cf11afSPaul Mackerras 		if (debugger_bpt(regs))
82414cf11afSPaul Mackerras 			return;
82514cf11afSPaul Mackerras 		if (check_bug_trap(regs)) {
82614cf11afSPaul Mackerras 			regs->nip += 4;
82714cf11afSPaul Mackerras 			return;
82814cf11afSPaul Mackerras 		}
829*8dad3f92SPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
830*8dad3f92SPaul Mackerras 		return;
831*8dad3f92SPaul Mackerras 	}
832*8dad3f92SPaul Mackerras 
833*8dad3f92SPaul Mackerras 	/* Try to emulate it if we should. */
834*8dad3f92SPaul Mackerras 	if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
83514cf11afSPaul Mackerras 		switch (emulate_instruction(regs)) {
83614cf11afSPaul Mackerras 		case 0:
83714cf11afSPaul Mackerras 			regs->nip += 4;
83814cf11afSPaul Mackerras 			emulate_single_step(regs);
839*8dad3f92SPaul Mackerras 			return;
84014cf11afSPaul Mackerras 		case -EFAULT:
84114cf11afSPaul Mackerras 			_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
842*8dad3f92SPaul Mackerras 			return;
843*8dad3f92SPaul Mackerras 		}
844*8dad3f92SPaul Mackerras 	}
845*8dad3f92SPaul Mackerras 
84614cf11afSPaul Mackerras 	if (reason & REASON_PRIVILEGED)
84714cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
84814cf11afSPaul Mackerras 	else
84914cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
85014cf11afSPaul Mackerras }
85114cf11afSPaul Mackerras 
852dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs)
85314cf11afSPaul Mackerras {
85414cf11afSPaul Mackerras 	int fixed;
85514cf11afSPaul Mackerras 
85614cf11afSPaul Mackerras 	fixed = fix_alignment(regs);
85714cf11afSPaul Mackerras 
85814cf11afSPaul Mackerras 	if (fixed == 1) {
85914cf11afSPaul Mackerras 		regs->nip += 4;	/* skip over emulated instruction */
86014cf11afSPaul Mackerras 		emulate_single_step(regs);
86114cf11afSPaul Mackerras 		return;
86214cf11afSPaul Mackerras 	}
86314cf11afSPaul Mackerras 
86414cf11afSPaul Mackerras 	/* Operand address was bad */
86514cf11afSPaul Mackerras 	if (fixed == -EFAULT) {
86614cf11afSPaul Mackerras 		if (user_mode(regs))
867*8dad3f92SPaul Mackerras 			_exception(SIGSEGV, regs, SEGV_ACCERR, regs->dar);
86814cf11afSPaul Mackerras 		else
86914cf11afSPaul Mackerras 			/* Search exception table */
87014cf11afSPaul Mackerras 			bad_page_fault(regs, regs->dar, SIGSEGV);
87114cf11afSPaul Mackerras 		return;
87214cf11afSPaul Mackerras 	}
873*8dad3f92SPaul Mackerras 	_exception(SIGBUS, regs, BUS_ADRALN, regs->dar);
87414cf11afSPaul Mackerras }
87514cf11afSPaul Mackerras 
876dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32
87714cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs)
87814cf11afSPaul Mackerras {
87914cf11afSPaul Mackerras 	printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
88014cf11afSPaul Mackerras 	       current, regs->gpr[1]);
88114cf11afSPaul Mackerras 	debugger(regs);
88214cf11afSPaul Mackerras 	show_regs(regs);
88314cf11afSPaul Mackerras 	panic("kernel stack overflow");
88414cf11afSPaul Mackerras }
88514cf11afSPaul Mackerras 
88614cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs)
88714cf11afSPaul Mackerras {
88814cf11afSPaul Mackerras 	printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
88914cf11afSPaul Mackerras 	       regs->nip, regs->msr);
89014cf11afSPaul Mackerras 	debugger(regs);
89114cf11afSPaul Mackerras 	die("nonrecoverable exception", regs, SIGKILL);
89214cf11afSPaul Mackerras }
89314cf11afSPaul Mackerras 
89414cf11afSPaul Mackerras void trace_syscall(struct pt_regs *regs)
89514cf11afSPaul Mackerras {
89614cf11afSPaul Mackerras 	printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld    %s\n",
89714cf11afSPaul Mackerras 	       current, current->pid, regs->nip, regs->link, regs->gpr[0],
89814cf11afSPaul Mackerras 	       regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted());
89914cf11afSPaul Mackerras }
900dc1c1ca3SStephen Rothwell #endif /* CONFIG_PPC32 */
90114cf11afSPaul Mackerras 
902dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs)
903dc1c1ca3SStephen Rothwell {
904dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
905dc1c1ca3SStephen Rothwell 			  "%lx at %lx\n", regs->trap, regs->nip);
906dc1c1ca3SStephen Rothwell 	die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
907dc1c1ca3SStephen Rothwell }
908dc1c1ca3SStephen Rothwell 
909dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs)
910dc1c1ca3SStephen Rothwell {
911*8dad3f92SPaul Mackerras #if !defined(CONFIG_ALTIVEC)
912dc1c1ca3SStephen Rothwell 	if (user_mode(regs)) {
913dc1c1ca3SStephen Rothwell 		/* A user program has executed an altivec instruction,
914dc1c1ca3SStephen Rothwell 		   but this kernel doesn't support altivec. */
915dc1c1ca3SStephen Rothwell 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
916dc1c1ca3SStephen Rothwell 		return;
917dc1c1ca3SStephen Rothwell 	}
918dc1c1ca3SStephen Rothwell #endif
919dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
920dc1c1ca3SStephen Rothwell 			"%lx at %lx\n", regs->trap, regs->nip);
921dc1c1ca3SStephen Rothwell 	die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
922dc1c1ca3SStephen Rothwell }
923dc1c1ca3SStephen Rothwell 
924dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
925dc1c1ca3SStephen Rothwell extern perf_irq_t perf_irq;
926dc1c1ca3SStephen Rothwell #endif
927dc1c1ca3SStephen Rothwell 
928dc1c1ca3SStephen Rothwell #if defined(CONFIG_PPC64) || defined(CONFIG_E500)
929dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs)
930dc1c1ca3SStephen Rothwell {
931dc1c1ca3SStephen Rothwell 	perf_irq(regs);
932dc1c1ca3SStephen Rothwell }
933dc1c1ca3SStephen Rothwell #endif
934dc1c1ca3SStephen Rothwell 
935*8dad3f92SPaul Mackerras #ifdef CONFIG_8xx
93614cf11afSPaul Mackerras void SoftwareEmulation(struct pt_regs *regs)
93714cf11afSPaul Mackerras {
93814cf11afSPaul Mackerras 	extern int do_mathemu(struct pt_regs *);
93914cf11afSPaul Mackerras 	extern int Soft_emulate_8xx(struct pt_regs *);
94014cf11afSPaul Mackerras 	int errcode;
94114cf11afSPaul Mackerras 
94214cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
94314cf11afSPaul Mackerras 
94414cf11afSPaul Mackerras 	if (!user_mode(regs)) {
94514cf11afSPaul Mackerras 		debugger(regs);
94614cf11afSPaul Mackerras 		die("Kernel Mode Software FPU Emulation", regs, SIGFPE);
94714cf11afSPaul Mackerras 	}
94814cf11afSPaul Mackerras 
94914cf11afSPaul Mackerras #ifdef CONFIG_MATH_EMULATION
95014cf11afSPaul Mackerras 	errcode = do_mathemu(regs);
95114cf11afSPaul Mackerras #else
95214cf11afSPaul Mackerras 	errcode = Soft_emulate_8xx(regs);
95314cf11afSPaul Mackerras #endif
95414cf11afSPaul Mackerras 	if (errcode) {
95514cf11afSPaul Mackerras 		if (errcode > 0)
95614cf11afSPaul Mackerras 			_exception(SIGFPE, regs, 0, 0);
95714cf11afSPaul Mackerras 		else if (errcode == -EFAULT)
95814cf11afSPaul Mackerras 			_exception(SIGSEGV, regs, 0, 0);
95914cf11afSPaul Mackerras 		else
96014cf11afSPaul Mackerras 			_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
96114cf11afSPaul Mackerras 	} else
96214cf11afSPaul Mackerras 		emulate_single_step(regs);
96314cf11afSPaul Mackerras }
964*8dad3f92SPaul Mackerras #endif /* CONFIG_8xx */
96514cf11afSPaul Mackerras 
966dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32
96714cf11afSPaul Mackerras #if defined(CONFIG_40x) || defined(CONFIG_BOOKE)
96814cf11afSPaul Mackerras 
96914cf11afSPaul Mackerras void DebugException(struct pt_regs *regs, unsigned long debug_status)
97014cf11afSPaul Mackerras {
97114cf11afSPaul Mackerras 	if (debug_status & DBSR_IC) {	/* instruction completion */
97214cf11afSPaul Mackerras 		regs->msr &= ~MSR_DE;
97314cf11afSPaul Mackerras 		if (user_mode(regs)) {
97414cf11afSPaul Mackerras 			current->thread.dbcr0 &= ~DBCR0_IC;
97514cf11afSPaul Mackerras 		} else {
97614cf11afSPaul Mackerras 			/* Disable instruction completion */
97714cf11afSPaul Mackerras 			mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
97814cf11afSPaul Mackerras 			/* Clear the instruction completion event */
97914cf11afSPaul Mackerras 			mtspr(SPRN_DBSR, DBSR_IC);
98014cf11afSPaul Mackerras 			if (debugger_sstep(regs))
98114cf11afSPaul Mackerras 				return;
98214cf11afSPaul Mackerras 		}
98314cf11afSPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_TRACE, 0);
98414cf11afSPaul Mackerras 	}
98514cf11afSPaul Mackerras }
98614cf11afSPaul Mackerras #endif /* CONFIG_4xx || CONFIG_BOOKE */
98714cf11afSPaul Mackerras 
98814cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT)
98914cf11afSPaul Mackerras void TAUException(struct pt_regs *regs)
99014cf11afSPaul Mackerras {
99114cf11afSPaul Mackerras 	printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx    %s\n",
99214cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap, print_tainted());
99314cf11afSPaul Mackerras }
99414cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */
995dc1c1ca3SStephen Rothwell #endif /* CONFIG_PPC32*/
99614cf11afSPaul Mackerras 
99714cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC
998dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs)
99914cf11afSPaul Mackerras {
100014cf11afSPaul Mackerras 	int err;
100114cf11afSPaul Mackerras 
100214cf11afSPaul Mackerras 	if (!user_mode(regs)) {
100314cf11afSPaul Mackerras 		printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
100414cf11afSPaul Mackerras 		       " at %lx\n", regs->nip);
1005*8dad3f92SPaul Mackerras 		die("Kernel VMX/Altivec assist exception", regs, SIGILL);
100614cf11afSPaul Mackerras 	}
100714cf11afSPaul Mackerras 
1008dc1c1ca3SStephen Rothwell 	flush_altivec_to_thread(current);
1009dc1c1ca3SStephen Rothwell 
101014cf11afSPaul Mackerras 	err = emulate_altivec(regs);
101114cf11afSPaul Mackerras 	if (err == 0) {
101214cf11afSPaul Mackerras 		regs->nip += 4;		/* skip emulated instruction */
101314cf11afSPaul Mackerras 		emulate_single_step(regs);
101414cf11afSPaul Mackerras 		return;
101514cf11afSPaul Mackerras 	}
101614cf11afSPaul Mackerras 
101714cf11afSPaul Mackerras 	if (err == -EFAULT) {
101814cf11afSPaul Mackerras 		/* got an error reading the instruction */
101914cf11afSPaul Mackerras 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
102014cf11afSPaul Mackerras 	} else {
102114cf11afSPaul Mackerras 		/* didn't recognize the instruction */
102214cf11afSPaul Mackerras 		/* XXX quick hack for now: set the non-Java bit in the VSCR */
102314cf11afSPaul Mackerras 		if (printk_ratelimit())
102414cf11afSPaul Mackerras 			printk(KERN_ERR "Unrecognized altivec instruction "
102514cf11afSPaul Mackerras 			       "in %s at %lx\n", current->comm, regs->nip);
102614cf11afSPaul Mackerras 		current->thread.vscr.u[3] |= 0x10000;
102714cf11afSPaul Mackerras 	}
102814cf11afSPaul Mackerras }
102914cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */
103014cf11afSPaul Mackerras 
103114cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE
103214cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address,
103314cf11afSPaul Mackerras 			   unsigned long error_code)
103414cf11afSPaul Mackerras {
103514cf11afSPaul Mackerras 	/* We treat cache locking instructions from the user
103614cf11afSPaul Mackerras 	 * as priv ops, in the future we could try to do
103714cf11afSPaul Mackerras 	 * something smarter
103814cf11afSPaul Mackerras 	 */
103914cf11afSPaul Mackerras 	if (error_code & (ESR_DLK|ESR_ILK))
104014cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
104114cf11afSPaul Mackerras 	return;
104214cf11afSPaul Mackerras }
104314cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */
104414cf11afSPaul Mackerras 
104514cf11afSPaul Mackerras #ifdef CONFIG_SPE
104614cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs)
104714cf11afSPaul Mackerras {
104814cf11afSPaul Mackerras 	unsigned long spefscr;
104914cf11afSPaul Mackerras 	int fpexc_mode;
105014cf11afSPaul Mackerras 	int code = 0;
105114cf11afSPaul Mackerras 
105214cf11afSPaul Mackerras 	spefscr = current->thread.spefscr;
105314cf11afSPaul Mackerras 	fpexc_mode = current->thread.fpexc_mode;
105414cf11afSPaul Mackerras 
105514cf11afSPaul Mackerras 	/* Hardware does not neccessarily set sticky
105614cf11afSPaul Mackerras 	 * underflow/overflow/invalid flags */
105714cf11afSPaul Mackerras 	if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
105814cf11afSPaul Mackerras 		code = FPE_FLTOVF;
105914cf11afSPaul Mackerras 		spefscr |= SPEFSCR_FOVFS;
106014cf11afSPaul Mackerras 	}
106114cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
106214cf11afSPaul Mackerras 		code = FPE_FLTUND;
106314cf11afSPaul Mackerras 		spefscr |= SPEFSCR_FUNFS;
106414cf11afSPaul Mackerras 	}
106514cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
106614cf11afSPaul Mackerras 		code = FPE_FLTDIV;
106714cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
106814cf11afSPaul Mackerras 		code = FPE_FLTINV;
106914cf11afSPaul Mackerras 		spefscr |= SPEFSCR_FINVS;
107014cf11afSPaul Mackerras 	}
107114cf11afSPaul Mackerras 	else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
107214cf11afSPaul Mackerras 		code = FPE_FLTRES;
107314cf11afSPaul Mackerras 
107414cf11afSPaul Mackerras 	current->thread.spefscr = spefscr;
107514cf11afSPaul Mackerras 
107614cf11afSPaul Mackerras 	_exception(SIGFPE, regs, code, regs->nip);
107714cf11afSPaul Mackerras 	return;
107814cf11afSPaul Mackerras }
107914cf11afSPaul Mackerras #endif
108014cf11afSPaul Mackerras 
1081dc1c1ca3SStephen Rothwell /*
1082dc1c1ca3SStephen Rothwell  * We enter here if we get an unrecoverable exception, that is, one
1083dc1c1ca3SStephen Rothwell  * that happened at a point where the RI (recoverable interrupt) bit
1084dc1c1ca3SStephen Rothwell  * in the MSR is 0.  This indicates that SRR0/1 are live, and that
1085dc1c1ca3SStephen Rothwell  * we therefore lost state by taking this exception.
1086dc1c1ca3SStephen Rothwell  */
1087dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs)
1088dc1c1ca3SStephen Rothwell {
1089dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1090dc1c1ca3SStephen Rothwell 	       regs->trap, regs->nip);
1091dc1c1ca3SStephen Rothwell 	die("Unrecoverable exception", regs, SIGABRT);
1092dc1c1ca3SStephen Rothwell }
1093dc1c1ca3SStephen Rothwell 
109414cf11afSPaul Mackerras #ifdef CONFIG_BOOKE_WDT
109514cf11afSPaul Mackerras /*
109614cf11afSPaul Mackerras  * Default handler for a Watchdog exception,
109714cf11afSPaul Mackerras  * spins until a reboot occurs
109814cf11afSPaul Mackerras  */
109914cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
110014cf11afSPaul Mackerras {
110114cf11afSPaul Mackerras 	/* Generic WatchdogHandler, implement your own */
110214cf11afSPaul Mackerras 	mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
110314cf11afSPaul Mackerras 	return;
110414cf11afSPaul Mackerras }
110514cf11afSPaul Mackerras 
110614cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs)
110714cf11afSPaul Mackerras {
110814cf11afSPaul Mackerras 	printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
110914cf11afSPaul Mackerras 	WatchdogHandler(regs);
111014cf11afSPaul Mackerras }
111114cf11afSPaul Mackerras #endif
1112dc1c1ca3SStephen Rothwell 
1113dc1c1ca3SStephen Rothwell /*
1114dc1c1ca3SStephen Rothwell  * We enter here if we discover during exception entry that we are
1115dc1c1ca3SStephen Rothwell  * running in supervisor mode with a userspace value in the stack pointer.
1116dc1c1ca3SStephen Rothwell  */
1117dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs)
1118dc1c1ca3SStephen Rothwell {
1119dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1120dc1c1ca3SStephen Rothwell 	       regs->gpr[1], regs->nip);
1121dc1c1ca3SStephen Rothwell 	die("Bad kernel stack pointer", regs, SIGABRT);
1122dc1c1ca3SStephen Rothwell }
112314cf11afSPaul Mackerras 
112414cf11afSPaul Mackerras void __init trap_init(void)
112514cf11afSPaul Mackerras {
112614cf11afSPaul Mackerras }
1127