xref: /openbmc/linux/arch/powerpc/kernel/traps.c (revision 8a39b05f086904c3b2e04e4db3d81f30c0eae6ae)
114cf11afSPaul Mackerras /*
214cf11afSPaul Mackerras  *  Copyright (C) 1995-1996  Gary Thomas (gdt@linuxppc.org)
3fe04b112SScott Wood  *  Copyright 2007-2010 Freescale Semiconductor, Inc.
414cf11afSPaul Mackerras  *
514cf11afSPaul Mackerras  *  This program is free software; you can redistribute it and/or
614cf11afSPaul Mackerras  *  modify it under the terms of the GNU General Public License
714cf11afSPaul Mackerras  *  as published by the Free Software Foundation; either version
814cf11afSPaul Mackerras  *  2 of the License, or (at your option) any later version.
914cf11afSPaul Mackerras  *
1014cf11afSPaul Mackerras  *  Modified by Cort Dougan (cort@cs.nmt.edu)
1114cf11afSPaul Mackerras  *  and Paul Mackerras (paulus@samba.org)
1214cf11afSPaul Mackerras  */
1314cf11afSPaul Mackerras 
1414cf11afSPaul Mackerras /*
1514cf11afSPaul Mackerras  * This file handles the architecture-dependent parts of hardware exceptions
1614cf11afSPaul Mackerras  */
1714cf11afSPaul Mackerras 
1814cf11afSPaul Mackerras #include <linux/errno.h>
1914cf11afSPaul Mackerras #include <linux/sched.h>
2014cf11afSPaul Mackerras #include <linux/kernel.h>
2114cf11afSPaul Mackerras #include <linux/mm.h>
2214cf11afSPaul Mackerras #include <linux/stddef.h>
2314cf11afSPaul Mackerras #include <linux/unistd.h>
248dad3f92SPaul Mackerras #include <linux/ptrace.h>
2514cf11afSPaul Mackerras #include <linux/user.h>
2614cf11afSPaul Mackerras #include <linux/interrupt.h>
2714cf11afSPaul Mackerras #include <linux/init.h>
28*8a39b05fSPaul Gortmaker #include <linux/extable.h>
29*8a39b05fSPaul Gortmaker #include <linux/module.h>	/* print_modules */
308dad3f92SPaul Mackerras #include <linux/prctl.h>
3114cf11afSPaul Mackerras #include <linux/delay.h>
3214cf11afSPaul Mackerras #include <linux/kprobes.h>
33cc532915SMichael Ellerman #include <linux/kexec.h>
345474c120SMichael Hanselmann #include <linux/backlight.h>
3573c9ceabSJeremy Fitzhardinge #include <linux/bug.h>
361eeb66a1SChristoph Hellwig #include <linux/kdebug.h>
3780947e7cSGeert Uytterhoeven #include <linux/debugfs.h>
3876462232SChristian Dietrich #include <linux/ratelimit.h>
39ba12eedeSLi Zhong #include <linux/context_tracking.h>
4014cf11afSPaul Mackerras 
4180947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h>
4214cf11afSPaul Mackerras #include <asm/pgtable.h>
4314cf11afSPaul Mackerras #include <asm/uaccess.h>
4414cf11afSPaul Mackerras #include <asm/io.h>
4586417780SPaul Mackerras #include <asm/machdep.h>
4686417780SPaul Mackerras #include <asm/rtas.h>
47f7f6f4feSDavid Gibson #include <asm/pmc.h>
4814cf11afSPaul Mackerras #include <asm/reg.h>
4914cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT
5014cf11afSPaul Mackerras #include <asm/backlight.h>
5114cf11afSPaul Mackerras #endif
52dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
5386417780SPaul Mackerras #include <asm/firmware.h>
54dc1c1ca3SStephen Rothwell #include <asm/processor.h>
556ce6c629SMichael Neuling #include <asm/tm.h>
56dc1c1ca3SStephen Rothwell #endif
57c0ce7d08SDavid Wilder #include <asm/kexec.h>
5816c57b36SKumar Gala #include <asm/ppc-opcode.h>
59cce1f106SShaohui Xie #include <asm/rio.h>
60ebaeb5aeSMahesh Salgaonkar #include <asm/fadump.h>
61ae3a197eSDavid Howells #include <asm/switch_to.h>
62f54db641SMichael Neuling #include <asm/tm.h>
63ae3a197eSDavid Howells #include <asm/debug.h>
6442f5b4caSDaniel Axtens #include <asm/asm-prototypes.h>
65fd7bacbcSMahesh Salgaonkar #include <asm/hmi.h>
664e0e3435SHongtao Jia #include <sysdev/fsl_pci.h>
67dc1c1ca3SStephen Rothwell 
687dbb922cSOlof Johansson #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
695be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly;
705be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
715be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
725be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
735be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
749422de3eSMichael Neuling int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly;
755be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
7614cf11afSPaul Mackerras 
7714cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger);
7814cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi);
7914cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt);
8014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep);
8114cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match);
829422de3eSMichael Neuling EXPORT_SYMBOL(__debugger_break_match);
8314cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler);
8414cf11afSPaul Mackerras #endif
8514cf11afSPaul Mackerras 
868b3c34cfSMichael Neuling /* Transactional Memory trap debug */
878b3c34cfSMichael Neuling #ifdef TM_DEBUG_SW
888b3c34cfSMichael Neuling #define TM_DEBUG(x...) printk(KERN_INFO x)
898b3c34cfSMichael Neuling #else
908b3c34cfSMichael Neuling #define TM_DEBUG(x...) do { } while(0)
918b3c34cfSMichael Neuling #endif
928b3c34cfSMichael Neuling 
9314cf11afSPaul Mackerras /*
9414cf11afSPaul Mackerras  * Trap & Exception support
9514cf11afSPaul Mackerras  */
9614cf11afSPaul Mackerras 
976031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT
986031d9d9Santon@samba.org static void pmac_backlight_unblank(void)
996031d9d9Santon@samba.org {
1006031d9d9Santon@samba.org 	mutex_lock(&pmac_backlight_mutex);
1016031d9d9Santon@samba.org 	if (pmac_backlight) {
1026031d9d9Santon@samba.org 		struct backlight_properties *props;
1036031d9d9Santon@samba.org 
1046031d9d9Santon@samba.org 		props = &pmac_backlight->props;
1056031d9d9Santon@samba.org 		props->brightness = props->max_brightness;
1066031d9d9Santon@samba.org 		props->power = FB_BLANK_UNBLANK;
1076031d9d9Santon@samba.org 		backlight_update_status(pmac_backlight);
1086031d9d9Santon@samba.org 	}
1096031d9d9Santon@samba.org 	mutex_unlock(&pmac_backlight_mutex);
1106031d9d9Santon@samba.org }
1116031d9d9Santon@samba.org #else
1126031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { }
1136031d9d9Santon@samba.org #endif
1146031d9d9Santon@samba.org 
115760ca4dcSAnton Blanchard static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED;
116760ca4dcSAnton Blanchard static int die_owner = -1;
117760ca4dcSAnton Blanchard static unsigned int die_nest_count;
118c0ce7d08SDavid Wilder static int die_counter;
119760ca4dcSAnton Blanchard 
120760ca4dcSAnton Blanchard static unsigned __kprobes long oops_begin(struct pt_regs *regs)
121760ca4dcSAnton Blanchard {
122760ca4dcSAnton Blanchard 	int cpu;
12334c2a14fSanton@samba.org 	unsigned long flags;
12414cf11afSPaul Mackerras 
12514cf11afSPaul Mackerras 	if (debugger(regs))
12614cf11afSPaul Mackerras 		return 1;
12714cf11afSPaul Mackerras 
128293e4688Santon@samba.org 	oops_enter();
129293e4688Santon@samba.org 
130760ca4dcSAnton Blanchard 	/* racy, but better than risking deadlock. */
131760ca4dcSAnton Blanchard 	raw_local_irq_save(flags);
132760ca4dcSAnton Blanchard 	cpu = smp_processor_id();
133760ca4dcSAnton Blanchard 	if (!arch_spin_trylock(&die_lock)) {
134760ca4dcSAnton Blanchard 		if (cpu == die_owner)
135760ca4dcSAnton Blanchard 			/* nested oops. should stop eventually */;
136760ca4dcSAnton Blanchard 		else
137760ca4dcSAnton Blanchard 			arch_spin_lock(&die_lock);
138760ca4dcSAnton Blanchard 	}
139760ca4dcSAnton Blanchard 	die_nest_count++;
140760ca4dcSAnton Blanchard 	die_owner = cpu;
14114cf11afSPaul Mackerras 	console_verbose();
14214cf11afSPaul Mackerras 	bust_spinlocks(1);
1436031d9d9Santon@samba.org 	if (machine_is(powermac))
1446031d9d9Santon@samba.org 		pmac_backlight_unblank();
145760ca4dcSAnton Blanchard 	return flags;
14634c2a14fSanton@samba.org }
1475474c120SMichael Hanselmann 
148760ca4dcSAnton Blanchard static void __kprobes oops_end(unsigned long flags, struct pt_regs *regs,
149760ca4dcSAnton Blanchard 			       int signr)
150760ca4dcSAnton Blanchard {
15114cf11afSPaul Mackerras 	bust_spinlocks(0);
152760ca4dcSAnton Blanchard 	die_owner = -1;
153373d4d09SRusty Russell 	add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
154760ca4dcSAnton Blanchard 	die_nest_count--;
15558154c8cSAnton Blanchard 	oops_exit();
15658154c8cSAnton Blanchard 	printk("\n");
157760ca4dcSAnton Blanchard 	if (!die_nest_count)
158760ca4dcSAnton Blanchard 		/* Nest count reaches zero, release the lock. */
159760ca4dcSAnton Blanchard 		arch_spin_unlock(&die_lock);
160760ca4dcSAnton Blanchard 	raw_local_irq_restore(flags);
161cc532915SMichael Ellerman 
162ebaeb5aeSMahesh Salgaonkar 	crash_fadump(regs, "die oops");
163ebaeb5aeSMahesh Salgaonkar 
1649b00ac06SAnton Blanchard 	/*
1659b00ac06SAnton Blanchard 	 * A system reset (0x100) is a request to dump, so we always send
1669b00ac06SAnton Blanchard 	 * it through the crashdump code.
1679b00ac06SAnton Blanchard 	 */
1689b00ac06SAnton Blanchard 	if (kexec_should_crash(current) || (TRAP(regs) == 0x100)) {
169cc532915SMichael Ellerman 		crash_kexec(regs);
1709b00ac06SAnton Blanchard 
1719b00ac06SAnton Blanchard 		/*
1729b00ac06SAnton Blanchard 		 * We aren't the primary crash CPU. We need to send it
1739b00ac06SAnton Blanchard 		 * to a holding pattern to avoid it ending up in the panic
1749b00ac06SAnton Blanchard 		 * code.
1759b00ac06SAnton Blanchard 		 */
176c0ce7d08SDavid Wilder 		crash_kexec_secondary(regs);
1779b00ac06SAnton Blanchard 	}
17814cf11afSPaul Mackerras 
179760ca4dcSAnton Blanchard 	if (!signr)
180760ca4dcSAnton Blanchard 		return;
181760ca4dcSAnton Blanchard 
18258154c8cSAnton Blanchard 	/*
18358154c8cSAnton Blanchard 	 * While our oops output is serialised by a spinlock, output
18458154c8cSAnton Blanchard 	 * from panic() called below can race and corrupt it. If we
18558154c8cSAnton Blanchard 	 * know we are going to panic, delay for 1 second so we have a
18658154c8cSAnton Blanchard 	 * chance to get clean backtraces from all CPUs that are oopsing.
18758154c8cSAnton Blanchard 	 */
18858154c8cSAnton Blanchard 	if (in_interrupt() || panic_on_oops || !current->pid ||
18958154c8cSAnton Blanchard 	    is_global_init(current)) {
19058154c8cSAnton Blanchard 		mdelay(MSEC_PER_SEC);
19158154c8cSAnton Blanchard 	}
19258154c8cSAnton Blanchard 
19314cf11afSPaul Mackerras 	if (in_interrupt())
19414cf11afSPaul Mackerras 		panic("Fatal exception in interrupt");
195cea6a4baSHorms 	if (panic_on_oops)
196012c437dSHorms 		panic("Fatal exception");
197760ca4dcSAnton Blanchard 	do_exit(signr);
198760ca4dcSAnton Blanchard }
199cea6a4baSHorms 
200760ca4dcSAnton Blanchard static int __kprobes __die(const char *str, struct pt_regs *regs, long err)
201760ca4dcSAnton Blanchard {
202760ca4dcSAnton Blanchard 	printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
203760ca4dcSAnton Blanchard #ifdef CONFIG_PREEMPT
204760ca4dcSAnton Blanchard 	printk("PREEMPT ");
205760ca4dcSAnton Blanchard #endif
206760ca4dcSAnton Blanchard #ifdef CONFIG_SMP
207760ca4dcSAnton Blanchard 	printk("SMP NR_CPUS=%d ", NR_CPUS);
208760ca4dcSAnton Blanchard #endif
209e7df0d88SJoonsoo Kim 	if (debug_pagealloc_enabled())
210760ca4dcSAnton Blanchard 		printk("DEBUG_PAGEALLOC ");
211760ca4dcSAnton Blanchard #ifdef CONFIG_NUMA
212760ca4dcSAnton Blanchard 	printk("NUMA ");
213760ca4dcSAnton Blanchard #endif
214760ca4dcSAnton Blanchard 	printk("%s\n", ppc_md.name ? ppc_md.name : "");
215760ca4dcSAnton Blanchard 
216760ca4dcSAnton Blanchard 	if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP)
217760ca4dcSAnton Blanchard 		return 1;
218760ca4dcSAnton Blanchard 
219760ca4dcSAnton Blanchard 	print_modules();
220760ca4dcSAnton Blanchard 	show_regs(regs);
22114cf11afSPaul Mackerras 
22214cf11afSPaul Mackerras 	return 0;
22314cf11afSPaul Mackerras }
22414cf11afSPaul Mackerras 
225760ca4dcSAnton Blanchard void die(const char *str, struct pt_regs *regs, long err)
226760ca4dcSAnton Blanchard {
227760ca4dcSAnton Blanchard 	unsigned long flags = oops_begin(regs);
228760ca4dcSAnton Blanchard 
229760ca4dcSAnton Blanchard 	if (__die(str, regs, err))
230760ca4dcSAnton Blanchard 		err = 0;
231760ca4dcSAnton Blanchard 	oops_end(flags, regs, err);
232760ca4dcSAnton Blanchard }
233760ca4dcSAnton Blanchard 
23425baa35bSOleg Nesterov void user_single_step_siginfo(struct task_struct *tsk,
23525baa35bSOleg Nesterov 				struct pt_regs *regs, siginfo_t *info)
23625baa35bSOleg Nesterov {
23725baa35bSOleg Nesterov 	memset(info, 0, sizeof(*info));
23825baa35bSOleg Nesterov 	info->si_signo = SIGTRAP;
23925baa35bSOleg Nesterov 	info->si_code = TRAP_TRACE;
24025baa35bSOleg Nesterov 	info->si_addr = (void __user *)regs->nip;
24125baa35bSOleg Nesterov }
24225baa35bSOleg Nesterov 
24314cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
24414cf11afSPaul Mackerras {
24514cf11afSPaul Mackerras 	siginfo_t info;
246d0c3d534SOlof Johansson 	const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \
247d0c3d534SOlof Johansson 			"at %08lx nip %08lx lr %08lx code %x\n";
248d0c3d534SOlof Johansson 	const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \
249d0c3d534SOlof Johansson 			"at %016lx nip %016lx lr %016lx code %x\n";
25014cf11afSPaul Mackerras 
25114cf11afSPaul Mackerras 	if (!user_mode(regs)) {
252760ca4dcSAnton Blanchard 		die("Exception in kernel mode", regs, signr);
25314cf11afSPaul Mackerras 		return;
254760ca4dcSAnton Blanchard 	}
255760ca4dcSAnton Blanchard 
256760ca4dcSAnton Blanchard 	if (show_unhandled_signals && unhandled_signal(current, signr)) {
25776462232SChristian Dietrich 		printk_ratelimited(regs->msr & MSR_64BIT ? fmt64 : fmt32,
258d0c3d534SOlof Johansson 				   current->comm, current->pid, signr,
259d0c3d534SOlof Johansson 				   addr, regs->nip, regs->link, code);
26014cf11afSPaul Mackerras 	}
26114cf11afSPaul Mackerras 
262a3512b2dSBenjamin Herrenschmidt 	if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs))
2639f2f79e3SBenjamin Herrenschmidt 		local_irq_enable();
2649f2f79e3SBenjamin Herrenschmidt 
26541ab5266SAnanth N Mavinakayanahalli 	current->thread.trap_nr = code;
26614cf11afSPaul Mackerras 	memset(&info, 0, sizeof(info));
26714cf11afSPaul Mackerras 	info.si_signo = signr;
26814cf11afSPaul Mackerras 	info.si_code = code;
26914cf11afSPaul Mackerras 	info.si_addr = (void __user *) addr;
27014cf11afSPaul Mackerras 	force_sig_info(signr, &info, current);
27114cf11afSPaul Mackerras }
27214cf11afSPaul Mackerras 
27314cf11afSPaul Mackerras #ifdef CONFIG_PPC64
27414cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs)
27514cf11afSPaul Mackerras {
27614cf11afSPaul Mackerras 	/* See if any machine dependent calls */
277c902be71SArnd Bergmann 	if (ppc_md.system_reset_exception) {
278c902be71SArnd Bergmann 		if (ppc_md.system_reset_exception(regs))
279c902be71SArnd Bergmann 			return;
280c902be71SArnd Bergmann 	}
28114cf11afSPaul Mackerras 
2828dad3f92SPaul Mackerras 	die("System Reset", regs, SIGABRT);
28314cf11afSPaul Mackerras 
28414cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
28514cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
28614cf11afSPaul Mackerras 		panic("Unrecoverable System Reset");
28714cf11afSPaul Mackerras 
28814cf11afSPaul Mackerras 	/* What should we do here? We could issue a shutdown or hard reset. */
28914cf11afSPaul Mackerras }
2901e9b4507SMahesh Salgaonkar 
2911e9b4507SMahesh Salgaonkar /*
2921e9b4507SMahesh Salgaonkar  * This function is called in real mode. Strictly no printk's please.
2931e9b4507SMahesh Salgaonkar  *
2941e9b4507SMahesh Salgaonkar  * regs->nip and regs->msr contains srr0 and ssr1.
2951e9b4507SMahesh Salgaonkar  */
2961e9b4507SMahesh Salgaonkar long machine_check_early(struct pt_regs *regs)
2971e9b4507SMahesh Salgaonkar {
2984c703416SMahesh Salgaonkar 	long handled = 0;
2994c703416SMahesh Salgaonkar 
30069111bacSChristoph Lameter 	__this_cpu_inc(irq_stat.mce_exceptions);
301e6654d5bSMahesh Salgaonkar 
30227ea2c42SDaniel Axtens 	add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
30327ea2c42SDaniel Axtens 
3044c703416SMahesh Salgaonkar 	if (cur_cpu_spec && cur_cpu_spec->machine_check_early)
3054c703416SMahesh Salgaonkar 		handled = cur_cpu_spec->machine_check_early(regs);
3064c703416SMahesh Salgaonkar 	return handled;
3071e9b4507SMahesh Salgaonkar }
3081e9b4507SMahesh Salgaonkar 
3090869b6fdSMahesh Salgaonkar long hmi_exception_realmode(struct pt_regs *regs)
3100869b6fdSMahesh Salgaonkar {
31169111bacSChristoph Lameter 	__this_cpu_inc(irq_stat.hmi_exceptions);
3120869b6fdSMahesh Salgaonkar 
313fd7bacbcSMahesh Salgaonkar 	wait_for_subcore_guest_exit();
314fd7bacbcSMahesh Salgaonkar 
3150869b6fdSMahesh Salgaonkar 	if (ppc_md.hmi_exception_early)
3160869b6fdSMahesh Salgaonkar 		ppc_md.hmi_exception_early(regs);
3170869b6fdSMahesh Salgaonkar 
318fd7bacbcSMahesh Salgaonkar 	wait_for_tb_resync();
319fd7bacbcSMahesh Salgaonkar 
3200869b6fdSMahesh Salgaonkar 	return 0;
3210869b6fdSMahesh Salgaonkar }
3220869b6fdSMahesh Salgaonkar 
32314cf11afSPaul Mackerras #endif
32414cf11afSPaul Mackerras 
32514cf11afSPaul Mackerras /*
32614cf11afSPaul Mackerras  * I/O accesses can cause machine checks on powermacs.
32714cf11afSPaul Mackerras  * Check if the NIP corresponds to the address of a sync
32814cf11afSPaul Mackerras  * instruction for which there is an entry in the exception
32914cf11afSPaul Mackerras  * table.
33014cf11afSPaul Mackerras  * Note that the 601 only takes a machine check on TEA
33114cf11afSPaul Mackerras  * (transfer error ack) signal assertion, and does not
33214cf11afSPaul Mackerras  * set any of the top 16 bits of SRR1.
33314cf11afSPaul Mackerras  *  -- paulus.
33414cf11afSPaul Mackerras  */
33514cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs)
33614cf11afSPaul Mackerras {
33768a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32
33814cf11afSPaul Mackerras 	unsigned long msr = regs->msr;
33914cf11afSPaul Mackerras 	const struct exception_table_entry *entry;
34014cf11afSPaul Mackerras 	unsigned int *nip = (unsigned int *)regs->nip;
34114cf11afSPaul Mackerras 
34214cf11afSPaul Mackerras 	if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
34314cf11afSPaul Mackerras 	    && (entry = search_exception_tables(regs->nip)) != NULL) {
34414cf11afSPaul Mackerras 		/*
34514cf11afSPaul Mackerras 		 * Check that it's a sync instruction, or somewhere
34614cf11afSPaul Mackerras 		 * in the twi; isync; nop sequence that inb/inw/inl uses.
34714cf11afSPaul Mackerras 		 * As the address is in the exception table
34814cf11afSPaul Mackerras 		 * we should be able to read the instr there.
34914cf11afSPaul Mackerras 		 * For the debug message, we look at the preceding
35014cf11afSPaul Mackerras 		 * load or store.
35114cf11afSPaul Mackerras 		 */
35214cf11afSPaul Mackerras 		if (*nip == 0x60000000)		/* nop */
35314cf11afSPaul Mackerras 			nip -= 2;
35414cf11afSPaul Mackerras 		else if (*nip == 0x4c00012c)	/* isync */
35514cf11afSPaul Mackerras 			--nip;
35614cf11afSPaul Mackerras 		if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
35714cf11afSPaul Mackerras 			/* sync or twi */
35814cf11afSPaul Mackerras 			unsigned int rb;
35914cf11afSPaul Mackerras 
36014cf11afSPaul Mackerras 			--nip;
36114cf11afSPaul Mackerras 			rb = (*nip >> 11) & 0x1f;
36214cf11afSPaul Mackerras 			printk(KERN_DEBUG "%s bad port %lx at %p\n",
36314cf11afSPaul Mackerras 			       (*nip & 0x100)? "OUT to": "IN from",
36414cf11afSPaul Mackerras 			       regs->gpr[rb] - _IO_BASE, nip);
36514cf11afSPaul Mackerras 			regs->msr |= MSR_RI;
36614cf11afSPaul Mackerras 			regs->nip = entry->fixup;
36714cf11afSPaul Mackerras 			return 1;
36814cf11afSPaul Mackerras 		}
36914cf11afSPaul Mackerras 	}
37068a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
37114cf11afSPaul Mackerras 	return 0;
37214cf11afSPaul Mackerras }
37314cf11afSPaul Mackerras 
374172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
37514cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception
37614cf11afSPaul Mackerras    is in the ESR. */
37714cf11afSPaul Mackerras #define get_reason(regs)	((regs)->dsisr)
37814cf11afSPaul Mackerras #ifndef CONFIG_FSL_BOOKE
37914cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->dsisr)
38014cf11afSPaul Mackerras #else
381fe04b112SScott Wood #define get_mc_reason(regs)	(mfspr(SPRN_MCSR))
38214cf11afSPaul Mackerras #endif
38314cf11afSPaul Mackerras #define REASON_FP		ESR_FP
38414cf11afSPaul Mackerras #define REASON_ILLEGAL		(ESR_PIL | ESR_PUO)
38514cf11afSPaul Mackerras #define REASON_PRIVILEGED	ESR_PPR
38614cf11afSPaul Mackerras #define REASON_TRAP		ESR_PTR
38714cf11afSPaul Mackerras 
38814cf11afSPaul Mackerras /* single-step stuff */
38951ae8d4aSBharat Bhushan #define single_stepping(regs)	(current->thread.debug.dbcr0 & DBCR0_IC)
39051ae8d4aSBharat Bhushan #define clear_single_step(regs)	(current->thread.debug.dbcr0 &= ~DBCR0_IC)
39114cf11afSPaul Mackerras 
39214cf11afSPaul Mackerras #else
39314cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program
39414cf11afSPaul Mackerras    exception is in the MSR. */
39514cf11afSPaul Mackerras #define get_reason(regs)	((regs)->msr)
39614cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->msr)
3978b3c34cfSMichael Neuling #define REASON_TM		0x200000
39814cf11afSPaul Mackerras #define REASON_FP		0x100000
39914cf11afSPaul Mackerras #define REASON_ILLEGAL		0x80000
40014cf11afSPaul Mackerras #define REASON_PRIVILEGED	0x40000
40114cf11afSPaul Mackerras #define REASON_TRAP		0x20000
40214cf11afSPaul Mackerras 
40314cf11afSPaul Mackerras #define single_stepping(regs)	((regs)->msr & MSR_SE)
40414cf11afSPaul Mackerras #define clear_single_step(regs)	((regs)->msr &= ~MSR_SE)
40514cf11afSPaul Mackerras #endif
40614cf11afSPaul Mackerras 
40747c0bd1aSBenjamin Herrenschmidt #if defined(CONFIG_4xx)
40847c0bd1aSBenjamin Herrenschmidt int machine_check_4xx(struct pt_regs *regs)
40914cf11afSPaul Mackerras {
4101a6a4ffeSKumar Gala 	unsigned long reason = get_mc_reason(regs);
41114cf11afSPaul Mackerras 
41214cf11afSPaul Mackerras 	if (reason & ESR_IMCP) {
41314cf11afSPaul Mackerras 		printk("Instruction");
41414cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
41514cf11afSPaul Mackerras 	} else
41614cf11afSPaul Mackerras 		printk("Data");
41714cf11afSPaul Mackerras 	printk(" machine check in kernel mode.\n");
41847c0bd1aSBenjamin Herrenschmidt 
41947c0bd1aSBenjamin Herrenschmidt 	return 0;
42047c0bd1aSBenjamin Herrenschmidt }
42147c0bd1aSBenjamin Herrenschmidt 
42247c0bd1aSBenjamin Herrenschmidt int machine_check_440A(struct pt_regs *regs)
42347c0bd1aSBenjamin Herrenschmidt {
42447c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
42547c0bd1aSBenjamin Herrenschmidt 
42614cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
42714cf11afSPaul Mackerras 	if (reason & ESR_IMCP){
42814cf11afSPaul Mackerras 		printk("Instruction Synchronous Machine Check exception\n");
42914cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
43014cf11afSPaul Mackerras 	}
43114cf11afSPaul Mackerras 	else {
43214cf11afSPaul Mackerras 		u32 mcsr = mfspr(SPRN_MCSR);
43314cf11afSPaul Mackerras 		if (mcsr & MCSR_IB)
43414cf11afSPaul Mackerras 			printk("Instruction Read PLB Error\n");
43514cf11afSPaul Mackerras 		if (mcsr & MCSR_DRB)
43614cf11afSPaul Mackerras 			printk("Data Read PLB Error\n");
43714cf11afSPaul Mackerras 		if (mcsr & MCSR_DWB)
43814cf11afSPaul Mackerras 			printk("Data Write PLB Error\n");
43914cf11afSPaul Mackerras 		if (mcsr & MCSR_TLBP)
44014cf11afSPaul Mackerras 			printk("TLB Parity Error\n");
44114cf11afSPaul Mackerras 		if (mcsr & MCSR_ICP){
44214cf11afSPaul Mackerras 			flush_instruction_cache();
44314cf11afSPaul Mackerras 			printk("I-Cache Parity Error\n");
44414cf11afSPaul Mackerras 		}
44514cf11afSPaul Mackerras 		if (mcsr & MCSR_DCSP)
44614cf11afSPaul Mackerras 			printk("D-Cache Search Parity Error\n");
44714cf11afSPaul Mackerras 		if (mcsr & MCSR_DCFP)
44814cf11afSPaul Mackerras 			printk("D-Cache Flush Parity Error\n");
44914cf11afSPaul Mackerras 		if (mcsr & MCSR_IMPE)
45014cf11afSPaul Mackerras 			printk("Machine Check exception is imprecise\n");
45114cf11afSPaul Mackerras 
45214cf11afSPaul Mackerras 		/* Clear MCSR */
45314cf11afSPaul Mackerras 		mtspr(SPRN_MCSR, mcsr);
45414cf11afSPaul Mackerras 	}
45547c0bd1aSBenjamin Herrenschmidt 	return 0;
45647c0bd1aSBenjamin Herrenschmidt }
457fc5e7097SDave Kleikamp 
458fc5e7097SDave Kleikamp int machine_check_47x(struct pt_regs *regs)
459fc5e7097SDave Kleikamp {
460fc5e7097SDave Kleikamp 	unsigned long reason = get_mc_reason(regs);
461fc5e7097SDave Kleikamp 	u32 mcsr;
462fc5e7097SDave Kleikamp 
463fc5e7097SDave Kleikamp 	printk(KERN_ERR "Machine check in kernel mode.\n");
464fc5e7097SDave Kleikamp 	if (reason & ESR_IMCP) {
465fc5e7097SDave Kleikamp 		printk(KERN_ERR
466fc5e7097SDave Kleikamp 		       "Instruction Synchronous Machine Check exception\n");
467fc5e7097SDave Kleikamp 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
468fc5e7097SDave Kleikamp 		return 0;
469fc5e7097SDave Kleikamp 	}
470fc5e7097SDave Kleikamp 	mcsr = mfspr(SPRN_MCSR);
471fc5e7097SDave Kleikamp 	if (mcsr & MCSR_IB)
472fc5e7097SDave Kleikamp 		printk(KERN_ERR "Instruction Read PLB Error\n");
473fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DRB)
474fc5e7097SDave Kleikamp 		printk(KERN_ERR "Data Read PLB Error\n");
475fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DWB)
476fc5e7097SDave Kleikamp 		printk(KERN_ERR "Data Write PLB Error\n");
477fc5e7097SDave Kleikamp 	if (mcsr & MCSR_TLBP)
478fc5e7097SDave Kleikamp 		printk(KERN_ERR "TLB Parity Error\n");
479fc5e7097SDave Kleikamp 	if (mcsr & MCSR_ICP) {
480fc5e7097SDave Kleikamp 		flush_instruction_cache();
481fc5e7097SDave Kleikamp 		printk(KERN_ERR "I-Cache Parity Error\n");
482fc5e7097SDave Kleikamp 	}
483fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DCSP)
484fc5e7097SDave Kleikamp 		printk(KERN_ERR "D-Cache Search Parity Error\n");
485fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_GPR)
486fc5e7097SDave Kleikamp 		printk(KERN_ERR "GPR Parity Error\n");
487fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_FPR)
488fc5e7097SDave Kleikamp 		printk(KERN_ERR "FPR Parity Error\n");
489fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_IPR)
490fc5e7097SDave Kleikamp 		printk(KERN_ERR "Machine Check exception is imprecise\n");
491fc5e7097SDave Kleikamp 
492fc5e7097SDave Kleikamp 	/* Clear MCSR */
493fc5e7097SDave Kleikamp 	mtspr(SPRN_MCSR, mcsr);
494fc5e7097SDave Kleikamp 
495fc5e7097SDave Kleikamp 	return 0;
496fc5e7097SDave Kleikamp }
49714cf11afSPaul Mackerras #elif defined(CONFIG_E500)
498fe04b112SScott Wood int machine_check_e500mc(struct pt_regs *regs)
499fe04b112SScott Wood {
500fe04b112SScott Wood 	unsigned long mcsr = mfspr(SPRN_MCSR);
501fe04b112SScott Wood 	unsigned long reason = mcsr;
502fe04b112SScott Wood 	int recoverable = 1;
503fe04b112SScott Wood 
50482a9a480SScott Wood 	if (reason & MCSR_LD) {
505cce1f106SShaohui Xie 		recoverable = fsl_rio_mcheck_exception(regs);
506cce1f106SShaohui Xie 		if (recoverable == 1)
507cce1f106SShaohui Xie 			goto silent_out;
508cce1f106SShaohui Xie 	}
509cce1f106SShaohui Xie 
510fe04b112SScott Wood 	printk("Machine check in kernel mode.\n");
511fe04b112SScott Wood 	printk("Caused by (from MCSR=%lx): ", reason);
512fe04b112SScott Wood 
513fe04b112SScott Wood 	if (reason & MCSR_MCP)
514fe04b112SScott Wood 		printk("Machine Check Signal\n");
515fe04b112SScott Wood 
516fe04b112SScott Wood 	if (reason & MCSR_ICPERR) {
517fe04b112SScott Wood 		printk("Instruction Cache Parity Error\n");
518fe04b112SScott Wood 
519fe04b112SScott Wood 		/*
520fe04b112SScott Wood 		 * This is recoverable by invalidating the i-cache.
521fe04b112SScott Wood 		 */
522fe04b112SScott Wood 		mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI);
523fe04b112SScott Wood 		while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI)
524fe04b112SScott Wood 			;
525fe04b112SScott Wood 
526fe04b112SScott Wood 		/*
527fe04b112SScott Wood 		 * This will generally be accompanied by an instruction
528fe04b112SScott Wood 		 * fetch error report -- only treat MCSR_IF as fatal
529fe04b112SScott Wood 		 * if it wasn't due to an L1 parity error.
530fe04b112SScott Wood 		 */
531fe04b112SScott Wood 		reason &= ~MCSR_IF;
532fe04b112SScott Wood 	}
533fe04b112SScott Wood 
534fe04b112SScott Wood 	if (reason & MCSR_DCPERR_MC) {
535fe04b112SScott Wood 		printk("Data Cache Parity Error\n");
53637caf9f2SKumar Gala 
53737caf9f2SKumar Gala 		/*
53837caf9f2SKumar Gala 		 * In write shadow mode we auto-recover from the error, but it
53937caf9f2SKumar Gala 		 * may still get logged and cause a machine check.  We should
54037caf9f2SKumar Gala 		 * only treat the non-write shadow case as non-recoverable.
54137caf9f2SKumar Gala 		 */
54237caf9f2SKumar Gala 		if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS))
543fe04b112SScott Wood 			recoverable = 0;
544fe04b112SScott Wood 	}
545fe04b112SScott Wood 
546fe04b112SScott Wood 	if (reason & MCSR_L2MMU_MHIT) {
547fe04b112SScott Wood 		printk("Hit on multiple TLB entries\n");
548fe04b112SScott Wood 		recoverable = 0;
549fe04b112SScott Wood 	}
550fe04b112SScott Wood 
551fe04b112SScott Wood 	if (reason & MCSR_NMI)
552fe04b112SScott Wood 		printk("Non-maskable interrupt\n");
553fe04b112SScott Wood 
554fe04b112SScott Wood 	if (reason & MCSR_IF) {
555fe04b112SScott Wood 		printk("Instruction Fetch Error Report\n");
556fe04b112SScott Wood 		recoverable = 0;
557fe04b112SScott Wood 	}
558fe04b112SScott Wood 
559fe04b112SScott Wood 	if (reason & MCSR_LD) {
560fe04b112SScott Wood 		printk("Load Error Report\n");
561fe04b112SScott Wood 		recoverable = 0;
562fe04b112SScott Wood 	}
563fe04b112SScott Wood 
564fe04b112SScott Wood 	if (reason & MCSR_ST) {
565fe04b112SScott Wood 		printk("Store Error Report\n");
566fe04b112SScott Wood 		recoverable = 0;
567fe04b112SScott Wood 	}
568fe04b112SScott Wood 
569fe04b112SScott Wood 	if (reason & MCSR_LDG) {
570fe04b112SScott Wood 		printk("Guarded Load Error Report\n");
571fe04b112SScott Wood 		recoverable = 0;
572fe04b112SScott Wood 	}
573fe04b112SScott Wood 
574fe04b112SScott Wood 	if (reason & MCSR_TLBSYNC)
575fe04b112SScott Wood 		printk("Simultaneous tlbsync operations\n");
576fe04b112SScott Wood 
577fe04b112SScott Wood 	if (reason & MCSR_BSL2_ERR) {
578fe04b112SScott Wood 		printk("Level 2 Cache Error\n");
579fe04b112SScott Wood 		recoverable = 0;
580fe04b112SScott Wood 	}
581fe04b112SScott Wood 
582fe04b112SScott Wood 	if (reason & MCSR_MAV) {
583fe04b112SScott Wood 		u64 addr;
584fe04b112SScott Wood 
585fe04b112SScott Wood 		addr = mfspr(SPRN_MCAR);
586fe04b112SScott Wood 		addr |= (u64)mfspr(SPRN_MCARU) << 32;
587fe04b112SScott Wood 
588fe04b112SScott Wood 		printk("Machine Check %s Address: %#llx\n",
589fe04b112SScott Wood 		       reason & MCSR_MEA ? "Effective" : "Physical", addr);
590fe04b112SScott Wood 	}
591fe04b112SScott Wood 
592cce1f106SShaohui Xie silent_out:
593fe04b112SScott Wood 	mtspr(SPRN_MCSR, mcsr);
594fe04b112SScott Wood 	return mfspr(SPRN_MCSR) == 0 && recoverable;
595fe04b112SScott Wood }
596fe04b112SScott Wood 
59747c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs)
59847c0bd1aSBenjamin Herrenschmidt {
59947c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
60047c0bd1aSBenjamin Herrenschmidt 
601cce1f106SShaohui Xie 	if (reason & MCSR_BUS_RBERR) {
602cce1f106SShaohui Xie 		if (fsl_rio_mcheck_exception(regs))
603cce1f106SShaohui Xie 			return 1;
6044e0e3435SHongtao Jia 		if (fsl_pci_mcheck_exception(regs))
6054e0e3435SHongtao Jia 			return 1;
606cce1f106SShaohui Xie 	}
607cce1f106SShaohui Xie 
60814cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
60914cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
61014cf11afSPaul Mackerras 
61114cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
61214cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
61314cf11afSPaul Mackerras 	if (reason & MCSR_ICPERR)
61414cf11afSPaul Mackerras 		printk("Instruction Cache Parity Error\n");
61514cf11afSPaul Mackerras 	if (reason & MCSR_DCP_PERR)
61614cf11afSPaul Mackerras 		printk("Data Cache Push Parity Error\n");
61714cf11afSPaul Mackerras 	if (reason & MCSR_DCPERR)
61814cf11afSPaul Mackerras 		printk("Data Cache Parity Error\n");
61914cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IAERR)
62014cf11afSPaul Mackerras 		printk("Bus - Instruction Address Error\n");
62114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RAERR)
62214cf11afSPaul Mackerras 		printk("Bus - Read Address Error\n");
62314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WAERR)
62414cf11afSPaul Mackerras 		printk("Bus - Write Address Error\n");
62514cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IBERR)
62614cf11afSPaul Mackerras 		printk("Bus - Instruction Data Error\n");
62714cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RBERR)
62814cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
62914cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WBERR)
630c1528339SWladislav Wiebe 		printk("Bus - Write Data Bus Error\n");
63114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IPERR)
63214cf11afSPaul Mackerras 		printk("Bus - Instruction Parity Error\n");
63314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RPERR)
63414cf11afSPaul Mackerras 		printk("Bus - Read Parity Error\n");
63547c0bd1aSBenjamin Herrenschmidt 
63647c0bd1aSBenjamin Herrenschmidt 	return 0;
63747c0bd1aSBenjamin Herrenschmidt }
6384490c06bSKumar Gala 
6394490c06bSKumar Gala int machine_check_generic(struct pt_regs *regs)
6404490c06bSKumar Gala {
6414490c06bSKumar Gala 	return 0;
6424490c06bSKumar Gala }
64314cf11afSPaul Mackerras #elif defined(CONFIG_E200)
64447c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs)
64547c0bd1aSBenjamin Herrenschmidt {
64647c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
64747c0bd1aSBenjamin Herrenschmidt 
64814cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
64914cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
65014cf11afSPaul Mackerras 
65114cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
65214cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
65314cf11afSPaul Mackerras 	if (reason & MCSR_CP_PERR)
65414cf11afSPaul Mackerras 		printk("Cache Push Parity Error\n");
65514cf11afSPaul Mackerras 	if (reason & MCSR_CPERR)
65614cf11afSPaul Mackerras 		printk("Cache Parity Error\n");
65714cf11afSPaul Mackerras 	if (reason & MCSR_EXCP_ERR)
65814cf11afSPaul Mackerras 		printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
65914cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IRERR)
66014cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on instruction fetch\n");
66114cf11afSPaul Mackerras 	if (reason & MCSR_BUS_DRERR)
66214cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on data load\n");
66314cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WRERR)
66414cf11afSPaul Mackerras 		printk("Bus - Write Bus Error on buffered store or cache line push\n");
66547c0bd1aSBenjamin Herrenschmidt 
66647c0bd1aSBenjamin Herrenschmidt 	return 0;
66747c0bd1aSBenjamin Herrenschmidt }
66847c0bd1aSBenjamin Herrenschmidt #else
66947c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs)
67047c0bd1aSBenjamin Herrenschmidt {
67147c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
67247c0bd1aSBenjamin Herrenschmidt 
67314cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
67414cf11afSPaul Mackerras 	printk("Caused by (from SRR1=%lx): ", reason);
67514cf11afSPaul Mackerras 	switch (reason & 0x601F0000) {
67614cf11afSPaul Mackerras 	case 0x80000:
67714cf11afSPaul Mackerras 		printk("Machine check signal\n");
67814cf11afSPaul Mackerras 		break;
67914cf11afSPaul Mackerras 	case 0:		/* for 601 */
68014cf11afSPaul Mackerras 	case 0x40000:
68114cf11afSPaul Mackerras 	case 0x140000:	/* 7450 MSS error and TEA */
68214cf11afSPaul Mackerras 		printk("Transfer error ack signal\n");
68314cf11afSPaul Mackerras 		break;
68414cf11afSPaul Mackerras 	case 0x20000:
68514cf11afSPaul Mackerras 		printk("Data parity error signal\n");
68614cf11afSPaul Mackerras 		break;
68714cf11afSPaul Mackerras 	case 0x10000:
68814cf11afSPaul Mackerras 		printk("Address parity error signal\n");
68914cf11afSPaul Mackerras 		break;
69014cf11afSPaul Mackerras 	case 0x20000000:
69114cf11afSPaul Mackerras 		printk("L1 Data Cache error\n");
69214cf11afSPaul Mackerras 		break;
69314cf11afSPaul Mackerras 	case 0x40000000:
69414cf11afSPaul Mackerras 		printk("L1 Instruction Cache error\n");
69514cf11afSPaul Mackerras 		break;
69614cf11afSPaul Mackerras 	case 0x00100000:
69714cf11afSPaul Mackerras 		printk("L2 data cache parity error\n");
69814cf11afSPaul Mackerras 		break;
69914cf11afSPaul Mackerras 	default:
70014cf11afSPaul Mackerras 		printk("Unknown values in msr\n");
70114cf11afSPaul Mackerras 	}
70275918a4bSOlof Johansson 	return 0;
70375918a4bSOlof Johansson }
70447c0bd1aSBenjamin Herrenschmidt #endif /* everything else */
70575918a4bSOlof Johansson 
70675918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs)
70775918a4bSOlof Johansson {
708ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
70975918a4bSOlof Johansson 	int recover = 0;
71075918a4bSOlof Johansson 
71169111bacSChristoph Lameter 	__this_cpu_inc(irq_stat.mce_exceptions);
71289713ed1SAnton Blanchard 
71347c0bd1aSBenjamin Herrenschmidt 	/* See if any machine dependent calls. In theory, we would want
71447c0bd1aSBenjamin Herrenschmidt 	 * to call the CPU first, and call the ppc_md. one if the CPU
71547c0bd1aSBenjamin Herrenschmidt 	 * one returns a positive number. However there is existing code
71647c0bd1aSBenjamin Herrenschmidt 	 * that assumes the board gets a first chance, so let's keep it
71747c0bd1aSBenjamin Herrenschmidt 	 * that way for now and fix things later. --BenH.
71847c0bd1aSBenjamin Herrenschmidt 	 */
71975918a4bSOlof Johansson 	if (ppc_md.machine_check_exception)
72075918a4bSOlof Johansson 		recover = ppc_md.machine_check_exception(regs);
72147c0bd1aSBenjamin Herrenschmidt 	else if (cur_cpu_spec->machine_check)
72247c0bd1aSBenjamin Herrenschmidt 		recover = cur_cpu_spec->machine_check(regs);
72375918a4bSOlof Johansson 
72447c0bd1aSBenjamin Herrenschmidt 	if (recover > 0)
725ba12eedeSLi Zhong 		goto bail;
72675918a4bSOlof Johansson 
72775918a4bSOlof Johansson #if defined(CONFIG_8xx) && defined(CONFIG_PCI)
72847c0bd1aSBenjamin Herrenschmidt 	/* the qspan pci read routines can cause machine checks -- Cort
72947c0bd1aSBenjamin Herrenschmidt 	 *
73047c0bd1aSBenjamin Herrenschmidt 	 * yuck !!! that totally needs to go away ! There are better ways
73147c0bd1aSBenjamin Herrenschmidt 	 * to deal with that than having a wart in the mcheck handler.
73247c0bd1aSBenjamin Herrenschmidt 	 * -- BenH
73347c0bd1aSBenjamin Herrenschmidt 	 */
73475918a4bSOlof Johansson 	bad_page_fault(regs, regs->dar, SIGBUS);
735ba12eedeSLi Zhong 	goto bail;
73675918a4bSOlof Johansson #endif
73775918a4bSOlof Johansson 
738a443506bSAnton Blanchard 	if (debugger_fault_handler(regs))
739ba12eedeSLi Zhong 		goto bail;
74075918a4bSOlof Johansson 
74175918a4bSOlof Johansson 	if (check_io_access(regs))
742ba12eedeSLi Zhong 		goto bail;
74375918a4bSOlof Johansson 
7448dad3f92SPaul Mackerras 	die("Machine check", regs, SIGBUS);
74514cf11afSPaul Mackerras 
74614cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
74714cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
74814cf11afSPaul Mackerras 		panic("Unrecoverable Machine check");
749ba12eedeSLi Zhong 
750ba12eedeSLi Zhong bail:
751ba12eedeSLi Zhong 	exception_exit(prev_state);
75214cf11afSPaul Mackerras }
75314cf11afSPaul Mackerras 
75414cf11afSPaul Mackerras void SMIException(struct pt_regs *regs)
75514cf11afSPaul Mackerras {
75614cf11afSPaul Mackerras 	die("System Management Interrupt", regs, SIGABRT);
75714cf11afSPaul Mackerras }
75814cf11afSPaul Mackerras 
7590869b6fdSMahesh Salgaonkar void handle_hmi_exception(struct pt_regs *regs)
7600869b6fdSMahesh Salgaonkar {
7610869b6fdSMahesh Salgaonkar 	struct pt_regs *old_regs;
7620869b6fdSMahesh Salgaonkar 
7630869b6fdSMahesh Salgaonkar 	old_regs = set_irq_regs(regs);
7640869b6fdSMahesh Salgaonkar 	irq_enter();
7650869b6fdSMahesh Salgaonkar 
7660869b6fdSMahesh Salgaonkar 	if (ppc_md.handle_hmi_exception)
7670869b6fdSMahesh Salgaonkar 		ppc_md.handle_hmi_exception(regs);
7680869b6fdSMahesh Salgaonkar 
7690869b6fdSMahesh Salgaonkar 	irq_exit();
7700869b6fdSMahesh Salgaonkar 	set_irq_regs(old_regs);
7710869b6fdSMahesh Salgaonkar }
7720869b6fdSMahesh Salgaonkar 
773dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs)
77414cf11afSPaul Mackerras {
775ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
776ba12eedeSLi Zhong 
77714cf11afSPaul Mackerras 	printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
77814cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap);
77914cf11afSPaul Mackerras 
78014cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
781ba12eedeSLi Zhong 
782ba12eedeSLi Zhong 	exception_exit(prev_state);
78314cf11afSPaul Mackerras }
78414cf11afSPaul Mackerras 
785dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs)
78614cf11afSPaul Mackerras {
787ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
788ba12eedeSLi Zhong 
78914cf11afSPaul Mackerras 	if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
79014cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
791ba12eedeSLi Zhong 		goto bail;
79214cf11afSPaul Mackerras 	if (debugger_iabr_match(regs))
793ba12eedeSLi Zhong 		goto bail;
79414cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
795ba12eedeSLi Zhong 
796ba12eedeSLi Zhong bail:
797ba12eedeSLi Zhong 	exception_exit(prev_state);
79814cf11afSPaul Mackerras }
79914cf11afSPaul Mackerras 
80014cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs)
80114cf11afSPaul Mackerras {
80214cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
80314cf11afSPaul Mackerras }
80414cf11afSPaul Mackerras 
8058dad3f92SPaul Mackerras void __kprobes single_step_exception(struct pt_regs *regs)
80614cf11afSPaul Mackerras {
807ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
808ba12eedeSLi Zhong 
8092538c2d0SK.Prasad 	clear_single_step(regs);
81014cf11afSPaul Mackerras 
81114cf11afSPaul Mackerras 	if (notify_die(DIE_SSTEP, "single_step", regs, 5,
81214cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
813ba12eedeSLi Zhong 		goto bail;
81414cf11afSPaul Mackerras 	if (debugger_sstep(regs))
815ba12eedeSLi Zhong 		goto bail;
81614cf11afSPaul Mackerras 
81714cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
818ba12eedeSLi Zhong 
819ba12eedeSLi Zhong bail:
820ba12eedeSLi Zhong 	exception_exit(prev_state);
82114cf11afSPaul Mackerras }
82214cf11afSPaul Mackerras 
82314cf11afSPaul Mackerras /*
82414cf11afSPaul Mackerras  * After we have successfully emulated an instruction, we have to
82514cf11afSPaul Mackerras  * check if the instruction was being single-stepped, and if so,
82614cf11afSPaul Mackerras  * pretend we got a single-step exception.  This was pointed out
82714cf11afSPaul Mackerras  * by Kumar Gala.  -- paulus
82814cf11afSPaul Mackerras  */
8298dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs)
83014cf11afSPaul Mackerras {
8312538c2d0SK.Prasad 	if (single_stepping(regs))
8322538c2d0SK.Prasad 		single_step_exception(regs);
83314cf11afSPaul Mackerras }
83414cf11afSPaul Mackerras 
8355fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr)
836dc1c1ca3SStephen Rothwell {
8375fad293bSKumar Gala 	int ret = 0;
838dc1c1ca3SStephen Rothwell 
839dc1c1ca3SStephen Rothwell 	/* Invalid operation */
840dc1c1ca3SStephen Rothwell 	if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
8415fad293bSKumar Gala 		ret = FPE_FLTINV;
842dc1c1ca3SStephen Rothwell 
843dc1c1ca3SStephen Rothwell 	/* Overflow */
844dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
8455fad293bSKumar Gala 		ret = FPE_FLTOVF;
846dc1c1ca3SStephen Rothwell 
847dc1c1ca3SStephen Rothwell 	/* Underflow */
848dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
8495fad293bSKumar Gala 		ret = FPE_FLTUND;
850dc1c1ca3SStephen Rothwell 
851dc1c1ca3SStephen Rothwell 	/* Divide by zero */
852dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
8535fad293bSKumar Gala 		ret = FPE_FLTDIV;
854dc1c1ca3SStephen Rothwell 
855dc1c1ca3SStephen Rothwell 	/* Inexact result */
856dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
8575fad293bSKumar Gala 		ret = FPE_FLTRES;
8585fad293bSKumar Gala 
8595fad293bSKumar Gala 	return ret;
8605fad293bSKumar Gala }
8615fad293bSKumar Gala 
8625fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs)
8635fad293bSKumar Gala {
8645fad293bSKumar Gala 	int code = 0;
8655fad293bSKumar Gala 
8665fad293bSKumar Gala 	flush_fp_to_thread(current);
8675fad293bSKumar Gala 
868de79f7b9SPaul Mackerras 	code = __parse_fpscr(current->thread.fp_state.fpscr);
869dc1c1ca3SStephen Rothwell 
870dc1c1ca3SStephen Rothwell 	_exception(SIGFPE, regs, code, regs->nip);
871dc1c1ca3SStephen Rothwell }
872dc1c1ca3SStephen Rothwell 
873dc1c1ca3SStephen Rothwell /*
874dc1c1ca3SStephen Rothwell  * Illegal instruction emulation support.  Originally written to
87514cf11afSPaul Mackerras  * provide the PVR to user applications using the mfspr rd, PVR.
87614cf11afSPaul Mackerras  * Return non-zero if we can't emulate, or -EFAULT if the associated
87714cf11afSPaul Mackerras  * memory access caused an access fault.  Return zero on success.
87814cf11afSPaul Mackerras  *
87914cf11afSPaul Mackerras  * There are a couple of ways to do this, either "decode" the instruction
88014cf11afSPaul Mackerras  * or directly match lots of bits.  In this case, matching lots of
88114cf11afSPaul Mackerras  * bits is faster and easier.
88286417780SPaul Mackerras  *
88314cf11afSPaul Mackerras  */
88414cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword)
88514cf11afSPaul Mackerras {
88614cf11afSPaul Mackerras 	u8 rT = (instword >> 21) & 0x1f;
88714cf11afSPaul Mackerras 	u8 rA = (instword >> 16) & 0x1f;
88814cf11afSPaul Mackerras 	u8 NB_RB = (instword >> 11) & 0x1f;
88914cf11afSPaul Mackerras 	u32 num_bytes;
89014cf11afSPaul Mackerras 	unsigned long EA;
89114cf11afSPaul Mackerras 	int pos = 0;
89214cf11afSPaul Mackerras 
89314cf11afSPaul Mackerras 	/* Early out if we are an invalid form of lswx */
89416c57b36SKumar Gala 	if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
89514cf11afSPaul Mackerras 		if ((rT == rA) || (rT == NB_RB))
89614cf11afSPaul Mackerras 			return -EINVAL;
89714cf11afSPaul Mackerras 
89814cf11afSPaul Mackerras 	EA = (rA == 0) ? 0 : regs->gpr[rA];
89914cf11afSPaul Mackerras 
90016c57b36SKumar Gala 	switch (instword & PPC_INST_STRING_MASK) {
90116c57b36SKumar Gala 		case PPC_INST_LSWX:
90216c57b36SKumar Gala 		case PPC_INST_STSWX:
90314cf11afSPaul Mackerras 			EA += NB_RB;
90414cf11afSPaul Mackerras 			num_bytes = regs->xer & 0x7f;
90514cf11afSPaul Mackerras 			break;
90616c57b36SKumar Gala 		case PPC_INST_LSWI:
90716c57b36SKumar Gala 		case PPC_INST_STSWI:
90814cf11afSPaul Mackerras 			num_bytes = (NB_RB == 0) ? 32 : NB_RB;
90914cf11afSPaul Mackerras 			break;
91014cf11afSPaul Mackerras 		default:
91114cf11afSPaul Mackerras 			return -EINVAL;
91214cf11afSPaul Mackerras 	}
91314cf11afSPaul Mackerras 
91414cf11afSPaul Mackerras 	while (num_bytes != 0)
91514cf11afSPaul Mackerras 	{
91614cf11afSPaul Mackerras 		u8 val;
91714cf11afSPaul Mackerras 		u32 shift = 8 * (3 - (pos & 0x3));
91814cf11afSPaul Mackerras 
91980aa0fb4SJames Yang 		/* if process is 32-bit, clear upper 32 bits of EA */
92080aa0fb4SJames Yang 		if ((regs->msr & MSR_64BIT) == 0)
92180aa0fb4SJames Yang 			EA &= 0xFFFFFFFF;
92280aa0fb4SJames Yang 
92316c57b36SKumar Gala 		switch ((instword & PPC_INST_STRING_MASK)) {
92416c57b36SKumar Gala 			case PPC_INST_LSWX:
92516c57b36SKumar Gala 			case PPC_INST_LSWI:
92614cf11afSPaul Mackerras 				if (get_user(val, (u8 __user *)EA))
92714cf11afSPaul Mackerras 					return -EFAULT;
92814cf11afSPaul Mackerras 				/* first time updating this reg,
92914cf11afSPaul Mackerras 				 * zero it out */
93014cf11afSPaul Mackerras 				if (pos == 0)
93114cf11afSPaul Mackerras 					regs->gpr[rT] = 0;
93214cf11afSPaul Mackerras 				regs->gpr[rT] |= val << shift;
93314cf11afSPaul Mackerras 				break;
93416c57b36SKumar Gala 			case PPC_INST_STSWI:
93516c57b36SKumar Gala 			case PPC_INST_STSWX:
93614cf11afSPaul Mackerras 				val = regs->gpr[rT] >> shift;
93714cf11afSPaul Mackerras 				if (put_user(val, (u8 __user *)EA))
93814cf11afSPaul Mackerras 					return -EFAULT;
93914cf11afSPaul Mackerras 				break;
94014cf11afSPaul Mackerras 		}
94114cf11afSPaul Mackerras 		/* move EA to next address */
94214cf11afSPaul Mackerras 		EA += 1;
94314cf11afSPaul Mackerras 		num_bytes--;
94414cf11afSPaul Mackerras 
94514cf11afSPaul Mackerras 		/* manage our position within the register */
94614cf11afSPaul Mackerras 		if (++pos == 4) {
94714cf11afSPaul Mackerras 			pos = 0;
94814cf11afSPaul Mackerras 			if (++rT == 32)
94914cf11afSPaul Mackerras 				rT = 0;
95014cf11afSPaul Mackerras 		}
95114cf11afSPaul Mackerras 	}
95214cf11afSPaul Mackerras 
95314cf11afSPaul Mackerras 	return 0;
95414cf11afSPaul Mackerras }
95514cf11afSPaul Mackerras 
956c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
957c3412dcbSWill Schmidt {
958c3412dcbSWill Schmidt 	u32 ra,rs;
959c3412dcbSWill Schmidt 	unsigned long tmp;
960c3412dcbSWill Schmidt 
961c3412dcbSWill Schmidt 	ra = (instword >> 16) & 0x1f;
962c3412dcbSWill Schmidt 	rs = (instword >> 21) & 0x1f;
963c3412dcbSWill Schmidt 
964c3412dcbSWill Schmidt 	tmp = regs->gpr[rs];
965c3412dcbSWill Schmidt 	tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
966c3412dcbSWill Schmidt 	tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
967c3412dcbSWill Schmidt 	tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
968c3412dcbSWill Schmidt 	regs->gpr[ra] = tmp;
969c3412dcbSWill Schmidt 
970c3412dcbSWill Schmidt 	return 0;
971c3412dcbSWill Schmidt }
972c3412dcbSWill Schmidt 
973c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword)
974c1469f13SKumar Gala {
975c1469f13SKumar Gala 	u8 rT = (instword >> 21) & 0x1f;
976c1469f13SKumar Gala 	u8 rA = (instword >> 16) & 0x1f;
977c1469f13SKumar Gala 	u8 rB = (instword >> 11) & 0x1f;
978c1469f13SKumar Gala 	u8 BC = (instword >> 6) & 0x1f;
979c1469f13SKumar Gala 	u8 bit;
980c1469f13SKumar Gala 	unsigned long tmp;
981c1469f13SKumar Gala 
982c1469f13SKumar Gala 	tmp = (rA == 0) ? 0 : regs->gpr[rA];
983c1469f13SKumar Gala 	bit = (regs->ccr >> (31 - BC)) & 0x1;
984c1469f13SKumar Gala 
985c1469f13SKumar Gala 	regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
986c1469f13SKumar Gala 
987c1469f13SKumar Gala 	return 0;
988c1469f13SKumar Gala }
989c1469f13SKumar Gala 
9906ce6c629SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
9916ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int cause)
9926ce6c629SMichael Neuling {
9936ce6c629SMichael Neuling         /* If we're emulating a load/store in an active transaction, we cannot
9946ce6c629SMichael Neuling          * emulate it as the kernel operates in transaction suspended context.
9956ce6c629SMichael Neuling          * We need to abort the transaction.  This creates a persistent TM
9966ce6c629SMichael Neuling          * abort so tell the user what caused it with a new code.
9976ce6c629SMichael Neuling 	 */
9986ce6c629SMichael Neuling 	if (MSR_TM_TRANSACTIONAL(regs->msr)) {
9996ce6c629SMichael Neuling 		tm_enable();
10006ce6c629SMichael Neuling 		tm_abort(cause);
10016ce6c629SMichael Neuling 		return true;
10026ce6c629SMichael Neuling 	}
10036ce6c629SMichael Neuling 	return false;
10046ce6c629SMichael Neuling }
10056ce6c629SMichael Neuling #else
10066ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int reason)
10076ce6c629SMichael Neuling {
10086ce6c629SMichael Neuling 	return false;
10096ce6c629SMichael Neuling }
10106ce6c629SMichael Neuling #endif
10116ce6c629SMichael Neuling 
101214cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs)
101314cf11afSPaul Mackerras {
101414cf11afSPaul Mackerras 	u32 instword;
101514cf11afSPaul Mackerras 	u32 rd;
101614cf11afSPaul Mackerras 
10174288e343SAnton Blanchard 	if (!user_mode(regs))
101814cf11afSPaul Mackerras 		return -EINVAL;
101914cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
102014cf11afSPaul Mackerras 
102114cf11afSPaul Mackerras 	if (get_user(instword, (u32 __user *)(regs->nip)))
102214cf11afSPaul Mackerras 		return -EFAULT;
102314cf11afSPaul Mackerras 
102414cf11afSPaul Mackerras 	/* Emulate the mfspr rD, PVR. */
102516c57b36SKumar Gala 	if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
1026eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mfpvr, regs);
102714cf11afSPaul Mackerras 		rd = (instword >> 21) & 0x1f;
102814cf11afSPaul Mackerras 		regs->gpr[rd] = mfspr(SPRN_PVR);
102914cf11afSPaul Mackerras 		return 0;
103014cf11afSPaul Mackerras 	}
103114cf11afSPaul Mackerras 
103214cf11afSPaul Mackerras 	/* Emulating the dcba insn is just a no-op.  */
103380947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
1034eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(dcba, regs);
103514cf11afSPaul Mackerras 		return 0;
103680947e7cSGeert Uytterhoeven 	}
103714cf11afSPaul Mackerras 
103814cf11afSPaul Mackerras 	/* Emulate the mcrxr insn.  */
103916c57b36SKumar Gala 	if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
104086417780SPaul Mackerras 		int shift = (instword >> 21) & 0x1c;
104114cf11afSPaul Mackerras 		unsigned long msk = 0xf0000000UL >> shift;
104214cf11afSPaul Mackerras 
1043eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mcrxr, regs);
104414cf11afSPaul Mackerras 		regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
104514cf11afSPaul Mackerras 		regs->xer &= ~0xf0000000UL;
104614cf11afSPaul Mackerras 		return 0;
104714cf11afSPaul Mackerras 	}
104814cf11afSPaul Mackerras 
104914cf11afSPaul Mackerras 	/* Emulate load/store string insn. */
105080947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
10516ce6c629SMichael Neuling 		if (tm_abort_check(regs,
10526ce6c629SMichael Neuling 				   TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
10536ce6c629SMichael Neuling 			return -EINVAL;
1054eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(string, regs);
105514cf11afSPaul Mackerras 		return emulate_string_inst(regs, instword);
105680947e7cSGeert Uytterhoeven 	}
105714cf11afSPaul Mackerras 
1058c3412dcbSWill Schmidt 	/* Emulate the popcntb (Population Count Bytes) instruction. */
105916c57b36SKumar Gala 	if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
1060eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(popcntb, regs);
1061c3412dcbSWill Schmidt 		return emulate_popcntb_inst(regs, instword);
1062c3412dcbSWill Schmidt 	}
1063c3412dcbSWill Schmidt 
1064c1469f13SKumar Gala 	/* Emulate isel (Integer Select) instruction */
106516c57b36SKumar Gala 	if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
1066eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(isel, regs);
1067c1469f13SKumar Gala 		return emulate_isel(regs, instword);
1068c1469f13SKumar Gala 	}
1069c1469f13SKumar Gala 
10709863c28aSJames Yang 	/* Emulate sync instruction variants */
10719863c28aSJames Yang 	if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) {
10729863c28aSJames Yang 		PPC_WARN_EMULATED(sync, regs);
10739863c28aSJames Yang 		asm volatile("sync");
10749863c28aSJames Yang 		return 0;
10759863c28aSJames Yang 	}
10769863c28aSJames Yang 
1077efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
1078efcac658SAlexey Kardashevskiy 	/* Emulate the mfspr rD, DSCR. */
107973d2fb75SAnton Blanchard 	if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) ==
108073d2fb75SAnton Blanchard 		PPC_INST_MFSPR_DSCR_USER) ||
108173d2fb75SAnton Blanchard 	     ((instword & PPC_INST_MFSPR_DSCR_MASK) ==
108273d2fb75SAnton Blanchard 		PPC_INST_MFSPR_DSCR)) &&
1083efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
1084efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mfdscr, regs);
1085efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
1086efcac658SAlexey Kardashevskiy 		regs->gpr[rd] = mfspr(SPRN_DSCR);
1087efcac658SAlexey Kardashevskiy 		return 0;
1088efcac658SAlexey Kardashevskiy 	}
1089efcac658SAlexey Kardashevskiy 	/* Emulate the mtspr DSCR, rD. */
109073d2fb75SAnton Blanchard 	if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) ==
109173d2fb75SAnton Blanchard 		PPC_INST_MTSPR_DSCR_USER) ||
109273d2fb75SAnton Blanchard 	     ((instword & PPC_INST_MTSPR_DSCR_MASK) ==
109373d2fb75SAnton Blanchard 		PPC_INST_MTSPR_DSCR)) &&
1094efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
1095efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mtdscr, regs);
1096efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
109700ca0de0SAnton Blanchard 		current->thread.dscr = regs->gpr[rd];
1098efcac658SAlexey Kardashevskiy 		current->thread.dscr_inherit = 1;
109900ca0de0SAnton Blanchard 		mtspr(SPRN_DSCR, current->thread.dscr);
1100efcac658SAlexey Kardashevskiy 		return 0;
1101efcac658SAlexey Kardashevskiy 	}
1102efcac658SAlexey Kardashevskiy #endif
1103efcac658SAlexey Kardashevskiy 
110414cf11afSPaul Mackerras 	return -EINVAL;
110514cf11afSPaul Mackerras }
110614cf11afSPaul Mackerras 
110773c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr)
110814cf11afSPaul Mackerras {
110973c9ceabSJeremy Fitzhardinge 	return is_kernel_addr(addr);
111014cf11afSPaul Mackerras }
111114cf11afSPaul Mackerras 
11123a3b5aa6SKevin Hao #ifdef CONFIG_MATH_EMULATION
11133a3b5aa6SKevin Hao static int emulate_math(struct pt_regs *regs)
11143a3b5aa6SKevin Hao {
11153a3b5aa6SKevin Hao 	int ret;
11163a3b5aa6SKevin Hao 	extern int do_mathemu(struct pt_regs *regs);
11173a3b5aa6SKevin Hao 
11183a3b5aa6SKevin Hao 	ret = do_mathemu(regs);
11193a3b5aa6SKevin Hao 	if (ret >= 0)
11203a3b5aa6SKevin Hao 		PPC_WARN_EMULATED(math, regs);
11213a3b5aa6SKevin Hao 
11223a3b5aa6SKevin Hao 	switch (ret) {
11233a3b5aa6SKevin Hao 	case 0:
11243a3b5aa6SKevin Hao 		emulate_single_step(regs);
11253a3b5aa6SKevin Hao 		return 0;
11263a3b5aa6SKevin Hao 	case 1: {
11273a3b5aa6SKevin Hao 			int code = 0;
1128de79f7b9SPaul Mackerras 			code = __parse_fpscr(current->thread.fp_state.fpscr);
11293a3b5aa6SKevin Hao 			_exception(SIGFPE, regs, code, regs->nip);
11303a3b5aa6SKevin Hao 			return 0;
11313a3b5aa6SKevin Hao 		}
11323a3b5aa6SKevin Hao 	case -EFAULT:
11333a3b5aa6SKevin Hao 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
11343a3b5aa6SKevin Hao 		return 0;
11353a3b5aa6SKevin Hao 	}
11363a3b5aa6SKevin Hao 
11373a3b5aa6SKevin Hao 	return -1;
11383a3b5aa6SKevin Hao }
11393a3b5aa6SKevin Hao #else
11403a3b5aa6SKevin Hao static inline int emulate_math(struct pt_regs *regs) { return -1; }
11413a3b5aa6SKevin Hao #endif
11423a3b5aa6SKevin Hao 
11438dad3f92SPaul Mackerras void __kprobes program_check_exception(struct pt_regs *regs)
114414cf11afSPaul Mackerras {
1145ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
114614cf11afSPaul Mackerras 	unsigned int reason = get_reason(regs);
114714cf11afSPaul Mackerras 
1148aa42c69cSKim Phillips 	/* We can now get here via a FP Unavailable exception if the core
114904903a30SKumar Gala 	 * has no FPU, in that case the reason flags will be 0 */
115014cf11afSPaul Mackerras 
115114cf11afSPaul Mackerras 	if (reason & REASON_FP) {
115214cf11afSPaul Mackerras 		/* IEEE FP exception */
1153dc1c1ca3SStephen Rothwell 		parse_fpe(regs);
1154ba12eedeSLi Zhong 		goto bail;
11558dad3f92SPaul Mackerras 	}
11568dad3f92SPaul Mackerras 	if (reason & REASON_TRAP) {
1157a4c3f909SBalbir Singh 		unsigned long bugaddr;
1158ba797b28SJason Wessel 		/* Debugger is first in line to stop recursive faults in
1159ba797b28SJason Wessel 		 * rcu_lock, notify_die, or atomic_notifier_call_chain */
1160ba797b28SJason Wessel 		if (debugger_bpt(regs))
1161ba12eedeSLi Zhong 			goto bail;
1162ba797b28SJason Wessel 
116314cf11afSPaul Mackerras 		/* trap exception */
1164dc1c1ca3SStephen Rothwell 		if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
1165dc1c1ca3SStephen Rothwell 				== NOTIFY_STOP)
1166ba12eedeSLi Zhong 			goto bail;
116773c9ceabSJeremy Fitzhardinge 
1168a4c3f909SBalbir Singh 		bugaddr = regs->nip;
1169a4c3f909SBalbir Singh 		/*
1170a4c3f909SBalbir Singh 		 * Fixup bugaddr for BUG_ON() in real mode
1171a4c3f909SBalbir Singh 		 */
1172a4c3f909SBalbir Singh 		if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR))
1173a4c3f909SBalbir Singh 			bugaddr += PAGE_OFFSET;
1174a4c3f909SBalbir Singh 
117573c9ceabSJeremy Fitzhardinge 		if (!(regs->msr & MSR_PR) &&  /* not user-mode */
1176a4c3f909SBalbir Singh 		    report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) {
117714cf11afSPaul Mackerras 			regs->nip += 4;
1178ba12eedeSLi Zhong 			goto bail;
117914cf11afSPaul Mackerras 		}
11808dad3f92SPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
1181ba12eedeSLi Zhong 		goto bail;
11828dad3f92SPaul Mackerras 	}
1183bc2a9408SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1184bc2a9408SMichael Neuling 	if (reason & REASON_TM) {
1185bc2a9408SMichael Neuling 		/* This is a TM "Bad Thing Exception" program check.
1186bc2a9408SMichael Neuling 		 * This occurs when:
1187bc2a9408SMichael Neuling 		 * -  An rfid/hrfid/mtmsrd attempts to cause an illegal
1188bc2a9408SMichael Neuling 		 *    transition in TM states.
1189bc2a9408SMichael Neuling 		 * -  A trechkpt is attempted when transactional.
1190bc2a9408SMichael Neuling 		 * -  A treclaim is attempted when non transactional.
1191bc2a9408SMichael Neuling 		 * -  A tend is illegally attempted.
1192bc2a9408SMichael Neuling 		 * -  writing a TM SPR when transactional.
1193bc2a9408SMichael Neuling 		 */
1194bc2a9408SMichael Neuling 		if (!user_mode(regs) &&
1195bc2a9408SMichael Neuling 		    report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
1196bc2a9408SMichael Neuling 			regs->nip += 4;
1197ba12eedeSLi Zhong 			goto bail;
1198bc2a9408SMichael Neuling 		}
1199bc2a9408SMichael Neuling 		/* If usermode caused this, it's done something illegal and
1200bc2a9408SMichael Neuling 		 * gets a SIGILL slap on the wrist.  We call it an illegal
1201bc2a9408SMichael Neuling 		 * operand to distinguish from the instruction just being bad
1202bc2a9408SMichael Neuling 		 * (e.g. executing a 'tend' on a CPU without TM!); it's an
1203bc2a9408SMichael Neuling 		 * illegal /placement/ of a valid instruction.
1204bc2a9408SMichael Neuling 		 */
1205bc2a9408SMichael Neuling 		if (user_mode(regs)) {
1206bc2a9408SMichael Neuling 			_exception(SIGILL, regs, ILL_ILLOPN, regs->nip);
1207ba12eedeSLi Zhong 			goto bail;
1208bc2a9408SMichael Neuling 		} else {
1209bc2a9408SMichael Neuling 			printk(KERN_EMERG "Unexpected TM Bad Thing exception "
1210bc2a9408SMichael Neuling 			       "at %lx (msr 0x%x)\n", regs->nip, reason);
1211bc2a9408SMichael Neuling 			die("Unrecoverable exception", regs, SIGABRT);
1212bc2a9408SMichael Neuling 		}
1213bc2a9408SMichael Neuling 	}
1214bc2a9408SMichael Neuling #endif
12158dad3f92SPaul Mackerras 
1216b3f6a459SMichael Ellerman 	/*
1217b3f6a459SMichael Ellerman 	 * If we took the program check in the kernel skip down to sending a
1218b3f6a459SMichael Ellerman 	 * SIGILL. The subsequent cases all relate to emulating instructions
1219b3f6a459SMichael Ellerman 	 * which we should only do for userspace. We also do not want to enable
1220b3f6a459SMichael Ellerman 	 * interrupts for kernel faults because that might lead to further
1221b3f6a459SMichael Ellerman 	 * faults, and loose the context of the original exception.
1222b3f6a459SMichael Ellerman 	 */
1223b3f6a459SMichael Ellerman 	if (!user_mode(regs))
1224b3f6a459SMichael Ellerman 		goto sigill;
1225b3f6a459SMichael Ellerman 
1226a3512b2dSBenjamin Herrenschmidt 	/* We restore the interrupt state now */
1227a3512b2dSBenjamin Herrenschmidt 	if (!arch_irq_disabled_regs(regs))
1228cd8a5673SPaul Mackerras 		local_irq_enable();
1229cd8a5673SPaul Mackerras 
123004903a30SKumar Gala 	/* (reason & REASON_ILLEGAL) would be the obvious thing here,
123104903a30SKumar Gala 	 * but there seems to be a hardware bug on the 405GP (RevD)
123204903a30SKumar Gala 	 * that means ESR is sometimes set incorrectly - either to
123304903a30SKumar Gala 	 * ESR_DST (!?) or 0.  In the process of chasing this with the
123404903a30SKumar Gala 	 * hardware people - not sure if it can happen on any illegal
123504903a30SKumar Gala 	 * instruction or only on FP instructions, whether there is a
12364e63f8edSBenjamin Herrenschmidt 	 * pattern to occurrences etc. -dgibson 31/Mar/2003
12374e63f8edSBenjamin Herrenschmidt 	 */
12383a3b5aa6SKevin Hao 	if (!emulate_math(regs))
1239ba12eedeSLi Zhong 		goto bail;
124004903a30SKumar Gala 
12418dad3f92SPaul Mackerras 	/* Try to emulate it if we should. */
12428dad3f92SPaul Mackerras 	if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
124314cf11afSPaul Mackerras 		switch (emulate_instruction(regs)) {
124414cf11afSPaul Mackerras 		case 0:
124514cf11afSPaul Mackerras 			regs->nip += 4;
124614cf11afSPaul Mackerras 			emulate_single_step(regs);
1247ba12eedeSLi Zhong 			goto bail;
124814cf11afSPaul Mackerras 		case -EFAULT:
124914cf11afSPaul Mackerras 			_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1250ba12eedeSLi Zhong 			goto bail;
12518dad3f92SPaul Mackerras 		}
12528dad3f92SPaul Mackerras 	}
12538dad3f92SPaul Mackerras 
1254b3f6a459SMichael Ellerman sigill:
125514cf11afSPaul Mackerras 	if (reason & REASON_PRIVILEGED)
125614cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
125714cf11afSPaul Mackerras 	else
125814cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1259ba12eedeSLi Zhong 
1260ba12eedeSLi Zhong bail:
1261ba12eedeSLi Zhong 	exception_exit(prev_state);
126214cf11afSPaul Mackerras }
126314cf11afSPaul Mackerras 
1264bf593907SPaul Mackerras /*
1265bf593907SPaul Mackerras  * This occurs when running in hypervisor mode on POWER6 or later
1266bf593907SPaul Mackerras  * and an illegal instruction is encountered.
1267bf593907SPaul Mackerras  */
1268bf593907SPaul Mackerras void __kprobes emulation_assist_interrupt(struct pt_regs *regs)
1269bf593907SPaul Mackerras {
1270bf593907SPaul Mackerras 	regs->msr |= REASON_ILLEGAL;
1271bf593907SPaul Mackerras 	program_check_exception(regs);
1272bf593907SPaul Mackerras }
1273bf593907SPaul Mackerras 
1274dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs)
127514cf11afSPaul Mackerras {
1276ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
12774393c4f6SBenjamin Herrenschmidt 	int sig, code, fixed = 0;
127814cf11afSPaul Mackerras 
1279a3512b2dSBenjamin Herrenschmidt 	/* We restore the interrupt state now */
1280a3512b2dSBenjamin Herrenschmidt 	if (!arch_irq_disabled_regs(regs))
1281a3512b2dSBenjamin Herrenschmidt 		local_irq_enable();
1282a3512b2dSBenjamin Herrenschmidt 
12836ce6c629SMichael Neuling 	if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT))
12846ce6c629SMichael Neuling 		goto bail;
12856ce6c629SMichael Neuling 
1286e9370ae1SPaul Mackerras 	/* we don't implement logging of alignment exceptions */
1287e9370ae1SPaul Mackerras 	if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
128814cf11afSPaul Mackerras 		fixed = fix_alignment(regs);
128914cf11afSPaul Mackerras 
129014cf11afSPaul Mackerras 	if (fixed == 1) {
129114cf11afSPaul Mackerras 		regs->nip += 4;	/* skip over emulated instruction */
129214cf11afSPaul Mackerras 		emulate_single_step(regs);
1293ba12eedeSLi Zhong 		goto bail;
129414cf11afSPaul Mackerras 	}
129514cf11afSPaul Mackerras 
129614cf11afSPaul Mackerras 	/* Operand address was bad */
129714cf11afSPaul Mackerras 	if (fixed == -EFAULT) {
12984393c4f6SBenjamin Herrenschmidt 		sig = SIGSEGV;
12994393c4f6SBenjamin Herrenschmidt 		code = SEGV_ACCERR;
13004393c4f6SBenjamin Herrenschmidt 	} else {
13014393c4f6SBenjamin Herrenschmidt 		sig = SIGBUS;
13024393c4f6SBenjamin Herrenschmidt 		code = BUS_ADRALN;
130314cf11afSPaul Mackerras 	}
13044393c4f6SBenjamin Herrenschmidt 	if (user_mode(regs))
13054393c4f6SBenjamin Herrenschmidt 		_exception(sig, regs, code, regs->dar);
13064393c4f6SBenjamin Herrenschmidt 	else
13074393c4f6SBenjamin Herrenschmidt 		bad_page_fault(regs, regs->dar, sig);
1308ba12eedeSLi Zhong 
1309ba12eedeSLi Zhong bail:
1310ba12eedeSLi Zhong 	exception_exit(prev_state);
131114cf11afSPaul Mackerras }
131214cf11afSPaul Mackerras 
131314cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs)
131414cf11afSPaul Mackerras {
131514cf11afSPaul Mackerras 	printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
131614cf11afSPaul Mackerras 	       current, regs->gpr[1]);
131714cf11afSPaul Mackerras 	debugger(regs);
131814cf11afSPaul Mackerras 	show_regs(regs);
131914cf11afSPaul Mackerras 	panic("kernel stack overflow");
132014cf11afSPaul Mackerras }
132114cf11afSPaul Mackerras 
132214cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs)
132314cf11afSPaul Mackerras {
132414cf11afSPaul Mackerras 	printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
132514cf11afSPaul Mackerras 	       regs->nip, regs->msr);
132614cf11afSPaul Mackerras 	debugger(regs);
132714cf11afSPaul Mackerras 	die("nonrecoverable exception", regs, SIGKILL);
132814cf11afSPaul Mackerras }
132914cf11afSPaul Mackerras 
1330dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs)
1331dc1c1ca3SStephen Rothwell {
1332ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1333ba12eedeSLi Zhong 
1334dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
1335dc1c1ca3SStephen Rothwell 			  "%lx at %lx\n", regs->trap, regs->nip);
1336dc1c1ca3SStephen Rothwell 	die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
1337ba12eedeSLi Zhong 
1338ba12eedeSLi Zhong 	exception_exit(prev_state);
1339dc1c1ca3SStephen Rothwell }
1340dc1c1ca3SStephen Rothwell 
1341dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs)
1342dc1c1ca3SStephen Rothwell {
1343ba12eedeSLi Zhong 	enum ctx_state prev_state = exception_enter();
1344ba12eedeSLi Zhong 
1345dc1c1ca3SStephen Rothwell 	if (user_mode(regs)) {
1346dc1c1ca3SStephen Rothwell 		/* A user program has executed an altivec instruction,
1347dc1c1ca3SStephen Rothwell 		   but this kernel doesn't support altivec. */
1348dc1c1ca3SStephen Rothwell 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1349ba12eedeSLi Zhong 		goto bail;
1350dc1c1ca3SStephen Rothwell 	}
13516c4841c2SAnton Blanchard 
1352dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
1353dc1c1ca3SStephen Rothwell 			"%lx at %lx\n", regs->trap, regs->nip);
1354dc1c1ca3SStephen Rothwell 	die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
1355ba12eedeSLi Zhong 
1356ba12eedeSLi Zhong bail:
1357ba12eedeSLi Zhong 	exception_exit(prev_state);
1358dc1c1ca3SStephen Rothwell }
1359dc1c1ca3SStephen Rothwell 
1360ce48b210SMichael Neuling void vsx_unavailable_exception(struct pt_regs *regs)
1361ce48b210SMichael Neuling {
1362ce48b210SMichael Neuling 	if (user_mode(regs)) {
1363ce48b210SMichael Neuling 		/* A user program has executed an vsx instruction,
1364ce48b210SMichael Neuling 		   but this kernel doesn't support vsx. */
1365ce48b210SMichael Neuling 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1366ce48b210SMichael Neuling 		return;
1367ce48b210SMichael Neuling 	}
1368ce48b210SMichael Neuling 
1369ce48b210SMichael Neuling 	printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1370ce48b210SMichael Neuling 			"%lx at %lx\n", regs->trap, regs->nip);
1371ce48b210SMichael Neuling 	die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1372ce48b210SMichael Neuling }
1373ce48b210SMichael Neuling 
13742517617eSMichael Neuling #ifdef CONFIG_PPC64
1375021424a1SMichael Ellerman void facility_unavailable_exception(struct pt_regs *regs)
1376d0c0c9a1SMichael Neuling {
1377021424a1SMichael Ellerman 	static char *facility_strings[] = {
13782517617eSMichael Neuling 		[FSCR_FP_LG] = "FPU",
13792517617eSMichael Neuling 		[FSCR_VECVSX_LG] = "VMX/VSX",
13802517617eSMichael Neuling 		[FSCR_DSCR_LG] = "DSCR",
13812517617eSMichael Neuling 		[FSCR_PM_LG] = "PMU SPRs",
13822517617eSMichael Neuling 		[FSCR_BHRB_LG] = "BHRB",
13832517617eSMichael Neuling 		[FSCR_TM_LG] = "TM",
13842517617eSMichael Neuling 		[FSCR_EBB_LG] = "EBB",
13852517617eSMichael Neuling 		[FSCR_TAR_LG] = "TAR",
1386bd3ea317SJack Miller 		[FSCR_LM_LG] = "LM",
1387021424a1SMichael Ellerman 	};
13882517617eSMichael Neuling 	char *facility = "unknown";
1389021424a1SMichael Ellerman 	u64 value;
1390c952c1c4SAnshuman Khandual 	u32 instword, rd;
13912517617eSMichael Neuling 	u8 status;
13922517617eSMichael Neuling 	bool hv;
1393021424a1SMichael Ellerman 
13942517617eSMichael Neuling 	hv = (regs->trap == 0xf80);
13952517617eSMichael Neuling 	if (hv)
1396b14b6260SMichael Ellerman 		value = mfspr(SPRN_HFSCR);
13972517617eSMichael Neuling 	else
13982517617eSMichael Neuling 		value = mfspr(SPRN_FSCR);
13992517617eSMichael Neuling 
14002517617eSMichael Neuling 	status = value >> 56;
14012517617eSMichael Neuling 	if (status == FSCR_DSCR_LG) {
1402c952c1c4SAnshuman Khandual 		/*
1403c952c1c4SAnshuman Khandual 		 * User is accessing the DSCR register using the problem
1404c952c1c4SAnshuman Khandual 		 * state only SPR number (0x03) either through a mfspr or
1405c952c1c4SAnshuman Khandual 		 * a mtspr instruction. If it is a write attempt through
1406c952c1c4SAnshuman Khandual 		 * a mtspr, then we set the inherit bit. This also allows
1407c952c1c4SAnshuman Khandual 		 * the user to write or read the register directly in the
1408c952c1c4SAnshuman Khandual 		 * future by setting via the FSCR DSCR bit. But in case it
1409c952c1c4SAnshuman Khandual 		 * is a read DSCR attempt through a mfspr instruction, we
1410c952c1c4SAnshuman Khandual 		 * just emulate the instruction instead. This code path will
1411c952c1c4SAnshuman Khandual 		 * always emulate all the mfspr instructions till the user
1412c952c1c4SAnshuman Khandual 		 * has attempted at least one mtspr instruction. This way it
1413c952c1c4SAnshuman Khandual 		 * preserves the same behaviour when the user is accessing
1414c952c1c4SAnshuman Khandual 		 * the DSCR through privilege level only SPR number (0x11)
1415c952c1c4SAnshuman Khandual 		 * which is emulated through illegal instruction exception.
1416c952c1c4SAnshuman Khandual 		 * We always leave HFSCR DSCR set.
14172517617eSMichael Neuling 		 */
1418c952c1c4SAnshuman Khandual 		if (get_user(instword, (u32 __user *)(regs->nip))) {
1419c952c1c4SAnshuman Khandual 			pr_err("Failed to fetch the user instruction\n");
1420c952c1c4SAnshuman Khandual 			return;
1421c952c1c4SAnshuman Khandual 		}
1422c952c1c4SAnshuman Khandual 
1423c952c1c4SAnshuman Khandual 		/* Write into DSCR (mtspr 0x03, RS) */
1424c952c1c4SAnshuman Khandual 		if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK)
1425c952c1c4SAnshuman Khandual 				== PPC_INST_MTSPR_DSCR_USER) {
1426c952c1c4SAnshuman Khandual 			rd = (instword >> 21) & 0x1f;
1427c952c1c4SAnshuman Khandual 			current->thread.dscr = regs->gpr[rd];
14282517617eSMichael Neuling 			current->thread.dscr_inherit = 1;
1429b57bd2deSMichael Neuling 			current->thread.fscr |= FSCR_DSCR;
1430b57bd2deSMichael Neuling 			mtspr(SPRN_FSCR, current->thread.fscr);
1431c952c1c4SAnshuman Khandual 		}
1432c952c1c4SAnshuman Khandual 
1433c952c1c4SAnshuman Khandual 		/* Read from DSCR (mfspr RT, 0x03) */
1434c952c1c4SAnshuman Khandual 		if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK)
1435c952c1c4SAnshuman Khandual 				== PPC_INST_MFSPR_DSCR_USER) {
1436c952c1c4SAnshuman Khandual 			if (emulate_instruction(regs)) {
1437c952c1c4SAnshuman Khandual 				pr_err("DSCR based mfspr emulation failed\n");
1438c952c1c4SAnshuman Khandual 				return;
1439c952c1c4SAnshuman Khandual 			}
1440c952c1c4SAnshuman Khandual 			regs->nip += 4;
1441c952c1c4SAnshuman Khandual 			emulate_single_step(regs);
1442c952c1c4SAnshuman Khandual 		}
14432517617eSMichael Neuling 		return;
1444bd3ea317SJack Miller 	} else if ((status == FSCR_LM_LG) && cpu_has_feature(CPU_FTR_ARCH_300)) {
1445bd3ea317SJack Miller 		/*
1446bd3ea317SJack Miller 		 * This process has touched LM, so turn it on forever
1447bd3ea317SJack Miller 		 * for this process
1448bd3ea317SJack Miller 		 */
1449bd3ea317SJack Miller 		current->thread.fscr |= FSCR_LM;
1450bd3ea317SJack Miller 		mtspr(SPRN_FSCR, current->thread.fscr);
1451bd3ea317SJack Miller 		return;
1452b14b6260SMichael Ellerman 	}
1453b14b6260SMichael Ellerman 
14542517617eSMichael Neuling 	if ((status < ARRAY_SIZE(facility_strings)) &&
14552517617eSMichael Neuling 	    facility_strings[status])
14562517617eSMichael Neuling 		facility = facility_strings[status];
1457021424a1SMichael Ellerman 
1458d0c0c9a1SMichael Neuling 	/* We restore the interrupt state now */
1459d0c0c9a1SMichael Neuling 	if (!arch_irq_disabled_regs(regs))
1460d0c0c9a1SMichael Neuling 		local_irq_enable();
1461d0c0c9a1SMichael Neuling 
1462ee4ed6faSMichael Neuling 	pr_err_ratelimited(
1463ee4ed6faSMichael Neuling 		"%sFacility '%s' unavailable, exception at 0x%lx, MSR=%lx\n",
14642517617eSMichael Neuling 		hv ? "Hypervisor " : "", facility, regs->nip, regs->msr);
1465d0c0c9a1SMichael Neuling 
1466d0c0c9a1SMichael Neuling 	if (user_mode(regs)) {
1467d0c0c9a1SMichael Neuling 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1468d0c0c9a1SMichael Neuling 		return;
1469d0c0c9a1SMichael Neuling 	}
1470d0c0c9a1SMichael Neuling 
1471021424a1SMichael Ellerman 	die("Unexpected facility unavailable exception", regs, SIGABRT);
1472d0c0c9a1SMichael Neuling }
14732517617eSMichael Neuling #endif
1474d0c0c9a1SMichael Neuling 
1475f54db641SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1476f54db641SMichael Neuling 
1477f54db641SMichael Neuling void fp_unavailable_tm(struct pt_regs *regs)
1478f54db641SMichael Neuling {
1479f54db641SMichael Neuling 	/* Note:  This does not handle any kind of FP laziness. */
1480f54db641SMichael Neuling 
1481f54db641SMichael Neuling 	TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n",
1482f54db641SMichael Neuling 		 regs->nip, regs->msr);
1483f54db641SMichael Neuling 
1484f54db641SMichael Neuling         /* We can only have got here if the task started using FP after
1485f54db641SMichael Neuling          * beginning the transaction.  So, the transactional regs are just a
1486f54db641SMichael Neuling          * copy of the checkpointed ones.  But, we still need to recheckpoint
1487f54db641SMichael Neuling          * as we're enabling FP for the process; it will return, abort the
1488f54db641SMichael Neuling          * transaction, and probably retry but now with FP enabled.  So the
1489f54db641SMichael Neuling          * checkpointed FP registers need to be loaded.
1490f54db641SMichael Neuling 	 */
1491d31626f7SPaul Mackerras 	tm_reclaim_current(TM_CAUSE_FAC_UNAV);
1492f54db641SMichael Neuling 	/* Reclaim didn't save out any FPRs to transact_fprs. */
1493f54db641SMichael Neuling 
1494f54db641SMichael Neuling 	/* Enable FP for the task: */
1495f54db641SMichael Neuling 	regs->msr |= (MSR_FP | current->thread.fpexc_mode);
1496f54db641SMichael Neuling 
1497f54db641SMichael Neuling 	/* This loads and recheckpoints the FP registers from
1498f54db641SMichael Neuling 	 * thread.fpr[].  They will remain in registers after the
1499f54db641SMichael Neuling 	 * checkpoint so we don't need to reload them after.
15003ac8ff1cSPaul Mackerras 	 * If VMX is in use, the VRs now hold checkpointed values,
15013ac8ff1cSPaul Mackerras 	 * so we don't want to load the VRs from the thread_struct.
1502f54db641SMichael Neuling 	 */
15033ac8ff1cSPaul Mackerras 	tm_recheckpoint(&current->thread, MSR_FP);
15043ac8ff1cSPaul Mackerras 
15053ac8ff1cSPaul Mackerras 	/* If VMX is in use, get the transactional values back */
15063ac8ff1cSPaul Mackerras 	if (regs->msr & MSR_VEC) {
15073ac8ff1cSPaul Mackerras 		do_load_up_transact_altivec(&current->thread);
15083ac8ff1cSPaul Mackerras 		/* At this point all the VSX state is loaded, so enable it */
15093ac8ff1cSPaul Mackerras 		regs->msr |= MSR_VSX;
15103ac8ff1cSPaul Mackerras 	}
1511f54db641SMichael Neuling }
1512f54db641SMichael Neuling 
1513f54db641SMichael Neuling void altivec_unavailable_tm(struct pt_regs *regs)
1514f54db641SMichael Neuling {
1515f54db641SMichael Neuling 	/* See the comments in fp_unavailable_tm().  This function operates
1516f54db641SMichael Neuling 	 * the same way.
1517f54db641SMichael Neuling 	 */
1518f54db641SMichael Neuling 
1519f54db641SMichael Neuling 	TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx,"
1520f54db641SMichael Neuling 		 "MSR=%lx\n",
1521f54db641SMichael Neuling 		 regs->nip, regs->msr);
1522d31626f7SPaul Mackerras 	tm_reclaim_current(TM_CAUSE_FAC_UNAV);
1523f54db641SMichael Neuling 	regs->msr |= MSR_VEC;
15243ac8ff1cSPaul Mackerras 	tm_recheckpoint(&current->thread, MSR_VEC);
1525f54db641SMichael Neuling 	current->thread.used_vr = 1;
1526f54db641SMichael Neuling 
15273ac8ff1cSPaul Mackerras 	if (regs->msr & MSR_FP) {
15283ac8ff1cSPaul Mackerras 		do_load_up_transact_fpu(&current->thread);
15293ac8ff1cSPaul Mackerras 		regs->msr |= MSR_VSX;
15303ac8ff1cSPaul Mackerras 	}
15313ac8ff1cSPaul Mackerras }
15323ac8ff1cSPaul Mackerras 
1533f54db641SMichael Neuling void vsx_unavailable_tm(struct pt_regs *regs)
1534f54db641SMichael Neuling {
15353ac8ff1cSPaul Mackerras 	unsigned long orig_msr = regs->msr;
15363ac8ff1cSPaul Mackerras 
1537f54db641SMichael Neuling 	/* See the comments in fp_unavailable_tm().  This works similarly,
1538f54db641SMichael Neuling 	 * though we're loading both FP and VEC registers in here.
1539f54db641SMichael Neuling 	 *
1540f54db641SMichael Neuling 	 * If FP isn't in use, load FP regs.  If VEC isn't in use, load VEC
1541f54db641SMichael Neuling 	 * regs.  Either way, set MSR_VSX.
1542f54db641SMichael Neuling 	 */
1543f54db641SMichael Neuling 
1544f54db641SMichael Neuling 	TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx,"
1545f54db641SMichael Neuling 		 "MSR=%lx\n",
1546f54db641SMichael Neuling 		 regs->nip, regs->msr);
1547f54db641SMichael Neuling 
15483ac8ff1cSPaul Mackerras 	current->thread.used_vsr = 1;
15493ac8ff1cSPaul Mackerras 
15503ac8ff1cSPaul Mackerras 	/* If FP and VMX are already loaded, we have all the state we need */
15513ac8ff1cSPaul Mackerras 	if ((orig_msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC)) {
15523ac8ff1cSPaul Mackerras 		regs->msr |= MSR_VSX;
15533ac8ff1cSPaul Mackerras 		return;
15543ac8ff1cSPaul Mackerras 	}
15553ac8ff1cSPaul Mackerras 
1556f54db641SMichael Neuling 	/* This reclaims FP and/or VR regs if they're already enabled */
1557d31626f7SPaul Mackerras 	tm_reclaim_current(TM_CAUSE_FAC_UNAV);
1558f54db641SMichael Neuling 
1559f54db641SMichael Neuling 	regs->msr |= MSR_VEC | MSR_FP | current->thread.fpexc_mode |
1560f54db641SMichael Neuling 		MSR_VSX;
15613ac8ff1cSPaul Mackerras 
15623ac8ff1cSPaul Mackerras 	/* This loads & recheckpoints FP and VRs; but we have
15633ac8ff1cSPaul Mackerras 	 * to be sure not to overwrite previously-valid state.
15643ac8ff1cSPaul Mackerras 	 */
15653ac8ff1cSPaul Mackerras 	tm_recheckpoint(&current->thread, regs->msr & ~orig_msr);
15663ac8ff1cSPaul Mackerras 
15673ac8ff1cSPaul Mackerras 	if (orig_msr & MSR_FP)
15683ac8ff1cSPaul Mackerras 		do_load_up_transact_fpu(&current->thread);
15693ac8ff1cSPaul Mackerras 	if (orig_msr & MSR_VEC)
15703ac8ff1cSPaul Mackerras 		do_load_up_transact_altivec(&current->thread);
1571f54db641SMichael Neuling }
1572f54db641SMichael Neuling #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
1573f54db641SMichael Neuling 
1574dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs)
1575dc1c1ca3SStephen Rothwell {
157669111bacSChristoph Lameter 	__this_cpu_inc(irq_stat.pmu_irqs);
157789713ed1SAnton Blanchard 
1578dc1c1ca3SStephen Rothwell 	perf_irq(regs);
1579dc1c1ca3SStephen Rothwell }
1580dc1c1ca3SStephen Rothwell 
15818dad3f92SPaul Mackerras #ifdef CONFIG_8xx
158214cf11afSPaul Mackerras void SoftwareEmulation(struct pt_regs *regs)
158314cf11afSPaul Mackerras {
158414cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
158514cf11afSPaul Mackerras 
158614cf11afSPaul Mackerras 	if (!user_mode(regs)) {
158714cf11afSPaul Mackerras 		debugger(regs);
15881eb2819dSLEROY Christophe 		die("Kernel Mode Unimplemented Instruction or SW FPU Emulation",
15891eb2819dSLEROY Christophe 			regs, SIGFPE);
159014cf11afSPaul Mackerras 	}
159114cf11afSPaul Mackerras 
15923a3b5aa6SKevin Hao 	if (!emulate_math(regs))
15933a3b5aa6SKevin Hao 		return;
15945fad293bSKumar Gala 
15955fad293bSKumar Gala 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
159614cf11afSPaul Mackerras }
15978dad3f92SPaul Mackerras #endif /* CONFIG_8xx */
159814cf11afSPaul Mackerras 
1599172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
16003bffb652SDave Kleikamp static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
16013bffb652SDave Kleikamp {
16023bffb652SDave Kleikamp 	int changed = 0;
16033bffb652SDave Kleikamp 	/*
16043bffb652SDave Kleikamp 	 * Determine the cause of the debug event, clear the
16053bffb652SDave Kleikamp 	 * event flags and send a trap to the handler. Torez
16063bffb652SDave Kleikamp 	 */
16073bffb652SDave Kleikamp 	if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
16083bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
16093bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
161051ae8d4aSBharat Bhushan 		current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE;
16113bffb652SDave Kleikamp #endif
16123bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, TRAP_HWBKPT,
16133bffb652SDave Kleikamp 			     5);
16143bffb652SDave Kleikamp 		changed |= 0x01;
16153bffb652SDave Kleikamp 	}  else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
16163bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
16173bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, TRAP_HWBKPT,
16183bffb652SDave Kleikamp 			     6);
16193bffb652SDave Kleikamp 		changed |= 0x01;
16203bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC1) {
162151ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC1;
16223bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
16233bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, TRAP_HWBKPT,
16243bffb652SDave Kleikamp 			     1);
16253bffb652SDave Kleikamp 		changed |= 0x01;
16263bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC2) {
162751ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC2;
16283bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, TRAP_HWBKPT,
16293bffb652SDave Kleikamp 			     2);
16303bffb652SDave Kleikamp 		changed |= 0x01;
16313bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC3) {
163251ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC3;
16333bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
16343bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, TRAP_HWBKPT,
16353bffb652SDave Kleikamp 			     3);
16363bffb652SDave Kleikamp 		changed |= 0x01;
16373bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC4) {
163851ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IAC4;
16393bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, TRAP_HWBKPT,
16403bffb652SDave Kleikamp 			     4);
16413bffb652SDave Kleikamp 		changed |= 0x01;
16423bffb652SDave Kleikamp 	}
16433bffb652SDave Kleikamp 	/*
16443bffb652SDave Kleikamp 	 * At the point this routine was called, the MSR(DE) was turned off.
16453bffb652SDave Kleikamp 	 * Check all other debug flags and see if that bit needs to be turned
16463bffb652SDave Kleikamp 	 * back on or not.
16473bffb652SDave Kleikamp 	 */
164851ae8d4aSBharat Bhushan 	if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
164951ae8d4aSBharat Bhushan 			       current->thread.debug.dbcr1))
16503bffb652SDave Kleikamp 		regs->msr |= MSR_DE;
16513bffb652SDave Kleikamp 	else
16523bffb652SDave Kleikamp 		/* Make sure the IDM flag is off */
165351ae8d4aSBharat Bhushan 		current->thread.debug.dbcr0 &= ~DBCR0_IDM;
16543bffb652SDave Kleikamp 
16553bffb652SDave Kleikamp 	if (changed & 0x01)
165651ae8d4aSBharat Bhushan 		mtspr(SPRN_DBCR0, current->thread.debug.dbcr0);
16573bffb652SDave Kleikamp }
165814cf11afSPaul Mackerras 
1659f8279621SKumar Gala void __kprobes DebugException(struct pt_regs *regs, unsigned long debug_status)
166014cf11afSPaul Mackerras {
166151ae8d4aSBharat Bhushan 	current->thread.debug.dbsr = debug_status;
16623bffb652SDave Kleikamp 
1663ec097c84SRoland McGrath 	/* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1664ec097c84SRoland McGrath 	 * on server, it stops on the target of the branch. In order to simulate
1665ec097c84SRoland McGrath 	 * the server behaviour, we thus restart right away with a single step
1666ec097c84SRoland McGrath 	 * instead of stopping here when hitting a BT
1667ec097c84SRoland McGrath 	 */
1668ec097c84SRoland McGrath 	if (debug_status & DBSR_BT) {
1669ec097c84SRoland McGrath 		regs->msr &= ~MSR_DE;
1670ec097c84SRoland McGrath 
1671ec097c84SRoland McGrath 		/* Disable BT */
1672ec097c84SRoland McGrath 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1673ec097c84SRoland McGrath 		/* Clear the BT event */
1674ec097c84SRoland McGrath 		mtspr(SPRN_DBSR, DBSR_BT);
1675ec097c84SRoland McGrath 
1676ec097c84SRoland McGrath 		/* Do the single step trick only when coming from userspace */
1677ec097c84SRoland McGrath 		if (user_mode(regs)) {
167851ae8d4aSBharat Bhushan 			current->thread.debug.dbcr0 &= ~DBCR0_BT;
167951ae8d4aSBharat Bhushan 			current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC;
1680ec097c84SRoland McGrath 			regs->msr |= MSR_DE;
1681ec097c84SRoland McGrath 			return;
1682ec097c84SRoland McGrath 		}
1683ec097c84SRoland McGrath 
1684ec097c84SRoland McGrath 		if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1685ec097c84SRoland McGrath 			       5, SIGTRAP) == NOTIFY_STOP) {
1686ec097c84SRoland McGrath 			return;
1687ec097c84SRoland McGrath 		}
1688ec097c84SRoland McGrath 		if (debugger_sstep(regs))
1689ec097c84SRoland McGrath 			return;
1690ec097c84SRoland McGrath 	} else if (debug_status & DBSR_IC) { 	/* Instruction complete */
169114cf11afSPaul Mackerras 		regs->msr &= ~MSR_DE;
1692f8279621SKumar Gala 
169314cf11afSPaul Mackerras 		/* Disable instruction completion */
169414cf11afSPaul Mackerras 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
169514cf11afSPaul Mackerras 		/* Clear the instruction completion event */
169614cf11afSPaul Mackerras 		mtspr(SPRN_DBSR, DBSR_IC);
1697f8279621SKumar Gala 
1698f8279621SKumar Gala 		if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1699f8279621SKumar Gala 			       5, SIGTRAP) == NOTIFY_STOP) {
170014cf11afSPaul Mackerras 			return;
170114cf11afSPaul Mackerras 		}
1702f8279621SKumar Gala 
1703f8279621SKumar Gala 		if (debugger_sstep(regs))
1704f8279621SKumar Gala 			return;
1705f8279621SKumar Gala 
17063bffb652SDave Kleikamp 		if (user_mode(regs)) {
170751ae8d4aSBharat Bhushan 			current->thread.debug.dbcr0 &= ~DBCR0_IC;
170851ae8d4aSBharat Bhushan 			if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0,
170951ae8d4aSBharat Bhushan 					       current->thread.debug.dbcr1))
17103bffb652SDave Kleikamp 				regs->msr |= MSR_DE;
17113bffb652SDave Kleikamp 			else
17123bffb652SDave Kleikamp 				/* Make sure the IDM bit is off */
171351ae8d4aSBharat Bhushan 				current->thread.debug.dbcr0 &= ~DBCR0_IDM;
17143bffb652SDave Kleikamp 		}
1715f8279621SKumar Gala 
1716f8279621SKumar Gala 		_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
17173bffb652SDave Kleikamp 	} else
17183bffb652SDave Kleikamp 		handle_debug(regs, debug_status);
171914cf11afSPaul Mackerras }
1720172ae2e7SDave Kleikamp #endif /* CONFIG_PPC_ADV_DEBUG_REGS */
172114cf11afSPaul Mackerras 
172214cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT)
172314cf11afSPaul Mackerras void TAUException(struct pt_regs *regs)
172414cf11afSPaul Mackerras {
172514cf11afSPaul Mackerras 	printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx    %s\n",
172614cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap, print_tainted());
172714cf11afSPaul Mackerras }
172814cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */
172914cf11afSPaul Mackerras 
173014cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC
1731dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs)
173214cf11afSPaul Mackerras {
173314cf11afSPaul Mackerras 	int err;
173414cf11afSPaul Mackerras 
173514cf11afSPaul Mackerras 	if (!user_mode(regs)) {
173614cf11afSPaul Mackerras 		printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
173714cf11afSPaul Mackerras 		       " at %lx\n", regs->nip);
17388dad3f92SPaul Mackerras 		die("Kernel VMX/Altivec assist exception", regs, SIGILL);
173914cf11afSPaul Mackerras 	}
174014cf11afSPaul Mackerras 
1741dc1c1ca3SStephen Rothwell 	flush_altivec_to_thread(current);
1742dc1c1ca3SStephen Rothwell 
1743eecff81dSAnton Blanchard 	PPC_WARN_EMULATED(altivec, regs);
174414cf11afSPaul Mackerras 	err = emulate_altivec(regs);
174514cf11afSPaul Mackerras 	if (err == 0) {
174614cf11afSPaul Mackerras 		regs->nip += 4;		/* skip emulated instruction */
174714cf11afSPaul Mackerras 		emulate_single_step(regs);
174814cf11afSPaul Mackerras 		return;
174914cf11afSPaul Mackerras 	}
175014cf11afSPaul Mackerras 
175114cf11afSPaul Mackerras 	if (err == -EFAULT) {
175214cf11afSPaul Mackerras 		/* got an error reading the instruction */
175314cf11afSPaul Mackerras 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
175414cf11afSPaul Mackerras 	} else {
175514cf11afSPaul Mackerras 		/* didn't recognize the instruction */
175614cf11afSPaul Mackerras 		/* XXX quick hack for now: set the non-Java bit in the VSCR */
175776462232SChristian Dietrich 		printk_ratelimited(KERN_ERR "Unrecognized altivec instruction "
175814cf11afSPaul Mackerras 				   "in %s at %lx\n", current->comm, regs->nip);
1759de79f7b9SPaul Mackerras 		current->thread.vr_state.vscr.u[3] |= 0x10000;
176014cf11afSPaul Mackerras 	}
176114cf11afSPaul Mackerras }
176214cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */
176314cf11afSPaul Mackerras 
176414cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE
176514cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address,
176614cf11afSPaul Mackerras 			   unsigned long error_code)
176714cf11afSPaul Mackerras {
176814cf11afSPaul Mackerras 	/* We treat cache locking instructions from the user
176914cf11afSPaul Mackerras 	 * as priv ops, in the future we could try to do
177014cf11afSPaul Mackerras 	 * something smarter
177114cf11afSPaul Mackerras 	 */
177214cf11afSPaul Mackerras 	if (error_code & (ESR_DLK|ESR_ILK))
177314cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
177414cf11afSPaul Mackerras 	return;
177514cf11afSPaul Mackerras }
177614cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */
177714cf11afSPaul Mackerras 
177814cf11afSPaul Mackerras #ifdef CONFIG_SPE
177914cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs)
178014cf11afSPaul Mackerras {
17816a800f36SLiu Yu 	extern int do_spe_mathemu(struct pt_regs *regs);
178214cf11afSPaul Mackerras 	unsigned long spefscr;
178314cf11afSPaul Mackerras 	int fpexc_mode;
178414cf11afSPaul Mackerras 	int code = 0;
17856a800f36SLiu Yu 	int err;
17866a800f36SLiu Yu 
1787685659eeSyu liu 	flush_spe_to_thread(current);
178814cf11afSPaul Mackerras 
178914cf11afSPaul Mackerras 	spefscr = current->thread.spefscr;
179014cf11afSPaul Mackerras 	fpexc_mode = current->thread.fpexc_mode;
179114cf11afSPaul Mackerras 
179214cf11afSPaul Mackerras 	if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
179314cf11afSPaul Mackerras 		code = FPE_FLTOVF;
179414cf11afSPaul Mackerras 	}
179514cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
179614cf11afSPaul Mackerras 		code = FPE_FLTUND;
179714cf11afSPaul Mackerras 	}
179814cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
179914cf11afSPaul Mackerras 		code = FPE_FLTDIV;
180014cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
180114cf11afSPaul Mackerras 		code = FPE_FLTINV;
180214cf11afSPaul Mackerras 	}
180314cf11afSPaul Mackerras 	else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
180414cf11afSPaul Mackerras 		code = FPE_FLTRES;
180514cf11afSPaul Mackerras 
18066a800f36SLiu Yu 	err = do_spe_mathemu(regs);
18076a800f36SLiu Yu 	if (err == 0) {
18086a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
18096a800f36SLiu Yu 		emulate_single_step(regs);
181014cf11afSPaul Mackerras 		return;
181114cf11afSPaul Mackerras 	}
18126a800f36SLiu Yu 
18136a800f36SLiu Yu 	if (err == -EFAULT) {
18146a800f36SLiu Yu 		/* got an error reading the instruction */
18156a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
18166a800f36SLiu Yu 	} else if (err == -EINVAL) {
18176a800f36SLiu Yu 		/* didn't recognize the instruction */
18186a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
18196a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
18206a800f36SLiu Yu 	} else {
18216a800f36SLiu Yu 		_exception(SIGFPE, regs, code, regs->nip);
18226a800f36SLiu Yu 	}
18236a800f36SLiu Yu 
18246a800f36SLiu Yu 	return;
18256a800f36SLiu Yu }
18266a800f36SLiu Yu 
18276a800f36SLiu Yu void SPEFloatingPointRoundException(struct pt_regs *regs)
18286a800f36SLiu Yu {
18296a800f36SLiu Yu 	extern int speround_handler(struct pt_regs *regs);
18306a800f36SLiu Yu 	int err;
18316a800f36SLiu Yu 
18326a800f36SLiu Yu 	preempt_disable();
18336a800f36SLiu Yu 	if (regs->msr & MSR_SPE)
18346a800f36SLiu Yu 		giveup_spe(current);
18356a800f36SLiu Yu 	preempt_enable();
18366a800f36SLiu Yu 
18376a800f36SLiu Yu 	regs->nip -= 4;
18386a800f36SLiu Yu 	err = speround_handler(regs);
18396a800f36SLiu Yu 	if (err == 0) {
18406a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
18416a800f36SLiu Yu 		emulate_single_step(regs);
18426a800f36SLiu Yu 		return;
18436a800f36SLiu Yu 	}
18446a800f36SLiu Yu 
18456a800f36SLiu Yu 	if (err == -EFAULT) {
18466a800f36SLiu Yu 		/* got an error reading the instruction */
18476a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
18486a800f36SLiu Yu 	} else if (err == -EINVAL) {
18496a800f36SLiu Yu 		/* didn't recognize the instruction */
18506a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
18516a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
18526a800f36SLiu Yu 	} else {
18536a800f36SLiu Yu 		_exception(SIGFPE, regs, 0, regs->nip);
18546a800f36SLiu Yu 		return;
18556a800f36SLiu Yu 	}
18566a800f36SLiu Yu }
185714cf11afSPaul Mackerras #endif
185814cf11afSPaul Mackerras 
1859dc1c1ca3SStephen Rothwell /*
1860dc1c1ca3SStephen Rothwell  * We enter here if we get an unrecoverable exception, that is, one
1861dc1c1ca3SStephen Rothwell  * that happened at a point where the RI (recoverable interrupt) bit
1862dc1c1ca3SStephen Rothwell  * in the MSR is 0.  This indicates that SRR0/1 are live, and that
1863dc1c1ca3SStephen Rothwell  * we therefore lost state by taking this exception.
1864dc1c1ca3SStephen Rothwell  */
1865dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs)
1866dc1c1ca3SStephen Rothwell {
1867dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1868dc1c1ca3SStephen Rothwell 	       regs->trap, regs->nip);
1869dc1c1ca3SStephen Rothwell 	die("Unrecoverable exception", regs, SIGABRT);
1870dc1c1ca3SStephen Rothwell }
1871dc1c1ca3SStephen Rothwell 
18721e18c17aSJason Gunthorpe #if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x)
187314cf11afSPaul Mackerras /*
187414cf11afSPaul Mackerras  * Default handler for a Watchdog exception,
187514cf11afSPaul Mackerras  * spins until a reboot occurs
187614cf11afSPaul Mackerras  */
187714cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
187814cf11afSPaul Mackerras {
187914cf11afSPaul Mackerras 	/* Generic WatchdogHandler, implement your own */
188014cf11afSPaul Mackerras 	mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
188114cf11afSPaul Mackerras 	return;
188214cf11afSPaul Mackerras }
188314cf11afSPaul Mackerras 
188414cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs)
188514cf11afSPaul Mackerras {
188614cf11afSPaul Mackerras 	printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
188714cf11afSPaul Mackerras 	WatchdogHandler(regs);
188814cf11afSPaul Mackerras }
188914cf11afSPaul Mackerras #endif
1890dc1c1ca3SStephen Rothwell 
1891dc1c1ca3SStephen Rothwell /*
1892dc1c1ca3SStephen Rothwell  * We enter here if we discover during exception entry that we are
1893dc1c1ca3SStephen Rothwell  * running in supervisor mode with a userspace value in the stack pointer.
1894dc1c1ca3SStephen Rothwell  */
1895dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs)
1896dc1c1ca3SStephen Rothwell {
1897dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1898dc1c1ca3SStephen Rothwell 	       regs->gpr[1], regs->nip);
1899dc1c1ca3SStephen Rothwell 	die("Bad kernel stack pointer", regs, SIGABRT);
1900dc1c1ca3SStephen Rothwell }
190114cf11afSPaul Mackerras 
190214cf11afSPaul Mackerras void __init trap_init(void)
190314cf11afSPaul Mackerras {
190414cf11afSPaul Mackerras }
190580947e7cSGeert Uytterhoeven 
190680947e7cSGeert Uytterhoeven 
190780947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS
190880947e7cSGeert Uytterhoeven 
190980947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type)	.type = { .name = #type }
191080947e7cSGeert Uytterhoeven 
191180947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = {
191280947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC
191380947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(altivec),
191480947e7cSGeert Uytterhoeven #endif
191580947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcba),
191680947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcbz),
191780947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(fp_pair),
191880947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(isel),
191980947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mcrxr),
192080947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mfpvr),
192180947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(multiple),
192280947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(popcntb),
192380947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(spe),
192480947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(string),
1925a3821b2aSScott Wood 	WARN_EMULATED_SETUP(sync),
192680947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(unaligned),
192780947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION
192880947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(math),
192980947e7cSGeert Uytterhoeven #endif
193080947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX
193180947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(vsx),
193280947e7cSGeert Uytterhoeven #endif
1933efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
1934efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mfdscr),
1935efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mtdscr),
1936f83319d7SAnton Blanchard 	WARN_EMULATED_SETUP(lq_stq),
1937efcac658SAlexey Kardashevskiy #endif
193880947e7cSGeert Uytterhoeven };
193980947e7cSGeert Uytterhoeven 
194080947e7cSGeert Uytterhoeven u32 ppc_warn_emulated;
194180947e7cSGeert Uytterhoeven 
194280947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type)
194380947e7cSGeert Uytterhoeven {
194476462232SChristian Dietrich 	pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm,
194580947e7cSGeert Uytterhoeven 			    type);
194680947e7cSGeert Uytterhoeven }
194780947e7cSGeert Uytterhoeven 
194880947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void)
194980947e7cSGeert Uytterhoeven {
195080947e7cSGeert Uytterhoeven 	struct dentry *dir, *d;
195180947e7cSGeert Uytterhoeven 	unsigned int i;
195280947e7cSGeert Uytterhoeven 	struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
195380947e7cSGeert Uytterhoeven 
195480947e7cSGeert Uytterhoeven 	if (!powerpc_debugfs_root)
195580947e7cSGeert Uytterhoeven 		return -ENODEV;
195680947e7cSGeert Uytterhoeven 
195780947e7cSGeert Uytterhoeven 	dir = debugfs_create_dir("emulated_instructions",
195880947e7cSGeert Uytterhoeven 				 powerpc_debugfs_root);
195980947e7cSGeert Uytterhoeven 	if (!dir)
196080947e7cSGeert Uytterhoeven 		return -ENOMEM;
196180947e7cSGeert Uytterhoeven 
196280947e7cSGeert Uytterhoeven 	d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir,
196380947e7cSGeert Uytterhoeven 			       &ppc_warn_emulated);
196480947e7cSGeert Uytterhoeven 	if (!d)
196580947e7cSGeert Uytterhoeven 		goto fail;
196680947e7cSGeert Uytterhoeven 
196780947e7cSGeert Uytterhoeven 	for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
196880947e7cSGeert Uytterhoeven 		d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir,
196980947e7cSGeert Uytterhoeven 				       (u32 *)&entries[i].val.counter);
197080947e7cSGeert Uytterhoeven 		if (!d)
197180947e7cSGeert Uytterhoeven 			goto fail;
197280947e7cSGeert Uytterhoeven 	}
197380947e7cSGeert Uytterhoeven 
197480947e7cSGeert Uytterhoeven 	return 0;
197580947e7cSGeert Uytterhoeven 
197680947e7cSGeert Uytterhoeven fail:
197780947e7cSGeert Uytterhoeven 	debugfs_remove_recursive(dir);
197880947e7cSGeert Uytterhoeven 	return -ENOMEM;
197980947e7cSGeert Uytterhoeven }
198080947e7cSGeert Uytterhoeven 
198180947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init);
198280947e7cSGeert Uytterhoeven 
198380947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */
1984