xref: /openbmc/linux/arch/powerpc/kernel/traps.c (revision 76462232c21dc011462522387ddad0598a4f11e4)
114cf11afSPaul Mackerras /*
214cf11afSPaul Mackerras  *  Copyright (C) 1995-1996  Gary Thomas (gdt@linuxppc.org)
3fe04b112SScott Wood  *  Copyright 2007-2010 Freescale Semiconductor, Inc.
414cf11afSPaul Mackerras  *
514cf11afSPaul Mackerras  *  This program is free software; you can redistribute it and/or
614cf11afSPaul Mackerras  *  modify it under the terms of the GNU General Public License
714cf11afSPaul Mackerras  *  as published by the Free Software Foundation; either version
814cf11afSPaul Mackerras  *  2 of the License, or (at your option) any later version.
914cf11afSPaul Mackerras  *
1014cf11afSPaul Mackerras  *  Modified by Cort Dougan (cort@cs.nmt.edu)
1114cf11afSPaul Mackerras  *  and Paul Mackerras (paulus@samba.org)
1214cf11afSPaul Mackerras  */
1314cf11afSPaul Mackerras 
1414cf11afSPaul Mackerras /*
1514cf11afSPaul Mackerras  * This file handles the architecture-dependent parts of hardware exceptions
1614cf11afSPaul Mackerras  */
1714cf11afSPaul Mackerras 
1814cf11afSPaul Mackerras #include <linux/errno.h>
1914cf11afSPaul Mackerras #include <linux/sched.h>
2014cf11afSPaul Mackerras #include <linux/kernel.h>
2114cf11afSPaul Mackerras #include <linux/mm.h>
2214cf11afSPaul Mackerras #include <linux/stddef.h>
2314cf11afSPaul Mackerras #include <linux/unistd.h>
248dad3f92SPaul Mackerras #include <linux/ptrace.h>
2514cf11afSPaul Mackerras #include <linux/user.h>
2614cf11afSPaul Mackerras #include <linux/interrupt.h>
2714cf11afSPaul Mackerras #include <linux/init.h>
2814cf11afSPaul Mackerras #include <linux/module.h>
298dad3f92SPaul Mackerras #include <linux/prctl.h>
3014cf11afSPaul Mackerras #include <linux/delay.h>
3114cf11afSPaul Mackerras #include <linux/kprobes.h>
32cc532915SMichael Ellerman #include <linux/kexec.h>
335474c120SMichael Hanselmann #include <linux/backlight.h>
3473c9ceabSJeremy Fitzhardinge #include <linux/bug.h>
351eeb66a1SChristoph Hellwig #include <linux/kdebug.h>
3680947e7cSGeert Uytterhoeven #include <linux/debugfs.h>
37*76462232SChristian Dietrich #include <linux/ratelimit.h>
3814cf11afSPaul Mackerras 
3980947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h>
4014cf11afSPaul Mackerras #include <asm/pgtable.h>
4114cf11afSPaul Mackerras #include <asm/uaccess.h>
4214cf11afSPaul Mackerras #include <asm/system.h>
4314cf11afSPaul Mackerras #include <asm/io.h>
4486417780SPaul Mackerras #include <asm/machdep.h>
4586417780SPaul Mackerras #include <asm/rtas.h>
46f7f6f4feSDavid Gibson #include <asm/pmc.h>
47dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC32
4814cf11afSPaul Mackerras #include <asm/reg.h>
4986417780SPaul Mackerras #endif
5014cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT
5114cf11afSPaul Mackerras #include <asm/backlight.h>
5214cf11afSPaul Mackerras #endif
53dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64
5486417780SPaul Mackerras #include <asm/firmware.h>
55dc1c1ca3SStephen Rothwell #include <asm/processor.h>
56dc1c1ca3SStephen Rothwell #endif
57c0ce7d08SDavid Wilder #include <asm/kexec.h>
5816c57b36SKumar Gala #include <asm/ppc-opcode.h>
59cce1f106SShaohui Xie #include <asm/rio.h>
60dc1c1ca3SStephen Rothwell 
617dbb922cSOlof Johansson #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
625be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly;
635be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
645be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
655be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
665be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
675be3492fSAnton Blanchard int (*__debugger_dabr_match)(struct pt_regs *regs) __read_mostly;
685be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
6914cf11afSPaul Mackerras 
7014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger);
7114cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi);
7214cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt);
7314cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep);
7414cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match);
7514cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_dabr_match);
7614cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler);
7714cf11afSPaul Mackerras #endif
7814cf11afSPaul Mackerras 
7914cf11afSPaul Mackerras /*
8014cf11afSPaul Mackerras  * Trap & Exception support
8114cf11afSPaul Mackerras  */
8214cf11afSPaul Mackerras 
836031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT
846031d9d9Santon@samba.org static void pmac_backlight_unblank(void)
856031d9d9Santon@samba.org {
866031d9d9Santon@samba.org 	mutex_lock(&pmac_backlight_mutex);
876031d9d9Santon@samba.org 	if (pmac_backlight) {
886031d9d9Santon@samba.org 		struct backlight_properties *props;
896031d9d9Santon@samba.org 
906031d9d9Santon@samba.org 		props = &pmac_backlight->props;
916031d9d9Santon@samba.org 		props->brightness = props->max_brightness;
926031d9d9Santon@samba.org 		props->power = FB_BLANK_UNBLANK;
936031d9d9Santon@samba.org 		backlight_update_status(pmac_backlight);
946031d9d9Santon@samba.org 	}
956031d9d9Santon@samba.org 	mutex_unlock(&pmac_backlight_mutex);
966031d9d9Santon@samba.org }
976031d9d9Santon@samba.org #else
986031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { }
996031d9d9Santon@samba.org #endif
1006031d9d9Santon@samba.org 
10114cf11afSPaul Mackerras int die(const char *str, struct pt_regs *regs, long err)
10214cf11afSPaul Mackerras {
10334c2a14fSanton@samba.org 	static struct {
104b8f87782SThomas Gleixner 		raw_spinlock_t lock;
10534c2a14fSanton@samba.org 		u32 lock_owner;
10634c2a14fSanton@samba.org 		int lock_owner_depth;
10734c2a14fSanton@samba.org 	} die = {
108b8f87782SThomas Gleixner 		.lock =			__RAW_SPIN_LOCK_UNLOCKED(die.lock),
10934c2a14fSanton@samba.org 		.lock_owner =		-1,
11034c2a14fSanton@samba.org 		.lock_owner_depth =	0
11134c2a14fSanton@samba.org 	};
112c0ce7d08SDavid Wilder 	static int die_counter;
11334c2a14fSanton@samba.org 	unsigned long flags;
11414cf11afSPaul Mackerras 
11514cf11afSPaul Mackerras 	if (debugger(regs))
11614cf11afSPaul Mackerras 		return 1;
11714cf11afSPaul Mackerras 
118293e4688Santon@samba.org 	oops_enter();
119293e4688Santon@samba.org 
12034c2a14fSanton@samba.org 	if (die.lock_owner != raw_smp_processor_id()) {
12114cf11afSPaul Mackerras 		console_verbose();
122b8f87782SThomas Gleixner 		raw_spin_lock_irqsave(&die.lock, flags);
12334c2a14fSanton@samba.org 		die.lock_owner = smp_processor_id();
12434c2a14fSanton@samba.org 		die.lock_owner_depth = 0;
12514cf11afSPaul Mackerras 		bust_spinlocks(1);
1266031d9d9Santon@samba.org 		if (machine_is(powermac))
1276031d9d9Santon@samba.org 			pmac_backlight_unblank();
12834c2a14fSanton@samba.org 	} else {
12934c2a14fSanton@samba.org 		local_save_flags(flags);
13034c2a14fSanton@samba.org 	}
1315474c120SMichael Hanselmann 
13234c2a14fSanton@samba.org 	if (++die.lock_owner_depth < 3) {
13314cf11afSPaul Mackerras 		printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
13414cf11afSPaul Mackerras #ifdef CONFIG_PREEMPT
13514cf11afSPaul Mackerras 		printk("PREEMPT ");
13614cf11afSPaul Mackerras #endif
13714cf11afSPaul Mackerras #ifdef CONFIG_SMP
13814cf11afSPaul Mackerras 		printk("SMP NR_CPUS=%d ", NR_CPUS);
13914cf11afSPaul Mackerras #endif
14014cf11afSPaul Mackerras #ifdef CONFIG_DEBUG_PAGEALLOC
14114cf11afSPaul Mackerras 		printk("DEBUG_PAGEALLOC ");
14214cf11afSPaul Mackerras #endif
14314cf11afSPaul Mackerras #ifdef CONFIG_NUMA
14414cf11afSPaul Mackerras 		printk("NUMA ");
14514cf11afSPaul Mackerras #endif
146ae7f4463Santon@samba.org 		printk("%s\n", ppc_md.name ? ppc_md.name : "");
147e8222502SBenjamin Herrenschmidt 
14866fcb105SAnton Blanchard 		if (notify_die(DIE_OOPS, str, regs, err, 255,
14966fcb105SAnton Blanchard 			       SIGSEGV) == NOTIFY_STOP)
15066fcb105SAnton Blanchard 			return 1;
15166fcb105SAnton Blanchard 
15214cf11afSPaul Mackerras 		print_modules();
15314cf11afSPaul Mackerras 		show_regs(regs);
15434c2a14fSanton@samba.org 	} else {
15534c2a14fSanton@samba.org 		printk("Recursive die() failure, output suppressed\n");
15634c2a14fSanton@samba.org 	}
15734c2a14fSanton@samba.org 
15814cf11afSPaul Mackerras 	bust_spinlocks(0);
15934c2a14fSanton@samba.org 	die.lock_owner = -1;
160bcdcd8e7SPavel Emelianov 	add_taint(TAINT_DIE);
161b8f87782SThomas Gleixner 	raw_spin_unlock_irqrestore(&die.lock, flags);
162cc532915SMichael Ellerman 
163c0ce7d08SDavid Wilder 	if (kexec_should_crash(current) ||
164c0ce7d08SDavid Wilder 		kexec_sr_activated(smp_processor_id()))
165cc532915SMichael Ellerman 		crash_kexec(regs);
166c0ce7d08SDavid Wilder 	crash_kexec_secondary(regs);
16714cf11afSPaul Mackerras 
16814cf11afSPaul Mackerras 	if (in_interrupt())
16914cf11afSPaul Mackerras 		panic("Fatal exception in interrupt");
17014cf11afSPaul Mackerras 
171cea6a4baSHorms 	if (panic_on_oops)
172012c437dSHorms 		panic("Fatal exception");
173cea6a4baSHorms 
174293e4688Santon@samba.org 	oops_exit();
17514cf11afSPaul Mackerras 	do_exit(err);
17614cf11afSPaul Mackerras 
17714cf11afSPaul Mackerras 	return 0;
17814cf11afSPaul Mackerras }
17914cf11afSPaul Mackerras 
18025baa35bSOleg Nesterov void user_single_step_siginfo(struct task_struct *tsk,
18125baa35bSOleg Nesterov 				struct pt_regs *regs, siginfo_t *info)
18225baa35bSOleg Nesterov {
18325baa35bSOleg Nesterov 	memset(info, 0, sizeof(*info));
18425baa35bSOleg Nesterov 	info->si_signo = SIGTRAP;
18525baa35bSOleg Nesterov 	info->si_code = TRAP_TRACE;
18625baa35bSOleg Nesterov 	info->si_addr = (void __user *)regs->nip;
18725baa35bSOleg Nesterov }
18825baa35bSOleg Nesterov 
18914cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
19014cf11afSPaul Mackerras {
19114cf11afSPaul Mackerras 	siginfo_t info;
192d0c3d534SOlof Johansson 	const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \
193d0c3d534SOlof Johansson 			"at %08lx nip %08lx lr %08lx code %x\n";
194d0c3d534SOlof Johansson 	const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \
195d0c3d534SOlof Johansson 			"at %016lx nip %016lx lr %016lx code %x\n";
19614cf11afSPaul Mackerras 
19714cf11afSPaul Mackerras 	if (!user_mode(regs)) {
19814cf11afSPaul Mackerras 		if (die("Exception in kernel mode", regs, signr))
19914cf11afSPaul Mackerras 			return;
200d0c3d534SOlof Johansson 	} else if (show_unhandled_signals &&
201*76462232SChristian Dietrich 		   unhandled_signal(current, signr)) {
202*76462232SChristian Dietrich 		printk_ratelimited(regs->msr & MSR_64BIT ? fmt64 : fmt32,
203d0c3d534SOlof Johansson 				   current->comm, current->pid, signr,
204d0c3d534SOlof Johansson 				   addr, regs->nip, regs->link, code);
20514cf11afSPaul Mackerras 	}
20614cf11afSPaul Mackerras 
20714cf11afSPaul Mackerras 	memset(&info, 0, sizeof(info));
20814cf11afSPaul Mackerras 	info.si_signo = signr;
20914cf11afSPaul Mackerras 	info.si_code = code;
21014cf11afSPaul Mackerras 	info.si_addr = (void __user *) addr;
21114cf11afSPaul Mackerras 	force_sig_info(signr, &info, current);
21214cf11afSPaul Mackerras }
21314cf11afSPaul Mackerras 
21414cf11afSPaul Mackerras #ifdef CONFIG_PPC64
21514cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs)
21614cf11afSPaul Mackerras {
21714cf11afSPaul Mackerras 	/* See if any machine dependent calls */
218c902be71SArnd Bergmann 	if (ppc_md.system_reset_exception) {
219c902be71SArnd Bergmann 		if (ppc_md.system_reset_exception(regs))
220c902be71SArnd Bergmann 			return;
221c902be71SArnd Bergmann 	}
22214cf11afSPaul Mackerras 
223c0ce7d08SDavid Wilder #ifdef CONFIG_KEXEC
224104699c0SKOSAKI Motohiro 	cpumask_set_cpu(smp_processor_id(), &cpus_in_sr);
225c0ce7d08SDavid Wilder #endif
226c0ce7d08SDavid Wilder 
2278dad3f92SPaul Mackerras 	die("System Reset", regs, SIGABRT);
22814cf11afSPaul Mackerras 
229eac8392fSDavid Wilder 	/*
230eac8392fSDavid Wilder 	 * Some CPUs when released from the debugger will execute this path.
231eac8392fSDavid Wilder 	 * These CPUs entered the debugger via a soft-reset. If the CPU was
232eac8392fSDavid Wilder 	 * hung before entering the debugger it will return to the hung
233eac8392fSDavid Wilder 	 * state when exiting this function.  This causes a problem in
234eac8392fSDavid Wilder 	 * kdump since the hung CPU(s) will not respond to the IPI sent
235eac8392fSDavid Wilder 	 * from kdump. To prevent the problem we call crash_kexec_secondary()
236eac8392fSDavid Wilder 	 * here. If a kdump had not been initiated or we exit the debugger
237eac8392fSDavid Wilder 	 * with the "exit and recover" command (x) crash_kexec_secondary()
238eac8392fSDavid Wilder 	 * will return after 5ms and the CPU returns to its previous state.
239eac8392fSDavid Wilder 	 */
240eac8392fSDavid Wilder 	crash_kexec_secondary(regs);
241eac8392fSDavid Wilder 
24214cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
24314cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
24414cf11afSPaul Mackerras 		panic("Unrecoverable System Reset");
24514cf11afSPaul Mackerras 
24614cf11afSPaul Mackerras 	/* What should we do here? We could issue a shutdown or hard reset. */
24714cf11afSPaul Mackerras }
24814cf11afSPaul Mackerras #endif
24914cf11afSPaul Mackerras 
25014cf11afSPaul Mackerras /*
25114cf11afSPaul Mackerras  * I/O accesses can cause machine checks on powermacs.
25214cf11afSPaul Mackerras  * Check if the NIP corresponds to the address of a sync
25314cf11afSPaul Mackerras  * instruction for which there is an entry in the exception
25414cf11afSPaul Mackerras  * table.
25514cf11afSPaul Mackerras  * Note that the 601 only takes a machine check on TEA
25614cf11afSPaul Mackerras  * (transfer error ack) signal assertion, and does not
25714cf11afSPaul Mackerras  * set any of the top 16 bits of SRR1.
25814cf11afSPaul Mackerras  *  -- paulus.
25914cf11afSPaul Mackerras  */
26014cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs)
26114cf11afSPaul Mackerras {
26268a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32
26314cf11afSPaul Mackerras 	unsigned long msr = regs->msr;
26414cf11afSPaul Mackerras 	const struct exception_table_entry *entry;
26514cf11afSPaul Mackerras 	unsigned int *nip = (unsigned int *)regs->nip;
26614cf11afSPaul Mackerras 
26714cf11afSPaul Mackerras 	if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
26814cf11afSPaul Mackerras 	    && (entry = search_exception_tables(regs->nip)) != NULL) {
26914cf11afSPaul Mackerras 		/*
27014cf11afSPaul Mackerras 		 * Check that it's a sync instruction, or somewhere
27114cf11afSPaul Mackerras 		 * in the twi; isync; nop sequence that inb/inw/inl uses.
27214cf11afSPaul Mackerras 		 * As the address is in the exception table
27314cf11afSPaul Mackerras 		 * we should be able to read the instr there.
27414cf11afSPaul Mackerras 		 * For the debug message, we look at the preceding
27514cf11afSPaul Mackerras 		 * load or store.
27614cf11afSPaul Mackerras 		 */
27714cf11afSPaul Mackerras 		if (*nip == 0x60000000)		/* nop */
27814cf11afSPaul Mackerras 			nip -= 2;
27914cf11afSPaul Mackerras 		else if (*nip == 0x4c00012c)	/* isync */
28014cf11afSPaul Mackerras 			--nip;
28114cf11afSPaul Mackerras 		if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
28214cf11afSPaul Mackerras 			/* sync or twi */
28314cf11afSPaul Mackerras 			unsigned int rb;
28414cf11afSPaul Mackerras 
28514cf11afSPaul Mackerras 			--nip;
28614cf11afSPaul Mackerras 			rb = (*nip >> 11) & 0x1f;
28714cf11afSPaul Mackerras 			printk(KERN_DEBUG "%s bad port %lx at %p\n",
28814cf11afSPaul Mackerras 			       (*nip & 0x100)? "OUT to": "IN from",
28914cf11afSPaul Mackerras 			       regs->gpr[rb] - _IO_BASE, nip);
29014cf11afSPaul Mackerras 			regs->msr |= MSR_RI;
29114cf11afSPaul Mackerras 			regs->nip = entry->fixup;
29214cf11afSPaul Mackerras 			return 1;
29314cf11afSPaul Mackerras 		}
29414cf11afSPaul Mackerras 	}
29568a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */
29614cf11afSPaul Mackerras 	return 0;
29714cf11afSPaul Mackerras }
29814cf11afSPaul Mackerras 
299172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
30014cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception
30114cf11afSPaul Mackerras    is in the ESR. */
30214cf11afSPaul Mackerras #define get_reason(regs)	((regs)->dsisr)
30314cf11afSPaul Mackerras #ifndef CONFIG_FSL_BOOKE
30414cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->dsisr)
30514cf11afSPaul Mackerras #else
306fe04b112SScott Wood #define get_mc_reason(regs)	(mfspr(SPRN_MCSR))
30714cf11afSPaul Mackerras #endif
30814cf11afSPaul Mackerras #define REASON_FP		ESR_FP
30914cf11afSPaul Mackerras #define REASON_ILLEGAL		(ESR_PIL | ESR_PUO)
31014cf11afSPaul Mackerras #define REASON_PRIVILEGED	ESR_PPR
31114cf11afSPaul Mackerras #define REASON_TRAP		ESR_PTR
31214cf11afSPaul Mackerras 
31314cf11afSPaul Mackerras /* single-step stuff */
31414cf11afSPaul Mackerras #define single_stepping(regs)	(current->thread.dbcr0 & DBCR0_IC)
31514cf11afSPaul Mackerras #define clear_single_step(regs)	(current->thread.dbcr0 &= ~DBCR0_IC)
31614cf11afSPaul Mackerras 
31714cf11afSPaul Mackerras #else
31814cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program
31914cf11afSPaul Mackerras    exception is in the MSR. */
32014cf11afSPaul Mackerras #define get_reason(regs)	((regs)->msr)
32114cf11afSPaul Mackerras #define get_mc_reason(regs)	((regs)->msr)
32214cf11afSPaul Mackerras #define REASON_FP		0x100000
32314cf11afSPaul Mackerras #define REASON_ILLEGAL		0x80000
32414cf11afSPaul Mackerras #define REASON_PRIVILEGED	0x40000
32514cf11afSPaul Mackerras #define REASON_TRAP		0x20000
32614cf11afSPaul Mackerras 
32714cf11afSPaul Mackerras #define single_stepping(regs)	((regs)->msr & MSR_SE)
32814cf11afSPaul Mackerras #define clear_single_step(regs)	((regs)->msr &= ~MSR_SE)
32914cf11afSPaul Mackerras #endif
33014cf11afSPaul Mackerras 
33147c0bd1aSBenjamin Herrenschmidt #if defined(CONFIG_4xx)
33247c0bd1aSBenjamin Herrenschmidt int machine_check_4xx(struct pt_regs *regs)
33314cf11afSPaul Mackerras {
3341a6a4ffeSKumar Gala 	unsigned long reason = get_mc_reason(regs);
33514cf11afSPaul Mackerras 
33614cf11afSPaul Mackerras 	if (reason & ESR_IMCP) {
33714cf11afSPaul Mackerras 		printk("Instruction");
33814cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
33914cf11afSPaul Mackerras 	} else
34014cf11afSPaul Mackerras 		printk("Data");
34114cf11afSPaul Mackerras 	printk(" machine check in kernel mode.\n");
34247c0bd1aSBenjamin Herrenschmidt 
34347c0bd1aSBenjamin Herrenschmidt 	return 0;
34447c0bd1aSBenjamin Herrenschmidt }
34547c0bd1aSBenjamin Herrenschmidt 
34647c0bd1aSBenjamin Herrenschmidt int machine_check_440A(struct pt_regs *regs)
34747c0bd1aSBenjamin Herrenschmidt {
34847c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
34947c0bd1aSBenjamin Herrenschmidt 
35014cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
35114cf11afSPaul Mackerras 	if (reason & ESR_IMCP){
35214cf11afSPaul Mackerras 		printk("Instruction Synchronous Machine Check exception\n");
35314cf11afSPaul Mackerras 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
35414cf11afSPaul Mackerras 	}
35514cf11afSPaul Mackerras 	else {
35614cf11afSPaul Mackerras 		u32 mcsr = mfspr(SPRN_MCSR);
35714cf11afSPaul Mackerras 		if (mcsr & MCSR_IB)
35814cf11afSPaul Mackerras 			printk("Instruction Read PLB Error\n");
35914cf11afSPaul Mackerras 		if (mcsr & MCSR_DRB)
36014cf11afSPaul Mackerras 			printk("Data Read PLB Error\n");
36114cf11afSPaul Mackerras 		if (mcsr & MCSR_DWB)
36214cf11afSPaul Mackerras 			printk("Data Write PLB Error\n");
36314cf11afSPaul Mackerras 		if (mcsr & MCSR_TLBP)
36414cf11afSPaul Mackerras 			printk("TLB Parity Error\n");
36514cf11afSPaul Mackerras 		if (mcsr & MCSR_ICP){
36614cf11afSPaul Mackerras 			flush_instruction_cache();
36714cf11afSPaul Mackerras 			printk("I-Cache Parity Error\n");
36814cf11afSPaul Mackerras 		}
36914cf11afSPaul Mackerras 		if (mcsr & MCSR_DCSP)
37014cf11afSPaul Mackerras 			printk("D-Cache Search Parity Error\n");
37114cf11afSPaul Mackerras 		if (mcsr & MCSR_DCFP)
37214cf11afSPaul Mackerras 			printk("D-Cache Flush Parity Error\n");
37314cf11afSPaul Mackerras 		if (mcsr & MCSR_IMPE)
37414cf11afSPaul Mackerras 			printk("Machine Check exception is imprecise\n");
37514cf11afSPaul Mackerras 
37614cf11afSPaul Mackerras 		/* Clear MCSR */
37714cf11afSPaul Mackerras 		mtspr(SPRN_MCSR, mcsr);
37814cf11afSPaul Mackerras 	}
37947c0bd1aSBenjamin Herrenschmidt 	return 0;
38047c0bd1aSBenjamin Herrenschmidt }
381fc5e7097SDave Kleikamp 
382fc5e7097SDave Kleikamp int machine_check_47x(struct pt_regs *regs)
383fc5e7097SDave Kleikamp {
384fc5e7097SDave Kleikamp 	unsigned long reason = get_mc_reason(regs);
385fc5e7097SDave Kleikamp 	u32 mcsr;
386fc5e7097SDave Kleikamp 
387fc5e7097SDave Kleikamp 	printk(KERN_ERR "Machine check in kernel mode.\n");
388fc5e7097SDave Kleikamp 	if (reason & ESR_IMCP) {
389fc5e7097SDave Kleikamp 		printk(KERN_ERR
390fc5e7097SDave Kleikamp 		       "Instruction Synchronous Machine Check exception\n");
391fc5e7097SDave Kleikamp 		mtspr(SPRN_ESR, reason & ~ESR_IMCP);
392fc5e7097SDave Kleikamp 		return 0;
393fc5e7097SDave Kleikamp 	}
394fc5e7097SDave Kleikamp 	mcsr = mfspr(SPRN_MCSR);
395fc5e7097SDave Kleikamp 	if (mcsr & MCSR_IB)
396fc5e7097SDave Kleikamp 		printk(KERN_ERR "Instruction Read PLB Error\n");
397fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DRB)
398fc5e7097SDave Kleikamp 		printk(KERN_ERR "Data Read PLB Error\n");
399fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DWB)
400fc5e7097SDave Kleikamp 		printk(KERN_ERR "Data Write PLB Error\n");
401fc5e7097SDave Kleikamp 	if (mcsr & MCSR_TLBP)
402fc5e7097SDave Kleikamp 		printk(KERN_ERR "TLB Parity Error\n");
403fc5e7097SDave Kleikamp 	if (mcsr & MCSR_ICP) {
404fc5e7097SDave Kleikamp 		flush_instruction_cache();
405fc5e7097SDave Kleikamp 		printk(KERN_ERR "I-Cache Parity Error\n");
406fc5e7097SDave Kleikamp 	}
407fc5e7097SDave Kleikamp 	if (mcsr & MCSR_DCSP)
408fc5e7097SDave Kleikamp 		printk(KERN_ERR "D-Cache Search Parity Error\n");
409fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_GPR)
410fc5e7097SDave Kleikamp 		printk(KERN_ERR "GPR Parity Error\n");
411fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_FPR)
412fc5e7097SDave Kleikamp 		printk(KERN_ERR "FPR Parity Error\n");
413fc5e7097SDave Kleikamp 	if (mcsr & PPC47x_MCSR_IPR)
414fc5e7097SDave Kleikamp 		printk(KERN_ERR "Machine Check exception is imprecise\n");
415fc5e7097SDave Kleikamp 
416fc5e7097SDave Kleikamp 	/* Clear MCSR */
417fc5e7097SDave Kleikamp 	mtspr(SPRN_MCSR, mcsr);
418fc5e7097SDave Kleikamp 
419fc5e7097SDave Kleikamp 	return 0;
420fc5e7097SDave Kleikamp }
42114cf11afSPaul Mackerras #elif defined(CONFIG_E500)
422fe04b112SScott Wood int machine_check_e500mc(struct pt_regs *regs)
423fe04b112SScott Wood {
424fe04b112SScott Wood 	unsigned long mcsr = mfspr(SPRN_MCSR);
425fe04b112SScott Wood 	unsigned long reason = mcsr;
426fe04b112SScott Wood 	int recoverable = 1;
427fe04b112SScott Wood 
42882a9a480SScott Wood 	if (reason & MCSR_LD) {
429cce1f106SShaohui Xie 		recoverable = fsl_rio_mcheck_exception(regs);
430cce1f106SShaohui Xie 		if (recoverable == 1)
431cce1f106SShaohui Xie 			goto silent_out;
432cce1f106SShaohui Xie 	}
433cce1f106SShaohui Xie 
434fe04b112SScott Wood 	printk("Machine check in kernel mode.\n");
435fe04b112SScott Wood 	printk("Caused by (from MCSR=%lx): ", reason);
436fe04b112SScott Wood 
437fe04b112SScott Wood 	if (reason & MCSR_MCP)
438fe04b112SScott Wood 		printk("Machine Check Signal\n");
439fe04b112SScott Wood 
440fe04b112SScott Wood 	if (reason & MCSR_ICPERR) {
441fe04b112SScott Wood 		printk("Instruction Cache Parity Error\n");
442fe04b112SScott Wood 
443fe04b112SScott Wood 		/*
444fe04b112SScott Wood 		 * This is recoverable by invalidating the i-cache.
445fe04b112SScott Wood 		 */
446fe04b112SScott Wood 		mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI);
447fe04b112SScott Wood 		while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI)
448fe04b112SScott Wood 			;
449fe04b112SScott Wood 
450fe04b112SScott Wood 		/*
451fe04b112SScott Wood 		 * This will generally be accompanied by an instruction
452fe04b112SScott Wood 		 * fetch error report -- only treat MCSR_IF as fatal
453fe04b112SScott Wood 		 * if it wasn't due to an L1 parity error.
454fe04b112SScott Wood 		 */
455fe04b112SScott Wood 		reason &= ~MCSR_IF;
456fe04b112SScott Wood 	}
457fe04b112SScott Wood 
458fe04b112SScott Wood 	if (reason & MCSR_DCPERR_MC) {
459fe04b112SScott Wood 		printk("Data Cache Parity Error\n");
460fe04b112SScott Wood 		recoverable = 0;
461fe04b112SScott Wood 	}
462fe04b112SScott Wood 
463fe04b112SScott Wood 	if (reason & MCSR_L2MMU_MHIT) {
464fe04b112SScott Wood 		printk("Hit on multiple TLB entries\n");
465fe04b112SScott Wood 		recoverable = 0;
466fe04b112SScott Wood 	}
467fe04b112SScott Wood 
468fe04b112SScott Wood 	if (reason & MCSR_NMI)
469fe04b112SScott Wood 		printk("Non-maskable interrupt\n");
470fe04b112SScott Wood 
471fe04b112SScott Wood 	if (reason & MCSR_IF) {
472fe04b112SScott Wood 		printk("Instruction Fetch Error Report\n");
473fe04b112SScott Wood 		recoverable = 0;
474fe04b112SScott Wood 	}
475fe04b112SScott Wood 
476fe04b112SScott Wood 	if (reason & MCSR_LD) {
477fe04b112SScott Wood 		printk("Load Error Report\n");
478fe04b112SScott Wood 		recoverable = 0;
479fe04b112SScott Wood 	}
480fe04b112SScott Wood 
481fe04b112SScott Wood 	if (reason & MCSR_ST) {
482fe04b112SScott Wood 		printk("Store Error Report\n");
483fe04b112SScott Wood 		recoverable = 0;
484fe04b112SScott Wood 	}
485fe04b112SScott Wood 
486fe04b112SScott Wood 	if (reason & MCSR_LDG) {
487fe04b112SScott Wood 		printk("Guarded Load Error Report\n");
488fe04b112SScott Wood 		recoverable = 0;
489fe04b112SScott Wood 	}
490fe04b112SScott Wood 
491fe04b112SScott Wood 	if (reason & MCSR_TLBSYNC)
492fe04b112SScott Wood 		printk("Simultaneous tlbsync operations\n");
493fe04b112SScott Wood 
494fe04b112SScott Wood 	if (reason & MCSR_BSL2_ERR) {
495fe04b112SScott Wood 		printk("Level 2 Cache Error\n");
496fe04b112SScott Wood 		recoverable = 0;
497fe04b112SScott Wood 	}
498fe04b112SScott Wood 
499fe04b112SScott Wood 	if (reason & MCSR_MAV) {
500fe04b112SScott Wood 		u64 addr;
501fe04b112SScott Wood 
502fe04b112SScott Wood 		addr = mfspr(SPRN_MCAR);
503fe04b112SScott Wood 		addr |= (u64)mfspr(SPRN_MCARU) << 32;
504fe04b112SScott Wood 
505fe04b112SScott Wood 		printk("Machine Check %s Address: %#llx\n",
506fe04b112SScott Wood 		       reason & MCSR_MEA ? "Effective" : "Physical", addr);
507fe04b112SScott Wood 	}
508fe04b112SScott Wood 
509cce1f106SShaohui Xie silent_out:
510fe04b112SScott Wood 	mtspr(SPRN_MCSR, mcsr);
511fe04b112SScott Wood 	return mfspr(SPRN_MCSR) == 0 && recoverable;
512fe04b112SScott Wood }
513fe04b112SScott Wood 
51447c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs)
51547c0bd1aSBenjamin Herrenschmidt {
51647c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
51747c0bd1aSBenjamin Herrenschmidt 
518cce1f106SShaohui Xie 	if (reason & MCSR_BUS_RBERR) {
519cce1f106SShaohui Xie 		if (fsl_rio_mcheck_exception(regs))
520cce1f106SShaohui Xie 			return 1;
521cce1f106SShaohui Xie 	}
522cce1f106SShaohui Xie 
52314cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
52414cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
52514cf11afSPaul Mackerras 
52614cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
52714cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
52814cf11afSPaul Mackerras 	if (reason & MCSR_ICPERR)
52914cf11afSPaul Mackerras 		printk("Instruction Cache Parity Error\n");
53014cf11afSPaul Mackerras 	if (reason & MCSR_DCP_PERR)
53114cf11afSPaul Mackerras 		printk("Data Cache Push Parity Error\n");
53214cf11afSPaul Mackerras 	if (reason & MCSR_DCPERR)
53314cf11afSPaul Mackerras 		printk("Data Cache Parity Error\n");
53414cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IAERR)
53514cf11afSPaul Mackerras 		printk("Bus - Instruction Address Error\n");
53614cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RAERR)
53714cf11afSPaul Mackerras 		printk("Bus - Read Address Error\n");
53814cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WAERR)
53914cf11afSPaul Mackerras 		printk("Bus - Write Address Error\n");
54014cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IBERR)
54114cf11afSPaul Mackerras 		printk("Bus - Instruction Data Error\n");
54214cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RBERR)
54314cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
54414cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WBERR)
54514cf11afSPaul Mackerras 		printk("Bus - Read Data Bus Error\n");
54614cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IPERR)
54714cf11afSPaul Mackerras 		printk("Bus - Instruction Parity Error\n");
54814cf11afSPaul Mackerras 	if (reason & MCSR_BUS_RPERR)
54914cf11afSPaul Mackerras 		printk("Bus - Read Parity Error\n");
55047c0bd1aSBenjamin Herrenschmidt 
55147c0bd1aSBenjamin Herrenschmidt 	return 0;
55247c0bd1aSBenjamin Herrenschmidt }
5534490c06bSKumar Gala 
5544490c06bSKumar Gala int machine_check_generic(struct pt_regs *regs)
5554490c06bSKumar Gala {
5564490c06bSKumar Gala 	return 0;
5574490c06bSKumar Gala }
55814cf11afSPaul Mackerras #elif defined(CONFIG_E200)
55947c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs)
56047c0bd1aSBenjamin Herrenschmidt {
56147c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
56247c0bd1aSBenjamin Herrenschmidt 
56314cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
56414cf11afSPaul Mackerras 	printk("Caused by (from MCSR=%lx): ", reason);
56514cf11afSPaul Mackerras 
56614cf11afSPaul Mackerras 	if (reason & MCSR_MCP)
56714cf11afSPaul Mackerras 		printk("Machine Check Signal\n");
56814cf11afSPaul Mackerras 	if (reason & MCSR_CP_PERR)
56914cf11afSPaul Mackerras 		printk("Cache Push Parity Error\n");
57014cf11afSPaul Mackerras 	if (reason & MCSR_CPERR)
57114cf11afSPaul Mackerras 		printk("Cache Parity Error\n");
57214cf11afSPaul Mackerras 	if (reason & MCSR_EXCP_ERR)
57314cf11afSPaul Mackerras 		printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
57414cf11afSPaul Mackerras 	if (reason & MCSR_BUS_IRERR)
57514cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on instruction fetch\n");
57614cf11afSPaul Mackerras 	if (reason & MCSR_BUS_DRERR)
57714cf11afSPaul Mackerras 		printk("Bus - Read Bus Error on data load\n");
57814cf11afSPaul Mackerras 	if (reason & MCSR_BUS_WRERR)
57914cf11afSPaul Mackerras 		printk("Bus - Write Bus Error on buffered store or cache line push\n");
58047c0bd1aSBenjamin Herrenschmidt 
58147c0bd1aSBenjamin Herrenschmidt 	return 0;
58247c0bd1aSBenjamin Herrenschmidt }
58347c0bd1aSBenjamin Herrenschmidt #else
58447c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs)
58547c0bd1aSBenjamin Herrenschmidt {
58647c0bd1aSBenjamin Herrenschmidt 	unsigned long reason = get_mc_reason(regs);
58747c0bd1aSBenjamin Herrenschmidt 
58814cf11afSPaul Mackerras 	printk("Machine check in kernel mode.\n");
58914cf11afSPaul Mackerras 	printk("Caused by (from SRR1=%lx): ", reason);
59014cf11afSPaul Mackerras 	switch (reason & 0x601F0000) {
59114cf11afSPaul Mackerras 	case 0x80000:
59214cf11afSPaul Mackerras 		printk("Machine check signal\n");
59314cf11afSPaul Mackerras 		break;
59414cf11afSPaul Mackerras 	case 0:		/* for 601 */
59514cf11afSPaul Mackerras 	case 0x40000:
59614cf11afSPaul Mackerras 	case 0x140000:	/* 7450 MSS error and TEA */
59714cf11afSPaul Mackerras 		printk("Transfer error ack signal\n");
59814cf11afSPaul Mackerras 		break;
59914cf11afSPaul Mackerras 	case 0x20000:
60014cf11afSPaul Mackerras 		printk("Data parity error signal\n");
60114cf11afSPaul Mackerras 		break;
60214cf11afSPaul Mackerras 	case 0x10000:
60314cf11afSPaul Mackerras 		printk("Address parity error signal\n");
60414cf11afSPaul Mackerras 		break;
60514cf11afSPaul Mackerras 	case 0x20000000:
60614cf11afSPaul Mackerras 		printk("L1 Data Cache error\n");
60714cf11afSPaul Mackerras 		break;
60814cf11afSPaul Mackerras 	case 0x40000000:
60914cf11afSPaul Mackerras 		printk("L1 Instruction Cache error\n");
61014cf11afSPaul Mackerras 		break;
61114cf11afSPaul Mackerras 	case 0x00100000:
61214cf11afSPaul Mackerras 		printk("L2 data cache parity error\n");
61314cf11afSPaul Mackerras 		break;
61414cf11afSPaul Mackerras 	default:
61514cf11afSPaul Mackerras 		printk("Unknown values in msr\n");
61614cf11afSPaul Mackerras 	}
61775918a4bSOlof Johansson 	return 0;
61875918a4bSOlof Johansson }
61947c0bd1aSBenjamin Herrenschmidt #endif /* everything else */
62075918a4bSOlof Johansson 
62175918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs)
62275918a4bSOlof Johansson {
62375918a4bSOlof Johansson 	int recover = 0;
62475918a4bSOlof Johansson 
62589713ed1SAnton Blanchard 	__get_cpu_var(irq_stat).mce_exceptions++;
62689713ed1SAnton Blanchard 
62747c0bd1aSBenjamin Herrenschmidt 	/* See if any machine dependent calls. In theory, we would want
62847c0bd1aSBenjamin Herrenschmidt 	 * to call the CPU first, and call the ppc_md. one if the CPU
62947c0bd1aSBenjamin Herrenschmidt 	 * one returns a positive number. However there is existing code
63047c0bd1aSBenjamin Herrenschmidt 	 * that assumes the board gets a first chance, so let's keep it
63147c0bd1aSBenjamin Herrenschmidt 	 * that way for now and fix things later. --BenH.
63247c0bd1aSBenjamin Herrenschmidt 	 */
63375918a4bSOlof Johansson 	if (ppc_md.machine_check_exception)
63475918a4bSOlof Johansson 		recover = ppc_md.machine_check_exception(regs);
63547c0bd1aSBenjamin Herrenschmidt 	else if (cur_cpu_spec->machine_check)
63647c0bd1aSBenjamin Herrenschmidt 		recover = cur_cpu_spec->machine_check(regs);
63775918a4bSOlof Johansson 
63847c0bd1aSBenjamin Herrenschmidt 	if (recover > 0)
63975918a4bSOlof Johansson 		return;
64075918a4bSOlof Johansson 
64175918a4bSOlof Johansson #if defined(CONFIG_8xx) && defined(CONFIG_PCI)
64247c0bd1aSBenjamin Herrenschmidt 	/* the qspan pci read routines can cause machine checks -- Cort
64347c0bd1aSBenjamin Herrenschmidt 	 *
64447c0bd1aSBenjamin Herrenschmidt 	 * yuck !!! that totally needs to go away ! There are better ways
64547c0bd1aSBenjamin Herrenschmidt 	 * to deal with that than having a wart in the mcheck handler.
64647c0bd1aSBenjamin Herrenschmidt 	 * -- BenH
64747c0bd1aSBenjamin Herrenschmidt 	 */
64875918a4bSOlof Johansson 	bad_page_fault(regs, regs->dar, SIGBUS);
64975918a4bSOlof Johansson 	return;
65075918a4bSOlof Johansson #endif
65175918a4bSOlof Johansson 
652a443506bSAnton Blanchard 	if (debugger_fault_handler(regs))
65375918a4bSOlof Johansson 		return;
65475918a4bSOlof Johansson 
65575918a4bSOlof Johansson 	if (check_io_access(regs))
65675918a4bSOlof Johansson 		return;
65775918a4bSOlof Johansson 
6588dad3f92SPaul Mackerras 	die("Machine check", regs, SIGBUS);
65914cf11afSPaul Mackerras 
66014cf11afSPaul Mackerras 	/* Must die if the interrupt is not recoverable */
66114cf11afSPaul Mackerras 	if (!(regs->msr & MSR_RI))
66214cf11afSPaul Mackerras 		panic("Unrecoverable Machine check");
66314cf11afSPaul Mackerras }
66414cf11afSPaul Mackerras 
66514cf11afSPaul Mackerras void SMIException(struct pt_regs *regs)
66614cf11afSPaul Mackerras {
66714cf11afSPaul Mackerras 	die("System Management Interrupt", regs, SIGABRT);
66814cf11afSPaul Mackerras }
66914cf11afSPaul Mackerras 
670dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs)
67114cf11afSPaul Mackerras {
67214cf11afSPaul Mackerras 	printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
67314cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap);
67414cf11afSPaul Mackerras 
67514cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
67614cf11afSPaul Mackerras }
67714cf11afSPaul Mackerras 
678dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs)
67914cf11afSPaul Mackerras {
68014cf11afSPaul Mackerras 	if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
68114cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
68214cf11afSPaul Mackerras 		return;
68314cf11afSPaul Mackerras 	if (debugger_iabr_match(regs))
68414cf11afSPaul Mackerras 		return;
68514cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
68614cf11afSPaul Mackerras }
68714cf11afSPaul Mackerras 
68814cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs)
68914cf11afSPaul Mackerras {
69014cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, 0, 0);
69114cf11afSPaul Mackerras }
69214cf11afSPaul Mackerras 
6938dad3f92SPaul Mackerras void __kprobes single_step_exception(struct pt_regs *regs)
69414cf11afSPaul Mackerras {
6952538c2d0SK.Prasad 	clear_single_step(regs);
69614cf11afSPaul Mackerras 
69714cf11afSPaul Mackerras 	if (notify_die(DIE_SSTEP, "single_step", regs, 5,
69814cf11afSPaul Mackerras 					5, SIGTRAP) == NOTIFY_STOP)
69914cf11afSPaul Mackerras 		return;
70014cf11afSPaul Mackerras 	if (debugger_sstep(regs))
70114cf11afSPaul Mackerras 		return;
70214cf11afSPaul Mackerras 
70314cf11afSPaul Mackerras 	_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
70414cf11afSPaul Mackerras }
70514cf11afSPaul Mackerras 
70614cf11afSPaul Mackerras /*
70714cf11afSPaul Mackerras  * After we have successfully emulated an instruction, we have to
70814cf11afSPaul Mackerras  * check if the instruction was being single-stepped, and if so,
70914cf11afSPaul Mackerras  * pretend we got a single-step exception.  This was pointed out
71014cf11afSPaul Mackerras  * by Kumar Gala.  -- paulus
71114cf11afSPaul Mackerras  */
7128dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs)
71314cf11afSPaul Mackerras {
7142538c2d0SK.Prasad 	if (single_stepping(regs))
7152538c2d0SK.Prasad 		single_step_exception(regs);
71614cf11afSPaul Mackerras }
71714cf11afSPaul Mackerras 
7185fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr)
719dc1c1ca3SStephen Rothwell {
7205fad293bSKumar Gala 	int ret = 0;
721dc1c1ca3SStephen Rothwell 
722dc1c1ca3SStephen Rothwell 	/* Invalid operation */
723dc1c1ca3SStephen Rothwell 	if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
7245fad293bSKumar Gala 		ret = FPE_FLTINV;
725dc1c1ca3SStephen Rothwell 
726dc1c1ca3SStephen Rothwell 	/* Overflow */
727dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
7285fad293bSKumar Gala 		ret = FPE_FLTOVF;
729dc1c1ca3SStephen Rothwell 
730dc1c1ca3SStephen Rothwell 	/* Underflow */
731dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
7325fad293bSKumar Gala 		ret = FPE_FLTUND;
733dc1c1ca3SStephen Rothwell 
734dc1c1ca3SStephen Rothwell 	/* Divide by zero */
735dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
7365fad293bSKumar Gala 		ret = FPE_FLTDIV;
737dc1c1ca3SStephen Rothwell 
738dc1c1ca3SStephen Rothwell 	/* Inexact result */
739dc1c1ca3SStephen Rothwell 	else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
7405fad293bSKumar Gala 		ret = FPE_FLTRES;
7415fad293bSKumar Gala 
7425fad293bSKumar Gala 	return ret;
7435fad293bSKumar Gala }
7445fad293bSKumar Gala 
7455fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs)
7465fad293bSKumar Gala {
7475fad293bSKumar Gala 	int code = 0;
7485fad293bSKumar Gala 
7495fad293bSKumar Gala 	flush_fp_to_thread(current);
7505fad293bSKumar Gala 
7515fad293bSKumar Gala 	code = __parse_fpscr(current->thread.fpscr.val);
752dc1c1ca3SStephen Rothwell 
753dc1c1ca3SStephen Rothwell 	_exception(SIGFPE, regs, code, regs->nip);
754dc1c1ca3SStephen Rothwell }
755dc1c1ca3SStephen Rothwell 
756dc1c1ca3SStephen Rothwell /*
757dc1c1ca3SStephen Rothwell  * Illegal instruction emulation support.  Originally written to
75814cf11afSPaul Mackerras  * provide the PVR to user applications using the mfspr rd, PVR.
75914cf11afSPaul Mackerras  * Return non-zero if we can't emulate, or -EFAULT if the associated
76014cf11afSPaul Mackerras  * memory access caused an access fault.  Return zero on success.
76114cf11afSPaul Mackerras  *
76214cf11afSPaul Mackerras  * There are a couple of ways to do this, either "decode" the instruction
76314cf11afSPaul Mackerras  * or directly match lots of bits.  In this case, matching lots of
76414cf11afSPaul Mackerras  * bits is faster and easier.
76586417780SPaul Mackerras  *
76614cf11afSPaul Mackerras  */
76714cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword)
76814cf11afSPaul Mackerras {
76914cf11afSPaul Mackerras 	u8 rT = (instword >> 21) & 0x1f;
77014cf11afSPaul Mackerras 	u8 rA = (instword >> 16) & 0x1f;
77114cf11afSPaul Mackerras 	u8 NB_RB = (instword >> 11) & 0x1f;
77214cf11afSPaul Mackerras 	u32 num_bytes;
77314cf11afSPaul Mackerras 	unsigned long EA;
77414cf11afSPaul Mackerras 	int pos = 0;
77514cf11afSPaul Mackerras 
77614cf11afSPaul Mackerras 	/* Early out if we are an invalid form of lswx */
77716c57b36SKumar Gala 	if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
77814cf11afSPaul Mackerras 		if ((rT == rA) || (rT == NB_RB))
77914cf11afSPaul Mackerras 			return -EINVAL;
78014cf11afSPaul Mackerras 
78114cf11afSPaul Mackerras 	EA = (rA == 0) ? 0 : regs->gpr[rA];
78214cf11afSPaul Mackerras 
78316c57b36SKumar Gala 	switch (instword & PPC_INST_STRING_MASK) {
78416c57b36SKumar Gala 		case PPC_INST_LSWX:
78516c57b36SKumar Gala 		case PPC_INST_STSWX:
78614cf11afSPaul Mackerras 			EA += NB_RB;
78714cf11afSPaul Mackerras 			num_bytes = regs->xer & 0x7f;
78814cf11afSPaul Mackerras 			break;
78916c57b36SKumar Gala 		case PPC_INST_LSWI:
79016c57b36SKumar Gala 		case PPC_INST_STSWI:
79114cf11afSPaul Mackerras 			num_bytes = (NB_RB == 0) ? 32 : NB_RB;
79214cf11afSPaul Mackerras 			break;
79314cf11afSPaul Mackerras 		default:
79414cf11afSPaul Mackerras 			return -EINVAL;
79514cf11afSPaul Mackerras 	}
79614cf11afSPaul Mackerras 
79714cf11afSPaul Mackerras 	while (num_bytes != 0)
79814cf11afSPaul Mackerras 	{
79914cf11afSPaul Mackerras 		u8 val;
80014cf11afSPaul Mackerras 		u32 shift = 8 * (3 - (pos & 0x3));
80114cf11afSPaul Mackerras 
80216c57b36SKumar Gala 		switch ((instword & PPC_INST_STRING_MASK)) {
80316c57b36SKumar Gala 			case PPC_INST_LSWX:
80416c57b36SKumar Gala 			case PPC_INST_LSWI:
80514cf11afSPaul Mackerras 				if (get_user(val, (u8 __user *)EA))
80614cf11afSPaul Mackerras 					return -EFAULT;
80714cf11afSPaul Mackerras 				/* first time updating this reg,
80814cf11afSPaul Mackerras 				 * zero it out */
80914cf11afSPaul Mackerras 				if (pos == 0)
81014cf11afSPaul Mackerras 					regs->gpr[rT] = 0;
81114cf11afSPaul Mackerras 				regs->gpr[rT] |= val << shift;
81214cf11afSPaul Mackerras 				break;
81316c57b36SKumar Gala 			case PPC_INST_STSWI:
81416c57b36SKumar Gala 			case PPC_INST_STSWX:
81514cf11afSPaul Mackerras 				val = regs->gpr[rT] >> shift;
81614cf11afSPaul Mackerras 				if (put_user(val, (u8 __user *)EA))
81714cf11afSPaul Mackerras 					return -EFAULT;
81814cf11afSPaul Mackerras 				break;
81914cf11afSPaul Mackerras 		}
82014cf11afSPaul Mackerras 		/* move EA to next address */
82114cf11afSPaul Mackerras 		EA += 1;
82214cf11afSPaul Mackerras 		num_bytes--;
82314cf11afSPaul Mackerras 
82414cf11afSPaul Mackerras 		/* manage our position within the register */
82514cf11afSPaul Mackerras 		if (++pos == 4) {
82614cf11afSPaul Mackerras 			pos = 0;
82714cf11afSPaul Mackerras 			if (++rT == 32)
82814cf11afSPaul Mackerras 				rT = 0;
82914cf11afSPaul Mackerras 		}
83014cf11afSPaul Mackerras 	}
83114cf11afSPaul Mackerras 
83214cf11afSPaul Mackerras 	return 0;
83314cf11afSPaul Mackerras }
83414cf11afSPaul Mackerras 
835c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
836c3412dcbSWill Schmidt {
837c3412dcbSWill Schmidt 	u32 ra,rs;
838c3412dcbSWill Schmidt 	unsigned long tmp;
839c3412dcbSWill Schmidt 
840c3412dcbSWill Schmidt 	ra = (instword >> 16) & 0x1f;
841c3412dcbSWill Schmidt 	rs = (instword >> 21) & 0x1f;
842c3412dcbSWill Schmidt 
843c3412dcbSWill Schmidt 	tmp = regs->gpr[rs];
844c3412dcbSWill Schmidt 	tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
845c3412dcbSWill Schmidt 	tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
846c3412dcbSWill Schmidt 	tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
847c3412dcbSWill Schmidt 	regs->gpr[ra] = tmp;
848c3412dcbSWill Schmidt 
849c3412dcbSWill Schmidt 	return 0;
850c3412dcbSWill Schmidt }
851c3412dcbSWill Schmidt 
852c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword)
853c1469f13SKumar Gala {
854c1469f13SKumar Gala 	u8 rT = (instword >> 21) & 0x1f;
855c1469f13SKumar Gala 	u8 rA = (instword >> 16) & 0x1f;
856c1469f13SKumar Gala 	u8 rB = (instword >> 11) & 0x1f;
857c1469f13SKumar Gala 	u8 BC = (instword >> 6) & 0x1f;
858c1469f13SKumar Gala 	u8 bit;
859c1469f13SKumar Gala 	unsigned long tmp;
860c1469f13SKumar Gala 
861c1469f13SKumar Gala 	tmp = (rA == 0) ? 0 : regs->gpr[rA];
862c1469f13SKumar Gala 	bit = (regs->ccr >> (31 - BC)) & 0x1;
863c1469f13SKumar Gala 
864c1469f13SKumar Gala 	regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
865c1469f13SKumar Gala 
866c1469f13SKumar Gala 	return 0;
867c1469f13SKumar Gala }
868c1469f13SKumar Gala 
86914cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs)
87014cf11afSPaul Mackerras {
87114cf11afSPaul Mackerras 	u32 instword;
87214cf11afSPaul Mackerras 	u32 rd;
87314cf11afSPaul Mackerras 
874fab5db97SPaul Mackerras 	if (!user_mode(regs) || (regs->msr & MSR_LE))
87514cf11afSPaul Mackerras 		return -EINVAL;
87614cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
87714cf11afSPaul Mackerras 
87814cf11afSPaul Mackerras 	if (get_user(instword, (u32 __user *)(regs->nip)))
87914cf11afSPaul Mackerras 		return -EFAULT;
88014cf11afSPaul Mackerras 
88114cf11afSPaul Mackerras 	/* Emulate the mfspr rD, PVR. */
88216c57b36SKumar Gala 	if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
883eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mfpvr, regs);
88414cf11afSPaul Mackerras 		rd = (instword >> 21) & 0x1f;
88514cf11afSPaul Mackerras 		regs->gpr[rd] = mfspr(SPRN_PVR);
88614cf11afSPaul Mackerras 		return 0;
88714cf11afSPaul Mackerras 	}
88814cf11afSPaul Mackerras 
88914cf11afSPaul Mackerras 	/* Emulating the dcba insn is just a no-op.  */
89080947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
891eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(dcba, regs);
89214cf11afSPaul Mackerras 		return 0;
89380947e7cSGeert Uytterhoeven 	}
89414cf11afSPaul Mackerras 
89514cf11afSPaul Mackerras 	/* Emulate the mcrxr insn.  */
89616c57b36SKumar Gala 	if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
89786417780SPaul Mackerras 		int shift = (instword >> 21) & 0x1c;
89814cf11afSPaul Mackerras 		unsigned long msk = 0xf0000000UL >> shift;
89914cf11afSPaul Mackerras 
900eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(mcrxr, regs);
90114cf11afSPaul Mackerras 		regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
90214cf11afSPaul Mackerras 		regs->xer &= ~0xf0000000UL;
90314cf11afSPaul Mackerras 		return 0;
90414cf11afSPaul Mackerras 	}
90514cf11afSPaul Mackerras 
90614cf11afSPaul Mackerras 	/* Emulate load/store string insn. */
90780947e7cSGeert Uytterhoeven 	if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
908eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(string, regs);
90914cf11afSPaul Mackerras 		return emulate_string_inst(regs, instword);
91080947e7cSGeert Uytterhoeven 	}
91114cf11afSPaul Mackerras 
912c3412dcbSWill Schmidt 	/* Emulate the popcntb (Population Count Bytes) instruction. */
91316c57b36SKumar Gala 	if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
914eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(popcntb, regs);
915c3412dcbSWill Schmidt 		return emulate_popcntb_inst(regs, instword);
916c3412dcbSWill Schmidt 	}
917c3412dcbSWill Schmidt 
918c1469f13SKumar Gala 	/* Emulate isel (Integer Select) instruction */
91916c57b36SKumar Gala 	if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
920eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(isel, regs);
921c1469f13SKumar Gala 		return emulate_isel(regs, instword);
922c1469f13SKumar Gala 	}
923c1469f13SKumar Gala 
924efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
925efcac658SAlexey Kardashevskiy 	/* Emulate the mfspr rD, DSCR. */
926efcac658SAlexey Kardashevskiy 	if (((instword & PPC_INST_MFSPR_DSCR_MASK) == PPC_INST_MFSPR_DSCR) &&
927efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
928efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mfdscr, regs);
929efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
930efcac658SAlexey Kardashevskiy 		regs->gpr[rd] = mfspr(SPRN_DSCR);
931efcac658SAlexey Kardashevskiy 		return 0;
932efcac658SAlexey Kardashevskiy 	}
933efcac658SAlexey Kardashevskiy 	/* Emulate the mtspr DSCR, rD. */
934efcac658SAlexey Kardashevskiy 	if (((instword & PPC_INST_MTSPR_DSCR_MASK) == PPC_INST_MTSPR_DSCR) &&
935efcac658SAlexey Kardashevskiy 			cpu_has_feature(CPU_FTR_DSCR)) {
936efcac658SAlexey Kardashevskiy 		PPC_WARN_EMULATED(mtdscr, regs);
937efcac658SAlexey Kardashevskiy 		rd = (instword >> 21) & 0x1f;
938efcac658SAlexey Kardashevskiy 		mtspr(SPRN_DSCR, regs->gpr[rd]);
939efcac658SAlexey Kardashevskiy 		current->thread.dscr_inherit = 1;
940efcac658SAlexey Kardashevskiy 		return 0;
941efcac658SAlexey Kardashevskiy 	}
942efcac658SAlexey Kardashevskiy #endif
943efcac658SAlexey Kardashevskiy 
94414cf11afSPaul Mackerras 	return -EINVAL;
94514cf11afSPaul Mackerras }
94614cf11afSPaul Mackerras 
94773c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr)
94814cf11afSPaul Mackerras {
94973c9ceabSJeremy Fitzhardinge 	return is_kernel_addr(addr);
95014cf11afSPaul Mackerras }
95114cf11afSPaul Mackerras 
9528dad3f92SPaul Mackerras void __kprobes program_check_exception(struct pt_regs *regs)
95314cf11afSPaul Mackerras {
95414cf11afSPaul Mackerras 	unsigned int reason = get_reason(regs);
95514cf11afSPaul Mackerras 	extern int do_mathemu(struct pt_regs *regs);
95614cf11afSPaul Mackerras 
957aa42c69cSKim Phillips 	/* We can now get here via a FP Unavailable exception if the core
95804903a30SKumar Gala 	 * has no FPU, in that case the reason flags will be 0 */
95914cf11afSPaul Mackerras 
96014cf11afSPaul Mackerras 	if (reason & REASON_FP) {
96114cf11afSPaul Mackerras 		/* IEEE FP exception */
962dc1c1ca3SStephen Rothwell 		parse_fpe(regs);
9638dad3f92SPaul Mackerras 		return;
9648dad3f92SPaul Mackerras 	}
9658dad3f92SPaul Mackerras 	if (reason & REASON_TRAP) {
966ba797b28SJason Wessel 		/* Debugger is first in line to stop recursive faults in
967ba797b28SJason Wessel 		 * rcu_lock, notify_die, or atomic_notifier_call_chain */
968ba797b28SJason Wessel 		if (debugger_bpt(regs))
969ba797b28SJason Wessel 			return;
970ba797b28SJason Wessel 
97114cf11afSPaul Mackerras 		/* trap exception */
972dc1c1ca3SStephen Rothwell 		if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
973dc1c1ca3SStephen Rothwell 				== NOTIFY_STOP)
974dc1c1ca3SStephen Rothwell 			return;
97573c9ceabSJeremy Fitzhardinge 
97673c9ceabSJeremy Fitzhardinge 		if (!(regs->msr & MSR_PR) &&  /* not user-mode */
977608e2619SHeiko Carstens 		    report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
97814cf11afSPaul Mackerras 			regs->nip += 4;
97914cf11afSPaul Mackerras 			return;
98014cf11afSPaul Mackerras 		}
9818dad3f92SPaul Mackerras 		_exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
9828dad3f92SPaul Mackerras 		return;
9838dad3f92SPaul Mackerras 	}
9848dad3f92SPaul Mackerras 
985cd8a5673SPaul Mackerras 	local_irq_enable();
986cd8a5673SPaul Mackerras 
98704903a30SKumar Gala #ifdef CONFIG_MATH_EMULATION
98804903a30SKumar Gala 	/* (reason & REASON_ILLEGAL) would be the obvious thing here,
98904903a30SKumar Gala 	 * but there seems to be a hardware bug on the 405GP (RevD)
99004903a30SKumar Gala 	 * that means ESR is sometimes set incorrectly - either to
99104903a30SKumar Gala 	 * ESR_DST (!?) or 0.  In the process of chasing this with the
99204903a30SKumar Gala 	 * hardware people - not sure if it can happen on any illegal
99304903a30SKumar Gala 	 * instruction or only on FP instructions, whether there is a
99425985edcSLucas De Marchi 	 * pattern to occurrences etc. -dgibson 31/Mar/2003 */
9955fad293bSKumar Gala 	switch (do_mathemu(regs)) {
9965fad293bSKumar Gala 	case 0:
99704903a30SKumar Gala 		emulate_single_step(regs);
99804903a30SKumar Gala 		return;
9995fad293bSKumar Gala 	case 1: {
10005fad293bSKumar Gala 			int code = 0;
10015fad293bSKumar Gala 			code = __parse_fpscr(current->thread.fpscr.val);
10025fad293bSKumar Gala 			_exception(SIGFPE, regs, code, regs->nip);
10035fad293bSKumar Gala 			return;
100404903a30SKumar Gala 		}
10055fad293bSKumar Gala 	case -EFAULT:
10065fad293bSKumar Gala 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
10075fad293bSKumar Gala 		return;
10085fad293bSKumar Gala 	}
10095fad293bSKumar Gala 	/* fall through on any other errors */
101004903a30SKumar Gala #endif /* CONFIG_MATH_EMULATION */
101104903a30SKumar Gala 
10128dad3f92SPaul Mackerras 	/* Try to emulate it if we should. */
10138dad3f92SPaul Mackerras 	if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
101414cf11afSPaul Mackerras 		switch (emulate_instruction(regs)) {
101514cf11afSPaul Mackerras 		case 0:
101614cf11afSPaul Mackerras 			regs->nip += 4;
101714cf11afSPaul Mackerras 			emulate_single_step(regs);
10188dad3f92SPaul Mackerras 			return;
101914cf11afSPaul Mackerras 		case -EFAULT:
102014cf11afSPaul Mackerras 			_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
10218dad3f92SPaul Mackerras 			return;
10228dad3f92SPaul Mackerras 		}
10238dad3f92SPaul Mackerras 	}
10248dad3f92SPaul Mackerras 
102514cf11afSPaul Mackerras 	if (reason & REASON_PRIVILEGED)
102614cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
102714cf11afSPaul Mackerras 	else
102814cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
102914cf11afSPaul Mackerras }
103014cf11afSPaul Mackerras 
1031dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs)
103214cf11afSPaul Mackerras {
10334393c4f6SBenjamin Herrenschmidt 	int sig, code, fixed = 0;
103414cf11afSPaul Mackerras 
1035e9370ae1SPaul Mackerras 	/* we don't implement logging of alignment exceptions */
1036e9370ae1SPaul Mackerras 	if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
103714cf11afSPaul Mackerras 		fixed = fix_alignment(regs);
103814cf11afSPaul Mackerras 
103914cf11afSPaul Mackerras 	if (fixed == 1) {
104014cf11afSPaul Mackerras 		regs->nip += 4;	/* skip over emulated instruction */
104114cf11afSPaul Mackerras 		emulate_single_step(regs);
104214cf11afSPaul Mackerras 		return;
104314cf11afSPaul Mackerras 	}
104414cf11afSPaul Mackerras 
104514cf11afSPaul Mackerras 	/* Operand address was bad */
104614cf11afSPaul Mackerras 	if (fixed == -EFAULT) {
10474393c4f6SBenjamin Herrenschmidt 		sig = SIGSEGV;
10484393c4f6SBenjamin Herrenschmidt 		code = SEGV_ACCERR;
10494393c4f6SBenjamin Herrenschmidt 	} else {
10504393c4f6SBenjamin Herrenschmidt 		sig = SIGBUS;
10514393c4f6SBenjamin Herrenschmidt 		code = BUS_ADRALN;
105214cf11afSPaul Mackerras 	}
10534393c4f6SBenjamin Herrenschmidt 	if (user_mode(regs))
10544393c4f6SBenjamin Herrenschmidt 		_exception(sig, regs, code, regs->dar);
10554393c4f6SBenjamin Herrenschmidt 	else
10564393c4f6SBenjamin Herrenschmidt 		bad_page_fault(regs, regs->dar, sig);
105714cf11afSPaul Mackerras }
105814cf11afSPaul Mackerras 
105914cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs)
106014cf11afSPaul Mackerras {
106114cf11afSPaul Mackerras 	printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
106214cf11afSPaul Mackerras 	       current, regs->gpr[1]);
106314cf11afSPaul Mackerras 	debugger(regs);
106414cf11afSPaul Mackerras 	show_regs(regs);
106514cf11afSPaul Mackerras 	panic("kernel stack overflow");
106614cf11afSPaul Mackerras }
106714cf11afSPaul Mackerras 
106814cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs)
106914cf11afSPaul Mackerras {
107014cf11afSPaul Mackerras 	printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
107114cf11afSPaul Mackerras 	       regs->nip, regs->msr);
107214cf11afSPaul Mackerras 	debugger(regs);
107314cf11afSPaul Mackerras 	die("nonrecoverable exception", regs, SIGKILL);
107414cf11afSPaul Mackerras }
107514cf11afSPaul Mackerras 
107614cf11afSPaul Mackerras void trace_syscall(struct pt_regs *regs)
107714cf11afSPaul Mackerras {
107814cf11afSPaul Mackerras 	printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld    %s\n",
107919c5870cSAlexey Dobriyan 	       current, task_pid_nr(current), regs->nip, regs->link, regs->gpr[0],
108014cf11afSPaul Mackerras 	       regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted());
108114cf11afSPaul Mackerras }
108214cf11afSPaul Mackerras 
1083dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs)
1084dc1c1ca3SStephen Rothwell {
1085dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
1086dc1c1ca3SStephen Rothwell 			  "%lx at %lx\n", regs->trap, regs->nip);
1087dc1c1ca3SStephen Rothwell 	die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
1088dc1c1ca3SStephen Rothwell }
1089dc1c1ca3SStephen Rothwell 
1090dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs)
1091dc1c1ca3SStephen Rothwell {
1092dc1c1ca3SStephen Rothwell 	if (user_mode(regs)) {
1093dc1c1ca3SStephen Rothwell 		/* A user program has executed an altivec instruction,
1094dc1c1ca3SStephen Rothwell 		   but this kernel doesn't support altivec. */
1095dc1c1ca3SStephen Rothwell 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1096dc1c1ca3SStephen Rothwell 		return;
1097dc1c1ca3SStephen Rothwell 	}
10986c4841c2SAnton Blanchard 
1099dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
1100dc1c1ca3SStephen Rothwell 			"%lx at %lx\n", regs->trap, regs->nip);
1101dc1c1ca3SStephen Rothwell 	die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
1102dc1c1ca3SStephen Rothwell }
1103dc1c1ca3SStephen Rothwell 
1104ce48b210SMichael Neuling void vsx_unavailable_exception(struct pt_regs *regs)
1105ce48b210SMichael Neuling {
1106ce48b210SMichael Neuling 	if (user_mode(regs)) {
1107ce48b210SMichael Neuling 		/* A user program has executed an vsx instruction,
1108ce48b210SMichael Neuling 		   but this kernel doesn't support vsx. */
1109ce48b210SMichael Neuling 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1110ce48b210SMichael Neuling 		return;
1111ce48b210SMichael Neuling 	}
1112ce48b210SMichael Neuling 
1113ce48b210SMichael Neuling 	printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1114ce48b210SMichael Neuling 			"%lx at %lx\n", regs->trap, regs->nip);
1115ce48b210SMichael Neuling 	die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1116ce48b210SMichael Neuling }
1117ce48b210SMichael Neuling 
1118dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs)
1119dc1c1ca3SStephen Rothwell {
112089713ed1SAnton Blanchard 	__get_cpu_var(irq_stat).pmu_irqs++;
112189713ed1SAnton Blanchard 
1122dc1c1ca3SStephen Rothwell 	perf_irq(regs);
1123dc1c1ca3SStephen Rothwell }
1124dc1c1ca3SStephen Rothwell 
11258dad3f92SPaul Mackerras #ifdef CONFIG_8xx
112614cf11afSPaul Mackerras void SoftwareEmulation(struct pt_regs *regs)
112714cf11afSPaul Mackerras {
112814cf11afSPaul Mackerras 	extern int do_mathemu(struct pt_regs *);
112914cf11afSPaul Mackerras 	extern int Soft_emulate_8xx(struct pt_regs *);
11305dd57a13SScott Wood #if defined(CONFIG_MATH_EMULATION) || defined(CONFIG_8XX_MINIMAL_FPEMU)
113114cf11afSPaul Mackerras 	int errcode;
11325dd57a13SScott Wood #endif
113314cf11afSPaul Mackerras 
113414cf11afSPaul Mackerras 	CHECK_FULL_REGS(regs);
113514cf11afSPaul Mackerras 
113614cf11afSPaul Mackerras 	if (!user_mode(regs)) {
113714cf11afSPaul Mackerras 		debugger(regs);
113814cf11afSPaul Mackerras 		die("Kernel Mode Software FPU Emulation", regs, SIGFPE);
113914cf11afSPaul Mackerras 	}
114014cf11afSPaul Mackerras 
114114cf11afSPaul Mackerras #ifdef CONFIG_MATH_EMULATION
114214cf11afSPaul Mackerras 	errcode = do_mathemu(regs);
114380947e7cSGeert Uytterhoeven 	if (errcode >= 0)
1144eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(math, regs);
11455fad293bSKumar Gala 
11465fad293bSKumar Gala 	switch (errcode) {
11475fad293bSKumar Gala 	case 0:
11485fad293bSKumar Gala 		emulate_single_step(regs);
11495fad293bSKumar Gala 		return;
11505fad293bSKumar Gala 	case 1: {
11515fad293bSKumar Gala 			int code = 0;
11525fad293bSKumar Gala 			code = __parse_fpscr(current->thread.fpscr.val);
11535fad293bSKumar Gala 			_exception(SIGFPE, regs, code, regs->nip);
11545fad293bSKumar Gala 			return;
11555fad293bSKumar Gala 		}
11565fad293bSKumar Gala 	case -EFAULT:
11575fad293bSKumar Gala 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
11585fad293bSKumar Gala 		return;
11595fad293bSKumar Gala 	default:
11605fad293bSKumar Gala 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
11615fad293bSKumar Gala 		return;
11625fad293bSKumar Gala 	}
11635fad293bSKumar Gala 
11645dd57a13SScott Wood #elif defined(CONFIG_8XX_MINIMAL_FPEMU)
116514cf11afSPaul Mackerras 	errcode = Soft_emulate_8xx(regs);
116680947e7cSGeert Uytterhoeven 	if (errcode >= 0)
1167eecff81dSAnton Blanchard 		PPC_WARN_EMULATED(8xx, regs);
116880947e7cSGeert Uytterhoeven 
11695fad293bSKumar Gala 	switch (errcode) {
11705fad293bSKumar Gala 	case 0:
117114cf11afSPaul Mackerras 		emulate_single_step(regs);
11725fad293bSKumar Gala 		return;
11735fad293bSKumar Gala 	case 1:
11745fad293bSKumar Gala 		_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
11755fad293bSKumar Gala 		return;
11765fad293bSKumar Gala 	case -EFAULT:
11775fad293bSKumar Gala 		_exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
11785fad293bSKumar Gala 		return;
11795fad293bSKumar Gala 	}
11805dd57a13SScott Wood #else
11815dd57a13SScott Wood 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
11825fad293bSKumar Gala #endif
118314cf11afSPaul Mackerras }
11848dad3f92SPaul Mackerras #endif /* CONFIG_8xx */
118514cf11afSPaul Mackerras 
1186172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
11873bffb652SDave Kleikamp static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
11883bffb652SDave Kleikamp {
11893bffb652SDave Kleikamp 	int changed = 0;
11903bffb652SDave Kleikamp 	/*
11913bffb652SDave Kleikamp 	 * Determine the cause of the debug event, clear the
11923bffb652SDave Kleikamp 	 * event flags and send a trap to the handler. Torez
11933bffb652SDave Kleikamp 	 */
11943bffb652SDave Kleikamp 	if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
11953bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
11963bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
11973bffb652SDave Kleikamp 		current->thread.dbcr2 &= ~DBCR2_DAC12MODE;
11983bffb652SDave Kleikamp #endif
11993bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, TRAP_HWBKPT,
12003bffb652SDave Kleikamp 			     5);
12013bffb652SDave Kleikamp 		changed |= 0x01;
12023bffb652SDave Kleikamp 	}  else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
12033bffb652SDave Kleikamp 		dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
12043bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, TRAP_HWBKPT,
12053bffb652SDave Kleikamp 			     6);
12063bffb652SDave Kleikamp 		changed |= 0x01;
12073bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC1) {
12083bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC1;
12093bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
12103bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, TRAP_HWBKPT,
12113bffb652SDave Kleikamp 			     1);
12123bffb652SDave Kleikamp 		changed |= 0x01;
12133bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC2) {
12143bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC2;
12153bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, TRAP_HWBKPT,
12163bffb652SDave Kleikamp 			     2);
12173bffb652SDave Kleikamp 		changed |= 0x01;
12183bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC3) {
12193bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC3;
12203bffb652SDave Kleikamp 		dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
12213bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, TRAP_HWBKPT,
12223bffb652SDave Kleikamp 			     3);
12233bffb652SDave Kleikamp 		changed |= 0x01;
12243bffb652SDave Kleikamp 	}  else if (debug_status & DBSR_IAC4) {
12253bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IAC4;
12263bffb652SDave Kleikamp 		do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, TRAP_HWBKPT,
12273bffb652SDave Kleikamp 			     4);
12283bffb652SDave Kleikamp 		changed |= 0x01;
12293bffb652SDave Kleikamp 	}
12303bffb652SDave Kleikamp 	/*
12313bffb652SDave Kleikamp 	 * At the point this routine was called, the MSR(DE) was turned off.
12323bffb652SDave Kleikamp 	 * Check all other debug flags and see if that bit needs to be turned
12333bffb652SDave Kleikamp 	 * back on or not.
12343bffb652SDave Kleikamp 	 */
12353bffb652SDave Kleikamp 	if (DBCR_ACTIVE_EVENTS(current->thread.dbcr0, current->thread.dbcr1))
12363bffb652SDave Kleikamp 		regs->msr |= MSR_DE;
12373bffb652SDave Kleikamp 	else
12383bffb652SDave Kleikamp 		/* Make sure the IDM flag is off */
12393bffb652SDave Kleikamp 		current->thread.dbcr0 &= ~DBCR0_IDM;
12403bffb652SDave Kleikamp 
12413bffb652SDave Kleikamp 	if (changed & 0x01)
12423bffb652SDave Kleikamp 		mtspr(SPRN_DBCR0, current->thread.dbcr0);
12433bffb652SDave Kleikamp }
124414cf11afSPaul Mackerras 
1245f8279621SKumar Gala void __kprobes DebugException(struct pt_regs *regs, unsigned long debug_status)
124614cf11afSPaul Mackerras {
12473bffb652SDave Kleikamp 	current->thread.dbsr = debug_status;
12483bffb652SDave Kleikamp 
1249ec097c84SRoland McGrath 	/* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1250ec097c84SRoland McGrath 	 * on server, it stops on the target of the branch. In order to simulate
1251ec097c84SRoland McGrath 	 * the server behaviour, we thus restart right away with a single step
1252ec097c84SRoland McGrath 	 * instead of stopping here when hitting a BT
1253ec097c84SRoland McGrath 	 */
1254ec097c84SRoland McGrath 	if (debug_status & DBSR_BT) {
1255ec097c84SRoland McGrath 		regs->msr &= ~MSR_DE;
1256ec097c84SRoland McGrath 
1257ec097c84SRoland McGrath 		/* Disable BT */
1258ec097c84SRoland McGrath 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1259ec097c84SRoland McGrath 		/* Clear the BT event */
1260ec097c84SRoland McGrath 		mtspr(SPRN_DBSR, DBSR_BT);
1261ec097c84SRoland McGrath 
1262ec097c84SRoland McGrath 		/* Do the single step trick only when coming from userspace */
1263ec097c84SRoland McGrath 		if (user_mode(regs)) {
1264ec097c84SRoland McGrath 			current->thread.dbcr0 &= ~DBCR0_BT;
1265ec097c84SRoland McGrath 			current->thread.dbcr0 |= DBCR0_IDM | DBCR0_IC;
1266ec097c84SRoland McGrath 			regs->msr |= MSR_DE;
1267ec097c84SRoland McGrath 			return;
1268ec097c84SRoland McGrath 		}
1269ec097c84SRoland McGrath 
1270ec097c84SRoland McGrath 		if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1271ec097c84SRoland McGrath 			       5, SIGTRAP) == NOTIFY_STOP) {
1272ec097c84SRoland McGrath 			return;
1273ec097c84SRoland McGrath 		}
1274ec097c84SRoland McGrath 		if (debugger_sstep(regs))
1275ec097c84SRoland McGrath 			return;
1276ec097c84SRoland McGrath 	} else if (debug_status & DBSR_IC) { 	/* Instruction complete */
127714cf11afSPaul Mackerras 		regs->msr &= ~MSR_DE;
1278f8279621SKumar Gala 
127914cf11afSPaul Mackerras 		/* Disable instruction completion */
128014cf11afSPaul Mackerras 		mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
128114cf11afSPaul Mackerras 		/* Clear the instruction completion event */
128214cf11afSPaul Mackerras 		mtspr(SPRN_DBSR, DBSR_IC);
1283f8279621SKumar Gala 
1284f8279621SKumar Gala 		if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1285f8279621SKumar Gala 			       5, SIGTRAP) == NOTIFY_STOP) {
128614cf11afSPaul Mackerras 			return;
128714cf11afSPaul Mackerras 		}
1288f8279621SKumar Gala 
1289f8279621SKumar Gala 		if (debugger_sstep(regs))
1290f8279621SKumar Gala 			return;
1291f8279621SKumar Gala 
12923bffb652SDave Kleikamp 		if (user_mode(regs)) {
12933bffb652SDave Kleikamp 			current->thread.dbcr0 &= ~DBCR0_IC;
12943bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS
12953bffb652SDave Kleikamp 			if (DBCR_ACTIVE_EVENTS(current->thread.dbcr0,
12963bffb652SDave Kleikamp 					       current->thread.dbcr1))
12973bffb652SDave Kleikamp 				regs->msr |= MSR_DE;
12983bffb652SDave Kleikamp 			else
12993bffb652SDave Kleikamp 				/* Make sure the IDM bit is off */
13003bffb652SDave Kleikamp 				current->thread.dbcr0 &= ~DBCR0_IDM;
13013bffb652SDave Kleikamp #endif
13023bffb652SDave Kleikamp 		}
1303f8279621SKumar Gala 
1304f8279621SKumar Gala 		_exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
13053bffb652SDave Kleikamp 	} else
13063bffb652SDave Kleikamp 		handle_debug(regs, debug_status);
130714cf11afSPaul Mackerras }
1308172ae2e7SDave Kleikamp #endif /* CONFIG_PPC_ADV_DEBUG_REGS */
130914cf11afSPaul Mackerras 
131014cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT)
131114cf11afSPaul Mackerras void TAUException(struct pt_regs *regs)
131214cf11afSPaul Mackerras {
131314cf11afSPaul Mackerras 	printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx    %s\n",
131414cf11afSPaul Mackerras 	       regs->nip, regs->msr, regs->trap, print_tainted());
131514cf11afSPaul Mackerras }
131614cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */
131714cf11afSPaul Mackerras 
131814cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC
1319dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs)
132014cf11afSPaul Mackerras {
132114cf11afSPaul Mackerras 	int err;
132214cf11afSPaul Mackerras 
132314cf11afSPaul Mackerras 	if (!user_mode(regs)) {
132414cf11afSPaul Mackerras 		printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
132514cf11afSPaul Mackerras 		       " at %lx\n", regs->nip);
13268dad3f92SPaul Mackerras 		die("Kernel VMX/Altivec assist exception", regs, SIGILL);
132714cf11afSPaul Mackerras 	}
132814cf11afSPaul Mackerras 
1329dc1c1ca3SStephen Rothwell 	flush_altivec_to_thread(current);
1330dc1c1ca3SStephen Rothwell 
1331eecff81dSAnton Blanchard 	PPC_WARN_EMULATED(altivec, regs);
133214cf11afSPaul Mackerras 	err = emulate_altivec(regs);
133314cf11afSPaul Mackerras 	if (err == 0) {
133414cf11afSPaul Mackerras 		regs->nip += 4;		/* skip emulated instruction */
133514cf11afSPaul Mackerras 		emulate_single_step(regs);
133614cf11afSPaul Mackerras 		return;
133714cf11afSPaul Mackerras 	}
133814cf11afSPaul Mackerras 
133914cf11afSPaul Mackerras 	if (err == -EFAULT) {
134014cf11afSPaul Mackerras 		/* got an error reading the instruction */
134114cf11afSPaul Mackerras 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
134214cf11afSPaul Mackerras 	} else {
134314cf11afSPaul Mackerras 		/* didn't recognize the instruction */
134414cf11afSPaul Mackerras 		/* XXX quick hack for now: set the non-Java bit in the VSCR */
1345*76462232SChristian Dietrich 		printk_ratelimited(KERN_ERR "Unrecognized altivec instruction "
134614cf11afSPaul Mackerras 				   "in %s at %lx\n", current->comm, regs->nip);
134714cf11afSPaul Mackerras 		current->thread.vscr.u[3] |= 0x10000;
134814cf11afSPaul Mackerras 	}
134914cf11afSPaul Mackerras }
135014cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */
135114cf11afSPaul Mackerras 
1352ce48b210SMichael Neuling #ifdef CONFIG_VSX
1353ce48b210SMichael Neuling void vsx_assist_exception(struct pt_regs *regs)
1354ce48b210SMichael Neuling {
1355ce48b210SMichael Neuling 	if (!user_mode(regs)) {
1356ce48b210SMichael Neuling 		printk(KERN_EMERG "VSX assist exception in kernel mode"
1357ce48b210SMichael Neuling 		       " at %lx\n", regs->nip);
1358ce48b210SMichael Neuling 		die("Kernel VSX assist exception", regs, SIGILL);
1359ce48b210SMichael Neuling 	}
1360ce48b210SMichael Neuling 
1361ce48b210SMichael Neuling 	flush_vsx_to_thread(current);
1362ce48b210SMichael Neuling 	printk(KERN_INFO "VSX assist not supported at %lx\n", regs->nip);
1363ce48b210SMichael Neuling 	_exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1364ce48b210SMichael Neuling }
1365ce48b210SMichael Neuling #endif /* CONFIG_VSX */
1366ce48b210SMichael Neuling 
136714cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE
136814cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address,
136914cf11afSPaul Mackerras 			   unsigned long error_code)
137014cf11afSPaul Mackerras {
137114cf11afSPaul Mackerras 	/* We treat cache locking instructions from the user
137214cf11afSPaul Mackerras 	 * as priv ops, in the future we could try to do
137314cf11afSPaul Mackerras 	 * something smarter
137414cf11afSPaul Mackerras 	 */
137514cf11afSPaul Mackerras 	if (error_code & (ESR_DLK|ESR_ILK))
137614cf11afSPaul Mackerras 		_exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
137714cf11afSPaul Mackerras 	return;
137814cf11afSPaul Mackerras }
137914cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */
138014cf11afSPaul Mackerras 
138114cf11afSPaul Mackerras #ifdef CONFIG_SPE
138214cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs)
138314cf11afSPaul Mackerras {
13846a800f36SLiu Yu 	extern int do_spe_mathemu(struct pt_regs *regs);
138514cf11afSPaul Mackerras 	unsigned long spefscr;
138614cf11afSPaul Mackerras 	int fpexc_mode;
138714cf11afSPaul Mackerras 	int code = 0;
13886a800f36SLiu Yu 	int err;
13896a800f36SLiu Yu 
13906a800f36SLiu Yu 	preempt_disable();
13916a800f36SLiu Yu 	if (regs->msr & MSR_SPE)
13926a800f36SLiu Yu 		giveup_spe(current);
13936a800f36SLiu Yu 	preempt_enable();
139414cf11afSPaul Mackerras 
139514cf11afSPaul Mackerras 	spefscr = current->thread.spefscr;
139614cf11afSPaul Mackerras 	fpexc_mode = current->thread.fpexc_mode;
139714cf11afSPaul Mackerras 
139814cf11afSPaul Mackerras 	if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
139914cf11afSPaul Mackerras 		code = FPE_FLTOVF;
140014cf11afSPaul Mackerras 	}
140114cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
140214cf11afSPaul Mackerras 		code = FPE_FLTUND;
140314cf11afSPaul Mackerras 	}
140414cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
140514cf11afSPaul Mackerras 		code = FPE_FLTDIV;
140614cf11afSPaul Mackerras 	else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
140714cf11afSPaul Mackerras 		code = FPE_FLTINV;
140814cf11afSPaul Mackerras 	}
140914cf11afSPaul Mackerras 	else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
141014cf11afSPaul Mackerras 		code = FPE_FLTRES;
141114cf11afSPaul Mackerras 
14126a800f36SLiu Yu 	err = do_spe_mathemu(regs);
14136a800f36SLiu Yu 	if (err == 0) {
14146a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
14156a800f36SLiu Yu 		emulate_single_step(regs);
141614cf11afSPaul Mackerras 		return;
141714cf11afSPaul Mackerras 	}
14186a800f36SLiu Yu 
14196a800f36SLiu Yu 	if (err == -EFAULT) {
14206a800f36SLiu Yu 		/* got an error reading the instruction */
14216a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
14226a800f36SLiu Yu 	} else if (err == -EINVAL) {
14236a800f36SLiu Yu 		/* didn't recognize the instruction */
14246a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
14256a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
14266a800f36SLiu Yu 	} else {
14276a800f36SLiu Yu 		_exception(SIGFPE, regs, code, regs->nip);
14286a800f36SLiu Yu 	}
14296a800f36SLiu Yu 
14306a800f36SLiu Yu 	return;
14316a800f36SLiu Yu }
14326a800f36SLiu Yu 
14336a800f36SLiu Yu void SPEFloatingPointRoundException(struct pt_regs *regs)
14346a800f36SLiu Yu {
14356a800f36SLiu Yu 	extern int speround_handler(struct pt_regs *regs);
14366a800f36SLiu Yu 	int err;
14376a800f36SLiu Yu 
14386a800f36SLiu Yu 	preempt_disable();
14396a800f36SLiu Yu 	if (regs->msr & MSR_SPE)
14406a800f36SLiu Yu 		giveup_spe(current);
14416a800f36SLiu Yu 	preempt_enable();
14426a800f36SLiu Yu 
14436a800f36SLiu Yu 	regs->nip -= 4;
14446a800f36SLiu Yu 	err = speround_handler(regs);
14456a800f36SLiu Yu 	if (err == 0) {
14466a800f36SLiu Yu 		regs->nip += 4;		/* skip emulated instruction */
14476a800f36SLiu Yu 		emulate_single_step(regs);
14486a800f36SLiu Yu 		return;
14496a800f36SLiu Yu 	}
14506a800f36SLiu Yu 
14516a800f36SLiu Yu 	if (err == -EFAULT) {
14526a800f36SLiu Yu 		/* got an error reading the instruction */
14536a800f36SLiu Yu 		_exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
14546a800f36SLiu Yu 	} else if (err == -EINVAL) {
14556a800f36SLiu Yu 		/* didn't recognize the instruction */
14566a800f36SLiu Yu 		printk(KERN_ERR "unrecognized spe instruction "
14576a800f36SLiu Yu 		       "in %s at %lx\n", current->comm, regs->nip);
14586a800f36SLiu Yu 	} else {
14596a800f36SLiu Yu 		_exception(SIGFPE, regs, 0, regs->nip);
14606a800f36SLiu Yu 		return;
14616a800f36SLiu Yu 	}
14626a800f36SLiu Yu }
146314cf11afSPaul Mackerras #endif
146414cf11afSPaul Mackerras 
1465dc1c1ca3SStephen Rothwell /*
1466dc1c1ca3SStephen Rothwell  * We enter here if we get an unrecoverable exception, that is, one
1467dc1c1ca3SStephen Rothwell  * that happened at a point where the RI (recoverable interrupt) bit
1468dc1c1ca3SStephen Rothwell  * in the MSR is 0.  This indicates that SRR0/1 are live, and that
1469dc1c1ca3SStephen Rothwell  * we therefore lost state by taking this exception.
1470dc1c1ca3SStephen Rothwell  */
1471dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs)
1472dc1c1ca3SStephen Rothwell {
1473dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1474dc1c1ca3SStephen Rothwell 	       regs->trap, regs->nip);
1475dc1c1ca3SStephen Rothwell 	die("Unrecoverable exception", regs, SIGABRT);
1476dc1c1ca3SStephen Rothwell }
1477dc1c1ca3SStephen Rothwell 
147814cf11afSPaul Mackerras #ifdef CONFIG_BOOKE_WDT
147914cf11afSPaul Mackerras /*
148014cf11afSPaul Mackerras  * Default handler for a Watchdog exception,
148114cf11afSPaul Mackerras  * spins until a reboot occurs
148214cf11afSPaul Mackerras  */
148314cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
148414cf11afSPaul Mackerras {
148514cf11afSPaul Mackerras 	/* Generic WatchdogHandler, implement your own */
148614cf11afSPaul Mackerras 	mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
148714cf11afSPaul Mackerras 	return;
148814cf11afSPaul Mackerras }
148914cf11afSPaul Mackerras 
149014cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs)
149114cf11afSPaul Mackerras {
149214cf11afSPaul Mackerras 	printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
149314cf11afSPaul Mackerras 	WatchdogHandler(regs);
149414cf11afSPaul Mackerras }
149514cf11afSPaul Mackerras #endif
1496dc1c1ca3SStephen Rothwell 
1497dc1c1ca3SStephen Rothwell /*
1498dc1c1ca3SStephen Rothwell  * We enter here if we discover during exception entry that we are
1499dc1c1ca3SStephen Rothwell  * running in supervisor mode with a userspace value in the stack pointer.
1500dc1c1ca3SStephen Rothwell  */
1501dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs)
1502dc1c1ca3SStephen Rothwell {
1503dc1c1ca3SStephen Rothwell 	printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1504dc1c1ca3SStephen Rothwell 	       regs->gpr[1], regs->nip);
1505dc1c1ca3SStephen Rothwell 	die("Bad kernel stack pointer", regs, SIGABRT);
1506dc1c1ca3SStephen Rothwell }
150714cf11afSPaul Mackerras 
150814cf11afSPaul Mackerras void __init trap_init(void)
150914cf11afSPaul Mackerras {
151014cf11afSPaul Mackerras }
151180947e7cSGeert Uytterhoeven 
151280947e7cSGeert Uytterhoeven 
151380947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS
151480947e7cSGeert Uytterhoeven 
151580947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type)	.type = { .name = #type }
151680947e7cSGeert Uytterhoeven 
151780947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = {
151880947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC
151980947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(altivec),
152080947e7cSGeert Uytterhoeven #endif
152180947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcba),
152280947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(dcbz),
152380947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(fp_pair),
152480947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(isel),
152580947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mcrxr),
152680947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(mfpvr),
152780947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(multiple),
152880947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(popcntb),
152980947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(spe),
153080947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(string),
153180947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(unaligned),
153280947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION
153380947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(math),
153480947e7cSGeert Uytterhoeven #elif defined(CONFIG_8XX_MINIMAL_FPEMU)
153580947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(8xx),
153680947e7cSGeert Uytterhoeven #endif
153780947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX
153880947e7cSGeert Uytterhoeven 	WARN_EMULATED_SETUP(vsx),
153980947e7cSGeert Uytterhoeven #endif
1540efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64
1541efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mfdscr),
1542efcac658SAlexey Kardashevskiy 	WARN_EMULATED_SETUP(mtdscr),
1543efcac658SAlexey Kardashevskiy #endif
154480947e7cSGeert Uytterhoeven };
154580947e7cSGeert Uytterhoeven 
154680947e7cSGeert Uytterhoeven u32 ppc_warn_emulated;
154780947e7cSGeert Uytterhoeven 
154880947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type)
154980947e7cSGeert Uytterhoeven {
1550*76462232SChristian Dietrich 	pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm,
155180947e7cSGeert Uytterhoeven 			    type);
155280947e7cSGeert Uytterhoeven }
155380947e7cSGeert Uytterhoeven 
155480947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void)
155580947e7cSGeert Uytterhoeven {
155680947e7cSGeert Uytterhoeven 	struct dentry *dir, *d;
155780947e7cSGeert Uytterhoeven 	unsigned int i;
155880947e7cSGeert Uytterhoeven 	struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
155980947e7cSGeert Uytterhoeven 
156080947e7cSGeert Uytterhoeven 	if (!powerpc_debugfs_root)
156180947e7cSGeert Uytterhoeven 		return -ENODEV;
156280947e7cSGeert Uytterhoeven 
156380947e7cSGeert Uytterhoeven 	dir = debugfs_create_dir("emulated_instructions",
156480947e7cSGeert Uytterhoeven 				 powerpc_debugfs_root);
156580947e7cSGeert Uytterhoeven 	if (!dir)
156680947e7cSGeert Uytterhoeven 		return -ENOMEM;
156780947e7cSGeert Uytterhoeven 
156880947e7cSGeert Uytterhoeven 	d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir,
156980947e7cSGeert Uytterhoeven 			       &ppc_warn_emulated);
157080947e7cSGeert Uytterhoeven 	if (!d)
157180947e7cSGeert Uytterhoeven 		goto fail;
157280947e7cSGeert Uytterhoeven 
157380947e7cSGeert Uytterhoeven 	for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
157480947e7cSGeert Uytterhoeven 		d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir,
157580947e7cSGeert Uytterhoeven 				       (u32 *)&entries[i].val.counter);
157680947e7cSGeert Uytterhoeven 		if (!d)
157780947e7cSGeert Uytterhoeven 			goto fail;
157880947e7cSGeert Uytterhoeven 	}
157980947e7cSGeert Uytterhoeven 
158080947e7cSGeert Uytterhoeven 	return 0;
158180947e7cSGeert Uytterhoeven 
158280947e7cSGeert Uytterhoeven fail:
158380947e7cSGeert Uytterhoeven 	debugfs_remove_recursive(dir);
158480947e7cSGeert Uytterhoeven 	return -ENOMEM;
158580947e7cSGeert Uytterhoeven }
158680947e7cSGeert Uytterhoeven 
158780947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init);
158880947e7cSGeert Uytterhoeven 
158980947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */
1590