114cf11afSPaul Mackerras /* 214cf11afSPaul Mackerras * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 3fe04b112SScott Wood * Copyright 2007-2010 Freescale Semiconductor, Inc. 414cf11afSPaul Mackerras * 514cf11afSPaul Mackerras * This program is free software; you can redistribute it and/or 614cf11afSPaul Mackerras * modify it under the terms of the GNU General Public License 714cf11afSPaul Mackerras * as published by the Free Software Foundation; either version 814cf11afSPaul Mackerras * 2 of the License, or (at your option) any later version. 914cf11afSPaul Mackerras * 1014cf11afSPaul Mackerras * Modified by Cort Dougan (cort@cs.nmt.edu) 1114cf11afSPaul Mackerras * and Paul Mackerras (paulus@samba.org) 1214cf11afSPaul Mackerras */ 1314cf11afSPaul Mackerras 1414cf11afSPaul Mackerras /* 1514cf11afSPaul Mackerras * This file handles the architecture-dependent parts of hardware exceptions 1614cf11afSPaul Mackerras */ 1714cf11afSPaul Mackerras 1814cf11afSPaul Mackerras #include <linux/errno.h> 1914cf11afSPaul Mackerras #include <linux/sched.h> 2014cf11afSPaul Mackerras #include <linux/kernel.h> 2114cf11afSPaul Mackerras #include <linux/mm.h> 2214cf11afSPaul Mackerras #include <linux/stddef.h> 2314cf11afSPaul Mackerras #include <linux/unistd.h> 248dad3f92SPaul Mackerras #include <linux/ptrace.h> 2514cf11afSPaul Mackerras #include <linux/user.h> 2614cf11afSPaul Mackerras #include <linux/interrupt.h> 2714cf11afSPaul Mackerras #include <linux/init.h> 288a39b05fSPaul Gortmaker #include <linux/extable.h> 298a39b05fSPaul Gortmaker #include <linux/module.h> /* print_modules */ 308dad3f92SPaul Mackerras #include <linux/prctl.h> 3114cf11afSPaul Mackerras #include <linux/delay.h> 3214cf11afSPaul Mackerras #include <linux/kprobes.h> 33cc532915SMichael Ellerman #include <linux/kexec.h> 345474c120SMichael Hanselmann #include <linux/backlight.h> 3573c9ceabSJeremy Fitzhardinge #include <linux/bug.h> 361eeb66a1SChristoph Hellwig #include <linux/kdebug.h> 3780947e7cSGeert Uytterhoeven #include <linux/debugfs.h> 3876462232SChristian Dietrich #include <linux/ratelimit.h> 39ba12eedeSLi Zhong #include <linux/context_tracking.h> 4014cf11afSPaul Mackerras 4180947e7cSGeert Uytterhoeven #include <asm/emulated_ops.h> 4214cf11afSPaul Mackerras #include <asm/pgtable.h> 4314cf11afSPaul Mackerras #include <asm/uaccess.h> 4414cf11afSPaul Mackerras #include <asm/io.h> 4586417780SPaul Mackerras #include <asm/machdep.h> 4686417780SPaul Mackerras #include <asm/rtas.h> 47f7f6f4feSDavid Gibson #include <asm/pmc.h> 4814cf11afSPaul Mackerras #include <asm/reg.h> 4914cf11afSPaul Mackerras #ifdef CONFIG_PMAC_BACKLIGHT 5014cf11afSPaul Mackerras #include <asm/backlight.h> 5114cf11afSPaul Mackerras #endif 52dc1c1ca3SStephen Rothwell #ifdef CONFIG_PPC64 5386417780SPaul Mackerras #include <asm/firmware.h> 54dc1c1ca3SStephen Rothwell #include <asm/processor.h> 556ce6c629SMichael Neuling #include <asm/tm.h> 56dc1c1ca3SStephen Rothwell #endif 57c0ce7d08SDavid Wilder #include <asm/kexec.h> 5816c57b36SKumar Gala #include <asm/ppc-opcode.h> 59cce1f106SShaohui Xie #include <asm/rio.h> 60ebaeb5aeSMahesh Salgaonkar #include <asm/fadump.h> 61ae3a197eSDavid Howells #include <asm/switch_to.h> 62f54db641SMichael Neuling #include <asm/tm.h> 63ae3a197eSDavid Howells #include <asm/debug.h> 6442f5b4caSDaniel Axtens #include <asm/asm-prototypes.h> 65fd7bacbcSMahesh Salgaonkar #include <asm/hmi.h> 664e0e3435SHongtao Jia #include <sysdev/fsl_pci.h> 67dc1c1ca3SStephen Rothwell 687dbb922cSOlof Johansson #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC) 695be3492fSAnton Blanchard int (*__debugger)(struct pt_regs *regs) __read_mostly; 705be3492fSAnton Blanchard int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly; 715be3492fSAnton Blanchard int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly; 725be3492fSAnton Blanchard int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly; 735be3492fSAnton Blanchard int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly; 749422de3eSMichael Neuling int (*__debugger_break_match)(struct pt_regs *regs) __read_mostly; 755be3492fSAnton Blanchard int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly; 7614cf11afSPaul Mackerras 7714cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger); 7814cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_ipi); 7914cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_bpt); 8014cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_sstep); 8114cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_iabr_match); 829422de3eSMichael Neuling EXPORT_SYMBOL(__debugger_break_match); 8314cf11afSPaul Mackerras EXPORT_SYMBOL(__debugger_fault_handler); 8414cf11afSPaul Mackerras #endif 8514cf11afSPaul Mackerras 868b3c34cfSMichael Neuling /* Transactional Memory trap debug */ 878b3c34cfSMichael Neuling #ifdef TM_DEBUG_SW 888b3c34cfSMichael Neuling #define TM_DEBUG(x...) printk(KERN_INFO x) 898b3c34cfSMichael Neuling #else 908b3c34cfSMichael Neuling #define TM_DEBUG(x...) do { } while(0) 918b3c34cfSMichael Neuling #endif 928b3c34cfSMichael Neuling 9314cf11afSPaul Mackerras /* 9414cf11afSPaul Mackerras * Trap & Exception support 9514cf11afSPaul Mackerras */ 9614cf11afSPaul Mackerras 976031d9d9Santon@samba.org #ifdef CONFIG_PMAC_BACKLIGHT 986031d9d9Santon@samba.org static void pmac_backlight_unblank(void) 996031d9d9Santon@samba.org { 1006031d9d9Santon@samba.org mutex_lock(&pmac_backlight_mutex); 1016031d9d9Santon@samba.org if (pmac_backlight) { 1026031d9d9Santon@samba.org struct backlight_properties *props; 1036031d9d9Santon@samba.org 1046031d9d9Santon@samba.org props = &pmac_backlight->props; 1056031d9d9Santon@samba.org props->brightness = props->max_brightness; 1066031d9d9Santon@samba.org props->power = FB_BLANK_UNBLANK; 1076031d9d9Santon@samba.org backlight_update_status(pmac_backlight); 1086031d9d9Santon@samba.org } 1096031d9d9Santon@samba.org mutex_unlock(&pmac_backlight_mutex); 1106031d9d9Santon@samba.org } 1116031d9d9Santon@samba.org #else 1126031d9d9Santon@samba.org static inline void pmac_backlight_unblank(void) { } 1136031d9d9Santon@samba.org #endif 1146031d9d9Santon@samba.org 115760ca4dcSAnton Blanchard static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED; 116760ca4dcSAnton Blanchard static int die_owner = -1; 117760ca4dcSAnton Blanchard static unsigned int die_nest_count; 118c0ce7d08SDavid Wilder static int die_counter; 119760ca4dcSAnton Blanchard 12003465f89SNicholas Piggin static unsigned long oops_begin(struct pt_regs *regs) 121760ca4dcSAnton Blanchard { 122760ca4dcSAnton Blanchard int cpu; 12334c2a14fSanton@samba.org unsigned long flags; 12414cf11afSPaul Mackerras 125293e4688Santon@samba.org oops_enter(); 126293e4688Santon@samba.org 127760ca4dcSAnton Blanchard /* racy, but better than risking deadlock. */ 128760ca4dcSAnton Blanchard raw_local_irq_save(flags); 129760ca4dcSAnton Blanchard cpu = smp_processor_id(); 130760ca4dcSAnton Blanchard if (!arch_spin_trylock(&die_lock)) { 131760ca4dcSAnton Blanchard if (cpu == die_owner) 132760ca4dcSAnton Blanchard /* nested oops. should stop eventually */; 133760ca4dcSAnton Blanchard else 134760ca4dcSAnton Blanchard arch_spin_lock(&die_lock); 135760ca4dcSAnton Blanchard } 136760ca4dcSAnton Blanchard die_nest_count++; 137760ca4dcSAnton Blanchard die_owner = cpu; 13814cf11afSPaul Mackerras console_verbose(); 13914cf11afSPaul Mackerras bust_spinlocks(1); 1406031d9d9Santon@samba.org if (machine_is(powermac)) 1416031d9d9Santon@samba.org pmac_backlight_unblank(); 142760ca4dcSAnton Blanchard return flags; 14334c2a14fSanton@samba.org } 14403465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_begin); 1455474c120SMichael Hanselmann 14603465f89SNicholas Piggin static void oops_end(unsigned long flags, struct pt_regs *regs, 147760ca4dcSAnton Blanchard int signr) 148760ca4dcSAnton Blanchard { 14914cf11afSPaul Mackerras bust_spinlocks(0); 150373d4d09SRusty Russell add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE); 151760ca4dcSAnton Blanchard die_nest_count--; 15258154c8cSAnton Blanchard oops_exit(); 15358154c8cSAnton Blanchard printk("\n"); 154*7458e8b2SNicholas Piggin if (!die_nest_count) { 155760ca4dcSAnton Blanchard /* Nest count reaches zero, release the lock. */ 156*7458e8b2SNicholas Piggin die_owner = -1; 157760ca4dcSAnton Blanchard arch_spin_unlock(&die_lock); 158*7458e8b2SNicholas Piggin } 159760ca4dcSAnton Blanchard raw_local_irq_restore(flags); 160cc532915SMichael Ellerman 161ebaeb5aeSMahesh Salgaonkar crash_fadump(regs, "die oops"); 162ebaeb5aeSMahesh Salgaonkar 1639b00ac06SAnton Blanchard /* 1649b00ac06SAnton Blanchard * A system reset (0x100) is a request to dump, so we always send 1659b00ac06SAnton Blanchard * it through the crashdump code. 1669b00ac06SAnton Blanchard */ 1679b00ac06SAnton Blanchard if (kexec_should_crash(current) || (TRAP(regs) == 0x100)) { 168cc532915SMichael Ellerman crash_kexec(regs); 1699b00ac06SAnton Blanchard 1709b00ac06SAnton Blanchard /* 1719b00ac06SAnton Blanchard * We aren't the primary crash CPU. We need to send it 1729b00ac06SAnton Blanchard * to a holding pattern to avoid it ending up in the panic 1739b00ac06SAnton Blanchard * code. 1749b00ac06SAnton Blanchard */ 175c0ce7d08SDavid Wilder crash_kexec_secondary(regs); 1769b00ac06SAnton Blanchard } 17714cf11afSPaul Mackerras 178760ca4dcSAnton Blanchard if (!signr) 179760ca4dcSAnton Blanchard return; 180760ca4dcSAnton Blanchard 18158154c8cSAnton Blanchard /* 18258154c8cSAnton Blanchard * While our oops output is serialised by a spinlock, output 18358154c8cSAnton Blanchard * from panic() called below can race and corrupt it. If we 18458154c8cSAnton Blanchard * know we are going to panic, delay for 1 second so we have a 18558154c8cSAnton Blanchard * chance to get clean backtraces from all CPUs that are oopsing. 18658154c8cSAnton Blanchard */ 18758154c8cSAnton Blanchard if (in_interrupt() || panic_on_oops || !current->pid || 18858154c8cSAnton Blanchard is_global_init(current)) { 18958154c8cSAnton Blanchard mdelay(MSEC_PER_SEC); 19058154c8cSAnton Blanchard } 19158154c8cSAnton Blanchard 19214cf11afSPaul Mackerras if (in_interrupt()) 19314cf11afSPaul Mackerras panic("Fatal exception in interrupt"); 194cea6a4baSHorms if (panic_on_oops) 195012c437dSHorms panic("Fatal exception"); 196760ca4dcSAnton Blanchard do_exit(signr); 197760ca4dcSAnton Blanchard } 19803465f89SNicholas Piggin NOKPROBE_SYMBOL(oops_end); 199cea6a4baSHorms 20003465f89SNicholas Piggin static int __die(const char *str, struct pt_regs *regs, long err) 201760ca4dcSAnton Blanchard { 202760ca4dcSAnton Blanchard printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter); 203760ca4dcSAnton Blanchard #ifdef CONFIG_PREEMPT 204760ca4dcSAnton Blanchard printk("PREEMPT "); 205760ca4dcSAnton Blanchard #endif 206760ca4dcSAnton Blanchard #ifdef CONFIG_SMP 207760ca4dcSAnton Blanchard printk("SMP NR_CPUS=%d ", NR_CPUS); 208760ca4dcSAnton Blanchard #endif 209e7df0d88SJoonsoo Kim if (debug_pagealloc_enabled()) 210760ca4dcSAnton Blanchard printk("DEBUG_PAGEALLOC "); 211760ca4dcSAnton Blanchard #ifdef CONFIG_NUMA 212760ca4dcSAnton Blanchard printk("NUMA "); 213760ca4dcSAnton Blanchard #endif 214760ca4dcSAnton Blanchard printk("%s\n", ppc_md.name ? ppc_md.name : ""); 215760ca4dcSAnton Blanchard 216760ca4dcSAnton Blanchard if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP) 217760ca4dcSAnton Blanchard return 1; 218760ca4dcSAnton Blanchard 219760ca4dcSAnton Blanchard print_modules(); 220760ca4dcSAnton Blanchard show_regs(regs); 22114cf11afSPaul Mackerras 22214cf11afSPaul Mackerras return 0; 22314cf11afSPaul Mackerras } 22403465f89SNicholas Piggin NOKPROBE_SYMBOL(__die); 22514cf11afSPaul Mackerras 226760ca4dcSAnton Blanchard void die(const char *str, struct pt_regs *regs, long err) 227760ca4dcSAnton Blanchard { 2286f44b20eSNicholas Piggin unsigned long flags; 229760ca4dcSAnton Blanchard 2306f44b20eSNicholas Piggin if (debugger(regs)) 2316f44b20eSNicholas Piggin return; 2326f44b20eSNicholas Piggin 2336f44b20eSNicholas Piggin flags = oops_begin(regs); 234760ca4dcSAnton Blanchard if (__die(str, regs, err)) 235760ca4dcSAnton Blanchard err = 0; 236760ca4dcSAnton Blanchard oops_end(flags, regs, err); 237760ca4dcSAnton Blanchard } 238760ca4dcSAnton Blanchard 23925baa35bSOleg Nesterov void user_single_step_siginfo(struct task_struct *tsk, 24025baa35bSOleg Nesterov struct pt_regs *regs, siginfo_t *info) 24125baa35bSOleg Nesterov { 24225baa35bSOleg Nesterov memset(info, 0, sizeof(*info)); 24325baa35bSOleg Nesterov info->si_signo = SIGTRAP; 24425baa35bSOleg Nesterov info->si_code = TRAP_TRACE; 24525baa35bSOleg Nesterov info->si_addr = (void __user *)regs->nip; 24625baa35bSOleg Nesterov } 24725baa35bSOleg Nesterov 24814cf11afSPaul Mackerras void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr) 24914cf11afSPaul Mackerras { 25014cf11afSPaul Mackerras siginfo_t info; 251d0c3d534SOlof Johansson const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \ 252d0c3d534SOlof Johansson "at %08lx nip %08lx lr %08lx code %x\n"; 253d0c3d534SOlof Johansson const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \ 254d0c3d534SOlof Johansson "at %016lx nip %016lx lr %016lx code %x\n"; 25514cf11afSPaul Mackerras 25614cf11afSPaul Mackerras if (!user_mode(regs)) { 257760ca4dcSAnton Blanchard die("Exception in kernel mode", regs, signr); 25814cf11afSPaul Mackerras return; 259760ca4dcSAnton Blanchard } 260760ca4dcSAnton Blanchard 261760ca4dcSAnton Blanchard if (show_unhandled_signals && unhandled_signal(current, signr)) { 26276462232SChristian Dietrich printk_ratelimited(regs->msr & MSR_64BIT ? fmt64 : fmt32, 263d0c3d534SOlof Johansson current->comm, current->pid, signr, 264d0c3d534SOlof Johansson addr, regs->nip, regs->link, code); 26514cf11afSPaul Mackerras } 26614cf11afSPaul Mackerras 267a3512b2dSBenjamin Herrenschmidt if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs)) 2689f2f79e3SBenjamin Herrenschmidt local_irq_enable(); 2699f2f79e3SBenjamin Herrenschmidt 27041ab5266SAnanth N Mavinakayanahalli current->thread.trap_nr = code; 27114cf11afSPaul Mackerras memset(&info, 0, sizeof(info)); 27214cf11afSPaul Mackerras info.si_signo = signr; 27314cf11afSPaul Mackerras info.si_code = code; 27414cf11afSPaul Mackerras info.si_addr = (void __user *) addr; 27514cf11afSPaul Mackerras force_sig_info(signr, &info, current); 27614cf11afSPaul Mackerras } 27714cf11afSPaul Mackerras 27814cf11afSPaul Mackerras void system_reset_exception(struct pt_regs *regs) 27914cf11afSPaul Mackerras { 28014cf11afSPaul Mackerras /* See if any machine dependent calls */ 281c902be71SArnd Bergmann if (ppc_md.system_reset_exception) { 282c902be71SArnd Bergmann if (ppc_md.system_reset_exception(regs)) 283c902be71SArnd Bergmann return; 284c902be71SArnd Bergmann } 28514cf11afSPaul Mackerras 2868dad3f92SPaul Mackerras die("System Reset", regs, SIGABRT); 28714cf11afSPaul Mackerras 28814cf11afSPaul Mackerras /* Must die if the interrupt is not recoverable */ 28914cf11afSPaul Mackerras if (!(regs->msr & MSR_RI)) 29014cf11afSPaul Mackerras panic("Unrecoverable System Reset"); 29114cf11afSPaul Mackerras 29214cf11afSPaul Mackerras /* What should we do here? We could issue a shutdown or hard reset. */ 29314cf11afSPaul Mackerras } 2941e9b4507SMahesh Salgaonkar 295f307939fSChristophe Leroy #ifdef CONFIG_PPC64 2961e9b4507SMahesh Salgaonkar /* 2971e9b4507SMahesh Salgaonkar * This function is called in real mode. Strictly no printk's please. 2981e9b4507SMahesh Salgaonkar * 2991e9b4507SMahesh Salgaonkar * regs->nip and regs->msr contains srr0 and ssr1. 3001e9b4507SMahesh Salgaonkar */ 3011e9b4507SMahesh Salgaonkar long machine_check_early(struct pt_regs *regs) 3021e9b4507SMahesh Salgaonkar { 3034c703416SMahesh Salgaonkar long handled = 0; 3044c703416SMahesh Salgaonkar 30569111bacSChristoph Lameter __this_cpu_inc(irq_stat.mce_exceptions); 306e6654d5bSMahesh Salgaonkar 30727ea2c42SDaniel Axtens add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE); 30827ea2c42SDaniel Axtens 3094c703416SMahesh Salgaonkar if (cur_cpu_spec && cur_cpu_spec->machine_check_early) 3104c703416SMahesh Salgaonkar handled = cur_cpu_spec->machine_check_early(regs); 3114c703416SMahesh Salgaonkar return handled; 3121e9b4507SMahesh Salgaonkar } 3131e9b4507SMahesh Salgaonkar 3140869b6fdSMahesh Salgaonkar long hmi_exception_realmode(struct pt_regs *regs) 3150869b6fdSMahesh Salgaonkar { 31669111bacSChristoph Lameter __this_cpu_inc(irq_stat.hmi_exceptions); 3170869b6fdSMahesh Salgaonkar 318fd7bacbcSMahesh Salgaonkar wait_for_subcore_guest_exit(); 319fd7bacbcSMahesh Salgaonkar 3200869b6fdSMahesh Salgaonkar if (ppc_md.hmi_exception_early) 3210869b6fdSMahesh Salgaonkar ppc_md.hmi_exception_early(regs); 3220869b6fdSMahesh Salgaonkar 323fd7bacbcSMahesh Salgaonkar wait_for_tb_resync(); 324fd7bacbcSMahesh Salgaonkar 3250869b6fdSMahesh Salgaonkar return 0; 3260869b6fdSMahesh Salgaonkar } 3270869b6fdSMahesh Salgaonkar 32814cf11afSPaul Mackerras #endif 32914cf11afSPaul Mackerras 33014cf11afSPaul Mackerras /* 33114cf11afSPaul Mackerras * I/O accesses can cause machine checks on powermacs. 33214cf11afSPaul Mackerras * Check if the NIP corresponds to the address of a sync 33314cf11afSPaul Mackerras * instruction for which there is an entry in the exception 33414cf11afSPaul Mackerras * table. 33514cf11afSPaul Mackerras * Note that the 601 only takes a machine check on TEA 33614cf11afSPaul Mackerras * (transfer error ack) signal assertion, and does not 33714cf11afSPaul Mackerras * set any of the top 16 bits of SRR1. 33814cf11afSPaul Mackerras * -- paulus. 33914cf11afSPaul Mackerras */ 34014cf11afSPaul Mackerras static inline int check_io_access(struct pt_regs *regs) 34114cf11afSPaul Mackerras { 34268a64357SBenjamin Herrenschmidt #ifdef CONFIG_PPC32 34314cf11afSPaul Mackerras unsigned long msr = regs->msr; 34414cf11afSPaul Mackerras const struct exception_table_entry *entry; 34514cf11afSPaul Mackerras unsigned int *nip = (unsigned int *)regs->nip; 34614cf11afSPaul Mackerras 34714cf11afSPaul Mackerras if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000))) 34814cf11afSPaul Mackerras && (entry = search_exception_tables(regs->nip)) != NULL) { 34914cf11afSPaul Mackerras /* 35014cf11afSPaul Mackerras * Check that it's a sync instruction, or somewhere 35114cf11afSPaul Mackerras * in the twi; isync; nop sequence that inb/inw/inl uses. 35214cf11afSPaul Mackerras * As the address is in the exception table 35314cf11afSPaul Mackerras * we should be able to read the instr there. 35414cf11afSPaul Mackerras * For the debug message, we look at the preceding 35514cf11afSPaul Mackerras * load or store. 35614cf11afSPaul Mackerras */ 357ddc6cd0dSChristophe Leroy if (*nip == PPC_INST_NOP) 35814cf11afSPaul Mackerras nip -= 2; 359ddc6cd0dSChristophe Leroy else if (*nip == PPC_INST_ISYNC) 36014cf11afSPaul Mackerras --nip; 361ddc6cd0dSChristophe Leroy if (*nip == PPC_INST_SYNC || (*nip >> 26) == OP_TRAP) { 36214cf11afSPaul Mackerras unsigned int rb; 36314cf11afSPaul Mackerras 36414cf11afSPaul Mackerras --nip; 36514cf11afSPaul Mackerras rb = (*nip >> 11) & 0x1f; 36614cf11afSPaul Mackerras printk(KERN_DEBUG "%s bad port %lx at %p\n", 36714cf11afSPaul Mackerras (*nip & 0x100)? "OUT to": "IN from", 36814cf11afSPaul Mackerras regs->gpr[rb] - _IO_BASE, nip); 36914cf11afSPaul Mackerras regs->msr |= MSR_RI; 37061a92f70SNicholas Piggin regs->nip = extable_fixup(entry); 37114cf11afSPaul Mackerras return 1; 37214cf11afSPaul Mackerras } 37314cf11afSPaul Mackerras } 37468a64357SBenjamin Herrenschmidt #endif /* CONFIG_PPC32 */ 37514cf11afSPaul Mackerras return 0; 37614cf11afSPaul Mackerras } 37714cf11afSPaul Mackerras 378172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS 37914cf11afSPaul Mackerras /* On 4xx, the reason for the machine check or program exception 38014cf11afSPaul Mackerras is in the ESR. */ 38114cf11afSPaul Mackerras #define get_reason(regs) ((regs)->dsisr) 38214cf11afSPaul Mackerras #ifndef CONFIG_FSL_BOOKE 38314cf11afSPaul Mackerras #define get_mc_reason(regs) ((regs)->dsisr) 38414cf11afSPaul Mackerras #else 385fe04b112SScott Wood #define get_mc_reason(regs) (mfspr(SPRN_MCSR)) 38614cf11afSPaul Mackerras #endif 38714cf11afSPaul Mackerras #define REASON_FP ESR_FP 38814cf11afSPaul Mackerras #define REASON_ILLEGAL (ESR_PIL | ESR_PUO) 38914cf11afSPaul Mackerras #define REASON_PRIVILEGED ESR_PPR 39014cf11afSPaul Mackerras #define REASON_TRAP ESR_PTR 39114cf11afSPaul Mackerras 39214cf11afSPaul Mackerras /* single-step stuff */ 39351ae8d4aSBharat Bhushan #define single_stepping(regs) (current->thread.debug.dbcr0 & DBCR0_IC) 39451ae8d4aSBharat Bhushan #define clear_single_step(regs) (current->thread.debug.dbcr0 &= ~DBCR0_IC) 39514cf11afSPaul Mackerras 39614cf11afSPaul Mackerras #else 39714cf11afSPaul Mackerras /* On non-4xx, the reason for the machine check or program 39814cf11afSPaul Mackerras exception is in the MSR. */ 39914cf11afSPaul Mackerras #define get_reason(regs) ((regs)->msr) 40014cf11afSPaul Mackerras #define get_mc_reason(regs) ((regs)->msr) 4018b3c34cfSMichael Neuling #define REASON_TM 0x200000 40214cf11afSPaul Mackerras #define REASON_FP 0x100000 40314cf11afSPaul Mackerras #define REASON_ILLEGAL 0x80000 40414cf11afSPaul Mackerras #define REASON_PRIVILEGED 0x40000 40514cf11afSPaul Mackerras #define REASON_TRAP 0x20000 40614cf11afSPaul Mackerras 40714cf11afSPaul Mackerras #define single_stepping(regs) ((regs)->msr & MSR_SE) 40814cf11afSPaul Mackerras #define clear_single_step(regs) ((regs)->msr &= ~MSR_SE) 40914cf11afSPaul Mackerras #endif 41014cf11afSPaul Mackerras 41147c0bd1aSBenjamin Herrenschmidt #if defined(CONFIG_4xx) 41247c0bd1aSBenjamin Herrenschmidt int machine_check_4xx(struct pt_regs *regs) 41314cf11afSPaul Mackerras { 4141a6a4ffeSKumar Gala unsigned long reason = get_mc_reason(regs); 41514cf11afSPaul Mackerras 41614cf11afSPaul Mackerras if (reason & ESR_IMCP) { 41714cf11afSPaul Mackerras printk("Instruction"); 41814cf11afSPaul Mackerras mtspr(SPRN_ESR, reason & ~ESR_IMCP); 41914cf11afSPaul Mackerras } else 42014cf11afSPaul Mackerras printk("Data"); 42114cf11afSPaul Mackerras printk(" machine check in kernel mode.\n"); 42247c0bd1aSBenjamin Herrenschmidt 42347c0bd1aSBenjamin Herrenschmidt return 0; 42447c0bd1aSBenjamin Herrenschmidt } 42547c0bd1aSBenjamin Herrenschmidt 42647c0bd1aSBenjamin Herrenschmidt int machine_check_440A(struct pt_regs *regs) 42747c0bd1aSBenjamin Herrenschmidt { 42847c0bd1aSBenjamin Herrenschmidt unsigned long reason = get_mc_reason(regs); 42947c0bd1aSBenjamin Herrenschmidt 43014cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 43114cf11afSPaul Mackerras if (reason & ESR_IMCP){ 43214cf11afSPaul Mackerras printk("Instruction Synchronous Machine Check exception\n"); 43314cf11afSPaul Mackerras mtspr(SPRN_ESR, reason & ~ESR_IMCP); 43414cf11afSPaul Mackerras } 43514cf11afSPaul Mackerras else { 43614cf11afSPaul Mackerras u32 mcsr = mfspr(SPRN_MCSR); 43714cf11afSPaul Mackerras if (mcsr & MCSR_IB) 43814cf11afSPaul Mackerras printk("Instruction Read PLB Error\n"); 43914cf11afSPaul Mackerras if (mcsr & MCSR_DRB) 44014cf11afSPaul Mackerras printk("Data Read PLB Error\n"); 44114cf11afSPaul Mackerras if (mcsr & MCSR_DWB) 44214cf11afSPaul Mackerras printk("Data Write PLB Error\n"); 44314cf11afSPaul Mackerras if (mcsr & MCSR_TLBP) 44414cf11afSPaul Mackerras printk("TLB Parity Error\n"); 44514cf11afSPaul Mackerras if (mcsr & MCSR_ICP){ 44614cf11afSPaul Mackerras flush_instruction_cache(); 44714cf11afSPaul Mackerras printk("I-Cache Parity Error\n"); 44814cf11afSPaul Mackerras } 44914cf11afSPaul Mackerras if (mcsr & MCSR_DCSP) 45014cf11afSPaul Mackerras printk("D-Cache Search Parity Error\n"); 45114cf11afSPaul Mackerras if (mcsr & MCSR_DCFP) 45214cf11afSPaul Mackerras printk("D-Cache Flush Parity Error\n"); 45314cf11afSPaul Mackerras if (mcsr & MCSR_IMPE) 45414cf11afSPaul Mackerras printk("Machine Check exception is imprecise\n"); 45514cf11afSPaul Mackerras 45614cf11afSPaul Mackerras /* Clear MCSR */ 45714cf11afSPaul Mackerras mtspr(SPRN_MCSR, mcsr); 45814cf11afSPaul Mackerras } 45947c0bd1aSBenjamin Herrenschmidt return 0; 46047c0bd1aSBenjamin Herrenschmidt } 461fc5e7097SDave Kleikamp 462fc5e7097SDave Kleikamp int machine_check_47x(struct pt_regs *regs) 463fc5e7097SDave Kleikamp { 464fc5e7097SDave Kleikamp unsigned long reason = get_mc_reason(regs); 465fc5e7097SDave Kleikamp u32 mcsr; 466fc5e7097SDave Kleikamp 467fc5e7097SDave Kleikamp printk(KERN_ERR "Machine check in kernel mode.\n"); 468fc5e7097SDave Kleikamp if (reason & ESR_IMCP) { 469fc5e7097SDave Kleikamp printk(KERN_ERR 470fc5e7097SDave Kleikamp "Instruction Synchronous Machine Check exception\n"); 471fc5e7097SDave Kleikamp mtspr(SPRN_ESR, reason & ~ESR_IMCP); 472fc5e7097SDave Kleikamp return 0; 473fc5e7097SDave Kleikamp } 474fc5e7097SDave Kleikamp mcsr = mfspr(SPRN_MCSR); 475fc5e7097SDave Kleikamp if (mcsr & MCSR_IB) 476fc5e7097SDave Kleikamp printk(KERN_ERR "Instruction Read PLB Error\n"); 477fc5e7097SDave Kleikamp if (mcsr & MCSR_DRB) 478fc5e7097SDave Kleikamp printk(KERN_ERR "Data Read PLB Error\n"); 479fc5e7097SDave Kleikamp if (mcsr & MCSR_DWB) 480fc5e7097SDave Kleikamp printk(KERN_ERR "Data Write PLB Error\n"); 481fc5e7097SDave Kleikamp if (mcsr & MCSR_TLBP) 482fc5e7097SDave Kleikamp printk(KERN_ERR "TLB Parity Error\n"); 483fc5e7097SDave Kleikamp if (mcsr & MCSR_ICP) { 484fc5e7097SDave Kleikamp flush_instruction_cache(); 485fc5e7097SDave Kleikamp printk(KERN_ERR "I-Cache Parity Error\n"); 486fc5e7097SDave Kleikamp } 487fc5e7097SDave Kleikamp if (mcsr & MCSR_DCSP) 488fc5e7097SDave Kleikamp printk(KERN_ERR "D-Cache Search Parity Error\n"); 489fc5e7097SDave Kleikamp if (mcsr & PPC47x_MCSR_GPR) 490fc5e7097SDave Kleikamp printk(KERN_ERR "GPR Parity Error\n"); 491fc5e7097SDave Kleikamp if (mcsr & PPC47x_MCSR_FPR) 492fc5e7097SDave Kleikamp printk(KERN_ERR "FPR Parity Error\n"); 493fc5e7097SDave Kleikamp if (mcsr & PPC47x_MCSR_IPR) 494fc5e7097SDave Kleikamp printk(KERN_ERR "Machine Check exception is imprecise\n"); 495fc5e7097SDave Kleikamp 496fc5e7097SDave Kleikamp /* Clear MCSR */ 497fc5e7097SDave Kleikamp mtspr(SPRN_MCSR, mcsr); 498fc5e7097SDave Kleikamp 499fc5e7097SDave Kleikamp return 0; 500fc5e7097SDave Kleikamp } 50114cf11afSPaul Mackerras #elif defined(CONFIG_E500) 502fe04b112SScott Wood int machine_check_e500mc(struct pt_regs *regs) 503fe04b112SScott Wood { 504fe04b112SScott Wood unsigned long mcsr = mfspr(SPRN_MCSR); 505fe04b112SScott Wood unsigned long reason = mcsr; 506fe04b112SScott Wood int recoverable = 1; 507fe04b112SScott Wood 50882a9a480SScott Wood if (reason & MCSR_LD) { 509cce1f106SShaohui Xie recoverable = fsl_rio_mcheck_exception(regs); 510cce1f106SShaohui Xie if (recoverable == 1) 511cce1f106SShaohui Xie goto silent_out; 512cce1f106SShaohui Xie } 513cce1f106SShaohui Xie 514fe04b112SScott Wood printk("Machine check in kernel mode.\n"); 515fe04b112SScott Wood printk("Caused by (from MCSR=%lx): ", reason); 516fe04b112SScott Wood 517fe04b112SScott Wood if (reason & MCSR_MCP) 518fe04b112SScott Wood printk("Machine Check Signal\n"); 519fe04b112SScott Wood 520fe04b112SScott Wood if (reason & MCSR_ICPERR) { 521fe04b112SScott Wood printk("Instruction Cache Parity Error\n"); 522fe04b112SScott Wood 523fe04b112SScott Wood /* 524fe04b112SScott Wood * This is recoverable by invalidating the i-cache. 525fe04b112SScott Wood */ 526fe04b112SScott Wood mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI); 527fe04b112SScott Wood while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI) 528fe04b112SScott Wood ; 529fe04b112SScott Wood 530fe04b112SScott Wood /* 531fe04b112SScott Wood * This will generally be accompanied by an instruction 532fe04b112SScott Wood * fetch error report -- only treat MCSR_IF as fatal 533fe04b112SScott Wood * if it wasn't due to an L1 parity error. 534fe04b112SScott Wood */ 535fe04b112SScott Wood reason &= ~MCSR_IF; 536fe04b112SScott Wood } 537fe04b112SScott Wood 538fe04b112SScott Wood if (reason & MCSR_DCPERR_MC) { 539fe04b112SScott Wood printk("Data Cache Parity Error\n"); 54037caf9f2SKumar Gala 54137caf9f2SKumar Gala /* 54237caf9f2SKumar Gala * In write shadow mode we auto-recover from the error, but it 54337caf9f2SKumar Gala * may still get logged and cause a machine check. We should 54437caf9f2SKumar Gala * only treat the non-write shadow case as non-recoverable. 54537caf9f2SKumar Gala */ 54637caf9f2SKumar Gala if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS)) 547fe04b112SScott Wood recoverable = 0; 548fe04b112SScott Wood } 549fe04b112SScott Wood 550fe04b112SScott Wood if (reason & MCSR_L2MMU_MHIT) { 551fe04b112SScott Wood printk("Hit on multiple TLB entries\n"); 552fe04b112SScott Wood recoverable = 0; 553fe04b112SScott Wood } 554fe04b112SScott Wood 555fe04b112SScott Wood if (reason & MCSR_NMI) 556fe04b112SScott Wood printk("Non-maskable interrupt\n"); 557fe04b112SScott Wood 558fe04b112SScott Wood if (reason & MCSR_IF) { 559fe04b112SScott Wood printk("Instruction Fetch Error Report\n"); 560fe04b112SScott Wood recoverable = 0; 561fe04b112SScott Wood } 562fe04b112SScott Wood 563fe04b112SScott Wood if (reason & MCSR_LD) { 564fe04b112SScott Wood printk("Load Error Report\n"); 565fe04b112SScott Wood recoverable = 0; 566fe04b112SScott Wood } 567fe04b112SScott Wood 568fe04b112SScott Wood if (reason & MCSR_ST) { 569fe04b112SScott Wood printk("Store Error Report\n"); 570fe04b112SScott Wood recoverable = 0; 571fe04b112SScott Wood } 572fe04b112SScott Wood 573fe04b112SScott Wood if (reason & MCSR_LDG) { 574fe04b112SScott Wood printk("Guarded Load Error Report\n"); 575fe04b112SScott Wood recoverable = 0; 576fe04b112SScott Wood } 577fe04b112SScott Wood 578fe04b112SScott Wood if (reason & MCSR_TLBSYNC) 579fe04b112SScott Wood printk("Simultaneous tlbsync operations\n"); 580fe04b112SScott Wood 581fe04b112SScott Wood if (reason & MCSR_BSL2_ERR) { 582fe04b112SScott Wood printk("Level 2 Cache Error\n"); 583fe04b112SScott Wood recoverable = 0; 584fe04b112SScott Wood } 585fe04b112SScott Wood 586fe04b112SScott Wood if (reason & MCSR_MAV) { 587fe04b112SScott Wood u64 addr; 588fe04b112SScott Wood 589fe04b112SScott Wood addr = mfspr(SPRN_MCAR); 590fe04b112SScott Wood addr |= (u64)mfspr(SPRN_MCARU) << 32; 591fe04b112SScott Wood 592fe04b112SScott Wood printk("Machine Check %s Address: %#llx\n", 593fe04b112SScott Wood reason & MCSR_MEA ? "Effective" : "Physical", addr); 594fe04b112SScott Wood } 595fe04b112SScott Wood 596cce1f106SShaohui Xie silent_out: 597fe04b112SScott Wood mtspr(SPRN_MCSR, mcsr); 598fe04b112SScott Wood return mfspr(SPRN_MCSR) == 0 && recoverable; 599fe04b112SScott Wood } 600fe04b112SScott Wood 60147c0bd1aSBenjamin Herrenschmidt int machine_check_e500(struct pt_regs *regs) 60247c0bd1aSBenjamin Herrenschmidt { 60347c0bd1aSBenjamin Herrenschmidt unsigned long reason = get_mc_reason(regs); 60447c0bd1aSBenjamin Herrenschmidt 605cce1f106SShaohui Xie if (reason & MCSR_BUS_RBERR) { 606cce1f106SShaohui Xie if (fsl_rio_mcheck_exception(regs)) 607cce1f106SShaohui Xie return 1; 6084e0e3435SHongtao Jia if (fsl_pci_mcheck_exception(regs)) 6094e0e3435SHongtao Jia return 1; 610cce1f106SShaohui Xie } 611cce1f106SShaohui Xie 61214cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 61314cf11afSPaul Mackerras printk("Caused by (from MCSR=%lx): ", reason); 61414cf11afSPaul Mackerras 61514cf11afSPaul Mackerras if (reason & MCSR_MCP) 61614cf11afSPaul Mackerras printk("Machine Check Signal\n"); 61714cf11afSPaul Mackerras if (reason & MCSR_ICPERR) 61814cf11afSPaul Mackerras printk("Instruction Cache Parity Error\n"); 61914cf11afSPaul Mackerras if (reason & MCSR_DCP_PERR) 62014cf11afSPaul Mackerras printk("Data Cache Push Parity Error\n"); 62114cf11afSPaul Mackerras if (reason & MCSR_DCPERR) 62214cf11afSPaul Mackerras printk("Data Cache Parity Error\n"); 62314cf11afSPaul Mackerras if (reason & MCSR_BUS_IAERR) 62414cf11afSPaul Mackerras printk("Bus - Instruction Address Error\n"); 62514cf11afSPaul Mackerras if (reason & MCSR_BUS_RAERR) 62614cf11afSPaul Mackerras printk("Bus - Read Address Error\n"); 62714cf11afSPaul Mackerras if (reason & MCSR_BUS_WAERR) 62814cf11afSPaul Mackerras printk("Bus - Write Address Error\n"); 62914cf11afSPaul Mackerras if (reason & MCSR_BUS_IBERR) 63014cf11afSPaul Mackerras printk("Bus - Instruction Data Error\n"); 63114cf11afSPaul Mackerras if (reason & MCSR_BUS_RBERR) 63214cf11afSPaul Mackerras printk("Bus - Read Data Bus Error\n"); 63314cf11afSPaul Mackerras if (reason & MCSR_BUS_WBERR) 634c1528339SWladislav Wiebe printk("Bus - Write Data Bus Error\n"); 63514cf11afSPaul Mackerras if (reason & MCSR_BUS_IPERR) 63614cf11afSPaul Mackerras printk("Bus - Instruction Parity Error\n"); 63714cf11afSPaul Mackerras if (reason & MCSR_BUS_RPERR) 63814cf11afSPaul Mackerras printk("Bus - Read Parity Error\n"); 63947c0bd1aSBenjamin Herrenschmidt 64047c0bd1aSBenjamin Herrenschmidt return 0; 64147c0bd1aSBenjamin Herrenschmidt } 6424490c06bSKumar Gala 6434490c06bSKumar Gala int machine_check_generic(struct pt_regs *regs) 6444490c06bSKumar Gala { 6454490c06bSKumar Gala return 0; 6464490c06bSKumar Gala } 64714cf11afSPaul Mackerras #elif defined(CONFIG_E200) 64847c0bd1aSBenjamin Herrenschmidt int machine_check_e200(struct pt_regs *regs) 64947c0bd1aSBenjamin Herrenschmidt { 65047c0bd1aSBenjamin Herrenschmidt unsigned long reason = get_mc_reason(regs); 65147c0bd1aSBenjamin Herrenschmidt 65214cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 65314cf11afSPaul Mackerras printk("Caused by (from MCSR=%lx): ", reason); 65414cf11afSPaul Mackerras 65514cf11afSPaul Mackerras if (reason & MCSR_MCP) 65614cf11afSPaul Mackerras printk("Machine Check Signal\n"); 65714cf11afSPaul Mackerras if (reason & MCSR_CP_PERR) 65814cf11afSPaul Mackerras printk("Cache Push Parity Error\n"); 65914cf11afSPaul Mackerras if (reason & MCSR_CPERR) 66014cf11afSPaul Mackerras printk("Cache Parity Error\n"); 66114cf11afSPaul Mackerras if (reason & MCSR_EXCP_ERR) 66214cf11afSPaul Mackerras printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n"); 66314cf11afSPaul Mackerras if (reason & MCSR_BUS_IRERR) 66414cf11afSPaul Mackerras printk("Bus - Read Bus Error on instruction fetch\n"); 66514cf11afSPaul Mackerras if (reason & MCSR_BUS_DRERR) 66614cf11afSPaul Mackerras printk("Bus - Read Bus Error on data load\n"); 66714cf11afSPaul Mackerras if (reason & MCSR_BUS_WRERR) 66814cf11afSPaul Mackerras printk("Bus - Write Bus Error on buffered store or cache line push\n"); 66947c0bd1aSBenjamin Herrenschmidt 67047c0bd1aSBenjamin Herrenschmidt return 0; 67147c0bd1aSBenjamin Herrenschmidt } 672e627f8dcSChristophe Leroy #elif defined(CONFIG_PPC_8xx) 673e627f8dcSChristophe Leroy int machine_check_8xx(struct pt_regs *regs) 674e627f8dcSChristophe Leroy { 675e627f8dcSChristophe Leroy unsigned long reason = get_mc_reason(regs); 676e627f8dcSChristophe Leroy 677e627f8dcSChristophe Leroy pr_err("Machine check in kernel mode.\n"); 678e627f8dcSChristophe Leroy pr_err("Caused by (from SRR1=%lx): ", reason); 679e627f8dcSChristophe Leroy if (reason & 0x40000000) 680e627f8dcSChristophe Leroy pr_err("Fetch error at address %lx\n", regs->nip); 681e627f8dcSChristophe Leroy else 682e627f8dcSChristophe Leroy pr_err("Data access error at address %lx\n", regs->dar); 683e627f8dcSChristophe Leroy 684e627f8dcSChristophe Leroy #ifdef CONFIG_PCI 685e627f8dcSChristophe Leroy /* the qspan pci read routines can cause machine checks -- Cort 686e627f8dcSChristophe Leroy * 687e627f8dcSChristophe Leroy * yuck !!! that totally needs to go away ! There are better ways 688e627f8dcSChristophe Leroy * to deal with that than having a wart in the mcheck handler. 689e627f8dcSChristophe Leroy * -- BenH 690e627f8dcSChristophe Leroy */ 691e627f8dcSChristophe Leroy bad_page_fault(regs, regs->dar, SIGBUS); 692e627f8dcSChristophe Leroy return 1; 693e627f8dcSChristophe Leroy #else 694e627f8dcSChristophe Leroy return 0; 695e627f8dcSChristophe Leroy #endif 696e627f8dcSChristophe Leroy } 69747c0bd1aSBenjamin Herrenschmidt #else 69847c0bd1aSBenjamin Herrenschmidt int machine_check_generic(struct pt_regs *regs) 69947c0bd1aSBenjamin Herrenschmidt { 70047c0bd1aSBenjamin Herrenschmidt unsigned long reason = get_mc_reason(regs); 70147c0bd1aSBenjamin Herrenschmidt 70214cf11afSPaul Mackerras printk("Machine check in kernel mode.\n"); 70314cf11afSPaul Mackerras printk("Caused by (from SRR1=%lx): ", reason); 70414cf11afSPaul Mackerras switch (reason & 0x601F0000) { 70514cf11afSPaul Mackerras case 0x80000: 70614cf11afSPaul Mackerras printk("Machine check signal\n"); 70714cf11afSPaul Mackerras break; 70814cf11afSPaul Mackerras case 0: /* for 601 */ 70914cf11afSPaul Mackerras case 0x40000: 71014cf11afSPaul Mackerras case 0x140000: /* 7450 MSS error and TEA */ 71114cf11afSPaul Mackerras printk("Transfer error ack signal\n"); 71214cf11afSPaul Mackerras break; 71314cf11afSPaul Mackerras case 0x20000: 71414cf11afSPaul Mackerras printk("Data parity error signal\n"); 71514cf11afSPaul Mackerras break; 71614cf11afSPaul Mackerras case 0x10000: 71714cf11afSPaul Mackerras printk("Address parity error signal\n"); 71814cf11afSPaul Mackerras break; 71914cf11afSPaul Mackerras case 0x20000000: 72014cf11afSPaul Mackerras printk("L1 Data Cache error\n"); 72114cf11afSPaul Mackerras break; 72214cf11afSPaul Mackerras case 0x40000000: 72314cf11afSPaul Mackerras printk("L1 Instruction Cache error\n"); 72414cf11afSPaul Mackerras break; 72514cf11afSPaul Mackerras case 0x00100000: 72614cf11afSPaul Mackerras printk("L2 data cache parity error\n"); 72714cf11afSPaul Mackerras break; 72814cf11afSPaul Mackerras default: 72914cf11afSPaul Mackerras printk("Unknown values in msr\n"); 73014cf11afSPaul Mackerras } 73175918a4bSOlof Johansson return 0; 73275918a4bSOlof Johansson } 73347c0bd1aSBenjamin Herrenschmidt #endif /* everything else */ 73475918a4bSOlof Johansson 73575918a4bSOlof Johansson void machine_check_exception(struct pt_regs *regs) 73675918a4bSOlof Johansson { 737ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 73875918a4bSOlof Johansson int recover = 0; 73975918a4bSOlof Johansson 74069111bacSChristoph Lameter __this_cpu_inc(irq_stat.mce_exceptions); 74189713ed1SAnton Blanchard 74247c0bd1aSBenjamin Herrenschmidt /* See if any machine dependent calls. In theory, we would want 74347c0bd1aSBenjamin Herrenschmidt * to call the CPU first, and call the ppc_md. one if the CPU 74447c0bd1aSBenjamin Herrenschmidt * one returns a positive number. However there is existing code 74547c0bd1aSBenjamin Herrenschmidt * that assumes the board gets a first chance, so let's keep it 74647c0bd1aSBenjamin Herrenschmidt * that way for now and fix things later. --BenH. 74747c0bd1aSBenjamin Herrenschmidt */ 74875918a4bSOlof Johansson if (ppc_md.machine_check_exception) 74975918a4bSOlof Johansson recover = ppc_md.machine_check_exception(regs); 75047c0bd1aSBenjamin Herrenschmidt else if (cur_cpu_spec->machine_check) 75147c0bd1aSBenjamin Herrenschmidt recover = cur_cpu_spec->machine_check(regs); 75275918a4bSOlof Johansson 75347c0bd1aSBenjamin Herrenschmidt if (recover > 0) 754ba12eedeSLi Zhong goto bail; 75575918a4bSOlof Johansson 756a443506bSAnton Blanchard if (debugger_fault_handler(regs)) 757ba12eedeSLi Zhong goto bail; 75875918a4bSOlof Johansson 75975918a4bSOlof Johansson if (check_io_access(regs)) 760ba12eedeSLi Zhong goto bail; 76175918a4bSOlof Johansson 7628dad3f92SPaul Mackerras die("Machine check", regs, SIGBUS); 76314cf11afSPaul Mackerras 76414cf11afSPaul Mackerras /* Must die if the interrupt is not recoverable */ 76514cf11afSPaul Mackerras if (!(regs->msr & MSR_RI)) 76614cf11afSPaul Mackerras panic("Unrecoverable Machine check"); 767ba12eedeSLi Zhong 768ba12eedeSLi Zhong bail: 769ba12eedeSLi Zhong exception_exit(prev_state); 77014cf11afSPaul Mackerras } 77114cf11afSPaul Mackerras 77214cf11afSPaul Mackerras void SMIException(struct pt_regs *regs) 77314cf11afSPaul Mackerras { 77414cf11afSPaul Mackerras die("System Management Interrupt", regs, SIGABRT); 77514cf11afSPaul Mackerras } 77614cf11afSPaul Mackerras 7770869b6fdSMahesh Salgaonkar void handle_hmi_exception(struct pt_regs *regs) 7780869b6fdSMahesh Salgaonkar { 7790869b6fdSMahesh Salgaonkar struct pt_regs *old_regs; 7800869b6fdSMahesh Salgaonkar 7810869b6fdSMahesh Salgaonkar old_regs = set_irq_regs(regs); 7820869b6fdSMahesh Salgaonkar irq_enter(); 7830869b6fdSMahesh Salgaonkar 7840869b6fdSMahesh Salgaonkar if (ppc_md.handle_hmi_exception) 7850869b6fdSMahesh Salgaonkar ppc_md.handle_hmi_exception(regs); 7860869b6fdSMahesh Salgaonkar 7870869b6fdSMahesh Salgaonkar irq_exit(); 7880869b6fdSMahesh Salgaonkar set_irq_regs(old_regs); 7890869b6fdSMahesh Salgaonkar } 7900869b6fdSMahesh Salgaonkar 791dc1c1ca3SStephen Rothwell void unknown_exception(struct pt_regs *regs) 79214cf11afSPaul Mackerras { 793ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 794ba12eedeSLi Zhong 79514cf11afSPaul Mackerras printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n", 79614cf11afSPaul Mackerras regs->nip, regs->msr, regs->trap); 79714cf11afSPaul Mackerras 79814cf11afSPaul Mackerras _exception(SIGTRAP, regs, 0, 0); 799ba12eedeSLi Zhong 800ba12eedeSLi Zhong exception_exit(prev_state); 80114cf11afSPaul Mackerras } 80214cf11afSPaul Mackerras 803dc1c1ca3SStephen Rothwell void instruction_breakpoint_exception(struct pt_regs *regs) 80414cf11afSPaul Mackerras { 805ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 806ba12eedeSLi Zhong 80714cf11afSPaul Mackerras if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5, 80814cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 809ba12eedeSLi Zhong goto bail; 81014cf11afSPaul Mackerras if (debugger_iabr_match(regs)) 811ba12eedeSLi Zhong goto bail; 81214cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); 813ba12eedeSLi Zhong 814ba12eedeSLi Zhong bail: 815ba12eedeSLi Zhong exception_exit(prev_state); 81614cf11afSPaul Mackerras } 81714cf11afSPaul Mackerras 81814cf11afSPaul Mackerras void RunModeException(struct pt_regs *regs) 81914cf11afSPaul Mackerras { 82014cf11afSPaul Mackerras _exception(SIGTRAP, regs, 0, 0); 82114cf11afSPaul Mackerras } 82214cf11afSPaul Mackerras 82303465f89SNicholas Piggin void single_step_exception(struct pt_regs *regs) 82414cf11afSPaul Mackerras { 825ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 826ba12eedeSLi Zhong 8272538c2d0SK.Prasad clear_single_step(regs); 82814cf11afSPaul Mackerras 82914cf11afSPaul Mackerras if (notify_die(DIE_SSTEP, "single_step", regs, 5, 83014cf11afSPaul Mackerras 5, SIGTRAP) == NOTIFY_STOP) 831ba12eedeSLi Zhong goto bail; 83214cf11afSPaul Mackerras if (debugger_sstep(regs)) 833ba12eedeSLi Zhong goto bail; 83414cf11afSPaul Mackerras 83514cf11afSPaul Mackerras _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); 836ba12eedeSLi Zhong 837ba12eedeSLi Zhong bail: 838ba12eedeSLi Zhong exception_exit(prev_state); 83914cf11afSPaul Mackerras } 84003465f89SNicholas Piggin NOKPROBE_SYMBOL(single_step_exception); 84114cf11afSPaul Mackerras 84214cf11afSPaul Mackerras /* 84314cf11afSPaul Mackerras * After we have successfully emulated an instruction, we have to 84414cf11afSPaul Mackerras * check if the instruction was being single-stepped, and if so, 84514cf11afSPaul Mackerras * pretend we got a single-step exception. This was pointed out 84614cf11afSPaul Mackerras * by Kumar Gala. -- paulus 84714cf11afSPaul Mackerras */ 8488dad3f92SPaul Mackerras static void emulate_single_step(struct pt_regs *regs) 84914cf11afSPaul Mackerras { 8502538c2d0SK.Prasad if (single_stepping(regs)) 8512538c2d0SK.Prasad single_step_exception(regs); 85214cf11afSPaul Mackerras } 85314cf11afSPaul Mackerras 8545fad293bSKumar Gala static inline int __parse_fpscr(unsigned long fpscr) 855dc1c1ca3SStephen Rothwell { 8565fad293bSKumar Gala int ret = 0; 857dc1c1ca3SStephen Rothwell 858dc1c1ca3SStephen Rothwell /* Invalid operation */ 859dc1c1ca3SStephen Rothwell if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX)) 8605fad293bSKumar Gala ret = FPE_FLTINV; 861dc1c1ca3SStephen Rothwell 862dc1c1ca3SStephen Rothwell /* Overflow */ 863dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX)) 8645fad293bSKumar Gala ret = FPE_FLTOVF; 865dc1c1ca3SStephen Rothwell 866dc1c1ca3SStephen Rothwell /* Underflow */ 867dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX)) 8685fad293bSKumar Gala ret = FPE_FLTUND; 869dc1c1ca3SStephen Rothwell 870dc1c1ca3SStephen Rothwell /* Divide by zero */ 871dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX)) 8725fad293bSKumar Gala ret = FPE_FLTDIV; 873dc1c1ca3SStephen Rothwell 874dc1c1ca3SStephen Rothwell /* Inexact result */ 875dc1c1ca3SStephen Rothwell else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX)) 8765fad293bSKumar Gala ret = FPE_FLTRES; 8775fad293bSKumar Gala 8785fad293bSKumar Gala return ret; 8795fad293bSKumar Gala } 8805fad293bSKumar Gala 8815fad293bSKumar Gala static void parse_fpe(struct pt_regs *regs) 8825fad293bSKumar Gala { 8835fad293bSKumar Gala int code = 0; 8845fad293bSKumar Gala 8855fad293bSKumar Gala flush_fp_to_thread(current); 8865fad293bSKumar Gala 887de79f7b9SPaul Mackerras code = __parse_fpscr(current->thread.fp_state.fpscr); 888dc1c1ca3SStephen Rothwell 889dc1c1ca3SStephen Rothwell _exception(SIGFPE, regs, code, regs->nip); 890dc1c1ca3SStephen Rothwell } 891dc1c1ca3SStephen Rothwell 892dc1c1ca3SStephen Rothwell /* 893dc1c1ca3SStephen Rothwell * Illegal instruction emulation support. Originally written to 89414cf11afSPaul Mackerras * provide the PVR to user applications using the mfspr rd, PVR. 89514cf11afSPaul Mackerras * Return non-zero if we can't emulate, or -EFAULT if the associated 89614cf11afSPaul Mackerras * memory access caused an access fault. Return zero on success. 89714cf11afSPaul Mackerras * 89814cf11afSPaul Mackerras * There are a couple of ways to do this, either "decode" the instruction 89914cf11afSPaul Mackerras * or directly match lots of bits. In this case, matching lots of 90014cf11afSPaul Mackerras * bits is faster and easier. 90186417780SPaul Mackerras * 90214cf11afSPaul Mackerras */ 90314cf11afSPaul Mackerras static int emulate_string_inst(struct pt_regs *regs, u32 instword) 90414cf11afSPaul Mackerras { 90514cf11afSPaul Mackerras u8 rT = (instword >> 21) & 0x1f; 90614cf11afSPaul Mackerras u8 rA = (instword >> 16) & 0x1f; 90714cf11afSPaul Mackerras u8 NB_RB = (instword >> 11) & 0x1f; 90814cf11afSPaul Mackerras u32 num_bytes; 90914cf11afSPaul Mackerras unsigned long EA; 91014cf11afSPaul Mackerras int pos = 0; 91114cf11afSPaul Mackerras 91214cf11afSPaul Mackerras /* Early out if we are an invalid form of lswx */ 91316c57b36SKumar Gala if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX) 91414cf11afSPaul Mackerras if ((rT == rA) || (rT == NB_RB)) 91514cf11afSPaul Mackerras return -EINVAL; 91614cf11afSPaul Mackerras 91714cf11afSPaul Mackerras EA = (rA == 0) ? 0 : regs->gpr[rA]; 91814cf11afSPaul Mackerras 91916c57b36SKumar Gala switch (instword & PPC_INST_STRING_MASK) { 92016c57b36SKumar Gala case PPC_INST_LSWX: 92116c57b36SKumar Gala case PPC_INST_STSWX: 92214cf11afSPaul Mackerras EA += NB_RB; 92314cf11afSPaul Mackerras num_bytes = regs->xer & 0x7f; 92414cf11afSPaul Mackerras break; 92516c57b36SKumar Gala case PPC_INST_LSWI: 92616c57b36SKumar Gala case PPC_INST_STSWI: 92714cf11afSPaul Mackerras num_bytes = (NB_RB == 0) ? 32 : NB_RB; 92814cf11afSPaul Mackerras break; 92914cf11afSPaul Mackerras default: 93014cf11afSPaul Mackerras return -EINVAL; 93114cf11afSPaul Mackerras } 93214cf11afSPaul Mackerras 93314cf11afSPaul Mackerras while (num_bytes != 0) 93414cf11afSPaul Mackerras { 93514cf11afSPaul Mackerras u8 val; 93614cf11afSPaul Mackerras u32 shift = 8 * (3 - (pos & 0x3)); 93714cf11afSPaul Mackerras 93880aa0fb4SJames Yang /* if process is 32-bit, clear upper 32 bits of EA */ 93980aa0fb4SJames Yang if ((regs->msr & MSR_64BIT) == 0) 94080aa0fb4SJames Yang EA &= 0xFFFFFFFF; 94180aa0fb4SJames Yang 94216c57b36SKumar Gala switch ((instword & PPC_INST_STRING_MASK)) { 94316c57b36SKumar Gala case PPC_INST_LSWX: 94416c57b36SKumar Gala case PPC_INST_LSWI: 94514cf11afSPaul Mackerras if (get_user(val, (u8 __user *)EA)) 94614cf11afSPaul Mackerras return -EFAULT; 94714cf11afSPaul Mackerras /* first time updating this reg, 94814cf11afSPaul Mackerras * zero it out */ 94914cf11afSPaul Mackerras if (pos == 0) 95014cf11afSPaul Mackerras regs->gpr[rT] = 0; 95114cf11afSPaul Mackerras regs->gpr[rT] |= val << shift; 95214cf11afSPaul Mackerras break; 95316c57b36SKumar Gala case PPC_INST_STSWI: 95416c57b36SKumar Gala case PPC_INST_STSWX: 95514cf11afSPaul Mackerras val = regs->gpr[rT] >> shift; 95614cf11afSPaul Mackerras if (put_user(val, (u8 __user *)EA)) 95714cf11afSPaul Mackerras return -EFAULT; 95814cf11afSPaul Mackerras break; 95914cf11afSPaul Mackerras } 96014cf11afSPaul Mackerras /* move EA to next address */ 96114cf11afSPaul Mackerras EA += 1; 96214cf11afSPaul Mackerras num_bytes--; 96314cf11afSPaul Mackerras 96414cf11afSPaul Mackerras /* manage our position within the register */ 96514cf11afSPaul Mackerras if (++pos == 4) { 96614cf11afSPaul Mackerras pos = 0; 96714cf11afSPaul Mackerras if (++rT == 32) 96814cf11afSPaul Mackerras rT = 0; 96914cf11afSPaul Mackerras } 97014cf11afSPaul Mackerras } 97114cf11afSPaul Mackerras 97214cf11afSPaul Mackerras return 0; 97314cf11afSPaul Mackerras } 97414cf11afSPaul Mackerras 975c3412dcbSWill Schmidt static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword) 976c3412dcbSWill Schmidt { 977c3412dcbSWill Schmidt u32 ra,rs; 978c3412dcbSWill Schmidt unsigned long tmp; 979c3412dcbSWill Schmidt 980c3412dcbSWill Schmidt ra = (instword >> 16) & 0x1f; 981c3412dcbSWill Schmidt rs = (instword >> 21) & 0x1f; 982c3412dcbSWill Schmidt 983c3412dcbSWill Schmidt tmp = regs->gpr[rs]; 984c3412dcbSWill Schmidt tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL); 985c3412dcbSWill Schmidt tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL); 986c3412dcbSWill Schmidt tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL; 987c3412dcbSWill Schmidt regs->gpr[ra] = tmp; 988c3412dcbSWill Schmidt 989c3412dcbSWill Schmidt return 0; 990c3412dcbSWill Schmidt } 991c3412dcbSWill Schmidt 992c1469f13SKumar Gala static int emulate_isel(struct pt_regs *regs, u32 instword) 993c1469f13SKumar Gala { 994c1469f13SKumar Gala u8 rT = (instword >> 21) & 0x1f; 995c1469f13SKumar Gala u8 rA = (instword >> 16) & 0x1f; 996c1469f13SKumar Gala u8 rB = (instword >> 11) & 0x1f; 997c1469f13SKumar Gala u8 BC = (instword >> 6) & 0x1f; 998c1469f13SKumar Gala u8 bit; 999c1469f13SKumar Gala unsigned long tmp; 1000c1469f13SKumar Gala 1001c1469f13SKumar Gala tmp = (rA == 0) ? 0 : regs->gpr[rA]; 1002c1469f13SKumar Gala bit = (regs->ccr >> (31 - BC)) & 0x1; 1003c1469f13SKumar Gala 1004c1469f13SKumar Gala regs->gpr[rT] = bit ? tmp : regs->gpr[rB]; 1005c1469f13SKumar Gala 1006c1469f13SKumar Gala return 0; 1007c1469f13SKumar Gala } 1008c1469f13SKumar Gala 10096ce6c629SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 10106ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int cause) 10116ce6c629SMichael Neuling { 10126ce6c629SMichael Neuling /* If we're emulating a load/store in an active transaction, we cannot 10136ce6c629SMichael Neuling * emulate it as the kernel operates in transaction suspended context. 10146ce6c629SMichael Neuling * We need to abort the transaction. This creates a persistent TM 10156ce6c629SMichael Neuling * abort so tell the user what caused it with a new code. 10166ce6c629SMichael Neuling */ 10176ce6c629SMichael Neuling if (MSR_TM_TRANSACTIONAL(regs->msr)) { 10186ce6c629SMichael Neuling tm_enable(); 10196ce6c629SMichael Neuling tm_abort(cause); 10206ce6c629SMichael Neuling return true; 10216ce6c629SMichael Neuling } 10226ce6c629SMichael Neuling return false; 10236ce6c629SMichael Neuling } 10246ce6c629SMichael Neuling #else 10256ce6c629SMichael Neuling static inline bool tm_abort_check(struct pt_regs *regs, int reason) 10266ce6c629SMichael Neuling { 10276ce6c629SMichael Neuling return false; 10286ce6c629SMichael Neuling } 10296ce6c629SMichael Neuling #endif 10306ce6c629SMichael Neuling 103114cf11afSPaul Mackerras static int emulate_instruction(struct pt_regs *regs) 103214cf11afSPaul Mackerras { 103314cf11afSPaul Mackerras u32 instword; 103414cf11afSPaul Mackerras u32 rd; 103514cf11afSPaul Mackerras 10364288e343SAnton Blanchard if (!user_mode(regs)) 103714cf11afSPaul Mackerras return -EINVAL; 103814cf11afSPaul Mackerras CHECK_FULL_REGS(regs); 103914cf11afSPaul Mackerras 104014cf11afSPaul Mackerras if (get_user(instword, (u32 __user *)(regs->nip))) 104114cf11afSPaul Mackerras return -EFAULT; 104214cf11afSPaul Mackerras 104314cf11afSPaul Mackerras /* Emulate the mfspr rD, PVR. */ 104416c57b36SKumar Gala if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) { 1045eecff81dSAnton Blanchard PPC_WARN_EMULATED(mfpvr, regs); 104614cf11afSPaul Mackerras rd = (instword >> 21) & 0x1f; 104714cf11afSPaul Mackerras regs->gpr[rd] = mfspr(SPRN_PVR); 104814cf11afSPaul Mackerras return 0; 104914cf11afSPaul Mackerras } 105014cf11afSPaul Mackerras 105114cf11afSPaul Mackerras /* Emulating the dcba insn is just a no-op. */ 105280947e7cSGeert Uytterhoeven if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) { 1053eecff81dSAnton Blanchard PPC_WARN_EMULATED(dcba, regs); 105414cf11afSPaul Mackerras return 0; 105580947e7cSGeert Uytterhoeven } 105614cf11afSPaul Mackerras 105714cf11afSPaul Mackerras /* Emulate the mcrxr insn. */ 105816c57b36SKumar Gala if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) { 105986417780SPaul Mackerras int shift = (instword >> 21) & 0x1c; 106014cf11afSPaul Mackerras unsigned long msk = 0xf0000000UL >> shift; 106114cf11afSPaul Mackerras 1062eecff81dSAnton Blanchard PPC_WARN_EMULATED(mcrxr, regs); 106314cf11afSPaul Mackerras regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk); 106414cf11afSPaul Mackerras regs->xer &= ~0xf0000000UL; 106514cf11afSPaul Mackerras return 0; 106614cf11afSPaul Mackerras } 106714cf11afSPaul Mackerras 106814cf11afSPaul Mackerras /* Emulate load/store string insn. */ 106980947e7cSGeert Uytterhoeven if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) { 10706ce6c629SMichael Neuling if (tm_abort_check(regs, 10716ce6c629SMichael Neuling TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT)) 10726ce6c629SMichael Neuling return -EINVAL; 1073eecff81dSAnton Blanchard PPC_WARN_EMULATED(string, regs); 107414cf11afSPaul Mackerras return emulate_string_inst(regs, instword); 107580947e7cSGeert Uytterhoeven } 107614cf11afSPaul Mackerras 1077c3412dcbSWill Schmidt /* Emulate the popcntb (Population Count Bytes) instruction. */ 107816c57b36SKumar Gala if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) { 1079eecff81dSAnton Blanchard PPC_WARN_EMULATED(popcntb, regs); 1080c3412dcbSWill Schmidt return emulate_popcntb_inst(regs, instword); 1081c3412dcbSWill Schmidt } 1082c3412dcbSWill Schmidt 1083c1469f13SKumar Gala /* Emulate isel (Integer Select) instruction */ 108416c57b36SKumar Gala if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) { 1085eecff81dSAnton Blanchard PPC_WARN_EMULATED(isel, regs); 1086c1469f13SKumar Gala return emulate_isel(regs, instword); 1087c1469f13SKumar Gala } 1088c1469f13SKumar Gala 10899863c28aSJames Yang /* Emulate sync instruction variants */ 10909863c28aSJames Yang if ((instword & PPC_INST_SYNC_MASK) == PPC_INST_SYNC) { 10919863c28aSJames Yang PPC_WARN_EMULATED(sync, regs); 10929863c28aSJames Yang asm volatile("sync"); 10939863c28aSJames Yang return 0; 10949863c28aSJames Yang } 10959863c28aSJames Yang 1096efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64 1097efcac658SAlexey Kardashevskiy /* Emulate the mfspr rD, DSCR. */ 109873d2fb75SAnton Blanchard if ((((instword & PPC_INST_MFSPR_DSCR_USER_MASK) == 109973d2fb75SAnton Blanchard PPC_INST_MFSPR_DSCR_USER) || 110073d2fb75SAnton Blanchard ((instword & PPC_INST_MFSPR_DSCR_MASK) == 110173d2fb75SAnton Blanchard PPC_INST_MFSPR_DSCR)) && 1102efcac658SAlexey Kardashevskiy cpu_has_feature(CPU_FTR_DSCR)) { 1103efcac658SAlexey Kardashevskiy PPC_WARN_EMULATED(mfdscr, regs); 1104efcac658SAlexey Kardashevskiy rd = (instword >> 21) & 0x1f; 1105efcac658SAlexey Kardashevskiy regs->gpr[rd] = mfspr(SPRN_DSCR); 1106efcac658SAlexey Kardashevskiy return 0; 1107efcac658SAlexey Kardashevskiy } 1108efcac658SAlexey Kardashevskiy /* Emulate the mtspr DSCR, rD. */ 110973d2fb75SAnton Blanchard if ((((instword & PPC_INST_MTSPR_DSCR_USER_MASK) == 111073d2fb75SAnton Blanchard PPC_INST_MTSPR_DSCR_USER) || 111173d2fb75SAnton Blanchard ((instword & PPC_INST_MTSPR_DSCR_MASK) == 111273d2fb75SAnton Blanchard PPC_INST_MTSPR_DSCR)) && 1113efcac658SAlexey Kardashevskiy cpu_has_feature(CPU_FTR_DSCR)) { 1114efcac658SAlexey Kardashevskiy PPC_WARN_EMULATED(mtdscr, regs); 1115efcac658SAlexey Kardashevskiy rd = (instword >> 21) & 0x1f; 111600ca0de0SAnton Blanchard current->thread.dscr = regs->gpr[rd]; 1117efcac658SAlexey Kardashevskiy current->thread.dscr_inherit = 1; 111800ca0de0SAnton Blanchard mtspr(SPRN_DSCR, current->thread.dscr); 1119efcac658SAlexey Kardashevskiy return 0; 1120efcac658SAlexey Kardashevskiy } 1121efcac658SAlexey Kardashevskiy #endif 1122efcac658SAlexey Kardashevskiy 112314cf11afSPaul Mackerras return -EINVAL; 112414cf11afSPaul Mackerras } 112514cf11afSPaul Mackerras 112673c9ceabSJeremy Fitzhardinge int is_valid_bugaddr(unsigned long addr) 112714cf11afSPaul Mackerras { 112873c9ceabSJeremy Fitzhardinge return is_kernel_addr(addr); 112914cf11afSPaul Mackerras } 113014cf11afSPaul Mackerras 11313a3b5aa6SKevin Hao #ifdef CONFIG_MATH_EMULATION 11323a3b5aa6SKevin Hao static int emulate_math(struct pt_regs *regs) 11333a3b5aa6SKevin Hao { 11343a3b5aa6SKevin Hao int ret; 11353a3b5aa6SKevin Hao extern int do_mathemu(struct pt_regs *regs); 11363a3b5aa6SKevin Hao 11373a3b5aa6SKevin Hao ret = do_mathemu(regs); 11383a3b5aa6SKevin Hao if (ret >= 0) 11393a3b5aa6SKevin Hao PPC_WARN_EMULATED(math, regs); 11403a3b5aa6SKevin Hao 11413a3b5aa6SKevin Hao switch (ret) { 11423a3b5aa6SKevin Hao case 0: 11433a3b5aa6SKevin Hao emulate_single_step(regs); 11443a3b5aa6SKevin Hao return 0; 11453a3b5aa6SKevin Hao case 1: { 11463a3b5aa6SKevin Hao int code = 0; 1147de79f7b9SPaul Mackerras code = __parse_fpscr(current->thread.fp_state.fpscr); 11483a3b5aa6SKevin Hao _exception(SIGFPE, regs, code, regs->nip); 11493a3b5aa6SKevin Hao return 0; 11503a3b5aa6SKevin Hao } 11513a3b5aa6SKevin Hao case -EFAULT: 11523a3b5aa6SKevin Hao _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 11533a3b5aa6SKevin Hao return 0; 11543a3b5aa6SKevin Hao } 11553a3b5aa6SKevin Hao 11563a3b5aa6SKevin Hao return -1; 11573a3b5aa6SKevin Hao } 11583a3b5aa6SKevin Hao #else 11593a3b5aa6SKevin Hao static inline int emulate_math(struct pt_regs *regs) { return -1; } 11603a3b5aa6SKevin Hao #endif 11613a3b5aa6SKevin Hao 116203465f89SNicholas Piggin void program_check_exception(struct pt_regs *regs) 116314cf11afSPaul Mackerras { 1164ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 116514cf11afSPaul Mackerras unsigned int reason = get_reason(regs); 116614cf11afSPaul Mackerras 1167aa42c69cSKim Phillips /* We can now get here via a FP Unavailable exception if the core 116804903a30SKumar Gala * has no FPU, in that case the reason flags will be 0 */ 116914cf11afSPaul Mackerras 117014cf11afSPaul Mackerras if (reason & REASON_FP) { 117114cf11afSPaul Mackerras /* IEEE FP exception */ 1172dc1c1ca3SStephen Rothwell parse_fpe(regs); 1173ba12eedeSLi Zhong goto bail; 11748dad3f92SPaul Mackerras } 11758dad3f92SPaul Mackerras if (reason & REASON_TRAP) { 1176a4c3f909SBalbir Singh unsigned long bugaddr; 1177ba797b28SJason Wessel /* Debugger is first in line to stop recursive faults in 1178ba797b28SJason Wessel * rcu_lock, notify_die, or atomic_notifier_call_chain */ 1179ba797b28SJason Wessel if (debugger_bpt(regs)) 1180ba12eedeSLi Zhong goto bail; 1181ba797b28SJason Wessel 118214cf11afSPaul Mackerras /* trap exception */ 1183dc1c1ca3SStephen Rothwell if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP) 1184dc1c1ca3SStephen Rothwell == NOTIFY_STOP) 1185ba12eedeSLi Zhong goto bail; 118673c9ceabSJeremy Fitzhardinge 1187a4c3f909SBalbir Singh bugaddr = regs->nip; 1188a4c3f909SBalbir Singh /* 1189a4c3f909SBalbir Singh * Fixup bugaddr for BUG_ON() in real mode 1190a4c3f909SBalbir Singh */ 1191a4c3f909SBalbir Singh if (!is_kernel_addr(bugaddr) && !(regs->msr & MSR_IR)) 1192a4c3f909SBalbir Singh bugaddr += PAGE_OFFSET; 1193a4c3f909SBalbir Singh 119473c9ceabSJeremy Fitzhardinge if (!(regs->msr & MSR_PR) && /* not user-mode */ 1195a4c3f909SBalbir Singh report_bug(bugaddr, regs) == BUG_TRAP_TYPE_WARN) { 119614cf11afSPaul Mackerras regs->nip += 4; 1197ba12eedeSLi Zhong goto bail; 119814cf11afSPaul Mackerras } 11998dad3f92SPaul Mackerras _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip); 1200ba12eedeSLi Zhong goto bail; 12018dad3f92SPaul Mackerras } 1202bc2a9408SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 1203bc2a9408SMichael Neuling if (reason & REASON_TM) { 1204bc2a9408SMichael Neuling /* This is a TM "Bad Thing Exception" program check. 1205bc2a9408SMichael Neuling * This occurs when: 1206bc2a9408SMichael Neuling * - An rfid/hrfid/mtmsrd attempts to cause an illegal 1207bc2a9408SMichael Neuling * transition in TM states. 1208bc2a9408SMichael Neuling * - A trechkpt is attempted when transactional. 1209bc2a9408SMichael Neuling * - A treclaim is attempted when non transactional. 1210bc2a9408SMichael Neuling * - A tend is illegally attempted. 1211bc2a9408SMichael Neuling * - writing a TM SPR when transactional. 1212bc2a9408SMichael Neuling */ 1213bc2a9408SMichael Neuling if (!user_mode(regs) && 1214bc2a9408SMichael Neuling report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) { 1215bc2a9408SMichael Neuling regs->nip += 4; 1216ba12eedeSLi Zhong goto bail; 1217bc2a9408SMichael Neuling } 1218bc2a9408SMichael Neuling /* If usermode caused this, it's done something illegal and 1219bc2a9408SMichael Neuling * gets a SIGILL slap on the wrist. We call it an illegal 1220bc2a9408SMichael Neuling * operand to distinguish from the instruction just being bad 1221bc2a9408SMichael Neuling * (e.g. executing a 'tend' on a CPU without TM!); it's an 1222bc2a9408SMichael Neuling * illegal /placement/ of a valid instruction. 1223bc2a9408SMichael Neuling */ 1224bc2a9408SMichael Neuling if (user_mode(regs)) { 1225bc2a9408SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPN, regs->nip); 1226ba12eedeSLi Zhong goto bail; 1227bc2a9408SMichael Neuling } else { 1228bc2a9408SMichael Neuling printk(KERN_EMERG "Unexpected TM Bad Thing exception " 1229bc2a9408SMichael Neuling "at %lx (msr 0x%x)\n", regs->nip, reason); 1230bc2a9408SMichael Neuling die("Unrecoverable exception", regs, SIGABRT); 1231bc2a9408SMichael Neuling } 1232bc2a9408SMichael Neuling } 1233bc2a9408SMichael Neuling #endif 12348dad3f92SPaul Mackerras 1235b3f6a459SMichael Ellerman /* 1236b3f6a459SMichael Ellerman * If we took the program check in the kernel skip down to sending a 1237b3f6a459SMichael Ellerman * SIGILL. The subsequent cases all relate to emulating instructions 1238b3f6a459SMichael Ellerman * which we should only do for userspace. We also do not want to enable 1239b3f6a459SMichael Ellerman * interrupts for kernel faults because that might lead to further 1240b3f6a459SMichael Ellerman * faults, and loose the context of the original exception. 1241b3f6a459SMichael Ellerman */ 1242b3f6a459SMichael Ellerman if (!user_mode(regs)) 1243b3f6a459SMichael Ellerman goto sigill; 1244b3f6a459SMichael Ellerman 1245a3512b2dSBenjamin Herrenschmidt /* We restore the interrupt state now */ 1246a3512b2dSBenjamin Herrenschmidt if (!arch_irq_disabled_regs(regs)) 1247cd8a5673SPaul Mackerras local_irq_enable(); 1248cd8a5673SPaul Mackerras 124904903a30SKumar Gala /* (reason & REASON_ILLEGAL) would be the obvious thing here, 125004903a30SKumar Gala * but there seems to be a hardware bug on the 405GP (RevD) 125104903a30SKumar Gala * that means ESR is sometimes set incorrectly - either to 125204903a30SKumar Gala * ESR_DST (!?) or 0. In the process of chasing this with the 125304903a30SKumar Gala * hardware people - not sure if it can happen on any illegal 125404903a30SKumar Gala * instruction or only on FP instructions, whether there is a 12554e63f8edSBenjamin Herrenschmidt * pattern to occurrences etc. -dgibson 31/Mar/2003 12564e63f8edSBenjamin Herrenschmidt */ 12573a3b5aa6SKevin Hao if (!emulate_math(regs)) 1258ba12eedeSLi Zhong goto bail; 125904903a30SKumar Gala 12608dad3f92SPaul Mackerras /* Try to emulate it if we should. */ 12618dad3f92SPaul Mackerras if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) { 126214cf11afSPaul Mackerras switch (emulate_instruction(regs)) { 126314cf11afSPaul Mackerras case 0: 126414cf11afSPaul Mackerras regs->nip += 4; 126514cf11afSPaul Mackerras emulate_single_step(regs); 1266ba12eedeSLi Zhong goto bail; 126714cf11afSPaul Mackerras case -EFAULT: 126814cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip); 1269ba12eedeSLi Zhong goto bail; 12708dad3f92SPaul Mackerras } 12718dad3f92SPaul Mackerras } 12728dad3f92SPaul Mackerras 1273b3f6a459SMichael Ellerman sigill: 127414cf11afSPaul Mackerras if (reason & REASON_PRIVILEGED) 127514cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 127614cf11afSPaul Mackerras else 127714cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1278ba12eedeSLi Zhong 1279ba12eedeSLi Zhong bail: 1280ba12eedeSLi Zhong exception_exit(prev_state); 128114cf11afSPaul Mackerras } 128203465f89SNicholas Piggin NOKPROBE_SYMBOL(program_check_exception); 128314cf11afSPaul Mackerras 1284bf593907SPaul Mackerras /* 1285bf593907SPaul Mackerras * This occurs when running in hypervisor mode on POWER6 or later 1286bf593907SPaul Mackerras * and an illegal instruction is encountered. 1287bf593907SPaul Mackerras */ 128803465f89SNicholas Piggin void emulation_assist_interrupt(struct pt_regs *regs) 1289bf593907SPaul Mackerras { 1290bf593907SPaul Mackerras regs->msr |= REASON_ILLEGAL; 1291bf593907SPaul Mackerras program_check_exception(regs); 1292bf593907SPaul Mackerras } 129303465f89SNicholas Piggin NOKPROBE_SYMBOL(emulation_assist_interrupt); 1294bf593907SPaul Mackerras 1295dc1c1ca3SStephen Rothwell void alignment_exception(struct pt_regs *regs) 129614cf11afSPaul Mackerras { 1297ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 12984393c4f6SBenjamin Herrenschmidt int sig, code, fixed = 0; 129914cf11afSPaul Mackerras 1300a3512b2dSBenjamin Herrenschmidt /* We restore the interrupt state now */ 1301a3512b2dSBenjamin Herrenschmidt if (!arch_irq_disabled_regs(regs)) 1302a3512b2dSBenjamin Herrenschmidt local_irq_enable(); 1303a3512b2dSBenjamin Herrenschmidt 13046ce6c629SMichael Neuling if (tm_abort_check(regs, TM_CAUSE_ALIGNMENT | TM_CAUSE_PERSISTENT)) 13056ce6c629SMichael Neuling goto bail; 13066ce6c629SMichael Neuling 1307e9370ae1SPaul Mackerras /* we don't implement logging of alignment exceptions */ 1308e9370ae1SPaul Mackerras if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS)) 130914cf11afSPaul Mackerras fixed = fix_alignment(regs); 131014cf11afSPaul Mackerras 131114cf11afSPaul Mackerras if (fixed == 1) { 131214cf11afSPaul Mackerras regs->nip += 4; /* skip over emulated instruction */ 131314cf11afSPaul Mackerras emulate_single_step(regs); 1314ba12eedeSLi Zhong goto bail; 131514cf11afSPaul Mackerras } 131614cf11afSPaul Mackerras 131714cf11afSPaul Mackerras /* Operand address was bad */ 131814cf11afSPaul Mackerras if (fixed == -EFAULT) { 13194393c4f6SBenjamin Herrenschmidt sig = SIGSEGV; 13204393c4f6SBenjamin Herrenschmidt code = SEGV_ACCERR; 13214393c4f6SBenjamin Herrenschmidt } else { 13224393c4f6SBenjamin Herrenschmidt sig = SIGBUS; 13234393c4f6SBenjamin Herrenschmidt code = BUS_ADRALN; 132414cf11afSPaul Mackerras } 13254393c4f6SBenjamin Herrenschmidt if (user_mode(regs)) 13264393c4f6SBenjamin Herrenschmidt _exception(sig, regs, code, regs->dar); 13274393c4f6SBenjamin Herrenschmidt else 13284393c4f6SBenjamin Herrenschmidt bad_page_fault(regs, regs->dar, sig); 1329ba12eedeSLi Zhong 1330ba12eedeSLi Zhong bail: 1331ba12eedeSLi Zhong exception_exit(prev_state); 133214cf11afSPaul Mackerras } 133314cf11afSPaul Mackerras 1334f0f558b1SPaul Mackerras void slb_miss_bad_addr(struct pt_regs *regs) 1335f0f558b1SPaul Mackerras { 1336f0f558b1SPaul Mackerras enum ctx_state prev_state = exception_enter(); 1337f0f558b1SPaul Mackerras 1338f0f558b1SPaul Mackerras if (user_mode(regs)) 1339f0f558b1SPaul Mackerras _exception(SIGSEGV, regs, SEGV_BNDERR, regs->dar); 1340f0f558b1SPaul Mackerras else 1341f0f558b1SPaul Mackerras bad_page_fault(regs, regs->dar, SIGSEGV); 1342f0f558b1SPaul Mackerras 1343f0f558b1SPaul Mackerras exception_exit(prev_state); 1344f0f558b1SPaul Mackerras } 1345f0f558b1SPaul Mackerras 134614cf11afSPaul Mackerras void StackOverflow(struct pt_regs *regs) 134714cf11afSPaul Mackerras { 134814cf11afSPaul Mackerras printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n", 134914cf11afSPaul Mackerras current, regs->gpr[1]); 135014cf11afSPaul Mackerras debugger(regs); 135114cf11afSPaul Mackerras show_regs(regs); 135214cf11afSPaul Mackerras panic("kernel stack overflow"); 135314cf11afSPaul Mackerras } 135414cf11afSPaul Mackerras 135514cf11afSPaul Mackerras void nonrecoverable_exception(struct pt_regs *regs) 135614cf11afSPaul Mackerras { 135714cf11afSPaul Mackerras printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n", 135814cf11afSPaul Mackerras regs->nip, regs->msr); 135914cf11afSPaul Mackerras debugger(regs); 136014cf11afSPaul Mackerras die("nonrecoverable exception", regs, SIGKILL); 136114cf11afSPaul Mackerras } 136214cf11afSPaul Mackerras 1363dc1c1ca3SStephen Rothwell void kernel_fp_unavailable_exception(struct pt_regs *regs) 1364dc1c1ca3SStephen Rothwell { 1365ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1366ba12eedeSLi Zhong 1367dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable FP Unavailable Exception " 1368dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 1369dc1c1ca3SStephen Rothwell die("Unrecoverable FP Unavailable Exception", regs, SIGABRT); 1370ba12eedeSLi Zhong 1371ba12eedeSLi Zhong exception_exit(prev_state); 1372dc1c1ca3SStephen Rothwell } 1373dc1c1ca3SStephen Rothwell 1374dc1c1ca3SStephen Rothwell void altivec_unavailable_exception(struct pt_regs *regs) 1375dc1c1ca3SStephen Rothwell { 1376ba12eedeSLi Zhong enum ctx_state prev_state = exception_enter(); 1377ba12eedeSLi Zhong 1378dc1c1ca3SStephen Rothwell if (user_mode(regs)) { 1379dc1c1ca3SStephen Rothwell /* A user program has executed an altivec instruction, 1380dc1c1ca3SStephen Rothwell but this kernel doesn't support altivec. */ 1381dc1c1ca3SStephen Rothwell _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1382ba12eedeSLi Zhong goto bail; 1383dc1c1ca3SStephen Rothwell } 13846c4841c2SAnton Blanchard 1385dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception " 1386dc1c1ca3SStephen Rothwell "%lx at %lx\n", regs->trap, regs->nip); 1387dc1c1ca3SStephen Rothwell die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT); 1388ba12eedeSLi Zhong 1389ba12eedeSLi Zhong bail: 1390ba12eedeSLi Zhong exception_exit(prev_state); 1391dc1c1ca3SStephen Rothwell } 1392dc1c1ca3SStephen Rothwell 1393ce48b210SMichael Neuling void vsx_unavailable_exception(struct pt_regs *regs) 1394ce48b210SMichael Neuling { 1395ce48b210SMichael Neuling if (user_mode(regs)) { 1396ce48b210SMichael Neuling /* A user program has executed an vsx instruction, 1397ce48b210SMichael Neuling but this kernel doesn't support vsx. */ 1398ce48b210SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1399ce48b210SMichael Neuling return; 1400ce48b210SMichael Neuling } 1401ce48b210SMichael Neuling 1402ce48b210SMichael Neuling printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception " 1403ce48b210SMichael Neuling "%lx at %lx\n", regs->trap, regs->nip); 1404ce48b210SMichael Neuling die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT); 1405ce48b210SMichael Neuling } 1406ce48b210SMichael Neuling 14072517617eSMichael Neuling #ifdef CONFIG_PPC64 1408172f7aaaSCyril Bur static void tm_unavailable(struct pt_regs *regs) 1409172f7aaaSCyril Bur { 14105d176f75SCyril Bur #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 14115d176f75SCyril Bur if (user_mode(regs)) { 14125d176f75SCyril Bur current->thread.load_tm++; 14135d176f75SCyril Bur regs->msr |= MSR_TM; 14145d176f75SCyril Bur tm_enable(); 14155d176f75SCyril Bur tm_restore_sprs(¤t->thread); 14165d176f75SCyril Bur return; 14175d176f75SCyril Bur } 14185d176f75SCyril Bur #endif 1419172f7aaaSCyril Bur pr_emerg("Unrecoverable TM Unavailable Exception " 1420172f7aaaSCyril Bur "%lx at %lx\n", regs->trap, regs->nip); 1421172f7aaaSCyril Bur die("Unrecoverable TM Unavailable Exception", regs, SIGABRT); 1422172f7aaaSCyril Bur } 1423172f7aaaSCyril Bur 1424021424a1SMichael Ellerman void facility_unavailable_exception(struct pt_regs *regs) 1425d0c0c9a1SMichael Neuling { 1426021424a1SMichael Ellerman static char *facility_strings[] = { 14272517617eSMichael Neuling [FSCR_FP_LG] = "FPU", 14282517617eSMichael Neuling [FSCR_VECVSX_LG] = "VMX/VSX", 14292517617eSMichael Neuling [FSCR_DSCR_LG] = "DSCR", 14302517617eSMichael Neuling [FSCR_PM_LG] = "PMU SPRs", 14312517617eSMichael Neuling [FSCR_BHRB_LG] = "BHRB", 14322517617eSMichael Neuling [FSCR_TM_LG] = "TM", 14332517617eSMichael Neuling [FSCR_EBB_LG] = "EBB", 14342517617eSMichael Neuling [FSCR_TAR_LG] = "TAR", 1435021424a1SMichael Ellerman }; 14362517617eSMichael Neuling char *facility = "unknown"; 1437021424a1SMichael Ellerman u64 value; 1438c952c1c4SAnshuman Khandual u32 instword, rd; 14392517617eSMichael Neuling u8 status; 14402517617eSMichael Neuling bool hv; 1441021424a1SMichael Ellerman 14422517617eSMichael Neuling hv = (regs->trap == 0xf80); 14432517617eSMichael Neuling if (hv) 1444b14b6260SMichael Ellerman value = mfspr(SPRN_HFSCR); 14452517617eSMichael Neuling else 14462517617eSMichael Neuling value = mfspr(SPRN_FSCR); 14472517617eSMichael Neuling 14482517617eSMichael Neuling status = value >> 56; 14492517617eSMichael Neuling if (status == FSCR_DSCR_LG) { 1450c952c1c4SAnshuman Khandual /* 1451c952c1c4SAnshuman Khandual * User is accessing the DSCR register using the problem 1452c952c1c4SAnshuman Khandual * state only SPR number (0x03) either through a mfspr or 1453c952c1c4SAnshuman Khandual * a mtspr instruction. If it is a write attempt through 1454c952c1c4SAnshuman Khandual * a mtspr, then we set the inherit bit. This also allows 1455c952c1c4SAnshuman Khandual * the user to write or read the register directly in the 1456c952c1c4SAnshuman Khandual * future by setting via the FSCR DSCR bit. But in case it 1457c952c1c4SAnshuman Khandual * is a read DSCR attempt through a mfspr instruction, we 1458c952c1c4SAnshuman Khandual * just emulate the instruction instead. This code path will 1459c952c1c4SAnshuman Khandual * always emulate all the mfspr instructions till the user 1460c952c1c4SAnshuman Khandual * has attempted at least one mtspr instruction. This way it 1461c952c1c4SAnshuman Khandual * preserves the same behaviour when the user is accessing 1462c952c1c4SAnshuman Khandual * the DSCR through privilege level only SPR number (0x11) 1463c952c1c4SAnshuman Khandual * which is emulated through illegal instruction exception. 1464c952c1c4SAnshuman Khandual * We always leave HFSCR DSCR set. 14652517617eSMichael Neuling */ 1466c952c1c4SAnshuman Khandual if (get_user(instword, (u32 __user *)(regs->nip))) { 1467c952c1c4SAnshuman Khandual pr_err("Failed to fetch the user instruction\n"); 1468c952c1c4SAnshuman Khandual return; 1469c952c1c4SAnshuman Khandual } 1470c952c1c4SAnshuman Khandual 1471c952c1c4SAnshuman Khandual /* Write into DSCR (mtspr 0x03, RS) */ 1472c952c1c4SAnshuman Khandual if ((instword & PPC_INST_MTSPR_DSCR_USER_MASK) 1473c952c1c4SAnshuman Khandual == PPC_INST_MTSPR_DSCR_USER) { 1474c952c1c4SAnshuman Khandual rd = (instword >> 21) & 0x1f; 1475c952c1c4SAnshuman Khandual current->thread.dscr = regs->gpr[rd]; 14762517617eSMichael Neuling current->thread.dscr_inherit = 1; 1477b57bd2deSMichael Neuling current->thread.fscr |= FSCR_DSCR; 1478b57bd2deSMichael Neuling mtspr(SPRN_FSCR, current->thread.fscr); 1479c952c1c4SAnshuman Khandual } 1480c952c1c4SAnshuman Khandual 1481c952c1c4SAnshuman Khandual /* Read from DSCR (mfspr RT, 0x03) */ 1482c952c1c4SAnshuman Khandual if ((instword & PPC_INST_MFSPR_DSCR_USER_MASK) 1483c952c1c4SAnshuman Khandual == PPC_INST_MFSPR_DSCR_USER) { 1484c952c1c4SAnshuman Khandual if (emulate_instruction(regs)) { 1485c952c1c4SAnshuman Khandual pr_err("DSCR based mfspr emulation failed\n"); 1486c952c1c4SAnshuman Khandual return; 1487c952c1c4SAnshuman Khandual } 1488c952c1c4SAnshuman Khandual regs->nip += 4; 1489c952c1c4SAnshuman Khandual emulate_single_step(regs); 1490c952c1c4SAnshuman Khandual } 14912517617eSMichael Neuling return; 1492b14b6260SMichael Ellerman } 1493b14b6260SMichael Ellerman 1494172f7aaaSCyril Bur if (status == FSCR_TM_LG) { 1495172f7aaaSCyril Bur /* 1496172f7aaaSCyril Bur * If we're here then the hardware is TM aware because it 1497172f7aaaSCyril Bur * generated an exception with FSRM_TM set. 1498172f7aaaSCyril Bur * 1499172f7aaaSCyril Bur * If cpu_has_feature(CPU_FTR_TM) is false, then either firmware 1500172f7aaaSCyril Bur * told us not to do TM, or the kernel is not built with TM 1501172f7aaaSCyril Bur * support. 1502172f7aaaSCyril Bur * 1503172f7aaaSCyril Bur * If both of those things are true, then userspace can spam the 1504172f7aaaSCyril Bur * console by triggering the printk() below just by continually 1505172f7aaaSCyril Bur * doing tbegin (or any TM instruction). So in that case just 1506172f7aaaSCyril Bur * send the process a SIGILL immediately. 1507172f7aaaSCyril Bur */ 1508172f7aaaSCyril Bur if (!cpu_has_feature(CPU_FTR_TM)) 1509172f7aaaSCyril Bur goto out; 1510172f7aaaSCyril Bur 1511172f7aaaSCyril Bur tm_unavailable(regs); 1512172f7aaaSCyril Bur return; 1513172f7aaaSCyril Bur } 1514172f7aaaSCyril Bur 15152517617eSMichael Neuling if ((status < ARRAY_SIZE(facility_strings)) && 15162517617eSMichael Neuling facility_strings[status]) 15172517617eSMichael Neuling facility = facility_strings[status]; 1518021424a1SMichael Ellerman 1519d0c0c9a1SMichael Neuling /* We restore the interrupt state now */ 1520d0c0c9a1SMichael Neuling if (!arch_irq_disabled_regs(regs)) 1521d0c0c9a1SMichael Neuling local_irq_enable(); 1522d0c0c9a1SMichael Neuling 1523ee4ed6faSMichael Neuling pr_err_ratelimited( 1524ee4ed6faSMichael Neuling "%sFacility '%s' unavailable, exception at 0x%lx, MSR=%lx\n", 15252517617eSMichael Neuling hv ? "Hypervisor " : "", facility, regs->nip, regs->msr); 1526d0c0c9a1SMichael Neuling 1527172f7aaaSCyril Bur out: 1528d0c0c9a1SMichael Neuling if (user_mode(regs)) { 1529d0c0c9a1SMichael Neuling _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 1530d0c0c9a1SMichael Neuling return; 1531d0c0c9a1SMichael Neuling } 1532d0c0c9a1SMichael Neuling 1533021424a1SMichael Ellerman die("Unexpected facility unavailable exception", regs, SIGABRT); 1534d0c0c9a1SMichael Neuling } 15352517617eSMichael Neuling #endif 1536d0c0c9a1SMichael Neuling 1537f54db641SMichael Neuling #ifdef CONFIG_PPC_TRANSACTIONAL_MEM 1538f54db641SMichael Neuling 1539f54db641SMichael Neuling void fp_unavailable_tm(struct pt_regs *regs) 1540f54db641SMichael Neuling { 1541f54db641SMichael Neuling /* Note: This does not handle any kind of FP laziness. */ 1542f54db641SMichael Neuling 1543f54db641SMichael Neuling TM_DEBUG("FP Unavailable trap whilst transactional at 0x%lx, MSR=%lx\n", 1544f54db641SMichael Neuling regs->nip, regs->msr); 1545f54db641SMichael Neuling 1546f54db641SMichael Neuling /* We can only have got here if the task started using FP after 1547f54db641SMichael Neuling * beginning the transaction. So, the transactional regs are just a 1548f54db641SMichael Neuling * copy of the checkpointed ones. But, we still need to recheckpoint 1549f54db641SMichael Neuling * as we're enabling FP for the process; it will return, abort the 1550f54db641SMichael Neuling * transaction, and probably retry but now with FP enabled. So the 1551f54db641SMichael Neuling * checkpointed FP registers need to be loaded. 1552f54db641SMichael Neuling */ 1553d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 1554f54db641SMichael Neuling /* Reclaim didn't save out any FPRs to transact_fprs. */ 1555f54db641SMichael Neuling 1556f54db641SMichael Neuling /* Enable FP for the task: */ 1557f54db641SMichael Neuling regs->msr |= (MSR_FP | current->thread.fpexc_mode); 1558f54db641SMichael Neuling 1559f54db641SMichael Neuling /* This loads and recheckpoints the FP registers from 1560f54db641SMichael Neuling * thread.fpr[]. They will remain in registers after the 1561f54db641SMichael Neuling * checkpoint so we don't need to reload them after. 15623ac8ff1cSPaul Mackerras * If VMX is in use, the VRs now hold checkpointed values, 15633ac8ff1cSPaul Mackerras * so we don't want to load the VRs from the thread_struct. 1564f54db641SMichael Neuling */ 15653ac8ff1cSPaul Mackerras tm_recheckpoint(¤t->thread, MSR_FP); 15663ac8ff1cSPaul Mackerras 15673ac8ff1cSPaul Mackerras /* If VMX is in use, get the transactional values back */ 15683ac8ff1cSPaul Mackerras if (regs->msr & MSR_VEC) { 1569dc310669SCyril Bur msr_check_and_set(MSR_VEC); 1570dc310669SCyril Bur load_vr_state(¤t->thread.vr_state); 15713ac8ff1cSPaul Mackerras /* At this point all the VSX state is loaded, so enable it */ 15723ac8ff1cSPaul Mackerras regs->msr |= MSR_VSX; 15733ac8ff1cSPaul Mackerras } 1574f54db641SMichael Neuling } 1575f54db641SMichael Neuling 1576f54db641SMichael Neuling void altivec_unavailable_tm(struct pt_regs *regs) 1577f54db641SMichael Neuling { 1578f54db641SMichael Neuling /* See the comments in fp_unavailable_tm(). This function operates 1579f54db641SMichael Neuling * the same way. 1580f54db641SMichael Neuling */ 1581f54db641SMichael Neuling 1582f54db641SMichael Neuling TM_DEBUG("Vector Unavailable trap whilst transactional at 0x%lx," 1583f54db641SMichael Neuling "MSR=%lx\n", 1584f54db641SMichael Neuling regs->nip, regs->msr); 1585d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 1586f54db641SMichael Neuling regs->msr |= MSR_VEC; 15873ac8ff1cSPaul Mackerras tm_recheckpoint(¤t->thread, MSR_VEC); 1588f54db641SMichael Neuling current->thread.used_vr = 1; 1589f54db641SMichael Neuling 15903ac8ff1cSPaul Mackerras if (regs->msr & MSR_FP) { 1591dc310669SCyril Bur msr_check_and_set(MSR_FP); 1592dc310669SCyril Bur load_fp_state(¤t->thread.fp_state); 15933ac8ff1cSPaul Mackerras regs->msr |= MSR_VSX; 15943ac8ff1cSPaul Mackerras } 15953ac8ff1cSPaul Mackerras } 15963ac8ff1cSPaul Mackerras 1597f54db641SMichael Neuling void vsx_unavailable_tm(struct pt_regs *regs) 1598f54db641SMichael Neuling { 15993ac8ff1cSPaul Mackerras unsigned long orig_msr = regs->msr; 16003ac8ff1cSPaul Mackerras 1601f54db641SMichael Neuling /* See the comments in fp_unavailable_tm(). This works similarly, 1602f54db641SMichael Neuling * though we're loading both FP and VEC registers in here. 1603f54db641SMichael Neuling * 1604f54db641SMichael Neuling * If FP isn't in use, load FP regs. If VEC isn't in use, load VEC 1605f54db641SMichael Neuling * regs. Either way, set MSR_VSX. 1606f54db641SMichael Neuling */ 1607f54db641SMichael Neuling 1608f54db641SMichael Neuling TM_DEBUG("VSX Unavailable trap whilst transactional at 0x%lx," 1609f54db641SMichael Neuling "MSR=%lx\n", 1610f54db641SMichael Neuling regs->nip, regs->msr); 1611f54db641SMichael Neuling 16123ac8ff1cSPaul Mackerras current->thread.used_vsr = 1; 16133ac8ff1cSPaul Mackerras 16143ac8ff1cSPaul Mackerras /* If FP and VMX are already loaded, we have all the state we need */ 16153ac8ff1cSPaul Mackerras if ((orig_msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC)) { 16163ac8ff1cSPaul Mackerras regs->msr |= MSR_VSX; 16173ac8ff1cSPaul Mackerras return; 16183ac8ff1cSPaul Mackerras } 16193ac8ff1cSPaul Mackerras 1620f54db641SMichael Neuling /* This reclaims FP and/or VR regs if they're already enabled */ 1621d31626f7SPaul Mackerras tm_reclaim_current(TM_CAUSE_FAC_UNAV); 1622f54db641SMichael Neuling 1623f54db641SMichael Neuling regs->msr |= MSR_VEC | MSR_FP | current->thread.fpexc_mode | 1624f54db641SMichael Neuling MSR_VSX; 16253ac8ff1cSPaul Mackerras 16263ac8ff1cSPaul Mackerras /* This loads & recheckpoints FP and VRs; but we have 16273ac8ff1cSPaul Mackerras * to be sure not to overwrite previously-valid state. 16283ac8ff1cSPaul Mackerras */ 16293ac8ff1cSPaul Mackerras tm_recheckpoint(¤t->thread, regs->msr & ~orig_msr); 16303ac8ff1cSPaul Mackerras 1631dc310669SCyril Bur msr_check_and_set(orig_msr & (MSR_FP | MSR_VEC)); 1632dc310669SCyril Bur 16333ac8ff1cSPaul Mackerras if (orig_msr & MSR_FP) 1634dc310669SCyril Bur load_fp_state(¤t->thread.fp_state); 16353ac8ff1cSPaul Mackerras if (orig_msr & MSR_VEC) 1636dc310669SCyril Bur load_vr_state(¤t->thread.vr_state); 1637f54db641SMichael Neuling } 1638f54db641SMichael Neuling #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */ 1639f54db641SMichael Neuling 1640dc1c1ca3SStephen Rothwell void performance_monitor_exception(struct pt_regs *regs) 1641dc1c1ca3SStephen Rothwell { 164269111bacSChristoph Lameter __this_cpu_inc(irq_stat.pmu_irqs); 164389713ed1SAnton Blanchard 1644dc1c1ca3SStephen Rothwell perf_irq(regs); 1645dc1c1ca3SStephen Rothwell } 1646dc1c1ca3SStephen Rothwell 16478dad3f92SPaul Mackerras #ifdef CONFIG_8xx 164814cf11afSPaul Mackerras void SoftwareEmulation(struct pt_regs *regs) 164914cf11afSPaul Mackerras { 165014cf11afSPaul Mackerras CHECK_FULL_REGS(regs); 165114cf11afSPaul Mackerras 165214cf11afSPaul Mackerras if (!user_mode(regs)) { 165314cf11afSPaul Mackerras debugger(regs); 16541eb2819dSLEROY Christophe die("Kernel Mode Unimplemented Instruction or SW FPU Emulation", 16551eb2819dSLEROY Christophe regs, SIGFPE); 165614cf11afSPaul Mackerras } 165714cf11afSPaul Mackerras 16583a3b5aa6SKevin Hao if (!emulate_math(regs)) 16593a3b5aa6SKevin Hao return; 16605fad293bSKumar Gala 16615fad293bSKumar Gala _exception(SIGILL, regs, ILL_ILLOPC, regs->nip); 166214cf11afSPaul Mackerras } 16638dad3f92SPaul Mackerras #endif /* CONFIG_8xx */ 166414cf11afSPaul Mackerras 1665172ae2e7SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_REGS 16663bffb652SDave Kleikamp static void handle_debug(struct pt_regs *regs, unsigned long debug_status) 16673bffb652SDave Kleikamp { 16683bffb652SDave Kleikamp int changed = 0; 16693bffb652SDave Kleikamp /* 16703bffb652SDave Kleikamp * Determine the cause of the debug event, clear the 16713bffb652SDave Kleikamp * event flags and send a trap to the handler. Torez 16723bffb652SDave Kleikamp */ 16733bffb652SDave Kleikamp if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) { 16743bffb652SDave Kleikamp dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W); 16753bffb652SDave Kleikamp #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE 167651ae8d4aSBharat Bhushan current->thread.debug.dbcr2 &= ~DBCR2_DAC12MODE; 16773bffb652SDave Kleikamp #endif 16783bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, TRAP_HWBKPT, 16793bffb652SDave Kleikamp 5); 16803bffb652SDave Kleikamp changed |= 0x01; 16813bffb652SDave Kleikamp } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) { 16823bffb652SDave Kleikamp dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W); 16833bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, TRAP_HWBKPT, 16843bffb652SDave Kleikamp 6); 16853bffb652SDave Kleikamp changed |= 0x01; 16863bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC1) { 168751ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC1; 16883bffb652SDave Kleikamp dbcr_iac_range(current) &= ~DBCR_IAC12MODE; 16893bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, TRAP_HWBKPT, 16903bffb652SDave Kleikamp 1); 16913bffb652SDave Kleikamp changed |= 0x01; 16923bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC2) { 169351ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC2; 16943bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, TRAP_HWBKPT, 16953bffb652SDave Kleikamp 2); 16963bffb652SDave Kleikamp changed |= 0x01; 16973bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC3) { 169851ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC3; 16993bffb652SDave Kleikamp dbcr_iac_range(current) &= ~DBCR_IAC34MODE; 17003bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, TRAP_HWBKPT, 17013bffb652SDave Kleikamp 3); 17023bffb652SDave Kleikamp changed |= 0x01; 17033bffb652SDave Kleikamp } else if (debug_status & DBSR_IAC4) { 170451ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IAC4; 17053bffb652SDave Kleikamp do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, TRAP_HWBKPT, 17063bffb652SDave Kleikamp 4); 17073bffb652SDave Kleikamp changed |= 0x01; 17083bffb652SDave Kleikamp } 17093bffb652SDave Kleikamp /* 17103bffb652SDave Kleikamp * At the point this routine was called, the MSR(DE) was turned off. 17113bffb652SDave Kleikamp * Check all other debug flags and see if that bit needs to be turned 17123bffb652SDave Kleikamp * back on or not. 17133bffb652SDave Kleikamp */ 171451ae8d4aSBharat Bhushan if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0, 171551ae8d4aSBharat Bhushan current->thread.debug.dbcr1)) 17163bffb652SDave Kleikamp regs->msr |= MSR_DE; 17173bffb652SDave Kleikamp else 17183bffb652SDave Kleikamp /* Make sure the IDM flag is off */ 171951ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IDM; 17203bffb652SDave Kleikamp 17213bffb652SDave Kleikamp if (changed & 0x01) 172251ae8d4aSBharat Bhushan mtspr(SPRN_DBCR0, current->thread.debug.dbcr0); 17233bffb652SDave Kleikamp } 172414cf11afSPaul Mackerras 172503465f89SNicholas Piggin void DebugException(struct pt_regs *regs, unsigned long debug_status) 172614cf11afSPaul Mackerras { 172751ae8d4aSBharat Bhushan current->thread.debug.dbsr = debug_status; 17283bffb652SDave Kleikamp 1729ec097c84SRoland McGrath /* Hack alert: On BookE, Branch Taken stops on the branch itself, while 1730ec097c84SRoland McGrath * on server, it stops on the target of the branch. In order to simulate 1731ec097c84SRoland McGrath * the server behaviour, we thus restart right away with a single step 1732ec097c84SRoland McGrath * instead of stopping here when hitting a BT 1733ec097c84SRoland McGrath */ 1734ec097c84SRoland McGrath if (debug_status & DBSR_BT) { 1735ec097c84SRoland McGrath regs->msr &= ~MSR_DE; 1736ec097c84SRoland McGrath 1737ec097c84SRoland McGrath /* Disable BT */ 1738ec097c84SRoland McGrath mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT); 1739ec097c84SRoland McGrath /* Clear the BT event */ 1740ec097c84SRoland McGrath mtspr(SPRN_DBSR, DBSR_BT); 1741ec097c84SRoland McGrath 1742ec097c84SRoland McGrath /* Do the single step trick only when coming from userspace */ 1743ec097c84SRoland McGrath if (user_mode(regs)) { 174451ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_BT; 174551ae8d4aSBharat Bhushan current->thread.debug.dbcr0 |= DBCR0_IDM | DBCR0_IC; 1746ec097c84SRoland McGrath regs->msr |= MSR_DE; 1747ec097c84SRoland McGrath return; 1748ec097c84SRoland McGrath } 1749ec097c84SRoland McGrath 1750ec097c84SRoland McGrath if (notify_die(DIE_SSTEP, "block_step", regs, 5, 1751ec097c84SRoland McGrath 5, SIGTRAP) == NOTIFY_STOP) { 1752ec097c84SRoland McGrath return; 1753ec097c84SRoland McGrath } 1754ec097c84SRoland McGrath if (debugger_sstep(regs)) 1755ec097c84SRoland McGrath return; 1756ec097c84SRoland McGrath } else if (debug_status & DBSR_IC) { /* Instruction complete */ 175714cf11afSPaul Mackerras regs->msr &= ~MSR_DE; 1758f8279621SKumar Gala 175914cf11afSPaul Mackerras /* Disable instruction completion */ 176014cf11afSPaul Mackerras mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC); 176114cf11afSPaul Mackerras /* Clear the instruction completion event */ 176214cf11afSPaul Mackerras mtspr(SPRN_DBSR, DBSR_IC); 1763f8279621SKumar Gala 1764f8279621SKumar Gala if (notify_die(DIE_SSTEP, "single_step", regs, 5, 1765f8279621SKumar Gala 5, SIGTRAP) == NOTIFY_STOP) { 176614cf11afSPaul Mackerras return; 176714cf11afSPaul Mackerras } 1768f8279621SKumar Gala 1769f8279621SKumar Gala if (debugger_sstep(regs)) 1770f8279621SKumar Gala return; 1771f8279621SKumar Gala 17723bffb652SDave Kleikamp if (user_mode(regs)) { 177351ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IC; 177451ae8d4aSBharat Bhushan if (DBCR_ACTIVE_EVENTS(current->thread.debug.dbcr0, 177551ae8d4aSBharat Bhushan current->thread.debug.dbcr1)) 17763bffb652SDave Kleikamp regs->msr |= MSR_DE; 17773bffb652SDave Kleikamp else 17783bffb652SDave Kleikamp /* Make sure the IDM bit is off */ 177951ae8d4aSBharat Bhushan current->thread.debug.dbcr0 &= ~DBCR0_IDM; 17803bffb652SDave Kleikamp } 1781f8279621SKumar Gala 1782f8279621SKumar Gala _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip); 17833bffb652SDave Kleikamp } else 17843bffb652SDave Kleikamp handle_debug(regs, debug_status); 178514cf11afSPaul Mackerras } 178603465f89SNicholas Piggin NOKPROBE_SYMBOL(DebugException); 1787172ae2e7SDave Kleikamp #endif /* CONFIG_PPC_ADV_DEBUG_REGS */ 178814cf11afSPaul Mackerras 178914cf11afSPaul Mackerras #if !defined(CONFIG_TAU_INT) 179014cf11afSPaul Mackerras void TAUException(struct pt_regs *regs) 179114cf11afSPaul Mackerras { 179214cf11afSPaul Mackerras printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n", 179314cf11afSPaul Mackerras regs->nip, regs->msr, regs->trap, print_tainted()); 179414cf11afSPaul Mackerras } 179514cf11afSPaul Mackerras #endif /* CONFIG_INT_TAU */ 179614cf11afSPaul Mackerras 179714cf11afSPaul Mackerras #ifdef CONFIG_ALTIVEC 1798dc1c1ca3SStephen Rothwell void altivec_assist_exception(struct pt_regs *regs) 179914cf11afSPaul Mackerras { 180014cf11afSPaul Mackerras int err; 180114cf11afSPaul Mackerras 180214cf11afSPaul Mackerras if (!user_mode(regs)) { 180314cf11afSPaul Mackerras printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode" 180414cf11afSPaul Mackerras " at %lx\n", regs->nip); 18058dad3f92SPaul Mackerras die("Kernel VMX/Altivec assist exception", regs, SIGILL); 180614cf11afSPaul Mackerras } 180714cf11afSPaul Mackerras 1808dc1c1ca3SStephen Rothwell flush_altivec_to_thread(current); 1809dc1c1ca3SStephen Rothwell 1810eecff81dSAnton Blanchard PPC_WARN_EMULATED(altivec, regs); 181114cf11afSPaul Mackerras err = emulate_altivec(regs); 181214cf11afSPaul Mackerras if (err == 0) { 181314cf11afSPaul Mackerras regs->nip += 4; /* skip emulated instruction */ 181414cf11afSPaul Mackerras emulate_single_step(regs); 181514cf11afSPaul Mackerras return; 181614cf11afSPaul Mackerras } 181714cf11afSPaul Mackerras 181814cf11afSPaul Mackerras if (err == -EFAULT) { 181914cf11afSPaul Mackerras /* got an error reading the instruction */ 182014cf11afSPaul Mackerras _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 182114cf11afSPaul Mackerras } else { 182214cf11afSPaul Mackerras /* didn't recognize the instruction */ 182314cf11afSPaul Mackerras /* XXX quick hack for now: set the non-Java bit in the VSCR */ 182476462232SChristian Dietrich printk_ratelimited(KERN_ERR "Unrecognized altivec instruction " 182514cf11afSPaul Mackerras "in %s at %lx\n", current->comm, regs->nip); 1826de79f7b9SPaul Mackerras current->thread.vr_state.vscr.u[3] |= 0x10000; 182714cf11afSPaul Mackerras } 182814cf11afSPaul Mackerras } 182914cf11afSPaul Mackerras #endif /* CONFIG_ALTIVEC */ 183014cf11afSPaul Mackerras 183114cf11afSPaul Mackerras #ifdef CONFIG_FSL_BOOKE 183214cf11afSPaul Mackerras void CacheLockingException(struct pt_regs *regs, unsigned long address, 183314cf11afSPaul Mackerras unsigned long error_code) 183414cf11afSPaul Mackerras { 183514cf11afSPaul Mackerras /* We treat cache locking instructions from the user 183614cf11afSPaul Mackerras * as priv ops, in the future we could try to do 183714cf11afSPaul Mackerras * something smarter 183814cf11afSPaul Mackerras */ 183914cf11afSPaul Mackerras if (error_code & (ESR_DLK|ESR_ILK)) 184014cf11afSPaul Mackerras _exception(SIGILL, regs, ILL_PRVOPC, regs->nip); 184114cf11afSPaul Mackerras return; 184214cf11afSPaul Mackerras } 184314cf11afSPaul Mackerras #endif /* CONFIG_FSL_BOOKE */ 184414cf11afSPaul Mackerras 184514cf11afSPaul Mackerras #ifdef CONFIG_SPE 184614cf11afSPaul Mackerras void SPEFloatingPointException(struct pt_regs *regs) 184714cf11afSPaul Mackerras { 18486a800f36SLiu Yu extern int do_spe_mathemu(struct pt_regs *regs); 184914cf11afSPaul Mackerras unsigned long spefscr; 185014cf11afSPaul Mackerras int fpexc_mode; 185114cf11afSPaul Mackerras int code = 0; 18526a800f36SLiu Yu int err; 18536a800f36SLiu Yu 1854685659eeSyu liu flush_spe_to_thread(current); 185514cf11afSPaul Mackerras 185614cf11afSPaul Mackerras spefscr = current->thread.spefscr; 185714cf11afSPaul Mackerras fpexc_mode = current->thread.fpexc_mode; 185814cf11afSPaul Mackerras 185914cf11afSPaul Mackerras if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) { 186014cf11afSPaul Mackerras code = FPE_FLTOVF; 186114cf11afSPaul Mackerras } 186214cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) { 186314cf11afSPaul Mackerras code = FPE_FLTUND; 186414cf11afSPaul Mackerras } 186514cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV)) 186614cf11afSPaul Mackerras code = FPE_FLTDIV; 186714cf11afSPaul Mackerras else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) { 186814cf11afSPaul Mackerras code = FPE_FLTINV; 186914cf11afSPaul Mackerras } 187014cf11afSPaul Mackerras else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES)) 187114cf11afSPaul Mackerras code = FPE_FLTRES; 187214cf11afSPaul Mackerras 18736a800f36SLiu Yu err = do_spe_mathemu(regs); 18746a800f36SLiu Yu if (err == 0) { 18756a800f36SLiu Yu regs->nip += 4; /* skip emulated instruction */ 18766a800f36SLiu Yu emulate_single_step(regs); 187714cf11afSPaul Mackerras return; 187814cf11afSPaul Mackerras } 18796a800f36SLiu Yu 18806a800f36SLiu Yu if (err == -EFAULT) { 18816a800f36SLiu Yu /* got an error reading the instruction */ 18826a800f36SLiu Yu _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 18836a800f36SLiu Yu } else if (err == -EINVAL) { 18846a800f36SLiu Yu /* didn't recognize the instruction */ 18856a800f36SLiu Yu printk(KERN_ERR "unrecognized spe instruction " 18866a800f36SLiu Yu "in %s at %lx\n", current->comm, regs->nip); 18876a800f36SLiu Yu } else { 18886a800f36SLiu Yu _exception(SIGFPE, regs, code, regs->nip); 18896a800f36SLiu Yu } 18906a800f36SLiu Yu 18916a800f36SLiu Yu return; 18926a800f36SLiu Yu } 18936a800f36SLiu Yu 18946a800f36SLiu Yu void SPEFloatingPointRoundException(struct pt_regs *regs) 18956a800f36SLiu Yu { 18966a800f36SLiu Yu extern int speround_handler(struct pt_regs *regs); 18976a800f36SLiu Yu int err; 18986a800f36SLiu Yu 18996a800f36SLiu Yu preempt_disable(); 19006a800f36SLiu Yu if (regs->msr & MSR_SPE) 19016a800f36SLiu Yu giveup_spe(current); 19026a800f36SLiu Yu preempt_enable(); 19036a800f36SLiu Yu 19046a800f36SLiu Yu regs->nip -= 4; 19056a800f36SLiu Yu err = speround_handler(regs); 19066a800f36SLiu Yu if (err == 0) { 19076a800f36SLiu Yu regs->nip += 4; /* skip emulated instruction */ 19086a800f36SLiu Yu emulate_single_step(regs); 19096a800f36SLiu Yu return; 19106a800f36SLiu Yu } 19116a800f36SLiu Yu 19126a800f36SLiu Yu if (err == -EFAULT) { 19136a800f36SLiu Yu /* got an error reading the instruction */ 19146a800f36SLiu Yu _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip); 19156a800f36SLiu Yu } else if (err == -EINVAL) { 19166a800f36SLiu Yu /* didn't recognize the instruction */ 19176a800f36SLiu Yu printk(KERN_ERR "unrecognized spe instruction " 19186a800f36SLiu Yu "in %s at %lx\n", current->comm, regs->nip); 19196a800f36SLiu Yu } else { 19206a800f36SLiu Yu _exception(SIGFPE, regs, 0, regs->nip); 19216a800f36SLiu Yu return; 19226a800f36SLiu Yu } 19236a800f36SLiu Yu } 192414cf11afSPaul Mackerras #endif 192514cf11afSPaul Mackerras 1926dc1c1ca3SStephen Rothwell /* 1927dc1c1ca3SStephen Rothwell * We enter here if we get an unrecoverable exception, that is, one 1928dc1c1ca3SStephen Rothwell * that happened at a point where the RI (recoverable interrupt) bit 1929dc1c1ca3SStephen Rothwell * in the MSR is 0. This indicates that SRR0/1 are live, and that 1930dc1c1ca3SStephen Rothwell * we therefore lost state by taking this exception. 1931dc1c1ca3SStephen Rothwell */ 1932dc1c1ca3SStephen Rothwell void unrecoverable_exception(struct pt_regs *regs) 1933dc1c1ca3SStephen Rothwell { 1934dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n", 1935dc1c1ca3SStephen Rothwell regs->trap, regs->nip); 1936dc1c1ca3SStephen Rothwell die("Unrecoverable exception", regs, SIGABRT); 1937dc1c1ca3SStephen Rothwell } 1938dc1c1ca3SStephen Rothwell 19391e18c17aSJason Gunthorpe #if defined(CONFIG_BOOKE_WDT) || defined(CONFIG_40x) 194014cf11afSPaul Mackerras /* 194114cf11afSPaul Mackerras * Default handler for a Watchdog exception, 194214cf11afSPaul Mackerras * spins until a reboot occurs 194314cf11afSPaul Mackerras */ 194414cf11afSPaul Mackerras void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs) 194514cf11afSPaul Mackerras { 194614cf11afSPaul Mackerras /* Generic WatchdogHandler, implement your own */ 194714cf11afSPaul Mackerras mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE)); 194814cf11afSPaul Mackerras return; 194914cf11afSPaul Mackerras } 195014cf11afSPaul Mackerras 195114cf11afSPaul Mackerras void WatchdogException(struct pt_regs *regs) 195214cf11afSPaul Mackerras { 195314cf11afSPaul Mackerras printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n"); 195414cf11afSPaul Mackerras WatchdogHandler(regs); 195514cf11afSPaul Mackerras } 195614cf11afSPaul Mackerras #endif 1957dc1c1ca3SStephen Rothwell 1958dc1c1ca3SStephen Rothwell /* 1959dc1c1ca3SStephen Rothwell * We enter here if we discover during exception entry that we are 1960dc1c1ca3SStephen Rothwell * running in supervisor mode with a userspace value in the stack pointer. 1961dc1c1ca3SStephen Rothwell */ 1962dc1c1ca3SStephen Rothwell void kernel_bad_stack(struct pt_regs *regs) 1963dc1c1ca3SStephen Rothwell { 1964dc1c1ca3SStephen Rothwell printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n", 1965dc1c1ca3SStephen Rothwell regs->gpr[1], regs->nip); 1966dc1c1ca3SStephen Rothwell die("Bad kernel stack pointer", regs, SIGABRT); 1967dc1c1ca3SStephen Rothwell } 196814cf11afSPaul Mackerras 196914cf11afSPaul Mackerras void __init trap_init(void) 197014cf11afSPaul Mackerras { 197114cf11afSPaul Mackerras } 197280947e7cSGeert Uytterhoeven 197380947e7cSGeert Uytterhoeven 197480947e7cSGeert Uytterhoeven #ifdef CONFIG_PPC_EMULATED_STATS 197580947e7cSGeert Uytterhoeven 197680947e7cSGeert Uytterhoeven #define WARN_EMULATED_SETUP(type) .type = { .name = #type } 197780947e7cSGeert Uytterhoeven 197880947e7cSGeert Uytterhoeven struct ppc_emulated ppc_emulated = { 197980947e7cSGeert Uytterhoeven #ifdef CONFIG_ALTIVEC 198080947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(altivec), 198180947e7cSGeert Uytterhoeven #endif 198280947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(dcba), 198380947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(dcbz), 198480947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(fp_pair), 198580947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(isel), 198680947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(mcrxr), 198780947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(mfpvr), 198880947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(multiple), 198980947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(popcntb), 199080947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(spe), 199180947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(string), 1992a3821b2aSScott Wood WARN_EMULATED_SETUP(sync), 199380947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(unaligned), 199480947e7cSGeert Uytterhoeven #ifdef CONFIG_MATH_EMULATION 199580947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(math), 199680947e7cSGeert Uytterhoeven #endif 199780947e7cSGeert Uytterhoeven #ifdef CONFIG_VSX 199880947e7cSGeert Uytterhoeven WARN_EMULATED_SETUP(vsx), 199980947e7cSGeert Uytterhoeven #endif 2000efcac658SAlexey Kardashevskiy #ifdef CONFIG_PPC64 2001efcac658SAlexey Kardashevskiy WARN_EMULATED_SETUP(mfdscr), 2002efcac658SAlexey Kardashevskiy WARN_EMULATED_SETUP(mtdscr), 2003f83319d7SAnton Blanchard WARN_EMULATED_SETUP(lq_stq), 2004efcac658SAlexey Kardashevskiy #endif 200580947e7cSGeert Uytterhoeven }; 200680947e7cSGeert Uytterhoeven 200780947e7cSGeert Uytterhoeven u32 ppc_warn_emulated; 200880947e7cSGeert Uytterhoeven 200980947e7cSGeert Uytterhoeven void ppc_warn_emulated_print(const char *type) 201080947e7cSGeert Uytterhoeven { 201176462232SChristian Dietrich pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm, 201280947e7cSGeert Uytterhoeven type); 201380947e7cSGeert Uytterhoeven } 201480947e7cSGeert Uytterhoeven 201580947e7cSGeert Uytterhoeven static int __init ppc_warn_emulated_init(void) 201680947e7cSGeert Uytterhoeven { 201780947e7cSGeert Uytterhoeven struct dentry *dir, *d; 201880947e7cSGeert Uytterhoeven unsigned int i; 201980947e7cSGeert Uytterhoeven struct ppc_emulated_entry *entries = (void *)&ppc_emulated; 202080947e7cSGeert Uytterhoeven 202180947e7cSGeert Uytterhoeven if (!powerpc_debugfs_root) 202280947e7cSGeert Uytterhoeven return -ENODEV; 202380947e7cSGeert Uytterhoeven 202480947e7cSGeert Uytterhoeven dir = debugfs_create_dir("emulated_instructions", 202580947e7cSGeert Uytterhoeven powerpc_debugfs_root); 202680947e7cSGeert Uytterhoeven if (!dir) 202780947e7cSGeert Uytterhoeven return -ENOMEM; 202880947e7cSGeert Uytterhoeven 202980947e7cSGeert Uytterhoeven d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir, 203080947e7cSGeert Uytterhoeven &ppc_warn_emulated); 203180947e7cSGeert Uytterhoeven if (!d) 203280947e7cSGeert Uytterhoeven goto fail; 203380947e7cSGeert Uytterhoeven 203480947e7cSGeert Uytterhoeven for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) { 203580947e7cSGeert Uytterhoeven d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir, 203680947e7cSGeert Uytterhoeven (u32 *)&entries[i].val.counter); 203780947e7cSGeert Uytterhoeven if (!d) 203880947e7cSGeert Uytterhoeven goto fail; 203980947e7cSGeert Uytterhoeven } 204080947e7cSGeert Uytterhoeven 204180947e7cSGeert Uytterhoeven return 0; 204280947e7cSGeert Uytterhoeven 204380947e7cSGeert Uytterhoeven fail: 204480947e7cSGeert Uytterhoeven debugfs_remove_recursive(dir); 204580947e7cSGeert Uytterhoeven return -ENOMEM; 204680947e7cSGeert Uytterhoeven } 204780947e7cSGeert Uytterhoeven 204880947e7cSGeert Uytterhoeven device_initcall(ppc_warn_emulated_init); 204980947e7cSGeert Uytterhoeven 205080947e7cSGeert Uytterhoeven #endif /* CONFIG_PPC_EMULATED_STATS */ 2051